blob: 3af983fad67c51e0c564f3102746ceb50a0c4b04 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Egbert Eiche5868a32013-02-28 04:17:12 -050039static const u32 hpd_ibx[] = {
40 [HPD_CRT] = SDE_CRT_HOTPLUG,
41 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
45};
46
47static const u32 hpd_cpt[] = {
48 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010049 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050050 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53};
54
55static const u32 hpd_mask_i915[] = {
56 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
57 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62};
63
64static const u32 hpd_status_gen4[] = {
65 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71};
72
73static const u32 hpd_status_i965[] = {
74 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
82static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
83 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Egbert Eichcd569ae2013-04-16 13:36:57 +020091static void ibx_hpd_irq_setup(struct drm_device *dev);
92static void i915_hpd_irq_setup(struct drm_device *dev);
Egbert Eiche5868a32013-02-28 04:17:12 -050093
Zhenyu Wang036a4a72009-06-08 14:40:19 +080094/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010095static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050096ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080097{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000098 if ((dev_priv->irq_mask & mask) != 0) {
99 dev_priv->irq_mask &= ~mask;
100 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000101 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800102 }
103}
104
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300105static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500106ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800107{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108 if ((dev_priv->irq_mask & mask) != mask) {
109 dev_priv->irq_mask |= mask;
110 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000111 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800112 }
113}
114
Keith Packard7c463582008-11-04 02:03:27 -0800115void
116i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
117{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200118 u32 reg = PIPESTAT(pipe);
119 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800120
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200121 if ((pipestat & mask) == mask)
122 return;
123
124 /* Enable the interrupt, clear any pending status */
125 pipestat |= mask | (mask >> 16);
126 I915_WRITE(reg, pipestat);
127 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800128}
129
130void
131i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
132{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200133 u32 reg = PIPESTAT(pipe);
134 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800135
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200136 if ((pipestat & mask) == 0)
137 return;
138
139 pipestat &= ~mask;
140 I915_WRITE(reg, pipestat);
141 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800142}
143
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000144/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000145 * intel_enable_asle - enable ASLE interrupt for OpRegion
146 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000147void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000148{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000149 drm_i915_private_t *dev_priv = dev->dev_private;
150 unsigned long irqflags;
151
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700152 /* FIXME: opregion/asle for VLV */
153 if (IS_VALLEYVIEW(dev))
154 return;
155
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000156 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000157
Eric Anholtc619eed2010-01-28 16:45:52 -0800158 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500159 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800160 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000161 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700162 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100163 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800164 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700165 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800166 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000167
168 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000169}
170
171/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700172 * i915_pipe_enabled - check if a pipe is enabled
173 * @dev: DRM device
174 * @pipe: pipe to check
175 *
176 * Reading certain registers when the pipe is disabled can hang the chip.
177 * Use this routine to make sure the PLL is running and the pipe is active
178 * before reading such registers if unsure.
179 */
180static int
181i915_pipe_enabled(struct drm_device *dev, int pipe)
182{
183 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200184 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
185 pipe);
186
187 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700188}
189
Keith Packard42f52ef2008-10-18 19:39:29 -0700190/* Called from drm generic code, passed a 'crtc', which
191 * we use as a pipe index
192 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700193static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700194{
195 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
196 unsigned long high_frame;
197 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100198 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700199
200 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800201 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800202 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700203 return 0;
204 }
205
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800206 high_frame = PIPEFRAME(pipe);
207 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100208
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700209 /*
210 * High & low register fields aren't synchronized, so make sure
211 * we get a low value that's stable across two reads of the high
212 * register.
213 */
214 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100215 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
216 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
217 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700218 } while (high1 != high2);
219
Chris Wilson5eddb702010-09-11 13:48:45 +0100220 high1 >>= PIPE_FRAME_HIGH_SHIFT;
221 low >>= PIPE_FRAME_LOW_SHIFT;
222 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700223}
224
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700225static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800226{
227 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800228 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800229
230 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800231 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800232 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800233 return 0;
234 }
235
236 return I915_READ(reg);
237}
238
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700239static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100240 int *vpos, int *hpos)
241{
242 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
243 u32 vbl = 0, position = 0;
244 int vbl_start, vbl_end, htotal, vtotal;
245 bool in_vbl = true;
246 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200247 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
248 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100249
250 if (!i915_pipe_enabled(dev, pipe)) {
251 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800252 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100253 return 0;
254 }
255
256 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200257 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100258
259 if (INTEL_INFO(dev)->gen >= 4) {
260 /* No obvious pixelcount register. Only query vertical
261 * scanout position from Display scan line register.
262 */
263 position = I915_READ(PIPEDSL(pipe));
264
265 /* Decode into vertical scanout position. Don't have
266 * horizontal scanout position.
267 */
268 *vpos = position & 0x1fff;
269 *hpos = 0;
270 } else {
271 /* Have access to pixelcount since start of frame.
272 * We can split this into vertical and horizontal
273 * scanout position.
274 */
275 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
276
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200277 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100278 *vpos = position / htotal;
279 *hpos = position - (*vpos * htotal);
280 }
281
282 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200283 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100284
285 /* Test position against vblank region. */
286 vbl_start = vbl & 0x1fff;
287 vbl_end = (vbl >> 16) & 0x1fff;
288
289 if ((*vpos < vbl_start) || (*vpos > vbl_end))
290 in_vbl = false;
291
292 /* Inside "upper part" of vblank area? Apply corrective offset: */
293 if (in_vbl && (*vpos >= vbl_start))
294 *vpos = *vpos - vtotal;
295
296 /* Readouts valid? */
297 if (vbl > 0)
298 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
299
300 /* In vblank? */
301 if (in_vbl)
302 ret |= DRM_SCANOUTPOS_INVBL;
303
304 return ret;
305}
306
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700307static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100308 int *max_error,
309 struct timeval *vblank_time,
310 unsigned flags)
311{
Chris Wilson4041b852011-01-22 10:07:56 +0000312 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100313
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700314 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000315 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100316 return -EINVAL;
317 }
318
319 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000320 crtc = intel_get_crtc_for_pipe(dev, pipe);
321 if (crtc == NULL) {
322 DRM_ERROR("Invalid crtc %d\n", pipe);
323 return -EINVAL;
324 }
325
326 if (!crtc->enabled) {
327 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
328 return -EBUSY;
329 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100330
331 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000332 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
333 vblank_time, flags,
334 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100335}
336
Jesse Barnes5ca58282009-03-31 14:11:15 -0700337/*
338 * Handle hotplug events outside the interrupt handler proper.
339 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200340#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
341
Jesse Barnes5ca58282009-03-31 14:11:15 -0700342static void i915_hotplug_work_func(struct work_struct *work)
343{
344 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
345 hotplug_work);
346 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700347 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200348 struct intel_connector *intel_connector;
349 struct intel_encoder *intel_encoder;
350 struct drm_connector *connector;
351 unsigned long irqflags;
352 bool hpd_disabled = false;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700353
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100354 /* HPD irq before everything is fully set up. */
355 if (!dev_priv->enable_hotplug_processing)
356 return;
357
Keith Packarda65e34c2011-07-25 10:04:56 -0700358 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800359 DRM_DEBUG_KMS("running encoder hotplug functions\n");
360
Egbert Eichcd569ae2013-04-16 13:36:57 +0200361 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
362 list_for_each_entry(connector, &mode_config->connector_list, head) {
363 intel_connector = to_intel_connector(connector);
364 intel_encoder = intel_connector->encoder;
365 if (intel_encoder->hpd_pin > HPD_NONE &&
366 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
367 connector->polled == DRM_CONNECTOR_POLL_HPD) {
368 DRM_INFO("HPD interrupt storm detected on connector %s: "
369 "switching from hotplug detection to polling\n",
370 drm_get_connector_name(connector));
371 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
372 connector->polled = DRM_CONNECTOR_POLL_CONNECT
373 | DRM_CONNECTOR_POLL_DISCONNECT;
374 hpd_disabled = true;
375 }
376 }
377 /* if there were no outputs to poll, poll was disabled,
378 * therefore make sure it's enabled when disabling HPD on
379 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200380 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200381 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +0200382 mod_timer(&dev_priv->hotplug_reenable_timer,
383 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
384 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200385
386 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
387
388 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
389 if (intel_encoder->hot_plug)
390 intel_encoder->hot_plug(intel_encoder);
Chris Wilson4ef69c72010-09-09 15:14:28 +0100391
Keith Packard40ee3382011-07-28 15:31:19 -0700392 mutex_unlock(&mode_config->mutex);
393
Jesse Barnes5ca58282009-03-31 14:11:15 -0700394 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000395 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700396}
397
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200398static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800399{
400 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000401 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200402 u8 new_delay;
403 unsigned long flags;
404
405 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800406
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200407 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
408
Daniel Vetter20e4d402012-08-08 23:35:39 +0200409 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200410
Jesse Barnes7648fa92010-05-20 14:28:11 -0700411 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000412 busy_up = I915_READ(RCPREVBSYTUPAVG);
413 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800414 max_avg = I915_READ(RCBMAXAVG);
415 min_avg = I915_READ(RCBMINAVG);
416
417 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000418 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200419 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
420 new_delay = dev_priv->ips.cur_delay - 1;
421 if (new_delay < dev_priv->ips.max_delay)
422 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000423 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200424 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
425 new_delay = dev_priv->ips.cur_delay + 1;
426 if (new_delay > dev_priv->ips.min_delay)
427 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800428 }
429
Jesse Barnes7648fa92010-05-20 14:28:11 -0700430 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200431 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800432
Daniel Vetter92703882012-08-09 16:46:01 +0200433 spin_unlock_irqrestore(&mchdev_lock, flags);
434
Jesse Barnesf97108d2010-01-29 11:27:07 -0800435 return;
436}
437
Chris Wilson549f7362010-10-19 11:19:32 +0100438static void notify_ring(struct drm_device *dev,
439 struct intel_ring_buffer *ring)
440{
441 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000442
Chris Wilson475553d2011-01-20 09:52:56 +0000443 if (ring->obj == NULL)
444 return;
445
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100446 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000447
Chris Wilson549f7362010-10-19 11:19:32 +0100448 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700449 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +0100450 dev_priv->gpu_error.hangcheck_count = 0;
451 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100452 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700453 }
Chris Wilson549f7362010-10-19 11:19:32 +0100454}
455
Ben Widawsky4912d042011-04-25 11:25:20 -0700456static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800457{
Ben Widawsky4912d042011-04-25 11:25:20 -0700458 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200459 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700460 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100461 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800462
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200463 spin_lock_irq(&dev_priv->rps.lock);
464 pm_iir = dev_priv->rps.pm_iir;
465 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700466 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200467 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200468 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700469
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100470 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800471 return;
472
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700473 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100474
475 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200476 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100477 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200478 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800479
Ben Widawsky79249632012-09-07 19:43:42 -0700480 /* sysfs frequency interfaces may have snuck in while servicing the
481 * interrupt
482 */
483 if (!(new_delay > dev_priv->rps.max_delay ||
484 new_delay < dev_priv->rps.min_delay)) {
485 gen6_set_rps(dev_priv->dev, new_delay);
486 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800487
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700488 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800489}
490
Ben Widawskye3689192012-05-25 16:56:22 -0700491
492/**
493 * ivybridge_parity_work - Workqueue called when a parity error interrupt
494 * occurred.
495 * @work: workqueue struct
496 *
497 * Doesn't actually do anything except notify userspace. As a consequence of
498 * this event, userspace should try to remap the bad rows since statistically
499 * it is likely the same row is more likely to go bad again.
500 */
501static void ivybridge_parity_work(struct work_struct *work)
502{
503 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100504 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700505 u32 error_status, row, bank, subbank;
506 char *parity_event[5];
507 uint32_t misccpctl;
508 unsigned long flags;
509
510 /* We must turn off DOP level clock gating to access the L3 registers.
511 * In order to prevent a get/put style interface, acquire struct mutex
512 * any time we access those registers.
513 */
514 mutex_lock(&dev_priv->dev->struct_mutex);
515
516 misccpctl = I915_READ(GEN7_MISCCPCTL);
517 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
518 POSTING_READ(GEN7_MISCCPCTL);
519
520 error_status = I915_READ(GEN7_L3CDERRST1);
521 row = GEN7_PARITY_ERROR_ROW(error_status);
522 bank = GEN7_PARITY_ERROR_BANK(error_status);
523 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
524
525 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
526 GEN7_L3CDERRST1_ENABLE);
527 POSTING_READ(GEN7_L3CDERRST1);
528
529 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
530
531 spin_lock_irqsave(&dev_priv->irq_lock, flags);
532 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
533 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
534 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
535
536 mutex_unlock(&dev_priv->dev->struct_mutex);
537
538 parity_event[0] = "L3_PARITY_ERROR=1";
539 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
540 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
541 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
542 parity_event[4] = NULL;
543
544 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
545 KOBJ_CHANGE, parity_event);
546
547 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
548 row, bank, subbank);
549
550 kfree(parity_event[3]);
551 kfree(parity_event[2]);
552 kfree(parity_event[1]);
553}
554
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200555static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700556{
557 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
558 unsigned long flags;
559
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700560 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700561 return;
562
563 spin_lock_irqsave(&dev_priv->irq_lock, flags);
564 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
565 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
566 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
567
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100568 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700569}
570
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200571static void snb_gt_irq_handler(struct drm_device *dev,
572 struct drm_i915_private *dev_priv,
573 u32 gt_iir)
574{
575
576 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
577 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
578 notify_ring(dev, &dev_priv->ring[RCS]);
579 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
580 notify_ring(dev, &dev_priv->ring[VCS]);
581 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
582 notify_ring(dev, &dev_priv->ring[BCS]);
583
584 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
585 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
586 GT_RENDER_CS_ERROR_INTERRUPT)) {
587 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
588 i915_handle_error(dev, false);
589 }
Ben Widawskye3689192012-05-25 16:56:22 -0700590
591 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
592 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200593}
594
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100595static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
596 u32 pm_iir)
597{
598 unsigned long flags;
599
600 /*
601 * IIR bits should never already be set because IMR should
602 * prevent an interrupt from being shown in IIR. The warning
603 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200604 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100605 * type is not a problem, it displays a problem in the logic.
606 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200607 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100608 */
609
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200610 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200611 dev_priv->rps.pm_iir |= pm_iir;
612 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100613 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200614 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100615
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200616 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100617}
618
Egbert Eichb543fb02013-04-16 13:36:54 +0200619#define HPD_STORM_DETECT_PERIOD 1000
620#define HPD_STORM_THRESHOLD 5
621
Egbert Eichcd569ae2013-04-16 13:36:57 +0200622static inline bool hotplug_irq_storm_detect(struct drm_device *dev,
Egbert Eichb543fb02013-04-16 13:36:54 +0200623 u32 hotplug_trigger,
624 const u32 *hpd)
625{
626 drm_i915_private_t *dev_priv = dev->dev_private;
627 unsigned long irqflags;
628 int i;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200629 bool ret = false;
Egbert Eichb543fb02013-04-16 13:36:54 +0200630
631 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
632
633 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +0200634
Egbert Eichb543fb02013-04-16 13:36:54 +0200635 if (!(hpd[i] & hotplug_trigger) ||
636 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
637 continue;
638
639 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
640 dev_priv->hpd_stats[i].hpd_last_jiffies
641 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
642 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
643 dev_priv->hpd_stats[i].hpd_cnt = 0;
644 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
645 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
646 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200647 ret = true;
Egbert Eichb543fb02013-04-16 13:36:54 +0200648 } else {
649 dev_priv->hpd_stats[i].hpd_cnt++;
650 }
651 }
652
653 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200654
655 return ret;
Egbert Eichb543fb02013-04-16 13:36:54 +0200656}
657
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100658static void gmbus_irq_handler(struct drm_device *dev)
659{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100660 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
661
Daniel Vetter28c70f12012-12-01 13:53:45 +0100662 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100663}
664
Daniel Vetterce99c252012-12-01 13:53:47 +0100665static void dp_aux_irq_handler(struct drm_device *dev)
666{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100667 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
668
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100669 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100670}
671
Daniel Vetterff1f5252012-10-02 15:10:55 +0200672static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700673{
674 struct drm_device *dev = (struct drm_device *) arg;
675 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
676 u32 iir, gt_iir, pm_iir;
677 irqreturn_t ret = IRQ_NONE;
678 unsigned long irqflags;
679 int pipe;
680 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700681
682 atomic_inc(&dev_priv->irq_received);
683
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700684 while (true) {
685 iir = I915_READ(VLV_IIR);
686 gt_iir = I915_READ(GTIIR);
687 pm_iir = I915_READ(GEN6_PMIIR);
688
689 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
690 goto out;
691
692 ret = IRQ_HANDLED;
693
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200694 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700695
696 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
697 for_each_pipe(pipe) {
698 int reg = PIPESTAT(pipe);
699 pipe_stats[pipe] = I915_READ(reg);
700
701 /*
702 * Clear the PIPE*STAT regs before the IIR
703 */
704 if (pipe_stats[pipe] & 0x8000ffff) {
705 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
706 DRM_DEBUG_DRIVER("pipe %c underrun\n",
707 pipe_name(pipe));
708 I915_WRITE(reg, pipe_stats[pipe]);
709 }
710 }
711 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
712
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700713 for_each_pipe(pipe) {
714 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
715 drm_handle_vblank(dev, pipe);
716
717 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
718 intel_prepare_page_flip(dev, pipe);
719 intel_finish_page_flip(dev, pipe);
720 }
721 }
722
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700723 /* Consume port. Then clear IIR or we'll miss events */
724 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
725 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +0200726 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700727
728 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
729 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +0200730 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200731 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
732 i915_hpd_irq_setup(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700733 queue_work(dev_priv->wq,
734 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +0200735 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700736 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
737 I915_READ(PORT_HOTPLUG_STAT);
738 }
739
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100740 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
741 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700742
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100743 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
744 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700745
746 I915_WRITE(GTIIR, gt_iir);
747 I915_WRITE(GEN6_PMIIR, pm_iir);
748 I915_WRITE(VLV_IIR, iir);
749 }
750
751out:
752 return ret;
753}
754
Adam Jackson23e81d62012-06-06 15:45:44 -0400755static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800756{
757 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800758 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +0200759 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -0800760
Egbert Eichb543fb02013-04-16 13:36:54 +0200761 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200762 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx))
763 ibx_hpd_irq_setup(dev);
Daniel Vetter76e43832012-10-12 20:14:05 +0200764 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +0200765 }
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +0300766 if (pch_iir & SDE_AUDIO_POWER_MASK) {
767 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
768 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -0800769 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +0300770 port_name(port));
771 }
Jesse Barnes776ad802011-01-04 15:09:39 -0800772
Daniel Vetterce99c252012-12-01 13:53:47 +0100773 if (pch_iir & SDE_AUX_MASK)
774 dp_aux_irq_handler(dev);
775
Jesse Barnes776ad802011-01-04 15:09:39 -0800776 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100777 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -0800778
779 if (pch_iir & SDE_AUDIO_HDCP_MASK)
780 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
781
782 if (pch_iir & SDE_AUDIO_TRANS_MASK)
783 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
784
785 if (pch_iir & SDE_POISON)
786 DRM_ERROR("PCH poison interrupt\n");
787
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800788 if (pch_iir & SDE_FDI_MASK)
789 for_each_pipe(pipe)
790 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
791 pipe_name(pipe),
792 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800793
794 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
795 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
796
797 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
798 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
799
800 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
801 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
802 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
803 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
804}
805
Adam Jackson23e81d62012-06-06 15:45:44 -0400806static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
807{
808 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
809 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +0200810 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -0400811
Egbert Eichb543fb02013-04-16 13:36:54 +0200812 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200813 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt))
814 ibx_hpd_irq_setup(dev);
Daniel Vetter76e43832012-10-12 20:14:05 +0200815 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +0200816 }
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +0300817 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
818 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
819 SDE_AUDIO_POWER_SHIFT_CPT);
820 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
821 port_name(port));
822 }
Adam Jackson23e81d62012-06-06 15:45:44 -0400823
824 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +0100825 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400826
827 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100828 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400829
830 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
831 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
832
833 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
834 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
835
836 if (pch_iir & SDE_FDI_MASK_CPT)
837 for_each_pipe(pipe)
838 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
839 pipe_name(pipe),
840 I915_READ(FDI_RX_IIR(pipe)));
841}
842
Daniel Vetterff1f5252012-10-02 15:10:55 +0200843static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700844{
845 struct drm_device *dev = (struct drm_device *) arg;
846 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskyab5c6082013-04-05 13:12:41 -0700847 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +0100848 irqreturn_t ret = IRQ_NONE;
849 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700850
851 atomic_inc(&dev_priv->irq_received);
852
853 /* disable master interrupt before clearing iir */
854 de_ier = I915_READ(DEIER);
855 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100856
Paulo Zanoni44498ae2013-02-22 17:05:28 -0300857 /* Disable south interrupts. We'll only write to SDEIIR once, so further
858 * interrupts will will be stored on its back queue, and then we'll be
859 * able to process them after we restore SDEIER (as soon as we restore
860 * it, we'll get an interrupt if SDEIIR still has something to process
861 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -0700862 if (!HAS_PCH_NOP(dev)) {
863 sde_ier = I915_READ(SDEIER);
864 I915_WRITE(SDEIER, 0);
865 POSTING_READ(SDEIER);
866 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -0300867
Chris Wilson0e434062012-05-09 21:45:44 +0100868 gt_iir = I915_READ(GTIIR);
869 if (gt_iir) {
870 snb_gt_irq_handler(dev, dev_priv, gt_iir);
871 I915_WRITE(GTIIR, gt_iir);
872 ret = IRQ_HANDLED;
873 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700874
875 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100876 if (de_iir) {
Daniel Vetterce99c252012-12-01 13:53:47 +0100877 if (de_iir & DE_AUX_CHANNEL_A_IVB)
878 dp_aux_irq_handler(dev);
879
Chris Wilson0e434062012-05-09 21:45:44 +0100880 if (de_iir & DE_GSE_IVB)
881 intel_opregion_gse_intr(dev);
882
883 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +0200884 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
885 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +0100886 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
887 intel_prepare_page_flip(dev, i);
888 intel_finish_page_flip_plane(dev, i);
889 }
Chris Wilson0e434062012-05-09 21:45:44 +0100890 }
891
892 /* check event from PCH */
Ben Widawskyab5c6082013-04-05 13:12:41 -0700893 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
Chris Wilson0e434062012-05-09 21:45:44 +0100894 u32 pch_iir = I915_READ(SDEIIR);
895
Adam Jackson23e81d62012-06-06 15:45:44 -0400896 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100897
898 /* clear PCH hotplug event before clear CPU irq */
899 I915_WRITE(SDEIIR, pch_iir);
900 }
901
902 I915_WRITE(DEIIR, de_iir);
903 ret = IRQ_HANDLED;
904 }
905
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700906 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100907 if (pm_iir) {
908 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
909 gen6_queue_rps_work(dev_priv, pm_iir);
910 I915_WRITE(GEN6_PMIIR, pm_iir);
911 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700912 }
913
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700914 I915_WRITE(DEIER, de_ier);
915 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -0700916 if (!HAS_PCH_NOP(dev)) {
917 I915_WRITE(SDEIER, sde_ier);
918 POSTING_READ(SDEIER);
919 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700920
921 return ret;
922}
923
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200924static void ilk_gt_irq_handler(struct drm_device *dev,
925 struct drm_i915_private *dev_priv,
926 u32 gt_iir)
927{
928 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
929 notify_ring(dev, &dev_priv->ring[RCS]);
930 if (gt_iir & GT_BSD_USER_INTERRUPT)
931 notify_ring(dev, &dev_priv->ring[VCS]);
932}
933
Daniel Vetterff1f5252012-10-02 15:10:55 +0200934static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800935{
Jesse Barnes46979952011-04-07 13:53:55 -0700936 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800937 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
938 int ret = IRQ_NONE;
Paulo Zanoni44498ae2013-02-22 17:05:28 -0300939 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100940
Jesse Barnes46979952011-04-07 13:53:55 -0700941 atomic_inc(&dev_priv->irq_received);
942
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000943 /* disable master interrupt before clearing iir */
944 de_ier = I915_READ(DEIER);
945 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000946 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000947
Paulo Zanoni44498ae2013-02-22 17:05:28 -0300948 /* Disable south interrupts. We'll only write to SDEIIR once, so further
949 * interrupts will will be stored on its back queue, and then we'll be
950 * able to process them after we restore SDEIER (as soon as we restore
951 * it, we'll get an interrupt if SDEIIR still has something to process
952 * due to its back queue). */
953 sde_ier = I915_READ(SDEIER);
954 I915_WRITE(SDEIER, 0);
955 POSTING_READ(SDEIER);
956
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800957 de_iir = I915_READ(DEIIR);
958 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800959 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800960
Daniel Vetteracd15b62012-11-30 11:24:50 +0100961 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800962 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800963
Zou Nan haic7c85102010-01-15 10:29:06 +0800964 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800965
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200966 if (IS_GEN5(dev))
967 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
968 else
969 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800970
Daniel Vetterce99c252012-12-01 13:53:47 +0100971 if (de_iir & DE_AUX_CHANNEL_A)
972 dp_aux_irq_handler(dev);
973
Zou Nan haic7c85102010-01-15 10:29:06 +0800974 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100975 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800976
Daniel Vetter74d44442012-10-02 17:54:35 +0200977 if (de_iir & DE_PIPEA_VBLANK)
978 drm_handle_vblank(dev, 0);
979
980 if (de_iir & DE_PIPEB_VBLANK)
981 drm_handle_vblank(dev, 1);
982
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800983 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800984 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100985 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800986 }
987
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800988 if (de_iir & DE_PLANEB_FLIP_DONE) {
989 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100990 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800991 }
Li Pengc062df62010-01-23 00:12:58 +0800992
Zou Nan haic7c85102010-01-15 10:29:06 +0800993 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800994 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +0100995 u32 pch_iir = I915_READ(SDEIIR);
996
Adam Jackson23e81d62012-06-06 15:45:44 -0400997 if (HAS_PCH_CPT(dev))
998 cpt_irq_handler(dev, pch_iir);
999 else
1000 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +01001001
1002 /* should clear PCH hotplug event before clear CPU irq */
1003 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -08001004 }
Zou Nan haic7c85102010-01-15 10:29:06 +08001005
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001006 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1007 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001008
Chris Wilsonfc6826d2012-04-15 11:56:03 +01001009 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
1010 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001011
Zou Nan haic7c85102010-01-15 10:29:06 +08001012 I915_WRITE(GTIIR, gt_iir);
1013 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -07001014 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +08001015
1016done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001017 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001018 POSTING_READ(DEIER);
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001019 I915_WRITE(SDEIER, sde_ier);
1020 POSTING_READ(SDEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001021
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001022 return ret;
1023}
1024
Jesse Barnes8a905232009-07-11 16:48:03 -04001025/**
1026 * i915_error_work_func - do process context error handling work
1027 * @work: work struct
1028 *
1029 * Fire an error uevent so userspace can see that a hang or error
1030 * was detected.
1031 */
1032static void i915_error_work_func(struct work_struct *work)
1033{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001034 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
1035 work);
1036 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
1037 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04001038 struct drm_device *dev = dev_priv->dev;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001039 struct intel_ring_buffer *ring;
Ben Gamarif316a422009-09-14 17:48:46 -04001040 char *error_event[] = { "ERROR=1", NULL };
1041 char *reset_event[] = { "RESET=1", NULL };
1042 char *reset_done_event[] = { "ERROR=0", NULL };
Daniel Vetterf69061b2012-12-06 09:01:42 +01001043 int i, ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04001044
Ben Gamarif316a422009-09-14 17:48:46 -04001045 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04001046
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001047 /*
1048 * Note that there's only one work item which does gpu resets, so we
1049 * need not worry about concurrent gpu resets potentially incrementing
1050 * error->reset_counter twice. We only need to take care of another
1051 * racing irq/hangcheck declaring the gpu dead for a second time. A
1052 * quick check for that is good enough: schedule_work ensures the
1053 * correct ordering between hang detection and this work item, and since
1054 * the reset in-progress bit is only ever set by code outside of this
1055 * work we don't need to worry about any other races.
1056 */
1057 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01001058 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001059 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
1060 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001061
Daniel Vetterf69061b2012-12-06 09:01:42 +01001062 ret = i915_reset(dev);
1063
1064 if (ret == 0) {
1065 /*
1066 * After all the gem state is reset, increment the reset
1067 * counter and wake up everyone waiting for the reset to
1068 * complete.
1069 *
1070 * Since unlock operations are a one-sided barrier only,
1071 * we need to insert a barrier here to order any seqno
1072 * updates before
1073 * the counter increment.
1074 */
1075 smp_mb__before_atomic_inc();
1076 atomic_inc(&dev_priv->gpu_error.reset_counter);
1077
1078 kobject_uevent_env(&dev->primary->kdev.kobj,
1079 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001080 } else {
1081 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -04001082 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001083
Daniel Vetterf69061b2012-12-06 09:01:42 +01001084 for_each_ring(ring, dev_priv, i)
1085 wake_up_all(&ring->irq_queue);
1086
Ville Syrjälä96a02912013-02-18 19:08:49 +02001087 intel_display_handle_reset(dev);
1088
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001089 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -04001090 }
Jesse Barnes8a905232009-07-11 16:48:03 -04001091}
1092
Daniel Vetter85f9e502012-08-31 21:42:26 +02001093/* NB: please notice the memset */
1094static void i915_get_extra_instdone(struct drm_device *dev,
1095 uint32_t *instdone)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
1099
1100 switch(INTEL_INFO(dev)->gen) {
1101 case 2:
1102 case 3:
1103 instdone[0] = I915_READ(INSTDONE);
1104 break;
1105 case 4:
1106 case 5:
1107 case 6:
1108 instdone[0] = I915_READ(INSTDONE_I965);
1109 instdone[1] = I915_READ(INSTDONE1);
1110 break;
1111 default:
1112 WARN_ONCE(1, "Unsupported platform\n");
1113 case 7:
1114 instdone[0] = I915_READ(GEN7_INSTDONE_1);
1115 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
1116 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
1117 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
1118 break;
1119 }
1120}
1121
Chris Wilson3bd3c932010-08-19 08:19:30 +01001122#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +00001123static struct drm_i915_error_object *
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001124i915_error_object_create_sized(struct drm_i915_private *dev_priv,
1125 struct drm_i915_gem_object *src,
1126 const int num_pages)
Chris Wilson9df30792010-02-18 10:24:56 +00001127{
1128 struct drm_i915_error_object *dst;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001129 int i;
Chris Wilsone56660d2010-08-07 11:01:26 +01001130 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001131
Chris Wilson05394f32010-11-08 19:18:58 +00001132 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +00001133 return NULL;
1134
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001135 dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001136 if (dst == NULL)
1137 return NULL;
1138
Chris Wilson05394f32010-11-08 19:18:58 +00001139 reloc_offset = src->gtt_offset;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001140 for (i = 0; i < num_pages; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -07001141 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +01001142 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -07001143
Chris Wilsone56660d2010-08-07 11:01:26 +01001144 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001145 if (d == NULL)
1146 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +01001147
Andrew Morton788885a2010-05-11 14:07:05 -07001148 local_irq_save(flags);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001149 if (reloc_offset < dev_priv->gtt.mappable_end &&
Daniel Vetter74898d72012-02-15 23:50:22 +01001150 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +01001151 void __iomem *s;
1152
1153 /* Simply ignore tiling or any overlapping fence.
1154 * It's part of the error state, and this hopefully
1155 * captures what the GPU read.
1156 */
1157
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001158 s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson172975aa2011-12-14 13:57:25 +01001159 reloc_offset);
1160 memcpy_fromio(d, s, PAGE_SIZE);
1161 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +00001162 } else if (src->stolen) {
1163 unsigned long offset;
1164
1165 offset = dev_priv->mm.stolen_base;
1166 offset += src->stolen->start;
1167 offset += i << PAGE_SHIFT;
1168
Daniel Vetter1a240d42012-11-29 22:18:51 +01001169 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +01001170 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +01001171 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +01001172 void *s;
1173
Chris Wilson9da3da62012-06-01 15:20:22 +01001174 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +01001175
Chris Wilson9da3da62012-06-01 15:20:22 +01001176 drm_clflush_pages(&page, 1);
1177
1178 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +01001179 memcpy(d, s, PAGE_SIZE);
1180 kunmap_atomic(s);
1181
Chris Wilson9da3da62012-06-01 15:20:22 +01001182 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +01001183 }
Andrew Morton788885a2010-05-11 14:07:05 -07001184 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +01001185
Chris Wilson9da3da62012-06-01 15:20:22 +01001186 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +01001187
1188 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +00001189 }
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001190 dst->page_count = num_pages;
Chris Wilson05394f32010-11-08 19:18:58 +00001191 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001192
1193 return dst;
1194
1195unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +01001196 while (i--)
1197 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +00001198 kfree(dst);
1199 return NULL;
1200}
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001201#define i915_error_object_create(dev_priv, src) \
1202 i915_error_object_create_sized((dev_priv), (src), \
1203 (src)->base.size>>PAGE_SHIFT)
Chris Wilson9df30792010-02-18 10:24:56 +00001204
1205static void
1206i915_error_object_free(struct drm_i915_error_object *obj)
1207{
1208 int page;
1209
1210 if (obj == NULL)
1211 return;
1212
1213 for (page = 0; page < obj->page_count; page++)
1214 kfree(obj->pages[page]);
1215
1216 kfree(obj);
1217}
1218
Daniel Vetter742cbee2012-04-27 15:17:39 +02001219void
1220i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001221{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001222 struct drm_i915_error_state *error = container_of(error_ref,
1223 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001224 int i;
1225
Chris Wilson52d39a22012-02-15 11:25:37 +00001226 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1227 i915_error_object_free(error->ring[i].batchbuffer);
1228 i915_error_object_free(error->ring[i].ringbuffer);
1229 kfree(error->ring[i].requests);
1230 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001231
Chris Wilson9df30792010-02-18 10:24:56 +00001232 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001233 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +00001234 kfree(error);
1235}
Chris Wilson1b502472012-04-24 15:47:30 +01001236static void capture_bo(struct drm_i915_error_buffer *err,
1237 struct drm_i915_gem_object *obj)
1238{
1239 err->size = obj->base.size;
1240 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001241 err->rseqno = obj->last_read_seqno;
1242 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001243 err->gtt_offset = obj->gtt_offset;
1244 err->read_domains = obj->base.read_domains;
1245 err->write_domain = obj->base.write_domain;
1246 err->fence_reg = obj->fence_reg;
1247 err->pinned = 0;
1248 if (obj->pin_count > 0)
1249 err->pinned = 1;
1250 if (obj->user_pin_count > 0)
1251 err->pinned = -1;
1252 err->tiling = obj->tiling_mode;
1253 err->dirty = obj->dirty;
1254 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1255 err->ring = obj->ring ? obj->ring->id : -1;
1256 err->cache_level = obj->cache_level;
1257}
Chris Wilson9df30792010-02-18 10:24:56 +00001258
Chris Wilson1b502472012-04-24 15:47:30 +01001259static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1260 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001261{
1262 struct drm_i915_gem_object *obj;
1263 int i = 0;
1264
1265 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001266 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001267 if (++i == count)
1268 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001269 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001270
Chris Wilson1b502472012-04-24 15:47:30 +01001271 return i;
1272}
1273
1274static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1275 int count, struct list_head *head)
1276{
1277 struct drm_i915_gem_object *obj;
1278 int i = 0;
1279
1280 list_for_each_entry(obj, head, gtt_list) {
1281 if (obj->pin_count == 0)
1282 continue;
1283
1284 capture_bo(err++, obj);
1285 if (++i == count)
1286 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001287 }
1288
1289 return i;
1290}
1291
Chris Wilson748ebc62010-10-24 10:28:47 +01001292static void i915_gem_record_fences(struct drm_device *dev,
1293 struct drm_i915_error_state *error)
1294{
1295 struct drm_i915_private *dev_priv = dev->dev_private;
1296 int i;
1297
1298 /* Fences */
1299 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001300 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001301 case 6:
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03001302 for (i = 0; i < dev_priv->num_fence_regs; i++)
Chris Wilson748ebc62010-10-24 10:28:47 +01001303 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1304 break;
1305 case 5:
1306 case 4:
1307 for (i = 0; i < 16; i++)
1308 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1309 break;
1310 case 3:
1311 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1312 for (i = 0; i < 8; i++)
1313 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1314 case 2:
1315 for (i = 0; i < 8; i++)
1316 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1317 break;
1318
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08001319 default:
1320 BUG();
Chris Wilson748ebc62010-10-24 10:28:47 +01001321 }
1322}
1323
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001324static struct drm_i915_error_object *
1325i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1326 struct intel_ring_buffer *ring)
1327{
1328 struct drm_i915_gem_object *obj;
1329 u32 seqno;
1330
1331 if (!ring->get_seqno)
1332 return NULL;
1333
Daniel Vetterb45305f2012-12-17 16:21:27 +01001334 if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1335 u32 acthd = I915_READ(ACTHD);
1336
1337 if (WARN_ON(ring->id != RCS))
1338 return NULL;
1339
1340 obj = ring->private;
1341 if (acthd >= obj->gtt_offset &&
1342 acthd < obj->gtt_offset + obj->base.size)
1343 return i915_error_object_create(dev_priv, obj);
1344 }
1345
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001346 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001347 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1348 if (obj->ring != ring)
1349 continue;
1350
Chris Wilson0201f1e2012-07-20 12:41:01 +01001351 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001352 continue;
1353
1354 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1355 continue;
1356
1357 /* We need to copy these to an anonymous buffer as the simplest
1358 * method to avoid being overwritten by userspace.
1359 */
1360 return i915_error_object_create(dev_priv, obj);
1361 }
1362
1363 return NULL;
1364}
1365
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001366static void i915_record_ring_state(struct drm_device *dev,
1367 struct drm_i915_error_state *error,
1368 struct intel_ring_buffer *ring)
1369{
1370 struct drm_i915_private *dev_priv = dev->dev_private;
1371
Daniel Vetter33f3f512011-12-14 13:57:39 +01001372 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001373 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001374 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001375 error->semaphore_mboxes[ring->id][0]
1376 = I915_READ(RING_SYNC_0(ring->mmio_base));
1377 error->semaphore_mboxes[ring->id][1]
1378 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001379 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1380 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001381 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001382
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001383 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001384 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001385 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1386 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1387 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001388 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001389 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001390 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001391 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001392 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001393 error->ipeir[ring->id] = I915_READ(IPEIR);
1394 error->ipehr[ring->id] = I915_READ(IPEHR);
1395 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001396 }
1397
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001398 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001399 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001400 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001401 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001402 error->head[ring->id] = I915_READ_HEAD(ring);
1403 error->tail[ring->id] = I915_READ_TAIL(ring);
Chris Wilson0f3b6842013-01-15 12:05:55 +00001404 error->ctl[ring->id] = I915_READ_CTL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001405
1406 error->cpu_ring_head[ring->id] = ring->head;
1407 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001408}
1409
Ben Widawsky8c123e52013-03-04 17:00:29 -08001410
1411static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
1412 struct drm_i915_error_state *error,
1413 struct drm_i915_error_ring *ering)
1414{
1415 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1416 struct drm_i915_gem_object *obj;
1417
1418 /* Currently render ring is the only HW context user */
1419 if (ring->id != RCS || !error->ccid)
1420 return;
1421
1422 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
1423 if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
1424 ering->ctx = i915_error_object_create_sized(dev_priv,
1425 obj, 1);
1426 }
1427 }
1428}
1429
Chris Wilson52d39a22012-02-15 11:25:37 +00001430static void i915_gem_record_rings(struct drm_device *dev,
1431 struct drm_i915_error_state *error)
1432{
1433 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001434 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001435 struct drm_i915_gem_request *request;
1436 int i, count;
1437
Chris Wilsonb4519512012-05-11 14:29:30 +01001438 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001439 i915_record_ring_state(dev, error, ring);
1440
1441 error->ring[i].batchbuffer =
1442 i915_error_first_batchbuffer(dev_priv, ring);
1443
1444 error->ring[i].ringbuffer =
1445 i915_error_object_create(dev_priv, ring->obj);
1446
Ben Widawsky8c123e52013-03-04 17:00:29 -08001447
1448 i915_gem_record_active_context(ring, error, &error->ring[i]);
1449
Chris Wilson52d39a22012-02-15 11:25:37 +00001450 count = 0;
1451 list_for_each_entry(request, &ring->request_list, list)
1452 count++;
1453
1454 error->ring[i].num_requests = count;
1455 error->ring[i].requests =
1456 kmalloc(count*sizeof(struct drm_i915_error_request),
1457 GFP_ATOMIC);
1458 if (error->ring[i].requests == NULL) {
1459 error->ring[i].num_requests = 0;
1460 continue;
1461 }
1462
1463 count = 0;
1464 list_for_each_entry(request, &ring->request_list, list) {
1465 struct drm_i915_error_request *erq;
1466
1467 erq = &error->ring[i].requests[count++];
1468 erq->seqno = request->seqno;
1469 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001470 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001471 }
1472 }
1473}
1474
Jesse Barnes8a905232009-07-11 16:48:03 -04001475/**
1476 * i915_capture_error_state - capture an error record for later analysis
1477 * @dev: drm device
1478 *
1479 * Should be called when an error is detected (either a hang or an error
1480 * interrupt) to capture error state from the time of the error. Fills
1481 * out a structure which becomes available in debugfs for user level tools
1482 * to pick up.
1483 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001484static void i915_capture_error_state(struct drm_device *dev)
1485{
1486 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001487 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001488 struct drm_i915_error_state *error;
1489 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001490 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001491
Daniel Vetter99584db2012-11-14 17:14:04 +01001492 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1493 error = dev_priv->gpu_error.first_error;
1494 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001495 if (error)
1496 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001497
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001498 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001499 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001500 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001501 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1502 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001503 }
1504
Paulo Zanoni5d83d292013-03-06 20:03:22 -03001505 DRM_INFO("capturing error event; look for more information in "
Ben Widawsky2f86f192013-01-28 15:32:15 -08001506 "/sys/kernel/debug/dri/%d/i915_error_state\n",
Chris Wilsonb6f78332011-02-01 14:15:55 +00001507 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001508
Daniel Vetter742cbee2012-04-27 15:17:39 +02001509 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001510 error->eir = I915_READ(EIR);
1511 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawsky211816e2013-02-24 18:10:01 -08001512 if (HAS_HW_CONTEXTS(dev))
1513 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001514
1515 if (HAS_PCH_SPLIT(dev))
1516 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1517 else if (IS_VALLEYVIEW(dev))
1518 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1519 else if (IS_GEN2(dev))
1520 error->ier = I915_READ16(IER);
1521 else
1522 error->ier = I915_READ(IER);
1523
Chris Wilson0f3b6842013-01-15 12:05:55 +00001524 if (INTEL_INFO(dev)->gen >= 6)
1525 error->derrmr = I915_READ(DERRMR);
1526
1527 if (IS_VALLEYVIEW(dev))
1528 error->forcewake = I915_READ(FORCEWAKE_VLV);
1529 else if (INTEL_INFO(dev)->gen >= 7)
1530 error->forcewake = I915_READ(FORCEWAKE_MT);
1531 else if (INTEL_INFO(dev)->gen == 6)
1532 error->forcewake = I915_READ(FORCEWAKE);
1533
Paulo Zanoni4f3308b2013-03-22 14:24:16 -03001534 if (!HAS_PCH_SPLIT(dev))
1535 for_each_pipe(pipe)
1536 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001537
Daniel Vetter33f3f512011-12-14 13:57:39 +01001538 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001539 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001540 error->done_reg = I915_READ(DONE_REG);
1541 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001542
Ben Widawsky71e172e2012-08-20 16:15:13 -07001543 if (INTEL_INFO(dev)->gen == 7)
1544 error->err_int = I915_READ(GEN7_ERR_INT);
1545
Ben Widawsky050ee912012-08-22 11:32:15 -07001546 i915_get_extra_instdone(dev, error->extra_instdone);
1547
Chris Wilson748ebc62010-10-24 10:28:47 +01001548 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001549 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001550
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001551 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001552 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001553 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001554
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001555 i = 0;
1556 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1557 i++;
1558 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001559 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001560 if (obj->pin_count)
1561 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001562 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001563
Chris Wilson8e934db2011-01-24 12:34:00 +00001564 error->active_bo = NULL;
1565 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001566 if (i) {
1567 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001568 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001569 if (error->active_bo)
1570 error->pinned_bo =
1571 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001572 }
1573
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001574 if (error->active_bo)
1575 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001576 capture_active_bo(error->active_bo,
1577 error->active_bo_count,
1578 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001579
1580 if (error->pinned_bo)
1581 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001582 capture_pinned_bo(error->pinned_bo,
1583 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001584 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001585
Jesse Barnes8a905232009-07-11 16:48:03 -04001586 do_gettimeofday(&error->time);
1587
Chris Wilson6ef3d422010-08-04 20:26:07 +01001588 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001589 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001590
Daniel Vetter99584db2012-11-14 17:14:04 +01001591 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1592 if (dev_priv->gpu_error.first_error == NULL) {
1593 dev_priv->gpu_error.first_error = error;
Chris Wilson9df30792010-02-18 10:24:56 +00001594 error = NULL;
1595 }
Daniel Vetter99584db2012-11-14 17:14:04 +01001596 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001597
1598 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001599 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001600}
1601
1602void i915_destroy_error_state(struct drm_device *dev)
1603{
1604 struct drm_i915_private *dev_priv = dev->dev_private;
1605 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001606 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001607
Daniel Vetter99584db2012-11-14 17:14:04 +01001608 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1609 error = dev_priv->gpu_error.first_error;
1610 dev_priv->gpu_error.first_error = NULL;
1611 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001612
1613 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001614 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001615}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001616#else
1617#define i915_capture_error_state(x)
1618#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001619
Chris Wilson35aed2e2010-05-27 13:18:12 +01001620static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001621{
1622 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001623 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001624 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001625 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001626
Chris Wilson35aed2e2010-05-27 13:18:12 +01001627 if (!eir)
1628 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001629
Joe Perchesa70491c2012-03-18 13:00:11 -07001630 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001631
Ben Widawskybd9854f2012-08-23 15:18:09 -07001632 i915_get_extra_instdone(dev, instdone);
1633
Jesse Barnes8a905232009-07-11 16:48:03 -04001634 if (IS_G4X(dev)) {
1635 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1636 u32 ipeir = I915_READ(IPEIR_I965);
1637
Joe Perchesa70491c2012-03-18 13:00:11 -07001638 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1639 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001640 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1641 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001642 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001643 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001644 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001645 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001646 }
1647 if (eir & GM45_ERROR_PAGE_TABLE) {
1648 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001649 pr_err("page table error\n");
1650 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001651 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001652 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001653 }
1654 }
1655
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001656 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001657 if (eir & I915_ERROR_PAGE_TABLE) {
1658 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001659 pr_err("page table error\n");
1660 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001661 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001662 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001663 }
1664 }
1665
1666 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001667 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001668 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001669 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001670 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001671 /* pipestat has already been acked */
1672 }
1673 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001674 pr_err("instruction error\n");
1675 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001676 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1677 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001678 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001679 u32 ipeir = I915_READ(IPEIR);
1680
Joe Perchesa70491c2012-03-18 13:00:11 -07001681 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1682 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001683 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001684 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001685 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001686 } else {
1687 u32 ipeir = I915_READ(IPEIR_I965);
1688
Joe Perchesa70491c2012-03-18 13:00:11 -07001689 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1690 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001691 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001692 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001693 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001694 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001695 }
1696 }
1697
1698 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001699 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001700 eir = I915_READ(EIR);
1701 if (eir) {
1702 /*
1703 * some errors might have become stuck,
1704 * mask them.
1705 */
1706 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1707 I915_WRITE(EMR, I915_READ(EMR) | eir);
1708 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1709 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001710}
1711
1712/**
1713 * i915_handle_error - handle an error interrupt
1714 * @dev: drm device
1715 *
1716 * Do some basic checking of regsiter state at error interrupt time and
1717 * dump it to the syslog. Also call i915_capture_error_state() to make
1718 * sure we get a record and make it available in debugfs. Fire a uevent
1719 * so userspace knows something bad happened (should trigger collection
1720 * of a ring dump etc.).
1721 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001722void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001723{
1724 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001725 struct intel_ring_buffer *ring;
1726 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001727
1728 i915_capture_error_state(dev);
1729 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001730
Ben Gamariba1234d2009-09-14 17:48:47 -04001731 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01001732 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1733 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04001734
Ben Gamari11ed50e2009-09-14 17:48:45 -04001735 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001736 * Wakeup waiting processes so that the reset work item
1737 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001738 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001739 for_each_ring(ring, dev_priv, i)
1740 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001741 }
1742
Daniel Vetter99584db2012-11-14 17:14:04 +01001743 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001744}
1745
Ville Syrjälä21ad8332013-02-19 15:16:39 +02001746static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001747{
1748 drm_i915_private_t *dev_priv = dev->dev_private;
1749 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001751 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001752 struct intel_unpin_work *work;
1753 unsigned long flags;
1754 bool stall_detected;
1755
1756 /* Ignore early vblank irqs */
1757 if (intel_crtc == NULL)
1758 return;
1759
1760 spin_lock_irqsave(&dev->event_lock, flags);
1761 work = intel_crtc->unpin_work;
1762
Chris Wilsone7d841c2012-12-03 11:36:30 +00001763 if (work == NULL ||
1764 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1765 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001766 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1767 spin_unlock_irqrestore(&dev->event_lock, flags);
1768 return;
1769 }
1770
1771 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001772 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001773 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001774 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001775 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1776 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001777 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001778 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001779 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001780 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001781 crtc->x * crtc->fb->bits_per_pixel/8);
1782 }
1783
1784 spin_unlock_irqrestore(&dev->event_lock, flags);
1785
1786 if (stall_detected) {
1787 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1788 intel_prepare_page_flip(dev, intel_crtc->plane);
1789 }
1790}
1791
Keith Packard42f52ef2008-10-18 19:39:29 -07001792/* Called from drm generic code, passed 'crtc' which
1793 * we use as a pipe index
1794 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001795static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001796{
1797 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001798 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001799
Chris Wilson5eddb702010-09-11 13:48:45 +01001800 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001801 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001802
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001803 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001804 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001805 i915_enable_pipestat(dev_priv, pipe,
1806 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001807 else
Keith Packard7c463582008-11-04 02:03:27 -08001808 i915_enable_pipestat(dev_priv, pipe,
1809 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001810
1811 /* maintain vblank delivery even in deep C-states */
1812 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001813 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001814 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001815
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001816 return 0;
1817}
1818
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001819static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001820{
1821 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1822 unsigned long irqflags;
1823
1824 if (!i915_pipe_enabled(dev, pipe))
1825 return -EINVAL;
1826
1827 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1828 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001829 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001830 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1831
1832 return 0;
1833}
1834
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001835static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001836{
1837 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1838 unsigned long irqflags;
1839
1840 if (!i915_pipe_enabled(dev, pipe))
1841 return -EINVAL;
1842
1843 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001844 ironlake_enable_display_irq(dev_priv,
1845 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001846 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1847
1848 return 0;
1849}
1850
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001851static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1852{
1853 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1854 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001855 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001856
1857 if (!i915_pipe_enabled(dev, pipe))
1858 return -EINVAL;
1859
1860 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001861 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001862 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001863 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001864 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001865 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001866 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001867 i915_enable_pipestat(dev_priv, pipe,
1868 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001869 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1870
1871 return 0;
1872}
1873
Keith Packard42f52ef2008-10-18 19:39:29 -07001874/* Called from drm generic code, passed 'crtc' which
1875 * we use as a pipe index
1876 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001877static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001878{
1879 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001880 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001881
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001882 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001883 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001884 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001885
Jesse Barnesf796cf82011-04-07 13:58:17 -07001886 i915_disable_pipestat(dev_priv, pipe,
1887 PIPE_VBLANK_INTERRUPT_ENABLE |
1888 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1889 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1890}
1891
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001892static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001893{
1894 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1895 unsigned long irqflags;
1896
1897 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1898 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001899 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001900 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001901}
1902
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001903static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001904{
1905 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1906 unsigned long irqflags;
1907
1908 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001909 ironlake_disable_display_irq(dev_priv,
1910 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001911 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1912}
1913
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001914static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1915{
1916 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1917 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001918 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001919
1920 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001921 i915_disable_pipestat(dev_priv, pipe,
1922 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001923 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001924 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001925 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001926 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001927 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001928 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001929 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1930}
1931
Chris Wilson893eead2010-10-27 14:44:35 +01001932static u32
1933ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001934{
Chris Wilson893eead2010-10-27 14:44:35 +01001935 return list_entry(ring->request_list.prev,
1936 struct drm_i915_gem_request, list)->seqno;
1937}
1938
1939static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1940{
1941 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001942 i915_seqno_passed(ring->get_seqno(ring, false),
1943 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001944 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001945 if (waitqueue_active(&ring->irq_queue)) {
1946 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1947 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001948 wake_up_all(&ring->irq_queue);
1949 *err = true;
1950 }
1951 return true;
1952 }
1953 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001954}
1955
Chris Wilsona24a11e2013-03-14 17:52:05 +02001956static bool semaphore_passed(struct intel_ring_buffer *ring)
1957{
1958 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1959 u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
1960 struct intel_ring_buffer *signaller;
1961 u32 cmd, ipehr, acthd_min;
1962
1963 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
1964 if ((ipehr & ~(0x3 << 16)) !=
1965 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
1966 return false;
1967
1968 /* ACTHD is likely pointing to the dword after the actual command,
1969 * so scan backwards until we find the MBOX.
1970 */
1971 acthd_min = max((int)acthd - 3 * 4, 0);
1972 do {
1973 cmd = ioread32(ring->virtual_start + acthd);
1974 if (cmd == ipehr)
1975 break;
1976
1977 acthd -= 4;
1978 if (acthd < acthd_min)
1979 return false;
1980 } while (1);
1981
1982 signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
1983 return i915_seqno_passed(signaller->get_seqno(signaller, false),
1984 ioread32(ring->virtual_start+acthd+4)+1);
1985}
1986
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001987static bool kick_ring(struct intel_ring_buffer *ring)
1988{
1989 struct drm_device *dev = ring->dev;
1990 struct drm_i915_private *dev_priv = dev->dev_private;
1991 u32 tmp = I915_READ_CTL(ring);
1992 if (tmp & RING_WAIT) {
1993 DRM_ERROR("Kicking stuck wait on %s\n",
1994 ring->name);
1995 I915_WRITE_CTL(ring, tmp);
1996 return true;
1997 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02001998
1999 if (INTEL_INFO(dev)->gen >= 6 &&
2000 tmp & RING_WAIT_SEMAPHORE &&
2001 semaphore_passed(ring)) {
2002 DRM_ERROR("Kicking stuck semaphore on %s\n",
2003 ring->name);
2004 I915_WRITE_CTL(ring, tmp);
2005 return true;
2006 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002007 return false;
2008}
2009
Chris Wilsond1e61e72012-04-10 17:00:41 +01002010static bool i915_hangcheck_hung(struct drm_device *dev)
2011{
2012 drm_i915_private_t *dev_priv = dev->dev_private;
2013
Daniel Vetter99584db2012-11-14 17:14:04 +01002014 if (dev_priv->gpu_error.hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002015 bool hung = true;
2016
Chris Wilsond1e61e72012-04-10 17:00:41 +01002017 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
2018 i915_handle_error(dev, true);
2019
2020 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002021 struct intel_ring_buffer *ring;
2022 int i;
2023
Chris Wilsond1e61e72012-04-10 17:00:41 +01002024 /* Is the chip hanging on a WAIT_FOR_EVENT?
2025 * If so we can simply poke the RB_WAIT bit
2026 * and break the hang. This should work on
2027 * all but the second generation chipsets.
2028 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002029 for_each_ring(ring, dev_priv, i)
2030 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002031 }
2032
Chris Wilsonb4519512012-05-11 14:29:30 +01002033 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002034 }
2035
2036 return false;
2037}
2038
Ben Gamarif65d9422009-09-14 17:48:44 -04002039/**
2040 * This is called when the chip hasn't reported back with completed
2041 * batchbuffers in a long time. The first time this is called we simply record
2042 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
2043 * again, we assume the chip is wedged and try to fix it.
2044 */
2045void i915_hangcheck_elapsed(unsigned long data)
2046{
2047 struct drm_device *dev = (struct drm_device *)data;
2048 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002049 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01002050 struct intel_ring_buffer *ring;
2051 bool err = false, idle;
2052 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01002053
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002054 if (!i915_enable_hangcheck)
2055 return;
2056
Chris Wilsonb4519512012-05-11 14:29:30 +01002057 memset(acthd, 0, sizeof(acthd));
2058 idle = true;
2059 for_each_ring(ring, dev_priv, i) {
2060 idle &= i915_hangcheck_ring_idle(ring, &err);
2061 acthd[i] = intel_ring_get_active_head(ring);
2062 }
2063
Chris Wilson893eead2010-10-27 14:44:35 +01002064 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002065 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01002066 if (err) {
2067 if (i915_hangcheck_hung(dev))
2068 return;
2069
Chris Wilson893eead2010-10-27 14:44:35 +01002070 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002071 }
2072
Daniel Vetter99584db2012-11-14 17:14:04 +01002073 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01002074 return;
2075 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002076
Ben Widawskybd9854f2012-08-23 15:18:09 -07002077 i915_get_extra_instdone(dev, instdone);
Daniel Vetter99584db2012-11-14 17:14:04 +01002078 if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
2079 sizeof(acthd)) == 0 &&
2080 memcmp(dev_priv->gpu_error.prev_instdone, instdone,
2081 sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01002082 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002083 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002084 } else {
Daniel Vetter99584db2012-11-14 17:14:04 +01002085 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002086
Daniel Vetter99584db2012-11-14 17:14:04 +01002087 memcpy(dev_priv->gpu_error.last_acthd, acthd,
2088 sizeof(acthd));
2089 memcpy(dev_priv->gpu_error.prev_instdone, instdone,
2090 sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002091 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002092
Chris Wilson893eead2010-10-27 14:44:35 +01002093repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04002094 /* Reset timer case chip hangs without another request being added */
Daniel Vetter99584db2012-11-14 17:14:04 +01002095 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002096 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002097}
2098
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099/* drm_dma.h hooks
2100*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002101static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002102{
2103 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2104
Jesse Barnes46979952011-04-07 13:53:55 -07002105 atomic_set(&dev_priv->irq_received, 0);
2106
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002107 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002108
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002109 /* XXX hotplug from PCH */
2110
2111 I915_WRITE(DEIMR, 0xffffffff);
2112 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002113 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002114
2115 /* and GT */
2116 I915_WRITE(GTIMR, 0xffffffff);
2117 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002118 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002119
Ben Widawskyab5c6082013-04-05 13:12:41 -07002120 if (HAS_PCH_NOP(dev))
2121 return;
2122
Zhenyu Wangc6501562009-11-03 18:57:21 +00002123 /* south display irq */
2124 I915_WRITE(SDEIMR, 0xffffffff);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002125 /*
2126 * SDEIER is also touched by the interrupt handler to work around missed
2127 * PCH interrupts. Hence we can't update it after the interrupt handler
2128 * is enabled - instead we unconditionally enable all PCH interrupt
2129 * sources here, but then only unmask them as needed with SDEIMR.
2130 */
2131 I915_WRITE(SDEIER, 0xffffffff);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002132 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002133}
2134
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002135static void valleyview_irq_preinstall(struct drm_device *dev)
2136{
2137 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2138 int pipe;
2139
2140 atomic_set(&dev_priv->irq_received, 0);
2141
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002142 /* VLV magic */
2143 I915_WRITE(VLV_IMR, 0);
2144 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2145 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2146 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2147
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002148 /* and GT */
2149 I915_WRITE(GTIIR, I915_READ(GTIIR));
2150 I915_WRITE(GTIIR, I915_READ(GTIIR));
2151 I915_WRITE(GTIMR, 0xffffffff);
2152 I915_WRITE(GTIER, 0x0);
2153 POSTING_READ(GTIER);
2154
2155 I915_WRITE(DPINVGTT, 0xff);
2156
2157 I915_WRITE(PORT_HOTPLUG_EN, 0);
2158 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2159 for_each_pipe(pipe)
2160 I915_WRITE(PIPESTAT(pipe), 0xffff);
2161 I915_WRITE(VLV_IIR, 0xffffffff);
2162 I915_WRITE(VLV_IMR, 0xffffffff);
2163 I915_WRITE(VLV_IER, 0x0);
2164 POSTING_READ(VLV_IER);
2165}
2166
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002167static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002168{
2169 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002170 struct drm_mode_config *mode_config = &dev->mode_config;
2171 struct intel_encoder *intel_encoder;
2172 u32 mask = ~I915_READ(SDEIMR);
2173 u32 hotplug;
Keith Packard7fe0b972011-09-19 13:31:02 -07002174
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002175 if (HAS_PCH_IBX(dev)) {
Egbert Eich995e6b32013-04-16 13:36:56 +02002176 mask &= ~SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002177 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002178 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2179 mask |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002180 } else {
Egbert Eich995e6b32013-04-16 13:36:56 +02002181 mask &= ~SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002182 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002183 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2184 mask |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002185 }
2186
2187 I915_WRITE(SDEIMR, ~mask);
2188
2189 /*
2190 * Enable digital hotplug on the PCH, and configure the DP short pulse
2191 * duration to 2ms (which is the minimum in the Display Port spec)
2192 *
2193 * This register is the same on all known PCH chips.
2194 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002195 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2196 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2197 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2198 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2199 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2200 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2201}
2202
Paulo Zanonid46da432013-02-08 17:35:15 -02002203static void ibx_irq_postinstall(struct drm_device *dev)
2204{
2205 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002206 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002207
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002208 if (HAS_PCH_IBX(dev))
2209 mask = SDE_GMBUS | SDE_AUX_MASK;
2210 else
2211 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Ben Widawskyab5c6082013-04-05 13:12:41 -07002212
2213 if (HAS_PCH_NOP(dev))
2214 return;
2215
Paulo Zanonid46da432013-02-08 17:35:15 -02002216 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2217 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002218}
2219
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002220static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002221{
2222 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2223 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08002224 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01002225 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
2226 DE_AUX_CHANNEL_A;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002227 u32 render_irqs;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002228
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002229 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002230
2231 /* should always can generate irq */
2232 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002233 I915_WRITE(DEIMR, dev_priv->irq_mask);
2234 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002235 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002236
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002237 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002238
2239 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002240 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002241
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002242 if (IS_GEN6(dev))
2243 render_irqs =
2244 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002245 GEN6_BSD_USER_INTERRUPT |
2246 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002247 else
2248 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00002249 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00002250 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002251 GT_BSD_USER_INTERRUPT;
2252 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002253 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002254
Paulo Zanonid46da432013-02-08 17:35:15 -02002255 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002256
Jesse Barnesf97108d2010-01-29 11:27:07 -08002257 if (IS_IRONLAKE_M(dev)) {
2258 /* Clear & enable PCU event interrupts */
2259 I915_WRITE(DEIIR, DE_PCU_EVENT);
2260 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2261 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2262 }
2263
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002264 return 0;
2265}
2266
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002267static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002268{
2269 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2270 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01002271 u32 display_mask =
2272 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2273 DE_PLANEC_FLIP_DONE_IVB |
2274 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01002275 DE_PLANEA_FLIP_DONE_IVB |
2276 DE_AUX_CHANNEL_A_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002277 u32 render_irqs;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002278
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002279 dev_priv->irq_mask = ~display_mask;
2280
2281 /* should always can generate irq */
2282 I915_WRITE(DEIIR, I915_READ(DEIIR));
2283 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01002284 I915_WRITE(DEIER,
2285 display_mask |
2286 DE_PIPEC_VBLANK_IVB |
2287 DE_PIPEB_VBLANK_IVB |
2288 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002289 POSTING_READ(DEIER);
2290
Ben Widawsky15b9f802012-05-25 16:56:23 -07002291 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002292
2293 I915_WRITE(GTIIR, I915_READ(GTIIR));
2294 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2295
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002296 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07002297 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002298 I915_WRITE(GTIER, render_irqs);
2299 POSTING_READ(GTIER);
2300
Paulo Zanonid46da432013-02-08 17:35:15 -02002301 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002302
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002303 return 0;
2304}
2305
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002306static int valleyview_irq_postinstall(struct drm_device *dev)
2307{
2308 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002309 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002310 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002311 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002312 u16 msid;
2313
2314 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002315 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2316 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2317 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002318 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2319
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002320 /*
2321 *Leave vblank interrupts masked initially. enable/disable will
2322 * toggle them based on usage.
2323 */
2324 dev_priv->irq_mask = (~enable_mask) |
2325 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2326 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002327
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002328 /* Hack for broken MSIs on VLV */
2329 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
2330 pci_read_config_word(dev->pdev, 0x98, &msid);
2331 msid &= 0xff; /* mask out delivery bits */
2332 msid |= (1<<14);
2333 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
2334
Daniel Vetter20afbda2012-12-11 14:05:07 +01002335 I915_WRITE(PORT_HOTPLUG_EN, 0);
2336 POSTING_READ(PORT_HOTPLUG_EN);
2337
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002338 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2339 I915_WRITE(VLV_IER, enable_mask);
2340 I915_WRITE(VLV_IIR, 0xffffffff);
2341 I915_WRITE(PIPESTAT(0), 0xffff);
2342 I915_WRITE(PIPESTAT(1), 0xffff);
2343 POSTING_READ(VLV_IER);
2344
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002345 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002346 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002347 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2348
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002349 I915_WRITE(VLV_IIR, 0xffffffff);
2350 I915_WRITE(VLV_IIR, 0xffffffff);
2351
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002352 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002353 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002354
2355 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2356 GEN6_BLITTER_USER_INTERRUPT;
2357 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002358 POSTING_READ(GTIER);
2359
2360 /* ack & enable invalid PTE error interrupts */
2361#if 0 /* FIXME: add support to irq handler for checking these bits */
2362 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2363 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2364#endif
2365
2366 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002367
2368 return 0;
2369}
2370
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002371static void valleyview_irq_uninstall(struct drm_device *dev)
2372{
2373 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2374 int pipe;
2375
2376 if (!dev_priv)
2377 return;
2378
Egbert Eichac4c16c2013-04-16 13:36:58 +02002379 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2380
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002381 for_each_pipe(pipe)
2382 I915_WRITE(PIPESTAT(pipe), 0xffff);
2383
2384 I915_WRITE(HWSTAM, 0xffffffff);
2385 I915_WRITE(PORT_HOTPLUG_EN, 0);
2386 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2387 for_each_pipe(pipe)
2388 I915_WRITE(PIPESTAT(pipe), 0xffff);
2389 I915_WRITE(VLV_IIR, 0xffffffff);
2390 I915_WRITE(VLV_IMR, 0xffffffff);
2391 I915_WRITE(VLV_IER, 0x0);
2392 POSTING_READ(VLV_IER);
2393}
2394
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002395static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002396{
2397 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002398
2399 if (!dev_priv)
2400 return;
2401
Egbert Eichac4c16c2013-04-16 13:36:58 +02002402 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2403
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002404 I915_WRITE(HWSTAM, 0xffffffff);
2405
2406 I915_WRITE(DEIMR, 0xffffffff);
2407 I915_WRITE(DEIER, 0x0);
2408 I915_WRITE(DEIIR, I915_READ(DEIIR));
2409
2410 I915_WRITE(GTIMR, 0xffffffff);
2411 I915_WRITE(GTIER, 0x0);
2412 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002413
Ben Widawskyab5c6082013-04-05 13:12:41 -07002414 if (HAS_PCH_NOP(dev))
2415 return;
2416
Keith Packard192aac1f2011-09-20 10:12:44 -07002417 I915_WRITE(SDEIMR, 0xffffffff);
2418 I915_WRITE(SDEIER, 0x0);
2419 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002420}
2421
Chris Wilsonc2798b12012-04-22 21:13:57 +01002422static void i8xx_irq_preinstall(struct drm_device * dev)
2423{
2424 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2425 int pipe;
2426
2427 atomic_set(&dev_priv->irq_received, 0);
2428
2429 for_each_pipe(pipe)
2430 I915_WRITE(PIPESTAT(pipe), 0);
2431 I915_WRITE16(IMR, 0xffff);
2432 I915_WRITE16(IER, 0x0);
2433 POSTING_READ16(IER);
2434}
2435
2436static int i8xx_irq_postinstall(struct drm_device *dev)
2437{
2438 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2439
Chris Wilsonc2798b12012-04-22 21:13:57 +01002440 I915_WRITE16(EMR,
2441 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2442
2443 /* Unmask the interrupts that we always want on. */
2444 dev_priv->irq_mask =
2445 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2446 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2447 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2448 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2449 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2450 I915_WRITE16(IMR, dev_priv->irq_mask);
2451
2452 I915_WRITE16(IER,
2453 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2454 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2455 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2456 I915_USER_INTERRUPT);
2457 POSTING_READ16(IER);
2458
2459 return 0;
2460}
2461
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002462/*
2463 * Returns true when a page flip has completed.
2464 */
2465static bool i8xx_handle_vblank(struct drm_device *dev,
2466 int pipe, u16 iir)
2467{
2468 drm_i915_private_t *dev_priv = dev->dev_private;
2469 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2470
2471 if (!drm_handle_vblank(dev, pipe))
2472 return false;
2473
2474 if ((iir & flip_pending) == 0)
2475 return false;
2476
2477 intel_prepare_page_flip(dev, pipe);
2478
2479 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2480 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2481 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2482 * the flip is completed (no longer pending). Since this doesn't raise
2483 * an interrupt per se, we watch for the change at vblank.
2484 */
2485 if (I915_READ16(ISR) & flip_pending)
2486 return false;
2487
2488 intel_finish_page_flip(dev, pipe);
2489
2490 return true;
2491}
2492
Daniel Vetterff1f5252012-10-02 15:10:55 +02002493static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002494{
2495 struct drm_device *dev = (struct drm_device *) arg;
2496 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002497 u16 iir, new_iir;
2498 u32 pipe_stats[2];
2499 unsigned long irqflags;
2500 int irq_received;
2501 int pipe;
2502 u16 flip_mask =
2503 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2504 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2505
2506 atomic_inc(&dev_priv->irq_received);
2507
2508 iir = I915_READ16(IIR);
2509 if (iir == 0)
2510 return IRQ_NONE;
2511
2512 while (iir & ~flip_mask) {
2513 /* Can't rely on pipestat interrupt bit in iir as it might
2514 * have been cleared after the pipestat interrupt was received.
2515 * It doesn't set the bit in iir again, but it still produces
2516 * interrupts (for non-MSI).
2517 */
2518 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2519 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2520 i915_handle_error(dev, false);
2521
2522 for_each_pipe(pipe) {
2523 int reg = PIPESTAT(pipe);
2524 pipe_stats[pipe] = I915_READ(reg);
2525
2526 /*
2527 * Clear the PIPE*STAT regs before the IIR
2528 */
2529 if (pipe_stats[pipe] & 0x8000ffff) {
2530 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2531 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2532 pipe_name(pipe));
2533 I915_WRITE(reg, pipe_stats[pipe]);
2534 irq_received = 1;
2535 }
2536 }
2537 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2538
2539 I915_WRITE16(IIR, iir & ~flip_mask);
2540 new_iir = I915_READ16(IIR); /* Flush posted writes */
2541
Daniel Vetterd05c6172012-04-26 23:28:09 +02002542 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002543
2544 if (iir & I915_USER_INTERRUPT)
2545 notify_ring(dev, &dev_priv->ring[RCS]);
2546
2547 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002548 i8xx_handle_vblank(dev, 0, iir))
2549 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002550
2551 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002552 i8xx_handle_vblank(dev, 1, iir))
2553 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002554
2555 iir = new_iir;
2556 }
2557
2558 return IRQ_HANDLED;
2559}
2560
2561static void i8xx_irq_uninstall(struct drm_device * dev)
2562{
2563 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2564 int pipe;
2565
Chris Wilsonc2798b12012-04-22 21:13:57 +01002566 for_each_pipe(pipe) {
2567 /* Clear enable bits; then clear status bits */
2568 I915_WRITE(PIPESTAT(pipe), 0);
2569 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2570 }
2571 I915_WRITE16(IMR, 0xffff);
2572 I915_WRITE16(IER, 0x0);
2573 I915_WRITE16(IIR, I915_READ16(IIR));
2574}
2575
Chris Wilsona266c7d2012-04-24 22:59:44 +01002576static void i915_irq_preinstall(struct drm_device * dev)
2577{
2578 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2579 int pipe;
2580
2581 atomic_set(&dev_priv->irq_received, 0);
2582
2583 if (I915_HAS_HOTPLUG(dev)) {
2584 I915_WRITE(PORT_HOTPLUG_EN, 0);
2585 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2586 }
2587
Chris Wilson00d98eb2012-04-24 22:59:48 +01002588 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002589 for_each_pipe(pipe)
2590 I915_WRITE(PIPESTAT(pipe), 0);
2591 I915_WRITE(IMR, 0xffffffff);
2592 I915_WRITE(IER, 0x0);
2593 POSTING_READ(IER);
2594}
2595
2596static int i915_irq_postinstall(struct drm_device *dev)
2597{
2598 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002599 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002600
Chris Wilson38bde182012-04-24 22:59:50 +01002601 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2602
2603 /* Unmask the interrupts that we always want on. */
2604 dev_priv->irq_mask =
2605 ~(I915_ASLE_INTERRUPT |
2606 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2607 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2608 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2609 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2610 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2611
2612 enable_mask =
2613 I915_ASLE_INTERRUPT |
2614 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2615 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2616 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2617 I915_USER_INTERRUPT;
2618
Chris Wilsona266c7d2012-04-24 22:59:44 +01002619 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002620 I915_WRITE(PORT_HOTPLUG_EN, 0);
2621 POSTING_READ(PORT_HOTPLUG_EN);
2622
Chris Wilsona266c7d2012-04-24 22:59:44 +01002623 /* Enable in IER... */
2624 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2625 /* and unmask in IMR */
2626 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2627 }
2628
Chris Wilsona266c7d2012-04-24 22:59:44 +01002629 I915_WRITE(IMR, dev_priv->irq_mask);
2630 I915_WRITE(IER, enable_mask);
2631 POSTING_READ(IER);
2632
Daniel Vetter20afbda2012-12-11 14:05:07 +01002633 intel_opregion_enable_asle(dev);
2634
2635 return 0;
2636}
2637
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002638/*
2639 * Returns true when a page flip has completed.
2640 */
2641static bool i915_handle_vblank(struct drm_device *dev,
2642 int plane, int pipe, u32 iir)
2643{
2644 drm_i915_private_t *dev_priv = dev->dev_private;
2645 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
2646
2647 if (!drm_handle_vblank(dev, pipe))
2648 return false;
2649
2650 if ((iir & flip_pending) == 0)
2651 return false;
2652
2653 intel_prepare_page_flip(dev, plane);
2654
2655 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2656 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2657 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2658 * the flip is completed (no longer pending). Since this doesn't raise
2659 * an interrupt per se, we watch for the change at vblank.
2660 */
2661 if (I915_READ(ISR) & flip_pending)
2662 return false;
2663
2664 intel_finish_page_flip(dev, pipe);
2665
2666 return true;
2667}
2668
Daniel Vetterff1f5252012-10-02 15:10:55 +02002669static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002670{
2671 struct drm_device *dev = (struct drm_device *) arg;
2672 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002673 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002674 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002675 u32 flip_mask =
2676 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2677 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01002678 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002679
2680 atomic_inc(&dev_priv->irq_received);
2681
2682 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002683 do {
2684 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002685 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002686
2687 /* Can't rely on pipestat interrupt bit in iir as it might
2688 * have been cleared after the pipestat interrupt was received.
2689 * It doesn't set the bit in iir again, but it still produces
2690 * interrupts (for non-MSI).
2691 */
2692 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2693 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2694 i915_handle_error(dev, false);
2695
2696 for_each_pipe(pipe) {
2697 int reg = PIPESTAT(pipe);
2698 pipe_stats[pipe] = I915_READ(reg);
2699
Chris Wilson38bde182012-04-24 22:59:50 +01002700 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002701 if (pipe_stats[pipe] & 0x8000ffff) {
2702 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2703 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2704 pipe_name(pipe));
2705 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002706 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002707 }
2708 }
2709 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2710
2711 if (!irq_received)
2712 break;
2713
Chris Wilsona266c7d2012-04-24 22:59:44 +01002714 /* Consume port. Then clear IIR or we'll miss events */
2715 if ((I915_HAS_HOTPLUG(dev)) &&
2716 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2717 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02002718 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002719
2720 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2721 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +02002722 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02002723 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
2724 i915_hpd_irq_setup(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002725 queue_work(dev_priv->wq,
2726 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02002727 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002728 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002729 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002730 }
2731
Chris Wilson38bde182012-04-24 22:59:50 +01002732 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002733 new_iir = I915_READ(IIR); /* Flush posted writes */
2734
Chris Wilsona266c7d2012-04-24 22:59:44 +01002735 if (iir & I915_USER_INTERRUPT)
2736 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002737
Chris Wilsona266c7d2012-04-24 22:59:44 +01002738 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002739 int plane = pipe;
2740 if (IS_MOBILE(dev))
2741 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02002742
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002743 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2744 i915_handle_vblank(dev, plane, pipe, iir))
2745 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002746
2747 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2748 blc_event = true;
2749 }
2750
Chris Wilsona266c7d2012-04-24 22:59:44 +01002751 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2752 intel_opregion_asle_intr(dev);
2753
2754 /* With MSI, interrupts are only generated when iir
2755 * transitions from zero to nonzero. If another bit got
2756 * set while we were handling the existing iir bits, then
2757 * we would never get another interrupt.
2758 *
2759 * This is fine on non-MSI as well, as if we hit this path
2760 * we avoid exiting the interrupt handler only to generate
2761 * another one.
2762 *
2763 * Note that for MSI this could cause a stray interrupt report
2764 * if an interrupt landed in the time between writing IIR and
2765 * the posting read. This should be rare enough to never
2766 * trigger the 99% of 100,000 interrupts test for disabling
2767 * stray interrupts.
2768 */
Chris Wilson38bde182012-04-24 22:59:50 +01002769 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002770 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002771 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002772
Daniel Vetterd05c6172012-04-26 23:28:09 +02002773 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002774
Chris Wilsona266c7d2012-04-24 22:59:44 +01002775 return ret;
2776}
2777
2778static void i915_irq_uninstall(struct drm_device * dev)
2779{
2780 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2781 int pipe;
2782
Egbert Eichac4c16c2013-04-16 13:36:58 +02002783 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2784
Chris Wilsona266c7d2012-04-24 22:59:44 +01002785 if (I915_HAS_HOTPLUG(dev)) {
2786 I915_WRITE(PORT_HOTPLUG_EN, 0);
2787 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2788 }
2789
Chris Wilson00d98eb2012-04-24 22:59:48 +01002790 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002791 for_each_pipe(pipe) {
2792 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002793 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002794 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2795 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002796 I915_WRITE(IMR, 0xffffffff);
2797 I915_WRITE(IER, 0x0);
2798
Chris Wilsona266c7d2012-04-24 22:59:44 +01002799 I915_WRITE(IIR, I915_READ(IIR));
2800}
2801
2802static void i965_irq_preinstall(struct drm_device * dev)
2803{
2804 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2805 int pipe;
2806
2807 atomic_set(&dev_priv->irq_received, 0);
2808
Chris Wilsonadca4732012-05-11 18:01:31 +01002809 I915_WRITE(PORT_HOTPLUG_EN, 0);
2810 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002811
2812 I915_WRITE(HWSTAM, 0xeffe);
2813 for_each_pipe(pipe)
2814 I915_WRITE(PIPESTAT(pipe), 0);
2815 I915_WRITE(IMR, 0xffffffff);
2816 I915_WRITE(IER, 0x0);
2817 POSTING_READ(IER);
2818}
2819
2820static int i965_irq_postinstall(struct drm_device *dev)
2821{
2822 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002823 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002824 u32 error_mask;
2825
Chris Wilsona266c7d2012-04-24 22:59:44 +01002826 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002827 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002828 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002829 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2830 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2831 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2832 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2833 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2834
2835 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002836 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2837 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002838 enable_mask |= I915_USER_INTERRUPT;
2839
2840 if (IS_G4X(dev))
2841 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002842
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002843 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002844
Chris Wilsona266c7d2012-04-24 22:59:44 +01002845 /*
2846 * Enable some error detection, note the instruction error mask
2847 * bit is reserved, so we leave it masked.
2848 */
2849 if (IS_G4X(dev)) {
2850 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2851 GM45_ERROR_MEM_PRIV |
2852 GM45_ERROR_CP_PRIV |
2853 I915_ERROR_MEMORY_REFRESH);
2854 } else {
2855 error_mask = ~(I915_ERROR_PAGE_TABLE |
2856 I915_ERROR_MEMORY_REFRESH);
2857 }
2858 I915_WRITE(EMR, error_mask);
2859
2860 I915_WRITE(IMR, dev_priv->irq_mask);
2861 I915_WRITE(IER, enable_mask);
2862 POSTING_READ(IER);
2863
Daniel Vetter20afbda2012-12-11 14:05:07 +01002864 I915_WRITE(PORT_HOTPLUG_EN, 0);
2865 POSTING_READ(PORT_HOTPLUG_EN);
2866
2867 intel_opregion_enable_asle(dev);
2868
2869 return 0;
2870}
2871
Egbert Eichbac56d52013-02-25 12:06:51 -05002872static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01002873{
2874 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05002875 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02002876 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002877 u32 hotplug_en;
2878
Egbert Eichbac56d52013-02-25 12:06:51 -05002879 if (I915_HAS_HOTPLUG(dev)) {
2880 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2881 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
2882 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05002883 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02002884 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2885 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2886 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05002887 /* Programming the CRT detection parameters tends
2888 to generate a spurious hotplug event about three
2889 seconds later. So just do it once.
2890 */
2891 if (IS_G4X(dev))
2892 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01002893 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05002894 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002895
Egbert Eichbac56d52013-02-25 12:06:51 -05002896 /* Ignore TV since it's buggy */
2897 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2898 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002899}
2900
Daniel Vetterff1f5252012-10-02 15:10:55 +02002901static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002902{
2903 struct drm_device *dev = (struct drm_device *) arg;
2904 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002905 u32 iir, new_iir;
2906 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002907 unsigned long irqflags;
2908 int irq_received;
2909 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002910 u32 flip_mask =
2911 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2912 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002913
2914 atomic_inc(&dev_priv->irq_received);
2915
2916 iir = I915_READ(IIR);
2917
Chris Wilsona266c7d2012-04-24 22:59:44 +01002918 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002919 bool blc_event = false;
2920
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002921 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002922
2923 /* Can't rely on pipestat interrupt bit in iir as it might
2924 * have been cleared after the pipestat interrupt was received.
2925 * It doesn't set the bit in iir again, but it still produces
2926 * interrupts (for non-MSI).
2927 */
2928 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2929 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2930 i915_handle_error(dev, false);
2931
2932 for_each_pipe(pipe) {
2933 int reg = PIPESTAT(pipe);
2934 pipe_stats[pipe] = I915_READ(reg);
2935
2936 /*
2937 * Clear the PIPE*STAT regs before the IIR
2938 */
2939 if (pipe_stats[pipe] & 0x8000ffff) {
2940 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2941 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2942 pipe_name(pipe));
2943 I915_WRITE(reg, pipe_stats[pipe]);
2944 irq_received = 1;
2945 }
2946 }
2947 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2948
2949 if (!irq_received)
2950 break;
2951
2952 ret = IRQ_HANDLED;
2953
2954 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002955 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002956 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02002957 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
2958 HOTPLUG_INT_STATUS_G4X :
2959 HOTPLUG_INT_STATUS_I965);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002960
2961 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2962 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +02002963 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02002964 if (hotplug_irq_storm_detect(dev, hotplug_trigger,
2965 IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965))
2966 i915_hpd_irq_setup(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002967 queue_work(dev_priv->wq,
2968 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02002969 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002970 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2971 I915_READ(PORT_HOTPLUG_STAT);
2972 }
2973
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002974 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002975 new_iir = I915_READ(IIR); /* Flush posted writes */
2976
Chris Wilsona266c7d2012-04-24 22:59:44 +01002977 if (iir & I915_USER_INTERRUPT)
2978 notify_ring(dev, &dev_priv->ring[RCS]);
2979 if (iir & I915_BSD_USER_INTERRUPT)
2980 notify_ring(dev, &dev_priv->ring[VCS]);
2981
Chris Wilsona266c7d2012-04-24 22:59:44 +01002982 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002983 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002984 i915_handle_vblank(dev, pipe, pipe, iir))
2985 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002986
2987 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2988 blc_event = true;
2989 }
2990
2991
2992 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2993 intel_opregion_asle_intr(dev);
2994
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002995 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2996 gmbus_irq_handler(dev);
2997
Chris Wilsona266c7d2012-04-24 22:59:44 +01002998 /* With MSI, interrupts are only generated when iir
2999 * transitions from zero to nonzero. If another bit got
3000 * set while we were handling the existing iir bits, then
3001 * we would never get another interrupt.
3002 *
3003 * This is fine on non-MSI as well, as if we hit this path
3004 * we avoid exiting the interrupt handler only to generate
3005 * another one.
3006 *
3007 * Note that for MSI this could cause a stray interrupt report
3008 * if an interrupt landed in the time between writing IIR and
3009 * the posting read. This should be rare enough to never
3010 * trigger the 99% of 100,000 interrupts test for disabling
3011 * stray interrupts.
3012 */
3013 iir = new_iir;
3014 }
3015
Daniel Vetterd05c6172012-04-26 23:28:09 +02003016 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003017
Chris Wilsona266c7d2012-04-24 22:59:44 +01003018 return ret;
3019}
3020
3021static void i965_irq_uninstall(struct drm_device * dev)
3022{
3023 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3024 int pipe;
3025
3026 if (!dev_priv)
3027 return;
3028
Egbert Eichac4c16c2013-04-16 13:36:58 +02003029 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3030
Chris Wilsonadca4732012-05-11 18:01:31 +01003031 I915_WRITE(PORT_HOTPLUG_EN, 0);
3032 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003033
3034 I915_WRITE(HWSTAM, 0xffffffff);
3035 for_each_pipe(pipe)
3036 I915_WRITE(PIPESTAT(pipe), 0);
3037 I915_WRITE(IMR, 0xffffffff);
3038 I915_WRITE(IER, 0x0);
3039
3040 for_each_pipe(pipe)
3041 I915_WRITE(PIPESTAT(pipe),
3042 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3043 I915_WRITE(IIR, I915_READ(IIR));
3044}
3045
Egbert Eichac4c16c2013-04-16 13:36:58 +02003046static void i915_reenable_hotplug_timer_func(unsigned long data)
3047{
3048 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3049 struct drm_device *dev = dev_priv->dev;
3050 struct drm_mode_config *mode_config = &dev->mode_config;
3051 unsigned long irqflags;
3052 int i;
3053
3054 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3055 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3056 struct drm_connector *connector;
3057
3058 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3059 continue;
3060
3061 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3062
3063 list_for_each_entry(connector, &mode_config->connector_list, head) {
3064 struct intel_connector *intel_connector = to_intel_connector(connector);
3065
3066 if (intel_connector->encoder->hpd_pin == i) {
3067 if (connector->polled != intel_connector->polled)
3068 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3069 drm_get_connector_name(connector));
3070 connector->polled = intel_connector->polled;
3071 if (!connector->polled)
3072 connector->polled = DRM_CONNECTOR_POLL_HPD;
3073 }
3074 }
3075 }
3076 if (dev_priv->display.hpd_irq_setup)
3077 dev_priv->display.hpd_irq_setup(dev);
3078 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3079}
3080
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003081void intel_irq_init(struct drm_device *dev)
3082{
Chris Wilson8b2e3262012-04-24 22:59:41 +01003083 struct drm_i915_private *dev_priv = dev->dev_private;
3084
3085 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01003086 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003087 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003088 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01003089
Daniel Vetter99584db2012-11-14 17:14:04 +01003090 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3091 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01003092 (unsigned long) dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003093 setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3094 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01003095
Tomas Janousek97a19a22012-12-08 13:48:13 +01003096 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01003097
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003098 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3099 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03003100 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003101 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3102 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3103 }
3104
Keith Packardc3613de2011-08-12 17:05:54 -07003105 if (drm_core_check_feature(dev, DRIVER_MODESET))
3106 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3107 else
3108 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003109 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3110
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003111 if (IS_VALLEYVIEW(dev)) {
3112 dev->driver->irq_handler = valleyview_irq_handler;
3113 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3114 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3115 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3116 dev->driver->enable_vblank = valleyview_enable_vblank;
3117 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05003118 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetter4a06e202012-12-01 13:53:40 +01003119 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003120 /* Share pre & uninstall handlers with ILK/SNB */
3121 dev->driver->irq_handler = ivybridge_irq_handler;
3122 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3123 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
3124 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3125 dev->driver->enable_vblank = ivybridge_enable_vblank;
3126 dev->driver->disable_vblank = ivybridge_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003127 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003128 } else if (HAS_PCH_SPLIT(dev)) {
3129 dev->driver->irq_handler = ironlake_irq_handler;
3130 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3131 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3132 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3133 dev->driver->enable_vblank = ironlake_enable_vblank;
3134 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003135 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003136 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003137 if (INTEL_INFO(dev)->gen == 2) {
3138 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3139 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3140 dev->driver->irq_handler = i8xx_irq_handler;
3141 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003142 } else if (INTEL_INFO(dev)->gen == 3) {
3143 dev->driver->irq_preinstall = i915_irq_preinstall;
3144 dev->driver->irq_postinstall = i915_irq_postinstall;
3145 dev->driver->irq_uninstall = i915_irq_uninstall;
3146 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003147 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003148 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003149 dev->driver->irq_preinstall = i965_irq_preinstall;
3150 dev->driver->irq_postinstall = i965_irq_postinstall;
3151 dev->driver->irq_uninstall = i965_irq_uninstall;
3152 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05003153 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003154 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003155 dev->driver->enable_vblank = i915_enable_vblank;
3156 dev->driver->disable_vblank = i915_disable_vblank;
3157 }
3158}
Daniel Vetter20afbda2012-12-11 14:05:07 +01003159
3160void intel_hpd_init(struct drm_device *dev)
3161{
3162 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02003163 struct drm_mode_config *mode_config = &dev->mode_config;
3164 struct drm_connector *connector;
3165 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003166
Egbert Eich821450c2013-04-16 13:36:55 +02003167 for (i = 1; i < HPD_NUM_PINS; i++) {
3168 dev_priv->hpd_stats[i].hpd_cnt = 0;
3169 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3170 }
3171 list_for_each_entry(connector, &mode_config->connector_list, head) {
3172 struct intel_connector *intel_connector = to_intel_connector(connector);
3173 connector->polled = intel_connector->polled;
3174 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3175 connector->polled = DRM_CONNECTOR_POLL_HPD;
3176 }
Daniel Vetter20afbda2012-12-11 14:05:07 +01003177 if (dev_priv->display.hpd_irq_setup)
3178 dev_priv->display.hpd_irq_setup(dev);
3179}