blob: c0849569da909661126709f09b53e5993ed8e824 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Jesse Barnesf1f644d2013-06-27 00:39:25 +030048static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
49 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030050static void ironlake_pch_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030052
Damien Lespiaue7457a92013-08-08 22:28:59 +010053static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
54 int x, int y, struct drm_framebuffer *old_fb);
55
56
Jesse Barnes79e53942008-11-07 14:24:08 -080057typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040058 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080059} intel_range_t;
60
61typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040062 int dot_limit;
63 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_p2_t;
65
Ma Lingd4906092009-03-18 20:13:27 +080066typedef struct intel_limit intel_limit_t;
67struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040068 intel_range_t dot, vco, n, m, m1, m2, p, p1;
69 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080070};
Jesse Barnes79e53942008-11-07 14:24:08 -080071
Daniel Vetterd2acd212012-10-20 20:57:43 +020072int
73intel_pch_rawclk(struct drm_device *dev)
74{
75 struct drm_i915_private *dev_priv = dev->dev_private;
76
77 WARN_ON(!HAS_PCH_SPLIT(dev));
78
79 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
80}
81
Chris Wilson021357a2010-09-07 20:54:59 +010082static inline u32 /* units of 100MHz */
83intel_fdi_link_freq(struct drm_device *dev)
84{
Chris Wilson8b99e682010-10-13 09:59:17 +010085 if (IS_GEN5(dev)) {
86 struct drm_i915_private *dev_priv = dev->dev_private;
87 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
88 } else
89 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010090}
91
Daniel Vetter5d536e22013-07-06 12:52:06 +020092static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040093 .dot = { .min = 25000, .max = 350000 },
94 .vco = { .min = 930000, .max = 1400000 },
95 .n = { .min = 3, .max = 16 },
96 .m = { .min = 96, .max = 140 },
97 .m1 = { .min = 18, .max = 26 },
98 .m2 = { .min = 6, .max = 16 },
99 .p = { .min = 4, .max = 128 },
100 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700101 .p2 = { .dot_limit = 165000,
102 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700103};
104
Daniel Vetter5d536e22013-07-06 12:52:06 +0200105static const intel_limit_t intel_limits_i8xx_dvo = {
106 .dot = { .min = 25000, .max = 350000 },
107 .vco = { .min = 930000, .max = 1400000 },
108 .n = { .min = 3, .max = 16 },
109 .m = { .min = 96, .max = 140 },
110 .m1 = { .min = 18, .max = 26 },
111 .m2 = { .min = 6, .max = 16 },
112 .p = { .min = 4, .max = 128 },
113 .p1 = { .min = 2, .max = 33 },
114 .p2 = { .dot_limit = 165000,
115 .p2_slow = 4, .p2_fast = 4 },
116};
117
Keith Packarde4b36692009-06-05 19:22:17 -0700118static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400119 .dot = { .min = 25000, .max = 350000 },
120 .vco = { .min = 930000, .max = 1400000 },
121 .n = { .min = 3, .max = 16 },
122 .m = { .min = 96, .max = 140 },
123 .m1 = { .min = 18, .max = 26 },
124 .m2 = { .min = 6, .max = 16 },
125 .p = { .min = 4, .max = 128 },
126 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700127 .p2 = { .dot_limit = 165000,
128 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700129};
Eric Anholt273e27c2011-03-30 13:01:10 -0700130
Keith Packarde4b36692009-06-05 19:22:17 -0700131static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 .dot = { .min = 20000, .max = 400000 },
133 .vco = { .min = 1400000, .max = 2800000 },
134 .n = { .min = 1, .max = 6 },
135 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100136 .m1 = { .min = 8, .max = 18 },
137 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400138 .p = { .min = 5, .max = 80 },
139 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700140 .p2 = { .dot_limit = 200000,
141 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700142};
143
144static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400145 .dot = { .min = 20000, .max = 400000 },
146 .vco = { .min = 1400000, .max = 2800000 },
147 .n = { .min = 1, .max = 6 },
148 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100149 .m1 = { .min = 8, .max = 18 },
150 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .p = { .min = 7, .max = 98 },
152 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700153 .p2 = { .dot_limit = 112000,
154 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700155};
156
Eric Anholt273e27c2011-03-30 13:01:10 -0700157
Keith Packarde4b36692009-06-05 19:22:17 -0700158static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700159 .dot = { .min = 25000, .max = 270000 },
160 .vco = { .min = 1750000, .max = 3500000},
161 .n = { .min = 1, .max = 4 },
162 .m = { .min = 104, .max = 138 },
163 .m1 = { .min = 17, .max = 23 },
164 .m2 = { .min = 5, .max = 11 },
165 .p = { .min = 10, .max = 30 },
166 .p1 = { .min = 1, .max = 3},
167 .p2 = { .dot_limit = 270000,
168 .p2_slow = 10,
169 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800170 },
Keith Packarde4b36692009-06-05 19:22:17 -0700171};
172
173static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .dot = { .min = 22000, .max = 400000 },
175 .vco = { .min = 1750000, .max = 3500000},
176 .n = { .min = 1, .max = 4 },
177 .m = { .min = 104, .max = 138 },
178 .m1 = { .min = 16, .max = 23 },
179 .m2 = { .min = 5, .max = 11 },
180 .p = { .min = 5, .max = 80 },
181 .p1 = { .min = 1, .max = 8},
182 .p2 = { .dot_limit = 165000,
183 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700184};
185
186static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700187 .dot = { .min = 20000, .max = 115000 },
188 .vco = { .min = 1750000, .max = 3500000 },
189 .n = { .min = 1, .max = 3 },
190 .m = { .min = 104, .max = 138 },
191 .m1 = { .min = 17, .max = 23 },
192 .m2 = { .min = 5, .max = 11 },
193 .p = { .min = 28, .max = 112 },
194 .p1 = { .min = 2, .max = 8 },
195 .p2 = { .dot_limit = 0,
196 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800197 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700201 .dot = { .min = 80000, .max = 224000 },
202 .vco = { .min = 1750000, .max = 3500000 },
203 .n = { .min = 1, .max = 3 },
204 .m = { .min = 104, .max = 138 },
205 .m1 = { .min = 17, .max = 23 },
206 .m2 = { .min = 5, .max = 11 },
207 .p = { .min = 14, .max = 42 },
208 .p1 = { .min = 2, .max = 6 },
209 .p2 = { .dot_limit = 0,
210 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800211 },
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500214static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400215 .dot = { .min = 20000, .max = 400000},
216 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700217 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400218 .n = { .min = 3, .max = 6 },
219 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400221 .m1 = { .min = 0, .max = 0 },
222 .m2 = { .min = 0, .max = 254 },
223 .p = { .min = 5, .max = 80 },
224 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 .p2 = { .dot_limit = 200000,
226 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500229static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 20000, .max = 400000 },
231 .vco = { .min = 1700000, .max = 3500000 },
232 .n = { .min = 3, .max = 6 },
233 .m = { .min = 2, .max = 256 },
234 .m1 = { .min = 0, .max = 0 },
235 .m2 = { .min = 0, .max = 254 },
236 .p = { .min = 7, .max = 112 },
237 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2 = { .dot_limit = 112000,
239 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Eric Anholt273e27c2011-03-30 13:01:10 -0700242/* Ironlake / Sandybridge
243 *
244 * We calculate clock using (register_value + 2) for N/M1/M2, so here
245 * the range value for them is (actual_value - 2).
246 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800247static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700248 .dot = { .min = 25000, .max = 350000 },
249 .vco = { .min = 1760000, .max = 3510000 },
250 .n = { .min = 1, .max = 5 },
251 .m = { .min = 79, .max = 127 },
252 .m1 = { .min = 12, .max = 22 },
253 .m2 = { .min = 5, .max = 9 },
254 .p = { .min = 5, .max = 80 },
255 .p1 = { .min = 1, .max = 8 },
256 .p2 = { .dot_limit = 225000,
257 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700258};
259
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800260static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .dot = { .min = 25000, .max = 350000 },
262 .vco = { .min = 1760000, .max = 3510000 },
263 .n = { .min = 1, .max = 3 },
264 .m = { .min = 79, .max = 118 },
265 .m1 = { .min = 12, .max = 22 },
266 .m2 = { .min = 5, .max = 9 },
267 .p = { .min = 28, .max = 112 },
268 .p1 = { .min = 2, .max = 8 },
269 .p2 = { .dot_limit = 225000,
270 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800271};
272
273static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 .dot = { .min = 25000, .max = 350000 },
275 .vco = { .min = 1760000, .max = 3510000 },
276 .n = { .min = 1, .max = 3 },
277 .m = { .min = 79, .max = 127 },
278 .m1 = { .min = 12, .max = 22 },
279 .m2 = { .min = 5, .max = 9 },
280 .p = { .min = 14, .max = 56 },
281 .p1 = { .min = 2, .max = 8 },
282 .p2 = { .dot_limit = 225000,
283 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800284};
285
Eric Anholt273e27c2011-03-30 13:01:10 -0700286/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800287static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700288 .dot = { .min = 25000, .max = 350000 },
289 .vco = { .min = 1760000, .max = 3510000 },
290 .n = { .min = 1, .max = 2 },
291 .m = { .min = 79, .max = 126 },
292 .m1 = { .min = 12, .max = 22 },
293 .m2 = { .min = 5, .max = 9 },
294 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 225000,
297 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800298};
299
300static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 3 },
304 .m = { .min = 79, .max = 126 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400308 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800311};
312
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700313static const intel_limit_t intel_limits_vlv_dac = {
314 .dot = { .min = 25000, .max = 270000 },
315 .vco = { .min = 4000000, .max = 6000000 },
316 .n = { .min = 1, .max = 7 },
317 .m = { .min = 22, .max = 450 }, /* guess */
318 .m1 = { .min = 2, .max = 3 },
319 .m2 = { .min = 11, .max = 156 },
320 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200321 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700322 .p2 = { .dot_limit = 270000,
323 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700324};
325
326static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200327 .dot = { .min = 25000, .max = 270000 },
328 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700329 .n = { .min = 1, .max = 7 },
330 .m = { .min = 60, .max = 300 }, /* guess */
331 .m1 = { .min = 2, .max = 3 },
332 .m2 = { .min = 11, .max = 156 },
333 .p = { .min = 10, .max = 30 },
334 .p1 = { .min = 2, .max = 3 },
335 .p2 = { .dot_limit = 270000,
336 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700337};
338
Chris Wilson1b894b52010-12-14 20:04:54 +0000339static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
340 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800341{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800342 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800343 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800344
345 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100346 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000347 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348 limit = &intel_limits_ironlake_dual_lvds_100m;
349 else
350 limit = &intel_limits_ironlake_dual_lvds;
351 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000352 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353 limit = &intel_limits_ironlake_single_lvds_100m;
354 else
355 limit = &intel_limits_ironlake_single_lvds;
356 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200357 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800359
360 return limit;
361}
362
Ma Ling044c7c42009-03-18 20:13:23 +0800363static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
364{
365 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800366 const intel_limit_t *limit;
367
368 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100369 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700370 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800371 else
Keith Packarde4b36692009-06-05 19:22:17 -0700372 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800373 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
374 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700375 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800376 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700377 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800378 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700379 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800380
381 return limit;
382}
383
Chris Wilson1b894b52010-12-14 20:04:54 +0000384static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800385{
386 struct drm_device *dev = crtc->dev;
387 const intel_limit_t *limit;
388
Eric Anholtbad720f2009-10-22 16:11:14 -0700389 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000390 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800391 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800392 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500393 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500395 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800396 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500397 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700398 } else if (IS_VALLEYVIEW(dev)) {
399 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
400 limit = &intel_limits_vlv_dac;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700401 else
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800402 limit = &intel_limits_vlv_hdmi;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100403 } else if (!IS_GEN2(dev)) {
404 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
405 limit = &intel_limits_i9xx_lvds;
406 else
407 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408 } else {
409 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700410 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200411 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700412 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200413 else
414 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800415 }
416 return limit;
417}
418
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500419/* m1 is reserved as 0 in Pineview, n is a ring counter */
420static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800421{
Shaohua Li21778322009-02-23 15:19:16 +0800422 clock->m = clock->m2 + 2;
423 clock->p = clock->p1 * clock->p2;
424 clock->vco = refclk * clock->m / clock->n;
425 clock->dot = clock->vco / clock->p;
426}
427
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200428static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
429{
430 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
431}
432
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200433static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800434{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200435 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800436 clock->p = clock->p1 * clock->p2;
437 clock->vco = refclk * clock->m / (clock->n + 2);
438 clock->dot = clock->vco / clock->p;
439}
440
Jesse Barnes79e53942008-11-07 14:24:08 -0800441/**
442 * Returns whether any output on the specified pipe is of the specified type
443 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100444bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800445{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100446 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100447 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800448
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200449 for_each_encoder_on_crtc(dev, crtc, encoder)
450 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100451 return true;
452
453 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800454}
455
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800456#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800457/**
458 * Returns whether the given set of divisors are valid for a given refclk with
459 * the given connectors.
460 */
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static bool intel_PLL_is_valid(struct drm_device *dev,
463 const intel_limit_t *limit,
464 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800465{
Jesse Barnes79e53942008-11-07 14:24:08 -0800466 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400467 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800468 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400469 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800470 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400471 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800472 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400473 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500474 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400475 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800476 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400477 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800478 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800480 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
483 * connector, etc., rather than just a single range.
484 */
485 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400486 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800487
488 return true;
489}
490
Ma Lingd4906092009-03-18 20:13:27 +0800491static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200492i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800493 int target, int refclk, intel_clock_t *match_clock,
494 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800495{
496 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800498 int err = target;
499
Daniel Vettera210b022012-11-26 17:22:08 +0100500 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100502 * For LVDS just rely on its current settings for dual-channel.
503 * We haven't figured out how to reliably set up different
504 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100506 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 clock.p2 = limit->p2.p2_fast;
508 else
509 clock.p2 = limit->p2.p2_slow;
510 } else {
511 if (target < limit->p2.dot_limit)
512 clock.p2 = limit->p2.p2_slow;
513 else
514 clock.p2 = limit->p2.p2_fast;
515 }
516
Akshay Joshi0206e352011-08-16 15:34:10 -0400517 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800518
Zhao Yakui42158662009-11-20 11:24:18 +0800519 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
520 clock.m1++) {
521 for (clock.m2 = limit->m2.min;
522 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200523 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800524 break;
525 for (clock.n = limit->n.min;
526 clock.n <= limit->n.max; clock.n++) {
527 for (clock.p1 = limit->p1.min;
528 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 int this_err;
530
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200531 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000532 if (!intel_PLL_is_valid(dev, limit,
533 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800534 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800535 if (match_clock &&
536 clock.p != match_clock->p)
537 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800538
539 this_err = abs(clock.dot - target);
540 if (this_err < err) {
541 *best_clock = clock;
542 err = this_err;
543 }
544 }
545 }
546 }
547 }
548
549 return (err != target);
550}
551
Ma Lingd4906092009-03-18 20:13:27 +0800552static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200553pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
554 int target, int refclk, intel_clock_t *match_clock,
555 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200556{
557 struct drm_device *dev = crtc->dev;
558 intel_clock_t clock;
559 int err = target;
560
561 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
562 /*
563 * For LVDS just rely on its current settings for dual-channel.
564 * We haven't figured out how to reliably set up different
565 * single/dual channel state, if we even can.
566 */
567 if (intel_is_dual_link_lvds(dev))
568 clock.p2 = limit->p2.p2_fast;
569 else
570 clock.p2 = limit->p2.p2_slow;
571 } else {
572 if (target < limit->p2.dot_limit)
573 clock.p2 = limit->p2.p2_slow;
574 else
575 clock.p2 = limit->p2.p2_fast;
576 }
577
578 memset(best_clock, 0, sizeof(*best_clock));
579
580 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
581 clock.m1++) {
582 for (clock.m2 = limit->m2.min;
583 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200584 for (clock.n = limit->n.min;
585 clock.n <= limit->n.max; clock.n++) {
586 for (clock.p1 = limit->p1.min;
587 clock.p1 <= limit->p1.max; clock.p1++) {
588 int this_err;
589
590 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 if (!intel_PLL_is_valid(dev, limit,
592 &clock))
593 continue;
594 if (match_clock &&
595 clock.p != match_clock->p)
596 continue;
597
598 this_err = abs(clock.dot - target);
599 if (this_err < err) {
600 *best_clock = clock;
601 err = this_err;
602 }
603 }
604 }
605 }
606 }
607
608 return (err != target);
609}
610
Ma Lingd4906092009-03-18 20:13:27 +0800611static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200612g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
613 int target, int refclk, intel_clock_t *match_clock,
614 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800615{
616 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800617 intel_clock_t clock;
618 int max_n;
619 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400620 /* approximately equals target * 0.00585 */
621 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800622 found = false;
623
624 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100625 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800626 clock.p2 = limit->p2.p2_fast;
627 else
628 clock.p2 = limit->p2.p2_slow;
629 } else {
630 if (target < limit->p2.dot_limit)
631 clock.p2 = limit->p2.p2_slow;
632 else
633 clock.p2 = limit->p2.p2_fast;
634 }
635
636 memset(best_clock, 0, sizeof(*best_clock));
637 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200638 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800639 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200640 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800641 for (clock.m1 = limit->m1.max;
642 clock.m1 >= limit->m1.min; clock.m1--) {
643 for (clock.m2 = limit->m2.max;
644 clock.m2 >= limit->m2.min; clock.m2--) {
645 for (clock.p1 = limit->p1.max;
646 clock.p1 >= limit->p1.min; clock.p1--) {
647 int this_err;
648
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200649 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000650 if (!intel_PLL_is_valid(dev, limit,
651 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800652 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000653
654 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800655 if (this_err < err_most) {
656 *best_clock = clock;
657 err_most = this_err;
658 max_n = clock.n;
659 found = true;
660 }
661 }
662 }
663 }
664 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800665 return found;
666}
Ma Lingd4906092009-03-18 20:13:27 +0800667
Zhenyu Wang2c072452009-06-05 15:38:42 +0800668static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200669vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
670 int target, int refclk, intel_clock_t *match_clock,
671 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700672{
673 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
674 u32 m, n, fastclk;
Paulo Zanonif3f08572013-08-12 14:56:53 -0300675 u32 updrate, minupdate, p;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700676 unsigned long bestppm, ppm, absppm;
677 int dotclk, flag;
678
Alan Coxaf447bd2012-07-25 13:49:18 +0100679 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700680 dotclk = target * 1000;
681 bestppm = 1000000;
682 ppm = absppm = 0;
683 fastclk = dotclk / (2*100);
684 updrate = 0;
685 minupdate = 19200;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700686 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
687 bestm1 = bestm2 = bestp1 = bestp2 = 0;
688
689 /* based on hardware requirement, prefer smaller n to precision */
690 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
691 updrate = refclk / n;
692 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
693 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
694 if (p2 > 10)
695 p2 = p2 - 1;
696 p = p1 * p2;
697 /* based on hardware requirement, prefer bigger m1,m2 values */
698 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
699 m2 = (((2*(fastclk * p * n / m1 )) +
700 refclk) / (2*refclk));
701 m = m1 * m2;
702 vco = updrate * m;
703 if (vco >= limit->vco.min && vco < limit->vco.max) {
704 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
705 absppm = (ppm > 0) ? ppm : (-ppm);
706 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
707 bestppm = 0;
708 flag = 1;
709 }
710 if (absppm < bestppm - 10) {
711 bestppm = absppm;
712 flag = 1;
713 }
714 if (flag) {
715 bestn = n;
716 bestm1 = m1;
717 bestm2 = m2;
718 bestp1 = p1;
719 bestp2 = p2;
720 flag = 0;
721 }
722 }
723 }
724 }
725 }
726 }
727 best_clock->n = bestn;
728 best_clock->m1 = bestm1;
729 best_clock->m2 = bestm2;
730 best_clock->p1 = bestp1;
731 best_clock->p2 = bestp2;
732
733 return true;
734}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700735
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300736bool intel_crtc_active(struct drm_crtc *crtc)
737{
738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
739
740 /* Be paranoid as we can arrive here with only partial
741 * state retrieved from the hardware during setup.
742 *
743 * We can ditch the adjusted_mode.clock check as soon
744 * as Haswell has gained clock readout/fastboot support.
745 *
746 * We can ditch the crtc->fb check as soon as we can
747 * properly reconstruct framebuffers.
748 */
749 return intel_crtc->active && crtc->fb &&
750 intel_crtc->config.adjusted_mode.clock;
751}
752
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200753enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
754 enum pipe pipe)
755{
756 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
758
Daniel Vetter3b117c82013-04-17 20:15:07 +0200759 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200760}
761
Paulo Zanonia928d532012-05-04 17:18:15 -0300762static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
763{
764 struct drm_i915_private *dev_priv = dev->dev_private;
765 u32 frame, frame_reg = PIPEFRAME(pipe);
766
767 frame = I915_READ(frame_reg);
768
769 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
770 DRM_DEBUG_KMS("vblank wait timed out\n");
771}
772
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700773/**
774 * intel_wait_for_vblank - wait for vblank on a given pipe
775 * @dev: drm device
776 * @pipe: pipe to wait for
777 *
778 * Wait for vblank to occur on a given pipe. Needed for various bits of
779 * mode setting code.
780 */
781void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800782{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800784 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700785
Paulo Zanonia928d532012-05-04 17:18:15 -0300786 if (INTEL_INFO(dev)->gen >= 5) {
787 ironlake_wait_for_vblank(dev, pipe);
788 return;
789 }
790
Chris Wilson300387c2010-09-05 20:25:43 +0100791 /* Clear existing vblank status. Note this will clear any other
792 * sticky status fields as well.
793 *
794 * This races with i915_driver_irq_handler() with the result
795 * that either function could miss a vblank event. Here it is not
796 * fatal, as we will either wait upon the next vblank interrupt or
797 * timeout. Generally speaking intel_wait_for_vblank() is only
798 * called during modeset at which time the GPU should be idle and
799 * should *not* be performing page flips and thus not waiting on
800 * vblanks...
801 * Currently, the result of us stealing a vblank from the irq
802 * handler is that a single frame will be skipped during swapbuffers.
803 */
804 I915_WRITE(pipestat_reg,
805 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
806
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700807 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100808 if (wait_for(I915_READ(pipestat_reg) &
809 PIPE_VBLANK_INTERRUPT_STATUS,
810 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700811 DRM_DEBUG_KMS("vblank wait timed out\n");
812}
813
Keith Packardab7ad7f2010-10-03 00:33:06 -0700814/*
815 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700816 * @dev: drm device
817 * @pipe: pipe to wait for
818 *
819 * After disabling a pipe, we can't wait for vblank in the usual way,
820 * spinning on the vblank interrupt status bit, since we won't actually
821 * see an interrupt when the pipe is disabled.
822 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 * On Gen4 and above:
824 * wait for the pipe register state bit to turn off
825 *
826 * Otherwise:
827 * wait for the display line value to settle (it usually
828 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100829 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100831void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700832{
833 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
835 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700836
Keith Packardab7ad7f2010-10-03 00:33:06 -0700837 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200838 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700839
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100841 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
842 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200843 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700844 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300845 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100846 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700847 unsigned long timeout = jiffies + msecs_to_jiffies(100);
848
Paulo Zanoni837ba002012-05-04 17:18:14 -0300849 if (IS_GEN2(dev))
850 line_mask = DSL_LINEMASK_GEN2;
851 else
852 line_mask = DSL_LINEMASK_GEN3;
853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 /* Wait for the display line to settle */
855 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300856 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300858 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 time_after(timeout, jiffies));
860 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200861 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800863}
864
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000865/*
866 * ibx_digital_port_connected - is the specified port connected?
867 * @dev_priv: i915 private structure
868 * @port: the port to test
869 *
870 * Returns true if @port is connected, false otherwise.
871 */
872bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
873 struct intel_digital_port *port)
874{
875 u32 bit;
876
Damien Lespiauc36346e2012-12-13 16:09:03 +0000877 if (HAS_PCH_IBX(dev_priv->dev)) {
878 switch(port->port) {
879 case PORT_B:
880 bit = SDE_PORTB_HOTPLUG;
881 break;
882 case PORT_C:
883 bit = SDE_PORTC_HOTPLUG;
884 break;
885 case PORT_D:
886 bit = SDE_PORTD_HOTPLUG;
887 break;
888 default:
889 return true;
890 }
891 } else {
892 switch(port->port) {
893 case PORT_B:
894 bit = SDE_PORTB_HOTPLUG_CPT;
895 break;
896 case PORT_C:
897 bit = SDE_PORTC_HOTPLUG_CPT;
898 break;
899 case PORT_D:
900 bit = SDE_PORTD_HOTPLUG_CPT;
901 break;
902 default:
903 return true;
904 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000905 }
906
907 return I915_READ(SDEISR) & bit;
908}
909
Jesse Barnesb24e7172011-01-04 15:09:30 -0800910static const char *state_string(bool enabled)
911{
912 return enabled ? "on" : "off";
913}
914
915/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200916void assert_pll(struct drm_i915_private *dev_priv,
917 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800918{
919 int reg;
920 u32 val;
921 bool cur_state;
922
923 reg = DPLL(pipe);
924 val = I915_READ(reg);
925 cur_state = !!(val & DPLL_VCO_ENABLE);
926 WARN(cur_state != state,
927 "PLL state assertion failure (expected %s, current %s)\n",
928 state_string(state), state_string(cur_state));
929}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800930
Jani Nikula23538ef2013-08-27 15:12:22 +0300931/* XXX: the dsi pll is shared between MIPI DSI ports */
932static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
933{
934 u32 val;
935 bool cur_state;
936
937 mutex_lock(&dev_priv->dpio_lock);
938 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
939 mutex_unlock(&dev_priv->dpio_lock);
940
941 cur_state = val & DSI_PLL_VCO_EN;
942 WARN(cur_state != state,
943 "DSI PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
947#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
948
Daniel Vetter55607e82013-06-16 21:42:39 +0200949struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200950intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800951{
Daniel Vettere2b78262013-06-07 23:10:03 +0200952 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
953
Daniel Vettera43f6e02013-06-07 23:10:32 +0200954 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 return NULL;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200958}
959
Jesse Barnesb24e7172011-01-04 15:09:30 -0800960/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200961void assert_shared_dpll(struct drm_i915_private *dev_priv,
962 struct intel_shared_dpll *pll,
963 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800964{
Jesse Barnes040484a2011-01-03 12:14:26 -0800965 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200966 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800967
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300968 if (HAS_PCH_LPT(dev_priv->dev)) {
969 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
970 return;
971 }
972
Chris Wilson92b27b02012-05-20 18:10:50 +0100973 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200974 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100975 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100976
Daniel Vetter53589012013-06-05 13:34:16 +0200977 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100978 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200979 "%s assertion failure (expected %s, current %s)\n",
980 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800981}
Jesse Barnes040484a2011-01-03 12:14:26 -0800982
983static void assert_fdi_tx(struct drm_i915_private *dev_priv,
984 enum pipe pipe, bool state)
985{
986 int reg;
987 u32 val;
988 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
990 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800991
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200992 if (HAS_DDI(dev_priv->dev)) {
993 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200994 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300995 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200996 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300997 } else {
998 reg = FDI_TX_CTL(pipe);
999 val = I915_READ(reg);
1000 cur_state = !!(val & FDI_TX_ENABLE);
1001 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001002 WARN(cur_state != state,
1003 "FDI TX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1007#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1008
1009static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, bool state)
1011{
1012 int reg;
1013 u32 val;
1014 bool cur_state;
1015
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001019 WARN(cur_state != state,
1020 "FDI RX state assertion failure (expected %s, current %s)\n",
1021 state_string(state), state_string(cur_state));
1022}
1023#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1024#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1025
1026static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1027 enum pipe pipe)
1028{
1029 int reg;
1030 u32 val;
1031
1032 /* ILK FDI PLL is always enabled */
1033 if (dev_priv->info->gen == 5)
1034 return;
1035
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001036 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001037 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001038 return;
1039
Jesse Barnes040484a2011-01-03 12:14:26 -08001040 reg = FDI_TX_CTL(pipe);
1041 val = I915_READ(reg);
1042 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1043}
1044
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001047{
1048 int reg;
1049 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001050 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001051
1052 reg = FDI_RX_CTL(pipe);
1053 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001054 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1055 WARN(cur_state != state,
1056 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001058}
1059
Jesse Barnesea0760c2011-01-04 15:09:32 -08001060static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int pp_reg, lvds_reg;
1064 u32 val;
1065 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001066 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001067
1068 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1069 pp_reg = PCH_PP_CONTROL;
1070 lvds_reg = PCH_LVDS;
1071 } else {
1072 pp_reg = PP_CONTROL;
1073 lvds_reg = LVDS;
1074 }
1075
1076 val = I915_READ(pp_reg);
1077 if (!(val & PANEL_POWER_ON) ||
1078 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1079 locked = false;
1080
1081 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1082 panel_pipe = PIPE_B;
1083
1084 WARN(panel_pipe == pipe && locked,
1085 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001086 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001087}
1088
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001089static void assert_cursor(struct drm_i915_private *dev_priv,
1090 enum pipe pipe, bool state)
1091{
1092 struct drm_device *dev = dev_priv->dev;
1093 bool cur_state;
1094
1095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1096 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1097 else if (IS_845G(dev) || IS_I865G(dev))
1098 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1099 else
1100 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1101
1102 WARN(cur_state != state,
1103 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1104 pipe_name(pipe), state_string(state), state_string(cur_state));
1105}
1106#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1107#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1108
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001109void assert_pipe(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111{
1112 int reg;
1113 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001114 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001115 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1116 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117
Daniel Vetter8e636782012-01-22 01:36:48 +01001118 /* if we need the pipe A quirk it must be always on */
1119 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1120 state = true;
1121
Paulo Zanonib97186f2013-05-03 12:15:36 -03001122 if (!intel_display_power_enabled(dev_priv->dev,
1123 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001124 cur_state = false;
1125 } else {
1126 reg = PIPECONF(cpu_transcoder);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & PIPECONF_ENABLE);
1129 }
1130
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001131 WARN(cur_state != state,
1132 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001133 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134}
1135
Chris Wilson931872f2012-01-16 23:01:13 +00001136static void assert_plane(struct drm_i915_private *dev_priv,
1137 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138{
1139 int reg;
1140 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001141 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142
1143 reg = DSPCNTR(plane);
1144 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001145 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1146 WARN(cur_state != state,
1147 "plane %c assertion failure (expected %s, current %s)\n",
1148 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001149}
1150
Chris Wilson931872f2012-01-16 23:01:13 +00001151#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1152#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1153
Jesse Barnesb24e7172011-01-04 15:09:30 -08001154static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1155 enum pipe pipe)
1156{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001157 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001158 int reg, i;
1159 u32 val;
1160 int cur_pipe;
1161
Ville Syrjälä653e1022013-06-04 13:49:05 +03001162 /* Primary planes are fixed to pipes on gen4+ */
1163 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001164 reg = DSPCNTR(pipe);
1165 val = I915_READ(reg);
1166 WARN((val & DISPLAY_PLANE_ENABLE),
1167 "plane %c assertion failure, should be disabled but not\n",
1168 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001169 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001170 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001171
Jesse Barnesb24e7172011-01-04 15:09:30 -08001172 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001173 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001174 reg = DSPCNTR(i);
1175 val = I915_READ(reg);
1176 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1177 DISPPLANE_SEL_PIPE_SHIFT;
1178 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001179 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1180 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001181 }
1182}
1183
Jesse Barnes19332d72013-03-28 09:55:38 -07001184static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe)
1186{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001187 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001188 int reg, i;
1189 u32 val;
1190
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001191 if (IS_VALLEYVIEW(dev)) {
1192 for (i = 0; i < dev_priv->num_plane; i++) {
1193 reg = SPCNTR(pipe, i);
1194 val = I915_READ(reg);
1195 WARN((val & SP_ENABLE),
1196 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1197 sprite_name(pipe, i), pipe_name(pipe));
1198 }
1199 } else if (INTEL_INFO(dev)->gen >= 7) {
1200 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001201 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001202 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001204 plane_name(pipe), pipe_name(pipe));
1205 } else if (INTEL_INFO(dev)->gen >= 5) {
1206 reg = DVSCNTR(pipe);
1207 val = I915_READ(reg);
1208 WARN((val & DVS_ENABLE),
1209 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1210 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001211 }
1212}
1213
Jesse Barnes92f25842011-01-04 15:09:34 -08001214static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1215{
1216 u32 val;
1217 bool enabled;
1218
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001219 if (HAS_PCH_LPT(dev_priv->dev)) {
1220 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1221 return;
1222 }
1223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Daniel Vetter426115c2013-07-11 22:13:42 +02001363static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001364{
Daniel Vetter426115c2013-07-11 22:13:42 +02001365 struct drm_device *dev = crtc->base.dev;
1366 struct drm_i915_private *dev_priv = dev->dev_private;
1367 int reg = DPLL(crtc->pipe);
1368 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001369
Daniel Vetter426115c2013-07-11 22:13:42 +02001370 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001371
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001372 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001373 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1374
1375 /* PLL is protected by panel, make sure we can write it */
1376 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001377 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001378
Daniel Vetter426115c2013-07-11 22:13:42 +02001379 I915_WRITE(reg, dpll);
1380 POSTING_READ(reg);
1381 udelay(150);
1382
1383 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1384 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1385
1386 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1387 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001388
1389 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001390 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001391 POSTING_READ(reg);
1392 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001393 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001394 POSTING_READ(reg);
1395 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001396 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001397 POSTING_READ(reg);
1398 udelay(150); /* wait for warmup */
1399}
1400
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001401static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001402{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001407
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001408 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001409
1410 /* No really, not for ILK+ */
1411 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001412
1413 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001414 if (IS_MOBILE(dev) && !IS_I830(dev))
1415 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001416
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001417 I915_WRITE(reg, dpll);
1418
1419 /* Wait for the clocks to stabilize. */
1420 POSTING_READ(reg);
1421 udelay(150);
1422
1423 if (INTEL_INFO(dev)->gen >= 4) {
1424 I915_WRITE(DPLL_MD(crtc->pipe),
1425 crtc->config.dpll_hw_state.dpll_md);
1426 } else {
1427 /* The pixel multiplier can only be updated once the
1428 * DPLL is enabled and the clocks are stable.
1429 *
1430 * So write it again.
1431 */
1432 I915_WRITE(reg, dpll);
1433 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001434
1435 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001436 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001437 POSTING_READ(reg);
1438 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001439 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001440 POSTING_READ(reg);
1441 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001442 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001443 POSTING_READ(reg);
1444 udelay(150); /* wait for warmup */
1445}
1446
1447/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001448 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001449 * @dev_priv: i915 private structure
1450 * @pipe: pipe PLL to disable
1451 *
1452 * Disable the PLL for @pipe, making sure the pipe is off first.
1453 *
1454 * Note! This is for pre-ILK only.
1455 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001456static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001457{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001458 /* Don't disable pipe A or pipe A PLLs if needed */
1459 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1460 return;
1461
1462 /* Make sure the pipe isn't still relying on us */
1463 assert_pipe_disabled(dev_priv, pipe);
1464
Daniel Vetter50b44a42013-06-05 13:34:33 +02001465 I915_WRITE(DPLL(pipe), 0);
1466 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001467}
1468
Jesse Barnes89b667f2013-04-18 14:51:36 -07001469void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1470{
1471 u32 port_mask;
1472
1473 if (!port)
1474 port_mask = DPLL_PORTB_READY_MASK;
1475 else
1476 port_mask = DPLL_PORTC_READY_MASK;
1477
1478 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1479 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1480 'B' + port, I915_READ(DPLL(0)));
1481}
1482
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001483/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001484 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001485 * @dev_priv: i915 private structure
1486 * @pipe: pipe PLL to enable
1487 *
1488 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1489 * drives the transcoder clock.
1490 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001491static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001492{
Daniel Vettere2b78262013-06-07 23:10:03 +02001493 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1494 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001495
Chris Wilson48da64a2012-05-13 20:16:12 +01001496 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001497 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001498 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001499 return;
1500
1501 if (WARN_ON(pll->refcount == 0))
1502 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001503
Daniel Vetter46edb022013-06-05 13:34:12 +02001504 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1505 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001506 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001507
Daniel Vettercdbd2312013-06-05 13:34:03 +02001508 if (pll->active++) {
1509 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001510 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001511 return;
1512 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001513 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001514
Daniel Vetter46edb022013-06-05 13:34:12 +02001515 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001516 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001517 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001518}
1519
Daniel Vettere2b78262013-06-07 23:10:03 +02001520static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001521{
Daniel Vettere2b78262013-06-07 23:10:03 +02001522 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1523 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001524
Jesse Barnes92f25842011-01-04 15:09:34 -08001525 /* PCH only available on ILK+ */
1526 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001527 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001528 return;
1529
Chris Wilson48da64a2012-05-13 20:16:12 +01001530 if (WARN_ON(pll->refcount == 0))
1531 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001532
Daniel Vetter46edb022013-06-05 13:34:12 +02001533 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1534 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001535 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001536
Chris Wilson48da64a2012-05-13 20:16:12 +01001537 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001538 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001539 return;
1540 }
1541
Daniel Vettere9d69442013-06-05 13:34:15 +02001542 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001543 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001544 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001545 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001546
Daniel Vetter46edb022013-06-05 13:34:12 +02001547 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001548 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001549 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001550}
1551
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001552static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1553 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001554{
Daniel Vetter23670b322012-11-01 09:15:30 +01001555 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001556 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001558 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001559
1560 /* PCH only available on ILK+ */
1561 BUG_ON(dev_priv->info->gen < 5);
1562
1563 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001564 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001565 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001566
1567 /* FDI must be feeding us bits for PCH ports */
1568 assert_fdi_tx_enabled(dev_priv, pipe);
1569 assert_fdi_rx_enabled(dev_priv, pipe);
1570
Daniel Vetter23670b322012-11-01 09:15:30 +01001571 if (HAS_PCH_CPT(dev)) {
1572 /* Workaround: Set the timing override bit before enabling the
1573 * pch transcoder. */
1574 reg = TRANS_CHICKEN2(pipe);
1575 val = I915_READ(reg);
1576 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1577 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001578 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001579
Daniel Vetterab9412b2013-05-03 11:49:46 +02001580 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001581 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001582 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001583
1584 if (HAS_PCH_IBX(dev_priv->dev)) {
1585 /*
1586 * make the BPC in transcoder be consistent with
1587 * that in pipeconf reg.
1588 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001589 val &= ~PIPECONF_BPC_MASK;
1590 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001591 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001592
1593 val &= ~TRANS_INTERLACE_MASK;
1594 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001595 if (HAS_PCH_IBX(dev_priv->dev) &&
1596 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1597 val |= TRANS_LEGACY_INTERLACED_ILK;
1598 else
1599 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001600 else
1601 val |= TRANS_PROGRESSIVE;
1602
Jesse Barnes040484a2011-01-03 12:14:26 -08001603 I915_WRITE(reg, val | TRANS_ENABLE);
1604 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001605 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001606}
1607
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001608static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001609 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001610{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001611 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001612
1613 /* PCH only available on ILK+ */
1614 BUG_ON(dev_priv->info->gen < 5);
1615
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001616 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001617 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001618 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001619
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001620 /* Workaround: set timing override bit. */
1621 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001622 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001623 I915_WRITE(_TRANSA_CHICKEN2, val);
1624
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001625 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001626 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001627
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001628 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1629 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001630 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001631 else
1632 val |= TRANS_PROGRESSIVE;
1633
Daniel Vetterab9412b2013-05-03 11:49:46 +02001634 I915_WRITE(LPT_TRANSCONF, val);
1635 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001636 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001637}
1638
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001639static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1640 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001641{
Daniel Vetter23670b322012-11-01 09:15:30 +01001642 struct drm_device *dev = dev_priv->dev;
1643 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001644
1645 /* FDI relies on the transcoder */
1646 assert_fdi_tx_disabled(dev_priv, pipe);
1647 assert_fdi_rx_disabled(dev_priv, pipe);
1648
Jesse Barnes291906f2011-02-02 12:28:03 -08001649 /* Ports must be off as well */
1650 assert_pch_ports_disabled(dev_priv, pipe);
1651
Daniel Vetterab9412b2013-05-03 11:49:46 +02001652 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001653 val = I915_READ(reg);
1654 val &= ~TRANS_ENABLE;
1655 I915_WRITE(reg, val);
1656 /* wait for PCH transcoder off, transcoder state */
1657 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001658 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001659
1660 if (!HAS_PCH_IBX(dev)) {
1661 /* Workaround: Clear the timing override chicken bit again. */
1662 reg = TRANS_CHICKEN2(pipe);
1663 val = I915_READ(reg);
1664 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1665 I915_WRITE(reg, val);
1666 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001667}
1668
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001669static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001670{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001671 u32 val;
1672
Daniel Vetterab9412b2013-05-03 11:49:46 +02001673 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001674 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001675 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001677 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001678 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001679
1680 /* Workaround: clear timing override bit. */
1681 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001682 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001683 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001684}
1685
1686/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001687 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001688 * @dev_priv: i915 private structure
1689 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001690 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001691 *
1692 * Enable @pipe, making sure that various hardware specific requirements
1693 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1694 *
1695 * @pipe should be %PIPE_A or %PIPE_B.
1696 *
1697 * Will wait until the pipe is actually running (i.e. first vblank) before
1698 * returning.
1699 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001700static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001701 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001702{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001703 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1704 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001705 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001706 int reg;
1707 u32 val;
1708
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001709 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001710 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001711 assert_sprites_disabled(dev_priv, pipe);
1712
Paulo Zanoni681e5812012-12-06 11:12:38 -02001713 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001714 pch_transcoder = TRANSCODER_A;
1715 else
1716 pch_transcoder = pipe;
1717
Jesse Barnesb24e7172011-01-04 15:09:30 -08001718 /*
1719 * A pipe without a PLL won't actually be able to drive bits from
1720 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1721 * need the check.
1722 */
1723 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001724 if (dsi)
1725 assert_dsi_pll_enabled(dev_priv);
1726 else
1727 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001728 else {
1729 if (pch_port) {
1730 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001731 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001732 assert_fdi_tx_pll_enabled(dev_priv,
1733 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001734 }
1735 /* FIXME: assert CPU port conditions for SNB+ */
1736 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001737
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001738 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001739 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001740 if (val & PIPECONF_ENABLE)
1741 return;
1742
1743 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001744 intel_wait_for_vblank(dev_priv->dev, pipe);
1745}
1746
1747/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001748 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001749 * @dev_priv: i915 private structure
1750 * @pipe: pipe to disable
1751 *
1752 * Disable @pipe, making sure that various hardware specific requirements
1753 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1754 *
1755 * @pipe should be %PIPE_A or %PIPE_B.
1756 *
1757 * Will wait until the pipe has shut down before returning.
1758 */
1759static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1760 enum pipe pipe)
1761{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001764 int reg;
1765 u32 val;
1766
1767 /*
1768 * Make sure planes won't keep trying to pump pixels to us,
1769 * or we might hang the display.
1770 */
1771 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001772 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001773 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001774
1775 /* Don't disable pipe A or pipe A PLLs if needed */
1776 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1777 return;
1778
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001779 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001780 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001781 if ((val & PIPECONF_ENABLE) == 0)
1782 return;
1783
1784 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001785 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1786}
1787
Keith Packardd74362c2011-07-28 14:47:14 -07001788/*
1789 * Plane regs are double buffered, going from enabled->disabled needs a
1790 * trigger in order to latch. The display address reg provides this.
1791 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001792void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001793 enum plane plane)
1794{
Damien Lespiau14f86142012-10-29 15:24:49 +00001795 if (dev_priv->info->gen >= 4)
1796 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1797 else
1798 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001799}
1800
Jesse Barnesb24e7172011-01-04 15:09:30 -08001801/**
1802 * intel_enable_plane - enable a display plane on a given pipe
1803 * @dev_priv: i915 private structure
1804 * @plane: plane to enable
1805 * @pipe: pipe being fed
1806 *
1807 * Enable @plane on @pipe, making sure that @pipe is running first.
1808 */
1809static void intel_enable_plane(struct drm_i915_private *dev_priv,
1810 enum plane plane, enum pipe pipe)
1811{
1812 int reg;
1813 u32 val;
1814
1815 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1816 assert_pipe_enabled(dev_priv, pipe);
1817
1818 reg = DSPCNTR(plane);
1819 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001820 if (val & DISPLAY_PLANE_ENABLE)
1821 return;
1822
1823 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001824 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001825 intel_wait_for_vblank(dev_priv->dev, pipe);
1826}
1827
Jesse Barnesb24e7172011-01-04 15:09:30 -08001828/**
1829 * intel_disable_plane - disable a display plane
1830 * @dev_priv: i915 private structure
1831 * @plane: plane to disable
1832 * @pipe: pipe consuming the data
1833 *
1834 * Disable @plane; should be an independent operation.
1835 */
1836static void intel_disable_plane(struct drm_i915_private *dev_priv,
1837 enum plane plane, enum pipe pipe)
1838{
1839 int reg;
1840 u32 val;
1841
1842 reg = DSPCNTR(plane);
1843 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001844 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1845 return;
1846
1847 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001848 intel_flush_display_plane(dev_priv, plane);
1849 intel_wait_for_vblank(dev_priv->dev, pipe);
1850}
1851
Chris Wilson693db182013-03-05 14:52:39 +00001852static bool need_vtd_wa(struct drm_device *dev)
1853{
1854#ifdef CONFIG_INTEL_IOMMU
1855 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1856 return true;
1857#endif
1858 return false;
1859}
1860
Chris Wilson127bd2a2010-07-23 23:32:05 +01001861int
Chris Wilson48b956c2010-09-14 12:50:34 +01001862intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001863 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001864 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001865{
Chris Wilsonce453d82011-02-21 14:43:56 +00001866 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001867 u32 alignment;
1868 int ret;
1869
Chris Wilson05394f32010-11-08 19:18:58 +00001870 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001871 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001872 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1873 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001874 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001875 alignment = 4 * 1024;
1876 else
1877 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001878 break;
1879 case I915_TILING_X:
1880 /* pin() will align the object as required by fence */
1881 alignment = 0;
1882 break;
1883 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001884 /* Despite that we check this in framebuffer_init userspace can
1885 * screw us over and change the tiling after the fact. Only
1886 * pinned buffers can't change their tiling. */
1887 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001888 return -EINVAL;
1889 default:
1890 BUG();
1891 }
1892
Chris Wilson693db182013-03-05 14:52:39 +00001893 /* Note that the w/a also requires 64 PTE of padding following the
1894 * bo. We currently fill all unused PTE with the shadow page and so
1895 * we should always have valid PTE following the scanout preventing
1896 * the VT-d warning.
1897 */
1898 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1899 alignment = 256 * 1024;
1900
Chris Wilsonce453d82011-02-21 14:43:56 +00001901 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001902 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001903 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001904 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001905
1906 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1907 * fence, whereas 965+ only requires a fence if using
1908 * framebuffer compression. For simplicity, we always install
1909 * a fence as the cost is not that onerous.
1910 */
Chris Wilson06d98132012-04-17 15:31:24 +01001911 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001912 if (ret)
1913 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001914
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001915 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001916
Chris Wilsonce453d82011-02-21 14:43:56 +00001917 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001918 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001919
1920err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001921 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001922err_interruptible:
1923 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001924 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001925}
1926
Chris Wilson1690e1e2011-12-14 13:57:08 +01001927void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1928{
1929 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001930 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001931}
1932
Daniel Vetterc2c75132012-07-05 12:17:30 +02001933/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1934 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001935unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1936 unsigned int tiling_mode,
1937 unsigned int cpp,
1938 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001939{
Chris Wilsonbc752862013-02-21 20:04:31 +00001940 if (tiling_mode != I915_TILING_NONE) {
1941 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001942
Chris Wilsonbc752862013-02-21 20:04:31 +00001943 tile_rows = *y / 8;
1944 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001945
Chris Wilsonbc752862013-02-21 20:04:31 +00001946 tiles = *x / (512/cpp);
1947 *x %= 512/cpp;
1948
1949 return tile_rows * pitch * 8 + tiles * 4096;
1950 } else {
1951 unsigned int offset;
1952
1953 offset = *y * pitch + *x * cpp;
1954 *y = 0;
1955 *x = (offset & 4095) / cpp;
1956 return offset & -4096;
1957 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001958}
1959
Jesse Barnes17638cd2011-06-24 12:19:23 -07001960static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1961 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001962{
1963 struct drm_device *dev = crtc->dev;
1964 struct drm_i915_private *dev_priv = dev->dev_private;
1965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1966 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001967 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001968 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001969 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001970 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001971 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001972
1973 switch (plane) {
1974 case 0:
1975 case 1:
1976 break;
1977 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001978 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001979 return -EINVAL;
1980 }
1981
1982 intel_fb = to_intel_framebuffer(fb);
1983 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001984
Chris Wilson5eddb702010-09-11 13:48:45 +01001985 reg = DSPCNTR(plane);
1986 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001987 /* Mask out pixel format bits in case we change it */
1988 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001989 switch (fb->pixel_format) {
1990 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001991 dspcntr |= DISPPLANE_8BPP;
1992 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001993 case DRM_FORMAT_XRGB1555:
1994 case DRM_FORMAT_ARGB1555:
1995 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001996 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001997 case DRM_FORMAT_RGB565:
1998 dspcntr |= DISPPLANE_BGRX565;
1999 break;
2000 case DRM_FORMAT_XRGB8888:
2001 case DRM_FORMAT_ARGB8888:
2002 dspcntr |= DISPPLANE_BGRX888;
2003 break;
2004 case DRM_FORMAT_XBGR8888:
2005 case DRM_FORMAT_ABGR8888:
2006 dspcntr |= DISPPLANE_RGBX888;
2007 break;
2008 case DRM_FORMAT_XRGB2101010:
2009 case DRM_FORMAT_ARGB2101010:
2010 dspcntr |= DISPPLANE_BGRX101010;
2011 break;
2012 case DRM_FORMAT_XBGR2101010:
2013 case DRM_FORMAT_ABGR2101010:
2014 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002015 break;
2016 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002017 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002018 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002019
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002020 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002021 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002022 dspcntr |= DISPPLANE_TILED;
2023 else
2024 dspcntr &= ~DISPPLANE_TILED;
2025 }
2026
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002027 if (IS_G4X(dev))
2028 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2029
Chris Wilson5eddb702010-09-11 13:48:45 +01002030 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002031
Daniel Vettere506a0c2012-07-05 12:17:29 +02002032 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002033
Daniel Vetterc2c75132012-07-05 12:17:30 +02002034 if (INTEL_INFO(dev)->gen >= 4) {
2035 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002036 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2037 fb->bits_per_pixel / 8,
2038 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002039 linear_offset -= intel_crtc->dspaddr_offset;
2040 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002041 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002042 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002043
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002044 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2045 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2046 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002047 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002048 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002049 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002050 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002051 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002052 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002053 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002054 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002055 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002056
Jesse Barnes17638cd2011-06-24 12:19:23 -07002057 return 0;
2058}
2059
2060static int ironlake_update_plane(struct drm_crtc *crtc,
2061 struct drm_framebuffer *fb, int x, int y)
2062{
2063 struct drm_device *dev = crtc->dev;
2064 struct drm_i915_private *dev_priv = dev->dev_private;
2065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2066 struct intel_framebuffer *intel_fb;
2067 struct drm_i915_gem_object *obj;
2068 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002069 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002070 u32 dspcntr;
2071 u32 reg;
2072
2073 switch (plane) {
2074 case 0:
2075 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002076 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002077 break;
2078 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002079 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002080 return -EINVAL;
2081 }
2082
2083 intel_fb = to_intel_framebuffer(fb);
2084 obj = intel_fb->obj;
2085
2086 reg = DSPCNTR(plane);
2087 dspcntr = I915_READ(reg);
2088 /* Mask out pixel format bits in case we change it */
2089 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002090 switch (fb->pixel_format) {
2091 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002092 dspcntr |= DISPPLANE_8BPP;
2093 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002094 case DRM_FORMAT_RGB565:
2095 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002096 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002097 case DRM_FORMAT_XRGB8888:
2098 case DRM_FORMAT_ARGB8888:
2099 dspcntr |= DISPPLANE_BGRX888;
2100 break;
2101 case DRM_FORMAT_XBGR8888:
2102 case DRM_FORMAT_ABGR8888:
2103 dspcntr |= DISPPLANE_RGBX888;
2104 break;
2105 case DRM_FORMAT_XRGB2101010:
2106 case DRM_FORMAT_ARGB2101010:
2107 dspcntr |= DISPPLANE_BGRX101010;
2108 break;
2109 case DRM_FORMAT_XBGR2101010:
2110 case DRM_FORMAT_ABGR2101010:
2111 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002112 break;
2113 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002114 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002115 }
2116
2117 if (obj->tiling_mode != I915_TILING_NONE)
2118 dspcntr |= DISPPLANE_TILED;
2119 else
2120 dspcntr &= ~DISPPLANE_TILED;
2121
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002122 if (IS_HASWELL(dev))
2123 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2124 else
2125 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002126
2127 I915_WRITE(reg, dspcntr);
2128
Daniel Vettere506a0c2012-07-05 12:17:29 +02002129 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002130 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002131 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2132 fb->bits_per_pixel / 8,
2133 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002134 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002135
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002136 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2137 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2138 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002139 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002140 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002141 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002142 if (IS_HASWELL(dev)) {
2143 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2144 } else {
2145 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2146 I915_WRITE(DSPLINOFF(plane), linear_offset);
2147 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002148 POSTING_READ(reg);
2149
2150 return 0;
2151}
2152
2153/* Assume fb object is pinned & idle & fenced and just update base pointers */
2154static int
2155intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2156 int x, int y, enum mode_set_atomic state)
2157{
2158 struct drm_device *dev = crtc->dev;
2159 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002160
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002161 if (dev_priv->display.disable_fbc)
2162 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002163 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002164
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002165 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002166}
2167
Ville Syrjälä96a02912013-02-18 19:08:49 +02002168void intel_display_handle_reset(struct drm_device *dev)
2169{
2170 struct drm_i915_private *dev_priv = dev->dev_private;
2171 struct drm_crtc *crtc;
2172
2173 /*
2174 * Flips in the rings have been nuked by the reset,
2175 * so complete all pending flips so that user space
2176 * will get its events and not get stuck.
2177 *
2178 * Also update the base address of all primary
2179 * planes to the the last fb to make sure we're
2180 * showing the correct fb after a reset.
2181 *
2182 * Need to make two loops over the crtcs so that we
2183 * don't try to grab a crtc mutex before the
2184 * pending_flip_queue really got woken up.
2185 */
2186
2187 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2189 enum plane plane = intel_crtc->plane;
2190
2191 intel_prepare_page_flip(dev, plane);
2192 intel_finish_page_flip_plane(dev, plane);
2193 }
2194
2195 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2197
2198 mutex_lock(&crtc->mutex);
2199 if (intel_crtc->active)
2200 dev_priv->display.update_plane(crtc, crtc->fb,
2201 crtc->x, crtc->y);
2202 mutex_unlock(&crtc->mutex);
2203 }
2204}
2205
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002206static int
Chris Wilson14667a42012-04-03 17:58:35 +01002207intel_finish_fb(struct drm_framebuffer *old_fb)
2208{
2209 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2210 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2211 bool was_interruptible = dev_priv->mm.interruptible;
2212 int ret;
2213
Chris Wilson14667a42012-04-03 17:58:35 +01002214 /* Big Hammer, we also need to ensure that any pending
2215 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2216 * current scanout is retired before unpinning the old
2217 * framebuffer.
2218 *
2219 * This should only fail upon a hung GPU, in which case we
2220 * can safely continue.
2221 */
2222 dev_priv->mm.interruptible = false;
2223 ret = i915_gem_object_finish_gpu(obj);
2224 dev_priv->mm.interruptible = was_interruptible;
2225
2226 return ret;
2227}
2228
Ville Syrjälä198598d2012-10-31 17:50:24 +02002229static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2230{
2231 struct drm_device *dev = crtc->dev;
2232 struct drm_i915_master_private *master_priv;
2233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2234
2235 if (!dev->primary->master)
2236 return;
2237
2238 master_priv = dev->primary->master->driver_priv;
2239 if (!master_priv->sarea_priv)
2240 return;
2241
2242 switch (intel_crtc->pipe) {
2243 case 0:
2244 master_priv->sarea_priv->pipeA_x = x;
2245 master_priv->sarea_priv->pipeA_y = y;
2246 break;
2247 case 1:
2248 master_priv->sarea_priv->pipeB_x = x;
2249 master_priv->sarea_priv->pipeB_y = y;
2250 break;
2251 default:
2252 break;
2253 }
2254}
2255
Chris Wilson14667a42012-04-03 17:58:35 +01002256static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002257intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002258 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002259{
2260 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002261 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002263 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002264 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002265
2266 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002267 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002268 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002269 return 0;
2270 }
2271
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002272 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002273 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2274 plane_name(intel_crtc->plane),
2275 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002276 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002277 }
2278
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002279 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002280 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002281 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002282 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002283 if (ret != 0) {
2284 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002285 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002286 return ret;
2287 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002288
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002289 /* Update pipe size and adjust fitter if needed */
2290 if (i915_fastboot) {
2291 I915_WRITE(PIPESRC(intel_crtc->pipe),
2292 ((crtc->mode.hdisplay - 1) << 16) |
2293 (crtc->mode.vdisplay - 1));
2294 if (!intel_crtc->config.pch_pfit.size &&
2295 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2296 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2297 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2298 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2299 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2300 }
2301 }
2302
Daniel Vetter94352cf2012-07-05 22:51:56 +02002303 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002304 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002305 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002306 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002307 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002308 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002309 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002310
Daniel Vetter94352cf2012-07-05 22:51:56 +02002311 old_fb = crtc->fb;
2312 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002313 crtc->x = x;
2314 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002315
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002316 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002317 if (intel_crtc->active && old_fb != fb)
2318 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002319 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002320 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002321
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002322 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002323 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002324 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002325
Ville Syrjälä198598d2012-10-31 17:50:24 +02002326 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002327
2328 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002329}
2330
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002331static void intel_fdi_normal_train(struct drm_crtc *crtc)
2332{
2333 struct drm_device *dev = crtc->dev;
2334 struct drm_i915_private *dev_priv = dev->dev_private;
2335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2336 int pipe = intel_crtc->pipe;
2337 u32 reg, temp;
2338
2339 /* enable normal train */
2340 reg = FDI_TX_CTL(pipe);
2341 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002342 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002343 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2344 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002345 } else {
2346 temp &= ~FDI_LINK_TRAIN_NONE;
2347 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002348 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002349 I915_WRITE(reg, temp);
2350
2351 reg = FDI_RX_CTL(pipe);
2352 temp = I915_READ(reg);
2353 if (HAS_PCH_CPT(dev)) {
2354 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2355 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2356 } else {
2357 temp &= ~FDI_LINK_TRAIN_NONE;
2358 temp |= FDI_LINK_TRAIN_NONE;
2359 }
2360 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2361
2362 /* wait one idle pattern time */
2363 POSTING_READ(reg);
2364 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002365
2366 /* IVB wants error correction enabled */
2367 if (IS_IVYBRIDGE(dev))
2368 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2369 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002370}
2371
Daniel Vetter1e833f42013-02-19 22:31:57 +01002372static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2373{
2374 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2375}
2376
Daniel Vetter01a415f2012-10-27 15:58:40 +02002377static void ivb_modeset_global_resources(struct drm_device *dev)
2378{
2379 struct drm_i915_private *dev_priv = dev->dev_private;
2380 struct intel_crtc *pipe_B_crtc =
2381 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2382 struct intel_crtc *pipe_C_crtc =
2383 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2384 uint32_t temp;
2385
Daniel Vetter1e833f42013-02-19 22:31:57 +01002386 /*
2387 * When everything is off disable fdi C so that we could enable fdi B
2388 * with all lanes. Note that we don't care about enabled pipes without
2389 * an enabled pch encoder.
2390 */
2391 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2392 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002393 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2394 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2395
2396 temp = I915_READ(SOUTH_CHICKEN1);
2397 temp &= ~FDI_BC_BIFURCATION_SELECT;
2398 DRM_DEBUG_KMS("disabling fdi C rx\n");
2399 I915_WRITE(SOUTH_CHICKEN1, temp);
2400 }
2401}
2402
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002403/* The FDI link training functions for ILK/Ibexpeak. */
2404static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2405{
2406 struct drm_device *dev = crtc->dev;
2407 struct drm_i915_private *dev_priv = dev->dev_private;
2408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2409 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002410 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002413 /* FDI needs bits from pipe & plane first */
2414 assert_pipe_enabled(dev_priv, pipe);
2415 assert_plane_enabled(dev_priv, plane);
2416
Adam Jacksone1a44742010-06-25 15:32:14 -04002417 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2418 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 reg = FDI_RX_IMR(pipe);
2420 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002421 temp &= ~FDI_RX_SYMBOL_LOCK;
2422 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002423 I915_WRITE(reg, temp);
2424 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002425 udelay(150);
2426
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002427 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 reg = FDI_TX_CTL(pipe);
2429 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002430 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2431 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002432 temp &= ~FDI_LINK_TRAIN_NONE;
2433 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002434 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002435
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 reg = FDI_RX_CTL(pipe);
2437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002438 temp &= ~FDI_LINK_TRAIN_NONE;
2439 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002440 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2441
2442 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002443 udelay(150);
2444
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002445 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002446 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2447 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2448 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002449
Chris Wilson5eddb702010-09-11 13:48:45 +01002450 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002451 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2454
2455 if ((temp & FDI_RX_BIT_LOCK)) {
2456 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002457 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 break;
2459 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002460 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002461 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002463
2464 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002465 reg = FDI_TX_CTL(pipe);
2466 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002467 temp &= ~FDI_LINK_TRAIN_NONE;
2468 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002469 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470
Chris Wilson5eddb702010-09-11 13:48:45 +01002471 reg = FDI_RX_CTL(pipe);
2472 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002473 temp &= ~FDI_LINK_TRAIN_NONE;
2474 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 I915_WRITE(reg, temp);
2476
2477 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002478 udelay(150);
2479
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002481 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002483 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2484
2485 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002487 DRM_DEBUG_KMS("FDI train 2 done.\n");
2488 break;
2489 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002491 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002493
2494 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002495
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496}
2497
Akshay Joshi0206e352011-08-16 15:34:10 -04002498static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002499 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2500 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2501 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2502 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2503};
2504
2505/* The FDI link training functions for SNB/Cougarpoint. */
2506static void gen6_fdi_link_train(struct drm_crtc *crtc)
2507{
2508 struct drm_device *dev = crtc->dev;
2509 struct drm_i915_private *dev_priv = dev->dev_private;
2510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2511 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002512 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513
Adam Jacksone1a44742010-06-25 15:32:14 -04002514 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2515 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 reg = FDI_RX_IMR(pipe);
2517 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002518 temp &= ~FDI_RX_SYMBOL_LOCK;
2519 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 I915_WRITE(reg, temp);
2521
2522 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002523 udelay(150);
2524
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002525 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002526 reg = FDI_TX_CTL(pipe);
2527 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002528 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2529 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 temp &= ~FDI_LINK_TRAIN_NONE;
2531 temp |= FDI_LINK_TRAIN_PATTERN_1;
2532 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2533 /* SNB-B */
2534 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536
Daniel Vetterd74cf322012-10-26 10:58:13 +02002537 I915_WRITE(FDI_RX_MISC(pipe),
2538 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2539
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 reg = FDI_RX_CTL(pipe);
2541 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542 if (HAS_PCH_CPT(dev)) {
2543 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2544 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2545 } else {
2546 temp &= ~FDI_LINK_TRAIN_NONE;
2547 temp |= FDI_LINK_TRAIN_PATTERN_1;
2548 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002549 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2550
2551 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002552 udelay(150);
2553
Akshay Joshi0206e352011-08-16 15:34:10 -04002554 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002555 reg = FDI_TX_CTL(pipe);
2556 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2558 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 I915_WRITE(reg, temp);
2560
2561 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562 udelay(500);
2563
Sean Paulfa37d392012-03-02 12:53:39 -05002564 for (retry = 0; retry < 5; retry++) {
2565 reg = FDI_RX_IIR(pipe);
2566 temp = I915_READ(reg);
2567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2568 if (temp & FDI_RX_BIT_LOCK) {
2569 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2570 DRM_DEBUG_KMS("FDI train 1 done.\n");
2571 break;
2572 }
2573 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574 }
Sean Paulfa37d392012-03-02 12:53:39 -05002575 if (retry < 5)
2576 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002577 }
2578 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580
2581 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002582 reg = FDI_TX_CTL(pipe);
2583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584 temp &= ~FDI_LINK_TRAIN_NONE;
2585 temp |= FDI_LINK_TRAIN_PATTERN_2;
2586 if (IS_GEN6(dev)) {
2587 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2588 /* SNB-B */
2589 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2590 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002591 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002592
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 reg = FDI_RX_CTL(pipe);
2594 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595 if (HAS_PCH_CPT(dev)) {
2596 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2597 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2598 } else {
2599 temp &= ~FDI_LINK_TRAIN_NONE;
2600 temp |= FDI_LINK_TRAIN_PATTERN_2;
2601 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 I915_WRITE(reg, temp);
2603
2604 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002605 udelay(150);
2606
Akshay Joshi0206e352011-08-16 15:34:10 -04002607 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002608 reg = FDI_TX_CTL(pipe);
2609 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2611 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 I915_WRITE(reg, temp);
2613
2614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002615 udelay(500);
2616
Sean Paulfa37d392012-03-02 12:53:39 -05002617 for (retry = 0; retry < 5; retry++) {
2618 reg = FDI_RX_IIR(pipe);
2619 temp = I915_READ(reg);
2620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2621 if (temp & FDI_RX_SYMBOL_LOCK) {
2622 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2623 DRM_DEBUG_KMS("FDI train 2 done.\n");
2624 break;
2625 }
2626 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 }
Sean Paulfa37d392012-03-02 12:53:39 -05002628 if (retry < 5)
2629 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630 }
2631 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633
2634 DRM_DEBUG_KMS("FDI train done.\n");
2635}
2636
Jesse Barnes357555c2011-04-28 15:09:55 -07002637/* Manual link training for Ivy Bridge A0 parts */
2638static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2639{
2640 struct drm_device *dev = crtc->dev;
2641 struct drm_i915_private *dev_priv = dev->dev_private;
2642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2643 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002644 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002645
2646 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2647 for train result */
2648 reg = FDI_RX_IMR(pipe);
2649 temp = I915_READ(reg);
2650 temp &= ~FDI_RX_SYMBOL_LOCK;
2651 temp &= ~FDI_RX_BIT_LOCK;
2652 I915_WRITE(reg, temp);
2653
2654 POSTING_READ(reg);
2655 udelay(150);
2656
Daniel Vetter01a415f2012-10-27 15:58:40 +02002657 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2658 I915_READ(FDI_RX_IIR(pipe)));
2659
Jesse Barnes139ccd32013-08-19 11:04:55 -07002660 /* Try each vswing and preemphasis setting twice before moving on */
2661 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2662 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002663 reg = FDI_TX_CTL(pipe);
2664 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002665 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2666 temp &= ~FDI_TX_ENABLE;
2667 I915_WRITE(reg, temp);
2668
2669 reg = FDI_RX_CTL(pipe);
2670 temp = I915_READ(reg);
2671 temp &= ~FDI_LINK_TRAIN_AUTO;
2672 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2673 temp &= ~FDI_RX_ENABLE;
2674 I915_WRITE(reg, temp);
2675
2676 /* enable CPU FDI TX and PCH FDI RX */
2677 reg = FDI_TX_CTL(pipe);
2678 temp = I915_READ(reg);
2679 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2680 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2681 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002682 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002683 temp |= snb_b_fdi_train_param[j/2];
2684 temp |= FDI_COMPOSITE_SYNC;
2685 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2686
2687 I915_WRITE(FDI_RX_MISC(pipe),
2688 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2689
2690 reg = FDI_RX_CTL(pipe);
2691 temp = I915_READ(reg);
2692 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2693 temp |= FDI_COMPOSITE_SYNC;
2694 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2695
2696 POSTING_READ(reg);
2697 udelay(1); /* should be 0.5us */
2698
2699 for (i = 0; i < 4; i++) {
2700 reg = FDI_RX_IIR(pipe);
2701 temp = I915_READ(reg);
2702 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2703
2704 if (temp & FDI_RX_BIT_LOCK ||
2705 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2706 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2707 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2708 i);
2709 break;
2710 }
2711 udelay(1); /* should be 0.5us */
2712 }
2713 if (i == 4) {
2714 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2715 continue;
2716 }
2717
2718 /* Train 2 */
2719 reg = FDI_TX_CTL(pipe);
2720 temp = I915_READ(reg);
2721 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2722 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2723 I915_WRITE(reg, temp);
2724
2725 reg = FDI_RX_CTL(pipe);
2726 temp = I915_READ(reg);
2727 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2728 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002729 I915_WRITE(reg, temp);
2730
2731 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002732 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002733
Jesse Barnes139ccd32013-08-19 11:04:55 -07002734 for (i = 0; i < 4; i++) {
2735 reg = FDI_RX_IIR(pipe);
2736 temp = I915_READ(reg);
2737 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002738
Jesse Barnes139ccd32013-08-19 11:04:55 -07002739 if (temp & FDI_RX_SYMBOL_LOCK ||
2740 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2741 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2742 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2743 i);
2744 goto train_done;
2745 }
2746 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002747 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002748 if (i == 4)
2749 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002750 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002751
Jesse Barnes139ccd32013-08-19 11:04:55 -07002752train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002753 DRM_DEBUG_KMS("FDI train done.\n");
2754}
2755
Daniel Vetter88cefb62012-08-12 19:27:14 +02002756static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002757{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002758 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002759 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002760 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002761 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002762
Jesse Barnesc64e3112010-09-10 11:27:03 -07002763
Jesse Barnes0e23b992010-09-10 11:10:00 -07002764 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002765 reg = FDI_RX_CTL(pipe);
2766 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002767 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2768 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002769 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002770 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2771
2772 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002773 udelay(200);
2774
2775 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002776 temp = I915_READ(reg);
2777 I915_WRITE(reg, temp | FDI_PCDCLK);
2778
2779 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002780 udelay(200);
2781
Paulo Zanoni20749732012-11-23 15:30:38 -02002782 /* Enable CPU FDI TX PLL, always on for Ironlake */
2783 reg = FDI_TX_CTL(pipe);
2784 temp = I915_READ(reg);
2785 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2786 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002787
Paulo Zanoni20749732012-11-23 15:30:38 -02002788 POSTING_READ(reg);
2789 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002790 }
2791}
2792
Daniel Vetter88cefb62012-08-12 19:27:14 +02002793static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2794{
2795 struct drm_device *dev = intel_crtc->base.dev;
2796 struct drm_i915_private *dev_priv = dev->dev_private;
2797 int pipe = intel_crtc->pipe;
2798 u32 reg, temp;
2799
2800 /* Switch from PCDclk to Rawclk */
2801 reg = FDI_RX_CTL(pipe);
2802 temp = I915_READ(reg);
2803 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2804
2805 /* Disable CPU FDI TX PLL */
2806 reg = FDI_TX_CTL(pipe);
2807 temp = I915_READ(reg);
2808 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2809
2810 POSTING_READ(reg);
2811 udelay(100);
2812
2813 reg = FDI_RX_CTL(pipe);
2814 temp = I915_READ(reg);
2815 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2816
2817 /* Wait for the clocks to turn off. */
2818 POSTING_READ(reg);
2819 udelay(100);
2820}
2821
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002822static void ironlake_fdi_disable(struct drm_crtc *crtc)
2823{
2824 struct drm_device *dev = crtc->dev;
2825 struct drm_i915_private *dev_priv = dev->dev_private;
2826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2827 int pipe = intel_crtc->pipe;
2828 u32 reg, temp;
2829
2830 /* disable CPU FDI tx and PCH FDI rx */
2831 reg = FDI_TX_CTL(pipe);
2832 temp = I915_READ(reg);
2833 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2834 POSTING_READ(reg);
2835
2836 reg = FDI_RX_CTL(pipe);
2837 temp = I915_READ(reg);
2838 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002839 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002840 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2841
2842 POSTING_READ(reg);
2843 udelay(100);
2844
2845 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002846 if (HAS_PCH_IBX(dev)) {
2847 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002848 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002849
2850 /* still set train pattern 1 */
2851 reg = FDI_TX_CTL(pipe);
2852 temp = I915_READ(reg);
2853 temp &= ~FDI_LINK_TRAIN_NONE;
2854 temp |= FDI_LINK_TRAIN_PATTERN_1;
2855 I915_WRITE(reg, temp);
2856
2857 reg = FDI_RX_CTL(pipe);
2858 temp = I915_READ(reg);
2859 if (HAS_PCH_CPT(dev)) {
2860 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2861 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2862 } else {
2863 temp &= ~FDI_LINK_TRAIN_NONE;
2864 temp |= FDI_LINK_TRAIN_PATTERN_1;
2865 }
2866 /* BPC in FDI rx is consistent with that in PIPECONF */
2867 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002868 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002869 I915_WRITE(reg, temp);
2870
2871 POSTING_READ(reg);
2872 udelay(100);
2873}
2874
Chris Wilson5bb61642012-09-27 21:25:58 +01002875static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2876{
2877 struct drm_device *dev = crtc->dev;
2878 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002880 unsigned long flags;
2881 bool pending;
2882
Ville Syrjälä10d83732013-01-29 18:13:34 +02002883 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2884 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002885 return false;
2886
2887 spin_lock_irqsave(&dev->event_lock, flags);
2888 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2889 spin_unlock_irqrestore(&dev->event_lock, flags);
2890
2891 return pending;
2892}
2893
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002894static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2895{
Chris Wilson0f911282012-04-17 10:05:38 +01002896 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002897 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002898
2899 if (crtc->fb == NULL)
2900 return;
2901
Daniel Vetter2c10d572012-12-20 21:24:07 +01002902 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2903
Chris Wilson5bb61642012-09-27 21:25:58 +01002904 wait_event(dev_priv->pending_flip_queue,
2905 !intel_crtc_has_pending_flip(crtc));
2906
Chris Wilson0f911282012-04-17 10:05:38 +01002907 mutex_lock(&dev->struct_mutex);
2908 intel_finish_fb(crtc->fb);
2909 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002910}
2911
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002912/* Program iCLKIP clock to the desired frequency */
2913static void lpt_program_iclkip(struct drm_crtc *crtc)
2914{
2915 struct drm_device *dev = crtc->dev;
2916 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002917 int clock = to_intel_crtc(crtc)->config.adjusted_mode.clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002918 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2919 u32 temp;
2920
Daniel Vetter09153002012-12-12 14:06:44 +01002921 mutex_lock(&dev_priv->dpio_lock);
2922
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002923 /* It is necessary to ungate the pixclk gate prior to programming
2924 * the divisors, and gate it back when it is done.
2925 */
2926 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2927
2928 /* Disable SSCCTL */
2929 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002930 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2931 SBI_SSCCTL_DISABLE,
2932 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002933
2934 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002935 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002936 auxdiv = 1;
2937 divsel = 0x41;
2938 phaseinc = 0x20;
2939 } else {
2940 /* The iCLK virtual clock root frequency is in MHz,
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002941 * but the adjusted_mode->clock in in KHz. To get the divisors,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002942 * it is necessary to divide one by another, so we
2943 * convert the virtual clock precision to KHz here for higher
2944 * precision.
2945 */
2946 u32 iclk_virtual_root_freq = 172800 * 1000;
2947 u32 iclk_pi_range = 64;
2948 u32 desired_divisor, msb_divisor_value, pi_value;
2949
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002950 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002951 msb_divisor_value = desired_divisor / iclk_pi_range;
2952 pi_value = desired_divisor % iclk_pi_range;
2953
2954 auxdiv = 0;
2955 divsel = msb_divisor_value - 2;
2956 phaseinc = pi_value;
2957 }
2958
2959 /* This should not happen with any sane values */
2960 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2961 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2962 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2963 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2964
2965 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002966 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002967 auxdiv,
2968 divsel,
2969 phasedir,
2970 phaseinc);
2971
2972 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002973 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002974 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2975 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2976 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2977 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2978 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2979 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002980 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002981
2982 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002983 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002984 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2985 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002986 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002987
2988 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002989 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002990 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002991 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002992
2993 /* Wait for initialization time */
2994 udelay(24);
2995
2996 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002997
2998 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002999}
3000
Daniel Vetter275f01b22013-05-03 11:49:47 +02003001static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3002 enum pipe pch_transcoder)
3003{
3004 struct drm_device *dev = crtc->base.dev;
3005 struct drm_i915_private *dev_priv = dev->dev_private;
3006 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3007
3008 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3009 I915_READ(HTOTAL(cpu_transcoder)));
3010 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3011 I915_READ(HBLANK(cpu_transcoder)));
3012 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3013 I915_READ(HSYNC(cpu_transcoder)));
3014
3015 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3016 I915_READ(VTOTAL(cpu_transcoder)));
3017 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3018 I915_READ(VBLANK(cpu_transcoder)));
3019 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3020 I915_READ(VSYNC(cpu_transcoder)));
3021 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3022 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3023}
3024
Jesse Barnesf67a5592011-01-05 10:31:48 -08003025/*
3026 * Enable PCH resources required for PCH ports:
3027 * - PCH PLLs
3028 * - FDI training & RX/TX
3029 * - update transcoder timings
3030 * - DP transcoding bits
3031 * - transcoder
3032 */
3033static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003034{
3035 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003036 struct drm_i915_private *dev_priv = dev->dev_private;
3037 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3038 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003039 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003040
Daniel Vetterab9412b2013-05-03 11:49:46 +02003041 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003042
Daniel Vettercd986ab2012-10-26 10:58:12 +02003043 /* Write the TU size bits before fdi link training, so that error
3044 * detection works. */
3045 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3046 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3047
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003048 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003049 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003050
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003051 /* We need to program the right clock selection before writing the pixel
3052 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003053 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003054 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003055
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003056 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003057 temp |= TRANS_DPLL_ENABLE(pipe);
3058 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003059 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003060 temp |= sel;
3061 else
3062 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003063 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003064 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003065
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003066 /* XXX: pch pll's can be enabled any time before we enable the PCH
3067 * transcoder, and we actually should do this to not upset any PCH
3068 * transcoder that already use the clock when we share it.
3069 *
3070 * Note that enable_shared_dpll tries to do the right thing, but
3071 * get_shared_dpll unconditionally resets the pll - we need that to have
3072 * the right LVDS enable sequence. */
3073 ironlake_enable_shared_dpll(intel_crtc);
3074
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003075 /* set transcoder timing, panel must allow it */
3076 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003077 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003078
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003079 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003080
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003081 /* For PCH DP, enable TRANS_DP_CTL */
3082 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003083 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3084 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003085 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003086 reg = TRANS_DP_CTL(pipe);
3087 temp = I915_READ(reg);
3088 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003089 TRANS_DP_SYNC_MASK |
3090 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003091 temp |= (TRANS_DP_OUTPUT_ENABLE |
3092 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003093 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003094
3095 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003096 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003097 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003098 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003099
3100 switch (intel_trans_dp_port_sel(crtc)) {
3101 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003102 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003103 break;
3104 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003105 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003106 break;
3107 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003108 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003109 break;
3110 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003111 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003112 }
3113
Chris Wilson5eddb702010-09-11 13:48:45 +01003114 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003115 }
3116
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003117 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003118}
3119
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003120static void lpt_pch_enable(struct drm_crtc *crtc)
3121{
3122 struct drm_device *dev = crtc->dev;
3123 struct drm_i915_private *dev_priv = dev->dev_private;
3124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003125 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003126
Daniel Vetterab9412b2013-05-03 11:49:46 +02003127 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003128
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003129 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003130
Paulo Zanoni0540e482012-10-31 18:12:40 -02003131 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003132 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003133
Paulo Zanoni937bb612012-10-31 18:12:47 -02003134 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003135}
3136
Daniel Vettere2b78262013-06-07 23:10:03 +02003137static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003138{
Daniel Vettere2b78262013-06-07 23:10:03 +02003139 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003140
3141 if (pll == NULL)
3142 return;
3143
3144 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003145 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003146 return;
3147 }
3148
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003149 if (--pll->refcount == 0) {
3150 WARN_ON(pll->on);
3151 WARN_ON(pll->active);
3152 }
3153
Daniel Vettera43f6e02013-06-07 23:10:32 +02003154 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003155}
3156
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003157static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003158{
Daniel Vettere2b78262013-06-07 23:10:03 +02003159 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3160 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3161 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003162
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003163 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003164 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3165 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003166 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003167 }
3168
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003169 if (HAS_PCH_IBX(dev_priv->dev)) {
3170 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003171 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003172 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003173
Daniel Vetter46edb022013-06-05 13:34:12 +02003174 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3175 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003176
3177 goto found;
3178 }
3179
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003180 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3181 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003182
3183 /* Only want to check enabled timings first */
3184 if (pll->refcount == 0)
3185 continue;
3186
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003187 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3188 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003189 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003190 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003191 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003192
3193 goto found;
3194 }
3195 }
3196
3197 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003198 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3199 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003200 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003201 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3202 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003203 goto found;
3204 }
3205 }
3206
3207 return NULL;
3208
3209found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003210 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003211 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3212 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003213
Daniel Vettercdbd2312013-06-05 13:34:03 +02003214 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003215 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3216 sizeof(pll->hw_state));
3217
Daniel Vetter46edb022013-06-05 13:34:12 +02003218 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003219 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003220 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003221
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003222 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003223 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003224 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003225
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003226 return pll;
3227}
3228
Daniel Vettera1520312013-05-03 11:49:50 +02003229static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003230{
3231 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003232 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003233 u32 temp;
3234
3235 temp = I915_READ(dslreg);
3236 udelay(500);
3237 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003238 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003239 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003240 }
3241}
3242
Jesse Barnesb074cec2013-04-25 12:55:02 -07003243static void ironlake_pfit_enable(struct intel_crtc *crtc)
3244{
3245 struct drm_device *dev = crtc->base.dev;
3246 struct drm_i915_private *dev_priv = dev->dev_private;
3247 int pipe = crtc->pipe;
3248
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003249 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003250 /* Force use of hard-coded filter coefficients
3251 * as some pre-programmed values are broken,
3252 * e.g. x201.
3253 */
3254 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3255 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3256 PF_PIPE_SEL_IVB(pipe));
3257 else
3258 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3259 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3260 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003261 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003262}
3263
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003264static void intel_enable_planes(struct drm_crtc *crtc)
3265{
3266 struct drm_device *dev = crtc->dev;
3267 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3268 struct intel_plane *intel_plane;
3269
3270 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3271 if (intel_plane->pipe == pipe)
3272 intel_plane_restore(&intel_plane->base);
3273}
3274
3275static void intel_disable_planes(struct drm_crtc *crtc)
3276{
3277 struct drm_device *dev = crtc->dev;
3278 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3279 struct intel_plane *intel_plane;
3280
3281 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3282 if (intel_plane->pipe == pipe)
3283 intel_plane_disable(&intel_plane->base);
3284}
3285
Jesse Barnesf67a5592011-01-05 10:31:48 -08003286static void ironlake_crtc_enable(struct drm_crtc *crtc)
3287{
3288 struct drm_device *dev = crtc->dev;
3289 struct drm_i915_private *dev_priv = dev->dev_private;
3290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003291 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003292 int pipe = intel_crtc->pipe;
3293 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003294
Daniel Vetter08a48462012-07-02 11:43:47 +02003295 WARN_ON(!crtc->enabled);
3296
Jesse Barnesf67a5592011-01-05 10:31:48 -08003297 if (intel_crtc->active)
3298 return;
3299
3300 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003301
3302 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3303 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3304
Daniel Vetterf6736a12013-06-05 13:34:30 +02003305 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003306 if (encoder->pre_enable)
3307 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003308
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003309 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003310 /* Note: FDI PLL enabling _must_ be done before we enable the
3311 * cpu pipes, hence this is separate from all the other fdi/pch
3312 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003313 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003314 } else {
3315 assert_fdi_tx_disabled(dev_priv, pipe);
3316 assert_fdi_rx_disabled(dev_priv, pipe);
3317 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003318
Jesse Barnesb074cec2013-04-25 12:55:02 -07003319 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003320
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003321 /*
3322 * On ILK+ LUT must be loaded before the pipe is running but with
3323 * clocks enabled
3324 */
3325 intel_crtc_load_lut(crtc);
3326
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003327 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003328 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003329 intel_crtc->config.has_pch_encoder, false);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003330 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003331 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003332 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003333
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003334 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003335 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003336
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003337 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003338 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003339 mutex_unlock(&dev->struct_mutex);
3340
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003341 for_each_encoder_on_crtc(dev, crtc, encoder)
3342 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003343
3344 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003345 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003346
3347 /*
3348 * There seems to be a race in PCH platform hw (at least on some
3349 * outputs) where an enabled pipe still completes any pageflip right
3350 * away (as if the pipe is off) instead of waiting for vblank. As soon
3351 * as the first vblank happend, everything works as expected. Hence just
3352 * wait for one vblank before returning to avoid strange things
3353 * happening.
3354 */
3355 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003356}
3357
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003358/* IPS only exists on ULT machines and is tied to pipe A. */
3359static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3360{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003361 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003362}
3363
3364static void hsw_enable_ips(struct intel_crtc *crtc)
3365{
3366 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3367
3368 if (!crtc->config.ips_enabled)
3369 return;
3370
3371 /* We can only enable IPS after we enable a plane and wait for a vblank.
3372 * We guarantee that the plane is enabled by calling intel_enable_ips
3373 * only after intel_enable_plane. And intel_enable_plane already waits
3374 * for a vblank, so all we need to do here is to enable the IPS bit. */
3375 assert_plane_enabled(dev_priv, crtc->plane);
3376 I915_WRITE(IPS_CTL, IPS_ENABLE);
3377}
3378
3379static void hsw_disable_ips(struct intel_crtc *crtc)
3380{
3381 struct drm_device *dev = crtc->base.dev;
3382 struct drm_i915_private *dev_priv = dev->dev_private;
3383
3384 if (!crtc->config.ips_enabled)
3385 return;
3386
3387 assert_plane_enabled(dev_priv, crtc->plane);
3388 I915_WRITE(IPS_CTL, 0);
3389
3390 /* We need to wait for a vblank before we can disable the plane. */
3391 intel_wait_for_vblank(dev, crtc->pipe);
3392}
3393
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003394static void haswell_crtc_enable(struct drm_crtc *crtc)
3395{
3396 struct drm_device *dev = crtc->dev;
3397 struct drm_i915_private *dev_priv = dev->dev_private;
3398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3399 struct intel_encoder *encoder;
3400 int pipe = intel_crtc->pipe;
3401 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003402
3403 WARN_ON(!crtc->enabled);
3404
3405 if (intel_crtc->active)
3406 return;
3407
3408 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003409
3410 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3411 if (intel_crtc->config.has_pch_encoder)
3412 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3413
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003414 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003415 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003416
3417 for_each_encoder_on_crtc(dev, crtc, encoder)
3418 if (encoder->pre_enable)
3419 encoder->pre_enable(encoder);
3420
Paulo Zanoni1f544382012-10-24 11:32:00 -02003421 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003422
Jesse Barnesb074cec2013-04-25 12:55:02 -07003423 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003424
3425 /*
3426 * On ILK+ LUT must be loaded before the pipe is running but with
3427 * clocks enabled
3428 */
3429 intel_crtc_load_lut(crtc);
3430
Paulo Zanoni1f544382012-10-24 11:32:00 -02003431 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003432 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003433
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003434 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003435 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003436 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003437 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003438 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003439 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003440
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003441 hsw_enable_ips(intel_crtc);
3442
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003443 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003444 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003445
3446 mutex_lock(&dev->struct_mutex);
3447 intel_update_fbc(dev);
3448 mutex_unlock(&dev->struct_mutex);
3449
Jani Nikula8807e552013-08-30 19:40:32 +03003450 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003451 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003452 intel_opregion_notify_encoder(encoder, true);
3453 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003454
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003455 /*
3456 * There seems to be a race in PCH platform hw (at least on some
3457 * outputs) where an enabled pipe still completes any pageflip right
3458 * away (as if the pipe is off) instead of waiting for vblank. As soon
3459 * as the first vblank happend, everything works as expected. Hence just
3460 * wait for one vblank before returning to avoid strange things
3461 * happening.
3462 */
3463 intel_wait_for_vblank(dev, intel_crtc->pipe);
3464}
3465
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003466static void ironlake_pfit_disable(struct intel_crtc *crtc)
3467{
3468 struct drm_device *dev = crtc->base.dev;
3469 struct drm_i915_private *dev_priv = dev->dev_private;
3470 int pipe = crtc->pipe;
3471
3472 /* To avoid upsetting the power well on haswell only disable the pfit if
3473 * it's in use. The hw state code will make sure we get this right. */
3474 if (crtc->config.pch_pfit.size) {
3475 I915_WRITE(PF_CTL(pipe), 0);
3476 I915_WRITE(PF_WIN_POS(pipe), 0);
3477 I915_WRITE(PF_WIN_SZ(pipe), 0);
3478 }
3479}
3480
Jesse Barnes6be4a602010-09-10 10:26:01 -07003481static void ironlake_crtc_disable(struct drm_crtc *crtc)
3482{
3483 struct drm_device *dev = crtc->dev;
3484 struct drm_i915_private *dev_priv = dev->dev_private;
3485 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003486 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003487 int pipe = intel_crtc->pipe;
3488 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003489 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003490
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003491
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003492 if (!intel_crtc->active)
3493 return;
3494
Daniel Vetterea9d7582012-07-10 10:42:52 +02003495 for_each_encoder_on_crtc(dev, crtc, encoder)
3496 encoder->disable(encoder);
3497
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003498 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003499 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003500
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003501 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003502 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003503
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003504 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003505 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003506 intel_disable_plane(dev_priv, plane, pipe);
3507
Daniel Vetterd925c592013-06-05 13:34:04 +02003508 if (intel_crtc->config.has_pch_encoder)
3509 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3510
Jesse Barnesb24e7172011-01-04 15:09:30 -08003511 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003512
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003513 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003514
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003515 for_each_encoder_on_crtc(dev, crtc, encoder)
3516 if (encoder->post_disable)
3517 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003518
Daniel Vetterd925c592013-06-05 13:34:04 +02003519 if (intel_crtc->config.has_pch_encoder) {
3520 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003521
Daniel Vetterd925c592013-06-05 13:34:04 +02003522 ironlake_disable_pch_transcoder(dev_priv, pipe);
3523 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003524
Daniel Vetterd925c592013-06-05 13:34:04 +02003525 if (HAS_PCH_CPT(dev)) {
3526 /* disable TRANS_DP_CTL */
3527 reg = TRANS_DP_CTL(pipe);
3528 temp = I915_READ(reg);
3529 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3530 TRANS_DP_PORT_SEL_MASK);
3531 temp |= TRANS_DP_PORT_SEL_NONE;
3532 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003533
Daniel Vetterd925c592013-06-05 13:34:04 +02003534 /* disable DPLL_SEL */
3535 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003536 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003537 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003538 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003539
3540 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003541 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003542
3543 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003544 }
3545
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003546 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003547 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003548
3549 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003550 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003551 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003552}
3553
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003554static void haswell_crtc_disable(struct drm_crtc *crtc)
3555{
3556 struct drm_device *dev = crtc->dev;
3557 struct drm_i915_private *dev_priv = dev->dev_private;
3558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3559 struct intel_encoder *encoder;
3560 int pipe = intel_crtc->pipe;
3561 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003562 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003563
3564 if (!intel_crtc->active)
3565 return;
3566
Jani Nikula8807e552013-08-30 19:40:32 +03003567 for_each_encoder_on_crtc(dev, crtc, encoder) {
3568 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003569 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003570 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003571
3572 intel_crtc_wait_for_pending_flips(crtc);
3573 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003574
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003575 /* FBC must be disabled before disabling the plane on HSW. */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003576 if (dev_priv->fbc.plane == plane)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003577 intel_disable_fbc(dev);
3578
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003579 hsw_disable_ips(intel_crtc);
3580
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003581 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003582 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003583 intel_disable_plane(dev_priv, plane, pipe);
3584
Paulo Zanoni86642812013-04-12 17:57:57 -03003585 if (intel_crtc->config.has_pch_encoder)
3586 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003587 intel_disable_pipe(dev_priv, pipe);
3588
Paulo Zanoniad80a812012-10-24 16:06:19 -02003589 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003590
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003591 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003592
Paulo Zanoni1f544382012-10-24 11:32:00 -02003593 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003594
3595 for_each_encoder_on_crtc(dev, crtc, encoder)
3596 if (encoder->post_disable)
3597 encoder->post_disable(encoder);
3598
Daniel Vetter88adfff2013-03-28 10:42:01 +01003599 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003600 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003601 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003602 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003603 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003604
3605 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003606 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003607
3608 mutex_lock(&dev->struct_mutex);
3609 intel_update_fbc(dev);
3610 mutex_unlock(&dev->struct_mutex);
3611}
3612
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003613static void ironlake_crtc_off(struct drm_crtc *crtc)
3614{
3615 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003616 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003617}
3618
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003619static void haswell_crtc_off(struct drm_crtc *crtc)
3620{
3621 intel_ddi_put_crtc_pll(crtc);
3622}
3623
Daniel Vetter02e792f2009-09-15 22:57:34 +02003624static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3625{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003626 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003627 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003628 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003629
Chris Wilson23f09ce2010-08-12 13:53:37 +01003630 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003631 dev_priv->mm.interruptible = false;
3632 (void) intel_overlay_switch_off(intel_crtc->overlay);
3633 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003634 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003635 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003636
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003637 /* Let userspace switch the overlay on again. In most cases userspace
3638 * has to recompute where to put it anyway.
3639 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003640}
3641
Egbert Eich61bc95c2013-03-04 09:24:38 -05003642/**
3643 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3644 * cursor plane briefly if not already running after enabling the display
3645 * plane.
3646 * This workaround avoids occasional blank screens when self refresh is
3647 * enabled.
3648 */
3649static void
3650g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3651{
3652 u32 cntl = I915_READ(CURCNTR(pipe));
3653
3654 if ((cntl & CURSOR_MODE) == 0) {
3655 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3656
3657 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3658 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3659 intel_wait_for_vblank(dev_priv->dev, pipe);
3660 I915_WRITE(CURCNTR(pipe), cntl);
3661 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3662 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3663 }
3664}
3665
Jesse Barnes2dd24552013-04-25 12:55:01 -07003666static void i9xx_pfit_enable(struct intel_crtc *crtc)
3667{
3668 struct drm_device *dev = crtc->base.dev;
3669 struct drm_i915_private *dev_priv = dev->dev_private;
3670 struct intel_crtc_config *pipe_config = &crtc->config;
3671
Daniel Vetter328d8e82013-05-08 10:36:31 +02003672 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003673 return;
3674
Daniel Vetterc0b03412013-05-28 12:05:54 +02003675 /*
3676 * The panel fitter should only be adjusted whilst the pipe is disabled,
3677 * according to register description and PRM.
3678 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003679 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3680 assert_pipe_disabled(dev_priv, crtc->pipe);
3681
Jesse Barnesb074cec2013-04-25 12:55:02 -07003682 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3683 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003684
3685 /* Border color in case we don't scale up to the full screen. Black by
3686 * default, change to something else for debugging. */
3687 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003688}
3689
Jesse Barnes89b667f2013-04-18 14:51:36 -07003690static void valleyview_crtc_enable(struct drm_crtc *crtc)
3691{
3692 struct drm_device *dev = crtc->dev;
3693 struct drm_i915_private *dev_priv = dev->dev_private;
3694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3695 struct intel_encoder *encoder;
3696 int pipe = intel_crtc->pipe;
3697 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03003698 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003699
3700 WARN_ON(!crtc->enabled);
3701
3702 if (intel_crtc->active)
3703 return;
3704
3705 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003706
Jesse Barnes89b667f2013-04-18 14:51:36 -07003707 for_each_encoder_on_crtc(dev, crtc, encoder)
3708 if (encoder->pre_pll_enable)
3709 encoder->pre_pll_enable(encoder);
3710
Jani Nikula23538ef2013-08-27 15:12:22 +03003711 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
3712
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003713 if (!is_dsi)
3714 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003715
3716 for_each_encoder_on_crtc(dev, crtc, encoder)
3717 if (encoder->pre_enable)
3718 encoder->pre_enable(encoder);
3719
Jesse Barnes2dd24552013-04-25 12:55:01 -07003720 i9xx_pfit_enable(intel_crtc);
3721
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003722 intel_crtc_load_lut(crtc);
3723
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003724 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003725 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003726 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003727 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003728 intel_crtc_update_cursor(crtc, true);
3729
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003730 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03003731
3732 for_each_encoder_on_crtc(dev, crtc, encoder)
3733 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003734}
3735
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003736static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003737{
3738 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003739 struct drm_i915_private *dev_priv = dev->dev_private;
3740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003741 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003742 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003743 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003744
Daniel Vetter08a48462012-07-02 11:43:47 +02003745 WARN_ON(!crtc->enabled);
3746
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003747 if (intel_crtc->active)
3748 return;
3749
3750 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003751
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02003752 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003753 if (encoder->pre_enable)
3754 encoder->pre_enable(encoder);
3755
Daniel Vetterf6736a12013-06-05 13:34:30 +02003756 i9xx_enable_pll(intel_crtc);
3757
Jesse Barnes2dd24552013-04-25 12:55:01 -07003758 i9xx_pfit_enable(intel_crtc);
3759
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003760 intel_crtc_load_lut(crtc);
3761
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003762 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003763 intel_enable_pipe(dev_priv, pipe, false, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003764 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003765 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003766 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003767 if (IS_G4X(dev))
3768 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003769 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003770
3771 /* Give the overlay scaler a chance to enable if it's on this pipe */
3772 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003773
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003774 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003775
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003776 for_each_encoder_on_crtc(dev, crtc, encoder)
3777 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003778}
3779
Daniel Vetter87476d62013-04-11 16:29:06 +02003780static void i9xx_pfit_disable(struct intel_crtc *crtc)
3781{
3782 struct drm_device *dev = crtc->base.dev;
3783 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003784
3785 if (!crtc->config.gmch_pfit.control)
3786 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003787
3788 assert_pipe_disabled(dev_priv, crtc->pipe);
3789
Daniel Vetter328d8e82013-05-08 10:36:31 +02003790 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3791 I915_READ(PFIT_CONTROL));
3792 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003793}
3794
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003795static void i9xx_crtc_disable(struct drm_crtc *crtc)
3796{
3797 struct drm_device *dev = crtc->dev;
3798 struct drm_i915_private *dev_priv = dev->dev_private;
3799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003800 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003801 int pipe = intel_crtc->pipe;
3802 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003803
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003804 if (!intel_crtc->active)
3805 return;
3806
Daniel Vetterea9d7582012-07-10 10:42:52 +02003807 for_each_encoder_on_crtc(dev, crtc, encoder)
3808 encoder->disable(encoder);
3809
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003810 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003811 intel_crtc_wait_for_pending_flips(crtc);
3812 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003813
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003814 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003815 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003816
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003817 intel_crtc_dpms_overlay(intel_crtc, false);
3818 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003819 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003820 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003821
Jesse Barnesb24e7172011-01-04 15:09:30 -08003822 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003823
Daniel Vetter87476d62013-04-11 16:29:06 +02003824 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003825
Jesse Barnes89b667f2013-04-18 14:51:36 -07003826 for_each_encoder_on_crtc(dev, crtc, encoder)
3827 if (encoder->post_disable)
3828 encoder->post_disable(encoder);
3829
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003830 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3831 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003832
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003833 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003834 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003835
3836 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003837}
3838
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003839static void i9xx_crtc_off(struct drm_crtc *crtc)
3840{
3841}
3842
Daniel Vetter976f8a22012-07-08 22:34:21 +02003843static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3844 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003845{
3846 struct drm_device *dev = crtc->dev;
3847 struct drm_i915_master_private *master_priv;
3848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3849 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003850
3851 if (!dev->primary->master)
3852 return;
3853
3854 master_priv = dev->primary->master->driver_priv;
3855 if (!master_priv->sarea_priv)
3856 return;
3857
Jesse Barnes79e53942008-11-07 14:24:08 -08003858 switch (pipe) {
3859 case 0:
3860 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3861 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3862 break;
3863 case 1:
3864 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3865 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3866 break;
3867 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003868 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003869 break;
3870 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003871}
3872
Daniel Vetter976f8a22012-07-08 22:34:21 +02003873/**
3874 * Sets the power management mode of the pipe and plane.
3875 */
3876void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003877{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003878 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003879 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003880 struct intel_encoder *intel_encoder;
3881 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003882
Daniel Vetter976f8a22012-07-08 22:34:21 +02003883 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3884 enable |= intel_encoder->connectors_active;
3885
3886 if (enable)
3887 dev_priv->display.crtc_enable(crtc);
3888 else
3889 dev_priv->display.crtc_disable(crtc);
3890
3891 intel_crtc_update_sarea(crtc, enable);
3892}
3893
Daniel Vetter976f8a22012-07-08 22:34:21 +02003894static void intel_crtc_disable(struct drm_crtc *crtc)
3895{
3896 struct drm_device *dev = crtc->dev;
3897 struct drm_connector *connector;
3898 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003900
3901 /* crtc should still be enabled when we disable it. */
3902 WARN_ON(!crtc->enabled);
3903
3904 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003905 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003906 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003907 dev_priv->display.off(crtc);
3908
Chris Wilson931872f2012-01-16 23:01:13 +00003909 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03003910 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00003911 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003912
3913 if (crtc->fb) {
3914 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003915 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003916 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003917 crtc->fb = NULL;
3918 }
3919
3920 /* Update computed state. */
3921 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3922 if (!connector->encoder || !connector->encoder->crtc)
3923 continue;
3924
3925 if (connector->encoder->crtc != crtc)
3926 continue;
3927
3928 connector->dpms = DRM_MODE_DPMS_OFF;
3929 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003930 }
3931}
3932
Chris Wilsonea5b2132010-08-04 13:50:23 +01003933void intel_encoder_destroy(struct drm_encoder *encoder)
3934{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003935 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003936
Chris Wilsonea5b2132010-08-04 13:50:23 +01003937 drm_encoder_cleanup(encoder);
3938 kfree(intel_encoder);
3939}
3940
Damien Lespiau92373292013-08-08 22:28:57 +01003941/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003942 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3943 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01003944static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003945{
3946 if (mode == DRM_MODE_DPMS_ON) {
3947 encoder->connectors_active = true;
3948
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003949 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003950 } else {
3951 encoder->connectors_active = false;
3952
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003953 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003954 }
3955}
3956
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003957/* Cross check the actual hw state with our own modeset state tracking (and it's
3958 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003959static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003960{
3961 if (connector->get_hw_state(connector)) {
3962 struct intel_encoder *encoder = connector->encoder;
3963 struct drm_crtc *crtc;
3964 bool encoder_enabled;
3965 enum pipe pipe;
3966
3967 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3968 connector->base.base.id,
3969 drm_get_connector_name(&connector->base));
3970
3971 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3972 "wrong connector dpms state\n");
3973 WARN(connector->base.encoder != &encoder->base,
3974 "active connector not linked to encoder\n");
3975 WARN(!encoder->connectors_active,
3976 "encoder->connectors_active not set\n");
3977
3978 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3979 WARN(!encoder_enabled, "encoder not enabled\n");
3980 if (WARN_ON(!encoder->base.crtc))
3981 return;
3982
3983 crtc = encoder->base.crtc;
3984
3985 WARN(!crtc->enabled, "crtc not enabled\n");
3986 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3987 WARN(pipe != to_intel_crtc(crtc)->pipe,
3988 "encoder active on the wrong pipe\n");
3989 }
3990}
3991
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003992/* Even simpler default implementation, if there's really no special case to
3993 * consider. */
3994void intel_connector_dpms(struct drm_connector *connector, int mode)
3995{
3996 struct intel_encoder *encoder = intel_attached_encoder(connector);
3997
3998 /* All the simple cases only support two dpms states. */
3999 if (mode != DRM_MODE_DPMS_ON)
4000 mode = DRM_MODE_DPMS_OFF;
4001
4002 if (mode == connector->dpms)
4003 return;
4004
4005 connector->dpms = mode;
4006
4007 /* Only need to change hw state when actually enabled */
4008 if (encoder->base.crtc)
4009 intel_encoder_dpms(encoder, mode);
4010 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02004011 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004012
Daniel Vetterb9805142012-08-31 17:37:33 +02004013 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004014}
4015
Daniel Vetterf0947c32012-07-02 13:10:34 +02004016/* Simple connector->get_hw_state implementation for encoders that support only
4017 * one connector and no cloning and hence the encoder state determines the state
4018 * of the connector. */
4019bool intel_connector_get_hw_state(struct intel_connector *connector)
4020{
Daniel Vetter24929352012-07-02 20:28:59 +02004021 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004022 struct intel_encoder *encoder = connector->encoder;
4023
4024 return encoder->get_hw_state(encoder, &pipe);
4025}
4026
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004027static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4028 struct intel_crtc_config *pipe_config)
4029{
4030 struct drm_i915_private *dev_priv = dev->dev_private;
4031 struct intel_crtc *pipe_B_crtc =
4032 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4033
4034 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4035 pipe_name(pipe), pipe_config->fdi_lanes);
4036 if (pipe_config->fdi_lanes > 4) {
4037 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4038 pipe_name(pipe), pipe_config->fdi_lanes);
4039 return false;
4040 }
4041
4042 if (IS_HASWELL(dev)) {
4043 if (pipe_config->fdi_lanes > 2) {
4044 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4045 pipe_config->fdi_lanes);
4046 return false;
4047 } else {
4048 return true;
4049 }
4050 }
4051
4052 if (INTEL_INFO(dev)->num_pipes == 2)
4053 return true;
4054
4055 /* Ivybridge 3 pipe is really complicated */
4056 switch (pipe) {
4057 case PIPE_A:
4058 return true;
4059 case PIPE_B:
4060 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4061 pipe_config->fdi_lanes > 2) {
4062 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4063 pipe_name(pipe), pipe_config->fdi_lanes);
4064 return false;
4065 }
4066 return true;
4067 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004068 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004069 pipe_B_crtc->config.fdi_lanes <= 2) {
4070 if (pipe_config->fdi_lanes > 2) {
4071 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4072 pipe_name(pipe), pipe_config->fdi_lanes);
4073 return false;
4074 }
4075 } else {
4076 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4077 return false;
4078 }
4079 return true;
4080 default:
4081 BUG();
4082 }
4083}
4084
Daniel Vettere29c22c2013-02-21 00:00:16 +01004085#define RETRY 1
4086static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4087 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004088{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004089 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004090 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004091 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004092 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004093
Daniel Vettere29c22c2013-02-21 00:00:16 +01004094retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004095 /* FDI is a binary signal running at ~2.7GHz, encoding
4096 * each output octet as 10 bits. The actual frequency
4097 * is stored as a divider into a 100MHz clock, and the
4098 * mode pixel clock is stored in units of 1KHz.
4099 * Hence the bw of each lane in terms of the mode signal
4100 * is:
4101 */
4102 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4103
Daniel Vetterff9a6752013-06-01 17:16:21 +02004104 fdi_dotclock = adjusted_mode->clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004105
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004106 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004107 pipe_config->pipe_bpp);
4108
4109 pipe_config->fdi_lanes = lane;
4110
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004111 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004112 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004113
Daniel Vettere29c22c2013-02-21 00:00:16 +01004114 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4115 intel_crtc->pipe, pipe_config);
4116 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4117 pipe_config->pipe_bpp -= 2*3;
4118 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4119 pipe_config->pipe_bpp);
4120 needs_recompute = true;
4121 pipe_config->bw_constrained = true;
4122
4123 goto retry;
4124 }
4125
4126 if (needs_recompute)
4127 return RETRY;
4128
4129 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004130}
4131
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004132static void hsw_compute_ips_config(struct intel_crtc *crtc,
4133 struct intel_crtc_config *pipe_config)
4134{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004135 pipe_config->ips_enabled = i915_enable_ips &&
4136 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004137 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004138}
4139
Daniel Vettera43f6e02013-06-07 23:10:32 +02004140static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004141 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004142{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004143 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004144 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004145
Damien Lespiau8693a822013-05-03 18:48:11 +01004146 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4147 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004148 */
4149 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4150 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004151 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004152
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004153 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004154 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004155 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004156 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4157 * for lvds. */
4158 pipe_config->pipe_bpp = 8*3;
4159 }
4160
Damien Lespiauf5adf942013-06-24 18:29:34 +01004161 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004162 hsw_compute_ips_config(crtc, pipe_config);
4163
4164 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4165 * clock survives for now. */
4166 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4167 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004168
Daniel Vetter877d48d2013-04-19 11:24:43 +02004169 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004170 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004171
Daniel Vettere29c22c2013-02-21 00:00:16 +01004172 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004173}
4174
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004175static int valleyview_get_display_clock_speed(struct drm_device *dev)
4176{
4177 return 400000; /* FIXME */
4178}
4179
Jesse Barnese70236a2009-09-21 10:42:27 -07004180static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004181{
Jesse Barnese70236a2009-09-21 10:42:27 -07004182 return 400000;
4183}
Jesse Barnes79e53942008-11-07 14:24:08 -08004184
Jesse Barnese70236a2009-09-21 10:42:27 -07004185static int i915_get_display_clock_speed(struct drm_device *dev)
4186{
4187 return 333000;
4188}
Jesse Barnes79e53942008-11-07 14:24:08 -08004189
Jesse Barnese70236a2009-09-21 10:42:27 -07004190static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4191{
4192 return 200000;
4193}
Jesse Barnes79e53942008-11-07 14:24:08 -08004194
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004195static int pnv_get_display_clock_speed(struct drm_device *dev)
4196{
4197 u16 gcfgc = 0;
4198
4199 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4200
4201 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4202 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4203 return 267000;
4204 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4205 return 333000;
4206 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4207 return 444000;
4208 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4209 return 200000;
4210 default:
4211 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4212 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4213 return 133000;
4214 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4215 return 167000;
4216 }
4217}
4218
Jesse Barnese70236a2009-09-21 10:42:27 -07004219static int i915gm_get_display_clock_speed(struct drm_device *dev)
4220{
4221 u16 gcfgc = 0;
4222
4223 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4224
4225 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004226 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004227 else {
4228 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4229 case GC_DISPLAY_CLOCK_333_MHZ:
4230 return 333000;
4231 default:
4232 case GC_DISPLAY_CLOCK_190_200_MHZ:
4233 return 190000;
4234 }
4235 }
4236}
Jesse Barnes79e53942008-11-07 14:24:08 -08004237
Jesse Barnese70236a2009-09-21 10:42:27 -07004238static int i865_get_display_clock_speed(struct drm_device *dev)
4239{
4240 return 266000;
4241}
4242
4243static int i855_get_display_clock_speed(struct drm_device *dev)
4244{
4245 u16 hpllcc = 0;
4246 /* Assume that the hardware is in the high speed state. This
4247 * should be the default.
4248 */
4249 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4250 case GC_CLOCK_133_200:
4251 case GC_CLOCK_100_200:
4252 return 200000;
4253 case GC_CLOCK_166_250:
4254 return 250000;
4255 case GC_CLOCK_100_133:
4256 return 133000;
4257 }
4258
4259 /* Shouldn't happen */
4260 return 0;
4261}
4262
4263static int i830_get_display_clock_speed(struct drm_device *dev)
4264{
4265 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004266}
4267
Zhenyu Wang2c072452009-06-05 15:38:42 +08004268static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004269intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004270{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004271 while (*num > DATA_LINK_M_N_MASK ||
4272 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004273 *num >>= 1;
4274 *den >>= 1;
4275 }
4276}
4277
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004278static void compute_m_n(unsigned int m, unsigned int n,
4279 uint32_t *ret_m, uint32_t *ret_n)
4280{
4281 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4282 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4283 intel_reduce_m_n_ratio(ret_m, ret_n);
4284}
4285
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004286void
4287intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4288 int pixel_clock, int link_clock,
4289 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004290{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004291 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004292
4293 compute_m_n(bits_per_pixel * pixel_clock,
4294 link_clock * nlanes * 8,
4295 &m_n->gmch_m, &m_n->gmch_n);
4296
4297 compute_m_n(pixel_clock, link_clock,
4298 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004299}
4300
Chris Wilsona7615032011-01-12 17:04:08 +00004301static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4302{
Keith Packard72bbe582011-09-26 16:09:45 -07004303 if (i915_panel_use_ssc >= 0)
4304 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004305 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004306 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004307}
4308
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004309static int vlv_get_refclk(struct drm_crtc *crtc)
4310{
4311 struct drm_device *dev = crtc->dev;
4312 struct drm_i915_private *dev_priv = dev->dev_private;
4313 int refclk = 27000; /* for DP & HDMI */
4314
4315 return 100000; /* only one validated so far */
4316
4317 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4318 refclk = 96000;
4319 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4320 if (intel_panel_use_ssc(dev_priv))
4321 refclk = 100000;
4322 else
4323 refclk = 96000;
4324 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4325 refclk = 100000;
4326 }
4327
4328 return refclk;
4329}
4330
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004331static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4332{
4333 struct drm_device *dev = crtc->dev;
4334 struct drm_i915_private *dev_priv = dev->dev_private;
4335 int refclk;
4336
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004337 if (IS_VALLEYVIEW(dev)) {
4338 refclk = vlv_get_refclk(crtc);
4339 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004340 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004341 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004342 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4343 refclk / 1000);
4344 } else if (!IS_GEN2(dev)) {
4345 refclk = 96000;
4346 } else {
4347 refclk = 48000;
4348 }
4349
4350 return refclk;
4351}
4352
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004353static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004354{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004355 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004356}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004357
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004358static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4359{
4360 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004361}
4362
Daniel Vetterf47709a2013-03-28 10:42:02 +01004363static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004364 intel_clock_t *reduced_clock)
4365{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004366 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004367 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004368 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004369 u32 fp, fp2 = 0;
4370
4371 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004372 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004373 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004374 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004375 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004376 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004377 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004378 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004379 }
4380
4381 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004382 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004383
Daniel Vetterf47709a2013-03-28 10:42:02 +01004384 crtc->lowfreq_avail = false;
4385 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004386 reduced_clock && i915_powersave) {
4387 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004388 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004389 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004390 } else {
4391 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004392 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004393 }
4394}
4395
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004396static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4397 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004398{
4399 u32 reg_val;
4400
4401 /*
4402 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4403 * and set it to a reasonable value instead.
4404 */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004405 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004406 reg_val &= 0xffffff00;
4407 reg_val |= 0x00000030;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004408 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004409
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004410 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004411 reg_val &= 0x8cffffff;
4412 reg_val = 0x8c000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004413 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004414
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004415 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004416 reg_val &= 0xffffff00;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004417 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004418
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004419 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004420 reg_val &= 0x00ffffff;
4421 reg_val |= 0xb0000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004422 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004423}
4424
Daniel Vetterb5518422013-05-03 11:49:48 +02004425static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4426 struct intel_link_m_n *m_n)
4427{
4428 struct drm_device *dev = crtc->base.dev;
4429 struct drm_i915_private *dev_priv = dev->dev_private;
4430 int pipe = crtc->pipe;
4431
Daniel Vettere3b95f12013-05-03 11:49:49 +02004432 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4433 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4434 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4435 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004436}
4437
4438static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4439 struct intel_link_m_n *m_n)
4440{
4441 struct drm_device *dev = crtc->base.dev;
4442 struct drm_i915_private *dev_priv = dev->dev_private;
4443 int pipe = crtc->pipe;
4444 enum transcoder transcoder = crtc->config.cpu_transcoder;
4445
4446 if (INTEL_INFO(dev)->gen >= 5) {
4447 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4448 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4449 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4450 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4451 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004452 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4453 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4454 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4455 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004456 }
4457}
4458
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004459static void intel_dp_set_m_n(struct intel_crtc *crtc)
4460{
4461 if (crtc->config.has_pch_encoder)
4462 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4463 else
4464 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4465}
4466
Daniel Vetterf47709a2013-03-28 10:42:02 +01004467static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004468{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004469 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004470 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004471 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004472 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004473 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004474 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004475
Daniel Vetter09153002012-12-12 14:06:44 +01004476 mutex_lock(&dev_priv->dpio_lock);
4477
Daniel Vetterf47709a2013-03-28 10:42:02 +01004478 bestn = crtc->config.dpll.n;
4479 bestm1 = crtc->config.dpll.m1;
4480 bestm2 = crtc->config.dpll.m2;
4481 bestp1 = crtc->config.dpll.p1;
4482 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004483
Jesse Barnes89b667f2013-04-18 14:51:36 -07004484 /* See eDP HDMI DPIO driver vbios notes doc */
4485
4486 /* PLL B needs special handling */
4487 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004488 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004489
4490 /* Set up Tx target for periodic Rcomp update */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004491 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004492
4493 /* Disable target IRef on PLL */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004494 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004495 reg_val &= 0x00ffffff;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004496 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004497
4498 /* Disable fast lock */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004499 vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004500
4501 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004502 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4503 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4504 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004505 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004506
4507 /*
4508 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4509 * but we don't support that).
4510 * Note: don't use the DAC post divider as it seems unstable.
4511 */
4512 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004513 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004514
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004515 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004516 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004517
Jesse Barnes89b667f2013-04-18 14:51:36 -07004518 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004519 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004520 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004521 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004522 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004523 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004524 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004525 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004526 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004527
Jesse Barnes89b667f2013-04-18 14:51:36 -07004528 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4529 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4530 /* Use SSC source */
4531 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004532 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004533 0x0df40000);
4534 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004535 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004536 0x0df70000);
4537 } else { /* HDMI or VGA */
4538 /* Use bend source */
4539 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004540 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004541 0x0df70000);
4542 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004543 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004544 0x0df40000);
4545 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004546
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004547 coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004548 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4549 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4550 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4551 coreclk |= 0x01000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004552 vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004553
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004554 vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004555
Jesse Barnes89b667f2013-04-18 14:51:36 -07004556 /* Enable DPIO clock input */
4557 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4558 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4559 if (pipe)
4560 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004561
4562 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004563 crtc->config.dpll_hw_state.dpll = dpll;
4564
Daniel Vetteref1b4602013-06-01 17:17:04 +02004565 dpll_md = (crtc->config.pixel_multiplier - 1)
4566 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004567 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4568
Daniel Vetterf47709a2013-03-28 10:42:02 +01004569 if (crtc->config.has_dp_encoder)
4570 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304571
Daniel Vetter09153002012-12-12 14:06:44 +01004572 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004573}
4574
Daniel Vetterf47709a2013-03-28 10:42:02 +01004575static void i9xx_update_pll(struct intel_crtc *crtc,
4576 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004577 int num_connectors)
4578{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004579 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004580 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004581 u32 dpll;
4582 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004583 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004584
Daniel Vetterf47709a2013-03-28 10:42:02 +01004585 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304586
Daniel Vetterf47709a2013-03-28 10:42:02 +01004587 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4588 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004589
4590 dpll = DPLL_VGA_MODE_DIS;
4591
Daniel Vetterf47709a2013-03-28 10:42:02 +01004592 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004593 dpll |= DPLLB_MODE_LVDS;
4594 else
4595 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004596
Daniel Vetteref1b4602013-06-01 17:17:04 +02004597 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004598 dpll |= (crtc->config.pixel_multiplier - 1)
4599 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004600 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004601
4602 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02004603 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004604
Daniel Vetterf47709a2013-03-28 10:42:02 +01004605 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02004606 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004607
4608 /* compute bitmask from p1 value */
4609 if (IS_PINEVIEW(dev))
4610 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4611 else {
4612 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4613 if (IS_G4X(dev) && reduced_clock)
4614 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4615 }
4616 switch (clock->p2) {
4617 case 5:
4618 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4619 break;
4620 case 7:
4621 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4622 break;
4623 case 10:
4624 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4625 break;
4626 case 14:
4627 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4628 break;
4629 }
4630 if (INTEL_INFO(dev)->gen >= 4)
4631 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4632
Daniel Vetter09ede542013-04-30 14:01:45 +02004633 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004634 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004635 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004636 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4637 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4638 else
4639 dpll |= PLL_REF_INPUT_DREFCLK;
4640
4641 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004642 crtc->config.dpll_hw_state.dpll = dpll;
4643
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004644 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004645 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4646 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004647 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004648 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004649
4650 if (crtc->config.has_dp_encoder)
4651 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004652}
4653
Daniel Vetterf47709a2013-03-28 10:42:02 +01004654static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004655 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004656 int num_connectors)
4657{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004658 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004659 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004660 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004661 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004662
Daniel Vetterf47709a2013-03-28 10:42:02 +01004663 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304664
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004665 dpll = DPLL_VGA_MODE_DIS;
4666
Daniel Vetterf47709a2013-03-28 10:42:02 +01004667 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004668 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4669 } else {
4670 if (clock->p1 == 2)
4671 dpll |= PLL_P1_DIVIDE_BY_TWO;
4672 else
4673 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4674 if (clock->p2 == 4)
4675 dpll |= PLL_P2_DIVIDE_BY_4;
4676 }
4677
Daniel Vetter4a33e482013-07-06 12:52:05 +02004678 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
4679 dpll |= DPLL_DVO_2X_MODE;
4680
Daniel Vetterf47709a2013-03-28 10:42:02 +01004681 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004682 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4683 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4684 else
4685 dpll |= PLL_REF_INPUT_DREFCLK;
4686
4687 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004688 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004689}
4690
Daniel Vetter8a654f32013-06-01 17:16:22 +02004691static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004692{
4693 struct drm_device *dev = intel_crtc->base.dev;
4694 struct drm_i915_private *dev_priv = dev->dev_private;
4695 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004696 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004697 struct drm_display_mode *adjusted_mode =
4698 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004699 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4700
4701 /* We need to be careful not to changed the adjusted mode, for otherwise
4702 * the hw state checker will get angry at the mismatch. */
4703 crtc_vtotal = adjusted_mode->crtc_vtotal;
4704 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004705
4706 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4707 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004708 crtc_vtotal -= 1;
4709 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004710 vsyncshift = adjusted_mode->crtc_hsync_start
4711 - adjusted_mode->crtc_htotal / 2;
4712 } else {
4713 vsyncshift = 0;
4714 }
4715
4716 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004717 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004718
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004719 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004720 (adjusted_mode->crtc_hdisplay - 1) |
4721 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004722 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004723 (adjusted_mode->crtc_hblank_start - 1) |
4724 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004725 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004726 (adjusted_mode->crtc_hsync_start - 1) |
4727 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4728
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004729 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004730 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004731 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004732 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004733 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004734 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004735 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004736 (adjusted_mode->crtc_vsync_start - 1) |
4737 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4738
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004739 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4740 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4741 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4742 * bits. */
4743 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4744 (pipe == PIPE_B || pipe == PIPE_C))
4745 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4746
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004747 /* pipesrc controls the size that is scaled from, which should
4748 * always be the user's requested size.
4749 */
4750 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004751 ((intel_crtc->config.pipe_src_w - 1) << 16) |
4752 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004753}
4754
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004755static void intel_get_pipe_timings(struct intel_crtc *crtc,
4756 struct intel_crtc_config *pipe_config)
4757{
4758 struct drm_device *dev = crtc->base.dev;
4759 struct drm_i915_private *dev_priv = dev->dev_private;
4760 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4761 uint32_t tmp;
4762
4763 tmp = I915_READ(HTOTAL(cpu_transcoder));
4764 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4765 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4766 tmp = I915_READ(HBLANK(cpu_transcoder));
4767 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4768 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4769 tmp = I915_READ(HSYNC(cpu_transcoder));
4770 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4771 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4772
4773 tmp = I915_READ(VTOTAL(cpu_transcoder));
4774 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4775 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4776 tmp = I915_READ(VBLANK(cpu_transcoder));
4777 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4778 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4779 tmp = I915_READ(VSYNC(cpu_transcoder));
4780 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4781 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4782
4783 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4784 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4785 pipe_config->adjusted_mode.crtc_vtotal += 1;
4786 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4787 }
4788
4789 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004790 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
4791 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
4792
4793 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
4794 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004795}
4796
Jesse Barnesbabea612013-06-26 18:57:38 +03004797static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
4798 struct intel_crtc_config *pipe_config)
4799{
4800 struct drm_crtc *crtc = &intel_crtc->base;
4801
4802 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
4803 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
4804 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
4805 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
4806
4807 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
4808 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
4809 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
4810 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
4811
4812 crtc->mode.flags = pipe_config->adjusted_mode.flags;
4813
4814 crtc->mode.clock = pipe_config->adjusted_mode.clock;
4815 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
4816}
4817
Daniel Vetter84b046f2013-02-19 18:48:54 +01004818static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4819{
4820 struct drm_device *dev = intel_crtc->base.dev;
4821 struct drm_i915_private *dev_priv = dev->dev_private;
4822 uint32_t pipeconf;
4823
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004824 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004825
4826 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4827 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4828 * core speed.
4829 *
4830 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4831 * pipe == 0 check?
4832 */
Ville Syrjäläa2b076b2013-09-04 18:25:18 +03004833 if (intel_crtc->config.adjusted_mode.clock >
Daniel Vetter84b046f2013-02-19 18:48:54 +01004834 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4835 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004836 }
4837
Daniel Vetterff9ce462013-04-24 14:57:17 +02004838 /* only g4x and later have fancy bpc/dither controls */
4839 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02004840 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4841 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4842 pipeconf |= PIPECONF_DITHER_EN |
4843 PIPECONF_DITHER_TYPE_SP;
4844
4845 switch (intel_crtc->config.pipe_bpp) {
4846 case 18:
4847 pipeconf |= PIPECONF_6BPC;
4848 break;
4849 case 24:
4850 pipeconf |= PIPECONF_8BPC;
4851 break;
4852 case 30:
4853 pipeconf |= PIPECONF_10BPC;
4854 break;
4855 default:
4856 /* Case prevented by intel_choose_pipe_bpp_dither. */
4857 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004858 }
4859 }
4860
4861 if (HAS_PIPE_CXSR(dev)) {
4862 if (intel_crtc->lowfreq_avail) {
4863 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4864 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4865 } else {
4866 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01004867 }
4868 }
4869
Daniel Vetter84b046f2013-02-19 18:48:54 +01004870 if (!IS_GEN2(dev) &&
4871 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4872 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4873 else
4874 pipeconf |= PIPECONF_PROGRESSIVE;
4875
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004876 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
4877 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004878
Daniel Vetter84b046f2013-02-19 18:48:54 +01004879 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4880 POSTING_READ(PIPECONF(intel_crtc->pipe));
4881}
4882
Eric Anholtf564048e2011-03-30 13:01:02 -07004883static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004884 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004885 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004886{
4887 struct drm_device *dev = crtc->dev;
4888 struct drm_i915_private *dev_priv = dev->dev_private;
4889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4890 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004891 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004892 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004893 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004894 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02004895 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004896 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004897 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004898 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004899 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004900
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004901 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004902 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004903 case INTEL_OUTPUT_LVDS:
4904 is_lvds = true;
4905 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004906 case INTEL_OUTPUT_DSI:
4907 is_dsi = true;
4908 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004909 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004910
Eric Anholtc751ce42010-03-25 11:48:48 -07004911 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004912 }
4913
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004914 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004915
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08004916 if (!is_dsi && !intel_crtc->config.clock_set) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004917 /*
4918 * Returns a set of divisors for the desired target clock with
4919 * the given refclk, or FALSE. The returned values represent
4920 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
4921 * 2) / p1 / p2.
4922 */
4923 limit = intel_limit(crtc, refclk);
4924 ok = dev_priv->display.find_dpll(limit, crtc,
4925 intel_crtc->config.port_clock,
4926 refclk, NULL, &clock);
4927 if (!ok && !intel_crtc->config.clock_set) {
4928 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4929 return -EINVAL;
4930 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004931 }
4932
4933 /* Ensure that the cursor is valid for the new mode before changing... */
4934 intel_crtc_update_cursor(crtc, true);
4935
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004936 if (!is_dsi && is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004937 /*
4938 * Ensure we match the reduced clock's P to the target clock.
4939 * If the clocks don't match, we can't switch the display clock
4940 * by using the FP0/FP1. In such case we will disable the LVDS
4941 * downclock feature.
4942 */
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08004943 limit = intel_limit(crtc, refclk);
Daniel Vetteree9300b2013-06-03 22:40:22 +02004944 has_reduced_clock =
4945 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004946 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004947 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004948 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004949 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004950 /* Compat-code for transition, will disappear. */
4951 if (!intel_crtc->config.clock_set) {
4952 intel_crtc->config.dpll.n = clock.n;
4953 intel_crtc->config.dpll.m1 = clock.m1;
4954 intel_crtc->config.dpll.m2 = clock.m2;
4955 intel_crtc->config.dpll.p1 = clock.p1;
4956 intel_crtc->config.dpll.p2 = clock.p2;
4957 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004958
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004959 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02004960 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304961 has_reduced_clock ? &reduced_clock : NULL,
4962 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004963 } else if (IS_VALLEYVIEW(dev)) {
4964 if (!is_dsi)
4965 vlv_update_pll(intel_crtc);
4966 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01004967 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004968 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004969 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004970 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004971
Eric Anholtf564048e2011-03-30 13:01:02 -07004972 /* Set up the display plane register */
4973 dspcntr = DISPPLANE_GAMMA_ENABLE;
4974
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004975 if (!IS_VALLEYVIEW(dev)) {
4976 if (pipe == 0)
4977 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4978 else
4979 dspcntr |= DISPPLANE_SEL_PIPE_B;
4980 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004981
Daniel Vetter8a654f32013-06-01 17:16:22 +02004982 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004983
4984 /* pipesrc and dspsize control the size that is scaled from,
4985 * which should always be the user's requested size.
4986 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004987 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004988 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4989 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07004990 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004991
Daniel Vetter84b046f2013-02-19 18:48:54 +01004992 i9xx_set_pipeconf(intel_crtc);
4993
Eric Anholtf564048e2011-03-30 13:01:02 -07004994 I915_WRITE(DSPCNTR(plane), dspcntr);
4995 POSTING_READ(DSPCNTR(plane));
4996
Daniel Vetter94352cf2012-07-05 22:51:56 +02004997 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004998
Eric Anholtf564048e2011-03-30 13:01:02 -07004999 return ret;
5000}
5001
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005002static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5003 struct intel_crtc_config *pipe_config)
5004{
5005 struct drm_device *dev = crtc->base.dev;
5006 struct drm_i915_private *dev_priv = dev->dev_private;
5007 uint32_t tmp;
5008
5009 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005010 if (!(tmp & PFIT_ENABLE))
5011 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005012
Daniel Vetter06922822013-07-11 13:35:40 +02005013 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005014 if (INTEL_INFO(dev)->gen < 4) {
5015 if (crtc->pipe != PIPE_B)
5016 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005017 } else {
5018 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5019 return;
5020 }
5021
Daniel Vetter06922822013-07-11 13:35:40 +02005022 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005023 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5024 if (INTEL_INFO(dev)->gen < 5)
5025 pipe_config->gmch_pfit.lvds_border_bits =
5026 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5027}
5028
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005029static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5030 struct intel_crtc_config *pipe_config)
5031{
5032 struct drm_device *dev = crtc->base.dev;
5033 struct drm_i915_private *dev_priv = dev->dev_private;
5034 uint32_t tmp;
5035
Daniel Vettere143a212013-07-04 12:01:15 +02005036 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005037 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005038
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005039 tmp = I915_READ(PIPECONF(crtc->pipe));
5040 if (!(tmp & PIPECONF_ENABLE))
5041 return false;
5042
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005043 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5044 switch (tmp & PIPECONF_BPC_MASK) {
5045 case PIPECONF_6BPC:
5046 pipe_config->pipe_bpp = 18;
5047 break;
5048 case PIPECONF_8BPC:
5049 pipe_config->pipe_bpp = 24;
5050 break;
5051 case PIPECONF_10BPC:
5052 pipe_config->pipe_bpp = 30;
5053 break;
5054 default:
5055 break;
5056 }
5057 }
5058
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005059 intel_get_pipe_timings(crtc, pipe_config);
5060
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005061 i9xx_get_pfit_config(crtc, pipe_config);
5062
Daniel Vetter6c49f242013-06-06 12:45:25 +02005063 if (INTEL_INFO(dev)->gen >= 4) {
5064 tmp = I915_READ(DPLL_MD(crtc->pipe));
5065 pipe_config->pixel_multiplier =
5066 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5067 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005068 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005069 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5070 tmp = I915_READ(DPLL(crtc->pipe));
5071 pipe_config->pixel_multiplier =
5072 ((tmp & SDVO_MULTIPLIER_MASK)
5073 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5074 } else {
5075 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5076 * port and will be fixed up in the encoder->get_config
5077 * function. */
5078 pipe_config->pixel_multiplier = 1;
5079 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005080 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5081 if (!IS_VALLEYVIEW(dev)) {
5082 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5083 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005084 } else {
5085 /* Mask out read-only status bits. */
5086 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5087 DPLL_PORTC_READY_MASK |
5088 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005089 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005090
Ville Syrjälä18442d02013-09-13 16:00:08 +03005091 i9xx_crtc_clock_get(crtc, pipe_config);
5092
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005093 return true;
5094}
5095
Paulo Zanonidde86e22012-12-01 12:04:25 -02005096static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005097{
5098 struct drm_i915_private *dev_priv = dev->dev_private;
5099 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005100 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005101 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005102 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005103 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005104 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005105 bool has_ck505 = false;
5106 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005107
5108 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005109 list_for_each_entry(encoder, &mode_config->encoder_list,
5110 base.head) {
5111 switch (encoder->type) {
5112 case INTEL_OUTPUT_LVDS:
5113 has_panel = true;
5114 has_lvds = true;
5115 break;
5116 case INTEL_OUTPUT_EDP:
5117 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005118 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005119 has_cpu_edp = true;
5120 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005121 }
5122 }
5123
Keith Packard99eb6a02011-09-26 14:29:12 -07005124 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005125 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005126 can_ssc = has_ck505;
5127 } else {
5128 has_ck505 = false;
5129 can_ssc = true;
5130 }
5131
Imre Deak2de69052013-05-08 13:14:04 +03005132 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5133 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005134
5135 /* Ironlake: try to setup display ref clock before DPLL
5136 * enabling. This is only under driver's control after
5137 * PCH B stepping, previous chipset stepping should be
5138 * ignoring this setting.
5139 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005140 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005141
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005142 /* As we must carefully and slowly disable/enable each source in turn,
5143 * compute the final state we want first and check if we need to
5144 * make any changes at all.
5145 */
5146 final = val;
5147 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005148 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005149 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005150 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005151 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5152
5153 final &= ~DREF_SSC_SOURCE_MASK;
5154 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5155 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005156
Keith Packard199e5d72011-09-22 12:01:57 -07005157 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005158 final |= DREF_SSC_SOURCE_ENABLE;
5159
5160 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5161 final |= DREF_SSC1_ENABLE;
5162
5163 if (has_cpu_edp) {
5164 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5165 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5166 else
5167 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5168 } else
5169 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5170 } else {
5171 final |= DREF_SSC_SOURCE_DISABLE;
5172 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5173 }
5174
5175 if (final == val)
5176 return;
5177
5178 /* Always enable nonspread source */
5179 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5180
5181 if (has_ck505)
5182 val |= DREF_NONSPREAD_CK505_ENABLE;
5183 else
5184 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5185
5186 if (has_panel) {
5187 val &= ~DREF_SSC_SOURCE_MASK;
5188 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005189
Keith Packard199e5d72011-09-22 12:01:57 -07005190 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005191 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005192 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005193 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005194 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005195 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005196
5197 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005198 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005199 POSTING_READ(PCH_DREF_CONTROL);
5200 udelay(200);
5201
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005202 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005203
5204 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005205 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005206 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005207 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005208 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005209 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005210 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005211 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005212 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005213 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005214
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005215 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005216 POSTING_READ(PCH_DREF_CONTROL);
5217 udelay(200);
5218 } else {
5219 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5220
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005221 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005222
5223 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005224 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005225
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005226 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005227 POSTING_READ(PCH_DREF_CONTROL);
5228 udelay(200);
5229
5230 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005231 val &= ~DREF_SSC_SOURCE_MASK;
5232 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005233
5234 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005235 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005236
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005237 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005238 POSTING_READ(PCH_DREF_CONTROL);
5239 udelay(200);
5240 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005241
5242 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005243}
5244
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005245static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005246{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005247 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005248
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005249 tmp = I915_READ(SOUTH_CHICKEN2);
5250 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5251 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005252
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005253 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5254 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5255 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005256
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005257 tmp = I915_READ(SOUTH_CHICKEN2);
5258 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5259 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005260
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005261 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5262 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5263 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005264}
5265
5266/* WaMPhyProgramming:hsw */
5267static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5268{
5269 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005270
5271 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5272 tmp &= ~(0xFF << 24);
5273 tmp |= (0x12 << 24);
5274 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5275
Paulo Zanonidde86e22012-12-01 12:04:25 -02005276 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5277 tmp |= (1 << 11);
5278 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5279
5280 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5281 tmp |= (1 << 11);
5282 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5283
Paulo Zanonidde86e22012-12-01 12:04:25 -02005284 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5285 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5286 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5287
5288 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5289 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5290 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5291
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005292 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5293 tmp &= ~(7 << 13);
5294 tmp |= (5 << 13);
5295 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005296
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005297 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5298 tmp &= ~(7 << 13);
5299 tmp |= (5 << 13);
5300 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005301
5302 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5303 tmp &= ~0xFF;
5304 tmp |= 0x1C;
5305 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5306
5307 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5308 tmp &= ~0xFF;
5309 tmp |= 0x1C;
5310 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5311
5312 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5313 tmp &= ~(0xFF << 16);
5314 tmp |= (0x1C << 16);
5315 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5316
5317 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5318 tmp &= ~(0xFF << 16);
5319 tmp |= (0x1C << 16);
5320 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5321
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005322 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5323 tmp |= (1 << 27);
5324 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005325
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005326 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5327 tmp |= (1 << 27);
5328 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005329
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005330 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5331 tmp &= ~(0xF << 28);
5332 tmp |= (4 << 28);
5333 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005334
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005335 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5336 tmp &= ~(0xF << 28);
5337 tmp |= (4 << 28);
5338 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005339}
5340
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005341/* Implements 3 different sequences from BSpec chapter "Display iCLK
5342 * Programming" based on the parameters passed:
5343 * - Sequence to enable CLKOUT_DP
5344 * - Sequence to enable CLKOUT_DP without spread
5345 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5346 */
5347static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5348 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005349{
5350 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005351 uint32_t reg, tmp;
5352
5353 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5354 with_spread = true;
5355 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5356 with_fdi, "LP PCH doesn't have FDI\n"))
5357 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005358
5359 mutex_lock(&dev_priv->dpio_lock);
5360
5361 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5362 tmp &= ~SBI_SSCCTL_DISABLE;
5363 tmp |= SBI_SSCCTL_PATHALT;
5364 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5365
5366 udelay(24);
5367
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005368 if (with_spread) {
5369 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5370 tmp &= ~SBI_SSCCTL_PATHALT;
5371 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005372
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005373 if (with_fdi) {
5374 lpt_reset_fdi_mphy(dev_priv);
5375 lpt_program_fdi_mphy(dev_priv);
5376 }
5377 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005378
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005379 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5380 SBI_GEN0 : SBI_DBUFF0;
5381 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5382 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5383 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005384
5385 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005386}
5387
Paulo Zanoni47701c32013-07-23 11:19:25 -03005388/* Sequence to disable CLKOUT_DP */
5389static void lpt_disable_clkout_dp(struct drm_device *dev)
5390{
5391 struct drm_i915_private *dev_priv = dev->dev_private;
5392 uint32_t reg, tmp;
5393
5394 mutex_lock(&dev_priv->dpio_lock);
5395
5396 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5397 SBI_GEN0 : SBI_DBUFF0;
5398 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5399 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5400 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5401
5402 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5403 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5404 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5405 tmp |= SBI_SSCCTL_PATHALT;
5406 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5407 udelay(32);
5408 }
5409 tmp |= SBI_SSCCTL_DISABLE;
5410 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5411 }
5412
5413 mutex_unlock(&dev_priv->dpio_lock);
5414}
5415
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005416static void lpt_init_pch_refclk(struct drm_device *dev)
5417{
5418 struct drm_mode_config *mode_config = &dev->mode_config;
5419 struct intel_encoder *encoder;
5420 bool has_vga = false;
5421
5422 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5423 switch (encoder->type) {
5424 case INTEL_OUTPUT_ANALOG:
5425 has_vga = true;
5426 break;
5427 }
5428 }
5429
Paulo Zanoni47701c32013-07-23 11:19:25 -03005430 if (has_vga)
5431 lpt_enable_clkout_dp(dev, true, true);
5432 else
5433 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005434}
5435
Paulo Zanonidde86e22012-12-01 12:04:25 -02005436/*
5437 * Initialize reference clocks when the driver loads
5438 */
5439void intel_init_pch_refclk(struct drm_device *dev)
5440{
5441 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5442 ironlake_init_pch_refclk(dev);
5443 else if (HAS_PCH_LPT(dev))
5444 lpt_init_pch_refclk(dev);
5445}
5446
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005447static int ironlake_get_refclk(struct drm_crtc *crtc)
5448{
5449 struct drm_device *dev = crtc->dev;
5450 struct drm_i915_private *dev_priv = dev->dev_private;
5451 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005452 int num_connectors = 0;
5453 bool is_lvds = false;
5454
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005455 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005456 switch (encoder->type) {
5457 case INTEL_OUTPUT_LVDS:
5458 is_lvds = true;
5459 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005460 }
5461 num_connectors++;
5462 }
5463
5464 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5465 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005466 dev_priv->vbt.lvds_ssc_freq);
5467 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005468 }
5469
5470 return 120000;
5471}
5472
Daniel Vetter6ff93602013-04-19 11:24:36 +02005473static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005474{
5475 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5477 int pipe = intel_crtc->pipe;
5478 uint32_t val;
5479
Daniel Vetter78114072013-06-13 00:54:57 +02005480 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005481
Daniel Vetter965e0c42013-03-27 00:44:57 +01005482 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005483 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005484 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005485 break;
5486 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005487 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005488 break;
5489 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005490 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005491 break;
5492 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005493 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005494 break;
5495 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005496 /* Case prevented by intel_choose_pipe_bpp_dither. */
5497 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005498 }
5499
Daniel Vetterd8b32242013-04-25 17:54:44 +02005500 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005501 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5502
Daniel Vetter6ff93602013-04-19 11:24:36 +02005503 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005504 val |= PIPECONF_INTERLACED_ILK;
5505 else
5506 val |= PIPECONF_PROGRESSIVE;
5507
Daniel Vetter50f3b012013-03-27 00:44:56 +01005508 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005509 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005510
Paulo Zanonic8203562012-09-12 10:06:29 -03005511 I915_WRITE(PIPECONF(pipe), val);
5512 POSTING_READ(PIPECONF(pipe));
5513}
5514
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005515/*
5516 * Set up the pipe CSC unit.
5517 *
5518 * Currently only full range RGB to limited range RGB conversion
5519 * is supported, but eventually this should handle various
5520 * RGB<->YCbCr scenarios as well.
5521 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005522static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005523{
5524 struct drm_device *dev = crtc->dev;
5525 struct drm_i915_private *dev_priv = dev->dev_private;
5526 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5527 int pipe = intel_crtc->pipe;
5528 uint16_t coeff = 0x7800; /* 1.0 */
5529
5530 /*
5531 * TODO: Check what kind of values actually come out of the pipe
5532 * with these coeff/postoff values and adjust to get the best
5533 * accuracy. Perhaps we even need to take the bpc value into
5534 * consideration.
5535 */
5536
Daniel Vetter50f3b012013-03-27 00:44:56 +01005537 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005538 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5539
5540 /*
5541 * GY/GU and RY/RU should be the other way around according
5542 * to BSpec, but reality doesn't agree. Just set them up in
5543 * a way that results in the correct picture.
5544 */
5545 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5546 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5547
5548 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5549 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5550
5551 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5552 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5553
5554 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5555 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5556 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5557
5558 if (INTEL_INFO(dev)->gen > 6) {
5559 uint16_t postoff = 0;
5560
Daniel Vetter50f3b012013-03-27 00:44:56 +01005561 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005562 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5563
5564 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5565 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5566 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5567
5568 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5569 } else {
5570 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5571
Daniel Vetter50f3b012013-03-27 00:44:56 +01005572 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005573 mode |= CSC_BLACK_SCREEN_OFFSET;
5574
5575 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5576 }
5577}
5578
Daniel Vetter6ff93602013-04-19 11:24:36 +02005579static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005580{
5581 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5582 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005583 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005584 uint32_t val;
5585
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005586 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005587
Daniel Vetterd8b32242013-04-25 17:54:44 +02005588 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005589 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5590
Daniel Vetter6ff93602013-04-19 11:24:36 +02005591 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005592 val |= PIPECONF_INTERLACED_ILK;
5593 else
5594 val |= PIPECONF_PROGRESSIVE;
5595
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005596 I915_WRITE(PIPECONF(cpu_transcoder), val);
5597 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005598
5599 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5600 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005601}
5602
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005603static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005604 intel_clock_t *clock,
5605 bool *has_reduced_clock,
5606 intel_clock_t *reduced_clock)
5607{
5608 struct drm_device *dev = crtc->dev;
5609 struct drm_i915_private *dev_priv = dev->dev_private;
5610 struct intel_encoder *intel_encoder;
5611 int refclk;
5612 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02005613 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005614
5615 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5616 switch (intel_encoder->type) {
5617 case INTEL_OUTPUT_LVDS:
5618 is_lvds = true;
5619 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005620 }
5621 }
5622
5623 refclk = ironlake_get_refclk(crtc);
5624
5625 /*
5626 * Returns a set of divisors for the desired target clock with the given
5627 * refclk, or FALSE. The returned values represent the clock equation:
5628 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5629 */
5630 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005631 ret = dev_priv->display.find_dpll(limit, crtc,
5632 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005633 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005634 if (!ret)
5635 return false;
5636
5637 if (is_lvds && dev_priv->lvds_downclock_avail) {
5638 /*
5639 * Ensure we match the reduced clock's P to the target clock.
5640 * If the clocks don't match, we can't switch the display clock
5641 * by using the FP0/FP1. In such case we will disable the LVDS
5642 * downclock feature.
5643 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005644 *has_reduced_clock =
5645 dev_priv->display.find_dpll(limit, crtc,
5646 dev_priv->lvds_downclock,
5647 refclk, clock,
5648 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005649 }
5650
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005651 return true;
5652}
5653
Daniel Vetter01a415f2012-10-27 15:58:40 +02005654static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5655{
5656 struct drm_i915_private *dev_priv = dev->dev_private;
5657 uint32_t temp;
5658
5659 temp = I915_READ(SOUTH_CHICKEN1);
5660 if (temp & FDI_BC_BIFURCATION_SELECT)
5661 return;
5662
5663 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5664 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5665
5666 temp |= FDI_BC_BIFURCATION_SELECT;
5667 DRM_DEBUG_KMS("enabling fdi C rx\n");
5668 I915_WRITE(SOUTH_CHICKEN1, temp);
5669 POSTING_READ(SOUTH_CHICKEN1);
5670}
5671
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005672static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005673{
5674 struct drm_device *dev = intel_crtc->base.dev;
5675 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005676
5677 switch (intel_crtc->pipe) {
5678 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005679 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005680 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005681 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005682 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5683 else
5684 cpt_enable_fdi_bc_bifurcation(dev);
5685
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005686 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005687 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005688 cpt_enable_fdi_bc_bifurcation(dev);
5689
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005690 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005691 default:
5692 BUG();
5693 }
5694}
5695
Paulo Zanonid4b19312012-11-29 11:29:32 -02005696int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5697{
5698 /*
5699 * Account for spread spectrum to avoid
5700 * oversubscribing the link. Max center spread
5701 * is 2.5%; use 5% for safety's sake.
5702 */
5703 u32 bps = target_clock * bpp * 21 / 20;
5704 return bps / (link_bw * 8) + 1;
5705}
5706
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005707static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005708{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005709 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005710}
5711
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005712static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005713 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005714 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005715{
5716 struct drm_crtc *crtc = &intel_crtc->base;
5717 struct drm_device *dev = crtc->dev;
5718 struct drm_i915_private *dev_priv = dev->dev_private;
5719 struct intel_encoder *intel_encoder;
5720 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005721 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005722 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005723
5724 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5725 switch (intel_encoder->type) {
5726 case INTEL_OUTPUT_LVDS:
5727 is_lvds = true;
5728 break;
5729 case INTEL_OUTPUT_SDVO:
5730 case INTEL_OUTPUT_HDMI:
5731 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005732 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005733 }
5734
5735 num_connectors++;
5736 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005737
Chris Wilsonc1858122010-12-03 21:35:48 +00005738 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005739 factor = 21;
5740 if (is_lvds) {
5741 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005742 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005743 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005744 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005745 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005746 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005747
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005748 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005749 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005750
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005751 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5752 *fp2 |= FP_CB_TUNE;
5753
Chris Wilson5eddb702010-09-11 13:48:45 +01005754 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005755
Eric Anholta07d6782011-03-30 13:01:08 -07005756 if (is_lvds)
5757 dpll |= DPLLB_MODE_LVDS;
5758 else
5759 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005760
Daniel Vetteref1b4602013-06-01 17:17:04 +02005761 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5762 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005763
5764 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005765 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005766 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005767 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005768
Eric Anholta07d6782011-03-30 13:01:08 -07005769 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005770 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005771 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005772 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005773
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005774 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005775 case 5:
5776 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5777 break;
5778 case 7:
5779 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5780 break;
5781 case 10:
5782 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5783 break;
5784 case 14:
5785 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5786 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005787 }
5788
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005789 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005790 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005791 else
5792 dpll |= PLL_REF_INPUT_DREFCLK;
5793
Daniel Vetter959e16d2013-06-05 13:34:21 +02005794 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005795}
5796
Jesse Barnes79e53942008-11-07 14:24:08 -08005797static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005798 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005799 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005800{
5801 struct drm_device *dev = crtc->dev;
5802 struct drm_i915_private *dev_priv = dev->dev_private;
5803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5804 int pipe = intel_crtc->pipe;
5805 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005806 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005807 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005808 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005809 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005810 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005811 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005812 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005813 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005814
5815 for_each_encoder_on_crtc(dev, crtc, encoder) {
5816 switch (encoder->type) {
5817 case INTEL_OUTPUT_LVDS:
5818 is_lvds = true;
5819 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005820 }
5821
5822 num_connectors++;
5823 }
5824
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005825 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5826 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5827
Daniel Vetterff9a6752013-06-01 17:16:21 +02005828 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005829 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005830 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005831 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5832 return -EINVAL;
5833 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005834 /* Compat-code for transition, will disappear. */
5835 if (!intel_crtc->config.clock_set) {
5836 intel_crtc->config.dpll.n = clock.n;
5837 intel_crtc->config.dpll.m1 = clock.m1;
5838 intel_crtc->config.dpll.m2 = clock.m2;
5839 intel_crtc->config.dpll.p1 = clock.p1;
5840 intel_crtc->config.dpll.p2 = clock.p2;
5841 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005842
5843 /* Ensure that the cursor is valid for the new mode before changing... */
5844 intel_crtc_update_cursor(crtc, true);
5845
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005846 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005847 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005848 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005849 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005850 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005851
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005852 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005853 &fp, &reduced_clock,
5854 has_reduced_clock ? &fp2 : NULL);
5855
Daniel Vetter959e16d2013-06-05 13:34:21 +02005856 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02005857 intel_crtc->config.dpll_hw_state.fp0 = fp;
5858 if (has_reduced_clock)
5859 intel_crtc->config.dpll_hw_state.fp1 = fp2;
5860 else
5861 intel_crtc->config.dpll_hw_state.fp1 = fp;
5862
Daniel Vetterb89a1d32013-06-05 13:34:24 +02005863 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005864 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005865 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5866 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005867 return -EINVAL;
5868 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005869 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005870 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005871
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005872 if (intel_crtc->config.has_dp_encoder)
5873 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005874
Daniel Vetterbcd644e2013-06-05 13:34:22 +02005875 if (is_lvds && has_reduced_clock && i915_powersave)
5876 intel_crtc->lowfreq_avail = true;
5877 else
5878 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02005879
5880 if (intel_crtc->config.has_pch_encoder) {
5881 pll = intel_crtc_to_shared_dpll(intel_crtc);
5882
Jesse Barnes79e53942008-11-07 14:24:08 -08005883 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005884
Daniel Vetter8a654f32013-06-01 17:16:22 +02005885 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005886
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005887 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005888 intel_cpu_transcoder_set_m_n(intel_crtc,
5889 &intel_crtc->config.fdi_m_n);
5890 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005891
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005892 if (IS_IVYBRIDGE(dev))
5893 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005894
Daniel Vetter6ff93602013-04-19 11:24:36 +02005895 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005896
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005897 /* Set up the display plane register */
5898 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005899 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005900
Daniel Vetter94352cf2012-07-05 22:51:56 +02005901 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005902
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005903 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005904}
5905
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03005906static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
5907 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02005908{
5909 struct drm_device *dev = crtc->base.dev;
5910 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03005911 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02005912
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03005913 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
5914 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
5915 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
5916 & ~TU_SIZE_MASK;
5917 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
5918 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
5919 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5920}
5921
5922static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
5923 enum transcoder transcoder,
5924 struct intel_link_m_n *m_n)
5925{
5926 struct drm_device *dev = crtc->base.dev;
5927 struct drm_i915_private *dev_priv = dev->dev_private;
5928 enum pipe pipe = crtc->pipe;
5929
5930 if (INTEL_INFO(dev)->gen >= 5) {
5931 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
5932 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
5933 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5934 & ~TU_SIZE_MASK;
5935 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5936 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5937 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5938 } else {
5939 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
5940 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
5941 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
5942 & ~TU_SIZE_MASK;
5943 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
5944 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
5945 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5946 }
5947}
5948
5949void intel_dp_get_m_n(struct intel_crtc *crtc,
5950 struct intel_crtc_config *pipe_config)
5951{
5952 if (crtc->config.has_pch_encoder)
5953 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
5954 else
5955 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
5956 &pipe_config->dp_m_n);
5957}
5958
5959static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5960 struct intel_crtc_config *pipe_config)
5961{
5962 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
5963 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02005964}
5965
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005966static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5967 struct intel_crtc_config *pipe_config)
5968{
5969 struct drm_device *dev = crtc->base.dev;
5970 struct drm_i915_private *dev_priv = dev->dev_private;
5971 uint32_t tmp;
5972
5973 tmp = I915_READ(PF_CTL(crtc->pipe));
5974
5975 if (tmp & PF_ENABLE) {
5976 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5977 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005978
5979 /* We currently do not free assignements of panel fitters on
5980 * ivb/hsw (since we don't use the higher upscaling modes which
5981 * differentiates them) so just WARN about this case for now. */
5982 if (IS_GEN7(dev)) {
5983 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5984 PF_PIPE_SEL_IVB(crtc->pipe));
5985 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005986 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005987}
5988
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005989static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5990 struct intel_crtc_config *pipe_config)
5991{
5992 struct drm_device *dev = crtc->base.dev;
5993 struct drm_i915_private *dev_priv = dev->dev_private;
5994 uint32_t tmp;
5995
Daniel Vettere143a212013-07-04 12:01:15 +02005996 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005997 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005998
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005999 tmp = I915_READ(PIPECONF(crtc->pipe));
6000 if (!(tmp & PIPECONF_ENABLE))
6001 return false;
6002
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006003 switch (tmp & PIPECONF_BPC_MASK) {
6004 case PIPECONF_6BPC:
6005 pipe_config->pipe_bpp = 18;
6006 break;
6007 case PIPECONF_8BPC:
6008 pipe_config->pipe_bpp = 24;
6009 break;
6010 case PIPECONF_10BPC:
6011 pipe_config->pipe_bpp = 30;
6012 break;
6013 case PIPECONF_12BPC:
6014 pipe_config->pipe_bpp = 36;
6015 break;
6016 default:
6017 break;
6018 }
6019
Daniel Vetterab9412b2013-05-03 11:49:46 +02006020 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006021 struct intel_shared_dpll *pll;
6022
Daniel Vetter88adfff2013-03-28 10:42:01 +01006023 pipe_config->has_pch_encoder = true;
6024
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006025 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6026 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6027 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006028
6029 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006030
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006031 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006032 pipe_config->shared_dpll =
6033 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006034 } else {
6035 tmp = I915_READ(PCH_DPLL_SEL);
6036 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6037 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6038 else
6039 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6040 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006041
6042 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6043
6044 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6045 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006046
6047 tmp = pipe_config->dpll_hw_state.dpll;
6048 pipe_config->pixel_multiplier =
6049 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6050 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006051
6052 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006053 } else {
6054 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006055 }
6056
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006057 intel_get_pipe_timings(crtc, pipe_config);
6058
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006059 ironlake_get_pfit_config(crtc, pipe_config);
6060
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006061 return true;
6062}
6063
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006064static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6065{
6066 struct drm_device *dev = dev_priv->dev;
6067 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6068 struct intel_crtc *crtc;
6069 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006070 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006071
6072 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6073 WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
6074 pipe_name(crtc->pipe));
6075
6076 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6077 WARN(plls->spll_refcount, "SPLL enabled\n");
6078 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6079 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6080 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6081 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6082 "CPU PWM1 enabled\n");
6083 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6084 "CPU PWM2 enabled\n");
6085 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6086 "PCH PWM1 enabled\n");
6087 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6088 "Utility pin enabled\n");
6089 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6090
6091 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6092 val = I915_READ(DEIMR);
6093 WARN((val & ~DE_PCH_EVENT_IVB) != val,
6094 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6095 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006096 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006097 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6098 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6099}
6100
6101/*
6102 * This function implements pieces of two sequences from BSpec:
6103 * - Sequence for display software to disable LCPLL
6104 * - Sequence for display software to allow package C8+
6105 * The steps implemented here are just the steps that actually touch the LCPLL
6106 * register. Callers should take care of disabling all the display engine
6107 * functions, doing the mode unset, fixing interrupts, etc.
6108 */
6109void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6110 bool switch_to_fclk, bool allow_power_down)
6111{
6112 uint32_t val;
6113
6114 assert_can_disable_lcpll(dev_priv);
6115
6116 val = I915_READ(LCPLL_CTL);
6117
6118 if (switch_to_fclk) {
6119 val |= LCPLL_CD_SOURCE_FCLK;
6120 I915_WRITE(LCPLL_CTL, val);
6121
6122 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6123 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6124 DRM_ERROR("Switching to FCLK failed\n");
6125
6126 val = I915_READ(LCPLL_CTL);
6127 }
6128
6129 val |= LCPLL_PLL_DISABLE;
6130 I915_WRITE(LCPLL_CTL, val);
6131 POSTING_READ(LCPLL_CTL);
6132
6133 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6134 DRM_ERROR("LCPLL still locked\n");
6135
6136 val = I915_READ(D_COMP);
6137 val |= D_COMP_COMP_DISABLE;
6138 I915_WRITE(D_COMP, val);
6139 POSTING_READ(D_COMP);
6140 ndelay(100);
6141
6142 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6143 DRM_ERROR("D_COMP RCOMP still in progress\n");
6144
6145 if (allow_power_down) {
6146 val = I915_READ(LCPLL_CTL);
6147 val |= LCPLL_POWER_DOWN_ALLOW;
6148 I915_WRITE(LCPLL_CTL, val);
6149 POSTING_READ(LCPLL_CTL);
6150 }
6151}
6152
6153/*
6154 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6155 * source.
6156 */
6157void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
6158{
6159 uint32_t val;
6160
6161 val = I915_READ(LCPLL_CTL);
6162
6163 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6164 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6165 return;
6166
Paulo Zanoni215733f2013-08-19 13:18:07 -03006167 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6168 * we'll hang the machine! */
6169 dev_priv->uncore.funcs.force_wake_get(dev_priv);
6170
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006171 if (val & LCPLL_POWER_DOWN_ALLOW) {
6172 val &= ~LCPLL_POWER_DOWN_ALLOW;
6173 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006174 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006175 }
6176
6177 val = I915_READ(D_COMP);
6178 val |= D_COMP_COMP_FORCE;
6179 val &= ~D_COMP_COMP_DISABLE;
6180 I915_WRITE(D_COMP, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006181 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006182
6183 val = I915_READ(LCPLL_CTL);
6184 val &= ~LCPLL_PLL_DISABLE;
6185 I915_WRITE(LCPLL_CTL, val);
6186
6187 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6188 DRM_ERROR("LCPLL not locked yet\n");
6189
6190 if (val & LCPLL_CD_SOURCE_FCLK) {
6191 val = I915_READ(LCPLL_CTL);
6192 val &= ~LCPLL_CD_SOURCE_FCLK;
6193 I915_WRITE(LCPLL_CTL, val);
6194
6195 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6196 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6197 DRM_ERROR("Switching back to LCPLL failed\n");
6198 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006199
6200 dev_priv->uncore.funcs.force_wake_put(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006201}
6202
Paulo Zanonic67a4702013-08-19 13:18:09 -03006203void hsw_enable_pc8_work(struct work_struct *__work)
6204{
6205 struct drm_i915_private *dev_priv =
6206 container_of(to_delayed_work(__work), struct drm_i915_private,
6207 pc8.enable_work);
6208 struct drm_device *dev = dev_priv->dev;
6209 uint32_t val;
6210
6211 if (dev_priv->pc8.enabled)
6212 return;
6213
6214 DRM_DEBUG_KMS("Enabling package C8+\n");
6215
6216 dev_priv->pc8.enabled = true;
6217
6218 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6219 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6220 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6221 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6222 }
6223
6224 lpt_disable_clkout_dp(dev);
6225 hsw_pc8_disable_interrupts(dev);
6226 hsw_disable_lcpll(dev_priv, true, true);
6227}
6228
6229static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6230{
6231 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6232 WARN(dev_priv->pc8.disable_count < 1,
6233 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6234
6235 dev_priv->pc8.disable_count--;
6236 if (dev_priv->pc8.disable_count != 0)
6237 return;
6238
6239 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006240 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006241}
6242
6243static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6244{
6245 struct drm_device *dev = dev_priv->dev;
6246 uint32_t val;
6247
6248 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6249 WARN(dev_priv->pc8.disable_count < 0,
6250 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6251
6252 dev_priv->pc8.disable_count++;
6253 if (dev_priv->pc8.disable_count != 1)
6254 return;
6255
6256 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6257 if (!dev_priv->pc8.enabled)
6258 return;
6259
6260 DRM_DEBUG_KMS("Disabling package C8+\n");
6261
6262 hsw_restore_lcpll(dev_priv);
6263 hsw_pc8_restore_interrupts(dev);
6264 lpt_init_pch_refclk(dev);
6265
6266 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6267 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6268 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6269 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6270 }
6271
6272 intel_prepare_ddi(dev);
6273 i915_gem_init_swizzling(dev);
6274 mutex_lock(&dev_priv->rps.hw_lock);
6275 gen6_update_ring_freq(dev);
6276 mutex_unlock(&dev_priv->rps.hw_lock);
6277 dev_priv->pc8.enabled = false;
6278}
6279
6280void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6281{
6282 mutex_lock(&dev_priv->pc8.lock);
6283 __hsw_enable_package_c8(dev_priv);
6284 mutex_unlock(&dev_priv->pc8.lock);
6285}
6286
6287void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6288{
6289 mutex_lock(&dev_priv->pc8.lock);
6290 __hsw_disable_package_c8(dev_priv);
6291 mutex_unlock(&dev_priv->pc8.lock);
6292}
6293
6294static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6295{
6296 struct drm_device *dev = dev_priv->dev;
6297 struct intel_crtc *crtc;
6298 uint32_t val;
6299
6300 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6301 if (crtc->base.enabled)
6302 return false;
6303
6304 /* This case is still possible since we have the i915.disable_power_well
6305 * parameter and also the KVMr or something else might be requesting the
6306 * power well. */
6307 val = I915_READ(HSW_PWR_WELL_DRIVER);
6308 if (val != 0) {
6309 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6310 return false;
6311 }
6312
6313 return true;
6314}
6315
6316/* Since we're called from modeset_global_resources there's no way to
6317 * symmetrically increase and decrease the refcount, so we use
6318 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6319 * or not.
6320 */
6321static void hsw_update_package_c8(struct drm_device *dev)
6322{
6323 struct drm_i915_private *dev_priv = dev->dev_private;
6324 bool allow;
6325
6326 if (!i915_enable_pc8)
6327 return;
6328
6329 mutex_lock(&dev_priv->pc8.lock);
6330
6331 allow = hsw_can_enable_package_c8(dev_priv);
6332
6333 if (allow == dev_priv->pc8.requirements_met)
6334 goto done;
6335
6336 dev_priv->pc8.requirements_met = allow;
6337
6338 if (allow)
6339 __hsw_enable_package_c8(dev_priv);
6340 else
6341 __hsw_disable_package_c8(dev_priv);
6342
6343done:
6344 mutex_unlock(&dev_priv->pc8.lock);
6345}
6346
6347static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6348{
6349 if (!dev_priv->pc8.gpu_idle) {
6350 dev_priv->pc8.gpu_idle = true;
6351 hsw_enable_package_c8(dev_priv);
6352 }
6353}
6354
6355static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6356{
6357 if (dev_priv->pc8.gpu_idle) {
6358 dev_priv->pc8.gpu_idle = false;
6359 hsw_disable_package_c8(dev_priv);
6360 }
Daniel Vetter94352cf2012-07-05 22:51:56 +02006361}
Eric Anholtf564048e2011-03-30 13:01:02 -07006362
6363static void haswell_modeset_global_resources(struct drm_device *dev)
6364{
Daniel Vetter9256aa12012-10-31 19:26:13 +01006365 bool enable = false;
6366 struct intel_crtc *crtc;
Eric Anholt0b701d22011-03-30 13:01:03 -07006367
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006368 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6369 if (!crtc->base.enabled)
6370 continue;
Eric Anholt0b701d22011-03-30 13:01:03 -07006371
Eric Anholtf564048e2011-03-30 13:01:02 -07006372 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
6373 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Eric Anholt0b701d22011-03-30 13:01:03 -07006374 enable = true;
6375 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006376
6377 intel_set_power_well(dev, enable);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006378
6379 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006380}
6381
6382static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6383 int x, int y,
6384 struct drm_framebuffer *fb)
6385{
6386 struct drm_device *dev = crtc->dev;
6387 struct drm_i915_private *dev_priv = dev->dev_private;
6388 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6389 int plane = intel_crtc->plane;
6390 int ret;
6391
6392 if (!intel_ddi_pll_mode_set(crtc))
6393 return -EINVAL;
6394
6395 /* Ensure that the cursor is valid for the new mode before changing... */
6396 intel_crtc_update_cursor(crtc, true);
6397
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006398 if (intel_crtc->config.has_dp_encoder)
Eric Anholtbad720f2009-10-22 16:11:14 -07006399 intel_dp_set_m_n(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006400
6401 intel_crtc->lowfreq_avail = false;
6402
Jesse Barnes79e53942008-11-07 14:24:08 -08006403 intel_set_pipe_timings(intel_crtc);
6404
6405 if (intel_crtc->config.has_pch_encoder) {
6406 intel_cpu_transcoder_set_m_n(intel_crtc,
6407 &intel_crtc->config.fdi_m_n);
6408 }
6409
6410 haswell_set_pipeconf(crtc);
Chris Wilson560b85b2010-08-07 11:01:38 +01006411
6412 intel_set_pipe_csc(crtc);
6413
6414 /* Set up the display plane register */
6415 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6416 POSTING_READ(DSPCNTR(plane));
6417
6418 ret = intel_pipe_set_base(crtc, x, y, fb);
6419
Chris Wilson560b85b2010-08-07 11:01:38 +01006420 return ret;
6421}
6422
6423static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6424 struct intel_crtc_config *pipe_config)
6425{
6426 struct drm_device *dev = crtc->base.dev;
6427 struct drm_i915_private *dev_priv = dev->dev_private;
6428 enum intel_display_power_domain pfit_domain;
6429 uint32_t tmp;
6430
6431 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6432 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6433
6434 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6435 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6436 enum pipe trans_edp_pipe;
6437 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6438 default:
6439 WARN(1, "unknown pipe linked to edp transcoder\n");
6440 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6441 case TRANS_DDI_EDP_INPUT_A_ON:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006442 trans_edp_pipe = PIPE_A;
Chris Wilson6b383a72010-09-13 13:54:26 +01006443 break;
6444 case TRANS_DDI_EDP_INPUT_B_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006445 trans_edp_pipe = PIPE_B;
6446 break;
6447 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6448 trans_edp_pipe = PIPE_C;
6449 break;
6450 }
6451
Chris Wilson560b85b2010-08-07 11:01:38 +01006452 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006453 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6454 }
6455
6456 if (!intel_display_power_enabled(dev,
Chris Wilson6b383a72010-09-13 13:54:26 +01006457 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006458 return false;
6459
6460 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6461 if (!(tmp & PIPECONF_ENABLE))
6462 return false;
6463
6464 /*
6465 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6466 * DDI E. So just check whether this pipe is wired to DDI E and whether
6467 * the PCH transcoder is on.
6468 */
6469 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6470 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6471 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6472 pipe_config->has_pch_encoder = true;
6473
6474 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6475 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6476 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6477
6478 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6479 }
6480
6481 intel_get_pipe_timings(crtc, pipe_config);
6482
6483 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6484 if (intel_display_power_enabled(dev, pfit_domain))
6485 ironlake_get_pfit_config(crtc, pipe_config);
Chris Wilson560b85b2010-08-07 11:01:38 +01006486
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006487 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6488 (I915_READ(IPS_CTL) & IPS_ENABLE);
6489
Chris Wilson560b85b2010-08-07 11:01:38 +01006490 pipe_config->pixel_multiplier = 1;
6491
6492 return true;
6493}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006494
6495static int intel_crtc_mode_set(struct drm_crtc *crtc,
6496 int x, int y,
6497 struct drm_framebuffer *fb)
6498{
Jesse Barnes79e53942008-11-07 14:24:08 -08006499 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006500 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtf564048e2011-03-30 13:01:02 -07006501 struct intel_encoder *encoder;
6502 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07006503 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6504 int pipe = intel_crtc->pipe;
6505 int ret;
6506
6507 drm_vblank_pre_modeset(dev, pipe);
6508
6509 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
Daniel Vetter94352cf2012-07-05 22:51:56 +02006510
Jesse Barnes79e53942008-11-07 14:24:08 -08006511 drm_vblank_post_modeset(dev, pipe);
6512
Daniel Vetter9256aa12012-10-31 19:26:13 +01006513 if (ret != 0)
6514 return ret;
6515
6516 for_each_encoder_on_crtc(dev, crtc, encoder) {
6517 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6518 encoder->base.base.id,
6519 drm_get_encoder_name(&encoder->base),
6520 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02006521 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01006522 }
6523
6524 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006525}
6526
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006527static bool intel_eld_uptodate(struct drm_connector *connector,
6528 int reg_eldv, uint32_t bits_eldv,
6529 int reg_elda, uint32_t bits_elda,
6530 int reg_edid)
6531{
6532 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6533 uint8_t *eld = connector->eld;
6534 uint32_t i;
6535
6536 i = I915_READ(reg_eldv);
6537 i &= bits_eldv;
6538
6539 if (!eld[0])
6540 return !i;
6541
6542 if (!i)
6543 return false;
6544
6545 i = I915_READ(reg_elda);
6546 i &= ~bits_elda;
6547 I915_WRITE(reg_elda, i);
6548
6549 for (i = 0; i < eld[2]; i++)
6550 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6551 return false;
6552
6553 return true;
6554}
6555
Wu Fengguange0dac652011-09-05 14:25:34 +08006556static void g4x_write_eld(struct drm_connector *connector,
6557 struct drm_crtc *crtc)
6558{
6559 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6560 uint8_t *eld = connector->eld;
6561 uint32_t eldv;
6562 uint32_t len;
6563 uint32_t i;
6564
6565 i = I915_READ(G4X_AUD_VID_DID);
6566
6567 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6568 eldv = G4X_ELDV_DEVCL_DEVBLC;
6569 else
6570 eldv = G4X_ELDV_DEVCTG;
6571
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006572 if (intel_eld_uptodate(connector,
6573 G4X_AUD_CNTL_ST, eldv,
6574 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6575 G4X_HDMIW_HDMIEDID))
6576 return;
6577
Wu Fengguange0dac652011-09-05 14:25:34 +08006578 i = I915_READ(G4X_AUD_CNTL_ST);
6579 i &= ~(eldv | G4X_ELD_ADDR);
6580 len = (i >> 9) & 0x1f; /* ELD buffer size */
6581 I915_WRITE(G4X_AUD_CNTL_ST, i);
6582
6583 if (!eld[0])
6584 return;
6585
6586 len = min_t(uint8_t, eld[2], len);
6587 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6588 for (i = 0; i < len; i++)
6589 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6590
6591 i = I915_READ(G4X_AUD_CNTL_ST);
6592 i |= eldv;
6593 I915_WRITE(G4X_AUD_CNTL_ST, i);
6594}
6595
Wang Xingchao83358c852012-08-16 22:43:37 +08006596static void haswell_write_eld(struct drm_connector *connector,
6597 struct drm_crtc *crtc)
6598{
6599 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6600 uint8_t *eld = connector->eld;
6601 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006603 uint32_t eldv;
6604 uint32_t i;
6605 int len;
6606 int pipe = to_intel_crtc(crtc)->pipe;
6607 int tmp;
6608
6609 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6610 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6611 int aud_config = HSW_AUD_CFG(pipe);
6612 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6613
6614
6615 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6616
6617 /* Audio output enable */
6618 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6619 tmp = I915_READ(aud_cntrl_st2);
6620 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6621 I915_WRITE(aud_cntrl_st2, tmp);
6622
6623 /* Wait for 1 vertical blank */
6624 intel_wait_for_vblank(dev, pipe);
6625
6626 /* Set ELD valid state */
6627 tmp = I915_READ(aud_cntrl_st2);
6628 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6629 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6630 I915_WRITE(aud_cntrl_st2, tmp);
6631 tmp = I915_READ(aud_cntrl_st2);
6632 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6633
6634 /* Enable HDMI mode */
6635 tmp = I915_READ(aud_config);
6636 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6637 /* clear N_programing_enable and N_value_index */
6638 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6639 I915_WRITE(aud_config, tmp);
6640
6641 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6642
6643 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006644 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006645
6646 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6647 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6648 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6649 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6650 } else
6651 I915_WRITE(aud_config, 0);
6652
6653 if (intel_eld_uptodate(connector,
6654 aud_cntrl_st2, eldv,
6655 aud_cntl_st, IBX_ELD_ADDRESS,
6656 hdmiw_hdmiedid))
6657 return;
6658
6659 i = I915_READ(aud_cntrl_st2);
6660 i &= ~eldv;
6661 I915_WRITE(aud_cntrl_st2, i);
6662
6663 if (!eld[0])
6664 return;
6665
6666 i = I915_READ(aud_cntl_st);
6667 i &= ~IBX_ELD_ADDRESS;
6668 I915_WRITE(aud_cntl_st, i);
6669 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6670 DRM_DEBUG_DRIVER("port num:%d\n", i);
6671
6672 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6673 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6674 for (i = 0; i < len; i++)
6675 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6676
6677 i = I915_READ(aud_cntrl_st2);
6678 i |= eldv;
6679 I915_WRITE(aud_cntrl_st2, i);
6680
6681}
6682
Wu Fengguange0dac652011-09-05 14:25:34 +08006683static void ironlake_write_eld(struct drm_connector *connector,
6684 struct drm_crtc *crtc)
6685{
6686 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6687 uint8_t *eld = connector->eld;
6688 uint32_t eldv;
6689 uint32_t i;
6690 int len;
6691 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006692 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006693 int aud_cntl_st;
6694 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006695 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006696
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006697 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006698 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6699 aud_config = IBX_AUD_CFG(pipe);
6700 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006701 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006702 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006703 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6704 aud_config = CPT_AUD_CFG(pipe);
6705 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006706 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006707 }
6708
Wang Xingchao9b138a82012-08-09 16:52:18 +08006709 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006710
6711 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006712 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006713 if (!i) {
6714 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6715 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006716 eldv = IBX_ELD_VALIDB;
6717 eldv |= IBX_ELD_VALIDB << 4;
6718 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006719 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006720 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006721 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006722 }
6723
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006724 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6725 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6726 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006727 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6728 } else
6729 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006730
6731 if (intel_eld_uptodate(connector,
6732 aud_cntrl_st2, eldv,
6733 aud_cntl_st, IBX_ELD_ADDRESS,
6734 hdmiw_hdmiedid))
6735 return;
6736
Wu Fengguange0dac652011-09-05 14:25:34 +08006737 i = I915_READ(aud_cntrl_st2);
6738 i &= ~eldv;
6739 I915_WRITE(aud_cntrl_st2, i);
6740
6741 if (!eld[0])
6742 return;
6743
Wu Fengguange0dac652011-09-05 14:25:34 +08006744 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006745 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006746 I915_WRITE(aud_cntl_st, i);
6747
6748 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6749 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6750 for (i = 0; i < len; i++)
6751 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6752
6753 i = I915_READ(aud_cntrl_st2);
6754 i |= eldv;
6755 I915_WRITE(aud_cntrl_st2, i);
6756}
6757
6758void intel_write_eld(struct drm_encoder *encoder,
6759 struct drm_display_mode *mode)
6760{
6761 struct drm_crtc *crtc = encoder->crtc;
6762 struct drm_connector *connector;
6763 struct drm_device *dev = encoder->dev;
6764 struct drm_i915_private *dev_priv = dev->dev_private;
6765
6766 connector = drm_select_eld(encoder, mode);
6767 if (!connector)
6768 return;
6769
6770 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6771 connector->base.id,
6772 drm_get_connector_name(connector),
6773 connector->encoder->base.id,
6774 drm_get_encoder_name(connector->encoder));
6775
6776 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6777
6778 if (dev_priv->display.write_eld)
6779 dev_priv->display.write_eld(connector, crtc);
6780}
6781
Jesse Barnes79e53942008-11-07 14:24:08 -08006782/** Loads the palette/gamma unit for the CRTC with the prepared values */
6783void intel_crtc_load_lut(struct drm_crtc *crtc)
6784{
6785 struct drm_device *dev = crtc->dev;
6786 struct drm_i915_private *dev_priv = dev->dev_private;
6787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006788 enum pipe pipe = intel_crtc->pipe;
6789 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006790 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006791 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006792
6793 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006794 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006795 return;
6796
Jani Nikula23538ef2013-08-27 15:12:22 +03006797 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
6798 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
6799 assert_dsi_pll_enabled(dev_priv);
6800 else
6801 assert_pll_enabled(dev_priv, pipe);
6802 }
Ville Syrjälä14420bd2013-06-04 13:49:07 +03006803
Jesse Barnes79e53942008-11-07 14:24:08 -08006804 /* use legacy palette for Ironlake */
6805 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006806 palreg = LGC_PALETTE(pipe);
6807
6808 /* Workaround : Do not read or write the pipe palette/gamma data while
6809 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6810 */
6811 if (intel_crtc->config.ips_enabled &&
6812 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6813 GAMMA_MODE_MODE_SPLIT)) {
6814 hsw_disable_ips(intel_crtc);
6815 reenable_ips = true;
6816 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006817
6818 for (i = 0; i < 256; i++) {
6819 I915_WRITE(palreg + 4 * i,
6820 (intel_crtc->lut_r[i] << 16) |
6821 (intel_crtc->lut_g[i] << 8) |
6822 intel_crtc->lut_b[i]);
6823 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006824
6825 if (reenable_ips)
6826 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006827}
6828
6829static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6830{
6831 struct drm_device *dev = crtc->dev;
6832 struct drm_i915_private *dev_priv = dev->dev_private;
6833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6834 bool visible = base != 0;
6835 u32 cntl;
6836
6837 if (intel_crtc->cursor_visible == visible)
6838 return;
6839
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006840 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08006841 if (visible) {
6842 /* On these chipsets we can only modify the base whilst
6843 * the cursor is disabled.
6844 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006845 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006846
6847 cntl &= ~(CURSOR_FORMAT_MASK);
6848 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6849 cntl |= CURSOR_ENABLE |
6850 CURSOR_GAMMA_ENABLE |
6851 CURSOR_FORMAT_ARGB;
6852 } else
6853 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006854 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006855
6856 intel_crtc->cursor_visible = visible;
6857}
6858
6859static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6860{
6861 struct drm_device *dev = crtc->dev;
6862 struct drm_i915_private *dev_priv = dev->dev_private;
6863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6864 int pipe = intel_crtc->pipe;
6865 bool visible = base != 0;
6866
6867 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006868 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006869 if (base) {
6870 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6871 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6872 cntl |= pipe << 28; /* Connect to correct pipe */
6873 } else {
6874 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6875 cntl |= CURSOR_MODE_DISABLE;
6876 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006877 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006878
6879 intel_crtc->cursor_visible = visible;
6880 }
6881 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006882 I915_WRITE(CURBASE(pipe), base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006883}
6884
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006885static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6886{
6887 struct drm_device *dev = crtc->dev;
6888 struct drm_i915_private *dev_priv = dev->dev_private;
6889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6890 int pipe = intel_crtc->pipe;
6891 bool visible = base != 0;
6892
6893 if (intel_crtc->cursor_visible != visible) {
6894 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6895 if (base) {
6896 cntl &= ~CURSOR_MODE;
6897 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6898 } else {
6899 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6900 cntl |= CURSOR_MODE_DISABLE;
6901 }
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03006902 if (IS_HASWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006903 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03006904 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
6905 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006906 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6907
6908 intel_crtc->cursor_visible = visible;
6909 }
6910 /* and commit changes on next vblank */
6911 I915_WRITE(CURBASE_IVB(pipe), base);
6912}
6913
Jesse Barnes79e53942008-11-07 14:24:08 -08006914/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6915static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6916 bool on)
6917{
6918 struct drm_device *dev = crtc->dev;
6919 struct drm_i915_private *dev_priv = dev->dev_private;
6920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6921 int pipe = intel_crtc->pipe;
6922 int x = intel_crtc->cursor_x;
6923 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03006924 u32 base = 0, pos = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006925 bool visible;
6926
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03006927 if (on)
Jesse Barnes79e53942008-11-07 14:24:08 -08006928 base = intel_crtc->cursor_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08006929
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03006930 if (x >= intel_crtc->config.pipe_src_w)
6931 base = 0;
6932
6933 if (y >= intel_crtc->config.pipe_src_h)
Jesse Barnes79e53942008-11-07 14:24:08 -08006934 base = 0;
6935
6936 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03006937 if (x + intel_crtc->cursor_width <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08006938 base = 0;
6939
6940 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6941 x = -x;
6942 }
6943 pos |= x << CURSOR_X_SHIFT;
6944
6945 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03006946 if (y + intel_crtc->cursor_height <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08006947 base = 0;
6948
6949 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6950 y = -y;
6951 }
6952 pos |= y << CURSOR_Y_SHIFT;
6953
6954 visible = base != 0;
6955 if (!visible && !intel_crtc->cursor_visible)
6956 return;
6957
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006958 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006959 I915_WRITE(CURPOS_IVB(pipe), pos);
6960 ivb_update_cursor(crtc, base);
6961 } else {
6962 I915_WRITE(CURPOS(pipe), pos);
6963 if (IS_845G(dev) || IS_I865G(dev))
6964 i845_update_cursor(crtc, base);
6965 else
6966 i9xx_update_cursor(crtc, base);
6967 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006968}
6969
6970static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006971 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006972 uint32_t handle,
6973 uint32_t width, uint32_t height)
6974{
6975 struct drm_device *dev = crtc->dev;
6976 struct drm_i915_private *dev_priv = dev->dev_private;
6977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006978 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006979 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006980 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006981
Jesse Barnes79e53942008-11-07 14:24:08 -08006982 /* if we want to turn off the cursor ignore width and height */
6983 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006984 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006985 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006986 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006987 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006988 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006989 }
6990
6991 /* Currently we only support 64x64 cursors */
6992 if (width != 64 || height != 64) {
6993 DRM_ERROR("we currently only support 64x64 cursors\n");
6994 return -EINVAL;
6995 }
6996
Chris Wilson05394f32010-11-08 19:18:58 +00006997 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006998 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006999 return -ENOENT;
7000
Chris Wilson05394f32010-11-08 19:18:58 +00007001 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007002 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007003 ret = -ENOMEM;
7004 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007005 }
7006
Dave Airlie71acb5e2008-12-30 20:31:46 +10007007 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007008 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007009 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007010 unsigned alignment;
7011
Chris Wilsond9e86c02010-11-10 16:40:20 +00007012 if (obj->tiling_mode) {
7013 DRM_ERROR("cursor cannot be tiled\n");
7014 ret = -EINVAL;
7015 goto fail_locked;
7016 }
7017
Chris Wilson693db182013-03-05 14:52:39 +00007018 /* Note that the w/a also requires 2 PTE of padding following
7019 * the bo. We currently fill all unused PTE with the shadow
7020 * page and so we should always have valid PTE following the
7021 * cursor preventing the VT-d warning.
7022 */
7023 alignment = 0;
7024 if (need_vtd_wa(dev))
7025 alignment = 64*1024;
7026
7027 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007028 if (ret) {
7029 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007030 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007031 }
7032
Chris Wilsond9e86c02010-11-10 16:40:20 +00007033 ret = i915_gem_object_put_fence(obj);
7034 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007035 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007036 goto fail_unpin;
7037 }
7038
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007039 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007040 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007041 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007042 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007043 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7044 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007045 if (ret) {
7046 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007047 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007048 }
Chris Wilson05394f32010-11-08 19:18:58 +00007049 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007050 }
7051
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007052 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007053 I915_WRITE(CURSIZE, (height << 12) | width);
7054
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007055 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007056 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007057 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007058 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007059 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7060 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007061 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007062 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007063 }
Jesse Barnes80824002009-09-10 15:28:06 -07007064
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007065 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007066
7067 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007068 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007069 intel_crtc->cursor_width = width;
7070 intel_crtc->cursor_height = height;
7071
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007072 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007073
Jesse Barnes79e53942008-11-07 14:24:08 -08007074 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007075fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007076 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007077fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007078 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007079fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007080 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007081 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007082}
7083
7084static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7085{
Jesse Barnes79e53942008-11-07 14:24:08 -08007086 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007087
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007088 intel_crtc->cursor_x = x;
7089 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07007090
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007091 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007092
7093 return 0;
7094}
7095
7096/** Sets the color ramps on behalf of RandR */
7097void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
7098 u16 blue, int regno)
7099{
7100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7101
7102 intel_crtc->lut_r[regno] = red >> 8;
7103 intel_crtc->lut_g[regno] = green >> 8;
7104 intel_crtc->lut_b[regno] = blue >> 8;
7105}
7106
Dave Airlieb8c00ac2009-10-06 13:54:01 +10007107void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
7108 u16 *blue, int regno)
7109{
7110 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7111
7112 *red = intel_crtc->lut_r[regno] << 8;
7113 *green = intel_crtc->lut_g[regno] << 8;
7114 *blue = intel_crtc->lut_b[regno] << 8;
7115}
7116
Jesse Barnes79e53942008-11-07 14:24:08 -08007117static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007118 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007119{
James Simmons72034252010-08-03 01:33:19 +01007120 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007122
James Simmons72034252010-08-03 01:33:19 +01007123 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007124 intel_crtc->lut_r[i] = red[i] >> 8;
7125 intel_crtc->lut_g[i] = green[i] >> 8;
7126 intel_crtc->lut_b[i] = blue[i] >> 8;
7127 }
7128
7129 intel_crtc_load_lut(crtc);
7130}
7131
Jesse Barnes79e53942008-11-07 14:24:08 -08007132/* VESA 640x480x72Hz mode to set on the pipe */
7133static struct drm_display_mode load_detect_mode = {
7134 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7135 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7136};
7137
Chris Wilsond2dff872011-04-19 08:36:26 +01007138static struct drm_framebuffer *
7139intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007140 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007141 struct drm_i915_gem_object *obj)
7142{
7143 struct intel_framebuffer *intel_fb;
7144 int ret;
7145
7146 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7147 if (!intel_fb) {
7148 drm_gem_object_unreference_unlocked(&obj->base);
7149 return ERR_PTR(-ENOMEM);
7150 }
7151
7152 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
7153 if (ret) {
7154 drm_gem_object_unreference_unlocked(&obj->base);
7155 kfree(intel_fb);
7156 return ERR_PTR(ret);
7157 }
7158
7159 return &intel_fb->base;
7160}
7161
7162static u32
7163intel_framebuffer_pitch_for_width(int width, int bpp)
7164{
7165 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7166 return ALIGN(pitch, 64);
7167}
7168
7169static u32
7170intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7171{
7172 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7173 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7174}
7175
7176static struct drm_framebuffer *
7177intel_framebuffer_create_for_mode(struct drm_device *dev,
7178 struct drm_display_mode *mode,
7179 int depth, int bpp)
7180{
7181 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007182 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007183
7184 obj = i915_gem_alloc_object(dev,
7185 intel_framebuffer_size_for_mode(mode, bpp));
7186 if (obj == NULL)
7187 return ERR_PTR(-ENOMEM);
7188
7189 mode_cmd.width = mode->hdisplay;
7190 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007191 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7192 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007193 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007194
7195 return intel_framebuffer_create(dev, &mode_cmd, obj);
7196}
7197
7198static struct drm_framebuffer *
7199mode_fits_in_fbdev(struct drm_device *dev,
7200 struct drm_display_mode *mode)
7201{
7202 struct drm_i915_private *dev_priv = dev->dev_private;
7203 struct drm_i915_gem_object *obj;
7204 struct drm_framebuffer *fb;
7205
7206 if (dev_priv->fbdev == NULL)
7207 return NULL;
7208
7209 obj = dev_priv->fbdev->ifb.obj;
7210 if (obj == NULL)
7211 return NULL;
7212
7213 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007214 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7215 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007216 return NULL;
7217
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007218 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007219 return NULL;
7220
7221 return fb;
7222}
7223
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007224bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007225 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007226 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007227{
7228 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007229 struct intel_encoder *intel_encoder =
7230 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007231 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007232 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007233 struct drm_crtc *crtc = NULL;
7234 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007235 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007236 int i = -1;
7237
Chris Wilsond2dff872011-04-19 08:36:26 +01007238 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7239 connector->base.id, drm_get_connector_name(connector),
7240 encoder->base.id, drm_get_encoder_name(encoder));
7241
Jesse Barnes79e53942008-11-07 14:24:08 -08007242 /*
7243 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007244 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007245 * - if the connector already has an assigned crtc, use it (but make
7246 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007247 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007248 * - try to find the first unused crtc that can drive this connector,
7249 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007250 */
7251
7252 /* See if we already have a CRTC for this connector */
7253 if (encoder->crtc) {
7254 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007255
Daniel Vetter7b240562012-12-12 00:35:33 +01007256 mutex_lock(&crtc->mutex);
7257
Daniel Vetter24218aa2012-08-12 19:27:11 +02007258 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007259 old->load_detect_temp = false;
7260
7261 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007262 if (connector->dpms != DRM_MODE_DPMS_ON)
7263 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007264
Chris Wilson71731882011-04-19 23:10:58 +01007265 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007266 }
7267
7268 /* Find an unused one (if possible) */
7269 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7270 i++;
7271 if (!(encoder->possible_crtcs & (1 << i)))
7272 continue;
7273 if (!possible_crtc->enabled) {
7274 crtc = possible_crtc;
7275 break;
7276 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007277 }
7278
7279 /*
7280 * If we didn't find an unused CRTC, don't use any.
7281 */
7282 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007283 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7284 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007285 }
7286
Daniel Vetter7b240562012-12-12 00:35:33 +01007287 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007288 intel_encoder->new_crtc = to_intel_crtc(crtc);
7289 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007290
7291 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007292 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007293 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007294 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007295
Chris Wilson64927112011-04-20 07:25:26 +01007296 if (!mode)
7297 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007298
Chris Wilsond2dff872011-04-19 08:36:26 +01007299 /* We need a framebuffer large enough to accommodate all accesses
7300 * that the plane may generate whilst we perform load detection.
7301 * We can not rely on the fbcon either being present (we get called
7302 * during its initialisation to detect all boot displays, or it may
7303 * not even exist) or that it is large enough to satisfy the
7304 * requested mode.
7305 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007306 fb = mode_fits_in_fbdev(dev, mode);
7307 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007308 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007309 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7310 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007311 } else
7312 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007313 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007314 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007315 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007316 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007317 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007318
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007319 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007320 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007321 if (old->release_fb)
7322 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007323 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007324 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007325 }
Chris Wilson71731882011-04-19 23:10:58 +01007326
Jesse Barnes79e53942008-11-07 14:24:08 -08007327 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007328 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007329 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007330}
7331
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007332void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007333 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007334{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007335 struct intel_encoder *intel_encoder =
7336 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007337 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007338 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007339
Chris Wilsond2dff872011-04-19 08:36:26 +01007340 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7341 connector->base.id, drm_get_connector_name(connector),
7342 encoder->base.id, drm_get_encoder_name(encoder));
7343
Chris Wilson8261b192011-04-19 23:18:09 +01007344 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007345 to_intel_connector(connector)->new_encoder = NULL;
7346 intel_encoder->new_crtc = NULL;
7347 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007348
Daniel Vetter36206362012-12-10 20:42:17 +01007349 if (old->release_fb) {
7350 drm_framebuffer_unregister_private(old->release_fb);
7351 drm_framebuffer_unreference(old->release_fb);
7352 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007353
Daniel Vetter67c96402013-01-23 16:25:09 +00007354 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007355 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007356 }
7357
Eric Anholtc751ce42010-03-25 11:48:48 -07007358 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007359 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7360 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007361
7362 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007363}
7364
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007365static int i9xx_pll_refclk(struct drm_device *dev,
7366 const struct intel_crtc_config *pipe_config)
7367{
7368 struct drm_i915_private *dev_priv = dev->dev_private;
7369 u32 dpll = pipe_config->dpll_hw_state.dpll;
7370
7371 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
7372 return dev_priv->vbt.lvds_ssc_freq * 1000;
7373 else if (HAS_PCH_SPLIT(dev))
7374 return 120000;
7375 else if (!IS_GEN2(dev))
7376 return 96000;
7377 else
7378 return 48000;
7379}
7380
Jesse Barnes79e53942008-11-07 14:24:08 -08007381/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007382static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7383 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007384{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007385 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007386 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007387 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007388 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007389 u32 fp;
7390 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007391 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007392
7393 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007394 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007395 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007396 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007397
7398 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007399 if (IS_PINEVIEW(dev)) {
7400 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7401 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007402 } else {
7403 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7404 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7405 }
7406
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007407 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007408 if (IS_PINEVIEW(dev))
7409 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7410 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007411 else
7412 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007413 DPLL_FPA01_P1_POST_DIV_SHIFT);
7414
7415 switch (dpll & DPLL_MODE_MASK) {
7416 case DPLLB_MODE_DAC_SERIAL:
7417 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7418 5 : 10;
7419 break;
7420 case DPLLB_MODE_LVDS:
7421 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7422 7 : 14;
7423 break;
7424 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007425 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007426 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007427 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007428 }
7429
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007430 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007431 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007432 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007433 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007434 } else {
7435 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7436
7437 if (is_lvds) {
7438 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7439 DPLL_FPA01_P1_POST_DIV_SHIFT);
7440 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08007441 } else {
7442 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7443 clock.p1 = 2;
7444 else {
7445 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7446 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7447 }
7448 if (dpll & PLL_P2_DIVIDE_BY_4)
7449 clock.p2 = 4;
7450 else
7451 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08007452 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007453
7454 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007455 }
7456
Ville Syrjälä18442d02013-09-13 16:00:08 +03007457 /*
7458 * This value includes pixel_multiplier. We will use
7459 * port_clock to compute adjusted_mode.clock in the
7460 * encoder's get_config() function.
7461 */
7462 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007463}
7464
Ville Syrjälä6878da02013-09-13 15:59:11 +03007465int intel_dotclock_calculate(int link_freq,
7466 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007467{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007468 /*
7469 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007470 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007471 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007472 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007473 *
7474 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007475 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08007476 */
7477
Ville Syrjälä6878da02013-09-13 15:59:11 +03007478 if (!m_n->link_n)
7479 return 0;
7480
7481 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
7482}
7483
Ville Syrjälä18442d02013-09-13 16:00:08 +03007484static void ironlake_pch_clock_get(struct intel_crtc *crtc,
7485 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03007486{
7487 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007488
7489 /* read out port_clock from the DPLL */
7490 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03007491
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007492 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03007493 * This value does not include pixel_multiplier.
7494 * We will check that port_clock and adjusted_mode.clock
7495 * agree once we know their relationship in the encoder's
7496 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007497 */
Ville Syrjälä18442d02013-09-13 16:00:08 +03007498 pipe_config->adjusted_mode.clock =
7499 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
7500 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08007501}
7502
7503/** Returns the currently programmed mode of the given pipe. */
7504struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7505 struct drm_crtc *crtc)
7506{
Jesse Barnes548f2452011-02-17 10:40:53 -08007507 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007509 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007510 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007511 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007512 int htot = I915_READ(HTOTAL(cpu_transcoder));
7513 int hsync = I915_READ(HSYNC(cpu_transcoder));
7514 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7515 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03007516 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08007517
7518 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7519 if (!mode)
7520 return NULL;
7521
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007522 /*
7523 * Construct a pipe_config sufficient for getting the clock info
7524 * back out of crtc_clock_get.
7525 *
7526 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
7527 * to use a real value here instead.
7528 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03007529 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007530 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007531 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
7532 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
7533 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007534 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
7535
7536 mode->clock = pipe_config.adjusted_mode.clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08007537 mode->hdisplay = (htot & 0xffff) + 1;
7538 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7539 mode->hsync_start = (hsync & 0xffff) + 1;
7540 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7541 mode->vdisplay = (vtot & 0xffff) + 1;
7542 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7543 mode->vsync_start = (vsync & 0xffff) + 1;
7544 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7545
7546 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007547
7548 return mode;
7549}
7550
Daniel Vetter3dec0092010-08-20 21:40:52 +02007551static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007552{
7553 struct drm_device *dev = crtc->dev;
7554 drm_i915_private_t *dev_priv = dev->dev_private;
7555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7556 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007557 int dpll_reg = DPLL(pipe);
7558 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007559
Eric Anholtbad720f2009-10-22 16:11:14 -07007560 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007561 return;
7562
7563 if (!dev_priv->lvds_downclock_avail)
7564 return;
7565
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007566 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007567 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007568 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007569
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007570 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007571
7572 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7573 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007574 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007575
Jesse Barnes652c3932009-08-17 13:31:43 -07007576 dpll = I915_READ(dpll_reg);
7577 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007578 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007579 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007580}
7581
7582static void intel_decrease_pllclock(struct drm_crtc *crtc)
7583{
7584 struct drm_device *dev = crtc->dev;
7585 drm_i915_private_t *dev_priv = dev->dev_private;
7586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007587
Eric Anholtbad720f2009-10-22 16:11:14 -07007588 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007589 return;
7590
7591 if (!dev_priv->lvds_downclock_avail)
7592 return;
7593
7594 /*
7595 * Since this is called by a timer, we should never get here in
7596 * the manual case.
7597 */
7598 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007599 int pipe = intel_crtc->pipe;
7600 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007601 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007602
Zhao Yakui44d98a62009-10-09 11:39:40 +08007603 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007604
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007605 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007606
Chris Wilson074b5e12012-05-02 12:07:06 +01007607 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007608 dpll |= DISPLAY_RATE_SELECT_FPA1;
7609 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007610 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007611 dpll = I915_READ(dpll_reg);
7612 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007613 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007614 }
7615
7616}
7617
Chris Wilsonf047e392012-07-21 12:31:41 +01007618void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007619{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007620 struct drm_i915_private *dev_priv = dev->dev_private;
7621
7622 hsw_package_c8_gpu_busy(dev_priv);
7623 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01007624}
7625
7626void intel_mark_idle(struct drm_device *dev)
7627{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007628 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00007629 struct drm_crtc *crtc;
7630
Paulo Zanonic67a4702013-08-19 13:18:09 -03007631 hsw_package_c8_gpu_idle(dev_priv);
7632
Chris Wilson725a5b52013-01-08 11:02:57 +00007633 if (!i915_powersave)
7634 return;
7635
7636 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7637 if (!crtc->fb)
7638 continue;
7639
7640 intel_decrease_pllclock(crtc);
7641 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007642}
7643
Chris Wilsonc65355b2013-06-06 16:53:41 -03007644void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7645 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007646{
7647 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007648 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007649
7650 if (!i915_powersave)
7651 return;
7652
Jesse Barnes652c3932009-08-17 13:31:43 -07007653 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007654 if (!crtc->fb)
7655 continue;
7656
Chris Wilsonc65355b2013-06-06 16:53:41 -03007657 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7658 continue;
7659
7660 intel_increase_pllclock(crtc);
7661 if (ring && intel_fbc_enabled(dev))
7662 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007663 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007664}
7665
Jesse Barnes79e53942008-11-07 14:24:08 -08007666static void intel_crtc_destroy(struct drm_crtc *crtc)
7667{
7668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007669 struct drm_device *dev = crtc->dev;
7670 struct intel_unpin_work *work;
7671 unsigned long flags;
7672
7673 spin_lock_irqsave(&dev->event_lock, flags);
7674 work = intel_crtc->unpin_work;
7675 intel_crtc->unpin_work = NULL;
7676 spin_unlock_irqrestore(&dev->event_lock, flags);
7677
7678 if (work) {
7679 cancel_work_sync(&work->work);
7680 kfree(work);
7681 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007682
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007683 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7684
Jesse Barnes79e53942008-11-07 14:24:08 -08007685 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007686
Jesse Barnes79e53942008-11-07 14:24:08 -08007687 kfree(intel_crtc);
7688}
7689
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007690static void intel_unpin_work_fn(struct work_struct *__work)
7691{
7692 struct intel_unpin_work *work =
7693 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007694 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007695
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007696 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007697 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007698 drm_gem_object_unreference(&work->pending_flip_obj->base);
7699 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007700
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007701 intel_update_fbc(dev);
7702 mutex_unlock(&dev->struct_mutex);
7703
7704 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7705 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7706
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007707 kfree(work);
7708}
7709
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007710static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007711 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007712{
7713 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7715 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007716 unsigned long flags;
7717
7718 /* Ignore early vblank irqs */
7719 if (intel_crtc == NULL)
7720 return;
7721
7722 spin_lock_irqsave(&dev->event_lock, flags);
7723 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007724
7725 /* Ensure we don't miss a work->pending update ... */
7726 smp_rmb();
7727
7728 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007729 spin_unlock_irqrestore(&dev->event_lock, flags);
7730 return;
7731 }
7732
Chris Wilsone7d841c2012-12-03 11:36:30 +00007733 /* and that the unpin work is consistent wrt ->pending. */
7734 smp_rmb();
7735
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007736 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007737
Rob Clark45a066e2012-10-08 14:50:40 -05007738 if (work->event)
7739 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007740
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007741 drm_vblank_put(dev, intel_crtc->pipe);
7742
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007743 spin_unlock_irqrestore(&dev->event_lock, flags);
7744
Daniel Vetter2c10d572012-12-20 21:24:07 +01007745 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007746
7747 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007748
7749 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007750}
7751
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007752void intel_finish_page_flip(struct drm_device *dev, int pipe)
7753{
7754 drm_i915_private_t *dev_priv = dev->dev_private;
7755 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7756
Mario Kleiner49b14a52010-12-09 07:00:07 +01007757 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007758}
7759
7760void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7761{
7762 drm_i915_private_t *dev_priv = dev->dev_private;
7763 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7764
Mario Kleiner49b14a52010-12-09 07:00:07 +01007765 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007766}
7767
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007768void intel_prepare_page_flip(struct drm_device *dev, int plane)
7769{
7770 drm_i915_private_t *dev_priv = dev->dev_private;
7771 struct intel_crtc *intel_crtc =
7772 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7773 unsigned long flags;
7774
Chris Wilsone7d841c2012-12-03 11:36:30 +00007775 /* NB: An MMIO update of the plane base pointer will also
7776 * generate a page-flip completion irq, i.e. every modeset
7777 * is also accompanied by a spurious intel_prepare_page_flip().
7778 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007779 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007780 if (intel_crtc->unpin_work)
7781 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007782 spin_unlock_irqrestore(&dev->event_lock, flags);
7783}
7784
Chris Wilsone7d841c2012-12-03 11:36:30 +00007785inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7786{
7787 /* Ensure that the work item is consistent when activating it ... */
7788 smp_wmb();
7789 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7790 /* and that it is marked active as soon as the irq could fire. */
7791 smp_wmb();
7792}
7793
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007794static int intel_gen2_queue_flip(struct drm_device *dev,
7795 struct drm_crtc *crtc,
7796 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007797 struct drm_i915_gem_object *obj,
7798 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007799{
7800 struct drm_i915_private *dev_priv = dev->dev_private;
7801 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007802 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007803 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007804 int ret;
7805
Daniel Vetter6d90c952012-04-26 23:28:05 +02007806 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007807 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007808 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007809
Daniel Vetter6d90c952012-04-26 23:28:05 +02007810 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007811 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007812 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007813
7814 /* Can't queue multiple flips, so wait for the previous
7815 * one to finish before executing the next.
7816 */
7817 if (intel_crtc->plane)
7818 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7819 else
7820 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007821 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7822 intel_ring_emit(ring, MI_NOOP);
7823 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7824 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7825 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007826 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007827 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007828
7829 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007830 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007831 return 0;
7832
7833err_unpin:
7834 intel_unpin_fb_obj(obj);
7835err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007836 return ret;
7837}
7838
7839static int intel_gen3_queue_flip(struct drm_device *dev,
7840 struct drm_crtc *crtc,
7841 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007842 struct drm_i915_gem_object *obj,
7843 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007844{
7845 struct drm_i915_private *dev_priv = dev->dev_private;
7846 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007847 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007848 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007849 int ret;
7850
Daniel Vetter6d90c952012-04-26 23:28:05 +02007851 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007852 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007853 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007854
Daniel Vetter6d90c952012-04-26 23:28:05 +02007855 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007856 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007857 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007858
7859 if (intel_crtc->plane)
7860 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7861 else
7862 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007863 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7864 intel_ring_emit(ring, MI_NOOP);
7865 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7866 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7867 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007868 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007869 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007870
Chris Wilsone7d841c2012-12-03 11:36:30 +00007871 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007872 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007873 return 0;
7874
7875err_unpin:
7876 intel_unpin_fb_obj(obj);
7877err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007878 return ret;
7879}
7880
7881static int intel_gen4_queue_flip(struct drm_device *dev,
7882 struct drm_crtc *crtc,
7883 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007884 struct drm_i915_gem_object *obj,
7885 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007886{
7887 struct drm_i915_private *dev_priv = dev->dev_private;
7888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7889 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007890 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007891 int ret;
7892
Daniel Vetter6d90c952012-04-26 23:28:05 +02007893 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007894 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007895 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007896
Daniel Vetter6d90c952012-04-26 23:28:05 +02007897 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007898 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007899 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007900
7901 /* i965+ uses the linear or tiled offsets from the
7902 * Display Registers (which do not change across a page-flip)
7903 * so we need only reprogram the base address.
7904 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007905 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7906 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7907 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007908 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007909 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02007910 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007911
7912 /* XXX Enabling the panel-fitter across page-flip is so far
7913 * untested on non-native modes, so ignore it for now.
7914 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7915 */
7916 pf = 0;
7917 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007918 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007919
7920 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007921 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007922 return 0;
7923
7924err_unpin:
7925 intel_unpin_fb_obj(obj);
7926err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007927 return ret;
7928}
7929
7930static int intel_gen6_queue_flip(struct drm_device *dev,
7931 struct drm_crtc *crtc,
7932 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007933 struct drm_i915_gem_object *obj,
7934 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007935{
7936 struct drm_i915_private *dev_priv = dev->dev_private;
7937 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007938 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007939 uint32_t pf, pipesrc;
7940 int ret;
7941
Daniel Vetter6d90c952012-04-26 23:28:05 +02007942 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007943 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007944 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007945
Daniel Vetter6d90c952012-04-26 23:28:05 +02007946 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007947 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007948 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007949
Daniel Vetter6d90c952012-04-26 23:28:05 +02007950 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7951 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7952 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007953 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007954
Chris Wilson99d9acd2012-04-17 20:37:00 +01007955 /* Contrary to the suggestions in the documentation,
7956 * "Enable Panel Fitter" does not seem to be required when page
7957 * flipping with a non-native mode, and worse causes a normal
7958 * modeset to fail.
7959 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7960 */
7961 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007962 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007963 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007964
7965 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007966 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007967 return 0;
7968
7969err_unpin:
7970 intel_unpin_fb_obj(obj);
7971err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007972 return ret;
7973}
7974
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007975static int intel_gen7_queue_flip(struct drm_device *dev,
7976 struct drm_crtc *crtc,
7977 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007978 struct drm_i915_gem_object *obj,
7979 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007980{
7981 struct drm_i915_private *dev_priv = dev->dev_private;
7982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01007983 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007984 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01007985 int len, ret;
7986
7987 ring = obj->ring;
7988 if (ring == NULL || ring->id != RCS)
7989 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007990
7991 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7992 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007993 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007994
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007995 switch(intel_crtc->plane) {
7996 case PLANE_A:
7997 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7998 break;
7999 case PLANE_B:
8000 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8001 break;
8002 case PLANE_C:
8003 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8004 break;
8005 default:
8006 WARN_ONCE(1, "unknown plane in flip command\n");
8007 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008008 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008009 }
8010
Chris Wilsonffe74d72013-08-26 20:58:12 +01008011 len = 4;
8012 if (ring->id == RCS)
8013 len += 6;
8014
8015 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008016 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008017 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008018
Chris Wilsonffe74d72013-08-26 20:58:12 +01008019 /* Unmask the flip-done completion message. Note that the bspec says that
8020 * we should do this for both the BCS and RCS, and that we must not unmask
8021 * more than one flip event at any time (or ensure that one flip message
8022 * can be sent by waiting for flip-done prior to queueing new flips).
8023 * Experimentation says that BCS works despite DERRMR masking all
8024 * flip-done completion events and that unmasking all planes at once
8025 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8026 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8027 */
8028 if (ring->id == RCS) {
8029 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8030 intel_ring_emit(ring, DERRMR);
8031 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8032 DERRMR_PIPEB_PRI_FLIP_DONE |
8033 DERRMR_PIPEC_PRI_FLIP_DONE));
8034 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
8035 intel_ring_emit(ring, DERRMR);
8036 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8037 }
8038
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008039 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008040 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008041 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008042 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008043
8044 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008045 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008046 return 0;
8047
8048err_unpin:
8049 intel_unpin_fb_obj(obj);
8050err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008051 return ret;
8052}
8053
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008054static int intel_default_queue_flip(struct drm_device *dev,
8055 struct drm_crtc *crtc,
8056 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008057 struct drm_i915_gem_object *obj,
8058 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008059{
8060 return -ENODEV;
8061}
8062
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008063static int intel_crtc_page_flip(struct drm_crtc *crtc,
8064 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008065 struct drm_pending_vblank_event *event,
8066 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008067{
8068 struct drm_device *dev = crtc->dev;
8069 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008070 struct drm_framebuffer *old_fb = crtc->fb;
8071 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8073 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008074 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008075 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008076
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008077 /* Can't change pixel format via MI display flips. */
8078 if (fb->pixel_format != crtc->fb->pixel_format)
8079 return -EINVAL;
8080
8081 /*
8082 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8083 * Note that pitch changes could also affect these register.
8084 */
8085 if (INTEL_INFO(dev)->gen > 3 &&
8086 (fb->offsets[0] != crtc->fb->offsets[0] ||
8087 fb->pitches[0] != crtc->fb->pitches[0]))
8088 return -EINVAL;
8089
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008090 work = kzalloc(sizeof *work, GFP_KERNEL);
8091 if (work == NULL)
8092 return -ENOMEM;
8093
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008094 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008095 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008096 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008097 INIT_WORK(&work->work, intel_unpin_work_fn);
8098
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008099 ret = drm_vblank_get(dev, intel_crtc->pipe);
8100 if (ret)
8101 goto free_work;
8102
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008103 /* We borrow the event spin lock for protecting unpin_work */
8104 spin_lock_irqsave(&dev->event_lock, flags);
8105 if (intel_crtc->unpin_work) {
8106 spin_unlock_irqrestore(&dev->event_lock, flags);
8107 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008108 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008109
8110 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008111 return -EBUSY;
8112 }
8113 intel_crtc->unpin_work = work;
8114 spin_unlock_irqrestore(&dev->event_lock, flags);
8115
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008116 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8117 flush_workqueue(dev_priv->wq);
8118
Chris Wilson79158102012-05-23 11:13:58 +01008119 ret = i915_mutex_lock_interruptible(dev);
8120 if (ret)
8121 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008122
Jesse Barnes75dfca82010-02-10 15:09:44 -08008123 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008124 drm_gem_object_reference(&work->old_fb_obj->base);
8125 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008126
8127 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008128
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008129 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008130
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008131 work->enable_stall_check = true;
8132
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008133 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008134 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008135
Keith Packarded8d1972013-07-22 18:49:58 -07008136 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008137 if (ret)
8138 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008139
Chris Wilson7782de32011-07-08 12:22:41 +01008140 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008141 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008142 mutex_unlock(&dev->struct_mutex);
8143
Jesse Barnese5510fa2010-07-01 16:48:37 -07008144 trace_i915_flip_request(intel_crtc->plane, obj);
8145
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008146 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008147
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008148cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008149 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008150 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008151 drm_gem_object_unreference(&work->old_fb_obj->base);
8152 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008153 mutex_unlock(&dev->struct_mutex);
8154
Chris Wilson79158102012-05-23 11:13:58 +01008155cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008156 spin_lock_irqsave(&dev->event_lock, flags);
8157 intel_crtc->unpin_work = NULL;
8158 spin_unlock_irqrestore(&dev->event_lock, flags);
8159
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008160 drm_vblank_put(dev, intel_crtc->pipe);
8161free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008162 kfree(work);
8163
8164 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008165}
8166
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008167static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008168 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8169 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008170};
8171
Daniel Vetter50f56112012-07-02 09:35:43 +02008172static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8173 struct drm_crtc *crtc)
8174{
8175 struct drm_device *dev;
8176 struct drm_crtc *tmp;
8177 int crtc_mask = 1;
8178
8179 WARN(!crtc, "checking null crtc?\n");
8180
8181 dev = crtc->dev;
8182
8183 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8184 if (tmp == crtc)
8185 break;
8186 crtc_mask <<= 1;
8187 }
8188
8189 if (encoder->possible_crtcs & crtc_mask)
8190 return true;
8191 return false;
8192}
8193
Daniel Vetter9a935852012-07-05 22:34:27 +02008194/**
8195 * intel_modeset_update_staged_output_state
8196 *
8197 * Updates the staged output configuration state, e.g. after we've read out the
8198 * current hw state.
8199 */
8200static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8201{
8202 struct intel_encoder *encoder;
8203 struct intel_connector *connector;
8204
8205 list_for_each_entry(connector, &dev->mode_config.connector_list,
8206 base.head) {
8207 connector->new_encoder =
8208 to_intel_encoder(connector->base.encoder);
8209 }
8210
8211 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8212 base.head) {
8213 encoder->new_crtc =
8214 to_intel_crtc(encoder->base.crtc);
8215 }
8216}
8217
8218/**
8219 * intel_modeset_commit_output_state
8220 *
8221 * This function copies the stage display pipe configuration to the real one.
8222 */
8223static void intel_modeset_commit_output_state(struct drm_device *dev)
8224{
8225 struct intel_encoder *encoder;
8226 struct intel_connector *connector;
8227
8228 list_for_each_entry(connector, &dev->mode_config.connector_list,
8229 base.head) {
8230 connector->base.encoder = &connector->new_encoder->base;
8231 }
8232
8233 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8234 base.head) {
8235 encoder->base.crtc = &encoder->new_crtc->base;
8236 }
8237}
8238
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008239static void
8240connected_sink_compute_bpp(struct intel_connector * connector,
8241 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008242{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008243 int bpp = pipe_config->pipe_bpp;
8244
8245 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8246 connector->base.base.id,
8247 drm_get_connector_name(&connector->base));
8248
8249 /* Don't use an invalid EDID bpc value */
8250 if (connector->base.display_info.bpc &&
8251 connector->base.display_info.bpc * 3 < bpp) {
8252 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8253 bpp, connector->base.display_info.bpc*3);
8254 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8255 }
8256
8257 /* Clamp bpp to 8 on screens without EDID 1.4 */
8258 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8259 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8260 bpp);
8261 pipe_config->pipe_bpp = 24;
8262 }
8263}
8264
8265static int
8266compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8267 struct drm_framebuffer *fb,
8268 struct intel_crtc_config *pipe_config)
8269{
8270 struct drm_device *dev = crtc->base.dev;
8271 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008272 int bpp;
8273
Daniel Vetterd42264b2013-03-28 16:38:08 +01008274 switch (fb->pixel_format) {
8275 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008276 bpp = 8*3; /* since we go through a colormap */
8277 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008278 case DRM_FORMAT_XRGB1555:
8279 case DRM_FORMAT_ARGB1555:
8280 /* checked in intel_framebuffer_init already */
8281 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8282 return -EINVAL;
8283 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008284 bpp = 6*3; /* min is 18bpp */
8285 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008286 case DRM_FORMAT_XBGR8888:
8287 case DRM_FORMAT_ABGR8888:
8288 /* checked in intel_framebuffer_init already */
8289 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8290 return -EINVAL;
8291 case DRM_FORMAT_XRGB8888:
8292 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008293 bpp = 8*3;
8294 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008295 case DRM_FORMAT_XRGB2101010:
8296 case DRM_FORMAT_ARGB2101010:
8297 case DRM_FORMAT_XBGR2101010:
8298 case DRM_FORMAT_ABGR2101010:
8299 /* checked in intel_framebuffer_init already */
8300 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008301 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008302 bpp = 10*3;
8303 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008304 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008305 default:
8306 DRM_DEBUG_KMS("unsupported depth\n");
8307 return -EINVAL;
8308 }
8309
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008310 pipe_config->pipe_bpp = bpp;
8311
8312 /* Clamp display bpp to EDID value */
8313 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008314 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008315 if (!connector->new_encoder ||
8316 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008317 continue;
8318
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008319 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008320 }
8321
8322 return bpp;
8323}
8324
Daniel Vetterc0b03412013-05-28 12:05:54 +02008325static void intel_dump_pipe_config(struct intel_crtc *crtc,
8326 struct intel_crtc_config *pipe_config,
8327 const char *context)
8328{
8329 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8330 context, pipe_name(crtc->pipe));
8331
8332 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8333 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8334 pipe_config->pipe_bpp, pipe_config->dither);
8335 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8336 pipe_config->has_pch_encoder,
8337 pipe_config->fdi_lanes,
8338 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8339 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8340 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008341 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8342 pipe_config->has_dp_encoder,
8343 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8344 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8345 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008346 DRM_DEBUG_KMS("requested mode:\n");
8347 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8348 DRM_DEBUG_KMS("adjusted mode:\n");
8349 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008350 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008351 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8352 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008353 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8354 pipe_config->gmch_pfit.control,
8355 pipe_config->gmch_pfit.pgm_ratios,
8356 pipe_config->gmch_pfit.lvds_border_bits);
8357 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
8358 pipe_config->pch_pfit.pos,
8359 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008360 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008361}
8362
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008363static bool check_encoder_cloning(struct drm_crtc *crtc)
8364{
8365 int num_encoders = 0;
8366 bool uncloneable_encoders = false;
8367 struct intel_encoder *encoder;
8368
8369 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8370 base.head) {
8371 if (&encoder->new_crtc->base != crtc)
8372 continue;
8373
8374 num_encoders++;
8375 if (!encoder->cloneable)
8376 uncloneable_encoders = true;
8377 }
8378
8379 return !(num_encoders > 1 && uncloneable_encoders);
8380}
8381
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008382static struct intel_crtc_config *
8383intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008384 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008385 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008386{
8387 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008388 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008389 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008390 int plane_bpp, ret = -EINVAL;
8391 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008392
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008393 if (!check_encoder_cloning(crtc)) {
8394 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8395 return ERR_PTR(-EINVAL);
8396 }
8397
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008398 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8399 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008400 return ERR_PTR(-ENOMEM);
8401
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008402 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8403 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008404
8405 pipe_config->pipe_src_w = mode->hdisplay;
8406 pipe_config->pipe_src_h = mode->vdisplay;
8407
Daniel Vettere143a212013-07-04 12:01:15 +02008408 pipe_config->cpu_transcoder =
8409 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008410 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008411
Imre Deak2960bc92013-07-30 13:36:32 +03008412 /*
8413 * Sanitize sync polarity flags based on requested ones. If neither
8414 * positive or negative polarity is requested, treat this as meaning
8415 * negative polarity.
8416 */
8417 if (!(pipe_config->adjusted_mode.flags &
8418 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8419 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8420
8421 if (!(pipe_config->adjusted_mode.flags &
8422 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8423 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8424
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008425 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8426 * plane pixel format and any sink constraints into account. Returns the
8427 * source plane bpp so that dithering can be selected on mismatches
8428 * after encoders and crtc also have had their say. */
8429 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8430 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008431 if (plane_bpp < 0)
8432 goto fail;
8433
Daniel Vettere29c22c2013-02-21 00:00:16 +01008434encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008435 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008436 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008437 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008438
Daniel Vetter135c81b2013-07-21 21:37:09 +02008439 /* Fill in default crtc timings, allow encoders to overwrite them. */
8440 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, 0);
8441
Daniel Vetter7758a112012-07-08 19:40:39 +02008442 /* Pass our mode to the connectors and the CRTC to give them a chance to
8443 * adjust it according to limitations or connector properties, and also
8444 * a chance to reject the mode entirely.
8445 */
8446 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8447 base.head) {
8448
8449 if (&encoder->new_crtc->base != crtc)
8450 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01008451
Daniel Vetterefea6e82013-07-21 21:36:59 +02008452 if (!(encoder->compute_config(encoder, pipe_config))) {
8453 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02008454 goto fail;
8455 }
8456 }
8457
Daniel Vetterff9a6752013-06-01 17:16:21 +02008458 /* Set default port clock if not overwritten by the encoder. Needs to be
8459 * done afterwards in case the encoder adjusts the mode. */
8460 if (!pipe_config->port_clock)
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +03008461 pipe_config->port_clock = pipe_config->adjusted_mode.clock *
8462 pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008463
Daniel Vettera43f6e02013-06-07 23:10:32 +02008464 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008465 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02008466 DRM_DEBUG_KMS("CRTC fixup failed\n");
8467 goto fail;
8468 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01008469
8470 if (ret == RETRY) {
8471 if (WARN(!retry, "loop in pipe configuration computation\n")) {
8472 ret = -EINVAL;
8473 goto fail;
8474 }
8475
8476 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
8477 retry = false;
8478 goto encoder_retry;
8479 }
8480
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008481 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
8482 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
8483 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
8484
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008485 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02008486fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008487 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008488 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02008489}
8490
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008491/* Computes which crtcs are affected and sets the relevant bits in the mask. For
8492 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
8493static void
8494intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
8495 unsigned *prepare_pipes, unsigned *disable_pipes)
8496{
8497 struct intel_crtc *intel_crtc;
8498 struct drm_device *dev = crtc->dev;
8499 struct intel_encoder *encoder;
8500 struct intel_connector *connector;
8501 struct drm_crtc *tmp_crtc;
8502
8503 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
8504
8505 /* Check which crtcs have changed outputs connected to them, these need
8506 * to be part of the prepare_pipes mask. We don't (yet) support global
8507 * modeset across multiple crtcs, so modeset_pipes will only have one
8508 * bit set at most. */
8509 list_for_each_entry(connector, &dev->mode_config.connector_list,
8510 base.head) {
8511 if (connector->base.encoder == &connector->new_encoder->base)
8512 continue;
8513
8514 if (connector->base.encoder) {
8515 tmp_crtc = connector->base.encoder->crtc;
8516
8517 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8518 }
8519
8520 if (connector->new_encoder)
8521 *prepare_pipes |=
8522 1 << connector->new_encoder->new_crtc->pipe;
8523 }
8524
8525 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8526 base.head) {
8527 if (encoder->base.crtc == &encoder->new_crtc->base)
8528 continue;
8529
8530 if (encoder->base.crtc) {
8531 tmp_crtc = encoder->base.crtc;
8532
8533 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8534 }
8535
8536 if (encoder->new_crtc)
8537 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
8538 }
8539
8540 /* Check for any pipes that will be fully disabled ... */
8541 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8542 base.head) {
8543 bool used = false;
8544
8545 /* Don't try to disable disabled crtcs. */
8546 if (!intel_crtc->base.enabled)
8547 continue;
8548
8549 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8550 base.head) {
8551 if (encoder->new_crtc == intel_crtc)
8552 used = true;
8553 }
8554
8555 if (!used)
8556 *disable_pipes |= 1 << intel_crtc->pipe;
8557 }
8558
8559
8560 /* set_mode is also used to update properties on life display pipes. */
8561 intel_crtc = to_intel_crtc(crtc);
8562 if (crtc->enabled)
8563 *prepare_pipes |= 1 << intel_crtc->pipe;
8564
Daniel Vetterb6c51642013-04-12 18:48:43 +02008565 /*
8566 * For simplicity do a full modeset on any pipe where the output routing
8567 * changed. We could be more clever, but that would require us to be
8568 * more careful with calling the relevant encoder->mode_set functions.
8569 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008570 if (*prepare_pipes)
8571 *modeset_pipes = *prepare_pipes;
8572
8573 /* ... and mask these out. */
8574 *modeset_pipes &= ~(*disable_pipes);
8575 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008576
8577 /*
8578 * HACK: We don't (yet) fully support global modesets. intel_set_config
8579 * obies this rule, but the modeset restore mode of
8580 * intel_modeset_setup_hw_state does not.
8581 */
8582 *modeset_pipes &= 1 << intel_crtc->pipe;
8583 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008584
8585 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8586 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008587}
8588
Daniel Vetterea9d7582012-07-10 10:42:52 +02008589static bool intel_crtc_in_use(struct drm_crtc *crtc)
8590{
8591 struct drm_encoder *encoder;
8592 struct drm_device *dev = crtc->dev;
8593
8594 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8595 if (encoder->crtc == crtc)
8596 return true;
8597
8598 return false;
8599}
8600
8601static void
8602intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8603{
8604 struct intel_encoder *intel_encoder;
8605 struct intel_crtc *intel_crtc;
8606 struct drm_connector *connector;
8607
8608 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8609 base.head) {
8610 if (!intel_encoder->base.crtc)
8611 continue;
8612
8613 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8614
8615 if (prepare_pipes & (1 << intel_crtc->pipe))
8616 intel_encoder->connectors_active = false;
8617 }
8618
8619 intel_modeset_commit_output_state(dev);
8620
8621 /* Update computed state. */
8622 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8623 base.head) {
8624 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8625 }
8626
8627 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8628 if (!connector->encoder || !connector->encoder->crtc)
8629 continue;
8630
8631 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8632
8633 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008634 struct drm_property *dpms_property =
8635 dev->mode_config.dpms_property;
8636
Daniel Vetterea9d7582012-07-10 10:42:52 +02008637 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008638 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008639 dpms_property,
8640 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008641
8642 intel_encoder = to_intel_encoder(connector->encoder);
8643 intel_encoder->connectors_active = true;
8644 }
8645 }
8646
8647}
8648
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008649static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008650{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008651 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008652
8653 if (clock1 == clock2)
8654 return true;
8655
8656 if (!clock1 || !clock2)
8657 return false;
8658
8659 diff = abs(clock1 - clock2);
8660
8661 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
8662 return true;
8663
8664 return false;
8665}
8666
Daniel Vetter25c5b262012-07-08 22:08:04 +02008667#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8668 list_for_each_entry((intel_crtc), \
8669 &(dev)->mode_config.crtc_list, \
8670 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008671 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008672
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008673static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008674intel_pipe_config_compare(struct drm_device *dev,
8675 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008676 struct intel_crtc_config *pipe_config)
8677{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008678#define PIPE_CONF_CHECK_X(name) \
8679 if (current_config->name != pipe_config->name) { \
8680 DRM_ERROR("mismatch in " #name " " \
8681 "(expected 0x%08x, found 0x%08x)\n", \
8682 current_config->name, \
8683 pipe_config->name); \
8684 return false; \
8685 }
8686
Daniel Vetter08a24032013-04-19 11:25:34 +02008687#define PIPE_CONF_CHECK_I(name) \
8688 if (current_config->name != pipe_config->name) { \
8689 DRM_ERROR("mismatch in " #name " " \
8690 "(expected %i, found %i)\n", \
8691 current_config->name, \
8692 pipe_config->name); \
8693 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008694 }
8695
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008696#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8697 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07008698 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008699 "(expected %i, found %i)\n", \
8700 current_config->name & (mask), \
8701 pipe_config->name & (mask)); \
8702 return false; \
8703 }
8704
Ville Syrjälä5e550652013-09-06 23:29:07 +03008705#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
8706 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
8707 DRM_ERROR("mismatch in " #name " " \
8708 "(expected %i, found %i)\n", \
8709 current_config->name, \
8710 pipe_config->name); \
8711 return false; \
8712 }
8713
Daniel Vetterbb760062013-06-06 14:55:52 +02008714#define PIPE_CONF_QUIRK(quirk) \
8715 ((current_config->quirks | pipe_config->quirks) & (quirk))
8716
Daniel Vettereccb1402013-05-22 00:50:22 +02008717 PIPE_CONF_CHECK_I(cpu_transcoder);
8718
Daniel Vetter08a24032013-04-19 11:25:34 +02008719 PIPE_CONF_CHECK_I(has_pch_encoder);
8720 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008721 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8722 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8723 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8724 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8725 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008726
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008727 PIPE_CONF_CHECK_I(has_dp_encoder);
8728 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
8729 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
8730 PIPE_CONF_CHECK_I(dp_m_n.link_m);
8731 PIPE_CONF_CHECK_I(dp_m_n.link_n);
8732 PIPE_CONF_CHECK_I(dp_m_n.tu);
8733
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008734 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8735 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8736 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8737 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8738 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8739 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8740
8741 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8742 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8743 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8744 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8745 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8746 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8747
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008748 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008749
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008750 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8751 DRM_MODE_FLAG_INTERLACE);
8752
Daniel Vetterbb760062013-06-06 14:55:52 +02008753 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8754 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8755 DRM_MODE_FLAG_PHSYNC);
8756 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8757 DRM_MODE_FLAG_NHSYNC);
8758 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8759 DRM_MODE_FLAG_PVSYNC);
8760 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8761 DRM_MODE_FLAG_NVSYNC);
8762 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008763
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008764 PIPE_CONF_CHECK_I(pipe_src_w);
8765 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008766
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008767 PIPE_CONF_CHECK_I(gmch_pfit.control);
8768 /* pfit ratios are autocomputed by the hw on gen4+ */
8769 if (INTEL_INFO(dev)->gen < 4)
8770 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8771 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8772 PIPE_CONF_CHECK_I(pch_pfit.pos);
8773 PIPE_CONF_CHECK_I(pch_pfit.size);
8774
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008775 PIPE_CONF_CHECK_I(ips_enabled);
8776
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008777 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008778 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008779 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008780 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8781 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008782
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008783 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
8784 PIPE_CONF_CHECK_I(pipe_bpp);
8785
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008786 if (!IS_HASWELL(dev)) {
Ville Syrjälä5e550652013-09-06 23:29:07 +03008787 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.clock);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008788 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
8789 }
Ville Syrjälä5e550652013-09-06 23:29:07 +03008790
Daniel Vetter66e985c2013-06-05 13:34:20 +02008791#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008792#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008793#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03008794#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02008795#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008796
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008797 return true;
8798}
8799
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008800static void
8801check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008802{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008803 struct intel_connector *connector;
8804
8805 list_for_each_entry(connector, &dev->mode_config.connector_list,
8806 base.head) {
8807 /* This also checks the encoder/connector hw state with the
8808 * ->get_hw_state callbacks. */
8809 intel_connector_check_state(connector);
8810
8811 WARN(&connector->new_encoder->base != connector->base.encoder,
8812 "connector's staged encoder doesn't match current encoder\n");
8813 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008814}
8815
8816static void
8817check_encoder_state(struct drm_device *dev)
8818{
8819 struct intel_encoder *encoder;
8820 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008821
8822 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8823 base.head) {
8824 bool enabled = false;
8825 bool active = false;
8826 enum pipe pipe, tracked_pipe;
8827
8828 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8829 encoder->base.base.id,
8830 drm_get_encoder_name(&encoder->base));
8831
8832 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8833 "encoder's stage crtc doesn't match current crtc\n");
8834 WARN(encoder->connectors_active && !encoder->base.crtc,
8835 "encoder's active_connectors set, but no crtc\n");
8836
8837 list_for_each_entry(connector, &dev->mode_config.connector_list,
8838 base.head) {
8839 if (connector->base.encoder != &encoder->base)
8840 continue;
8841 enabled = true;
8842 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8843 active = true;
8844 }
8845 WARN(!!encoder->base.crtc != enabled,
8846 "encoder's enabled state mismatch "
8847 "(expected %i, found %i)\n",
8848 !!encoder->base.crtc, enabled);
8849 WARN(active && !encoder->base.crtc,
8850 "active encoder with no crtc\n");
8851
8852 WARN(encoder->connectors_active != active,
8853 "encoder's computed active state doesn't match tracked active state "
8854 "(expected %i, found %i)\n", active, encoder->connectors_active);
8855
8856 active = encoder->get_hw_state(encoder, &pipe);
8857 WARN(active != encoder->connectors_active,
8858 "encoder's hw state doesn't match sw tracking "
8859 "(expected %i, found %i)\n",
8860 encoder->connectors_active, active);
8861
8862 if (!encoder->base.crtc)
8863 continue;
8864
8865 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8866 WARN(active && pipe != tracked_pipe,
8867 "active encoder's pipe doesn't match"
8868 "(expected %i, found %i)\n",
8869 tracked_pipe, pipe);
8870
8871 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008872}
8873
8874static void
8875check_crtc_state(struct drm_device *dev)
8876{
8877 drm_i915_private_t *dev_priv = dev->dev_private;
8878 struct intel_crtc *crtc;
8879 struct intel_encoder *encoder;
8880 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008881
8882 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8883 base.head) {
8884 bool enabled = false;
8885 bool active = false;
8886
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008887 memset(&pipe_config, 0, sizeof(pipe_config));
8888
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008889 DRM_DEBUG_KMS("[CRTC:%d]\n",
8890 crtc->base.base.id);
8891
8892 WARN(crtc->active && !crtc->base.enabled,
8893 "active crtc, but not enabled in sw tracking\n");
8894
8895 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8896 base.head) {
8897 if (encoder->base.crtc != &crtc->base)
8898 continue;
8899 enabled = true;
8900 if (encoder->connectors_active)
8901 active = true;
8902 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008903
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008904 WARN(active != crtc->active,
8905 "crtc's computed active state doesn't match tracked active state "
8906 "(expected %i, found %i)\n", active, crtc->active);
8907 WARN(enabled != crtc->base.enabled,
8908 "crtc's computed enabled state doesn't match tracked enabled state "
8909 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8910
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008911 active = dev_priv->display.get_pipe_config(crtc,
8912 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02008913
8914 /* hw state is inconsistent with the pipe A quirk */
8915 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
8916 active = crtc->active;
8917
Daniel Vetter6c49f242013-06-06 12:45:25 +02008918 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8919 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008920 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008921 if (encoder->base.crtc != &crtc->base)
8922 continue;
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008923 if (encoder->get_config &&
8924 encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02008925 encoder->get_config(encoder, &pipe_config);
8926 }
8927
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008928 WARN(crtc->active != active,
8929 "crtc active state doesn't match with hw state "
8930 "(expected %i, found %i)\n", crtc->active, active);
8931
Daniel Vetterc0b03412013-05-28 12:05:54 +02008932 if (active &&
8933 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8934 WARN(1, "pipe state doesn't match!\n");
8935 intel_dump_pipe_config(crtc, &pipe_config,
8936 "[hw state]");
8937 intel_dump_pipe_config(crtc, &crtc->config,
8938 "[sw state]");
8939 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008940 }
8941}
8942
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008943static void
8944check_shared_dpll_state(struct drm_device *dev)
8945{
8946 drm_i915_private_t *dev_priv = dev->dev_private;
8947 struct intel_crtc *crtc;
8948 struct intel_dpll_hw_state dpll_hw_state;
8949 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02008950
8951 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8952 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
8953 int enabled_crtcs = 0, active_crtcs = 0;
8954 bool active;
8955
8956 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
8957
8958 DRM_DEBUG_KMS("%s\n", pll->name);
8959
8960 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
8961
8962 WARN(pll->active > pll->refcount,
8963 "more active pll users than references: %i vs %i\n",
8964 pll->active, pll->refcount);
8965 WARN(pll->active && !pll->on,
8966 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02008967 WARN(pll->on && !pll->active,
8968 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008969 WARN(pll->on != active,
8970 "pll on state mismatch (expected %i, found %i)\n",
8971 pll->on, active);
8972
8973 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8974 base.head) {
8975 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
8976 enabled_crtcs++;
8977 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
8978 active_crtcs++;
8979 }
8980 WARN(pll->active != active_crtcs,
8981 "pll active crtcs mismatch (expected %i, found %i)\n",
8982 pll->active, active_crtcs);
8983 WARN(pll->refcount != enabled_crtcs,
8984 "pll enabled crtcs mismatch (expected %i, found %i)\n",
8985 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008986
8987 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
8988 sizeof(dpll_hw_state)),
8989 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008990 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008991}
8992
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008993void
8994intel_modeset_check_state(struct drm_device *dev)
8995{
8996 check_connector_state(dev);
8997 check_encoder_state(dev);
8998 check_crtc_state(dev);
8999 check_shared_dpll_state(dev);
9000}
9001
Ville Syrjälä18442d02013-09-13 16:00:08 +03009002void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9003 int dotclock)
9004{
9005 /*
9006 * FDI already provided one idea for the dotclock.
9007 * Yell if the encoder disagrees.
9008 */
9009 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.clock, dotclock),
9010 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
9011 pipe_config->adjusted_mode.clock, dotclock);
9012}
9013
Daniel Vetterf30da182013-04-11 20:22:50 +02009014static int __intel_set_mode(struct drm_crtc *crtc,
9015 struct drm_display_mode *mode,
9016 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009017{
9018 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009019 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009020 struct drm_display_mode *saved_mode, *saved_hwmode;
9021 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009022 struct intel_crtc *intel_crtc;
9023 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009024 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009025
Tim Gardner3ac18232012-12-07 07:54:26 -07009026 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009027 if (!saved_mode)
9028 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07009029 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02009030
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009031 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009032 &prepare_pipes, &disable_pipes);
9033
Tim Gardner3ac18232012-12-07 07:54:26 -07009034 *saved_hwmode = crtc->hwmode;
9035 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009036
Daniel Vetter25c5b262012-07-08 22:08:04 +02009037 /* Hack: Because we don't (yet) support global modeset on multiple
9038 * crtcs, we don't keep track of the new mode for more than one crtc.
9039 * Hence simply check whether any bit is set in modeset_pipes in all the
9040 * pieces of code that are not yet converted to deal with mutliple crtcs
9041 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009042 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009043 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009044 if (IS_ERR(pipe_config)) {
9045 ret = PTR_ERR(pipe_config);
9046 pipe_config = NULL;
9047
Tim Gardner3ac18232012-12-07 07:54:26 -07009048 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009049 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009050 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9051 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02009052 }
9053
Daniel Vetter460da9162013-03-27 00:44:51 +01009054 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9055 intel_crtc_disable(&intel_crtc->base);
9056
Daniel Vetterea9d7582012-07-10 10:42:52 +02009057 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9058 if (intel_crtc->base.enabled)
9059 dev_priv->display.crtc_disable(&intel_crtc->base);
9060 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009061
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009062 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9063 * to set it here already despite that we pass it down the callchain.
9064 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009065 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009066 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009067 /* mode_set/enable/disable functions rely on a correct pipe
9068 * config. */
9069 to_intel_crtc(crtc)->config = *pipe_config;
9070 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009071
Daniel Vetterea9d7582012-07-10 10:42:52 +02009072 /* Only after disabling all output pipelines that will be changed can we
9073 * update the the output configuration. */
9074 intel_modeset_update_state(dev, prepare_pipes);
9075
Daniel Vetter47fab732012-10-26 10:58:18 +02009076 if (dev_priv->display.modeset_global_resources)
9077 dev_priv->display.modeset_global_resources(dev);
9078
Daniel Vettera6778b32012-07-02 09:56:42 +02009079 /* Set up the DPLL and any encoders state that needs to adjust or depend
9080 * on the DPLL.
9081 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009082 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009083 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009084 x, y, fb);
9085 if (ret)
9086 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009087 }
9088
9089 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009090 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9091 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009092
Daniel Vetter25c5b262012-07-08 22:08:04 +02009093 if (modeset_pipes) {
9094 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009095 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009096
Daniel Vetter25c5b262012-07-08 22:08:04 +02009097 /* Calculate and store various constants which
9098 * are later needed by vblank and swap-completion
9099 * timestamping. They are derived from true hwmode.
9100 */
9101 drm_calc_timestamping_constants(crtc);
9102 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009103
9104 /* FIXME: add subpixel order */
9105done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009106 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07009107 crtc->hwmode = *saved_hwmode;
9108 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009109 }
9110
Tim Gardner3ac18232012-12-07 07:54:26 -07009111out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009112 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009113 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009114 return ret;
9115}
9116
Damien Lespiaue7457a92013-08-08 22:28:59 +01009117static int intel_set_mode(struct drm_crtc *crtc,
9118 struct drm_display_mode *mode,
9119 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009120{
9121 int ret;
9122
9123 ret = __intel_set_mode(crtc, mode, x, y, fb);
9124
9125 if (ret == 0)
9126 intel_modeset_check_state(crtc->dev);
9127
9128 return ret;
9129}
9130
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009131void intel_crtc_restore_mode(struct drm_crtc *crtc)
9132{
9133 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9134}
9135
Daniel Vetter25c5b262012-07-08 22:08:04 +02009136#undef for_each_intel_crtc_masked
9137
Daniel Vetterd9e55602012-07-04 22:16:09 +02009138static void intel_set_config_free(struct intel_set_config *config)
9139{
9140 if (!config)
9141 return;
9142
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009143 kfree(config->save_connector_encoders);
9144 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009145 kfree(config);
9146}
9147
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009148static int intel_set_config_save_state(struct drm_device *dev,
9149 struct intel_set_config *config)
9150{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009151 struct drm_encoder *encoder;
9152 struct drm_connector *connector;
9153 int count;
9154
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009155 config->save_encoder_crtcs =
9156 kcalloc(dev->mode_config.num_encoder,
9157 sizeof(struct drm_crtc *), GFP_KERNEL);
9158 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009159 return -ENOMEM;
9160
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009161 config->save_connector_encoders =
9162 kcalloc(dev->mode_config.num_connector,
9163 sizeof(struct drm_encoder *), GFP_KERNEL);
9164 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009165 return -ENOMEM;
9166
9167 /* Copy data. Note that driver private data is not affected.
9168 * Should anything bad happen only the expected state is
9169 * restored, not the drivers personal bookkeeping.
9170 */
9171 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009172 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009173 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009174 }
9175
9176 count = 0;
9177 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009178 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009179 }
9180
9181 return 0;
9182}
9183
9184static void intel_set_config_restore_state(struct drm_device *dev,
9185 struct intel_set_config *config)
9186{
Daniel Vetter9a935852012-07-05 22:34:27 +02009187 struct intel_encoder *encoder;
9188 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009189 int count;
9190
9191 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009192 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9193 encoder->new_crtc =
9194 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009195 }
9196
9197 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009198 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9199 connector->new_encoder =
9200 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009201 }
9202}
9203
Imre Deake3de42b2013-05-03 19:44:07 +02009204static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009205is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009206{
9207 int i;
9208
Chris Wilson2e57f472013-07-17 12:14:40 +01009209 if (set->num_connectors == 0)
9210 return false;
9211
9212 if (WARN_ON(set->connectors == NULL))
9213 return false;
9214
9215 for (i = 0; i < set->num_connectors; i++)
9216 if (set->connectors[i]->encoder &&
9217 set->connectors[i]->encoder->crtc == set->crtc &&
9218 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009219 return true;
9220
9221 return false;
9222}
9223
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009224static void
9225intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9226 struct intel_set_config *config)
9227{
9228
9229 /* We should be able to check here if the fb has the same properties
9230 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009231 if (is_crtc_connector_off(set)) {
9232 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009233 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009234 /* If we have no fb then treat it as a full mode set */
9235 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009236 struct intel_crtc *intel_crtc =
9237 to_intel_crtc(set->crtc);
9238
9239 if (intel_crtc->active && i915_fastboot) {
9240 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9241 config->fb_changed = true;
9242 } else {
9243 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9244 config->mode_changed = true;
9245 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009246 } else if (set->fb == NULL) {
9247 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009248 } else if (set->fb->pixel_format !=
9249 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009250 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009251 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009252 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009253 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009254 }
9255
Daniel Vetter835c5872012-07-10 18:11:08 +02009256 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009257 config->fb_changed = true;
9258
9259 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9260 DRM_DEBUG_KMS("modes are different, full mode set\n");
9261 drm_mode_debug_printmodeline(&set->crtc->mode);
9262 drm_mode_debug_printmodeline(set->mode);
9263 config->mode_changed = true;
9264 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009265
9266 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9267 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009268}
9269
Daniel Vetter2e431052012-07-04 22:42:15 +02009270static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009271intel_modeset_stage_output_state(struct drm_device *dev,
9272 struct drm_mode_set *set,
9273 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009274{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009275 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009276 struct intel_connector *connector;
9277 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009278 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009279
Damien Lespiau9abdda72013-02-13 13:29:23 +00009280 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009281 * of connectors. For paranoia, double-check this. */
9282 WARN_ON(!set->fb && (set->num_connectors != 0));
9283 WARN_ON(set->fb && (set->num_connectors == 0));
9284
Daniel Vetter9a935852012-07-05 22:34:27 +02009285 list_for_each_entry(connector, &dev->mode_config.connector_list,
9286 base.head) {
9287 /* Otherwise traverse passed in connector list and get encoders
9288 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009289 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009290 if (set->connectors[ro] == &connector->base) {
9291 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009292 break;
9293 }
9294 }
9295
Daniel Vetter9a935852012-07-05 22:34:27 +02009296 /* If we disable the crtc, disable all its connectors. Also, if
9297 * the connector is on the changing crtc but not on the new
9298 * connector list, disable it. */
9299 if ((!set->fb || ro == set->num_connectors) &&
9300 connector->base.encoder &&
9301 connector->base.encoder->crtc == set->crtc) {
9302 connector->new_encoder = NULL;
9303
9304 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9305 connector->base.base.id,
9306 drm_get_connector_name(&connector->base));
9307 }
9308
9309
9310 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009311 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009312 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009313 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009314 }
9315 /* connector->new_encoder is now updated for all connectors. */
9316
9317 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009318 list_for_each_entry(connector, &dev->mode_config.connector_list,
9319 base.head) {
9320 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009321 continue;
9322
Daniel Vetter9a935852012-07-05 22:34:27 +02009323 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009324
9325 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009326 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009327 new_crtc = set->crtc;
9328 }
9329
9330 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009331 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9332 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009333 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009334 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009335 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9336
9337 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9338 connector->base.base.id,
9339 drm_get_connector_name(&connector->base),
9340 new_crtc->base.id);
9341 }
9342
9343 /* Check for any encoders that needs to be disabled. */
9344 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9345 base.head) {
9346 list_for_each_entry(connector,
9347 &dev->mode_config.connector_list,
9348 base.head) {
9349 if (connector->new_encoder == encoder) {
9350 WARN_ON(!connector->new_encoder->new_crtc);
9351
9352 goto next_encoder;
9353 }
9354 }
9355 encoder->new_crtc = NULL;
9356next_encoder:
9357 /* Only now check for crtc changes so we don't miss encoders
9358 * that will be disabled. */
9359 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009360 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009361 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009362 }
9363 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009364 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009365
Daniel Vetter2e431052012-07-04 22:42:15 +02009366 return 0;
9367}
9368
9369static int intel_crtc_set_config(struct drm_mode_set *set)
9370{
9371 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009372 struct drm_mode_set save_set;
9373 struct intel_set_config *config;
9374 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009375
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009376 BUG_ON(!set);
9377 BUG_ON(!set->crtc);
9378 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009379
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009380 /* Enforce sane interface api - has been abused by the fb helper. */
9381 BUG_ON(!set->mode && set->fb);
9382 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009383
Daniel Vetter2e431052012-07-04 22:42:15 +02009384 if (set->fb) {
9385 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9386 set->crtc->base.id, set->fb->base.id,
9387 (int)set->num_connectors, set->x, set->y);
9388 } else {
9389 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009390 }
9391
9392 dev = set->crtc->dev;
9393
9394 ret = -ENOMEM;
9395 config = kzalloc(sizeof(*config), GFP_KERNEL);
9396 if (!config)
9397 goto out_config;
9398
9399 ret = intel_set_config_save_state(dev, config);
9400 if (ret)
9401 goto out_config;
9402
9403 save_set.crtc = set->crtc;
9404 save_set.mode = &set->crtc->mode;
9405 save_set.x = set->crtc->x;
9406 save_set.y = set->crtc->y;
9407 save_set.fb = set->crtc->fb;
9408
9409 /* Compute whether we need a full modeset, only an fb base update or no
9410 * change at all. In the future we might also check whether only the
9411 * mode changed, e.g. for LVDS where we only change the panel fitter in
9412 * such cases. */
9413 intel_set_config_compute_mode_changes(set, config);
9414
Daniel Vetter9a935852012-07-05 22:34:27 +02009415 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009416 if (ret)
9417 goto fail;
9418
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009419 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009420 ret = intel_set_mode(set->crtc, set->mode,
9421 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009422 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02009423 intel_crtc_wait_for_pending_flips(set->crtc);
9424
Daniel Vetter4f660f42012-07-02 09:47:37 +02009425 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02009426 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02009427 }
9428
Chris Wilson2d05eae2013-05-03 17:36:25 +01009429 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02009430 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
9431 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02009432fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01009433 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009434
Chris Wilson2d05eae2013-05-03 17:36:25 +01009435 /* Try to restore the config */
9436 if (config->mode_changed &&
9437 intel_set_mode(save_set.crtc, save_set.mode,
9438 save_set.x, save_set.y, save_set.fb))
9439 DRM_ERROR("failed to restore config after modeset failure\n");
9440 }
Daniel Vetter50f56112012-07-02 09:35:43 +02009441
Daniel Vetterd9e55602012-07-04 22:16:09 +02009442out_config:
9443 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009444 return ret;
9445}
9446
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009447static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009448 .cursor_set = intel_crtc_cursor_set,
9449 .cursor_move = intel_crtc_cursor_move,
9450 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02009451 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009452 .destroy = intel_crtc_destroy,
9453 .page_flip = intel_crtc_page_flip,
9454};
9455
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009456static void intel_cpu_pll_init(struct drm_device *dev)
9457{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009458 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009459 intel_ddi_pll_init(dev);
9460}
9461
Daniel Vetter53589012013-06-05 13:34:16 +02009462static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
9463 struct intel_shared_dpll *pll,
9464 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009465{
Daniel Vetter53589012013-06-05 13:34:16 +02009466 uint32_t val;
9467
9468 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02009469 hw_state->dpll = val;
9470 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
9471 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02009472
9473 return val & DPLL_VCO_ENABLE;
9474}
9475
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009476static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
9477 struct intel_shared_dpll *pll)
9478{
9479 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
9480 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
9481}
9482
Daniel Vettere7b903d2013-06-05 13:34:14 +02009483static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
9484 struct intel_shared_dpll *pll)
9485{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009486 /* PCH refclock must be enabled first */
9487 assert_pch_refclk_enabled(dev_priv);
9488
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009489 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9490
9491 /* Wait for the clocks to stabilize. */
9492 POSTING_READ(PCH_DPLL(pll->id));
9493 udelay(150);
9494
9495 /* The pixel multiplier can only be updated once the
9496 * DPLL is enabled and the clocks are stable.
9497 *
9498 * So write it again.
9499 */
9500 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9501 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009502 udelay(200);
9503}
9504
9505static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
9506 struct intel_shared_dpll *pll)
9507{
9508 struct drm_device *dev = dev_priv->dev;
9509 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009510
9511 /* Make sure no transcoder isn't still depending on us. */
9512 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9513 if (intel_crtc_to_shared_dpll(crtc) == pll)
9514 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9515 }
9516
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009517 I915_WRITE(PCH_DPLL(pll->id), 0);
9518 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009519 udelay(200);
9520}
9521
Daniel Vetter46edb022013-06-05 13:34:12 +02009522static char *ibx_pch_dpll_names[] = {
9523 "PCH DPLL A",
9524 "PCH DPLL B",
9525};
9526
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009527static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009528{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009529 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009530 int i;
9531
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009532 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009533
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009534 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02009535 dev_priv->shared_dplls[i].id = i;
9536 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009537 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009538 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
9539 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02009540 dev_priv->shared_dplls[i].get_hw_state =
9541 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009542 }
9543}
9544
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009545static void intel_shared_dpll_init(struct drm_device *dev)
9546{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009547 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009548
9549 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9550 ibx_pch_dpll_init(dev);
9551 else
9552 dev_priv->num_shared_dpll = 0;
9553
9554 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
9555 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
9556 dev_priv->num_shared_dpll);
9557}
9558
Hannes Ederb358d0a2008-12-18 21:18:47 +01009559static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08009560{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009561 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009562 struct intel_crtc *intel_crtc;
9563 int i;
9564
9565 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
9566 if (intel_crtc == NULL)
9567 return;
9568
9569 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
9570
9571 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08009572 for (i = 0; i < 256; i++) {
9573 intel_crtc->lut_r[i] = i;
9574 intel_crtc->lut_g[i] = i;
9575 intel_crtc->lut_b[i] = i;
9576 }
9577
Jesse Barnes80824002009-09-10 15:28:06 -07009578 /* Swap pipes & planes for FBC on pre-965 */
9579 intel_crtc->pipe = pipe;
9580 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01009581 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08009582 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01009583 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07009584 }
9585
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009586 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
9587 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
9588 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
9589 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
9590
Jesse Barnes79e53942008-11-07 14:24:08 -08009591 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08009592}
9593
Carl Worth08d7b3d2009-04-29 14:43:54 -07009594int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00009595 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07009596{
Carl Worth08d7b3d2009-04-29 14:43:54 -07009597 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02009598 struct drm_mode_object *drmmode_obj;
9599 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009600
Daniel Vetter1cff8f62012-04-24 09:55:08 +02009601 if (!drm_core_check_feature(dev, DRIVER_MODESET))
9602 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009603
Daniel Vetterc05422d2009-08-11 16:05:30 +02009604 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
9605 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07009606
Daniel Vetterc05422d2009-08-11 16:05:30 +02009607 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07009608 DRM_ERROR("no such CRTC id\n");
9609 return -EINVAL;
9610 }
9611
Daniel Vetterc05422d2009-08-11 16:05:30 +02009612 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
9613 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009614
Daniel Vetterc05422d2009-08-11 16:05:30 +02009615 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009616}
9617
Daniel Vetter66a92782012-07-12 20:08:18 +02009618static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009619{
Daniel Vetter66a92782012-07-12 20:08:18 +02009620 struct drm_device *dev = encoder->base.dev;
9621 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009622 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009623 int entry = 0;
9624
Daniel Vetter66a92782012-07-12 20:08:18 +02009625 list_for_each_entry(source_encoder,
9626 &dev->mode_config.encoder_list, base.head) {
9627
9628 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009629 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02009630
9631 /* Intel hw has only one MUX where enocoders could be cloned. */
9632 if (encoder->cloneable && source_encoder->cloneable)
9633 index_mask |= (1 << entry);
9634
Jesse Barnes79e53942008-11-07 14:24:08 -08009635 entry++;
9636 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01009637
Jesse Barnes79e53942008-11-07 14:24:08 -08009638 return index_mask;
9639}
9640
Chris Wilson4d302442010-12-14 19:21:29 +00009641static bool has_edp_a(struct drm_device *dev)
9642{
9643 struct drm_i915_private *dev_priv = dev->dev_private;
9644
9645 if (!IS_MOBILE(dev))
9646 return false;
9647
9648 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
9649 return false;
9650
9651 if (IS_GEN5(dev) &&
9652 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
9653 return false;
9654
9655 return true;
9656}
9657
Jesse Barnes79e53942008-11-07 14:24:08 -08009658static void intel_setup_outputs(struct drm_device *dev)
9659{
Eric Anholt725e30a2009-01-22 13:01:02 -08009660 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009661 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009662 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009663
Daniel Vetterc9093352013-06-06 22:22:47 +02009664 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009665
Paulo Zanonic40c0f52013-04-12 18:16:53 -03009666 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02009667 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009668
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009669 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03009670 int found;
9671
9672 /* Haswell uses DDI functions to detect digital outputs */
9673 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
9674 /* DDI A only supports eDP */
9675 if (found)
9676 intel_ddi_init(dev, PORT_A);
9677
9678 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9679 * register */
9680 found = I915_READ(SFUSE_STRAP);
9681
9682 if (found & SFUSE_STRAP_DDIB_DETECTED)
9683 intel_ddi_init(dev, PORT_B);
9684 if (found & SFUSE_STRAP_DDIC_DETECTED)
9685 intel_ddi_init(dev, PORT_C);
9686 if (found & SFUSE_STRAP_DDID_DETECTED)
9687 intel_ddi_init(dev, PORT_D);
9688 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009689 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009690 dpd_is_edp = intel_dpd_is_edp(dev);
9691
9692 if (has_edp_a(dev))
9693 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009694
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009695 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009696 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009697 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009698 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009699 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009700 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009701 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009702 }
9703
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009704 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009705 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009706
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009707 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009708 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009709
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009710 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009711 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009712
Daniel Vetter270b3042012-10-27 15:52:05 +02009713 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009714 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009715 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309716 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Jesse Barnes6f6005a2013-08-09 09:34:35 -07009717 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
9718 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
9719 PORT_C);
9720 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9721 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
9722 PORT_C);
9723 }
Gajanan Bhat19c03922012-09-27 19:13:07 +05309724
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009725 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009726 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9727 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009728 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9729 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009730 }
Jani Nikula3cfca972013-08-27 15:12:26 +03009731
9732 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +08009733 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009734 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009735
Paulo Zanonie2debe92013-02-18 19:00:27 -03009736 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009737 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009738 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009739 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9740 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009741 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009742 }
Ma Ling27185ae2009-08-24 13:50:23 +08009743
Imre Deake7281ea2013-05-08 13:14:08 +03009744 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009745 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009746 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009747
9748 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009749
Paulo Zanonie2debe92013-02-18 19:00:27 -03009750 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009751 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009752 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009753 }
Ma Ling27185ae2009-08-24 13:50:23 +08009754
Paulo Zanonie2debe92013-02-18 19:00:27 -03009755 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009756
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009757 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9758 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009759 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009760 }
Imre Deake7281ea2013-05-08 13:14:08 +03009761 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009762 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009763 }
Ma Ling27185ae2009-08-24 13:50:23 +08009764
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009765 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009766 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009767 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009768 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009769 intel_dvo_init(dev);
9770
Zhenyu Wang103a1962009-11-27 11:44:36 +08009771 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009772 intel_tv_init(dev);
9773
Chris Wilson4ef69c72010-09-09 15:14:28 +01009774 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9775 encoder->base.possible_crtcs = encoder->crtc_mask;
9776 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009777 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009778 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009779
Paulo Zanonidde86e22012-12-01 12:04:25 -02009780 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009781
9782 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009783}
9784
Chris Wilsonddfe1562013-08-06 17:43:07 +01009785void intel_framebuffer_fini(struct intel_framebuffer *fb)
9786{
9787 drm_framebuffer_cleanup(&fb->base);
9788 drm_gem_object_unreference_unlocked(&fb->obj->base);
9789}
9790
Jesse Barnes79e53942008-11-07 14:24:08 -08009791static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9792{
9793 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009794
Chris Wilsonddfe1562013-08-06 17:43:07 +01009795 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009796 kfree(intel_fb);
9797}
9798
9799static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009800 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009801 unsigned int *handle)
9802{
9803 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009804 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009805
Chris Wilson05394f32010-11-08 19:18:58 +00009806 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009807}
9808
9809static const struct drm_framebuffer_funcs intel_fb_funcs = {
9810 .destroy = intel_user_framebuffer_destroy,
9811 .create_handle = intel_user_framebuffer_create_handle,
9812};
9813
Dave Airlie38651672010-03-30 05:34:13 +00009814int intel_framebuffer_init(struct drm_device *dev,
9815 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009816 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009817 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009818{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009819 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009820 int ret;
9821
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009822 if (obj->tiling_mode == I915_TILING_Y) {
9823 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009824 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009825 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009826
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009827 if (mode_cmd->pitches[0] & 63) {
9828 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9829 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009830 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009831 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009832
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009833 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
9834 pitch_limit = 32*1024;
9835 } else if (INTEL_INFO(dev)->gen >= 4) {
9836 if (obj->tiling_mode)
9837 pitch_limit = 16*1024;
9838 else
9839 pitch_limit = 32*1024;
9840 } else if (INTEL_INFO(dev)->gen >= 3) {
9841 if (obj->tiling_mode)
9842 pitch_limit = 8*1024;
9843 else
9844 pitch_limit = 16*1024;
9845 } else
9846 /* XXX DSPC is limited to 4k tiled */
9847 pitch_limit = 8*1024;
9848
9849 if (mode_cmd->pitches[0] > pitch_limit) {
9850 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
9851 obj->tiling_mode ? "tiled" : "linear",
9852 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009853 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009854 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009855
9856 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009857 mode_cmd->pitches[0] != obj->stride) {
9858 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9859 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009860 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009861 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009862
Ville Syrjälä57779d02012-10-31 17:50:14 +02009863 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009864 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009865 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009866 case DRM_FORMAT_RGB565:
9867 case DRM_FORMAT_XRGB8888:
9868 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009869 break;
9870 case DRM_FORMAT_XRGB1555:
9871 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009872 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009873 DRM_DEBUG("unsupported pixel format: %s\n",
9874 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009875 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009876 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009877 break;
9878 case DRM_FORMAT_XBGR8888:
9879 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009880 case DRM_FORMAT_XRGB2101010:
9881 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009882 case DRM_FORMAT_XBGR2101010:
9883 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009884 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009885 DRM_DEBUG("unsupported pixel format: %s\n",
9886 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009887 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009888 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009889 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009890 case DRM_FORMAT_YUYV:
9891 case DRM_FORMAT_UYVY:
9892 case DRM_FORMAT_YVYU:
9893 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009894 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009895 DRM_DEBUG("unsupported pixel format: %s\n",
9896 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009897 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009898 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009899 break;
9900 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009901 DRM_DEBUG("unsupported pixel format: %s\n",
9902 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +01009903 return -EINVAL;
9904 }
9905
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009906 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9907 if (mode_cmd->offsets[0] != 0)
9908 return -EINVAL;
9909
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009910 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9911 intel_fb->obj = obj;
9912
Jesse Barnes79e53942008-11-07 14:24:08 -08009913 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9914 if (ret) {
9915 DRM_ERROR("framebuffer init failed %d\n", ret);
9916 return ret;
9917 }
9918
Jesse Barnes79e53942008-11-07 14:24:08 -08009919 return 0;
9920}
9921
Jesse Barnes79e53942008-11-07 14:24:08 -08009922static struct drm_framebuffer *
9923intel_user_framebuffer_create(struct drm_device *dev,
9924 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009925 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009926{
Chris Wilson05394f32010-11-08 19:18:58 +00009927 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009928
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009929 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9930 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009931 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009932 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009933
Chris Wilsond2dff872011-04-19 08:36:26 +01009934 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009935}
9936
Jesse Barnes79e53942008-11-07 14:24:08 -08009937static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009938 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009939 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009940};
9941
Jesse Barnese70236a2009-09-21 10:42:27 -07009942/* Set up chip specific display functions */
9943static void intel_init_display(struct drm_device *dev)
9944{
9945 struct drm_i915_private *dev_priv = dev->dev_private;
9946
Daniel Vetteree9300b2013-06-03 22:40:22 +02009947 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9948 dev_priv->display.find_dpll = g4x_find_best_dpll;
9949 else if (IS_VALLEYVIEW(dev))
9950 dev_priv->display.find_dpll = vlv_find_best_dpll;
9951 else if (IS_PINEVIEW(dev))
9952 dev_priv->display.find_dpll = pnv_find_best_dpll;
9953 else
9954 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9955
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009956 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009957 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009958 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009959 dev_priv->display.crtc_enable = haswell_crtc_enable;
9960 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009961 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009962 dev_priv->display.update_plane = ironlake_update_plane;
9963 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009964 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009965 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009966 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9967 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009968 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009969 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009970 } else if (IS_VALLEYVIEW(dev)) {
9971 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9972 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9973 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9974 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9975 dev_priv->display.off = i9xx_crtc_off;
9976 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009977 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009978 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009979 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009980 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9981 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009982 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009983 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009984 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009985
Jesse Barnese70236a2009-09-21 10:42:27 -07009986 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009987 if (IS_VALLEYVIEW(dev))
9988 dev_priv->display.get_display_clock_speed =
9989 valleyview_get_display_clock_speed;
9990 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009991 dev_priv->display.get_display_clock_speed =
9992 i945_get_display_clock_speed;
9993 else if (IS_I915G(dev))
9994 dev_priv->display.get_display_clock_speed =
9995 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02009996 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009997 dev_priv->display.get_display_clock_speed =
9998 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02009999 else if (IS_PINEVIEW(dev))
10000 dev_priv->display.get_display_clock_speed =
10001 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010002 else if (IS_I915GM(dev))
10003 dev_priv->display.get_display_clock_speed =
10004 i915gm_get_display_clock_speed;
10005 else if (IS_I865G(dev))
10006 dev_priv->display.get_display_clock_speed =
10007 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010008 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010009 dev_priv->display.get_display_clock_speed =
10010 i855_get_display_clock_speed;
10011 else /* 852, 830 */
10012 dev_priv->display.get_display_clock_speed =
10013 i830_get_display_clock_speed;
10014
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010015 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010016 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010017 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010018 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010019 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010020 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010021 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010022 } else if (IS_IVYBRIDGE(dev)) {
10023 /* FIXME: detect B0+ stepping and use auto training */
10024 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010025 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010026 dev_priv->display.modeset_global_resources =
10027 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010028 } else if (IS_HASWELL(dev)) {
10029 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010030 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010031 dev_priv->display.modeset_global_resources =
10032 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010033 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010034 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010035 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010036 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010037
10038 /* Default just returns -ENODEV to indicate unsupported */
10039 dev_priv->display.queue_flip = intel_default_queue_flip;
10040
10041 switch (INTEL_INFO(dev)->gen) {
10042 case 2:
10043 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10044 break;
10045
10046 case 3:
10047 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10048 break;
10049
10050 case 4:
10051 case 5:
10052 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10053 break;
10054
10055 case 6:
10056 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10057 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010058 case 7:
10059 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10060 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010061 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010062}
10063
Jesse Barnesb690e962010-07-19 13:53:12 -070010064/*
10065 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10066 * resume, or other times. This quirk makes sure that's the case for
10067 * affected systems.
10068 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010069static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010070{
10071 struct drm_i915_private *dev_priv = dev->dev_private;
10072
10073 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010074 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010075}
10076
Keith Packard435793d2011-07-12 14:56:22 -070010077/*
10078 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10079 */
10080static void quirk_ssc_force_disable(struct drm_device *dev)
10081{
10082 struct drm_i915_private *dev_priv = dev->dev_private;
10083 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010084 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010085}
10086
Carsten Emde4dca20e2012-03-15 15:56:26 +010010087/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010088 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10089 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010090 */
10091static void quirk_invert_brightness(struct drm_device *dev)
10092{
10093 struct drm_i915_private *dev_priv = dev->dev_private;
10094 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010095 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010096}
10097
Kamal Mostafae85843b2013-07-19 15:02:01 -070010098/*
10099 * Some machines (Dell XPS13) suffer broken backlight controls if
10100 * BLM_PCH_PWM_ENABLE is set.
10101 */
10102static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
10103{
10104 struct drm_i915_private *dev_priv = dev->dev_private;
10105 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
10106 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
10107}
10108
Jesse Barnesb690e962010-07-19 13:53:12 -070010109struct intel_quirk {
10110 int device;
10111 int subsystem_vendor;
10112 int subsystem_device;
10113 void (*hook)(struct drm_device *dev);
10114};
10115
Egbert Eich5f85f1762012-10-14 15:46:38 +020010116/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10117struct intel_dmi_quirk {
10118 void (*hook)(struct drm_device *dev);
10119 const struct dmi_system_id (*dmi_id_list)[];
10120};
10121
10122static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10123{
10124 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10125 return 1;
10126}
10127
10128static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10129 {
10130 .dmi_id_list = &(const struct dmi_system_id[]) {
10131 {
10132 .callback = intel_dmi_reverse_brightness,
10133 .ident = "NCR Corporation",
10134 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10135 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10136 },
10137 },
10138 { } /* terminating entry */
10139 },
10140 .hook = quirk_invert_brightness,
10141 },
10142};
10143
Ben Widawskyc43b5632012-04-16 14:07:40 -070010144static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010145 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010146 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010147
Jesse Barnesb690e962010-07-19 13:53:12 -070010148 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10149 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10150
Jesse Barnesb690e962010-07-19 13:53:12 -070010151 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10152 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10153
Daniel Vetterccd0d362012-10-10 23:13:59 +020010154 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -070010155 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010156 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010157
10158 /* Lenovo U160 cannot use SSC on LVDS */
10159 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010160
10161 /* Sony Vaio Y cannot use SSC on LVDS */
10162 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010163
10164 /* Acer Aspire 5734Z must invert backlight brightness */
10165 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +020010166
10167 /* Acer/eMachines G725 */
10168 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +020010169
10170 /* Acer/eMachines e725 */
10171 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +020010172
10173 /* Acer/Packard Bell NCL20 */
10174 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +010010175
10176 /* Acer Aspire 4736Z */
10177 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -070010178
10179 /* Dell XPS13 HD Sandy Bridge */
10180 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
10181 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
10182 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -070010183};
10184
10185static void intel_init_quirks(struct drm_device *dev)
10186{
10187 struct pci_dev *d = dev->pdev;
10188 int i;
10189
10190 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10191 struct intel_quirk *q = &intel_quirks[i];
10192
10193 if (d->device == q->device &&
10194 (d->subsystem_vendor == q->subsystem_vendor ||
10195 q->subsystem_vendor == PCI_ANY_ID) &&
10196 (d->subsystem_device == q->subsystem_device ||
10197 q->subsystem_device == PCI_ANY_ID))
10198 q->hook(dev);
10199 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020010200 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10201 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10202 intel_dmi_quirks[i].hook(dev);
10203 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010204}
10205
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010206/* Disable the VGA plane that we never use */
10207static void i915_disable_vga(struct drm_device *dev)
10208{
10209 struct drm_i915_private *dev_priv = dev->dev_private;
10210 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010211 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010212
10213 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010214 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010215 sr1 = inb(VGA_SR_DATA);
10216 outb(sr1 | 1<<5, VGA_SR_DATA);
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010217
10218 /* Disable VGA memory on Intel HD */
10219 if (HAS_PCH_SPLIT(dev)) {
10220 outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10221 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10222 VGA_RSRC_NORMAL_IO |
10223 VGA_RSRC_NORMAL_MEM);
10224 }
10225
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010226 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10227 udelay(300);
10228
10229 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10230 POSTING_READ(vga_reg);
10231}
10232
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010233static void i915_enable_vga(struct drm_device *dev)
10234{
10235 /* Enable VGA memory on Intel HD */
10236 if (HAS_PCH_SPLIT(dev)) {
10237 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10238 outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10239 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10240 VGA_RSRC_LEGACY_MEM |
10241 VGA_RSRC_NORMAL_IO |
10242 VGA_RSRC_NORMAL_MEM);
10243 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10244 }
10245}
10246
Daniel Vetterf8175862012-04-10 15:50:11 +020010247void intel_modeset_init_hw(struct drm_device *dev)
10248{
Paulo Zanonifa42e232013-01-25 16:59:11 -020010249 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -030010250
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010251 intel_prepare_ddi(dev);
10252
Daniel Vetterf8175862012-04-10 15:50:11 +020010253 intel_init_clock_gating(dev);
10254
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010255 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010256 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010257 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010258}
10259
Imre Deak7d708ee2013-04-17 14:04:50 +030010260void intel_modeset_suspend_hw(struct drm_device *dev)
10261{
10262 intel_suspend_hw(dev);
10263}
10264
Jesse Barnes79e53942008-11-07 14:24:08 -080010265void intel_modeset_init(struct drm_device *dev)
10266{
Jesse Barnes652c3932009-08-17 13:31:43 -070010267 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010268 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010269
10270 drm_mode_config_init(dev);
10271
10272 dev->mode_config.min_width = 0;
10273 dev->mode_config.min_height = 0;
10274
Dave Airlie019d96c2011-09-29 16:20:42 +010010275 dev->mode_config.preferred_depth = 24;
10276 dev->mode_config.prefer_shadow = 1;
10277
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010278 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010279
Jesse Barnesb690e962010-07-19 13:53:12 -070010280 intel_init_quirks(dev);
10281
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010282 intel_init_pm(dev);
10283
Ben Widawskye3c74752013-04-05 13:12:39 -070010284 if (INTEL_INFO(dev)->num_pipes == 0)
10285 return;
10286
Jesse Barnese70236a2009-09-21 10:42:27 -070010287 intel_init_display(dev);
10288
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010289 if (IS_GEN2(dev)) {
10290 dev->mode_config.max_width = 2048;
10291 dev->mode_config.max_height = 2048;
10292 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010293 dev->mode_config.max_width = 4096;
10294 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010295 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010296 dev->mode_config.max_width = 8192;
10297 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010298 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010299 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010300
Zhao Yakui28c97732009-10-09 11:39:41 +080010301 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010302 INTEL_INFO(dev)->num_pipes,
10303 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010304
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010305 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010306 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010307 for (j = 0; j < dev_priv->num_plane; j++) {
10308 ret = intel_plane_init(dev, i, j);
10309 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010310 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10311 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010312 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010313 }
10314
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010315 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010316 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010317
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010318 /* Just disable it once at startup */
10319 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010320 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010321
10322 /* Just in case the BIOS is doing something questionable. */
10323 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010324}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010325
Daniel Vetter24929352012-07-02 20:28:59 +020010326static void
10327intel_connector_break_all_links(struct intel_connector *connector)
10328{
10329 connector->base.dpms = DRM_MODE_DPMS_OFF;
10330 connector->base.encoder = NULL;
10331 connector->encoder->connectors_active = false;
10332 connector->encoder->base.crtc = NULL;
10333}
10334
Daniel Vetter7fad7982012-07-04 17:51:47 +020010335static void intel_enable_pipe_a(struct drm_device *dev)
10336{
10337 struct intel_connector *connector;
10338 struct drm_connector *crt = NULL;
10339 struct intel_load_detect_pipe load_detect_temp;
10340
10341 /* We can't just switch on the pipe A, we need to set things up with a
10342 * proper mode and output configuration. As a gross hack, enable pipe A
10343 * by enabling the load detect pipe once. */
10344 list_for_each_entry(connector,
10345 &dev->mode_config.connector_list,
10346 base.head) {
10347 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10348 crt = &connector->base;
10349 break;
10350 }
10351 }
10352
10353 if (!crt)
10354 return;
10355
10356 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10357 intel_release_load_detect_pipe(crt, &load_detect_temp);
10358
10359
10360}
10361
Daniel Vetterfa555832012-10-10 23:14:00 +020010362static bool
10363intel_check_plane_mapping(struct intel_crtc *crtc)
10364{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010365 struct drm_device *dev = crtc->base.dev;
10366 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010367 u32 reg, val;
10368
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010369 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010370 return true;
10371
10372 reg = DSPCNTR(!crtc->plane);
10373 val = I915_READ(reg);
10374
10375 if ((val & DISPLAY_PLANE_ENABLE) &&
10376 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10377 return false;
10378
10379 return true;
10380}
10381
Daniel Vetter24929352012-07-02 20:28:59 +020010382static void intel_sanitize_crtc(struct intel_crtc *crtc)
10383{
10384 struct drm_device *dev = crtc->base.dev;
10385 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010386 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020010387
Daniel Vetter24929352012-07-02 20:28:59 +020010388 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020010389 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020010390 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
10391
10392 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020010393 * disable the crtc (and hence change the state) if it is wrong. Note
10394 * that gen4+ has a fixed plane -> pipe mapping. */
10395 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020010396 struct intel_connector *connector;
10397 bool plane;
10398
Daniel Vetter24929352012-07-02 20:28:59 +020010399 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10400 crtc->base.base.id);
10401
10402 /* Pipe has the wrong plane attached and the plane is active.
10403 * Temporarily change the plane mapping and disable everything
10404 * ... */
10405 plane = crtc->plane;
10406 crtc->plane = !plane;
10407 dev_priv->display.crtc_disable(&crtc->base);
10408 crtc->plane = plane;
10409
10410 /* ... and break all links. */
10411 list_for_each_entry(connector, &dev->mode_config.connector_list,
10412 base.head) {
10413 if (connector->encoder->base.crtc != &crtc->base)
10414 continue;
10415
10416 intel_connector_break_all_links(connector);
10417 }
10418
10419 WARN_ON(crtc->active);
10420 crtc->base.enabled = false;
10421 }
Daniel Vetter24929352012-07-02 20:28:59 +020010422
Daniel Vetter7fad7982012-07-04 17:51:47 +020010423 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10424 crtc->pipe == PIPE_A && !crtc->active) {
10425 /* BIOS forgot to enable pipe A, this mostly happens after
10426 * resume. Force-enable the pipe to fix this, the update_dpms
10427 * call below we restore the pipe to the right state, but leave
10428 * the required bits on. */
10429 intel_enable_pipe_a(dev);
10430 }
10431
Daniel Vetter24929352012-07-02 20:28:59 +020010432 /* Adjust the state of the output pipe according to whether we
10433 * have active connectors/encoders. */
10434 intel_crtc_update_dpms(&crtc->base);
10435
10436 if (crtc->active != crtc->base.enabled) {
10437 struct intel_encoder *encoder;
10438
10439 /* This can happen either due to bugs in the get_hw_state
10440 * functions or because the pipe is force-enabled due to the
10441 * pipe A quirk. */
10442 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
10443 crtc->base.base.id,
10444 crtc->base.enabled ? "enabled" : "disabled",
10445 crtc->active ? "enabled" : "disabled");
10446
10447 crtc->base.enabled = crtc->active;
10448
10449 /* Because we only establish the connector -> encoder ->
10450 * crtc links if something is active, this means the
10451 * crtc is now deactivated. Break the links. connector
10452 * -> encoder links are only establish when things are
10453 * actually up, hence no need to break them. */
10454 WARN_ON(crtc->active);
10455
10456 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
10457 WARN_ON(encoder->connectors_active);
10458 encoder->base.crtc = NULL;
10459 }
10460 }
10461}
10462
10463static void intel_sanitize_encoder(struct intel_encoder *encoder)
10464{
10465 struct intel_connector *connector;
10466 struct drm_device *dev = encoder->base.dev;
10467
10468 /* We need to check both for a crtc link (meaning that the
10469 * encoder is active and trying to read from a pipe) and the
10470 * pipe itself being active. */
10471 bool has_active_crtc = encoder->base.crtc &&
10472 to_intel_crtc(encoder->base.crtc)->active;
10473
10474 if (encoder->connectors_active && !has_active_crtc) {
10475 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
10476 encoder->base.base.id,
10477 drm_get_encoder_name(&encoder->base));
10478
10479 /* Connector is active, but has no active pipe. This is
10480 * fallout from our resume register restoring. Disable
10481 * the encoder manually again. */
10482 if (encoder->base.crtc) {
10483 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
10484 encoder->base.base.id,
10485 drm_get_encoder_name(&encoder->base));
10486 encoder->disable(encoder);
10487 }
10488
10489 /* Inconsistent output/port/pipe state happens presumably due to
10490 * a bug in one of the get_hw_state functions. Or someplace else
10491 * in our code, like the register restore mess on resume. Clamp
10492 * things to off as a safer default. */
10493 list_for_each_entry(connector,
10494 &dev->mode_config.connector_list,
10495 base.head) {
10496 if (connector->encoder != encoder)
10497 continue;
10498
10499 intel_connector_break_all_links(connector);
10500 }
10501 }
10502 /* Enabled encoders without active connectors will be fixed in
10503 * the crtc fixup. */
10504}
10505
Daniel Vetter44cec742013-01-25 17:53:21 +010010506void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010507{
10508 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010509 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010510
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010511 /* This function can be called both from intel_modeset_setup_hw_state or
10512 * at a very early point in our resume sequence, where the power well
10513 * structures are not yet restored. Since this function is at a very
10514 * paranoid "someone might have enabled VGA while we were not looking"
10515 * level, just check if the power well is enabled instead of trying to
10516 * follow the "don't touch the power well if we don't need it" policy
10517 * the rest of the driver uses. */
10518 if (HAS_POWER_WELL(dev) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030010519 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010520 return;
10521
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010522 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
10523 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020010524 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010525 }
10526}
10527
Daniel Vetter30e984d2013-06-05 13:34:17 +020010528static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020010529{
10530 struct drm_i915_private *dev_priv = dev->dev_private;
10531 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020010532 struct intel_crtc *crtc;
10533 struct intel_encoder *encoder;
10534 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020010535 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020010536
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010537 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10538 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010010539 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020010540
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010541 crtc->active = dev_priv->display.get_pipe_config(crtc,
10542 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010543
10544 crtc->base.enabled = crtc->active;
10545
10546 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
10547 crtc->base.base.id,
10548 crtc->active ? "enabled" : "disabled");
10549 }
10550
Daniel Vetter53589012013-06-05 13:34:16 +020010551 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010552 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010553 intel_ddi_setup_hw_pll_state(dev);
10554
Daniel Vetter53589012013-06-05 13:34:16 +020010555 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10556 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10557
10558 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
10559 pll->active = 0;
10560 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10561 base.head) {
10562 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10563 pll->active++;
10564 }
10565 pll->refcount = pll->active;
10566
Daniel Vetter35c95372013-07-17 06:55:04 +020010567 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
10568 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020010569 }
10570
Daniel Vetter24929352012-07-02 20:28:59 +020010571 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10572 base.head) {
10573 pipe = 0;
10574
10575 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010576 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10577 encoder->base.crtc = &crtc->base;
Jesse Barnes510d5f22013-07-01 15:50:17 -070010578 if (encoder->get_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010579 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010580 } else {
10581 encoder->base.crtc = NULL;
10582 }
10583
10584 encoder->connectors_active = false;
10585 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
10586 encoder->base.base.id,
10587 drm_get_encoder_name(&encoder->base),
10588 encoder->base.crtc ? "enabled" : "disabled",
10589 pipe);
10590 }
10591
10592 list_for_each_entry(connector, &dev->mode_config.connector_list,
10593 base.head) {
10594 if (connector->get_hw_state(connector)) {
10595 connector->base.dpms = DRM_MODE_DPMS_ON;
10596 connector->encoder->connectors_active = true;
10597 connector->base.encoder = &connector->encoder->base;
10598 } else {
10599 connector->base.dpms = DRM_MODE_DPMS_OFF;
10600 connector->base.encoder = NULL;
10601 }
10602 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
10603 connector->base.base.id,
10604 drm_get_connector_name(&connector->base),
10605 connector->base.encoder ? "enabled" : "disabled");
10606 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020010607}
10608
10609/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
10610 * and i915 state tracking structures. */
10611void intel_modeset_setup_hw_state(struct drm_device *dev,
10612 bool force_restore)
10613{
10614 struct drm_i915_private *dev_priv = dev->dev_private;
10615 enum pipe pipe;
10616 struct drm_plane *plane;
10617 struct intel_crtc *crtc;
10618 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020010619 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010620
10621 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010622
Jesse Barnesbabea612013-06-26 18:57:38 +030010623 /*
10624 * Now that we have the config, copy it to each CRTC struct
10625 * Note that this could go away if we move to using crtc_config
10626 * checking everywhere.
10627 */
10628 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10629 base.head) {
10630 if (crtc->active && i915_fastboot) {
10631 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
10632
10633 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
10634 crtc->base.base.id);
10635 drm_mode_debug_printmodeline(&crtc->base.mode);
10636 }
10637 }
10638
Daniel Vetter24929352012-07-02 20:28:59 +020010639 /* HW state is read out, now we need to sanitize this mess. */
10640 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10641 base.head) {
10642 intel_sanitize_encoder(encoder);
10643 }
10644
10645 for_each_pipe(pipe) {
10646 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10647 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010648 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020010649 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010650
Daniel Vetter35c95372013-07-17 06:55:04 +020010651 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10652 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10653
10654 if (!pll->on || pll->active)
10655 continue;
10656
10657 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
10658
10659 pll->disable(dev_priv, pll);
10660 pll->on = false;
10661 }
10662
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010663 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +020010664 /*
10665 * We need to use raw interfaces for restoring state to avoid
10666 * checking (bogus) intermediate states.
10667 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010668 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070010669 struct drm_crtc *crtc =
10670 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020010671
10672 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
10673 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010674 }
Jesse Barnesb5644d02013-03-26 13:25:27 -070010675 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
10676 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010677
10678 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010679 } else {
10680 intel_modeset_update_staged_output_state(dev);
10681 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010682
10683 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020010684
10685 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010686}
10687
10688void intel_modeset_gem_init(struct drm_device *dev)
10689{
Chris Wilson1833b132012-05-09 11:56:28 +010010690 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020010691
10692 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010693
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010694 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080010695}
10696
10697void intel_modeset_cleanup(struct drm_device *dev)
10698{
Jesse Barnes652c3932009-08-17 13:31:43 -070010699 struct drm_i915_private *dev_priv = dev->dev_private;
10700 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -070010701
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010702 /*
10703 * Interrupts and polling as the first thing to avoid creating havoc.
10704 * Too much stuff here (turning of rps, connectors, ...) would
10705 * experience fancy races otherwise.
10706 */
10707 drm_irq_uninstall(dev);
10708 cancel_work_sync(&dev_priv->hotplug_work);
10709 /*
10710 * Due to the hpd irq storm handling the hotplug work can re-arm the
10711 * poll handlers. Hence disable polling after hpd handling is shut down.
10712 */
Keith Packardf87ea762010-10-03 19:36:26 -070010713 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010714
Jesse Barnes652c3932009-08-17 13:31:43 -070010715 mutex_lock(&dev->struct_mutex);
10716
Jesse Barnes723bfd72010-10-07 16:01:13 -070010717 intel_unregister_dsm_handler();
10718
Jesse Barnes652c3932009-08-17 13:31:43 -070010719 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10720 /* Skip inactive CRTCs */
10721 if (!crtc->fb)
10722 continue;
10723
Daniel Vetter3dec0092010-08-20 21:40:52 +020010724 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010725 }
10726
Chris Wilson973d04f2011-07-08 12:22:37 +010010727 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010728
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010729 i915_enable_vga(dev);
10730
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010731 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000010732
Daniel Vetter930ebb42012-06-29 23:32:16 +020010733 ironlake_teardown_rc6(dev);
10734
Kristian Høgsberg69341a52009-11-11 12:19:17 -050010735 mutex_unlock(&dev->struct_mutex);
10736
Chris Wilson1630fe72011-07-08 12:22:42 +010010737 /* flush any delayed tasks or pending work */
10738 flush_scheduled_work();
10739
Jani Nikuladc652f92013-04-12 15:18:38 +030010740 /* destroy backlight, if any, before the connectors */
10741 intel_panel_destroy_backlight(dev);
10742
Jesse Barnes79e53942008-11-07 14:24:08 -080010743 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010010744
10745 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010746}
10747
Dave Airlie28d52042009-09-21 14:33:58 +100010748/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080010749 * Return which encoder is currently attached for connector.
10750 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010010751struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080010752{
Chris Wilsondf0e9242010-09-09 16:20:55 +010010753 return &intel_attached_encoder(connector)->base;
10754}
Jesse Barnes79e53942008-11-07 14:24:08 -080010755
Chris Wilsondf0e9242010-09-09 16:20:55 +010010756void intel_connector_attach_encoder(struct intel_connector *connector,
10757 struct intel_encoder *encoder)
10758{
10759 connector->encoder = encoder;
10760 drm_mode_connector_attach_encoder(&connector->base,
10761 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010762}
Dave Airlie28d52042009-09-21 14:33:58 +100010763
10764/*
10765 * set vga decode state - true == enable VGA decode
10766 */
10767int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
10768{
10769 struct drm_i915_private *dev_priv = dev->dev_private;
10770 u16 gmch_ctrl;
10771
10772 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
10773 if (state)
10774 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
10775 else
10776 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
10777 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
10778 return 0;
10779}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010780
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010781struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010782
10783 u32 power_well_driver;
10784
Chris Wilson63b66e52013-08-08 15:12:06 +020010785 int num_transcoders;
10786
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010787 struct intel_cursor_error_state {
10788 u32 control;
10789 u32 position;
10790 u32 base;
10791 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010792 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010793
10794 struct intel_pipe_error_state {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010795 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010010796 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010797
10798 struct intel_plane_error_state {
10799 u32 control;
10800 u32 stride;
10801 u32 size;
10802 u32 pos;
10803 u32 addr;
10804 u32 surface;
10805 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010806 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020010807
10808 struct intel_transcoder_error_state {
10809 enum transcoder cpu_transcoder;
10810
10811 u32 conf;
10812
10813 u32 htotal;
10814 u32 hblank;
10815 u32 hsync;
10816 u32 vtotal;
10817 u32 vblank;
10818 u32 vsync;
10819 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010820};
10821
10822struct intel_display_error_state *
10823intel_display_capture_error_state(struct drm_device *dev)
10824{
Akshay Joshi0206e352011-08-16 15:34:10 -040010825 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010826 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020010827 int transcoders[] = {
10828 TRANSCODER_A,
10829 TRANSCODER_B,
10830 TRANSCODER_C,
10831 TRANSCODER_EDP,
10832 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010833 int i;
10834
Chris Wilson63b66e52013-08-08 15:12:06 +020010835 if (INTEL_INFO(dev)->num_pipes == 0)
10836 return NULL;
10837
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010838 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10839 if (error == NULL)
10840 return NULL;
10841
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010842 if (HAS_POWER_WELL(dev))
10843 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
10844
Damien Lespiau52331302012-08-15 19:23:25 +010010845 for_each_pipe(i) {
Paulo Zanonia18c4c32013-03-06 20:03:12 -030010846 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
10847 error->cursor[i].control = I915_READ(CURCNTR(i));
10848 error->cursor[i].position = I915_READ(CURPOS(i));
10849 error->cursor[i].base = I915_READ(CURBASE(i));
10850 } else {
10851 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
10852 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
10853 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
10854 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010855
10856 error->plane[i].control = I915_READ(DSPCNTR(i));
10857 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010858 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030010859 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010860 error->plane[i].pos = I915_READ(DSPPOS(i));
10861 }
Paulo Zanonica291362013-03-06 20:03:14 -030010862 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
10863 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010864 if (INTEL_INFO(dev)->gen >= 4) {
10865 error->plane[i].surface = I915_READ(DSPSURF(i));
10866 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
10867 }
10868
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010869 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020010870 }
10871
10872 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
10873 if (HAS_DDI(dev_priv->dev))
10874 error->num_transcoders++; /* Account for eDP. */
10875
10876 for (i = 0; i < error->num_transcoders; i++) {
10877 enum transcoder cpu_transcoder = transcoders[i];
10878
10879 error->transcoder[i].cpu_transcoder = cpu_transcoder;
10880
10881 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
10882 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
10883 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
10884 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
10885 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
10886 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
10887 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010888 }
10889
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010890 /* In the code above we read the registers without checking if the power
10891 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
10892 * prevent the next I915_WRITE from detecting it and printing an error
10893 * message. */
Chris Wilson907b28c2013-07-19 20:36:52 +010010894 intel_uncore_clear_errors(dev);
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010895
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010896 return error;
10897}
10898
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010899#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
10900
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010901void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010902intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010903 struct drm_device *dev,
10904 struct intel_display_error_state *error)
10905{
10906 int i;
10907
Chris Wilson63b66e52013-08-08 15:12:06 +020010908 if (!error)
10909 return;
10910
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010911 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010912 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010913 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010914 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010010915 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010916 err_printf(m, "Pipe [%d]:\n", i);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010917 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010918
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010919 err_printf(m, "Plane [%d]:\n", i);
10920 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
10921 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010922 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010923 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
10924 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010925 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030010926 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010927 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010928 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010929 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
10930 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010931 }
10932
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010933 err_printf(m, "Cursor [%d]:\n", i);
10934 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
10935 err_printf(m, " POS: %08x\n", error->cursor[i].position);
10936 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010937 }
Chris Wilson63b66e52013-08-08 15:12:06 +020010938
10939 for (i = 0; i < error->num_transcoders; i++) {
10940 err_printf(m, " CPU transcoder: %c\n",
10941 transcoder_name(error->transcoder[i].cpu_transcoder));
10942 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
10943 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
10944 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
10945 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
10946 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
10947 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
10948 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
10949 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010950}