blob: c549df79b4b5ba992753cfc3eb16e73fb5542865 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Chris Wilson6b383a72010-09-13 13:54:26 +010088static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080089
Jesse Barnesf1f644d2013-06-27 00:39:25 +030090static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030092static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020093 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094
Jesse Barneseb1bfe82014-02-12 12:26:25 -080095static int intel_framebuffer_init(struct drm_device *dev,
96 struct intel_framebuffer *ifb,
97 struct drm_mode_fb_cmd2 *mode_cmd,
98 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020099static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
100static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200105static void haswell_set_pipeconf(struct drm_crtc *crtc);
106static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200109static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200110 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200111static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
112static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
114 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200115static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
116 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200117static void skylake_pfit_enable(struct intel_crtc *crtc);
118static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
119static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200120static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100121
Jesse Barnes79e53942008-11-07 14:24:08 -0800122typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400123 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800124} intel_range_t;
125
126typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 int dot_limit;
128 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800129} intel_p2_t;
130
Ma Lingd4906092009-03-18 20:13:27 +0800131typedef struct intel_limit intel_limit_t;
132struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 intel_range_t dot, vco, n, m, m1, m2, p, p1;
134 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800135};
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300137/* returns HPLL frequency in kHz */
138static int valleyview_get_vco(struct drm_i915_private *dev_priv)
139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
151static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg)
153{
154 u32 val;
155 int divider;
156
157 if (dev_priv->hpll_freq == 0)
158 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
159
160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
170 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
171}
172
Daniel Vetterd2acd212012-10-20 20:57:43 +0200173int
174intel_pch_rawclk(struct drm_device *dev)
175{
176 struct drm_i915_private *dev_priv = dev->dev_private;
177
178 WARN_ON(!HAS_PCH_SPLIT(dev));
179
180 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
181}
182
Jani Nikula79e50a42015-08-26 10:58:20 +0300183/* hrawclock is 1/4 the FSB frequency */
184int intel_hrawclk(struct drm_device *dev)
185{
186 struct drm_i915_private *dev_priv = dev->dev_private;
187 uint32_t clkcfg;
188
189 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
190 if (IS_VALLEYVIEW(dev))
191 return 200;
192
193 clkcfg = I915_READ(CLKCFG);
194 switch (clkcfg & CLKCFG_FSB_MASK) {
195 case CLKCFG_FSB_400:
196 return 100;
197 case CLKCFG_FSB_533:
198 return 133;
199 case CLKCFG_FSB_667:
200 return 166;
201 case CLKCFG_FSB_800:
202 return 200;
203 case CLKCFG_FSB_1067:
204 return 266;
205 case CLKCFG_FSB_1333:
206 return 333;
207 /* these two are just a guess; one of them might be right */
208 case CLKCFG_FSB_1600:
209 case CLKCFG_FSB_1600_ALT:
210 return 400;
211 default:
212 return 133;
213 }
214}
215
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300216static void intel_update_czclk(struct drm_i915_private *dev_priv)
217{
218 if (!IS_VALLEYVIEW(dev_priv))
219 return;
220
221 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
222 CCK_CZ_CLOCK_CONTROL);
223
224 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
225}
226
Chris Wilson021357a2010-09-07 20:54:59 +0100227static inline u32 /* units of 100MHz */
228intel_fdi_link_freq(struct drm_device *dev)
229{
Chris Wilson8b99e682010-10-13 09:59:17 +0100230 if (IS_GEN5(dev)) {
231 struct drm_i915_private *dev_priv = dev->dev_private;
232 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
233 } else
234 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100235}
236
Daniel Vetter5d536e22013-07-06 12:52:06 +0200237static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400238 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200239 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200240 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400241 .m = { .min = 96, .max = 140 },
242 .m1 = { .min = 18, .max = 26 },
243 .m2 = { .min = 6, .max = 16 },
244 .p = { .min = 4, .max = 128 },
245 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700246 .p2 = { .dot_limit = 165000,
247 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700248};
249
Daniel Vetter5d536e22013-07-06 12:52:06 +0200250static const intel_limit_t intel_limits_i8xx_dvo = {
251 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200252 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200253 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200254 .m = { .min = 96, .max = 140 },
255 .m1 = { .min = 18, .max = 26 },
256 .m2 = { .min = 6, .max = 16 },
257 .p = { .min = 4, .max = 128 },
258 .p1 = { .min = 2, .max = 33 },
259 .p2 = { .dot_limit = 165000,
260 .p2_slow = 4, .p2_fast = 4 },
261};
262
Keith Packarde4b36692009-06-05 19:22:17 -0700263static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
Eric Anholt273e27c2011-03-30 13:01:10 -0700275
Keith Packarde4b36692009-06-05 19:22:17 -0700276static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .dot = { .min = 20000, .max = 400000 },
278 .vco = { .min = 1400000, .max = 2800000 },
279 .n = { .min = 1, .max = 6 },
280 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100281 .m1 = { .min = 8, .max = 18 },
282 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400283 .p = { .min = 5, .max = 80 },
284 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .p2 = { .dot_limit = 200000,
286 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700287};
288
289static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 20000, .max = 400000 },
291 .vco = { .min = 1400000, .max = 2800000 },
292 .n = { .min = 1, .max = 6 },
293 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100294 .m1 = { .min = 8, .max = 18 },
295 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400296 .p = { .min = 7, .max = 98 },
297 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 112000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
301
Eric Anholt273e27c2011-03-30 13:01:10 -0700302
Keith Packarde4b36692009-06-05 19:22:17 -0700303static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 270000 },
305 .vco = { .min = 1750000, .max = 3500000},
306 .n = { .min = 1, .max = 4 },
307 .m = { .min = 104, .max = 138 },
308 .m1 = { .min = 17, .max = 23 },
309 .m2 = { .min = 5, .max = 11 },
310 .p = { .min = 10, .max = 30 },
311 .p1 = { .min = 1, .max = 3},
312 .p2 = { .dot_limit = 270000,
313 .p2_slow = 10,
314 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800315 },
Keith Packarde4b36692009-06-05 19:22:17 -0700316};
317
318static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700319 .dot = { .min = 22000, .max = 400000 },
320 .vco = { .min = 1750000, .max = 3500000},
321 .n = { .min = 1, .max = 4 },
322 .m = { .min = 104, .max = 138 },
323 .m1 = { .min = 16, .max = 23 },
324 .m2 = { .min = 5, .max = 11 },
325 .p = { .min = 5, .max = 80 },
326 .p1 = { .min = 1, .max = 8},
327 .p2 = { .dot_limit = 165000,
328 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700329};
330
331static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700332 .dot = { .min = 20000, .max = 115000 },
333 .vco = { .min = 1750000, .max = 3500000 },
334 .n = { .min = 1, .max = 3 },
335 .m = { .min = 104, .max = 138 },
336 .m1 = { .min = 17, .max = 23 },
337 .m2 = { .min = 5, .max = 11 },
338 .p = { .min = 28, .max = 112 },
339 .p1 = { .min = 2, .max = 8 },
340 .p2 = { .dot_limit = 0,
341 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800342 },
Keith Packarde4b36692009-06-05 19:22:17 -0700343};
344
345static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700346 .dot = { .min = 80000, .max = 224000 },
347 .vco = { .min = 1750000, .max = 3500000 },
348 .n = { .min = 1, .max = 3 },
349 .m = { .min = 104, .max = 138 },
350 .m1 = { .min = 17, .max = 23 },
351 .m2 = { .min = 5, .max = 11 },
352 .p = { .min = 14, .max = 42 },
353 .p1 = { .min = 2, .max = 6 },
354 .p2 = { .dot_limit = 0,
355 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800356 },
Keith Packarde4b36692009-06-05 19:22:17 -0700357};
358
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500359static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400360 .dot = { .min = 20000, .max = 400000},
361 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700362 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400363 .n = { .min = 3, .max = 6 },
364 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400366 .m1 = { .min = 0, .max = 0 },
367 .m2 = { .min = 0, .max = 254 },
368 .p = { .min = 5, .max = 80 },
369 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700370 .p2 = { .dot_limit = 200000,
371 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700372};
373
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500374static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400375 .dot = { .min = 20000, .max = 400000 },
376 .vco = { .min = 1700000, .max = 3500000 },
377 .n = { .min = 3, .max = 6 },
378 .m = { .min = 2, .max = 256 },
379 .m1 = { .min = 0, .max = 0 },
380 .m2 = { .min = 0, .max = 254 },
381 .p = { .min = 7, .max = 112 },
382 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700383 .p2 = { .dot_limit = 112000,
384 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700385};
386
Eric Anholt273e27c2011-03-30 13:01:10 -0700387/* Ironlake / Sandybridge
388 *
389 * We calculate clock using (register_value + 2) for N/M1/M2, so here
390 * the range value for them is (actual_value - 2).
391 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800392static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700393 .dot = { .min = 25000, .max = 350000 },
394 .vco = { .min = 1760000, .max = 3510000 },
395 .n = { .min = 1, .max = 5 },
396 .m = { .min = 79, .max = 127 },
397 .m1 = { .min = 12, .max = 22 },
398 .m2 = { .min = 5, .max = 9 },
399 .p = { .min = 5, .max = 80 },
400 .p1 = { .min = 1, .max = 8 },
401 .p2 = { .dot_limit = 225000,
402 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700403};
404
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800405static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700406 .dot = { .min = 25000, .max = 350000 },
407 .vco = { .min = 1760000, .max = 3510000 },
408 .n = { .min = 1, .max = 3 },
409 .m = { .min = 79, .max = 118 },
410 .m1 = { .min = 12, .max = 22 },
411 .m2 = { .min = 5, .max = 9 },
412 .p = { .min = 28, .max = 112 },
413 .p1 = { .min = 2, .max = 8 },
414 .p2 = { .dot_limit = 225000,
415 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800416};
417
418static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 3 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 14, .max = 56 },
426 .p1 = { .min = 2, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800429};
430
Eric Anholt273e27c2011-03-30 13:01:10 -0700431/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800432static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700433 .dot = { .min = 25000, .max = 350000 },
434 .vco = { .min = 1760000, .max = 3510000 },
435 .n = { .min = 1, .max = 2 },
436 .m = { .min = 79, .max = 126 },
437 .m1 = { .min = 12, .max = 22 },
438 .m2 = { .min = 5, .max = 9 },
439 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400440 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700441 .p2 = { .dot_limit = 225000,
442 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800443};
444
445static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700446 .dot = { .min = 25000, .max = 350000 },
447 .vco = { .min = 1760000, .max = 3510000 },
448 .n = { .min = 1, .max = 3 },
449 .m = { .min = 79, .max = 126 },
450 .m1 = { .min = 12, .max = 22 },
451 .m2 = { .min = 5, .max = 9 },
452 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400453 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700454 .p2 = { .dot_limit = 225000,
455 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800456};
457
Ville Syrjälädc730512013-09-24 21:26:30 +0300458static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300459 /*
460 * These are the data rate limits (measured in fast clocks)
461 * since those are the strictest limits we have. The fast
462 * clock and actual rate limits are more relaxed, so checking
463 * them would make no difference.
464 */
465 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200466 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700467 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700468 .m1 = { .min = 2, .max = 3 },
469 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300470 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300471 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700472};
473
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300474static const intel_limit_t intel_limits_chv = {
475 /*
476 * These are the data rate limits (measured in fast clocks)
477 * since those are the strictest limits we have. The fast
478 * clock and actual rate limits are more relaxed, so checking
479 * them would make no difference.
480 */
481 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200482 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300483 .n = { .min = 1, .max = 1 },
484 .m1 = { .min = 2, .max = 2 },
485 .m2 = { .min = 24 << 22, .max = 175 << 22 },
486 .p1 = { .min = 2, .max = 4 },
487 .p2 = { .p2_slow = 1, .p2_fast = 14 },
488};
489
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200490static const intel_limit_t intel_limits_bxt = {
491 /* FIXME: find real dot limits */
492 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530493 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200494 .n = { .min = 1, .max = 1 },
495 .m1 = { .min = 2, .max = 2 },
496 /* FIXME: find real m2 limits */
497 .m2 = { .min = 2 << 22, .max = 255 << 22 },
498 .p1 = { .min = 2, .max = 4 },
499 .p2 = { .p2_slow = 1, .p2_fast = 20 },
500};
501
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200502static bool
503needs_modeset(struct drm_crtc_state *state)
504{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200505 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200506}
507
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300508/**
509 * Returns whether any output on the specified pipe is of the specified type
510 */
Damien Lespiau40935612014-10-29 11:16:59 +0000511bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300512{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300513 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300514 struct intel_encoder *encoder;
515
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300516 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300517 if (encoder->type == type)
518 return true;
519
520 return false;
521}
522
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200523/**
524 * Returns whether any output on the specified pipe will have the specified
525 * type after a staged modeset is complete, i.e., the same as
526 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
527 * encoder->crtc.
528 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200529static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
530 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200531{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300533 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200535 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200536 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200537
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300538 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200539 if (connector_state->crtc != crtc_state->base.crtc)
540 continue;
541
542 num_connectors++;
543
544 encoder = to_intel_encoder(connector_state->best_encoder);
545 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200546 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200547 }
548
549 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200550
551 return false;
552}
553
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200554static const intel_limit_t *
555intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800556{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200557 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800558 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200560 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100561 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000562 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800563 limit = &intel_limits_ironlake_dual_lvds_100m;
564 else
565 limit = &intel_limits_ironlake_dual_lvds;
566 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000567 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800568 limit = &intel_limits_ironlake_single_lvds_100m;
569 else
570 limit = &intel_limits_ironlake_single_lvds;
571 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200572 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800573 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800574
575 return limit;
576}
577
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200578static const intel_limit_t *
579intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800580{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200581 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800582 const intel_limit_t *limit;
583
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200584 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100585 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700586 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800587 else
Keith Packarde4b36692009-06-05 19:22:17 -0700588 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200589 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
590 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700591 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200592 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700593 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800594 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700595 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800596
597 return limit;
598}
599
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200600static const intel_limit_t *
601intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800602{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200603 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 const intel_limit_t *limit;
605
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200606 if (IS_BROXTON(dev))
607 limit = &intel_limits_bxt;
608 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200609 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800610 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200611 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500612 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200613 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800615 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500616 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300617 } else if (IS_CHERRYVIEW(dev)) {
618 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700619 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300620 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100621 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200622 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100623 limit = &intel_limits_i9xx_lvds;
624 else
625 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800626 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700628 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200629 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700630 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200631 else
632 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 }
634 return limit;
635}
636
Imre Deakdccbea32015-06-22 23:35:51 +0300637/*
638 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
639 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
640 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
641 * The helpers' return value is the rate of the clock that is fed to the
642 * display engine's pipe which can be the above fast dot clock rate or a
643 * divided-down version of it.
644 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500645/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300646static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800647{
Shaohua Li21778322009-02-23 15:19:16 +0800648 clock->m = clock->m2 + 2;
649 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200650 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300651 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300652 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
653 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300654
655 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800656}
657
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200658static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
659{
660 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
661}
662
Imre Deakdccbea32015-06-22 23:35:51 +0300663static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800664{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200665 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800666 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200667 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300668 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300669 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
670 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300671
672 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800673}
674
Imre Deakdccbea32015-06-22 23:35:51 +0300675static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300676{
677 clock->m = clock->m1 * clock->m2;
678 clock->p = clock->p1 * clock->p2;
679 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300680 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300681 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
682 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300683
684 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300685}
686
Imre Deakdccbea32015-06-22 23:35:51 +0300687int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300688{
689 clock->m = clock->m1 * clock->m2;
690 clock->p = clock->p1 * clock->p2;
691 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300692 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300693 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
694 clock->n << 22);
695 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300696
697 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300698}
699
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800700#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800701/**
702 * Returns whether the given set of divisors are valid for a given refclk with
703 * the given connectors.
704 */
705
Chris Wilson1b894b52010-12-14 20:04:54 +0000706static bool intel_PLL_is_valid(struct drm_device *dev,
707 const intel_limit_t *limit,
708 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800709{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300710 if (clock->n < limit->n.min || limit->n.max < clock->n)
711 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400713 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400715 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800716 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400717 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300718
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200719 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200723 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400736 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800737
738 return true;
739}
740
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800745{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100754 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300757 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 } else {
759 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Akshay Joshi0206e352011-08-16 15:34:10 -0400776 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
Zhao Yakui42158662009-11-20 11:24:18 +0800780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200784 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 int this_err;
791
Imre Deakdccbea32015-06-22 23:35:51 +0300792 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800795 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
Ma Lingd4906092009-03-18 20:13:27 +0800813static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300819 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200820 intel_clock_t clock;
821 int err = target;
822
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200823 memset(best_clock, 0, sizeof(*best_clock));
824
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
835 int this_err;
836
Imre Deakdccbea32015-06-22 23:35:51 +0300837 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
840 continue;
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
Ma Lingd4906092009-03-18 20:13:27 +0800858static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800863{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300864 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800865 intel_clock_t clock;
866 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300867 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870
871 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
Ma Lingd4906092009-03-18 20:13:27 +0800875 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200878 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
Imre Deakdccbea32015-06-22 23:35:51 +0300887 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800890 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000891
892 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800903 return found;
904}
Ma Lingd4906092009-03-18 20:13:27 +0800905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
Imre Deak24be4e42015-03-17 11:40:04 +0200926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
Imre Deakd5dd62b2015-03-17 11:40:03 +0200929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
Zhenyu Wang2c072452009-06-05 15:38:42 +0800946static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700951{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300953 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300954 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300955 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300958 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700959
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963
964 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200972 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300973
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300976
Imre Deakdccbea32015-06-22 23:35:51 +0300977 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300978
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300981 continue;
982
Imre Deakd5dd62b2015-03-17 11:40:03 +0200983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300988
Imre Deakd5dd62b2015-03-17 11:40:03 +0200989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700992 }
993 }
994 }
995 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300997 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700998}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001000static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001007 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001014 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
Imre Deakdccbea32015-06-22 23:35:51 +03001040 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
Imre Deak9ca3ba02015-03-17 11:40:05 +02001045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001052 }
1053 }
1054
1055 return found;
1056}
1057
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001074 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001075 * as Haswell has gained clock readout/fastboot support.
1076 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001077 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001078 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001083 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001084 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001085 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001086}
1087
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001094 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001095}
1096
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001110 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
Keith Packardab7ad7f2010-10-03 00:33:06 -07001116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001130 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001134 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001135 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001137 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001138
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001140 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001141
Keith Packardab7ad7f2010-10-03 00:33:06 -07001142 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001145 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001146 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001147 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001149 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001150 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001151}
1152
Jesse Barnesb24e7172011-01-04 15:09:30 -08001153static const char *state_string(bool enabled)
1154{
1155 return enabled ? "on" : "off";
1156}
1157
1158/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001159void assert_pll(struct drm_i915_private *dev_priv,
1160 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162 u32 val;
1163 bool cur_state;
1164
Ville Syrjälä649636e2015-09-22 19:50:01 +03001165 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001167 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001168 "PLL state assertion failure (expected %s, current %s)\n",
1169 state_string(state), state_string(cur_state));
1170}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171
Jani Nikula23538ef2013-08-27 15:12:22 +03001172/* XXX: the dsi pll is shared between MIPI DSI ports */
1173static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1174{
1175 u32 val;
1176 bool cur_state;
1177
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001180 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001181
1182 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001183 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001184 "DSI PLL state assertion failure (expected %s, current %s)\n",
1185 state_string(state), state_string(cur_state));
1186}
1187#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1188#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1189
Daniel Vetter55607e82013-06-16 21:42:39 +02001190struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001191intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001192{
Daniel Vettere2b78262013-06-07 23:10:03 +02001193 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1194
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001195 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001196 return NULL;
1197
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001198 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001199}
1200
Jesse Barnesb24e7172011-01-04 15:09:30 -08001201/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001202void assert_shared_dpll(struct drm_i915_private *dev_priv,
1203 struct intel_shared_dpll *pll,
1204 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001205{
Jesse Barnes040484a2011-01-03 12:14:26 -08001206 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001207 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001208
Chris Wilson92b27b02012-05-20 18:10:50 +01001209 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001210 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001211 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001212
Daniel Vetter53589012013-06-05 13:34:16 +02001213 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001214 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001215 "%s assertion failure (expected %s, current %s)\n",
1216 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001217}
Jesse Barnes040484a2011-01-03 12:14:26 -08001218
1219static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
1221{
Jesse Barnes040484a2011-01-03 12:14:26 -08001222 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001223 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1224 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001225
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001226 if (HAS_DDI(dev_priv->dev)) {
1227 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001228 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001229 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001231 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001232 cur_state = !!(val & FDI_TX_ENABLE);
1233 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001234 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001235 "FDI TX state assertion failure (expected %s, current %s)\n",
1236 state_string(state), state_string(cur_state));
1237}
1238#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1239#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1240
1241static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1242 enum pipe pipe, bool state)
1243{
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 u32 val;
1245 bool cur_state;
1246
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001248 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001249 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001250 "FDI RX state assertion failure (expected %s, current %s)\n",
1251 state_string(state), state_string(cur_state));
1252}
1253#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1254#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1255
1256static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Jesse Barnes040484a2011-01-03 12:14:26 -08001259 u32 val;
1260
1261 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001262 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001263 return;
1264
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001266 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001267 return;
1268
Ville Syrjälä649636e2015-09-22 19:50:01 +03001269 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001270 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001271}
1272
Daniel Vetter55607e82013-06-16 21:42:39 +02001273void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1274 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001275{
Jesse Barnes040484a2011-01-03 12:14:26 -08001276 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001277 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001278
Ville Syrjälä649636e2015-09-22 19:50:01 +03001279 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001281 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001282 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1283 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001284}
1285
Daniel Vetterb680c372014-09-19 18:27:27 +02001286void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1287 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001290 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001291 u32 val;
1292 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001293 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001294
Jani Nikulabedd4db2014-08-22 15:04:13 +03001295 if (WARN_ON(HAS_DDI(dev)))
1296 return;
1297
1298 if (HAS_PCH_SPLIT(dev)) {
1299 u32 port_sel;
1300
Jesse Barnesea0760c2011-01-04 15:09:32 -08001301 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001302 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1303
1304 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1305 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1306 panel_pipe = PIPE_B;
1307 /* XXX: else fix for eDP */
1308 } else if (IS_VALLEYVIEW(dev)) {
1309 /* presumably write lock depends on pipe, not port select */
1310 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1311 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001312 } else {
1313 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001314 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1315 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001316 }
1317
1318 val = I915_READ(pp_reg);
1319 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001320 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001321 locked = false;
1322
Rob Clarke2c719b2014-12-15 13:56:32 -05001323 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001325 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001326}
1327
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001328static void assert_cursor(struct drm_i915_private *dev_priv,
1329 enum pipe pipe, bool state)
1330{
1331 struct drm_device *dev = dev_priv->dev;
1332 bool cur_state;
1333
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001335 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001336 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001337 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338
Rob Clarke2c719b2014-12-15 13:56:32 -05001339 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001340 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1341 pipe_name(pipe), state_string(state), state_string(cur_state));
1342}
1343#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1344#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1345
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001346void assert_pipe(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001349 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001350 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1351 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001353 /* if we need the pipe quirk it must be always on */
1354 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1355 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001356 state = true;
1357
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001358 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001359 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001360 cur_state = false;
1361 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001362 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001363 cur_state = !!(val & PIPECONF_ENABLE);
1364 }
1365
Rob Clarke2c719b2014-12-15 13:56:32 -05001366 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001367 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001368 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001369}
1370
Chris Wilson931872f2012-01-16 23:01:13 +00001371static void assert_plane(struct drm_i915_private *dev_priv,
1372 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001373{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001375 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376
Ville Syrjälä649636e2015-09-22 19:50:01 +03001377 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001378 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001379 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001380 "plane %c assertion failure (expected %s, current %s)\n",
1381 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001382}
1383
Chris Wilson931872f2012-01-16 23:01:13 +00001384#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1385#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1386
Jesse Barnesb24e7172011-01-04 15:09:30 -08001387static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe)
1389{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001390 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001391 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001392
Ville Syrjälä653e1022013-06-04 13:49:05 +03001393 /* Primary planes are fixed to pipes on gen4+ */
1394 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001395 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001396 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001397 "plane %c assertion failure, should be disabled but not\n",
1398 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001400 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001401
Jesse Barnesb24e7172011-01-04 15:09:30 -08001402 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001403 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001404 u32 val = I915_READ(DSPCNTR(i));
1405 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001406 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001407 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001408 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1409 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001410 }
1411}
1412
Jesse Barnes19332d72013-03-28 09:55:38 -07001413static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe)
1415{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001416 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001417 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001418
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001419 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001420 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001421 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001422 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001423 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1424 sprite, pipe_name(pipe));
1425 }
1426 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001427 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001428 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001431 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001432 }
1433 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001434 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001435 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001436 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001437 plane_name(pipe), pipe_name(pipe));
1438 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001439 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001440 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001441 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1442 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001443 }
1444}
1445
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001446static void assert_vblank_disabled(struct drm_crtc *crtc)
1447{
Rob Clarke2c719b2014-12-15 13:56:32 -05001448 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001449 drm_crtc_vblank_put(crtc);
1450}
1451
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001452static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001453{
1454 u32 val;
1455 bool enabled;
1456
Rob Clarke2c719b2014-12-15 13:56:32 -05001457 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001458
Jesse Barnes92f25842011-01-04 15:09:34 -08001459 val = I915_READ(PCH_DREF_CONTROL);
1460 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1461 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001462 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001463}
1464
Daniel Vetterab9412b2013-05-03 11:49:46 +02001465static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1466 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001467{
Jesse Barnes92f25842011-01-04 15:09:34 -08001468 u32 val;
1469 bool enabled;
1470
Ville Syrjälä649636e2015-09-22 19:50:01 +03001471 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001472 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001473 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001474 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1475 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001476}
1477
Keith Packard4e634382011-08-06 10:39:45 -07001478static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1479 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001480{
1481 if ((val & DP_PORT_EN) == 0)
1482 return false;
1483
1484 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001485 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001486 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1487 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001488 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1489 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1490 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001491 } else {
1492 if ((val & DP_PIPE_MASK) != (pipe << 30))
1493 return false;
1494 }
1495 return true;
1496}
1497
Keith Packard1519b992011-08-06 10:35:34 -07001498static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1499 enum pipe pipe, u32 val)
1500{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001501 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001502 return false;
1503
1504 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001505 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001506 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001507 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1508 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1509 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001510 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001511 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001512 return false;
1513 }
1514 return true;
1515}
1516
1517static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1518 enum pipe pipe, u32 val)
1519{
1520 if ((val & LVDS_PORT_EN) == 0)
1521 return false;
1522
1523 if (HAS_PCH_CPT(dev_priv->dev)) {
1524 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1525 return false;
1526 } else {
1527 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1528 return false;
1529 }
1530 return true;
1531}
1532
1533static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1534 enum pipe pipe, u32 val)
1535{
1536 if ((val & ADPA_DAC_ENABLE) == 0)
1537 return false;
1538 if (HAS_PCH_CPT(dev_priv->dev)) {
1539 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1540 return false;
1541 } else {
1542 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1543 return false;
1544 }
1545 return true;
1546}
1547
Jesse Barnes291906f2011-02-02 12:28:03 -08001548static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001549 enum pipe pipe, i915_reg_t reg,
1550 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001551{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001552 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001553 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001554 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001555 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001556
Rob Clarke2c719b2014-12-15 13:56:32 -05001557 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001558 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001559 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001560}
1561
1562static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001563 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001564{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001565 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001566 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001567 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001568 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001569
Rob Clarke2c719b2014-12-15 13:56:32 -05001570 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001571 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001572 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001573}
1574
1575static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1576 enum pipe pipe)
1577{
Jesse Barnes291906f2011-02-02 12:28:03 -08001578 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001579
Keith Packardf0575e92011-07-25 22:12:43 -07001580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1581 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1582 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001583
Ville Syrjälä649636e2015-09-22 19:50:01 +03001584 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001585 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001586 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001587 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001588
Ville Syrjälä649636e2015-09-22 19:50:01 +03001589 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001590 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001591 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001592 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001593
Paulo Zanonie2debe92013-02-18 19:00:27 -03001594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1595 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1596 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001597}
1598
Ville Syrjäläd288f652014-10-28 13:20:22 +02001599static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001600 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001601{
Daniel Vetter426115c2013-07-11 22:13:42 +02001602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001604 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001605 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001606
Daniel Vetter426115c2013-07-11 22:13:42 +02001607 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001608
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001609 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001610 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1611
1612 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001613 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001615
Daniel Vetter426115c2013-07-11 22:13:42 +02001616 I915_WRITE(reg, dpll);
1617 POSTING_READ(reg);
1618 udelay(150);
1619
1620 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1621 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1622
Ville Syrjäläd288f652014-10-28 13:20:22 +02001623 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001624 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001625
1626 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001627 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001630 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001631 POSTING_READ(reg);
1632 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001633 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001634 POSTING_READ(reg);
1635 udelay(150); /* wait for warmup */
1636}
1637
Ville Syrjäläd288f652014-10-28 13:20:22 +02001638static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001639 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001640{
1641 struct drm_device *dev = crtc->base.dev;
1642 struct drm_i915_private *dev_priv = dev->dev_private;
1643 int pipe = crtc->pipe;
1644 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001645 u32 tmp;
1646
1647 assert_pipe_disabled(dev_priv, crtc->pipe);
1648
1649 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1650
Ville Syrjäläa5805162015-05-26 20:42:30 +03001651 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001652
1653 /* Enable back the 10bit clock to display controller */
1654 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1655 tmp |= DPIO_DCLKP_EN;
1656 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1657
Ville Syrjälä54433e92015-05-26 20:42:31 +03001658 mutex_unlock(&dev_priv->sb_lock);
1659
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001660 /*
1661 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1662 */
1663 udelay(1);
1664
1665 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001666 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001667
1668 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001669 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001670 DRM_ERROR("PLL %d failed to lock\n", pipe);
1671
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001673 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001674 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001675}
1676
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001677static int intel_num_dvo_pipes(struct drm_device *dev)
1678{
1679 struct intel_crtc *crtc;
1680 int count = 0;
1681
1682 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001683 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001684 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001685
1686 return count;
1687}
1688
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001690{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001691 struct drm_device *dev = crtc->base.dev;
1692 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001693 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001694 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001696 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001697
1698 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001699 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001700
1701 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001702 if (IS_MOBILE(dev) && !IS_I830(dev))
1703 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001704
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001705 /* Enable DVO 2x clock on both PLLs if necessary */
1706 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1707 /*
1708 * It appears to be important that we don't enable this
1709 * for the current pipe before otherwise configuring the
1710 * PLL. No idea how this should be handled if multiple
1711 * DVO outputs are enabled simultaneosly.
1712 */
1713 dpll |= DPLL_DVO_2X_MODE;
1714 I915_WRITE(DPLL(!crtc->pipe),
1715 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1716 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001717
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001718 /*
1719 * Apparently we need to have VGA mode enabled prior to changing
1720 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1721 * dividers, even though the register value does change.
1722 */
1723 I915_WRITE(reg, 0);
1724
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001725 I915_WRITE(reg, dpll);
1726
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001727 /* Wait for the clocks to stabilize. */
1728 POSTING_READ(reg);
1729 udelay(150);
1730
1731 if (INTEL_INFO(dev)->gen >= 4) {
1732 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001733 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001734 } else {
1735 /* The pixel multiplier can only be updated once the
1736 * DPLL is enabled and the clocks are stable.
1737 *
1738 * So write it again.
1739 */
1740 I915_WRITE(reg, dpll);
1741 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001742
1743 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001744 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001745 POSTING_READ(reg);
1746 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001747 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001748 POSTING_READ(reg);
1749 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001750 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001751 POSTING_READ(reg);
1752 udelay(150); /* wait for warmup */
1753}
1754
1755/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001756 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001757 * @dev_priv: i915 private structure
1758 * @pipe: pipe PLL to disable
1759 *
1760 * Disable the PLL for @pipe, making sure the pipe is off first.
1761 *
1762 * Note! This is for pre-ILK only.
1763 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001764static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001765{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001766 struct drm_device *dev = crtc->base.dev;
1767 struct drm_i915_private *dev_priv = dev->dev_private;
1768 enum pipe pipe = crtc->pipe;
1769
1770 /* Disable DVO 2x clock on both PLLs if necessary */
1771 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001772 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001773 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001774 I915_WRITE(DPLL(PIPE_B),
1775 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1776 I915_WRITE(DPLL(PIPE_A),
1777 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1778 }
1779
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001780 /* Don't disable pipe or pipe PLLs if needed */
1781 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1782 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001783 return;
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001788 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001789 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001790}
1791
Jesse Barnesf6071162013-10-01 10:41:38 -07001792static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1793{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001794 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795
1796 /* Make sure the pipe isn't still relying on us */
1797 assert_pipe_disabled(dev_priv, pipe);
1798
Imre Deake5cbfbf2014-01-09 17:08:16 +02001799 /*
1800 * Leave integrated clock source and reference clock enabled for pipe B.
1801 * The latter is needed for VGA hotplug / manual detection.
1802 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001803 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001804 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001805 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001806 I915_WRITE(DPLL(pipe), val);
1807 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001808
1809}
1810
1811static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1812{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001813 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001814 u32 val;
1815
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001816 /* Make sure the pipe isn't still relying on us */
1817 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001818
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001819 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001820 val = DPLL_SSC_REF_CLK_CHV |
1821 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001822 if (pipe != PIPE_A)
1823 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1824 I915_WRITE(DPLL(pipe), val);
1825 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001826
Ville Syrjäläa5805162015-05-26 20:42:30 +03001827 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001828
1829 /* Disable 10bit clock to display controller */
1830 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1831 val &= ~DPIO_DCLKP_EN;
1832 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1833
Ville Syrjäläa5805162015-05-26 20:42:30 +03001834 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001835}
1836
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001838 struct intel_digital_port *dport,
1839 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001840{
1841 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001842 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001843
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001844 switch (dport->port) {
1845 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001846 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001847 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001848 break;
1849 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001851 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001852 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001853 break;
1854 case PORT_D:
1855 port_mask = DPLL_PORTD_READY_MASK;
1856 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001857 break;
1858 default:
1859 BUG();
1860 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001861
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001862 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1863 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1864 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001865}
1866
Daniel Vetterb14b1052014-04-24 23:55:13 +02001867static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1868{
1869 struct drm_device *dev = crtc->base.dev;
1870 struct drm_i915_private *dev_priv = dev->dev_private;
1871 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1872
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001873 if (WARN_ON(pll == NULL))
1874 return;
1875
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001876 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001877 if (pll->active == 0) {
1878 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1879 WARN_ON(pll->on);
1880 assert_shared_dpll_disabled(dev_priv, pll);
1881
1882 pll->mode_set(dev_priv, pll);
1883 }
1884}
1885
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001886/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001887 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001888 * @dev_priv: i915 private structure
1889 * @pipe: pipe PLL to enable
1890 *
1891 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1892 * drives the transcoder clock.
1893 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001894static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001895{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001896 struct drm_device *dev = crtc->base.dev;
1897 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001898 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001899
Daniel Vetter87a875b2013-06-05 13:34:19 +02001900 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001901 return;
1902
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001903 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001904 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Damien Lespiau74dd6922014-07-29 18:06:17 +01001906 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001907 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001908 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001909
Daniel Vettercdbd2312013-06-05 13:34:03 +02001910 if (pll->active++) {
1911 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001912 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001913 return;
1914 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001915 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001916
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001917 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1918
Daniel Vetter46edb022013-06-05 13:34:12 +02001919 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001920 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001921 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001922}
1923
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001924static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001925{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001926 struct drm_device *dev = crtc->base.dev;
1927 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001928 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001929
Jesse Barnes92f25842011-01-04 15:09:34 -08001930 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001931 if (INTEL_INFO(dev)->gen < 5)
1932 return;
1933
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001934 if (pll == NULL)
1935 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001936
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001937 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001938 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001939
Daniel Vetter46edb022013-06-05 13:34:12 +02001940 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1941 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001942 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001943
Chris Wilson48da64a2012-05-13 20:16:12 +01001944 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001945 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001946 return;
1947 }
1948
Daniel Vettere9d69442013-06-05 13:34:15 +02001949 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001950 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001951 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001952 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001953
Daniel Vetter46edb022013-06-05 13:34:12 +02001954 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001955 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001956 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001957
1958 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001959}
1960
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001961static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1962 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001963{
Daniel Vetter23670b322012-11-01 09:15:30 +01001964 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001965 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001967 i915_reg_t reg;
1968 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001969
1970 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001971 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001972
1973 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001974 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001975 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001976
1977 /* FDI must be feeding us bits for PCH ports */
1978 assert_fdi_tx_enabled(dev_priv, pipe);
1979 assert_fdi_rx_enabled(dev_priv, pipe);
1980
Daniel Vetter23670b322012-11-01 09:15:30 +01001981 if (HAS_PCH_CPT(dev)) {
1982 /* Workaround: Set the timing override bit before enabling the
1983 * pch transcoder. */
1984 reg = TRANS_CHICKEN2(pipe);
1985 val = I915_READ(reg);
1986 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1987 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001988 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001989
Daniel Vetterab9412b2013-05-03 11:49:46 +02001990 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001991 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001992 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001993
1994 if (HAS_PCH_IBX(dev_priv->dev)) {
1995 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001996 * Make the BPC in transcoder be consistent with
1997 * that in pipeconf reg. For HDMI we must use 8bpc
1998 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001999 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002000 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002001 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2002 val |= PIPECONF_8BPC;
2003 else
2004 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002005 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002006
2007 val &= ~TRANS_INTERLACE_MASK;
2008 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002009 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002010 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002011 val |= TRANS_LEGACY_INTERLACED_ILK;
2012 else
2013 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002014 else
2015 val |= TRANS_PROGRESSIVE;
2016
Jesse Barnes040484a2011-01-03 12:14:26 -08002017 I915_WRITE(reg, val | TRANS_ENABLE);
2018 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002019 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002020}
2021
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002023 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002024{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002025 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002026
2027 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002028 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002029
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002030 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002031 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002032 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002034 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002035 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002036 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002037 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002038
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002039 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002040 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002041
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002042 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2043 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002044 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002045 else
2046 val |= TRANS_PROGRESSIVE;
2047
Daniel Vetterab9412b2013-05-03 11:49:46 +02002048 I915_WRITE(LPT_TRANSCONF, val);
2049 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002050 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002051}
2052
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002053static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2054 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002055{
Daniel Vetter23670b322012-11-01 09:15:30 +01002056 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002057 i915_reg_t reg;
2058 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002059
2060 /* FDI relies on the transcoder */
2061 assert_fdi_tx_disabled(dev_priv, pipe);
2062 assert_fdi_rx_disabled(dev_priv, pipe);
2063
Jesse Barnes291906f2011-02-02 12:28:03 -08002064 /* Ports must be off as well */
2065 assert_pch_ports_disabled(dev_priv, pipe);
2066
Daniel Vetterab9412b2013-05-03 11:49:46 +02002067 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002068 val = I915_READ(reg);
2069 val &= ~TRANS_ENABLE;
2070 I915_WRITE(reg, val);
2071 /* wait for PCH transcoder off, transcoder state */
2072 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002073 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002074
Ville Syrjäläc4656132015-10-29 21:25:56 +02002075 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002076 /* Workaround: Clear the timing override chicken bit again. */
2077 reg = TRANS_CHICKEN2(pipe);
2078 val = I915_READ(reg);
2079 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2080 I915_WRITE(reg, val);
2081 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002082}
2083
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002084static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002085{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002086 u32 val;
2087
Daniel Vetterab9412b2013-05-03 11:49:46 +02002088 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002089 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002090 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002091 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002092 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002093 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002094
2095 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002096 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002097 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002098 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002099}
2100
2101/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002102 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002103 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002105 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002106 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002108static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002109{
Paulo Zanoni03722642014-01-17 13:51:09 -02002110 struct drm_device *dev = crtc->base.dev;
2111 struct drm_i915_private *dev_priv = dev->dev_private;
2112 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002113 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002114 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002115 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116 u32 val;
2117
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002118 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2119
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002120 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002121 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002122 assert_sprites_disabled(dev_priv, pipe);
2123
Paulo Zanoni681e5812012-12-06 11:12:38 -02002124 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002125 pch_transcoder = TRANSCODER_A;
2126 else
2127 pch_transcoder = pipe;
2128
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129 /*
2130 * A pipe without a PLL won't actually be able to drive bits from
2131 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2132 * need the check.
2133 */
Imre Deak50360402015-01-16 00:55:16 -08002134 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002135 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002136 assert_dsi_pll_enabled(dev_priv);
2137 else
2138 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002139 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002140 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002141 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002142 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002143 assert_fdi_tx_pll_enabled(dev_priv,
2144 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002145 }
2146 /* FIXME: assert CPU port conditions for SNB+ */
2147 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002148
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002149 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002150 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002151 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002152 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2153 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002154 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002155 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002156
2157 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002158 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159}
2160
2161/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002162 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002165 * Disable the pipe of @crtc, making sure that various hardware
2166 * specific requirements are met, if applicable, e.g. plane
2167 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 *
2169 * Will wait until the pipe has shut down before returning.
2170 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002171static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002173 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002174 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002175 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002176 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177 u32 val;
2178
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002179 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2180
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181 /*
2182 * Make sure planes won't keep trying to pump pixels to us,
2183 * or we might hang the display.
2184 */
2185 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002186 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002187 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002189 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002190 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002191 if ((val & PIPECONF_ENABLE) == 0)
2192 return;
2193
Ville Syrjälä67adc642014-08-15 01:21:57 +03002194 /*
2195 * Double wide has implications for planes
2196 * so best keep it disabled when not needed.
2197 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002198 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002199 val &= ~PIPECONF_DOUBLE_WIDE;
2200
2201 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002202 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2203 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002204 val &= ~PIPECONF_ENABLE;
2205
2206 I915_WRITE(reg, val);
2207 if ((val & PIPECONF_ENABLE) == 0)
2208 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002209}
2210
Chris Wilson693db182013-03-05 14:52:39 +00002211static bool need_vtd_wa(struct drm_device *dev)
2212{
2213#ifdef CONFIG_INTEL_IOMMU
2214 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2215 return true;
2216#endif
2217 return false;
2218}
2219
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002220unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002221intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002222 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002223{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002224 unsigned int tile_height;
2225 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002226
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002227 switch (fb_format_modifier) {
2228 case DRM_FORMAT_MOD_NONE:
2229 tile_height = 1;
2230 break;
2231 case I915_FORMAT_MOD_X_TILED:
2232 tile_height = IS_GEN2(dev) ? 16 : 8;
2233 break;
2234 case I915_FORMAT_MOD_Y_TILED:
2235 tile_height = 32;
2236 break;
2237 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002238 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002239 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002240 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002241 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002242 tile_height = 64;
2243 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002244 case 2:
2245 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002246 tile_height = 32;
2247 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002248 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002249 tile_height = 16;
2250 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002251 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002252 WARN_ONCE(1,
2253 "128-bit pixels are not supported for display!");
2254 tile_height = 16;
2255 break;
2256 }
2257 break;
2258 default:
2259 MISSING_CASE(fb_format_modifier);
2260 tile_height = 1;
2261 break;
2262 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002263
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002264 return tile_height;
2265}
2266
2267unsigned int
2268intel_fb_align_height(struct drm_device *dev, unsigned int height,
2269 uint32_t pixel_format, uint64_t fb_format_modifier)
2270{
2271 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002272 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002273}
2274
Daniel Vetter75c82a52015-10-14 16:51:04 +02002275static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002276intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2277 const struct drm_plane_state *plane_state)
2278{
Daniel Vettera6d09182015-10-14 16:51:05 +02002279 struct intel_rotation_info *info = &view->params.rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002280 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002281
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002282 *view = i915_ggtt_view_normal;
2283
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002284 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002285 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002286
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002287 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002288 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002289
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002290 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002291
2292 info->height = fb->height;
2293 info->pixel_format = fb->pixel_format;
2294 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002295 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002296 info->fb_modifier = fb->modifier[0];
2297
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002298 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002299 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002300 tile_pitch = PAGE_SIZE / tile_height;
2301 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2302 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2303 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2304
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002305 if (info->pixel_format == DRM_FORMAT_NV12) {
2306 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2307 fb->modifier[0], 1);
2308 tile_pitch = PAGE_SIZE / tile_height;
2309 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2310 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2311 tile_height);
2312 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2313 PAGE_SIZE;
2314 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002315}
2316
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002317static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2318{
2319 if (INTEL_INFO(dev_priv)->gen >= 9)
2320 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002321 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2322 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002323 return 128 * 1024;
2324 else if (INTEL_INFO(dev_priv)->gen >= 4)
2325 return 4 * 1024;
2326 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002327 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002328}
2329
Chris Wilson127bd2a2010-07-23 23:32:05 +01002330int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002331intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2332 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002333 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002334{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002335 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002336 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002337 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002338 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002339 u32 alignment;
2340 int ret;
2341
Matt Roperebcdd392014-07-09 16:22:11 -07002342 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2343
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002344 switch (fb->modifier[0]) {
2345 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002346 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002347 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002348 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002349 if (INTEL_INFO(dev)->gen >= 9)
2350 alignment = 256 * 1024;
2351 else {
2352 /* pin() will align the object as required by fence */
2353 alignment = 0;
2354 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002355 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002356 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002357 case I915_FORMAT_MOD_Yf_TILED:
2358 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2359 "Y tiling bo slipped through, driver bug!\n"))
2360 return -EINVAL;
2361 alignment = 1 * 1024 * 1024;
2362 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002363 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002364 MISSING_CASE(fb->modifier[0]);
2365 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002366 }
2367
Daniel Vetter75c82a52015-10-14 16:51:04 +02002368 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002369
Chris Wilson693db182013-03-05 14:52:39 +00002370 /* Note that the w/a also requires 64 PTE of padding following the
2371 * bo. We currently fill all unused PTE with the shadow page and so
2372 * we should always have valid PTE following the scanout preventing
2373 * the VT-d warning.
2374 */
2375 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2376 alignment = 256 * 1024;
2377
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002378 /*
2379 * Global gtt pte registers are special registers which actually forward
2380 * writes to a chunk of system memory. Which means that there is no risk
2381 * that the register values disappear as soon as we call
2382 * intel_runtime_pm_put(), so it is correct to wrap only the
2383 * pin/unpin/fence and not more.
2384 */
2385 intel_runtime_pm_get(dev_priv);
2386
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002387 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2388 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002389 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002390 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002391
2392 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2393 * fence, whereas 965+ only requires a fence if using
2394 * framebuffer compression. For simplicity, we always install
2395 * a fence as the cost is not that onerous.
2396 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002397 if (view.type == I915_GGTT_VIEW_NORMAL) {
2398 ret = i915_gem_object_get_fence(obj);
2399 if (ret == -EDEADLK) {
2400 /*
2401 * -EDEADLK means there are no free fences
2402 * no pending flips.
2403 *
2404 * This is propagated to atomic, but it uses
2405 * -EDEADLK to force a locking recovery, so
2406 * change the returned error to -EBUSY.
2407 */
2408 ret = -EBUSY;
2409 goto err_unpin;
2410 } else if (ret)
2411 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002412
Vivek Kasireddy98072162015-10-29 18:54:38 -07002413 i915_gem_object_pin_fence(obj);
2414 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002415
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002416 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002417 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002418
2419err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002420 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002421err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002422 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002423 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002424}
2425
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002426static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2427 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002428{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002429 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002430 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002431
Matt Roperebcdd392014-07-09 16:22:11 -07002432 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2433
Daniel Vetter75c82a52015-10-14 16:51:04 +02002434 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002435
Vivek Kasireddy98072162015-10-29 18:54:38 -07002436 if (view.type == I915_GGTT_VIEW_NORMAL)
2437 i915_gem_object_unpin_fence(obj);
2438
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002439 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002440}
2441
Daniel Vetterc2c75132012-07-05 12:17:30 +02002442/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2443 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002444unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2445 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002446 unsigned int tiling_mode,
2447 unsigned int cpp,
2448 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449{
Chris Wilsonbc752862013-02-21 20:04:31 +00002450 if (tiling_mode != I915_TILING_NONE) {
2451 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002452
Chris Wilsonbc752862013-02-21 20:04:31 +00002453 tile_rows = *y / 8;
2454 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002455
Chris Wilsonbc752862013-02-21 20:04:31 +00002456 tiles = *x / (512/cpp);
2457 *x %= 512/cpp;
2458
2459 return tile_rows * pitch * 8 + tiles * 4096;
2460 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002461 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002462 unsigned int offset;
2463
2464 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002465 *y = (offset & alignment) / pitch;
2466 *x = ((offset & alignment) - *y * pitch) / cpp;
2467 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002468 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002469}
2470
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002471static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002472{
2473 switch (format) {
2474 case DISPPLANE_8BPP:
2475 return DRM_FORMAT_C8;
2476 case DISPPLANE_BGRX555:
2477 return DRM_FORMAT_XRGB1555;
2478 case DISPPLANE_BGRX565:
2479 return DRM_FORMAT_RGB565;
2480 default:
2481 case DISPPLANE_BGRX888:
2482 return DRM_FORMAT_XRGB8888;
2483 case DISPPLANE_RGBX888:
2484 return DRM_FORMAT_XBGR8888;
2485 case DISPPLANE_BGRX101010:
2486 return DRM_FORMAT_XRGB2101010;
2487 case DISPPLANE_RGBX101010:
2488 return DRM_FORMAT_XBGR2101010;
2489 }
2490}
2491
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002492static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2493{
2494 switch (format) {
2495 case PLANE_CTL_FORMAT_RGB_565:
2496 return DRM_FORMAT_RGB565;
2497 default:
2498 case PLANE_CTL_FORMAT_XRGB_8888:
2499 if (rgb_order) {
2500 if (alpha)
2501 return DRM_FORMAT_ABGR8888;
2502 else
2503 return DRM_FORMAT_XBGR8888;
2504 } else {
2505 if (alpha)
2506 return DRM_FORMAT_ARGB8888;
2507 else
2508 return DRM_FORMAT_XRGB8888;
2509 }
2510 case PLANE_CTL_FORMAT_XRGB_2101010:
2511 if (rgb_order)
2512 return DRM_FORMAT_XBGR2101010;
2513 else
2514 return DRM_FORMAT_XRGB2101010;
2515 }
2516}
2517
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002518static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002519intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2520 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002521{
2522 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002523 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002524 struct drm_i915_gem_object *obj = NULL;
2525 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002526 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002527 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2528 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2529 PAGE_SIZE);
2530
2531 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002532
Chris Wilsonff2652e2014-03-10 08:07:02 +00002533 if (plane_config->size == 0)
2534 return false;
2535
Paulo Zanoni3badb492015-09-23 12:52:23 -03002536 /* If the FB is too big, just don't use it since fbdev is not very
2537 * important and we should probably use that space with FBC or other
2538 * features. */
2539 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2540 return false;
2541
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002542 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2543 base_aligned,
2544 base_aligned,
2545 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002546 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002547 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002548
Damien Lespiau49af4492015-01-20 12:51:44 +00002549 obj->tiling_mode = plane_config->tiling;
2550 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002551 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002552
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002553 mode_cmd.pixel_format = fb->pixel_format;
2554 mode_cmd.width = fb->width;
2555 mode_cmd.height = fb->height;
2556 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002557 mode_cmd.modifier[0] = fb->modifier[0];
2558 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002559
2560 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002561 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002562 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002563 DRM_DEBUG_KMS("intel fb init failed\n");
2564 goto out_unref_obj;
2565 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002566 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002567
Daniel Vetterf6936e22015-03-26 12:17:05 +01002568 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002569 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002570
2571out_unref_obj:
2572 drm_gem_object_unreference(&obj->base);
2573 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574 return false;
2575}
2576
Matt Roperafd65eb2015-02-03 13:10:04 -08002577/* Update plane->state->fb to match plane->fb after driver-internal updates */
2578static void
2579update_state_fb(struct drm_plane *plane)
2580{
2581 if (plane->fb == plane->state->fb)
2582 return;
2583
2584 if (plane->state->fb)
2585 drm_framebuffer_unreference(plane->state->fb);
2586 plane->state->fb = plane->fb;
2587 if (plane->state->fb)
2588 drm_framebuffer_reference(plane->state->fb);
2589}
2590
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002591static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002592intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2593 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002594{
2595 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002596 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002597 struct drm_crtc *c;
2598 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002599 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002600 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002601 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002602 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002603
Damien Lespiau2d140302015-02-05 17:22:18 +00002604 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002605 return;
2606
Daniel Vetterf6936e22015-03-26 12:17:05 +01002607 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608 fb = &plane_config->fb->base;
2609 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002610 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002611
Damien Lespiau2d140302015-02-05 17:22:18 +00002612 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002613
2614 /*
2615 * Failed to alloc the obj, check to see if we should share
2616 * an fb with another CRTC instead
2617 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002618 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002619 i = to_intel_crtc(c);
2620
2621 if (c == &intel_crtc->base)
2622 continue;
2623
Matt Roper2ff8fde2014-07-08 07:50:07 -07002624 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002625 continue;
2626
Daniel Vetter88595ac2015-03-26 12:42:24 +01002627 fb = c->primary->fb;
2628 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002629 continue;
2630
Daniel Vetter88595ac2015-03-26 12:42:24 +01002631 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002632 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002633 drm_framebuffer_reference(fb);
2634 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002635 }
2636 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002637
2638 return;
2639
2640valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002641 plane_state->src_x = 0;
2642 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002643 plane_state->src_w = fb->width << 16;
2644 plane_state->src_h = fb->height << 16;
2645
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002646 plane_state->crtc_x = 0;
2647 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002648 plane_state->crtc_w = fb->width;
2649 plane_state->crtc_h = fb->height;
2650
Daniel Vetter88595ac2015-03-26 12:42:24 +01002651 obj = intel_fb_obj(fb);
2652 if (obj->tiling_mode != I915_TILING_NONE)
2653 dev_priv->preserve_bios_swizzle = true;
2654
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002655 drm_framebuffer_reference(fb);
2656 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002657 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002658 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002659 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002660}
2661
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002662static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2663 struct drm_framebuffer *fb,
2664 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002665{
2666 struct drm_device *dev = crtc->dev;
2667 struct drm_i915_private *dev_priv = dev->dev_private;
2668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002669 struct drm_plane *primary = crtc->primary;
2670 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002671 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002672 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002673 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002674 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002675 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302676 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002677
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002678 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002679 I915_WRITE(reg, 0);
2680 if (INTEL_INFO(dev)->gen >= 4)
2681 I915_WRITE(DSPSURF(plane), 0);
2682 else
2683 I915_WRITE(DSPADDR(plane), 0);
2684 POSTING_READ(reg);
2685 return;
2686 }
2687
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002688 obj = intel_fb_obj(fb);
2689 if (WARN_ON(obj == NULL))
2690 return;
2691
2692 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2693
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002694 dspcntr = DISPPLANE_GAMMA_ENABLE;
2695
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002696 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002697
2698 if (INTEL_INFO(dev)->gen < 4) {
2699 if (intel_crtc->pipe == PIPE_B)
2700 dspcntr |= DISPPLANE_SEL_PIPE_B;
2701
2702 /* pipesrc and dspsize control the size that is scaled from,
2703 * which should always be the user's requested size.
2704 */
2705 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002706 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2707 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002708 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002709 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2710 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002711 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2712 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002713 I915_WRITE(PRIMPOS(plane), 0);
2714 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002715 }
2716
Ville Syrjälä57779d02012-10-31 17:50:14 +02002717 switch (fb->pixel_format) {
2718 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002719 dspcntr |= DISPPLANE_8BPP;
2720 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002722 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002723 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 case DRM_FORMAT_RGB565:
2725 dspcntr |= DISPPLANE_BGRX565;
2726 break;
2727 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002728 dspcntr |= DISPPLANE_BGRX888;
2729 break;
2730 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002731 dspcntr |= DISPPLANE_RGBX888;
2732 break;
2733 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002734 dspcntr |= DISPPLANE_BGRX101010;
2735 break;
2736 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002737 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002738 break;
2739 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002740 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002741 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002742
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002743 if (INTEL_INFO(dev)->gen >= 4 &&
2744 obj->tiling_mode != I915_TILING_NONE)
2745 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002746
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002747 if (IS_G4X(dev))
2748 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2749
Ville Syrjäläb98971272014-08-27 16:51:22 +03002750 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002751
Daniel Vetterc2c75132012-07-05 12:17:30 +02002752 if (INTEL_INFO(dev)->gen >= 4) {
2753 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002754 intel_gen4_compute_page_offset(dev_priv,
2755 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002756 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002757 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002758 linear_offset -= intel_crtc->dspaddr_offset;
2759 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002760 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002761 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002762
Matt Roper8e7d6882015-01-21 16:35:41 -08002763 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302764 dspcntr |= DISPPLANE_ROTATE_180;
2765
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002766 x += (intel_crtc->config->pipe_src_w - 1);
2767 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302768
2769 /* Finding the last pixel of the last line of the display
2770 data and adding to linear_offset*/
2771 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002772 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2773 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302774 }
2775
Paulo Zanoni2db33662015-09-14 15:20:03 -03002776 intel_crtc->adjusted_x = x;
2777 intel_crtc->adjusted_y = y;
2778
Sonika Jindal48404c12014-08-22 14:06:04 +05302779 I915_WRITE(reg, dspcntr);
2780
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002781 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002782 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002783 I915_WRITE(DSPSURF(plane),
2784 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002785 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002786 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002787 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002788 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002789 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002790}
2791
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002792static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2793 struct drm_framebuffer *fb,
2794 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002795{
2796 struct drm_device *dev = crtc->dev;
2797 struct drm_i915_private *dev_priv = dev->dev_private;
2798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002799 struct drm_plane *primary = crtc->primary;
2800 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002801 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002802 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002803 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002804 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002805 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302806 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002807
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002808 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002809 I915_WRITE(reg, 0);
2810 I915_WRITE(DSPSURF(plane), 0);
2811 POSTING_READ(reg);
2812 return;
2813 }
2814
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002815 obj = intel_fb_obj(fb);
2816 if (WARN_ON(obj == NULL))
2817 return;
2818
2819 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2820
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002821 dspcntr = DISPPLANE_GAMMA_ENABLE;
2822
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002823 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002824
2825 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2826 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2827
Ville Syrjälä57779d02012-10-31 17:50:14 +02002828 switch (fb->pixel_format) {
2829 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002830 dspcntr |= DISPPLANE_8BPP;
2831 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002832 case DRM_FORMAT_RGB565:
2833 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002834 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002835 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002836 dspcntr |= DISPPLANE_BGRX888;
2837 break;
2838 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002839 dspcntr |= DISPPLANE_RGBX888;
2840 break;
2841 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002842 dspcntr |= DISPPLANE_BGRX101010;
2843 break;
2844 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002845 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002846 break;
2847 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002848 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002849 }
2850
2851 if (obj->tiling_mode != I915_TILING_NONE)
2852 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002853
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002854 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002855 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002856
Ville Syrjäläb98971272014-08-27 16:51:22 +03002857 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002858 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002859 intel_gen4_compute_page_offset(dev_priv,
2860 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002861 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002862 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002863 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002864 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302865 dspcntr |= DISPPLANE_ROTATE_180;
2866
2867 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002868 x += (intel_crtc->config->pipe_src_w - 1);
2869 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302870
2871 /* Finding the last pixel of the last line of the display
2872 data and adding to linear_offset*/
2873 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002874 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2875 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302876 }
2877 }
2878
Paulo Zanoni2db33662015-09-14 15:20:03 -03002879 intel_crtc->adjusted_x = x;
2880 intel_crtc->adjusted_y = y;
2881
Sonika Jindal48404c12014-08-22 14:06:04 +05302882 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002883
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002884 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002885 I915_WRITE(DSPSURF(plane),
2886 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002887 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002888 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2889 } else {
2890 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2891 I915_WRITE(DSPLINOFF(plane), linear_offset);
2892 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002893 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002894}
2895
Damien Lespiaub3218032015-02-27 11:15:18 +00002896u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2897 uint32_t pixel_format)
2898{
2899 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2900
2901 /*
2902 * The stride is either expressed as a multiple of 64 bytes
2903 * chunks for linear buffers or in number of tiles for tiled
2904 * buffers.
2905 */
2906 switch (fb_modifier) {
2907 case DRM_FORMAT_MOD_NONE:
2908 return 64;
2909 case I915_FORMAT_MOD_X_TILED:
2910 if (INTEL_INFO(dev)->gen == 2)
2911 return 128;
2912 return 512;
2913 case I915_FORMAT_MOD_Y_TILED:
2914 /* No need to check for old gens and Y tiling since this is
2915 * about the display engine and those will be blocked before
2916 * we get here.
2917 */
2918 return 128;
2919 case I915_FORMAT_MOD_Yf_TILED:
2920 if (bits_per_pixel == 8)
2921 return 64;
2922 else
2923 return 128;
2924 default:
2925 MISSING_CASE(fb_modifier);
2926 return 64;
2927 }
2928}
2929
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002930u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2931 struct drm_i915_gem_object *obj,
2932 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002933{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002934 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002935 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002936 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002937
Daniel Vetterce7f1722015-10-14 16:51:06 +02002938 intel_fill_fb_ggtt_view(&view, intel_plane->base.fb,
2939 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002940
Daniel Vetterce7f1722015-10-14 16:51:06 +02002941 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002942 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002943 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002944 return -1;
2945
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002946 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002947
2948 if (plane == 1) {
Daniel Vettera6d09182015-10-14 16:51:05 +02002949 offset += vma->ggtt_view.params.rotation_info.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002950 PAGE_SIZE;
2951 }
2952
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002953 WARN_ON(upper_32_bits(offset));
2954
2955 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002956}
2957
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002958static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2959{
2960 struct drm_device *dev = intel_crtc->base.dev;
2961 struct drm_i915_private *dev_priv = dev->dev_private;
2962
2963 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2964 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2965 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002966}
2967
Chandra Kondurua1b22782015-04-07 15:28:45 -07002968/*
2969 * This function detaches (aka. unbinds) unused scalers in hardware
2970 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002971static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002972{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002973 struct intel_crtc_scaler_state *scaler_state;
2974 int i;
2975
Chandra Kondurua1b22782015-04-07 15:28:45 -07002976 scaler_state = &intel_crtc->config->scaler_state;
2977
2978 /* loop through and disable scalers that aren't in use */
2979 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002980 if (!scaler_state->scalers[i].in_use)
2981 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002982 }
2983}
2984
Chandra Konduru6156a452015-04-27 13:48:39 -07002985u32 skl_plane_ctl_format(uint32_t pixel_format)
2986{
Chandra Konduru6156a452015-04-27 13:48:39 -07002987 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002988 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002991 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002995 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 /*
2997 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2998 * to be already pre-multiplied. We need to add a knob (or a different
2999 * DRM_FORMAT) for user-space to configure that.
3000 */
3001 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003002 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003003 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003005 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003008 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003009 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003010 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003011 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003012 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003013 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003014 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003018 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003020 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003022
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003023 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024}
3025
3026u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3027{
Chandra Konduru6156a452015-04-27 13:48:39 -07003028 switch (fb_modifier) {
3029 case DRM_FORMAT_MOD_NONE:
3030 break;
3031 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003032 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003033 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003034 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003035 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003036 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003037 default:
3038 MISSING_CASE(fb_modifier);
3039 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003040
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003041 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003042}
3043
3044u32 skl_plane_ctl_rotation(unsigned int rotation)
3045{
Chandra Konduru6156a452015-04-27 13:48:39 -07003046 switch (rotation) {
3047 case BIT(DRM_ROTATE_0):
3048 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303049 /*
3050 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3051 * while i915 HW rotation is clockwise, thats why this swapping.
3052 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003053 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303054 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003055 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003056 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003057 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303058 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003059 default:
3060 MISSING_CASE(rotation);
3061 }
3062
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003063 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003064}
3065
Damien Lespiau70d21f02013-07-03 21:06:04 +01003066static void skylake_update_primary_plane(struct drm_crtc *crtc,
3067 struct drm_framebuffer *fb,
3068 int x, int y)
3069{
3070 struct drm_device *dev = crtc->dev;
3071 struct drm_i915_private *dev_priv = dev->dev_private;
3072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003073 struct drm_plane *plane = crtc->primary;
3074 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003075 struct drm_i915_gem_object *obj;
3076 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303077 u32 plane_ctl, stride_div, stride;
3078 u32 tile_height, plane_offset, plane_size;
3079 unsigned int rotation;
3080 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003081 u32 surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003082 struct intel_crtc_state *crtc_state = intel_crtc->config;
3083 struct intel_plane_state *plane_state;
3084 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3085 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3086 int scaler_id = -1;
3087
Chandra Konduru6156a452015-04-27 13:48:39 -07003088 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003089
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003090 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003091 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3092 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3093 POSTING_READ(PLANE_CTL(pipe, 0));
3094 return;
3095 }
3096
3097 plane_ctl = PLANE_CTL_ENABLE |
3098 PLANE_CTL_PIPE_GAMMA_ENABLE |
3099 PLANE_CTL_PIPE_CSC_ENABLE;
3100
Chandra Konduru6156a452015-04-27 13:48:39 -07003101 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3102 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003103 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303104
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303105 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003106 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003107
Damien Lespiaub3218032015-02-27 11:15:18 +00003108 obj = intel_fb_obj(fb);
3109 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3110 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003111 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303112
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003113 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003114
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003115 scaler_id = plane_state->scaler_id;
3116 src_x = plane_state->src.x1 >> 16;
3117 src_y = plane_state->src.y1 >> 16;
3118 src_w = drm_rect_width(&plane_state->src) >> 16;
3119 src_h = drm_rect_height(&plane_state->src) >> 16;
3120 dst_x = plane_state->dst.x1;
3121 dst_y = plane_state->dst.y1;
3122 dst_w = drm_rect_width(&plane_state->dst);
3123 dst_h = drm_rect_height(&plane_state->dst);
3124
3125 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003126
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303127 if (intel_rotation_90_or_270(rotation)) {
3128 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003129 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003130 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303131 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003132 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303133 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003134 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303135 } else {
3136 stride = fb->pitches[0] / stride_div;
3137 x_offset = x;
3138 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003139 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303140 }
3141 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003142
Paulo Zanoni2db33662015-09-14 15:20:03 -03003143 intel_crtc->adjusted_x = x_offset;
3144 intel_crtc->adjusted_y = y_offset;
3145
Damien Lespiau70d21f02013-07-03 21:06:04 +01003146 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303147 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3148 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3149 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003150
3151 if (scaler_id >= 0) {
3152 uint32_t ps_ctrl = 0;
3153
3154 WARN_ON(!dst_w || !dst_h);
3155 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3156 crtc_state->scaler_state.scalers[scaler_id].mode;
3157 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3158 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3159 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3160 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3161 I915_WRITE(PLANE_POS(pipe, 0), 0);
3162 } else {
3163 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3164 }
3165
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003166 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003167
3168 POSTING_READ(PLANE_SURF(pipe, 0));
3169}
3170
Jesse Barnes17638cd2011-06-24 12:19:23 -07003171/* Assume fb object is pinned & idle & fenced and just update base pointers */
3172static int
3173intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3174 int x, int y, enum mode_set_atomic state)
3175{
3176 struct drm_device *dev = crtc->dev;
3177 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003178
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003179 if (dev_priv->fbc.deactivate)
3180 dev_priv->fbc.deactivate(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003181
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003182 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3183
3184 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003185}
3186
Ville Syrjälä75147472014-11-24 18:28:11 +02003187static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003188{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003189 struct drm_crtc *crtc;
3190
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003191 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3193 enum plane plane = intel_crtc->plane;
3194
3195 intel_prepare_page_flip(dev, plane);
3196 intel_finish_page_flip_plane(dev, plane);
3197 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003198}
3199
3200static void intel_update_primary_planes(struct drm_device *dev)
3201{
Ville Syrjälä75147472014-11-24 18:28:11 +02003202 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003203
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003204 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003205 struct intel_plane *plane = to_intel_plane(crtc->primary);
3206 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003207
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003208 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003209 plane_state = to_intel_plane_state(plane->base.state);
3210
Maarten Lankhorstf029ee82015-09-23 16:29:37 +02003211 if (crtc->state->active && plane_state->base.fb)
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003212 plane->commit_plane(&plane->base, plane_state);
3213
3214 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003215 }
3216}
3217
Ville Syrjälä75147472014-11-24 18:28:11 +02003218void intel_prepare_reset(struct drm_device *dev)
3219{
3220 /* no reset support for gen2 */
3221 if (IS_GEN2(dev))
3222 return;
3223
3224 /* reset doesn't touch the display */
3225 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3226 return;
3227
3228 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003229 /*
3230 * Disabling the crtcs gracefully seems nicer. Also the
3231 * g33 docs say we should at least disable all the planes.
3232 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003233 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003234}
3235
3236void intel_finish_reset(struct drm_device *dev)
3237{
3238 struct drm_i915_private *dev_priv = to_i915(dev);
3239
3240 /*
3241 * Flips in the rings will be nuked by the reset,
3242 * so complete all pending flips so that user space
3243 * will get its events and not get stuck.
3244 */
3245 intel_complete_page_flips(dev);
3246
3247 /* no reset support for gen2 */
3248 if (IS_GEN2(dev))
3249 return;
3250
3251 /* reset doesn't touch the display */
3252 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3253 /*
3254 * Flips in the rings have been nuked by the reset,
3255 * so update the base address of all primary
3256 * planes to the the last fb to make sure we're
3257 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003258 *
3259 * FIXME: Atomic will make this obsolete since we won't schedule
3260 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003261 */
3262 intel_update_primary_planes(dev);
3263 return;
3264 }
3265
3266 /*
3267 * The display has been reset as well,
3268 * so need a full re-initialization.
3269 */
3270 intel_runtime_pm_disable_interrupts(dev_priv);
3271 intel_runtime_pm_enable_interrupts(dev_priv);
3272
3273 intel_modeset_init_hw(dev);
3274
3275 spin_lock_irq(&dev_priv->irq_lock);
3276 if (dev_priv->display.hpd_irq_setup)
3277 dev_priv->display.hpd_irq_setup(dev);
3278 spin_unlock_irq(&dev_priv->irq_lock);
3279
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003280 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003281
3282 intel_hpd_init(dev_priv);
3283
3284 drm_modeset_unlock_all(dev);
3285}
3286
Chris Wilson7d5e3792014-03-04 13:15:08 +00003287static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3288{
3289 struct drm_device *dev = crtc->dev;
3290 struct drm_i915_private *dev_priv = dev->dev_private;
3291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003292 bool pending;
3293
3294 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3295 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3296 return false;
3297
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003298 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003299 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003300 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003301
3302 return pending;
3303}
3304
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003305static void intel_update_pipe_config(struct intel_crtc *crtc,
3306 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003307{
3308 struct drm_device *dev = crtc->base.dev;
3309 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003310 struct intel_crtc_state *pipe_config =
3311 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003312
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003313 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3314 crtc->base.mode = crtc->base.state->mode;
3315
3316 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3317 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3318 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003319
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003320 if (HAS_DDI(dev))
3321 intel_set_pipe_csc(&crtc->base);
3322
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003323 /*
3324 * Update pipe size and adjust fitter if needed: the reason for this is
3325 * that in compute_mode_changes we check the native mode (not the pfit
3326 * mode) to see if we can flip rather than do a full mode set. In the
3327 * fastboot case, we'll flip, but if we don't update the pipesrc and
3328 * pfit state, we'll end up with a big fb scanned out into the wrong
3329 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003330 */
3331
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003332 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003333 ((pipe_config->pipe_src_w - 1) << 16) |
3334 (pipe_config->pipe_src_h - 1));
3335
3336 /* on skylake this is done by detaching scalers */
3337 if (INTEL_INFO(dev)->gen >= 9) {
3338 skl_detach_scalers(crtc);
3339
3340 if (pipe_config->pch_pfit.enabled)
3341 skylake_pfit_enable(crtc);
3342 } else if (HAS_PCH_SPLIT(dev)) {
3343 if (pipe_config->pch_pfit.enabled)
3344 ironlake_pfit_enable(crtc);
3345 else if (old_crtc_state->pch_pfit.enabled)
3346 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003347 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003348}
3349
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003350static void intel_fdi_normal_train(struct drm_crtc *crtc)
3351{
3352 struct drm_device *dev = crtc->dev;
3353 struct drm_i915_private *dev_priv = dev->dev_private;
3354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3355 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003356 i915_reg_t reg;
3357 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003358
3359 /* enable normal train */
3360 reg = FDI_TX_CTL(pipe);
3361 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003362 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003363 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3364 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003365 } else {
3366 temp &= ~FDI_LINK_TRAIN_NONE;
3367 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003368 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003369 I915_WRITE(reg, temp);
3370
3371 reg = FDI_RX_CTL(pipe);
3372 temp = I915_READ(reg);
3373 if (HAS_PCH_CPT(dev)) {
3374 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3375 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3376 } else {
3377 temp &= ~FDI_LINK_TRAIN_NONE;
3378 temp |= FDI_LINK_TRAIN_NONE;
3379 }
3380 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3381
3382 /* wait one idle pattern time */
3383 POSTING_READ(reg);
3384 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003385
3386 /* IVB wants error correction enabled */
3387 if (IS_IVYBRIDGE(dev))
3388 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3389 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003390}
3391
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003392/* The FDI link training functions for ILK/Ibexpeak. */
3393static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3394{
3395 struct drm_device *dev = crtc->dev;
3396 struct drm_i915_private *dev_priv = dev->dev_private;
3397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3398 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003399 i915_reg_t reg;
3400 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003401
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003402 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003403 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003404
Adam Jacksone1a44742010-06-25 15:32:14 -04003405 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3406 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003407 reg = FDI_RX_IMR(pipe);
3408 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003409 temp &= ~FDI_RX_SYMBOL_LOCK;
3410 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003411 I915_WRITE(reg, temp);
3412 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003413 udelay(150);
3414
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003415 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003416 reg = FDI_TX_CTL(pipe);
3417 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003418 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003419 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420 temp &= ~FDI_LINK_TRAIN_NONE;
3421 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003422 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 reg = FDI_RX_CTL(pipe);
3425 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 temp &= ~FDI_LINK_TRAIN_NONE;
3427 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3429
3430 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003431 udelay(150);
3432
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003433 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003434 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3435 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3436 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003437
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003439 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3442
3443 if ((temp & FDI_RX_BIT_LOCK)) {
3444 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003445 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 break;
3447 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003449 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451
3452 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 reg = FDI_TX_CTL(pipe);
3454 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 temp &= ~FDI_LINK_TRAIN_NONE;
3456 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 reg = FDI_RX_CTL(pipe);
3460 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 temp &= ~FDI_LINK_TRAIN_NONE;
3462 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003463 I915_WRITE(reg, temp);
3464
3465 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003466 udelay(150);
3467
Chris Wilson5eddb702010-09-11 13:48:45 +01003468 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003469 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3472
3473 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003474 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 DRM_DEBUG_KMS("FDI train 2 done.\n");
3476 break;
3477 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003479 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003480 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481
3482 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003483
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484}
3485
Akshay Joshi0206e352011-08-16 15:34:10 -04003486static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3488 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3489 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3490 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3491};
3492
3493/* The FDI link training functions for SNB/Cougarpoint. */
3494static void gen6_fdi_link_train(struct drm_crtc *crtc)
3495{
3496 struct drm_device *dev = crtc->dev;
3497 struct drm_i915_private *dev_priv = dev->dev_private;
3498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3499 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003500 i915_reg_t reg;
3501 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003502
Adam Jacksone1a44742010-06-25 15:32:14 -04003503 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3504 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003505 reg = FDI_RX_IMR(pipe);
3506 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003507 temp &= ~FDI_RX_SYMBOL_LOCK;
3508 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003509 I915_WRITE(reg, temp);
3510
3511 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003512 udelay(150);
3513
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003514 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003515 reg = FDI_TX_CTL(pipe);
3516 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003517 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003518 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003519 temp &= ~FDI_LINK_TRAIN_NONE;
3520 temp |= FDI_LINK_TRAIN_PATTERN_1;
3521 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3522 /* SNB-B */
3523 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003524 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525
Daniel Vetterd74cf322012-10-26 10:58:13 +02003526 I915_WRITE(FDI_RX_MISC(pipe),
3527 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3528
Chris Wilson5eddb702010-09-11 13:48:45 +01003529 reg = FDI_RX_CTL(pipe);
3530 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003531 if (HAS_PCH_CPT(dev)) {
3532 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3533 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3534 } else {
3535 temp &= ~FDI_LINK_TRAIN_NONE;
3536 temp |= FDI_LINK_TRAIN_PATTERN_1;
3537 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003538 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3539
3540 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003541 udelay(150);
3542
Akshay Joshi0206e352011-08-16 15:34:10 -04003543 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003544 reg = FDI_TX_CTL(pipe);
3545 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003546 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3547 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003548 I915_WRITE(reg, temp);
3549
3550 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003551 udelay(500);
3552
Sean Paulfa37d392012-03-02 12:53:39 -05003553 for (retry = 0; retry < 5; retry++) {
3554 reg = FDI_RX_IIR(pipe);
3555 temp = I915_READ(reg);
3556 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3557 if (temp & FDI_RX_BIT_LOCK) {
3558 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3559 DRM_DEBUG_KMS("FDI train 1 done.\n");
3560 break;
3561 }
3562 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563 }
Sean Paulfa37d392012-03-02 12:53:39 -05003564 if (retry < 5)
3565 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003566 }
3567 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003568 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003569
3570 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003571 reg = FDI_TX_CTL(pipe);
3572 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003573 temp &= ~FDI_LINK_TRAIN_NONE;
3574 temp |= FDI_LINK_TRAIN_PATTERN_2;
3575 if (IS_GEN6(dev)) {
3576 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3577 /* SNB-B */
3578 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3579 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581
Chris Wilson5eddb702010-09-11 13:48:45 +01003582 reg = FDI_RX_CTL(pipe);
3583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003584 if (HAS_PCH_CPT(dev)) {
3585 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3586 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3587 } else {
3588 temp &= ~FDI_LINK_TRAIN_NONE;
3589 temp |= FDI_LINK_TRAIN_PATTERN_2;
3590 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003591 I915_WRITE(reg, temp);
3592
3593 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003594 udelay(150);
3595
Akshay Joshi0206e352011-08-16 15:34:10 -04003596 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003597 reg = FDI_TX_CTL(pipe);
3598 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003599 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3600 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003601 I915_WRITE(reg, temp);
3602
3603 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003604 udelay(500);
3605
Sean Paulfa37d392012-03-02 12:53:39 -05003606 for (retry = 0; retry < 5; retry++) {
3607 reg = FDI_RX_IIR(pipe);
3608 temp = I915_READ(reg);
3609 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3610 if (temp & FDI_RX_SYMBOL_LOCK) {
3611 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3612 DRM_DEBUG_KMS("FDI train 2 done.\n");
3613 break;
3614 }
3615 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003616 }
Sean Paulfa37d392012-03-02 12:53:39 -05003617 if (retry < 5)
3618 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003619 }
3620 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003621 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003622
3623 DRM_DEBUG_KMS("FDI train done.\n");
3624}
3625
Jesse Barnes357555c2011-04-28 15:09:55 -07003626/* Manual link training for Ivy Bridge A0 parts */
3627static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3628{
3629 struct drm_device *dev = crtc->dev;
3630 struct drm_i915_private *dev_priv = dev->dev_private;
3631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3632 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003633 i915_reg_t reg;
3634 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003635
3636 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3637 for train result */
3638 reg = FDI_RX_IMR(pipe);
3639 temp = I915_READ(reg);
3640 temp &= ~FDI_RX_SYMBOL_LOCK;
3641 temp &= ~FDI_RX_BIT_LOCK;
3642 I915_WRITE(reg, temp);
3643
3644 POSTING_READ(reg);
3645 udelay(150);
3646
Daniel Vetter01a415f2012-10-27 15:58:40 +02003647 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3648 I915_READ(FDI_RX_IIR(pipe)));
3649
Jesse Barnes139ccd32013-08-19 11:04:55 -07003650 /* Try each vswing and preemphasis setting twice before moving on */
3651 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3652 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003653 reg = FDI_TX_CTL(pipe);
3654 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003655 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3656 temp &= ~FDI_TX_ENABLE;
3657 I915_WRITE(reg, temp);
3658
3659 reg = FDI_RX_CTL(pipe);
3660 temp = I915_READ(reg);
3661 temp &= ~FDI_LINK_TRAIN_AUTO;
3662 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3663 temp &= ~FDI_RX_ENABLE;
3664 I915_WRITE(reg, temp);
3665
3666 /* enable CPU FDI TX and PCH FDI RX */
3667 reg = FDI_TX_CTL(pipe);
3668 temp = I915_READ(reg);
3669 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003670 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003671 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003672 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003673 temp |= snb_b_fdi_train_param[j/2];
3674 temp |= FDI_COMPOSITE_SYNC;
3675 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3676
3677 I915_WRITE(FDI_RX_MISC(pipe),
3678 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3679
3680 reg = FDI_RX_CTL(pipe);
3681 temp = I915_READ(reg);
3682 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3683 temp |= FDI_COMPOSITE_SYNC;
3684 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3685
3686 POSTING_READ(reg);
3687 udelay(1); /* should be 0.5us */
3688
3689 for (i = 0; i < 4; i++) {
3690 reg = FDI_RX_IIR(pipe);
3691 temp = I915_READ(reg);
3692 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3693
3694 if (temp & FDI_RX_BIT_LOCK ||
3695 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3696 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3697 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3698 i);
3699 break;
3700 }
3701 udelay(1); /* should be 0.5us */
3702 }
3703 if (i == 4) {
3704 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3705 continue;
3706 }
3707
3708 /* Train 2 */
3709 reg = FDI_TX_CTL(pipe);
3710 temp = I915_READ(reg);
3711 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3712 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3713 I915_WRITE(reg, temp);
3714
3715 reg = FDI_RX_CTL(pipe);
3716 temp = I915_READ(reg);
3717 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3718 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003719 I915_WRITE(reg, temp);
3720
3721 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003722 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003723
Jesse Barnes139ccd32013-08-19 11:04:55 -07003724 for (i = 0; i < 4; i++) {
3725 reg = FDI_RX_IIR(pipe);
3726 temp = I915_READ(reg);
3727 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003728
Jesse Barnes139ccd32013-08-19 11:04:55 -07003729 if (temp & FDI_RX_SYMBOL_LOCK ||
3730 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3731 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3732 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3733 i);
3734 goto train_done;
3735 }
3736 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003737 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003738 if (i == 4)
3739 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003740 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003741
Jesse Barnes139ccd32013-08-19 11:04:55 -07003742train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003743 DRM_DEBUG_KMS("FDI train done.\n");
3744}
3745
Daniel Vetter88cefb62012-08-12 19:27:14 +02003746static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003748 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003749 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003750 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003751 i915_reg_t reg;
3752 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003753
Jesse Barnes0e23b992010-09-10 11:10:00 -07003754 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003755 reg = FDI_RX_CTL(pipe);
3756 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003757 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003758 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003759 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003760 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3761
3762 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003763 udelay(200);
3764
3765 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003766 temp = I915_READ(reg);
3767 I915_WRITE(reg, temp | FDI_PCDCLK);
3768
3769 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003770 udelay(200);
3771
Paulo Zanoni20749732012-11-23 15:30:38 -02003772 /* Enable CPU FDI TX PLL, always on for Ironlake */
3773 reg = FDI_TX_CTL(pipe);
3774 temp = I915_READ(reg);
3775 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3776 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003777
Paulo Zanoni20749732012-11-23 15:30:38 -02003778 POSTING_READ(reg);
3779 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003780 }
3781}
3782
Daniel Vetter88cefb62012-08-12 19:27:14 +02003783static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3784{
3785 struct drm_device *dev = intel_crtc->base.dev;
3786 struct drm_i915_private *dev_priv = dev->dev_private;
3787 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003788 i915_reg_t reg;
3789 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003790
3791 /* Switch from PCDclk to Rawclk */
3792 reg = FDI_RX_CTL(pipe);
3793 temp = I915_READ(reg);
3794 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3795
3796 /* Disable CPU FDI TX PLL */
3797 reg = FDI_TX_CTL(pipe);
3798 temp = I915_READ(reg);
3799 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3800
3801 POSTING_READ(reg);
3802 udelay(100);
3803
3804 reg = FDI_RX_CTL(pipe);
3805 temp = I915_READ(reg);
3806 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3807
3808 /* Wait for the clocks to turn off. */
3809 POSTING_READ(reg);
3810 udelay(100);
3811}
3812
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003813static void ironlake_fdi_disable(struct drm_crtc *crtc)
3814{
3815 struct drm_device *dev = crtc->dev;
3816 struct drm_i915_private *dev_priv = dev->dev_private;
3817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3818 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003819 i915_reg_t reg;
3820 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003821
3822 /* disable CPU FDI tx and PCH FDI rx */
3823 reg = FDI_TX_CTL(pipe);
3824 temp = I915_READ(reg);
3825 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3826 POSTING_READ(reg);
3827
3828 reg = FDI_RX_CTL(pipe);
3829 temp = I915_READ(reg);
3830 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003831 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003832 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3833
3834 POSTING_READ(reg);
3835 udelay(100);
3836
3837 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003838 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003839 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003840
3841 /* still set train pattern 1 */
3842 reg = FDI_TX_CTL(pipe);
3843 temp = I915_READ(reg);
3844 temp &= ~FDI_LINK_TRAIN_NONE;
3845 temp |= FDI_LINK_TRAIN_PATTERN_1;
3846 I915_WRITE(reg, temp);
3847
3848 reg = FDI_RX_CTL(pipe);
3849 temp = I915_READ(reg);
3850 if (HAS_PCH_CPT(dev)) {
3851 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3852 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3853 } else {
3854 temp &= ~FDI_LINK_TRAIN_NONE;
3855 temp |= FDI_LINK_TRAIN_PATTERN_1;
3856 }
3857 /* BPC in FDI rx is consistent with that in PIPECONF */
3858 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003859 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003860 I915_WRITE(reg, temp);
3861
3862 POSTING_READ(reg);
3863 udelay(100);
3864}
3865
Chris Wilson5dce5b932014-01-20 10:17:36 +00003866bool intel_has_pending_fb_unpin(struct drm_device *dev)
3867{
3868 struct intel_crtc *crtc;
3869
3870 /* Note that we don't need to be called with mode_config.lock here
3871 * as our list of CRTC objects is static for the lifetime of the
3872 * device and so cannot disappear as we iterate. Similarly, we can
3873 * happily treat the predicates as racy, atomic checks as userspace
3874 * cannot claim and pin a new fb without at least acquring the
3875 * struct_mutex and so serialising with us.
3876 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003877 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003878 if (atomic_read(&crtc->unpin_work_count) == 0)
3879 continue;
3880
3881 if (crtc->unpin_work)
3882 intel_wait_for_vblank(dev, crtc->pipe);
3883
3884 return true;
3885 }
3886
3887 return false;
3888}
3889
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003890static void page_flip_completed(struct intel_crtc *intel_crtc)
3891{
3892 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3893 struct intel_unpin_work *work = intel_crtc->unpin_work;
3894
3895 /* ensure that the unpin work is consistent wrt ->pending. */
3896 smp_rmb();
3897 intel_crtc->unpin_work = NULL;
3898
3899 if (work->event)
3900 drm_send_vblank_event(intel_crtc->base.dev,
3901 intel_crtc->pipe,
3902 work->event);
3903
3904 drm_crtc_vblank_put(&intel_crtc->base);
3905
3906 wake_up_all(&dev_priv->pending_flip_queue);
3907 queue_work(dev_priv->wq, &work->work);
3908
3909 trace_i915_flip_complete(intel_crtc->plane,
3910 work->pending_flip_obj);
3911}
3912
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003913static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003914{
Chris Wilson0f911282012-04-17 10:05:38 +01003915 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003916 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003917 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003918
Daniel Vetter2c10d572012-12-20 21:24:07 +01003919 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003920
3921 ret = wait_event_interruptible_timeout(
3922 dev_priv->pending_flip_queue,
3923 !intel_crtc_has_pending_flip(crtc),
3924 60*HZ);
3925
3926 if (ret < 0)
3927 return ret;
3928
3929 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003931
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003932 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003933 if (intel_crtc->unpin_work) {
3934 WARN_ONCE(1, "Removing stuck page flip\n");
3935 page_flip_completed(intel_crtc);
3936 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003937 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003938 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003939
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003940 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003941}
3942
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003943static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3944{
3945 u32 temp;
3946
3947 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3948
3949 mutex_lock(&dev_priv->sb_lock);
3950
3951 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3952 temp |= SBI_SSCCTL_DISABLE;
3953 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3954
3955 mutex_unlock(&dev_priv->sb_lock);
3956}
3957
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003958/* Program iCLKIP clock to the desired frequency */
3959static void lpt_program_iclkip(struct drm_crtc *crtc)
3960{
3961 struct drm_device *dev = crtc->dev;
3962 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003963 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003964 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3965 u32 temp;
3966
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003967 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968
3969 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003970 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003971 auxdiv = 1;
3972 divsel = 0x41;
3973 phaseinc = 0x20;
3974 } else {
3975 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003976 * but the adjusted_mode->crtc_clock in in KHz. To get the
3977 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003978 * convert the virtual clock precision to KHz here for higher
3979 * precision.
3980 */
3981 u32 iclk_virtual_root_freq = 172800 * 1000;
3982 u32 iclk_pi_range = 64;
3983 u32 desired_divisor, msb_divisor_value, pi_value;
3984
Ville Syrjäläa2572f52015-12-04 22:20:21 +02003985 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003986 msb_divisor_value = desired_divisor / iclk_pi_range;
3987 pi_value = desired_divisor % iclk_pi_range;
3988
3989 auxdiv = 0;
3990 divsel = msb_divisor_value - 2;
3991 phaseinc = pi_value;
3992 }
3993
3994 /* This should not happen with any sane values */
3995 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3996 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3997 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3998 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3999
4000 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004001 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004002 auxdiv,
4003 divsel,
4004 phasedir,
4005 phaseinc);
4006
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004007 mutex_lock(&dev_priv->sb_lock);
4008
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004009 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004010 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004011 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4012 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4013 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4014 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4015 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4016 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004017 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004018
4019 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004020 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004021 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4022 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004023 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004024
4025 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004026 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004027 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004028 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004029
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004030 mutex_unlock(&dev_priv->sb_lock);
4031
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004032 /* Wait for initialization time */
4033 udelay(24);
4034
4035 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4036}
4037
Daniel Vetter275f01b22013-05-03 11:49:47 +02004038static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4039 enum pipe pch_transcoder)
4040{
4041 struct drm_device *dev = crtc->base.dev;
4042 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004043 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004044
4045 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4046 I915_READ(HTOTAL(cpu_transcoder)));
4047 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4048 I915_READ(HBLANK(cpu_transcoder)));
4049 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4050 I915_READ(HSYNC(cpu_transcoder)));
4051
4052 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4053 I915_READ(VTOTAL(cpu_transcoder)));
4054 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4055 I915_READ(VBLANK(cpu_transcoder)));
4056 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4057 I915_READ(VSYNC(cpu_transcoder)));
4058 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4059 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4060}
4061
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004062static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004063{
4064 struct drm_i915_private *dev_priv = dev->dev_private;
4065 uint32_t temp;
4066
4067 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004068 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004069 return;
4070
4071 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4072 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4073
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004074 temp &= ~FDI_BC_BIFURCATION_SELECT;
4075 if (enable)
4076 temp |= FDI_BC_BIFURCATION_SELECT;
4077
4078 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004079 I915_WRITE(SOUTH_CHICKEN1, temp);
4080 POSTING_READ(SOUTH_CHICKEN1);
4081}
4082
4083static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4084{
4085 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004086
4087 switch (intel_crtc->pipe) {
4088 case PIPE_A:
4089 break;
4090 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004091 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004092 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004093 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004094 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004095
4096 break;
4097 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004098 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004099
4100 break;
4101 default:
4102 BUG();
4103 }
4104}
4105
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004106/* Return which DP Port should be selected for Transcoder DP control */
4107static enum port
4108intel_trans_dp_port_sel(struct drm_crtc *crtc)
4109{
4110 struct drm_device *dev = crtc->dev;
4111 struct intel_encoder *encoder;
4112
4113 for_each_encoder_on_crtc(dev, crtc, encoder) {
4114 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4115 encoder->type == INTEL_OUTPUT_EDP)
4116 return enc_to_dig_port(&encoder->base)->port;
4117 }
4118
4119 return -1;
4120}
4121
Jesse Barnesf67a5592011-01-05 10:31:48 -08004122/*
4123 * Enable PCH resources required for PCH ports:
4124 * - PCH PLLs
4125 * - FDI training & RX/TX
4126 * - update transcoder timings
4127 * - DP transcoding bits
4128 * - transcoder
4129 */
4130static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004131{
4132 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004133 struct drm_i915_private *dev_priv = dev->dev_private;
4134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4135 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004136 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004137
Daniel Vetterab9412b2013-05-03 11:49:46 +02004138 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004139
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004140 if (IS_IVYBRIDGE(dev))
4141 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4142
Daniel Vettercd986ab2012-10-26 10:58:12 +02004143 /* Write the TU size bits before fdi link training, so that error
4144 * detection works. */
4145 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4146 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4147
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004148 /*
4149 * Sometimes spurious CPU pipe underruns happen during FDI
4150 * training, at least with VGA+HDMI cloning. Suppress them.
4151 */
4152 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4153
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004154 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004155 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004156
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004157 /* We need to program the right clock selection before writing the pixel
4158 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004159 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004160 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004161
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004162 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004163 temp |= TRANS_DPLL_ENABLE(pipe);
4164 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004165 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004166 temp |= sel;
4167 else
4168 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004169 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004170 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004171
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004172 /* XXX: pch pll's can be enabled any time before we enable the PCH
4173 * transcoder, and we actually should do this to not upset any PCH
4174 * transcoder that already use the clock when we share it.
4175 *
4176 * Note that enable_shared_dpll tries to do the right thing, but
4177 * get_shared_dpll unconditionally resets the pll - we need that to have
4178 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004179 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004180
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004181 /* set transcoder timing, panel must allow it */
4182 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004183 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004184
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004185 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004186
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004187 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4188
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004189 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004190 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004191 const struct drm_display_mode *adjusted_mode =
4192 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004193 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004194 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004195 temp = I915_READ(reg);
4196 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004197 TRANS_DP_SYNC_MASK |
4198 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004199 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004200 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004201
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004202 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004203 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004204 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004205 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004206
4207 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004208 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004209 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004210 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004211 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004212 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004213 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004214 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004215 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004216 break;
4217 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004218 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004219 }
4220
Chris Wilson5eddb702010-09-11 13:48:45 +01004221 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004222 }
4223
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004224 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004225}
4226
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004227static void lpt_pch_enable(struct drm_crtc *crtc)
4228{
4229 struct drm_device *dev = crtc->dev;
4230 struct drm_i915_private *dev_priv = dev->dev_private;
4231 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004232 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004233
Daniel Vetterab9412b2013-05-03 11:49:46 +02004234 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004235
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004236 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004237
Paulo Zanoni0540e482012-10-31 18:12:40 -02004238 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004239 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004240
Paulo Zanoni937bb612012-10-31 18:12:47 -02004241 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004242}
4243
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004244struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4245 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004246{
Daniel Vettere2b78262013-06-07 23:10:03 +02004247 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004248 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004249 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004250 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004251 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004252
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004253 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4254
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004255 if (HAS_PCH_IBX(dev_priv->dev)) {
4256 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004257 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004258 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004259
Daniel Vetter46edb022013-06-05 13:34:12 +02004260 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4261 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004262
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004263 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004264
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004265 goto found;
4266 }
4267
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304268 if (IS_BROXTON(dev_priv->dev)) {
4269 /* PLL is attached to port in bxt */
4270 struct intel_encoder *encoder;
4271 struct intel_digital_port *intel_dig_port;
4272
4273 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4274 if (WARN_ON(!encoder))
4275 return NULL;
4276
4277 intel_dig_port = enc_to_dig_port(&encoder->base);
4278 /* 1:1 mapping between ports and PLLs */
4279 i = (enum intel_dpll_id)intel_dig_port->port;
4280 pll = &dev_priv->shared_dplls[i];
4281 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4282 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004283 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304284
4285 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004286 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4287 /* Do not consider SPLL */
4288 max = 2;
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304289
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004290 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004291 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004292
4293 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004294 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004295 continue;
4296
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004297 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004298 &shared_dpll[i].hw_state,
4299 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004300 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004301 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004302 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004303 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004304 goto found;
4305 }
4306 }
4307
4308 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004309 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4310 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004311 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004312 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4313 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004314 goto found;
4315 }
4316 }
4317
4318 return NULL;
4319
4320found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004321 if (shared_dpll[i].crtc_mask == 0)
4322 shared_dpll[i].hw_state =
4323 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004324
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004325 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004326 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4327 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004328
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004329 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004330
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004331 return pll;
4332}
4333
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004334static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004335{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004336 struct drm_i915_private *dev_priv = to_i915(state->dev);
4337 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004338 struct intel_shared_dpll *pll;
4339 enum intel_dpll_id i;
4340
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004341 if (!to_intel_atomic_state(state)->dpll_set)
4342 return;
4343
4344 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004345 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4346 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004347 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004348 }
4349}
4350
Daniel Vettera1520312013-05-03 11:49:50 +02004351static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004352{
4353 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004354 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004355 u32 temp;
4356
4357 temp = I915_READ(dslreg);
4358 udelay(500);
4359 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004360 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004361 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004362 }
4363}
4364
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004365static int
4366skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4367 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4368 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004369{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004370 struct intel_crtc_scaler_state *scaler_state =
4371 &crtc_state->scaler_state;
4372 struct intel_crtc *intel_crtc =
4373 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004374 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004375
4376 need_scaling = intel_rotation_90_or_270(rotation) ?
4377 (src_h != dst_w || src_w != dst_h):
4378 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004379
4380 /*
4381 * if plane is being disabled or scaler is no more required or force detach
4382 * - free scaler binded to this plane/crtc
4383 * - in order to do this, update crtc->scaler_usage
4384 *
4385 * Here scaler state in crtc_state is set free so that
4386 * scaler can be assigned to other user. Actual register
4387 * update to free the scaler is done in plane/panel-fit programming.
4388 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4389 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004390 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004391 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004392 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004393 scaler_state->scalers[*scaler_id].in_use = 0;
4394
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004395 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4396 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4397 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004398 scaler_state->scaler_users);
4399 *scaler_id = -1;
4400 }
4401 return 0;
4402 }
4403
4404 /* range checks */
4405 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4406 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4407
4408 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4409 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004410 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004411 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004412 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004413 return -EINVAL;
4414 }
4415
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004416 /* mark this plane as a scaler user in crtc_state */
4417 scaler_state->scaler_users |= (1 << scaler_user);
4418 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4419 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4420 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4421 scaler_state->scaler_users);
4422
4423 return 0;
4424}
4425
4426/**
4427 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4428 *
4429 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004430 *
4431 * Return
4432 * 0 - scaler_usage updated successfully
4433 * error - requested scaling cannot be supported or other error condition
4434 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004435int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004436{
4437 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004438 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004439
4440 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4441 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4442
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004443 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004444 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4445 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004446 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004447}
4448
4449/**
4450 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4451 *
4452 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004453 * @plane_state: atomic plane state to update
4454 *
4455 * Return
4456 * 0 - scaler_usage updated successfully
4457 * error - requested scaling cannot be supported or other error condition
4458 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004459static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4460 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004461{
4462
4463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004464 struct intel_plane *intel_plane =
4465 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004466 struct drm_framebuffer *fb = plane_state->base.fb;
4467 int ret;
4468
4469 bool force_detach = !fb || !plane_state->visible;
4470
4471 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4472 intel_plane->base.base.id, intel_crtc->pipe,
4473 drm_plane_index(&intel_plane->base));
4474
4475 ret = skl_update_scaler(crtc_state, force_detach,
4476 drm_plane_index(&intel_plane->base),
4477 &plane_state->scaler_id,
4478 plane_state->base.rotation,
4479 drm_rect_width(&plane_state->src) >> 16,
4480 drm_rect_height(&plane_state->src) >> 16,
4481 drm_rect_width(&plane_state->dst),
4482 drm_rect_height(&plane_state->dst));
4483
4484 if (ret || plane_state->scaler_id < 0)
4485 return ret;
4486
Chandra Kondurua1b22782015-04-07 15:28:45 -07004487 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004488 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004489 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004490 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004491 return -EINVAL;
4492 }
4493
4494 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004495 switch (fb->pixel_format) {
4496 case DRM_FORMAT_RGB565:
4497 case DRM_FORMAT_XBGR8888:
4498 case DRM_FORMAT_XRGB8888:
4499 case DRM_FORMAT_ABGR8888:
4500 case DRM_FORMAT_ARGB8888:
4501 case DRM_FORMAT_XRGB2101010:
4502 case DRM_FORMAT_XBGR2101010:
4503 case DRM_FORMAT_YUYV:
4504 case DRM_FORMAT_YVYU:
4505 case DRM_FORMAT_UYVY:
4506 case DRM_FORMAT_VYUY:
4507 break;
4508 default:
4509 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4510 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4511 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004512 }
4513
Chandra Kondurua1b22782015-04-07 15:28:45 -07004514 return 0;
4515}
4516
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004517static void skylake_scaler_disable(struct intel_crtc *crtc)
4518{
4519 int i;
4520
4521 for (i = 0; i < crtc->num_scalers; i++)
4522 skl_detach_scaler(crtc, i);
4523}
4524
4525static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004526{
4527 struct drm_device *dev = crtc->base.dev;
4528 struct drm_i915_private *dev_priv = dev->dev_private;
4529 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004530 struct intel_crtc_scaler_state *scaler_state =
4531 &crtc->config->scaler_state;
4532
4533 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4534
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004535 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004536 int id;
4537
4538 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4539 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4540 return;
4541 }
4542
4543 id = scaler_state->scaler_id;
4544 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4545 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4546 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4547 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4548
4549 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004550 }
4551}
4552
Jesse Barnesb074cec2013-04-25 12:55:02 -07004553static void ironlake_pfit_enable(struct intel_crtc *crtc)
4554{
4555 struct drm_device *dev = crtc->base.dev;
4556 struct drm_i915_private *dev_priv = dev->dev_private;
4557 int pipe = crtc->pipe;
4558
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004559 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004560 /* Force use of hard-coded filter coefficients
4561 * as some pre-programmed values are broken,
4562 * e.g. x201.
4563 */
4564 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4565 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4566 PF_PIPE_SEL_IVB(pipe));
4567 else
4568 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004569 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4570 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004571 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004572}
4573
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004574void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004575{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004576 struct drm_device *dev = crtc->base.dev;
4577 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004578
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004579 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004580 return;
4581
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004582 /* We can only enable IPS after we enable a plane and wait for a vblank */
4583 intel_wait_for_vblank(dev, crtc->pipe);
4584
Paulo Zanonid77e4532013-09-24 13:52:55 -03004585 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004586 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004587 mutex_lock(&dev_priv->rps.hw_lock);
4588 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4589 mutex_unlock(&dev_priv->rps.hw_lock);
4590 /* Quoting Art Runyan: "its not safe to expect any particular
4591 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004592 * mailbox." Moreover, the mailbox may return a bogus state,
4593 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004594 */
4595 } else {
4596 I915_WRITE(IPS_CTL, IPS_ENABLE);
4597 /* The bit only becomes 1 in the next vblank, so this wait here
4598 * is essentially intel_wait_for_vblank. If we don't have this
4599 * and don't wait for vblanks until the end of crtc_enable, then
4600 * the HW state readout code will complain that the expected
4601 * IPS_CTL value is not the one we read. */
4602 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4603 DRM_ERROR("Timed out waiting for IPS enable\n");
4604 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004605}
4606
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004607void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004608{
4609 struct drm_device *dev = crtc->base.dev;
4610 struct drm_i915_private *dev_priv = dev->dev_private;
4611
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004612 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004613 return;
4614
4615 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004616 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004617 mutex_lock(&dev_priv->rps.hw_lock);
4618 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4619 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004620 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4621 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4622 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004623 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004624 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004625 POSTING_READ(IPS_CTL);
4626 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004627
4628 /* We need to wait for a vblank before we can disable the plane. */
4629 intel_wait_for_vblank(dev, crtc->pipe);
4630}
4631
4632/** Loads the palette/gamma unit for the CRTC with the prepared values */
4633static void intel_crtc_load_lut(struct drm_crtc *crtc)
4634{
4635 struct drm_device *dev = crtc->dev;
4636 struct drm_i915_private *dev_priv = dev->dev_private;
4637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4638 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004639 int i;
4640 bool reenable_ips = false;
4641
4642 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004643 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004644 return;
4645
Imre Deak50360402015-01-16 00:55:16 -08004646 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004647 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004648 assert_dsi_pll_enabled(dev_priv);
4649 else
4650 assert_pll_enabled(dev_priv, pipe);
4651 }
4652
Paulo Zanonid77e4532013-09-24 13:52:55 -03004653 /* Workaround : Do not read or write the pipe palette/gamma data while
4654 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4655 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004656 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004657 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4658 GAMMA_MODE_MODE_SPLIT)) {
4659 hsw_disable_ips(intel_crtc);
4660 reenable_ips = true;
4661 }
4662
4663 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004664 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004665
4666 if (HAS_GMCH_DISPLAY(dev))
4667 palreg = PALETTE(pipe, i);
4668 else
4669 palreg = LGC_PALETTE(pipe, i);
4670
4671 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004672 (intel_crtc->lut_r[i] << 16) |
4673 (intel_crtc->lut_g[i] << 8) |
4674 intel_crtc->lut_b[i]);
4675 }
4676
4677 if (reenable_ips)
4678 hsw_enable_ips(intel_crtc);
4679}
4680
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004681static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004682{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004683 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004684 struct drm_device *dev = intel_crtc->base.dev;
4685 struct drm_i915_private *dev_priv = dev->dev_private;
4686
4687 mutex_lock(&dev->struct_mutex);
4688 dev_priv->mm.interruptible = false;
4689 (void) intel_overlay_switch_off(intel_crtc->overlay);
4690 dev_priv->mm.interruptible = true;
4691 mutex_unlock(&dev->struct_mutex);
4692 }
4693
4694 /* Let userspace switch the overlay on again. In most cases userspace
4695 * has to recompute where to put it anyway.
4696 */
4697}
4698
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004699/**
4700 * intel_post_enable_primary - Perform operations after enabling primary plane
4701 * @crtc: the CRTC whose primary plane was just enabled
4702 *
4703 * Performs potentially sleeping operations that must be done after the primary
4704 * plane is enabled, such as updating FBC and IPS. Note that this may be
4705 * called due to an explicit primary plane update, or due to an implicit
4706 * re-enable that is caused when a sprite plane is updated to no longer
4707 * completely hide the primary plane.
4708 */
4709static void
4710intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004711{
4712 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004713 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4715 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004716
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004717 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004718 * FIXME IPS should be fine as long as one plane is
4719 * enabled, but in practice it seems to have problems
4720 * when going from primary only to sprite only and vice
4721 * versa.
4722 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004723 hsw_enable_ips(intel_crtc);
4724
Daniel Vetterf99d7062014-06-19 16:01:59 +02004725 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004726 * Gen2 reports pipe underruns whenever all planes are disabled.
4727 * So don't enable underrun reporting before at least some planes
4728 * are enabled.
4729 * FIXME: Need to fix the logic to work when we turn off all planes
4730 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004731 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004732 if (IS_GEN2(dev))
4733 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4734
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004735 /* Underruns don't always raise interrupts, so check manually. */
4736 intel_check_cpu_fifo_underruns(dev_priv);
4737 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004738}
4739
4740/**
4741 * intel_pre_disable_primary - Perform operations before disabling primary plane
4742 * @crtc: the CRTC whose primary plane is to be disabled
4743 *
4744 * Performs potentially sleeping operations that must be done before the
4745 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4746 * be called due to an explicit primary plane update, or due to an implicit
4747 * disable that is caused when a sprite plane completely hides the primary
4748 * plane.
4749 */
4750static void
4751intel_pre_disable_primary(struct drm_crtc *crtc)
4752{
4753 struct drm_device *dev = crtc->dev;
4754 struct drm_i915_private *dev_priv = dev->dev_private;
4755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4756 int pipe = intel_crtc->pipe;
4757
4758 /*
4759 * Gen2 reports pipe underruns whenever all planes are disabled.
4760 * So diasble underrun reporting before all the planes get disabled.
4761 * FIXME: Need to fix the logic to work when we turn off all planes
4762 * but leave the pipe running.
4763 */
4764 if (IS_GEN2(dev))
4765 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4766
4767 /*
4768 * Vblank time updates from the shadow to live plane control register
4769 * are blocked if the memory self-refresh mode is active at that
4770 * moment. So to make sure the plane gets truly disabled, disable
4771 * first the self-refresh mode. The self-refresh enable bit in turn
4772 * will be checked/applied by the HW only at the next frame start
4773 * event which is after the vblank start event, so we need to have a
4774 * wait-for-vblank between disabling the plane and the pipe.
4775 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004776 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004777 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004778 dev_priv->wm.vlv.cxsr = false;
4779 intel_wait_for_vblank(dev, pipe);
4780 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004781
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004782 /*
4783 * FIXME IPS should be fine as long as one plane is
4784 * enabled, but in practice it seems to have problems
4785 * when going from primary only to sprite only and vice
4786 * versa.
4787 */
4788 hsw_disable_ips(intel_crtc);
4789}
4790
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004791static void intel_post_plane_update(struct intel_crtc *crtc)
4792{
4793 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004794 struct intel_crtc_state *pipe_config =
4795 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004796 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004797
4798 if (atomic->wait_vblank)
4799 intel_wait_for_vblank(dev, crtc->pipe);
4800
4801 intel_frontbuffer_flip(dev, atomic->fb_bits);
4802
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004803 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004804
Maarten Lankhorstb9001112015-11-19 16:07:16 +01004805 if (pipe_config->wm_changed && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004806 intel_update_watermarks(&crtc->base);
4807
Paulo Zanonic80ac852015-07-02 19:25:13 -03004808 if (atomic->update_fbc)
Paulo Zanoni754d1132015-10-13 19:13:25 -03004809 intel_fbc_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004810
4811 if (atomic->post_enable_primary)
4812 intel_post_enable_primary(&crtc->base);
4813
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004814 memset(atomic, 0, sizeof(*atomic));
4815}
4816
4817static void intel_pre_plane_update(struct intel_crtc *crtc)
4818{
4819 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004820 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004821 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004822 struct intel_crtc_state *pipe_config =
4823 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004824
Paulo Zanonic80ac852015-07-02 19:25:13 -03004825 if (atomic->disable_fbc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03004826 intel_fbc_deactivate(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004827
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004828 if (crtc->atomic.disable_ips)
4829 hsw_disable_ips(crtc);
4830
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004831 if (atomic->pre_disable_primary)
4832 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004833
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004834 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004835 crtc->wm.cxsr_allowed = false;
4836 intel_set_memory_cxsr(dev_priv, false);
4837 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004838
4839 if (!needs_modeset(&pipe_config->base) && pipe_config->wm_changed)
4840 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004841}
4842
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004843static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004844{
4845 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004846 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004847 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004848 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004849
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004850 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004851
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004852 drm_for_each_plane_mask(p, dev, plane_mask)
4853 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004854
Daniel Vetterf99d7062014-06-19 16:01:59 +02004855 /*
4856 * FIXME: Once we grow proper nuclear flip support out of this we need
4857 * to compute the mask of flip planes precisely. For the time being
4858 * consider this a flip to a NULL plane.
4859 */
4860 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004861}
4862
Jesse Barnesf67a5592011-01-05 10:31:48 -08004863static void ironlake_crtc_enable(struct drm_crtc *crtc)
4864{
4865 struct drm_device *dev = crtc->dev;
4866 struct drm_i915_private *dev_priv = dev->dev_private;
4867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004868 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004869 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004870
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004871 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004872 return;
4873
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004874 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004875 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4876
4877 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004878 intel_prepare_shared_dpll(intel_crtc);
4879
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004880 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304881 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004882
4883 intel_set_pipe_timings(intel_crtc);
4884
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004885 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004886 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004887 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004888 }
4889
4890 ironlake_set_pipeconf(crtc);
4891
Jesse Barnesf67a5592011-01-05 10:31:48 -08004892 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004893
Daniel Vettera72e4c92014-09-30 10:56:47 +02004894 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004895
Daniel Vetterf6736a12013-06-05 13:34:30 +02004896 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004897 if (encoder->pre_enable)
4898 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004899
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004900 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004901 /* Note: FDI PLL enabling _must_ be done before we enable the
4902 * cpu pipes, hence this is separate from all the other fdi/pch
4903 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004904 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004905 } else {
4906 assert_fdi_tx_disabled(dev_priv, pipe);
4907 assert_fdi_rx_disabled(dev_priv, pipe);
4908 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004909
Jesse Barnesb074cec2013-04-25 12:55:02 -07004910 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004911
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004912 /*
4913 * On ILK+ LUT must be loaded before the pipe is running but with
4914 * clocks enabled
4915 */
4916 intel_crtc_load_lut(crtc);
4917
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004918 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004919 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004920
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004921 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004922 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004923
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004924 assert_vblank_disabled(crtc);
4925 drm_crtc_vblank_on(crtc);
4926
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004927 for_each_encoder_on_crtc(dev, crtc, encoder)
4928 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004929
4930 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004931 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004932
4933 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4934 if (intel_crtc->config->has_pch_encoder)
4935 intel_wait_for_vblank(dev, pipe);
4936 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03004937
4938 intel_fbc_enable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004939}
4940
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004941/* IPS only exists on ULT machines and is tied to pipe A. */
4942static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4943{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004944 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004945}
4946
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004947static void haswell_crtc_enable(struct drm_crtc *crtc)
4948{
4949 struct drm_device *dev = crtc->dev;
4950 struct drm_i915_private *dev_priv = dev->dev_private;
4951 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4952 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004953 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4954 struct intel_crtc_state *pipe_config =
4955 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004956
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004957 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004958 return;
4959
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004960 if (intel_crtc->config->has_pch_encoder)
4961 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4962 false);
4963
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004964 if (intel_crtc_to_shared_dpll(intel_crtc))
4965 intel_enable_shared_dpll(intel_crtc);
4966
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004967 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304968 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004969
4970 intel_set_pipe_timings(intel_crtc);
4971
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004972 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4973 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4974 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004975 }
4976
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004977 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004978 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004979 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004980 }
4981
4982 haswell_set_pipeconf(crtc);
4983
4984 intel_set_pipe_csc(crtc);
4985
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004986 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004987
Daniel Vetter6b698512015-11-28 11:05:39 +01004988 if (intel_crtc->config->has_pch_encoder)
4989 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4990 else
4991 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4992
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304993 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004994 if (encoder->pre_enable)
4995 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304996 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004997
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004998 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004999 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005000
Jani Nikulaa65347b2015-11-27 12:21:46 +02005001 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305002 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005003
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005004 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005005 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005006 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005007 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005008
5009 /*
5010 * On ILK+ LUT must be loaded before the pipe is running but with
5011 * clocks enabled
5012 */
5013 intel_crtc_load_lut(crtc);
5014
Paulo Zanoni1f544382012-10-24 11:32:00 -02005015 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02005016 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305017 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005018
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005019 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005020 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005021
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005022 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005023 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005024
Jani Nikulaa65347b2015-11-27 12:21:46 +02005025 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005026 intel_ddi_set_vc_payload_alloc(crtc, true);
5027
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005028 assert_vblank_disabled(crtc);
5029 drm_crtc_vblank_on(crtc);
5030
Jani Nikula8807e552013-08-30 19:40:32 +03005031 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005032 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005033 intel_opregion_notify_encoder(encoder, true);
5034 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005035
Daniel Vetter6b698512015-11-28 11:05:39 +01005036 if (intel_crtc->config->has_pch_encoder) {
5037 intel_wait_for_vblank(dev, pipe);
5038 intel_wait_for_vblank(dev, pipe);
5039 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005040 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5041 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005042 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005043
Paulo Zanonie4916942013-09-20 16:21:19 -03005044 /* If we change the relative order between pipe/planes enabling, we need
5045 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005046 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5047 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5048 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5049 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5050 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03005051
5052 intel_fbc_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005053}
5054
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005055static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005056{
5057 struct drm_device *dev = crtc->base.dev;
5058 struct drm_i915_private *dev_priv = dev->dev_private;
5059 int pipe = crtc->pipe;
5060
5061 /* To avoid upsetting the power well on haswell only disable the pfit if
5062 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005063 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005064 I915_WRITE(PF_CTL(pipe), 0);
5065 I915_WRITE(PF_WIN_POS(pipe), 0);
5066 I915_WRITE(PF_WIN_SZ(pipe), 0);
5067 }
5068}
5069
Jesse Barnes6be4a602010-09-10 10:26:01 -07005070static void ironlake_crtc_disable(struct drm_crtc *crtc)
5071{
5072 struct drm_device *dev = crtc->dev;
5073 struct drm_i915_private *dev_priv = dev->dev_private;
5074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005075 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005076 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005077
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005078 if (intel_crtc->config->has_pch_encoder)
5079 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5080
Daniel Vetterea9d7582012-07-10 10:42:52 +02005081 for_each_encoder_on_crtc(dev, crtc, encoder)
5082 encoder->disable(encoder);
5083
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005084 drm_crtc_vblank_off(crtc);
5085 assert_vblank_disabled(crtc);
5086
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005087 /*
5088 * Sometimes spurious CPU pipe underruns happen when the
5089 * pipe is already disabled, but FDI RX/TX is still enabled.
5090 * Happens at least with VGA+HDMI cloning. Suppress them.
5091 */
5092 if (intel_crtc->config->has_pch_encoder)
5093 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5094
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005095 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005096
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005097 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005098
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005099 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005100 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005101 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5102 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005103
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005104 for_each_encoder_on_crtc(dev, crtc, encoder)
5105 if (encoder->post_disable)
5106 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005107
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005108 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005109 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005110
Daniel Vetterd925c592013-06-05 13:34:04 +02005111 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005112 i915_reg_t reg;
5113 u32 temp;
5114
Daniel Vetterd925c592013-06-05 13:34:04 +02005115 /* disable TRANS_DP_CTL */
5116 reg = TRANS_DP_CTL(pipe);
5117 temp = I915_READ(reg);
5118 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5119 TRANS_DP_PORT_SEL_MASK);
5120 temp |= TRANS_DP_PORT_SEL_NONE;
5121 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005122
Daniel Vetterd925c592013-06-05 13:34:04 +02005123 /* disable DPLL_SEL */
5124 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005125 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005126 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005127 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005128
Daniel Vetterd925c592013-06-05 13:34:04 +02005129 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005130 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005131
5132 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03005133
5134 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005135}
5136
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005137static void haswell_crtc_disable(struct drm_crtc *crtc)
5138{
5139 struct drm_device *dev = crtc->dev;
5140 struct drm_i915_private *dev_priv = dev->dev_private;
5141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5142 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005143 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005144
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005145 if (intel_crtc->config->has_pch_encoder)
5146 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5147 false);
5148
Jani Nikula8807e552013-08-30 19:40:32 +03005149 for_each_encoder_on_crtc(dev, crtc, encoder) {
5150 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005151 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005152 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005153
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005154 drm_crtc_vblank_off(crtc);
5155 assert_vblank_disabled(crtc);
5156
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005157 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005158
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005159 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005160 intel_ddi_set_vc_payload_alloc(crtc, false);
5161
Jani Nikulaa65347b2015-11-27 12:21:46 +02005162 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305163 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005164
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005165 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005166 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005167 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005168 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005169
Jani Nikulaa65347b2015-11-27 12:21:46 +02005170 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305171 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005172
Imre Deak97b040a2014-06-25 22:01:50 +03005173 for_each_encoder_on_crtc(dev, crtc, encoder)
5174 if (encoder->post_disable)
5175 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005176
Ville Syrjälä92966a32015-12-08 16:05:48 +02005177 if (intel_crtc->config->has_pch_encoder) {
5178 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005179 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005180 intel_ddi_fdi_disable(crtc);
5181
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005182 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5183 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005184 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03005185
5186 intel_fbc_disable_crtc(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005187}
5188
Jesse Barnes2dd24552013-04-25 12:55:01 -07005189static void i9xx_pfit_enable(struct intel_crtc *crtc)
5190{
5191 struct drm_device *dev = crtc->base.dev;
5192 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005193 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005194
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005195 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005196 return;
5197
Daniel Vetterc0b03412013-05-28 12:05:54 +02005198 /*
5199 * The panel fitter should only be adjusted whilst the pipe is disabled,
5200 * according to register description and PRM.
5201 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005202 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5203 assert_pipe_disabled(dev_priv, crtc->pipe);
5204
Jesse Barnesb074cec2013-04-25 12:55:02 -07005205 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5206 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005207
5208 /* Border color in case we don't scale up to the full screen. Black by
5209 * default, change to something else for debugging. */
5210 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005211}
5212
Dave Airlied05410f2014-06-05 13:22:59 +10005213static enum intel_display_power_domain port_to_power_domain(enum port port)
5214{
5215 switch (port) {
5216 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005217 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005218 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005219 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005220 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005221 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005222 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005223 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005224 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005225 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005226 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005227 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005228 return POWER_DOMAIN_PORT_OTHER;
5229 }
5230}
5231
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005232static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5233{
5234 switch (port) {
5235 case PORT_A:
5236 return POWER_DOMAIN_AUX_A;
5237 case PORT_B:
5238 return POWER_DOMAIN_AUX_B;
5239 case PORT_C:
5240 return POWER_DOMAIN_AUX_C;
5241 case PORT_D:
5242 return POWER_DOMAIN_AUX_D;
5243 case PORT_E:
5244 /* FIXME: Check VBT for actual wiring of PORT E */
5245 return POWER_DOMAIN_AUX_D;
5246 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005247 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005248 return POWER_DOMAIN_AUX_A;
5249 }
5250}
5251
Imre Deak319be8a2014-03-04 19:22:57 +02005252enum intel_display_power_domain
5253intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005254{
Imre Deak319be8a2014-03-04 19:22:57 +02005255 struct drm_device *dev = intel_encoder->base.dev;
5256 struct intel_digital_port *intel_dig_port;
5257
5258 switch (intel_encoder->type) {
5259 case INTEL_OUTPUT_UNKNOWN:
5260 /* Only DDI platforms should ever use this output type */
5261 WARN_ON_ONCE(!HAS_DDI(dev));
5262 case INTEL_OUTPUT_DISPLAYPORT:
5263 case INTEL_OUTPUT_HDMI:
5264 case INTEL_OUTPUT_EDP:
5265 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005266 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005267 case INTEL_OUTPUT_DP_MST:
5268 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5269 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005270 case INTEL_OUTPUT_ANALOG:
5271 return POWER_DOMAIN_PORT_CRT;
5272 case INTEL_OUTPUT_DSI:
5273 return POWER_DOMAIN_PORT_DSI;
5274 default:
5275 return POWER_DOMAIN_PORT_OTHER;
5276 }
5277}
5278
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005279enum intel_display_power_domain
5280intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5281{
5282 struct drm_device *dev = intel_encoder->base.dev;
5283 struct intel_digital_port *intel_dig_port;
5284
5285 switch (intel_encoder->type) {
5286 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005287 case INTEL_OUTPUT_HDMI:
5288 /*
5289 * Only DDI platforms should ever use these output types.
5290 * We can get here after the HDMI detect code has already set
5291 * the type of the shared encoder. Since we can't be sure
5292 * what's the status of the given connectors, play safe and
5293 * run the DP detection too.
5294 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005295 WARN_ON_ONCE(!HAS_DDI(dev));
5296 case INTEL_OUTPUT_DISPLAYPORT:
5297 case INTEL_OUTPUT_EDP:
5298 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5299 return port_to_aux_power_domain(intel_dig_port->port);
5300 case INTEL_OUTPUT_DP_MST:
5301 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5302 return port_to_aux_power_domain(intel_dig_port->port);
5303 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005304 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005305 return POWER_DOMAIN_AUX_A;
5306 }
5307}
5308
Imre Deak319be8a2014-03-04 19:22:57 +02005309static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5310{
5311 struct drm_device *dev = crtc->dev;
5312 struct intel_encoder *intel_encoder;
5313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5314 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005315 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005316 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005317
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005318 if (!crtc->state->active)
5319 return 0;
5320
Imre Deak77d22dc2014-03-05 16:20:52 +02005321 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5322 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005323 if (intel_crtc->config->pch_pfit.enabled ||
5324 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005325 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5326
Imre Deak319be8a2014-03-04 19:22:57 +02005327 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5328 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5329
Imre Deak77d22dc2014-03-05 16:20:52 +02005330 return mask;
5331}
5332
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005333static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5334{
5335 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5337 enum intel_display_power_domain domain;
5338 unsigned long domains, new_domains, old_domains;
5339
5340 old_domains = intel_crtc->enabled_power_domains;
5341 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5342
5343 domains = new_domains & ~old_domains;
5344
5345 for_each_power_domain(domain, domains)
5346 intel_display_power_get(dev_priv, domain);
5347
5348 return old_domains & ~new_domains;
5349}
5350
5351static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5352 unsigned long domains)
5353{
5354 enum intel_display_power_domain domain;
5355
5356 for_each_power_domain(domain, domains)
5357 intel_display_power_put(dev_priv, domain);
5358}
5359
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005360static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005361{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005362 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005363 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005364 unsigned long put_domains[I915_MAX_PIPES] = {};
5365 struct drm_crtc_state *crtc_state;
5366 struct drm_crtc *crtc;
5367 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005368
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005369 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5370 if (needs_modeset(crtc->state))
5371 put_domains[to_intel_crtc(crtc)->pipe] =
5372 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005373 }
5374
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005375 if (dev_priv->display.modeset_commit_cdclk) {
5376 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5377
5378 if (cdclk != dev_priv->cdclk_freq &&
5379 !WARN_ON(!state->allow_modeset))
5380 dev_priv->display.modeset_commit_cdclk(state);
5381 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005382
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005383 for (i = 0; i < I915_MAX_PIPES; i++)
5384 if (put_domains[i])
5385 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005386}
5387
Mika Kaholaadafdc62015-08-18 14:36:59 +03005388static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5389{
5390 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5391
5392 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5393 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5394 return max_cdclk_freq;
5395 else if (IS_CHERRYVIEW(dev_priv))
5396 return max_cdclk_freq*95/100;
5397 else if (INTEL_INFO(dev_priv)->gen < 4)
5398 return 2*max_cdclk_freq*90/100;
5399 else
5400 return max_cdclk_freq*90/100;
5401}
5402
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005403static void intel_update_max_cdclk(struct drm_device *dev)
5404{
5405 struct drm_i915_private *dev_priv = dev->dev_private;
5406
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005407 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005408 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5409
5410 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5411 dev_priv->max_cdclk_freq = 675000;
5412 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5413 dev_priv->max_cdclk_freq = 540000;
5414 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5415 dev_priv->max_cdclk_freq = 450000;
5416 else
5417 dev_priv->max_cdclk_freq = 337500;
5418 } else if (IS_BROADWELL(dev)) {
5419 /*
5420 * FIXME with extra cooling we can allow
5421 * 540 MHz for ULX and 675 Mhz for ULT.
5422 * How can we know if extra cooling is
5423 * available? PCI ID, VTB, something else?
5424 */
5425 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5426 dev_priv->max_cdclk_freq = 450000;
5427 else if (IS_BDW_ULX(dev))
5428 dev_priv->max_cdclk_freq = 450000;
5429 else if (IS_BDW_ULT(dev))
5430 dev_priv->max_cdclk_freq = 540000;
5431 else
5432 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005433 } else if (IS_CHERRYVIEW(dev)) {
5434 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005435 } else if (IS_VALLEYVIEW(dev)) {
5436 dev_priv->max_cdclk_freq = 400000;
5437 } else {
5438 /* otherwise assume cdclk is fixed */
5439 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5440 }
5441
Mika Kaholaadafdc62015-08-18 14:36:59 +03005442 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5443
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005444 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5445 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005446
5447 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5448 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005449}
5450
5451static void intel_update_cdclk(struct drm_device *dev)
5452{
5453 struct drm_i915_private *dev_priv = dev->dev_private;
5454
5455 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5456 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5457 dev_priv->cdclk_freq);
5458
5459 /*
5460 * Program the gmbus_freq based on the cdclk frequency.
5461 * BSpec erroneously claims we should aim for 4MHz, but
5462 * in fact 1MHz is the correct frequency.
5463 */
5464 if (IS_VALLEYVIEW(dev)) {
5465 /*
5466 * Program the gmbus_freq based on the cdclk frequency.
5467 * BSpec erroneously claims we should aim for 4MHz, but
5468 * in fact 1MHz is the correct frequency.
5469 */
5470 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5471 }
5472
5473 if (dev_priv->max_cdclk_freq == 0)
5474 intel_update_max_cdclk(dev);
5475}
5476
Damien Lespiau70d0c572015-06-04 18:21:29 +01005477static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305478{
5479 struct drm_i915_private *dev_priv = dev->dev_private;
5480 uint32_t divider;
5481 uint32_t ratio;
5482 uint32_t current_freq;
5483 int ret;
5484
5485 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5486 switch (frequency) {
5487 case 144000:
5488 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5489 ratio = BXT_DE_PLL_RATIO(60);
5490 break;
5491 case 288000:
5492 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5493 ratio = BXT_DE_PLL_RATIO(60);
5494 break;
5495 case 384000:
5496 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5497 ratio = BXT_DE_PLL_RATIO(60);
5498 break;
5499 case 576000:
5500 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5501 ratio = BXT_DE_PLL_RATIO(60);
5502 break;
5503 case 624000:
5504 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5505 ratio = BXT_DE_PLL_RATIO(65);
5506 break;
5507 case 19200:
5508 /*
5509 * Bypass frequency with DE PLL disabled. Init ratio, divider
5510 * to suppress GCC warning.
5511 */
5512 ratio = 0;
5513 divider = 0;
5514 break;
5515 default:
5516 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5517
5518 return;
5519 }
5520
5521 mutex_lock(&dev_priv->rps.hw_lock);
5522 /* Inform power controller of upcoming frequency change */
5523 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5524 0x80000000);
5525 mutex_unlock(&dev_priv->rps.hw_lock);
5526
5527 if (ret) {
5528 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5529 ret, frequency);
5530 return;
5531 }
5532
5533 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5534 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5535 current_freq = current_freq * 500 + 1000;
5536
5537 /*
5538 * DE PLL has to be disabled when
5539 * - setting to 19.2MHz (bypass, PLL isn't used)
5540 * - before setting to 624MHz (PLL needs toggling)
5541 * - before setting to any frequency from 624MHz (PLL needs toggling)
5542 */
5543 if (frequency == 19200 || frequency == 624000 ||
5544 current_freq == 624000) {
5545 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5546 /* Timeout 200us */
5547 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5548 1))
5549 DRM_ERROR("timout waiting for DE PLL unlock\n");
5550 }
5551
5552 if (frequency != 19200) {
5553 uint32_t val;
5554
5555 val = I915_READ(BXT_DE_PLL_CTL);
5556 val &= ~BXT_DE_PLL_RATIO_MASK;
5557 val |= ratio;
5558 I915_WRITE(BXT_DE_PLL_CTL, val);
5559
5560 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5561 /* Timeout 200us */
5562 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5563 DRM_ERROR("timeout waiting for DE PLL lock\n");
5564
5565 val = I915_READ(CDCLK_CTL);
5566 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5567 val |= divider;
5568 /*
5569 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5570 * enable otherwise.
5571 */
5572 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5573 if (frequency >= 500000)
5574 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5575
5576 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5577 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5578 val |= (frequency - 1000) / 500;
5579 I915_WRITE(CDCLK_CTL, val);
5580 }
5581
5582 mutex_lock(&dev_priv->rps.hw_lock);
5583 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5584 DIV_ROUND_UP(frequency, 25000));
5585 mutex_unlock(&dev_priv->rps.hw_lock);
5586
5587 if (ret) {
5588 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5589 ret, frequency);
5590 return;
5591 }
5592
Damien Lespiaua47871b2015-06-04 18:21:34 +01005593 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305594}
5595
5596void broxton_init_cdclk(struct drm_device *dev)
5597{
5598 struct drm_i915_private *dev_priv = dev->dev_private;
5599 uint32_t val;
5600
5601 /*
5602 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5603 * or else the reset will hang because there is no PCH to respond.
5604 * Move the handshake programming to initialization sequence.
5605 * Previously was left up to BIOS.
5606 */
5607 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5608 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5609 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5610
5611 /* Enable PG1 for cdclk */
5612 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5613
5614 /* check if cd clock is enabled */
5615 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5616 DRM_DEBUG_KMS("Display already initialized\n");
5617 return;
5618 }
5619
5620 /*
5621 * FIXME:
5622 * - The initial CDCLK needs to be read from VBT.
5623 * Need to make this change after VBT has changes for BXT.
5624 * - check if setting the max (or any) cdclk freq is really necessary
5625 * here, it belongs to modeset time
5626 */
5627 broxton_set_cdclk(dev, 624000);
5628
5629 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005630 POSTING_READ(DBUF_CTL);
5631
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305632 udelay(10);
5633
5634 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5635 DRM_ERROR("DBuf power enable timeout!\n");
5636}
5637
5638void broxton_uninit_cdclk(struct drm_device *dev)
5639{
5640 struct drm_i915_private *dev_priv = dev->dev_private;
5641
5642 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005643 POSTING_READ(DBUF_CTL);
5644
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305645 udelay(10);
5646
5647 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5648 DRM_ERROR("DBuf power disable timeout!\n");
5649
5650 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5651 broxton_set_cdclk(dev, 19200);
5652
5653 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5654}
5655
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005656static const struct skl_cdclk_entry {
5657 unsigned int freq;
5658 unsigned int vco;
5659} skl_cdclk_frequencies[] = {
5660 { .freq = 308570, .vco = 8640 },
5661 { .freq = 337500, .vco = 8100 },
5662 { .freq = 432000, .vco = 8640 },
5663 { .freq = 450000, .vco = 8100 },
5664 { .freq = 540000, .vco = 8100 },
5665 { .freq = 617140, .vco = 8640 },
5666 { .freq = 675000, .vco = 8100 },
5667};
5668
5669static unsigned int skl_cdclk_decimal(unsigned int freq)
5670{
5671 return (freq - 1000) / 500;
5672}
5673
5674static unsigned int skl_cdclk_get_vco(unsigned int freq)
5675{
5676 unsigned int i;
5677
5678 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5679 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5680
5681 if (e->freq == freq)
5682 return e->vco;
5683 }
5684
5685 return 8100;
5686}
5687
5688static void
5689skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5690{
5691 unsigned int min_freq;
5692 u32 val;
5693
5694 /* select the minimum CDCLK before enabling DPLL 0 */
5695 val = I915_READ(CDCLK_CTL);
5696 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5697 val |= CDCLK_FREQ_337_308;
5698
5699 if (required_vco == 8640)
5700 min_freq = 308570;
5701 else
5702 min_freq = 337500;
5703
5704 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5705
5706 I915_WRITE(CDCLK_CTL, val);
5707 POSTING_READ(CDCLK_CTL);
5708
5709 /*
5710 * We always enable DPLL0 with the lowest link rate possible, but still
5711 * taking into account the VCO required to operate the eDP panel at the
5712 * desired frequency. The usual DP link rates operate with a VCO of
5713 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5714 * The modeset code is responsible for the selection of the exact link
5715 * rate later on, with the constraint of choosing a frequency that
5716 * works with required_vco.
5717 */
5718 val = I915_READ(DPLL_CTRL1);
5719
5720 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5721 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5722 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5723 if (required_vco == 8640)
5724 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5725 SKL_DPLL0);
5726 else
5727 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5728 SKL_DPLL0);
5729
5730 I915_WRITE(DPLL_CTRL1, val);
5731 POSTING_READ(DPLL_CTRL1);
5732
5733 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5734
5735 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5736 DRM_ERROR("DPLL0 not locked\n");
5737}
5738
5739static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5740{
5741 int ret;
5742 u32 val;
5743
5744 /* inform PCU we want to change CDCLK */
5745 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5746 mutex_lock(&dev_priv->rps.hw_lock);
5747 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5748 mutex_unlock(&dev_priv->rps.hw_lock);
5749
5750 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5751}
5752
5753static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5754{
5755 unsigned int i;
5756
5757 for (i = 0; i < 15; i++) {
5758 if (skl_cdclk_pcu_ready(dev_priv))
5759 return true;
5760 udelay(10);
5761 }
5762
5763 return false;
5764}
5765
5766static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5767{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005768 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005769 u32 freq_select, pcu_ack;
5770
5771 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5772
5773 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5774 DRM_ERROR("failed to inform PCU about cdclk change\n");
5775 return;
5776 }
5777
5778 /* set CDCLK_CTL */
5779 switch(freq) {
5780 case 450000:
5781 case 432000:
5782 freq_select = CDCLK_FREQ_450_432;
5783 pcu_ack = 1;
5784 break;
5785 case 540000:
5786 freq_select = CDCLK_FREQ_540;
5787 pcu_ack = 2;
5788 break;
5789 case 308570:
5790 case 337500:
5791 default:
5792 freq_select = CDCLK_FREQ_337_308;
5793 pcu_ack = 0;
5794 break;
5795 case 617140:
5796 case 675000:
5797 freq_select = CDCLK_FREQ_675_617;
5798 pcu_ack = 3;
5799 break;
5800 }
5801
5802 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5803 POSTING_READ(CDCLK_CTL);
5804
5805 /* inform PCU of the change */
5806 mutex_lock(&dev_priv->rps.hw_lock);
5807 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5808 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005809
5810 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005811}
5812
5813void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5814{
5815 /* disable DBUF power */
5816 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5817 POSTING_READ(DBUF_CTL);
5818
5819 udelay(10);
5820
5821 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5822 DRM_ERROR("DBuf power disable timeout\n");
5823
Imre Deakab96c1ee2015-11-04 19:24:18 +02005824 /* disable DPLL0 */
5825 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5826 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5827 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005828}
5829
5830void skl_init_cdclk(struct drm_i915_private *dev_priv)
5831{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005832 unsigned int required_vco;
5833
Gary Wang39d9b852015-08-28 16:40:34 +08005834 /* DPLL0 not enabled (happens on early BIOS versions) */
5835 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5836 /* enable DPLL0 */
5837 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5838 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005839 }
5840
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005841 /* set CDCLK to the frequency the BIOS chose */
5842 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5843
5844 /* enable DBUF power */
5845 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5846 POSTING_READ(DBUF_CTL);
5847
5848 udelay(10);
5849
5850 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5851 DRM_ERROR("DBuf power enable timeout\n");
5852}
5853
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305854int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5855{
5856 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5857 uint32_t cdctl = I915_READ(CDCLK_CTL);
5858 int freq = dev_priv->skl_boot_cdclk;
5859
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305860 /*
5861 * check if the pre-os intialized the display
5862 * There is SWF18 scratchpad register defined which is set by the
5863 * pre-os which can be used by the OS drivers to check the status
5864 */
5865 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5866 goto sanitize;
5867
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305868 /* Is PLL enabled and locked ? */
5869 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5870 goto sanitize;
5871
5872 /* DPLL okay; verify the cdclock
5873 *
5874 * Noticed in some instances that the freq selection is correct but
5875 * decimal part is programmed wrong from BIOS where pre-os does not
5876 * enable display. Verify the same as well.
5877 */
5878 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5879 /* All well; nothing to sanitize */
5880 return false;
5881sanitize:
5882 /*
5883 * As of now initialize with max cdclk till
5884 * we get dynamic cdclk support
5885 * */
5886 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5887 skl_init_cdclk(dev_priv);
5888
5889 /* we did have to sanitize */
5890 return true;
5891}
5892
Jesse Barnes30a970c2013-11-04 13:48:12 -08005893/* Adjust CDclk dividers to allow high res or save power if possible */
5894static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5895{
5896 struct drm_i915_private *dev_priv = dev->dev_private;
5897 u32 val, cmd;
5898
Vandana Kannan164dfd22014-11-24 13:37:41 +05305899 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5900 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005901
Ville Syrjälädfcab172014-06-13 13:37:47 +03005902 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005903 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005904 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005905 cmd = 1;
5906 else
5907 cmd = 0;
5908
5909 mutex_lock(&dev_priv->rps.hw_lock);
5910 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5911 val &= ~DSPFREQGUAR_MASK;
5912 val |= (cmd << DSPFREQGUAR_SHIFT);
5913 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5914 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5915 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5916 50)) {
5917 DRM_ERROR("timed out waiting for CDclk change\n");
5918 }
5919 mutex_unlock(&dev_priv->rps.hw_lock);
5920
Ville Syrjälä54433e92015-05-26 20:42:31 +03005921 mutex_lock(&dev_priv->sb_lock);
5922
Ville Syrjälädfcab172014-06-13 13:37:47 +03005923 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005924 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005925
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005926 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005927
Jesse Barnes30a970c2013-11-04 13:48:12 -08005928 /* adjust cdclk divider */
5929 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005930 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005931 val |= divider;
5932 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005933
5934 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005935 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005936 50))
5937 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005938 }
5939
Jesse Barnes30a970c2013-11-04 13:48:12 -08005940 /* adjust self-refresh exit latency value */
5941 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5942 val &= ~0x7f;
5943
5944 /*
5945 * For high bandwidth configs, we set a higher latency in the bunit
5946 * so that the core display fetch happens in time to avoid underruns.
5947 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005948 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005949 val |= 4500 / 250; /* 4.5 usec */
5950 else
5951 val |= 3000 / 250; /* 3.0 usec */
5952 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005953
Ville Syrjäläa5805162015-05-26 20:42:30 +03005954 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005955
Ville Syrjäläb6283052015-06-03 15:45:07 +03005956 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005957}
5958
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005959static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5960{
5961 struct drm_i915_private *dev_priv = dev->dev_private;
5962 u32 val, cmd;
5963
Vandana Kannan164dfd22014-11-24 13:37:41 +05305964 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5965 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005966
5967 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005968 case 333333:
5969 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005970 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005971 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005972 break;
5973 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005974 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005975 return;
5976 }
5977
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005978 /*
5979 * Specs are full of misinformation, but testing on actual
5980 * hardware has shown that we just need to write the desired
5981 * CCK divider into the Punit register.
5982 */
5983 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5984
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005985 mutex_lock(&dev_priv->rps.hw_lock);
5986 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5987 val &= ~DSPFREQGUAR_MASK_CHV;
5988 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5989 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5990 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5991 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5992 50)) {
5993 DRM_ERROR("timed out waiting for CDclk change\n");
5994 }
5995 mutex_unlock(&dev_priv->rps.hw_lock);
5996
Ville Syrjäläb6283052015-06-03 15:45:07 +03005997 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005998}
5999
Jesse Barnes30a970c2013-11-04 13:48:12 -08006000static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6001 int max_pixclk)
6002{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006003 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006004 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006005
Jesse Barnes30a970c2013-11-04 13:48:12 -08006006 /*
6007 * Really only a few cases to deal with, as only 4 CDclks are supported:
6008 * 200MHz
6009 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006010 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006011 * 400MHz (VLV only)
6012 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6013 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006014 *
6015 * We seem to get an unstable or solid color picture at 200MHz.
6016 * Not sure what's wrong. For now use 200MHz only when all pipes
6017 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006018 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006019 if (!IS_CHERRYVIEW(dev_priv) &&
6020 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006021 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006022 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006023 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006024 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006025 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006026 else
6027 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006028}
6029
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306030static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6031 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006032{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306033 /*
6034 * FIXME:
6035 * - remove the guardband, it's not needed on BXT
6036 * - set 19.2MHz bypass frequency if there are no active pipes
6037 */
6038 if (max_pixclk > 576000*9/10)
6039 return 624000;
6040 else if (max_pixclk > 384000*9/10)
6041 return 576000;
6042 else if (max_pixclk > 288000*9/10)
6043 return 384000;
6044 else if (max_pixclk > 144000*9/10)
6045 return 288000;
6046 else
6047 return 144000;
6048}
6049
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006050/* Compute the max pixel clock for new configuration. Uses atomic state if
6051 * that's non-NULL, look at current state otherwise. */
6052static int intel_mode_max_pixclk(struct drm_device *dev,
6053 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006054{
Jesse Barnes30a970c2013-11-04 13:48:12 -08006055 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006056 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006057 int max_pixclk = 0;
6058
Damien Lespiaud3fcc802014-05-13 23:32:22 +01006059 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006060 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006061 if (IS_ERR(crtc_state))
6062 return PTR_ERR(crtc_state);
6063
6064 if (!crtc_state->base.enable)
6065 continue;
6066
6067 max_pixclk = max(max_pixclk,
6068 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006069 }
6070
6071 return max_pixclk;
6072}
6073
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006074static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006075{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006076 struct drm_device *dev = state->dev;
6077 struct drm_i915_private *dev_priv = dev->dev_private;
6078 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006079
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006080 if (max_pixclk < 0)
6081 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006082
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006083 to_intel_atomic_state(state)->cdclk =
6084 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306085
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006086 return 0;
6087}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006088
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006089static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6090{
6091 struct drm_device *dev = state->dev;
6092 struct drm_i915_private *dev_priv = dev->dev_private;
6093 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006094
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006095 if (max_pixclk < 0)
6096 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006097
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006098 to_intel_atomic_state(state)->cdclk =
6099 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006100
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006101 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006102}
6103
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006104static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6105{
6106 unsigned int credits, default_credits;
6107
6108 if (IS_CHERRYVIEW(dev_priv))
6109 default_credits = PFI_CREDIT(12);
6110 else
6111 default_credits = PFI_CREDIT(8);
6112
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006113 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006114 /* CHV suggested value is 31 or 63 */
6115 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006116 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006117 else
6118 credits = PFI_CREDIT(15);
6119 } else {
6120 credits = default_credits;
6121 }
6122
6123 /*
6124 * WA - write default credits before re-programming
6125 * FIXME: should we also set the resend bit here?
6126 */
6127 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6128 default_credits);
6129
6130 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6131 credits | PFI_CREDIT_RESEND);
6132
6133 /*
6134 * FIXME is this guaranteed to clear
6135 * immediately or should we poll for it?
6136 */
6137 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6138}
6139
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006140static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006141{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006142 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006143 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006144 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006145
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006146 /*
6147 * FIXME: We can end up here with all power domains off, yet
6148 * with a CDCLK frequency other than the minimum. To account
6149 * for this take the PIPE-A power domain, which covers the HW
6150 * blocks needed for the following programming. This can be
6151 * removed once it's guaranteed that we get here either with
6152 * the minimum CDCLK set, or the required power domains
6153 * enabled.
6154 */
6155 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006156
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006157 if (IS_CHERRYVIEW(dev))
6158 cherryview_set_cdclk(dev, req_cdclk);
6159 else
6160 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006161
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006162 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006163
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006164 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006165}
6166
Jesse Barnes89b667f2013-04-18 14:51:36 -07006167static void valleyview_crtc_enable(struct drm_crtc *crtc)
6168{
6169 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006170 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6172 struct intel_encoder *encoder;
6173 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006174
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006175 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006176 return;
6177
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006178 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306179 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006180
6181 intel_set_pipe_timings(intel_crtc);
6182
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006183 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6184 struct drm_i915_private *dev_priv = dev->dev_private;
6185
6186 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6187 I915_WRITE(CHV_CANVAS(pipe), 0);
6188 }
6189
Daniel Vetter5b18e572014-04-24 23:55:06 +02006190 i9xx_set_pipeconf(intel_crtc);
6191
Jesse Barnes89b667f2013-04-18 14:51:36 -07006192 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006193
Daniel Vettera72e4c92014-09-30 10:56:47 +02006194 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006195
Jesse Barnes89b667f2013-04-18 14:51:36 -07006196 for_each_encoder_on_crtc(dev, crtc, encoder)
6197 if (encoder->pre_pll_enable)
6198 encoder->pre_pll_enable(encoder);
6199
Jani Nikulaa65347b2015-11-27 12:21:46 +02006200 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006201 if (IS_CHERRYVIEW(dev)) {
6202 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006203 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006204 } else {
6205 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006206 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006207 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006208 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006209
6210 for_each_encoder_on_crtc(dev, crtc, encoder)
6211 if (encoder->pre_enable)
6212 encoder->pre_enable(encoder);
6213
Jesse Barnes2dd24552013-04-25 12:55:01 -07006214 i9xx_pfit_enable(intel_crtc);
6215
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006216 intel_crtc_load_lut(crtc);
6217
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006218 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006219
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006220 assert_vblank_disabled(crtc);
6221 drm_crtc_vblank_on(crtc);
6222
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006223 for_each_encoder_on_crtc(dev, crtc, encoder)
6224 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006225}
6226
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006227static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6228{
6229 struct drm_device *dev = crtc->base.dev;
6230 struct drm_i915_private *dev_priv = dev->dev_private;
6231
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006232 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6233 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006234}
6235
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006236static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006237{
6238 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006239 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006240 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006241 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006242 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006243
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006244 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006245 return;
6246
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006247 i9xx_set_pll_dividers(intel_crtc);
6248
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006249 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306250 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006251
6252 intel_set_pipe_timings(intel_crtc);
6253
Daniel Vetter5b18e572014-04-24 23:55:06 +02006254 i9xx_set_pipeconf(intel_crtc);
6255
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006256 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006257
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006258 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006259 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006260
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006261 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006262 if (encoder->pre_enable)
6263 encoder->pre_enable(encoder);
6264
Daniel Vetterf6736a12013-06-05 13:34:30 +02006265 i9xx_enable_pll(intel_crtc);
6266
Jesse Barnes2dd24552013-04-25 12:55:01 -07006267 i9xx_pfit_enable(intel_crtc);
6268
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006269 intel_crtc_load_lut(crtc);
6270
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006271 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006272 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006273
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006274 assert_vblank_disabled(crtc);
6275 drm_crtc_vblank_on(crtc);
6276
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006277 for_each_encoder_on_crtc(dev, crtc, encoder)
6278 encoder->enable(encoder);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006279
6280 intel_fbc_enable(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006281}
6282
Daniel Vetter87476d62013-04-11 16:29:06 +02006283static void i9xx_pfit_disable(struct intel_crtc *crtc)
6284{
6285 struct drm_device *dev = crtc->base.dev;
6286 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006287
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006288 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006289 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006290
6291 assert_pipe_disabled(dev_priv, crtc->pipe);
6292
Daniel Vetter328d8e82013-05-08 10:36:31 +02006293 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6294 I915_READ(PFIT_CONTROL));
6295 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006296}
6297
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006298static void i9xx_crtc_disable(struct drm_crtc *crtc)
6299{
6300 struct drm_device *dev = crtc->dev;
6301 struct drm_i915_private *dev_priv = dev->dev_private;
6302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006303 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006304 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006305
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006306 /*
6307 * On gen2 planes are double buffered but the pipe isn't, so we must
6308 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006309 * We also need to wait on all gmch platforms because of the
6310 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006311 */
Imre Deak564ed192014-06-13 14:54:21 +03006312 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006313
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006314 for_each_encoder_on_crtc(dev, crtc, encoder)
6315 encoder->disable(encoder);
6316
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006317 drm_crtc_vblank_off(crtc);
6318 assert_vblank_disabled(crtc);
6319
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006320 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006321
Daniel Vetter87476d62013-04-11 16:29:06 +02006322 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006323
Jesse Barnes89b667f2013-04-18 14:51:36 -07006324 for_each_encoder_on_crtc(dev, crtc, encoder)
6325 if (encoder->post_disable)
6326 encoder->post_disable(encoder);
6327
Jani Nikulaa65347b2015-11-27 12:21:46 +02006328 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006329 if (IS_CHERRYVIEW(dev))
6330 chv_disable_pll(dev_priv, pipe);
6331 else if (IS_VALLEYVIEW(dev))
6332 vlv_disable_pll(dev_priv, pipe);
6333 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006334 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006335 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006336
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006337 for_each_encoder_on_crtc(dev, crtc, encoder)
6338 if (encoder->post_pll_disable)
6339 encoder->post_pll_disable(encoder);
6340
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006341 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006342 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006343
6344 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006345}
6346
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006347static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006348{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006350 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006351 enum intel_display_power_domain domain;
6352 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006353
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006354 if (!intel_crtc->active)
6355 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006356
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006357 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006358 WARN_ON(intel_crtc->unpin_work);
6359
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006360 intel_pre_disable_primary(crtc);
6361 }
6362
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006363 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006364 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006365 intel_crtc->active = false;
6366 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006367 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006368
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006369 domains = intel_crtc->enabled_power_domains;
6370 for_each_power_domain(domain, domains)
6371 intel_display_power_put(dev_priv, domain);
6372 intel_crtc->enabled_power_domains = 0;
6373}
6374
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006375/*
6376 * turn all crtc's off, but do not adjust state
6377 * This has to be paired with a call to intel_modeset_setup_hw_state.
6378 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006379int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006380{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006381 struct drm_mode_config *config = &dev->mode_config;
6382 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6383 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006384 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006385 unsigned crtc_mask = 0;
6386 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006387
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006388 if (WARN_ON(!ctx))
6389 return 0;
6390
6391 lockdep_assert_held(&ctx->ww_ctx);
6392 state = drm_atomic_state_alloc(dev);
6393 if (WARN_ON(!state))
6394 return -ENOMEM;
6395
6396 state->acquire_ctx = ctx;
6397 state->allow_modeset = true;
6398
6399 for_each_crtc(dev, crtc) {
6400 struct drm_crtc_state *crtc_state =
6401 drm_atomic_get_crtc_state(state, crtc);
6402
6403 ret = PTR_ERR_OR_ZERO(crtc_state);
6404 if (ret)
6405 goto free;
6406
6407 if (!crtc_state->active)
6408 continue;
6409
6410 crtc_state->active = false;
6411 crtc_mask |= 1 << drm_crtc_index(crtc);
6412 }
6413
6414 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006415 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006416
6417 if (!ret) {
6418 for_each_crtc(dev, crtc)
6419 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6420 crtc->state->active = true;
6421
6422 return ret;
6423 }
6424 }
6425
6426free:
6427 if (ret)
6428 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6429 drm_atomic_state_free(state);
6430 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006431}
6432
Chris Wilsonea5b2132010-08-04 13:50:23 +01006433void intel_encoder_destroy(struct drm_encoder *encoder)
6434{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006435 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006436
Chris Wilsonea5b2132010-08-04 13:50:23 +01006437 drm_encoder_cleanup(encoder);
6438 kfree(intel_encoder);
6439}
6440
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006441/* Cross check the actual hw state with our own modeset state tracking (and it's
6442 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006443static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006444{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006445 struct drm_crtc *crtc = connector->base.state->crtc;
6446
6447 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6448 connector->base.base.id,
6449 connector->base.name);
6450
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006451 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006452 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006453 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006454
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006455 I915_STATE_WARN(!crtc,
6456 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006457
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006458 if (!crtc)
6459 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006460
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006461 I915_STATE_WARN(!crtc->state->active,
6462 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006463
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006464 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006465 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006466
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006467 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006468 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006469
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006470 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006471 "attached encoder crtc differs from connector crtc\n");
6472 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006473 I915_STATE_WARN(crtc && crtc->state->active,
6474 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006475 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6476 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006477 }
6478}
6479
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006480int intel_connector_init(struct intel_connector *connector)
6481{
6482 struct drm_connector_state *connector_state;
6483
6484 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6485 if (!connector_state)
6486 return -ENOMEM;
6487
6488 connector->base.state = connector_state;
6489 return 0;
6490}
6491
6492struct intel_connector *intel_connector_alloc(void)
6493{
6494 struct intel_connector *connector;
6495
6496 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6497 if (!connector)
6498 return NULL;
6499
6500 if (intel_connector_init(connector) < 0) {
6501 kfree(connector);
6502 return NULL;
6503 }
6504
6505 return connector;
6506}
6507
Daniel Vetterf0947c32012-07-02 13:10:34 +02006508/* Simple connector->get_hw_state implementation for encoders that support only
6509 * one connector and no cloning and hence the encoder state determines the state
6510 * of the connector. */
6511bool intel_connector_get_hw_state(struct intel_connector *connector)
6512{
Daniel Vetter24929352012-07-02 20:28:59 +02006513 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006514 struct intel_encoder *encoder = connector->encoder;
6515
6516 return encoder->get_hw_state(encoder, &pipe);
6517}
6518
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006519static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006520{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006521 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6522 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006523
6524 return 0;
6525}
6526
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006527static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006528 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006529{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006530 struct drm_atomic_state *state = pipe_config->base.state;
6531 struct intel_crtc *other_crtc;
6532 struct intel_crtc_state *other_crtc_state;
6533
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006534 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6535 pipe_name(pipe), pipe_config->fdi_lanes);
6536 if (pipe_config->fdi_lanes > 4) {
6537 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6538 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006539 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006540 }
6541
Paulo Zanonibafb6552013-11-02 21:07:44 -07006542 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006543 if (pipe_config->fdi_lanes > 2) {
6544 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6545 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006546 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006547 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006548 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006549 }
6550 }
6551
6552 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006553 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006554
6555 /* Ivybridge 3 pipe is really complicated */
6556 switch (pipe) {
6557 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006558 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006559 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006560 if (pipe_config->fdi_lanes <= 2)
6561 return 0;
6562
6563 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6564 other_crtc_state =
6565 intel_atomic_get_crtc_state(state, other_crtc);
6566 if (IS_ERR(other_crtc_state))
6567 return PTR_ERR(other_crtc_state);
6568
6569 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006570 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6571 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006572 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006573 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006574 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006575 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006576 if (pipe_config->fdi_lanes > 2) {
6577 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6578 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006579 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006580 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006581
6582 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6583 other_crtc_state =
6584 intel_atomic_get_crtc_state(state, other_crtc);
6585 if (IS_ERR(other_crtc_state))
6586 return PTR_ERR(other_crtc_state);
6587
6588 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006589 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006590 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006591 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006592 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006593 default:
6594 BUG();
6595 }
6596}
6597
Daniel Vettere29c22c2013-02-21 00:00:16 +01006598#define RETRY 1
6599static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006600 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006601{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006602 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006603 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006604 int lane, link_bw, fdi_dotclock, ret;
6605 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006606
Daniel Vettere29c22c2013-02-21 00:00:16 +01006607retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006608 /* FDI is a binary signal running at ~2.7GHz, encoding
6609 * each output octet as 10 bits. The actual frequency
6610 * is stored as a divider into a 100MHz clock, and the
6611 * mode pixel clock is stored in units of 1KHz.
6612 * Hence the bw of each lane in terms of the mode signal
6613 * is:
6614 */
6615 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6616
Damien Lespiau241bfc32013-09-25 16:45:37 +01006617 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006618
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006619 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006620 pipe_config->pipe_bpp);
6621
6622 pipe_config->fdi_lanes = lane;
6623
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006624 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006625 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006626
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006627 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6628 intel_crtc->pipe, pipe_config);
6629 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006630 pipe_config->pipe_bpp -= 2*3;
6631 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6632 pipe_config->pipe_bpp);
6633 needs_recompute = true;
6634 pipe_config->bw_constrained = true;
6635
6636 goto retry;
6637 }
6638
6639 if (needs_recompute)
6640 return RETRY;
6641
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006642 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006643}
6644
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006645static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6646 struct intel_crtc_state *pipe_config)
6647{
6648 if (pipe_config->pipe_bpp > 24)
6649 return false;
6650
6651 /* HSW can handle pixel rate up to cdclk? */
6652 if (IS_HASWELL(dev_priv->dev))
6653 return true;
6654
6655 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006656 * We compare against max which means we must take
6657 * the increased cdclk requirement into account when
6658 * calculating the new cdclk.
6659 *
6660 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006661 */
6662 return ilk_pipe_pixel_rate(pipe_config) <=
6663 dev_priv->max_cdclk_freq * 95 / 100;
6664}
6665
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006666static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006667 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006668{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006669 struct drm_device *dev = crtc->base.dev;
6670 struct drm_i915_private *dev_priv = dev->dev_private;
6671
Jani Nikulad330a952014-01-21 11:24:25 +02006672 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006673 hsw_crtc_supports_ips(crtc) &&
6674 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006675}
6676
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006677static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6678{
6679 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6680
6681 /* GDG double wide on either pipe, otherwise pipe A only */
6682 return INTEL_INFO(dev_priv)->gen < 4 &&
6683 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6684}
6685
Daniel Vettera43f6e02013-06-07 23:10:32 +02006686static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006687 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006688{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006689 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006690 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006691 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006692
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006693 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006694 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006695 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006696
6697 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006698 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006699 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006700 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006701 if (intel_crtc_supports_double_wide(crtc) &&
6702 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006703 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006704 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006705 }
6706
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006707 if (adjusted_mode->crtc_clock > clock_limit) {
6708 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6709 adjusted_mode->crtc_clock, clock_limit,
6710 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006711 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006712 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006713 }
Chris Wilson89749352010-09-12 18:25:19 +01006714
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006715 /*
6716 * Pipe horizontal size must be even in:
6717 * - DVO ganged mode
6718 * - LVDS dual channel mode
6719 * - Double wide pipe
6720 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006721 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006722 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6723 pipe_config->pipe_src_w &= ~1;
6724
Damien Lespiau8693a822013-05-03 18:48:11 +01006725 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6726 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006727 */
6728 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006729 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006730 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006731
Damien Lespiauf5adf942013-06-24 18:29:34 +01006732 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006733 hsw_compute_ips_config(crtc, pipe_config);
6734
Daniel Vetter877d48d2013-04-19 11:24:43 +02006735 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006736 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006737
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006738 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006739}
6740
Ville Syrjälä1652d192015-03-31 14:12:01 +03006741static int skylake_get_display_clock_speed(struct drm_device *dev)
6742{
6743 struct drm_i915_private *dev_priv = to_i915(dev);
6744 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6745 uint32_t cdctl = I915_READ(CDCLK_CTL);
6746 uint32_t linkrate;
6747
Damien Lespiau414355a2015-06-04 18:21:31 +01006748 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006749 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006750
6751 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6752 return 540000;
6753
6754 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006755 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006756
Damien Lespiau71cd8422015-04-30 16:39:17 +01006757 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6758 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006759 /* vco 8640 */
6760 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6761 case CDCLK_FREQ_450_432:
6762 return 432000;
6763 case CDCLK_FREQ_337_308:
6764 return 308570;
6765 case CDCLK_FREQ_675_617:
6766 return 617140;
6767 default:
6768 WARN(1, "Unknown cd freq selection\n");
6769 }
6770 } else {
6771 /* vco 8100 */
6772 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6773 case CDCLK_FREQ_450_432:
6774 return 450000;
6775 case CDCLK_FREQ_337_308:
6776 return 337500;
6777 case CDCLK_FREQ_675_617:
6778 return 675000;
6779 default:
6780 WARN(1, "Unknown cd freq selection\n");
6781 }
6782 }
6783
6784 /* error case, do as if DPLL0 isn't enabled */
6785 return 24000;
6786}
6787
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006788static int broxton_get_display_clock_speed(struct drm_device *dev)
6789{
6790 struct drm_i915_private *dev_priv = to_i915(dev);
6791 uint32_t cdctl = I915_READ(CDCLK_CTL);
6792 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6793 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6794 int cdclk;
6795
6796 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6797 return 19200;
6798
6799 cdclk = 19200 * pll_ratio / 2;
6800
6801 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6802 case BXT_CDCLK_CD2X_DIV_SEL_1:
6803 return cdclk; /* 576MHz or 624MHz */
6804 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6805 return cdclk * 2 / 3; /* 384MHz */
6806 case BXT_CDCLK_CD2X_DIV_SEL_2:
6807 return cdclk / 2; /* 288MHz */
6808 case BXT_CDCLK_CD2X_DIV_SEL_4:
6809 return cdclk / 4; /* 144MHz */
6810 }
6811
6812 /* error case, do as if DE PLL isn't enabled */
6813 return 19200;
6814}
6815
Ville Syrjälä1652d192015-03-31 14:12:01 +03006816static int broadwell_get_display_clock_speed(struct drm_device *dev)
6817{
6818 struct drm_i915_private *dev_priv = dev->dev_private;
6819 uint32_t lcpll = I915_READ(LCPLL_CTL);
6820 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6821
6822 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6823 return 800000;
6824 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6825 return 450000;
6826 else if (freq == LCPLL_CLK_FREQ_450)
6827 return 450000;
6828 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6829 return 540000;
6830 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6831 return 337500;
6832 else
6833 return 675000;
6834}
6835
6836static int haswell_get_display_clock_speed(struct drm_device *dev)
6837{
6838 struct drm_i915_private *dev_priv = dev->dev_private;
6839 uint32_t lcpll = I915_READ(LCPLL_CTL);
6840 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6841
6842 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6843 return 800000;
6844 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6845 return 450000;
6846 else if (freq == LCPLL_CLK_FREQ_450)
6847 return 450000;
6848 else if (IS_HSW_ULT(dev))
6849 return 337500;
6850 else
6851 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006852}
6853
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006854static int valleyview_get_display_clock_speed(struct drm_device *dev)
6855{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006856 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6857 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006858}
6859
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006860static int ilk_get_display_clock_speed(struct drm_device *dev)
6861{
6862 return 450000;
6863}
6864
Jesse Barnese70236a2009-09-21 10:42:27 -07006865static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006866{
Jesse Barnese70236a2009-09-21 10:42:27 -07006867 return 400000;
6868}
Jesse Barnes79e53942008-11-07 14:24:08 -08006869
Jesse Barnese70236a2009-09-21 10:42:27 -07006870static int i915_get_display_clock_speed(struct drm_device *dev)
6871{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006872 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006873}
Jesse Barnes79e53942008-11-07 14:24:08 -08006874
Jesse Barnese70236a2009-09-21 10:42:27 -07006875static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6876{
6877 return 200000;
6878}
Jesse Barnes79e53942008-11-07 14:24:08 -08006879
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006880static int pnv_get_display_clock_speed(struct drm_device *dev)
6881{
6882 u16 gcfgc = 0;
6883
6884 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6885
6886 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6887 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006888 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006889 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006890 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006891 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006892 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006893 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6894 return 200000;
6895 default:
6896 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6897 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006898 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006899 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006900 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006901 }
6902}
6903
Jesse Barnese70236a2009-09-21 10:42:27 -07006904static int i915gm_get_display_clock_speed(struct drm_device *dev)
6905{
6906 u16 gcfgc = 0;
6907
6908 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6909
6910 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006911 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006912 else {
6913 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6914 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006915 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006916 default:
6917 case GC_DISPLAY_CLOCK_190_200_MHZ:
6918 return 190000;
6919 }
6920 }
6921}
Jesse Barnes79e53942008-11-07 14:24:08 -08006922
Jesse Barnese70236a2009-09-21 10:42:27 -07006923static int i865_get_display_clock_speed(struct drm_device *dev)
6924{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006925 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006926}
6927
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006928static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006929{
6930 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006931
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006932 /*
6933 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6934 * encoding is different :(
6935 * FIXME is this the right way to detect 852GM/852GMV?
6936 */
6937 if (dev->pdev->revision == 0x1)
6938 return 133333;
6939
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006940 pci_bus_read_config_word(dev->pdev->bus,
6941 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6942
Jesse Barnese70236a2009-09-21 10:42:27 -07006943 /* Assume that the hardware is in the high speed state. This
6944 * should be the default.
6945 */
6946 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6947 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006948 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006949 case GC_CLOCK_100_200:
6950 return 200000;
6951 case GC_CLOCK_166_250:
6952 return 250000;
6953 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006954 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006955 case GC_CLOCK_133_266:
6956 case GC_CLOCK_133_266_2:
6957 case GC_CLOCK_166_266:
6958 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006959 }
6960
6961 /* Shouldn't happen */
6962 return 0;
6963}
6964
6965static int i830_get_display_clock_speed(struct drm_device *dev)
6966{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006967 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006968}
6969
Ville Syrjälä34edce22015-05-22 11:22:33 +03006970static unsigned int intel_hpll_vco(struct drm_device *dev)
6971{
6972 struct drm_i915_private *dev_priv = dev->dev_private;
6973 static const unsigned int blb_vco[8] = {
6974 [0] = 3200000,
6975 [1] = 4000000,
6976 [2] = 5333333,
6977 [3] = 4800000,
6978 [4] = 6400000,
6979 };
6980 static const unsigned int pnv_vco[8] = {
6981 [0] = 3200000,
6982 [1] = 4000000,
6983 [2] = 5333333,
6984 [3] = 4800000,
6985 [4] = 2666667,
6986 };
6987 static const unsigned int cl_vco[8] = {
6988 [0] = 3200000,
6989 [1] = 4000000,
6990 [2] = 5333333,
6991 [3] = 6400000,
6992 [4] = 3333333,
6993 [5] = 3566667,
6994 [6] = 4266667,
6995 };
6996 static const unsigned int elk_vco[8] = {
6997 [0] = 3200000,
6998 [1] = 4000000,
6999 [2] = 5333333,
7000 [3] = 4800000,
7001 };
7002 static const unsigned int ctg_vco[8] = {
7003 [0] = 3200000,
7004 [1] = 4000000,
7005 [2] = 5333333,
7006 [3] = 6400000,
7007 [4] = 2666667,
7008 [5] = 4266667,
7009 };
7010 const unsigned int *vco_table;
7011 unsigned int vco;
7012 uint8_t tmp = 0;
7013
7014 /* FIXME other chipsets? */
7015 if (IS_GM45(dev))
7016 vco_table = ctg_vco;
7017 else if (IS_G4X(dev))
7018 vco_table = elk_vco;
7019 else if (IS_CRESTLINE(dev))
7020 vco_table = cl_vco;
7021 else if (IS_PINEVIEW(dev))
7022 vco_table = pnv_vco;
7023 else if (IS_G33(dev))
7024 vco_table = blb_vco;
7025 else
7026 return 0;
7027
7028 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7029
7030 vco = vco_table[tmp & 0x7];
7031 if (vco == 0)
7032 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7033 else
7034 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7035
7036 return vco;
7037}
7038
7039static int gm45_get_display_clock_speed(struct drm_device *dev)
7040{
7041 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7042 uint16_t tmp = 0;
7043
7044 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7045
7046 cdclk_sel = (tmp >> 12) & 0x1;
7047
7048 switch (vco) {
7049 case 2666667:
7050 case 4000000:
7051 case 5333333:
7052 return cdclk_sel ? 333333 : 222222;
7053 case 3200000:
7054 return cdclk_sel ? 320000 : 228571;
7055 default:
7056 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7057 return 222222;
7058 }
7059}
7060
7061static int i965gm_get_display_clock_speed(struct drm_device *dev)
7062{
7063 static const uint8_t div_3200[] = { 16, 10, 8 };
7064 static const uint8_t div_4000[] = { 20, 12, 10 };
7065 static const uint8_t div_5333[] = { 24, 16, 14 };
7066 const uint8_t *div_table;
7067 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7068 uint16_t tmp = 0;
7069
7070 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7071
7072 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7073
7074 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7075 goto fail;
7076
7077 switch (vco) {
7078 case 3200000:
7079 div_table = div_3200;
7080 break;
7081 case 4000000:
7082 div_table = div_4000;
7083 break;
7084 case 5333333:
7085 div_table = div_5333;
7086 break;
7087 default:
7088 goto fail;
7089 }
7090
7091 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7092
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007093fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007094 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7095 return 200000;
7096}
7097
7098static int g33_get_display_clock_speed(struct drm_device *dev)
7099{
7100 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7101 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7102 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7103 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7104 const uint8_t *div_table;
7105 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7106 uint16_t tmp = 0;
7107
7108 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7109
7110 cdclk_sel = (tmp >> 4) & 0x7;
7111
7112 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7113 goto fail;
7114
7115 switch (vco) {
7116 case 3200000:
7117 div_table = div_3200;
7118 break;
7119 case 4000000:
7120 div_table = div_4000;
7121 break;
7122 case 4800000:
7123 div_table = div_4800;
7124 break;
7125 case 5333333:
7126 div_table = div_5333;
7127 break;
7128 default:
7129 goto fail;
7130 }
7131
7132 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7133
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007134fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007135 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7136 return 190476;
7137}
7138
Zhenyu Wang2c072452009-06-05 15:38:42 +08007139static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007140intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007141{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007142 while (*num > DATA_LINK_M_N_MASK ||
7143 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007144 *num >>= 1;
7145 *den >>= 1;
7146 }
7147}
7148
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007149static void compute_m_n(unsigned int m, unsigned int n,
7150 uint32_t *ret_m, uint32_t *ret_n)
7151{
7152 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7153 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7154 intel_reduce_m_n_ratio(ret_m, ret_n);
7155}
7156
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007157void
7158intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7159 int pixel_clock, int link_clock,
7160 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007161{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007162 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007163
7164 compute_m_n(bits_per_pixel * pixel_clock,
7165 link_clock * nlanes * 8,
7166 &m_n->gmch_m, &m_n->gmch_n);
7167
7168 compute_m_n(pixel_clock, link_clock,
7169 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007170}
7171
Chris Wilsona7615032011-01-12 17:04:08 +00007172static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7173{
Jani Nikulad330a952014-01-21 11:24:25 +02007174 if (i915.panel_use_ssc >= 0)
7175 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007176 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007177 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007178}
7179
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007180static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7181 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007182{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007183 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007184 struct drm_i915_private *dev_priv = dev->dev_private;
7185 int refclk;
7186
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007187 WARN_ON(!crtc_state->base.state);
7188
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007189 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007190 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007191 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007192 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007193 refclk = dev_priv->vbt.lvds_ssc_freq;
7194 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007195 } else if (!IS_GEN2(dev)) {
7196 refclk = 96000;
7197 } else {
7198 refclk = 48000;
7199 }
7200
7201 return refclk;
7202}
7203
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007204static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007205{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007206 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007207}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007208
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007209static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7210{
7211 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007212}
7213
Daniel Vetterf47709a2013-03-28 10:42:02 +01007214static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007215 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007216 intel_clock_t *reduced_clock)
7217{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007218 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007219 u32 fp, fp2 = 0;
7220
7221 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007222 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007223 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007224 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007225 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007226 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007227 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007228 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007229 }
7230
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007231 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007232
Daniel Vetterf47709a2013-03-28 10:42:02 +01007233 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007234 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007235 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007236 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007237 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007238 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007239 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007240 }
7241}
7242
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007243static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7244 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007245{
7246 u32 reg_val;
7247
7248 /*
7249 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7250 * and set it to a reasonable value instead.
7251 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007252 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007253 reg_val &= 0xffffff00;
7254 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007255 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007256
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007257 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007258 reg_val &= 0x8cffffff;
7259 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007260 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007261
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007262 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007263 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007264 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007265
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007266 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007267 reg_val &= 0x00ffffff;
7268 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007269 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007270}
7271
Daniel Vetterb5518422013-05-03 11:49:48 +02007272static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7273 struct intel_link_m_n *m_n)
7274{
7275 struct drm_device *dev = crtc->base.dev;
7276 struct drm_i915_private *dev_priv = dev->dev_private;
7277 int pipe = crtc->pipe;
7278
Daniel Vettere3b95f12013-05-03 11:49:49 +02007279 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7280 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7281 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7282 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007283}
7284
7285static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007286 struct intel_link_m_n *m_n,
7287 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007288{
7289 struct drm_device *dev = crtc->base.dev;
7290 struct drm_i915_private *dev_priv = dev->dev_private;
7291 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007292 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007293
7294 if (INTEL_INFO(dev)->gen >= 5) {
7295 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7296 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7297 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7298 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007299 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7300 * for gen < 8) and if DRRS is supported (to make sure the
7301 * registers are not unnecessarily accessed).
7302 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307303 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007304 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007305 I915_WRITE(PIPE_DATA_M2(transcoder),
7306 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7307 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7308 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7309 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7310 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007311 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007312 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7313 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7314 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7315 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007316 }
7317}
7318
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307319void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007320{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307321 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7322
7323 if (m_n == M1_N1) {
7324 dp_m_n = &crtc->config->dp_m_n;
7325 dp_m2_n2 = &crtc->config->dp_m2_n2;
7326 } else if (m_n == M2_N2) {
7327
7328 /*
7329 * M2_N2 registers are not supported. Hence m2_n2 divider value
7330 * needs to be programmed into M1_N1.
7331 */
7332 dp_m_n = &crtc->config->dp_m2_n2;
7333 } else {
7334 DRM_ERROR("Unsupported divider value\n");
7335 return;
7336 }
7337
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007338 if (crtc->config->has_pch_encoder)
7339 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007340 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307341 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007342}
7343
Daniel Vetter251ac862015-06-18 10:30:24 +02007344static void vlv_compute_dpll(struct intel_crtc *crtc,
7345 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007346{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007347 u32 dpll, dpll_md;
7348
7349 /*
7350 * Enable DPIO clock input. We should never disable the reference
7351 * clock for pipe B, since VGA hotplug / manual detection depends
7352 * on it.
7353 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007354 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7355 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007356 /* We should never disable this, set it here for state tracking */
7357 if (crtc->pipe == PIPE_B)
7358 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7359 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007360 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007361
Ville Syrjäläd288f652014-10-28 13:20:22 +02007362 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007363 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007364 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007365}
7366
Ville Syrjäläd288f652014-10-28 13:20:22 +02007367static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007368 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007369{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007370 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007371 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007372 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007373 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007374 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007375 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007376
Ville Syrjäläa5805162015-05-26 20:42:30 +03007377 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007378
Ville Syrjäläd288f652014-10-28 13:20:22 +02007379 bestn = pipe_config->dpll.n;
7380 bestm1 = pipe_config->dpll.m1;
7381 bestm2 = pipe_config->dpll.m2;
7382 bestp1 = pipe_config->dpll.p1;
7383 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007384
Jesse Barnes89b667f2013-04-18 14:51:36 -07007385 /* See eDP HDMI DPIO driver vbios notes doc */
7386
7387 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007388 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007389 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007390
7391 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007392 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007393
7394 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007395 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007396 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007397 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007398
7399 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007400 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007401
7402 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007403 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7404 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7405 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007406 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007407
7408 /*
7409 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7410 * but we don't support that).
7411 * Note: don't use the DAC post divider as it seems unstable.
7412 */
7413 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007414 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007415
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007416 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007417 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007418
Jesse Barnes89b667f2013-04-18 14:51:36 -07007419 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007420 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007421 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7422 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007423 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007424 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007425 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007426 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007427 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007428
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007429 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007430 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007431 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007432 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007433 0x0df40000);
7434 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007435 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007436 0x0df70000);
7437 } else { /* HDMI or VGA */
7438 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007439 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007440 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007441 0x0df70000);
7442 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007443 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007444 0x0df40000);
7445 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007446
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007447 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007448 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007449 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7450 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007451 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007452 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007453
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007454 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007455 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007456}
7457
Daniel Vetter251ac862015-06-18 10:30:24 +02007458static void chv_compute_dpll(struct intel_crtc *crtc,
7459 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007460{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007461 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7462 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007463 DPLL_VCO_ENABLE;
7464 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007465 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007466
Ville Syrjäläd288f652014-10-28 13:20:22 +02007467 pipe_config->dpll_hw_state.dpll_md =
7468 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007469}
7470
Ville Syrjäläd288f652014-10-28 13:20:22 +02007471static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007472 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007473{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007474 struct drm_device *dev = crtc->base.dev;
7475 struct drm_i915_private *dev_priv = dev->dev_private;
7476 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007477 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007478 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307479 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007480 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307481 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307482 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007483
Ville Syrjäläd288f652014-10-28 13:20:22 +02007484 bestn = pipe_config->dpll.n;
7485 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7486 bestm1 = pipe_config->dpll.m1;
7487 bestm2 = pipe_config->dpll.m2 >> 22;
7488 bestp1 = pipe_config->dpll.p1;
7489 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307490 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307491 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307492 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007493
7494 /*
7495 * Enable Refclk and SSC
7496 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007497 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007498 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007499
Ville Syrjäläa5805162015-05-26 20:42:30 +03007500 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007501
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007502 /* p1 and p2 divider */
7503 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7504 5 << DPIO_CHV_S1_DIV_SHIFT |
7505 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7506 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7507 1 << DPIO_CHV_K_DIV_SHIFT);
7508
7509 /* Feedback post-divider - m2 */
7510 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7511
7512 /* Feedback refclk divider - n and m1 */
7513 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7514 DPIO_CHV_M1_DIV_BY_2 |
7515 1 << DPIO_CHV_N_DIV_SHIFT);
7516
7517 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007518 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007519
7520 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307521 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7522 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7523 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7524 if (bestm2_frac)
7525 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7526 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007527
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307528 /* Program digital lock detect threshold */
7529 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7530 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7531 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7532 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7533 if (!bestm2_frac)
7534 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7535 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7536
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007537 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307538 if (vco == 5400000) {
7539 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7540 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7541 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7542 tribuf_calcntr = 0x9;
7543 } else if (vco <= 6200000) {
7544 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7545 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7546 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7547 tribuf_calcntr = 0x9;
7548 } else if (vco <= 6480000) {
7549 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7550 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7551 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7552 tribuf_calcntr = 0x8;
7553 } else {
7554 /* Not supported. Apply the same limits as in the max case */
7555 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7556 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7557 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7558 tribuf_calcntr = 0;
7559 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007560 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7561
Ville Syrjälä968040b2015-03-11 22:52:08 +02007562 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307563 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7564 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7565 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7566
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007567 /* AFC Recal */
7568 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7569 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7570 DPIO_AFC_RECAL);
7571
Ville Syrjäläa5805162015-05-26 20:42:30 +03007572 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007573}
7574
Ville Syrjäläd288f652014-10-28 13:20:22 +02007575/**
7576 * vlv_force_pll_on - forcibly enable just the PLL
7577 * @dev_priv: i915 private structure
7578 * @pipe: pipe PLL to enable
7579 * @dpll: PLL configuration
7580 *
7581 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7582 * in cases where we need the PLL enabled even when @pipe is not going to
7583 * be enabled.
7584 */
7585void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7586 const struct dpll *dpll)
7587{
7588 struct intel_crtc *crtc =
7589 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007590 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007591 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007592 .pixel_multiplier = 1,
7593 .dpll = *dpll,
7594 };
7595
7596 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007597 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007598 chv_prepare_pll(crtc, &pipe_config);
7599 chv_enable_pll(crtc, &pipe_config);
7600 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007601 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007602 vlv_prepare_pll(crtc, &pipe_config);
7603 vlv_enable_pll(crtc, &pipe_config);
7604 }
7605}
7606
7607/**
7608 * vlv_force_pll_off - forcibly disable just the PLL
7609 * @dev_priv: i915 private structure
7610 * @pipe: pipe PLL to disable
7611 *
7612 * Disable the PLL for @pipe. To be used in cases where we need
7613 * the PLL enabled even when @pipe is not going to be enabled.
7614 */
7615void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7616{
7617 if (IS_CHERRYVIEW(dev))
7618 chv_disable_pll(to_i915(dev), pipe);
7619 else
7620 vlv_disable_pll(to_i915(dev), pipe);
7621}
7622
Daniel Vetter251ac862015-06-18 10:30:24 +02007623static void i9xx_compute_dpll(struct intel_crtc *crtc,
7624 struct intel_crtc_state *crtc_state,
7625 intel_clock_t *reduced_clock,
7626 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007627{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007628 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007629 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007630 u32 dpll;
7631 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007632 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007633
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007634 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307635
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007636 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7637 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007638
7639 dpll = DPLL_VGA_MODE_DIS;
7640
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007641 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007642 dpll |= DPLLB_MODE_LVDS;
7643 else
7644 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007645
Daniel Vetteref1b4602013-06-01 17:17:04 +02007646 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007647 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007648 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007649 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007650
7651 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007652 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007653
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007654 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007655 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007656
7657 /* compute bitmask from p1 value */
7658 if (IS_PINEVIEW(dev))
7659 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7660 else {
7661 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7662 if (IS_G4X(dev) && reduced_clock)
7663 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7664 }
7665 switch (clock->p2) {
7666 case 5:
7667 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7668 break;
7669 case 7:
7670 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7671 break;
7672 case 10:
7673 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7674 break;
7675 case 14:
7676 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7677 break;
7678 }
7679 if (INTEL_INFO(dev)->gen >= 4)
7680 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7681
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007682 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007683 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007684 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007685 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7686 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7687 else
7688 dpll |= PLL_REF_INPUT_DREFCLK;
7689
7690 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007691 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007692
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007693 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007694 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007695 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007696 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007697 }
7698}
7699
Daniel Vetter251ac862015-06-18 10:30:24 +02007700static void i8xx_compute_dpll(struct intel_crtc *crtc,
7701 struct intel_crtc_state *crtc_state,
7702 intel_clock_t *reduced_clock,
7703 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007704{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007705 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007706 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007707 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007708 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007709
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007710 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307711
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007712 dpll = DPLL_VGA_MODE_DIS;
7713
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007714 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007715 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7716 } else {
7717 if (clock->p1 == 2)
7718 dpll |= PLL_P1_DIVIDE_BY_TWO;
7719 else
7720 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7721 if (clock->p2 == 4)
7722 dpll |= PLL_P2_DIVIDE_BY_4;
7723 }
7724
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007725 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007726 dpll |= DPLL_DVO_2X_MODE;
7727
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007728 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007729 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7730 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7731 else
7732 dpll |= PLL_REF_INPUT_DREFCLK;
7733
7734 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007735 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007736}
7737
Daniel Vetter8a654f32013-06-01 17:16:22 +02007738static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007739{
7740 struct drm_device *dev = intel_crtc->base.dev;
7741 struct drm_i915_private *dev_priv = dev->dev_private;
7742 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007743 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007744 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007745 uint32_t crtc_vtotal, crtc_vblank_end;
7746 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007747
7748 /* We need to be careful not to changed the adjusted mode, for otherwise
7749 * the hw state checker will get angry at the mismatch. */
7750 crtc_vtotal = adjusted_mode->crtc_vtotal;
7751 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007752
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007753 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007754 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007755 crtc_vtotal -= 1;
7756 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007757
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007758 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007759 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7760 else
7761 vsyncshift = adjusted_mode->crtc_hsync_start -
7762 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007763 if (vsyncshift < 0)
7764 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007765 }
7766
7767 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007768 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007769
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007770 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007771 (adjusted_mode->crtc_hdisplay - 1) |
7772 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007773 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007774 (adjusted_mode->crtc_hblank_start - 1) |
7775 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007776 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007777 (adjusted_mode->crtc_hsync_start - 1) |
7778 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7779
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007780 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007781 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007782 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007783 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007784 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007785 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007786 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007787 (adjusted_mode->crtc_vsync_start - 1) |
7788 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7789
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007790 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7791 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7792 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7793 * bits. */
7794 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7795 (pipe == PIPE_B || pipe == PIPE_C))
7796 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7797
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007798 /* pipesrc controls the size that is scaled from, which should
7799 * always be the user's requested size.
7800 */
7801 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007802 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7803 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007804}
7805
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007806static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007807 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007808{
7809 struct drm_device *dev = crtc->base.dev;
7810 struct drm_i915_private *dev_priv = dev->dev_private;
7811 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7812 uint32_t tmp;
7813
7814 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007815 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7816 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007817 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007818 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7819 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007820 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007821 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7822 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007823
7824 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007825 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7826 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007827 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007828 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7829 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007830 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007831 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7832 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007833
7834 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007835 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7836 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7837 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007838 }
7839
7840 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007841 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7842 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7843
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007844 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7845 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007846}
7847
Daniel Vetterf6a83282014-02-11 15:28:57 -08007848void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007849 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007850{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007851 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7852 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7853 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7854 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007855
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007856 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7857 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7858 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7859 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007860
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007861 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007862 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007863
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007864 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7865 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007866
7867 mode->hsync = drm_mode_hsync(mode);
7868 mode->vrefresh = drm_mode_vrefresh(mode);
7869 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007870}
7871
Daniel Vetter84b046f2013-02-19 18:48:54 +01007872static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7873{
7874 struct drm_device *dev = intel_crtc->base.dev;
7875 struct drm_i915_private *dev_priv = dev->dev_private;
7876 uint32_t pipeconf;
7877
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007878 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007879
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007880 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7881 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7882 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007883
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007884 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007885 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007886
Daniel Vetterff9ce462013-04-24 14:57:17 +02007887 /* only g4x and later have fancy bpc/dither controls */
7888 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007889 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007890 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007891 pipeconf |= PIPECONF_DITHER_EN |
7892 PIPECONF_DITHER_TYPE_SP;
7893
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007894 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007895 case 18:
7896 pipeconf |= PIPECONF_6BPC;
7897 break;
7898 case 24:
7899 pipeconf |= PIPECONF_8BPC;
7900 break;
7901 case 30:
7902 pipeconf |= PIPECONF_10BPC;
7903 break;
7904 default:
7905 /* Case prevented by intel_choose_pipe_bpp_dither. */
7906 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007907 }
7908 }
7909
7910 if (HAS_PIPE_CXSR(dev)) {
7911 if (intel_crtc->lowfreq_avail) {
7912 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7913 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7914 } else {
7915 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007916 }
7917 }
7918
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007919 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007920 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007921 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007922 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7923 else
7924 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7925 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007926 pipeconf |= PIPECONF_PROGRESSIVE;
7927
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007928 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007929 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007930
Daniel Vetter84b046f2013-02-19 18:48:54 +01007931 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7932 POSTING_READ(PIPECONF(intel_crtc->pipe));
7933}
7934
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007935static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7936 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007937{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007938 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007939 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007940 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007941 intel_clock_t clock;
7942 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08007943 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007944 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007945 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007946 struct drm_connector_state *connector_state;
7947 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007948
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007949 memset(&crtc_state->dpll_hw_state, 0,
7950 sizeof(crtc_state->dpll_hw_state));
7951
Jani Nikulaa65347b2015-11-27 12:21:46 +02007952 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007953 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007954
Jani Nikulaa65347b2015-11-27 12:21:46 +02007955 for_each_connector_in_state(state, connector, connector_state, i) {
7956 if (connector_state->crtc == &crtc->base)
7957 num_connectors++;
7958 }
7959
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007960 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007961 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007962
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007963 /*
7964 * Returns a set of divisors for the desired target clock with
7965 * the given refclk, or FALSE. The returned values represent
7966 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7967 * 2) / p1 / p2.
7968 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007969 limit = intel_limit(crtc_state, refclk);
7970 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007971 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007972 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007973 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007974 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7975 return -EINVAL;
7976 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007977
Jani Nikulaf2335332013-09-13 11:03:09 +03007978 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007979 crtc_state->dpll.n = clock.n;
7980 crtc_state->dpll.m1 = clock.m1;
7981 crtc_state->dpll.m2 = clock.m2;
7982 crtc_state->dpll.p1 = clock.p1;
7983 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007984 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007985
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007986 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007987 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007988 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007989 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007990 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007991 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007992 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007993 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007994 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007995 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007996 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007997
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007998 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007999}
8000
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008001static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008002 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008003{
8004 struct drm_device *dev = crtc->base.dev;
8005 struct drm_i915_private *dev_priv = dev->dev_private;
8006 uint32_t tmp;
8007
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008008 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8009 return;
8010
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008011 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008012 if (!(tmp & PFIT_ENABLE))
8013 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008014
Daniel Vetter06922822013-07-11 13:35:40 +02008015 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008016 if (INTEL_INFO(dev)->gen < 4) {
8017 if (crtc->pipe != PIPE_B)
8018 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008019 } else {
8020 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8021 return;
8022 }
8023
Daniel Vetter06922822013-07-11 13:35:40 +02008024 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008025 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8026 if (INTEL_INFO(dev)->gen < 5)
8027 pipe_config->gmch_pfit.lvds_border_bits =
8028 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8029}
8030
Jesse Barnesacbec812013-09-20 11:29:32 -07008031static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008032 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008033{
8034 struct drm_device *dev = crtc->base.dev;
8035 struct drm_i915_private *dev_priv = dev->dev_private;
8036 int pipe = pipe_config->cpu_transcoder;
8037 intel_clock_t clock;
8038 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008039 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008040
Shobhit Kumarf573de52014-07-30 20:32:37 +05308041 /* In case of MIPI DPLL will not even be used */
8042 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8043 return;
8044
Ville Syrjäläa5805162015-05-26 20:42:30 +03008045 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008046 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008047 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008048
8049 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8050 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8051 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8052 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8053 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8054
Imre Deakdccbea32015-06-22 23:35:51 +03008055 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008056}
8057
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008058static void
8059i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8060 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008061{
8062 struct drm_device *dev = crtc->base.dev;
8063 struct drm_i915_private *dev_priv = dev->dev_private;
8064 u32 val, base, offset;
8065 int pipe = crtc->pipe, plane = crtc->plane;
8066 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008067 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008068 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008069 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008070
Damien Lespiau42a7b082015-02-05 19:35:13 +00008071 val = I915_READ(DSPCNTR(plane));
8072 if (!(val & DISPLAY_PLANE_ENABLE))
8073 return;
8074
Damien Lespiaud9806c92015-01-21 14:07:19 +00008075 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008076 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008077 DRM_DEBUG_KMS("failed to alloc fb\n");
8078 return;
8079 }
8080
Damien Lespiau1b842c82015-01-21 13:50:54 +00008081 fb = &intel_fb->base;
8082
Daniel Vetter18c52472015-02-10 17:16:09 +00008083 if (INTEL_INFO(dev)->gen >= 4) {
8084 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008085 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008086 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8087 }
8088 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008089
8090 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008091 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008092 fb->pixel_format = fourcc;
8093 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008094
8095 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008096 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008097 offset = I915_READ(DSPTILEOFF(plane));
8098 else
8099 offset = I915_READ(DSPLINOFF(plane));
8100 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8101 } else {
8102 base = I915_READ(DSPADDR(plane));
8103 }
8104 plane_config->base = base;
8105
8106 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008107 fb->width = ((val >> 16) & 0xfff) + 1;
8108 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008109
8110 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008111 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008112
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008113 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008114 fb->pixel_format,
8115 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008116
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008117 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008118
Damien Lespiau2844a922015-01-20 12:51:48 +00008119 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8120 pipe_name(pipe), plane, fb->width, fb->height,
8121 fb->bits_per_pixel, base, fb->pitches[0],
8122 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008123
Damien Lespiau2d140302015-02-05 17:22:18 +00008124 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008125}
8126
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008127static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008128 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008129{
8130 struct drm_device *dev = crtc->base.dev;
8131 struct drm_i915_private *dev_priv = dev->dev_private;
8132 int pipe = pipe_config->cpu_transcoder;
8133 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8134 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008135 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008136 int refclk = 100000;
8137
Ville Syrjäläa5805162015-05-26 20:42:30 +03008138 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008139 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8140 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8141 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8142 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008143 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008144 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008145
8146 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008147 clock.m2 = (pll_dw0 & 0xff) << 22;
8148 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8149 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008150 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8151 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8152 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8153
Imre Deakdccbea32015-06-22 23:35:51 +03008154 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008155}
8156
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008157static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008158 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008159{
8160 struct drm_device *dev = crtc->base.dev;
8161 struct drm_i915_private *dev_priv = dev->dev_private;
8162 uint32_t tmp;
8163
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008164 if (!intel_display_power_is_enabled(dev_priv,
8165 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008166 return false;
8167
Daniel Vettere143a212013-07-04 12:01:15 +02008168 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008169 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008170
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008171 tmp = I915_READ(PIPECONF(crtc->pipe));
8172 if (!(tmp & PIPECONF_ENABLE))
8173 return false;
8174
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008175 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8176 switch (tmp & PIPECONF_BPC_MASK) {
8177 case PIPECONF_6BPC:
8178 pipe_config->pipe_bpp = 18;
8179 break;
8180 case PIPECONF_8BPC:
8181 pipe_config->pipe_bpp = 24;
8182 break;
8183 case PIPECONF_10BPC:
8184 pipe_config->pipe_bpp = 30;
8185 break;
8186 default:
8187 break;
8188 }
8189 }
8190
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008191 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8192 pipe_config->limited_color_range = true;
8193
Ville Syrjälä282740f2013-09-04 18:30:03 +03008194 if (INTEL_INFO(dev)->gen < 4)
8195 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8196
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008197 intel_get_pipe_timings(crtc, pipe_config);
8198
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008199 i9xx_get_pfit_config(crtc, pipe_config);
8200
Daniel Vetter6c49f242013-06-06 12:45:25 +02008201 if (INTEL_INFO(dev)->gen >= 4) {
8202 tmp = I915_READ(DPLL_MD(crtc->pipe));
8203 pipe_config->pixel_multiplier =
8204 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8205 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008206 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008207 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8208 tmp = I915_READ(DPLL(crtc->pipe));
8209 pipe_config->pixel_multiplier =
8210 ((tmp & SDVO_MULTIPLIER_MASK)
8211 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8212 } else {
8213 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8214 * port and will be fixed up in the encoder->get_config
8215 * function. */
8216 pipe_config->pixel_multiplier = 1;
8217 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008218 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8219 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008220 /*
8221 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8222 * on 830. Filter it out here so that we don't
8223 * report errors due to that.
8224 */
8225 if (IS_I830(dev))
8226 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8227
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008228 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8229 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008230 } else {
8231 /* Mask out read-only status bits. */
8232 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8233 DPLL_PORTC_READY_MASK |
8234 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008235 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008236
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008237 if (IS_CHERRYVIEW(dev))
8238 chv_crtc_clock_get(crtc, pipe_config);
8239 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008240 vlv_crtc_clock_get(crtc, pipe_config);
8241 else
8242 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008243
Ville Syrjälä0f646142015-08-26 19:39:18 +03008244 /*
8245 * Normally the dotclock is filled in by the encoder .get_config()
8246 * but in case the pipe is enabled w/o any ports we need a sane
8247 * default.
8248 */
8249 pipe_config->base.adjusted_mode.crtc_clock =
8250 pipe_config->port_clock / pipe_config->pixel_multiplier;
8251
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008252 return true;
8253}
8254
Paulo Zanonidde86e22012-12-01 12:04:25 -02008255static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008256{
8257 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008258 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008259 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008260 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008261 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008262 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008263 bool has_ck505 = false;
8264 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008265
8266 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008267 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008268 switch (encoder->type) {
8269 case INTEL_OUTPUT_LVDS:
8270 has_panel = true;
8271 has_lvds = true;
8272 break;
8273 case INTEL_OUTPUT_EDP:
8274 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008275 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008276 has_cpu_edp = true;
8277 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008278 default:
8279 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008280 }
8281 }
8282
Keith Packard99eb6a02011-09-26 14:29:12 -07008283 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008284 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008285 can_ssc = has_ck505;
8286 } else {
8287 has_ck505 = false;
8288 can_ssc = true;
8289 }
8290
Imre Deak2de69052013-05-08 13:14:04 +03008291 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8292 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008293
8294 /* Ironlake: try to setup display ref clock before DPLL
8295 * enabling. This is only under driver's control after
8296 * PCH B stepping, previous chipset stepping should be
8297 * ignoring this setting.
8298 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008299 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008300
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008301 /* As we must carefully and slowly disable/enable each source in turn,
8302 * compute the final state we want first and check if we need to
8303 * make any changes at all.
8304 */
8305 final = val;
8306 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008307 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008308 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008309 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008310 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8311
8312 final &= ~DREF_SSC_SOURCE_MASK;
8313 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8314 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008315
Keith Packard199e5d72011-09-22 12:01:57 -07008316 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008317 final |= DREF_SSC_SOURCE_ENABLE;
8318
8319 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8320 final |= DREF_SSC1_ENABLE;
8321
8322 if (has_cpu_edp) {
8323 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8324 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8325 else
8326 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8327 } else
8328 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8329 } else {
8330 final |= DREF_SSC_SOURCE_DISABLE;
8331 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8332 }
8333
8334 if (final == val)
8335 return;
8336
8337 /* Always enable nonspread source */
8338 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8339
8340 if (has_ck505)
8341 val |= DREF_NONSPREAD_CK505_ENABLE;
8342 else
8343 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8344
8345 if (has_panel) {
8346 val &= ~DREF_SSC_SOURCE_MASK;
8347 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008348
Keith Packard199e5d72011-09-22 12:01:57 -07008349 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008350 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008351 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008352 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008353 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008354 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008355
8356 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008357 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008358 POSTING_READ(PCH_DREF_CONTROL);
8359 udelay(200);
8360
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008361 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008362
8363 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008364 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008365 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008366 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008367 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008368 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008369 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008370 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008371 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008372
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008373 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008374 POSTING_READ(PCH_DREF_CONTROL);
8375 udelay(200);
8376 } else {
8377 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8378
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008379 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008380
8381 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008382 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008383
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008384 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008385 POSTING_READ(PCH_DREF_CONTROL);
8386 udelay(200);
8387
8388 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008389 val &= ~DREF_SSC_SOURCE_MASK;
8390 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008391
8392 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008393 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008394
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008395 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008396 POSTING_READ(PCH_DREF_CONTROL);
8397 udelay(200);
8398 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008399
8400 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008401}
8402
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008403static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008404{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008405 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008406
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008407 tmp = I915_READ(SOUTH_CHICKEN2);
8408 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8409 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008410
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008411 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8412 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8413 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008414
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008415 tmp = I915_READ(SOUTH_CHICKEN2);
8416 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8417 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008418
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008419 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8420 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8421 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008422}
8423
8424/* WaMPhyProgramming:hsw */
8425static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8426{
8427 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008428
8429 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8430 tmp &= ~(0xFF << 24);
8431 tmp |= (0x12 << 24);
8432 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8433
Paulo Zanonidde86e22012-12-01 12:04:25 -02008434 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8435 tmp |= (1 << 11);
8436 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8437
8438 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8439 tmp |= (1 << 11);
8440 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8441
Paulo Zanonidde86e22012-12-01 12:04:25 -02008442 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8443 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8444 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8445
8446 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8447 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8448 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8449
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008450 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8451 tmp &= ~(7 << 13);
8452 tmp |= (5 << 13);
8453 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008454
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008455 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8456 tmp &= ~(7 << 13);
8457 tmp |= (5 << 13);
8458 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008459
8460 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8461 tmp &= ~0xFF;
8462 tmp |= 0x1C;
8463 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8464
8465 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8466 tmp &= ~0xFF;
8467 tmp |= 0x1C;
8468 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8469
8470 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8471 tmp &= ~(0xFF << 16);
8472 tmp |= (0x1C << 16);
8473 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8474
8475 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8476 tmp &= ~(0xFF << 16);
8477 tmp |= (0x1C << 16);
8478 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8479
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008480 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8481 tmp |= (1 << 27);
8482 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008483
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008484 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8485 tmp |= (1 << 27);
8486 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008487
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008488 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8489 tmp &= ~(0xF << 28);
8490 tmp |= (4 << 28);
8491 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008492
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008493 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8494 tmp &= ~(0xF << 28);
8495 tmp |= (4 << 28);
8496 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008497}
8498
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008499/* Implements 3 different sequences from BSpec chapter "Display iCLK
8500 * Programming" based on the parameters passed:
8501 * - Sequence to enable CLKOUT_DP
8502 * - Sequence to enable CLKOUT_DP without spread
8503 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8504 */
8505static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8506 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008507{
8508 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008509 uint32_t reg, tmp;
8510
8511 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8512 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008513 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008514 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008515
Ville Syrjäläa5805162015-05-26 20:42:30 +03008516 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008517
8518 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8519 tmp &= ~SBI_SSCCTL_DISABLE;
8520 tmp |= SBI_SSCCTL_PATHALT;
8521 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8522
8523 udelay(24);
8524
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008525 if (with_spread) {
8526 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8527 tmp &= ~SBI_SSCCTL_PATHALT;
8528 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008529
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008530 if (with_fdi) {
8531 lpt_reset_fdi_mphy(dev_priv);
8532 lpt_program_fdi_mphy(dev_priv);
8533 }
8534 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008535
Ville Syrjäläc2699522015-08-27 23:55:59 +03008536 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008537 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8538 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8539 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008540
Ville Syrjäläa5805162015-05-26 20:42:30 +03008541 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008542}
8543
Paulo Zanoni47701c32013-07-23 11:19:25 -03008544/* Sequence to disable CLKOUT_DP */
8545static void lpt_disable_clkout_dp(struct drm_device *dev)
8546{
8547 struct drm_i915_private *dev_priv = dev->dev_private;
8548 uint32_t reg, tmp;
8549
Ville Syrjäläa5805162015-05-26 20:42:30 +03008550 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008551
Ville Syrjäläc2699522015-08-27 23:55:59 +03008552 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008553 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8554 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8555 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8556
8557 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8558 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8559 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8560 tmp |= SBI_SSCCTL_PATHALT;
8561 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8562 udelay(32);
8563 }
8564 tmp |= SBI_SSCCTL_DISABLE;
8565 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8566 }
8567
Ville Syrjäläa5805162015-05-26 20:42:30 +03008568 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008569}
8570
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008571#define BEND_IDX(steps) ((50 + (steps)) / 5)
8572
8573static const uint16_t sscdivintphase[] = {
8574 [BEND_IDX( 50)] = 0x3B23,
8575 [BEND_IDX( 45)] = 0x3B23,
8576 [BEND_IDX( 40)] = 0x3C23,
8577 [BEND_IDX( 35)] = 0x3C23,
8578 [BEND_IDX( 30)] = 0x3D23,
8579 [BEND_IDX( 25)] = 0x3D23,
8580 [BEND_IDX( 20)] = 0x3E23,
8581 [BEND_IDX( 15)] = 0x3E23,
8582 [BEND_IDX( 10)] = 0x3F23,
8583 [BEND_IDX( 5)] = 0x3F23,
8584 [BEND_IDX( 0)] = 0x0025,
8585 [BEND_IDX( -5)] = 0x0025,
8586 [BEND_IDX(-10)] = 0x0125,
8587 [BEND_IDX(-15)] = 0x0125,
8588 [BEND_IDX(-20)] = 0x0225,
8589 [BEND_IDX(-25)] = 0x0225,
8590 [BEND_IDX(-30)] = 0x0325,
8591 [BEND_IDX(-35)] = 0x0325,
8592 [BEND_IDX(-40)] = 0x0425,
8593 [BEND_IDX(-45)] = 0x0425,
8594 [BEND_IDX(-50)] = 0x0525,
8595};
8596
8597/*
8598 * Bend CLKOUT_DP
8599 * steps -50 to 50 inclusive, in steps of 5
8600 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8601 * change in clock period = -(steps / 10) * 5.787 ps
8602 */
8603static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8604{
8605 uint32_t tmp;
8606 int idx = BEND_IDX(steps);
8607
8608 if (WARN_ON(steps % 5 != 0))
8609 return;
8610
8611 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8612 return;
8613
8614 mutex_lock(&dev_priv->sb_lock);
8615
8616 if (steps % 10 != 0)
8617 tmp = 0xAAAAAAAB;
8618 else
8619 tmp = 0x00000000;
8620 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8621
8622 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8623 tmp &= 0xffff0000;
8624 tmp |= sscdivintphase[idx];
8625 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8626
8627 mutex_unlock(&dev_priv->sb_lock);
8628}
8629
8630#undef BEND_IDX
8631
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008632static void lpt_init_pch_refclk(struct drm_device *dev)
8633{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008634 struct intel_encoder *encoder;
8635 bool has_vga = false;
8636
Damien Lespiaub2784e12014-08-05 11:29:37 +01008637 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008638 switch (encoder->type) {
8639 case INTEL_OUTPUT_ANALOG:
8640 has_vga = true;
8641 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008642 default:
8643 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008644 }
8645 }
8646
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008647 if (has_vga) {
8648 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008649 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008650 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008651 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008652 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008653}
8654
Paulo Zanonidde86e22012-12-01 12:04:25 -02008655/*
8656 * Initialize reference clocks when the driver loads
8657 */
8658void intel_init_pch_refclk(struct drm_device *dev)
8659{
8660 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8661 ironlake_init_pch_refclk(dev);
8662 else if (HAS_PCH_LPT(dev))
8663 lpt_init_pch_refclk(dev);
8664}
8665
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008666static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008667{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008668 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008669 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008670 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008671 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008672 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008673 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008674 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008675 bool is_lvds = false;
8676
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008677 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008678 if (connector_state->crtc != crtc_state->base.crtc)
8679 continue;
8680
8681 encoder = to_intel_encoder(connector_state->best_encoder);
8682
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008683 switch (encoder->type) {
8684 case INTEL_OUTPUT_LVDS:
8685 is_lvds = true;
8686 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008687 default:
8688 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008689 }
8690 num_connectors++;
8691 }
8692
8693 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008694 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008695 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008696 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008697 }
8698
8699 return 120000;
8700}
8701
Daniel Vetter6ff93602013-04-19 11:24:36 +02008702static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008703{
8704 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8706 int pipe = intel_crtc->pipe;
8707 uint32_t val;
8708
Daniel Vetter78114072013-06-13 00:54:57 +02008709 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008710
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008711 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008712 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008713 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008714 break;
8715 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008716 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008717 break;
8718 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008719 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008720 break;
8721 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008722 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008723 break;
8724 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008725 /* Case prevented by intel_choose_pipe_bpp_dither. */
8726 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008727 }
8728
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008729 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008730 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8731
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008732 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008733 val |= PIPECONF_INTERLACED_ILK;
8734 else
8735 val |= PIPECONF_PROGRESSIVE;
8736
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008737 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008738 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008739
Paulo Zanonic8203562012-09-12 10:06:29 -03008740 I915_WRITE(PIPECONF(pipe), val);
8741 POSTING_READ(PIPECONF(pipe));
8742}
8743
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008744/*
8745 * Set up the pipe CSC unit.
8746 *
8747 * Currently only full range RGB to limited range RGB conversion
8748 * is supported, but eventually this should handle various
8749 * RGB<->YCbCr scenarios as well.
8750 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008751static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008752{
8753 struct drm_device *dev = crtc->dev;
8754 struct drm_i915_private *dev_priv = dev->dev_private;
8755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8756 int pipe = intel_crtc->pipe;
8757 uint16_t coeff = 0x7800; /* 1.0 */
8758
8759 /*
8760 * TODO: Check what kind of values actually come out of the pipe
8761 * with these coeff/postoff values and adjust to get the best
8762 * accuracy. Perhaps we even need to take the bpc value into
8763 * consideration.
8764 */
8765
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008766 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008767 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8768
8769 /*
8770 * GY/GU and RY/RU should be the other way around according
8771 * to BSpec, but reality doesn't agree. Just set them up in
8772 * a way that results in the correct picture.
8773 */
8774 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8775 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8776
8777 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8778 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8779
8780 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8781 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8782
8783 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8784 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8785 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8786
8787 if (INTEL_INFO(dev)->gen > 6) {
8788 uint16_t postoff = 0;
8789
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008790 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008791 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008792
8793 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8794 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8795 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8796
8797 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8798 } else {
8799 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8800
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008801 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008802 mode |= CSC_BLACK_SCREEN_OFFSET;
8803
8804 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8805 }
8806}
8807
Daniel Vetter6ff93602013-04-19 11:24:36 +02008808static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008809{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008810 struct drm_device *dev = crtc->dev;
8811 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008813 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008814 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008815 uint32_t val;
8816
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008817 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008818
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008819 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008820 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8821
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008822 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008823 val |= PIPECONF_INTERLACED_ILK;
8824 else
8825 val |= PIPECONF_PROGRESSIVE;
8826
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008827 I915_WRITE(PIPECONF(cpu_transcoder), val);
8828 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008829
8830 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8831 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008832
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308833 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008834 val = 0;
8835
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008836 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008837 case 18:
8838 val |= PIPEMISC_DITHER_6_BPC;
8839 break;
8840 case 24:
8841 val |= PIPEMISC_DITHER_8_BPC;
8842 break;
8843 case 30:
8844 val |= PIPEMISC_DITHER_10_BPC;
8845 break;
8846 case 36:
8847 val |= PIPEMISC_DITHER_12_BPC;
8848 break;
8849 default:
8850 /* Case prevented by pipe_config_set_bpp. */
8851 BUG();
8852 }
8853
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008854 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008855 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8856
8857 I915_WRITE(PIPEMISC(pipe), val);
8858 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008859}
8860
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008861static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008862 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008863 intel_clock_t *clock,
8864 bool *has_reduced_clock,
8865 intel_clock_t *reduced_clock)
8866{
8867 struct drm_device *dev = crtc->dev;
8868 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008869 int refclk;
8870 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008871 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008872
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008873 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008874
8875 /*
8876 * Returns a set of divisors for the desired target clock with the given
8877 * refclk, or FALSE. The returned values represent the clock equation:
8878 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8879 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008880 limit = intel_limit(crtc_state, refclk);
8881 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008882 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008883 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008884 if (!ret)
8885 return false;
8886
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008887 return true;
8888}
8889
Paulo Zanonid4b19312012-11-29 11:29:32 -02008890int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8891{
8892 /*
8893 * Account for spread spectrum to avoid
8894 * oversubscribing the link. Max center spread
8895 * is 2.5%; use 5% for safety's sake.
8896 */
8897 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008898 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008899}
8900
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008901static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008902{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008903 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008904}
8905
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008906static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008907 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008908 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008909 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008910{
8911 struct drm_crtc *crtc = &intel_crtc->base;
8912 struct drm_device *dev = crtc->dev;
8913 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008914 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008915 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008916 struct drm_connector_state *connector_state;
8917 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008918 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008919 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008920 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008921
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008922 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008923 if (connector_state->crtc != crtc_state->base.crtc)
8924 continue;
8925
8926 encoder = to_intel_encoder(connector_state->best_encoder);
8927
8928 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008929 case INTEL_OUTPUT_LVDS:
8930 is_lvds = true;
8931 break;
8932 case INTEL_OUTPUT_SDVO:
8933 case INTEL_OUTPUT_HDMI:
8934 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008935 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008936 default:
8937 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008938 }
8939
8940 num_connectors++;
8941 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008942
Chris Wilsonc1858122010-12-03 21:35:48 +00008943 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008944 factor = 21;
8945 if (is_lvds) {
8946 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008947 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008948 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008949 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008950 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008951 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008952
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008953 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008954 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008955
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008956 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8957 *fp2 |= FP_CB_TUNE;
8958
Chris Wilson5eddb702010-09-11 13:48:45 +01008959 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008960
Eric Anholta07d6782011-03-30 13:01:08 -07008961 if (is_lvds)
8962 dpll |= DPLLB_MODE_LVDS;
8963 else
8964 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008965
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008966 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008967 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008968
8969 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008970 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008971 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008972 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008973
Eric Anholta07d6782011-03-30 13:01:08 -07008974 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008975 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008976 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008977 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008978
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008979 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008980 case 5:
8981 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8982 break;
8983 case 7:
8984 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8985 break;
8986 case 10:
8987 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8988 break;
8989 case 14:
8990 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8991 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008992 }
8993
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008994 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008995 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008996 else
8997 dpll |= PLL_REF_INPUT_DREFCLK;
8998
Daniel Vetter959e16d2013-06-05 13:34:21 +02008999 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009000}
9001
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009002static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9003 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009004{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009005 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009006 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009007 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03009008 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01009009 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009010 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009011
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009012 memset(&crtc_state->dpll_hw_state, 0,
9013 sizeof(crtc_state->dpll_hw_state));
9014
Ville Syrjälä7905df22015-11-25 16:35:30 +02009015 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08009016
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009017 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9018 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
9019
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009020 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03009021 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009022 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009023 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9024 return -EINVAL;
9025 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01009026 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009027 if (!crtc_state->clock_set) {
9028 crtc_state->dpll.n = clock.n;
9029 crtc_state->dpll.m1 = clock.m1;
9030 crtc_state->dpll.m2 = clock.m2;
9031 crtc_state->dpll.p1 = clock.p1;
9032 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009033 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009034
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009035 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009036 if (crtc_state->has_pch_encoder) {
9037 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009038 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009039 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009040
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009041 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009042 &fp, &reduced_clock,
9043 has_reduced_clock ? &fp2 : NULL);
9044
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009045 crtc_state->dpll_hw_state.dpll = dpll;
9046 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009047 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009048 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009049 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009050 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009051
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009052 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009053 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03009054 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009055 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07009056 return -EINVAL;
9057 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009058 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009059
Rodrigo Viviab585de2015-03-24 12:40:09 -07009060 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009061 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02009062 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009063 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009064
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009065 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009066}
9067
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009068static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9069 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009070{
9071 struct drm_device *dev = crtc->base.dev;
9072 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009073 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009074
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009075 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9076 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9077 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9078 & ~TU_SIZE_MASK;
9079 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9080 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9081 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9082}
9083
9084static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9085 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009086 struct intel_link_m_n *m_n,
9087 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009088{
9089 struct drm_device *dev = crtc->base.dev;
9090 struct drm_i915_private *dev_priv = dev->dev_private;
9091 enum pipe pipe = crtc->pipe;
9092
9093 if (INTEL_INFO(dev)->gen >= 5) {
9094 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9095 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9096 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9097 & ~TU_SIZE_MASK;
9098 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9099 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9100 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009101 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9102 * gen < 8) and if DRRS is supported (to make sure the
9103 * registers are not unnecessarily read).
9104 */
9105 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009106 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009107 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9108 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9109 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9110 & ~TU_SIZE_MASK;
9111 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9112 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9113 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9114 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009115 } else {
9116 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9117 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9118 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9119 & ~TU_SIZE_MASK;
9120 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9121 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9122 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9123 }
9124}
9125
9126void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009127 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009128{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009129 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009130 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9131 else
9132 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009133 &pipe_config->dp_m_n,
9134 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009135}
9136
Daniel Vetter72419202013-04-04 13:28:53 +02009137static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009138 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009139{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009140 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009141 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009142}
9143
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009144static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009145 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009146{
9147 struct drm_device *dev = crtc->base.dev;
9148 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009149 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9150 uint32_t ps_ctrl = 0;
9151 int id = -1;
9152 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009153
Chandra Kondurua1b22782015-04-07 15:28:45 -07009154 /* find scaler attached to this pipe */
9155 for (i = 0; i < crtc->num_scalers; i++) {
9156 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9157 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9158 id = i;
9159 pipe_config->pch_pfit.enabled = true;
9160 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9161 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9162 break;
9163 }
9164 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009165
Chandra Kondurua1b22782015-04-07 15:28:45 -07009166 scaler_state->scaler_id = id;
9167 if (id >= 0) {
9168 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9169 } else {
9170 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009171 }
9172}
9173
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009174static void
9175skylake_get_initial_plane_config(struct intel_crtc *crtc,
9176 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009177{
9178 struct drm_device *dev = crtc->base.dev;
9179 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009180 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009181 int pipe = crtc->pipe;
9182 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009183 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009184 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009185 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009186
Damien Lespiaud9806c92015-01-21 14:07:19 +00009187 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009188 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009189 DRM_DEBUG_KMS("failed to alloc fb\n");
9190 return;
9191 }
9192
Damien Lespiau1b842c82015-01-21 13:50:54 +00009193 fb = &intel_fb->base;
9194
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009195 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009196 if (!(val & PLANE_CTL_ENABLE))
9197 goto error;
9198
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009199 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9200 fourcc = skl_format_to_fourcc(pixel_format,
9201 val & PLANE_CTL_ORDER_RGBX,
9202 val & PLANE_CTL_ALPHA_MASK);
9203 fb->pixel_format = fourcc;
9204 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9205
Damien Lespiau40f46282015-02-27 11:15:21 +00009206 tiling = val & PLANE_CTL_TILED_MASK;
9207 switch (tiling) {
9208 case PLANE_CTL_TILED_LINEAR:
9209 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9210 break;
9211 case PLANE_CTL_TILED_X:
9212 plane_config->tiling = I915_TILING_X;
9213 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9214 break;
9215 case PLANE_CTL_TILED_Y:
9216 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9217 break;
9218 case PLANE_CTL_TILED_YF:
9219 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9220 break;
9221 default:
9222 MISSING_CASE(tiling);
9223 goto error;
9224 }
9225
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009226 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9227 plane_config->base = base;
9228
9229 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9230
9231 val = I915_READ(PLANE_SIZE(pipe, 0));
9232 fb->height = ((val >> 16) & 0xfff) + 1;
9233 fb->width = ((val >> 0) & 0x1fff) + 1;
9234
9235 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009236 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9237 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009238 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9239
9240 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009241 fb->pixel_format,
9242 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009243
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009244 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009245
9246 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9247 pipe_name(pipe), fb->width, fb->height,
9248 fb->bits_per_pixel, base, fb->pitches[0],
9249 plane_config->size);
9250
Damien Lespiau2d140302015-02-05 17:22:18 +00009251 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009252 return;
9253
9254error:
9255 kfree(fb);
9256}
9257
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009258static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009259 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009260{
9261 struct drm_device *dev = crtc->base.dev;
9262 struct drm_i915_private *dev_priv = dev->dev_private;
9263 uint32_t tmp;
9264
9265 tmp = I915_READ(PF_CTL(crtc->pipe));
9266
9267 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009268 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009269 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9270 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009271
9272 /* We currently do not free assignements of panel fitters on
9273 * ivb/hsw (since we don't use the higher upscaling modes which
9274 * differentiates them) so just WARN about this case for now. */
9275 if (IS_GEN7(dev)) {
9276 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9277 PF_PIPE_SEL_IVB(crtc->pipe));
9278 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009279 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009280}
9281
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009282static void
9283ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9284 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009285{
9286 struct drm_device *dev = crtc->base.dev;
9287 struct drm_i915_private *dev_priv = dev->dev_private;
9288 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009289 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009290 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009291 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009292 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009293 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009294
Damien Lespiau42a7b082015-02-05 19:35:13 +00009295 val = I915_READ(DSPCNTR(pipe));
9296 if (!(val & DISPLAY_PLANE_ENABLE))
9297 return;
9298
Damien Lespiaud9806c92015-01-21 14:07:19 +00009299 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009300 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009301 DRM_DEBUG_KMS("failed to alloc fb\n");
9302 return;
9303 }
9304
Damien Lespiau1b842c82015-01-21 13:50:54 +00009305 fb = &intel_fb->base;
9306
Daniel Vetter18c52472015-02-10 17:16:09 +00009307 if (INTEL_INFO(dev)->gen >= 4) {
9308 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009309 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009310 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9311 }
9312 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009313
9314 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009315 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009316 fb->pixel_format = fourcc;
9317 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009318
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009319 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009320 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009321 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009322 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009323 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009324 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009325 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009326 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009327 }
9328 plane_config->base = base;
9329
9330 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009331 fb->width = ((val >> 16) & 0xfff) + 1;
9332 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009333
9334 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009335 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009336
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009337 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009338 fb->pixel_format,
9339 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009340
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009341 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009342
Damien Lespiau2844a922015-01-20 12:51:48 +00009343 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9344 pipe_name(pipe), fb->width, fb->height,
9345 fb->bits_per_pixel, base, fb->pitches[0],
9346 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009347
Damien Lespiau2d140302015-02-05 17:22:18 +00009348 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009349}
9350
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009351static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009352 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009353{
9354 struct drm_device *dev = crtc->base.dev;
9355 struct drm_i915_private *dev_priv = dev->dev_private;
9356 uint32_t tmp;
9357
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009358 if (!intel_display_power_is_enabled(dev_priv,
9359 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009360 return false;
9361
Daniel Vettere143a212013-07-04 12:01:15 +02009362 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009363 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009364
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009365 tmp = I915_READ(PIPECONF(crtc->pipe));
9366 if (!(tmp & PIPECONF_ENABLE))
9367 return false;
9368
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009369 switch (tmp & PIPECONF_BPC_MASK) {
9370 case PIPECONF_6BPC:
9371 pipe_config->pipe_bpp = 18;
9372 break;
9373 case PIPECONF_8BPC:
9374 pipe_config->pipe_bpp = 24;
9375 break;
9376 case PIPECONF_10BPC:
9377 pipe_config->pipe_bpp = 30;
9378 break;
9379 case PIPECONF_12BPC:
9380 pipe_config->pipe_bpp = 36;
9381 break;
9382 default:
9383 break;
9384 }
9385
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009386 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9387 pipe_config->limited_color_range = true;
9388
Daniel Vetterab9412b2013-05-03 11:49:46 +02009389 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009390 struct intel_shared_dpll *pll;
9391
Daniel Vetter88adfff2013-03-28 10:42:01 +01009392 pipe_config->has_pch_encoder = true;
9393
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009394 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9395 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9396 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009397
9398 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009399
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009400 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009401 pipe_config->shared_dpll =
9402 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009403 } else {
9404 tmp = I915_READ(PCH_DPLL_SEL);
9405 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9406 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9407 else
9408 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9409 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009410
9411 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9412
9413 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9414 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009415
9416 tmp = pipe_config->dpll_hw_state.dpll;
9417 pipe_config->pixel_multiplier =
9418 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9419 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009420
9421 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009422 } else {
9423 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009424 }
9425
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009426 intel_get_pipe_timings(crtc, pipe_config);
9427
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009428 ironlake_get_pfit_config(crtc, pipe_config);
9429
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009430 return true;
9431}
9432
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009433static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9434{
9435 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009436 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009437
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009438 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009439 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009440 pipe_name(crtc->pipe));
9441
Rob Clarke2c719b2014-12-15 13:56:32 -05009442 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9443 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009444 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9445 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009446 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9447 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009448 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009449 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009450 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009451 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009452 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009453 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009454 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009455 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009456 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009457
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009458 /*
9459 * In theory we can still leave IRQs enabled, as long as only the HPD
9460 * interrupts remain enabled. We used to check for that, but since it's
9461 * gen-specific and since we only disable LCPLL after we fully disable
9462 * the interrupts, the check below should be enough.
9463 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009464 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009465}
9466
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009467static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9468{
9469 struct drm_device *dev = dev_priv->dev;
9470
9471 if (IS_HASWELL(dev))
9472 return I915_READ(D_COMP_HSW);
9473 else
9474 return I915_READ(D_COMP_BDW);
9475}
9476
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009477static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9478{
9479 struct drm_device *dev = dev_priv->dev;
9480
9481 if (IS_HASWELL(dev)) {
9482 mutex_lock(&dev_priv->rps.hw_lock);
9483 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9484 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009485 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009486 mutex_unlock(&dev_priv->rps.hw_lock);
9487 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009488 I915_WRITE(D_COMP_BDW, val);
9489 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009490 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009491}
9492
9493/*
9494 * This function implements pieces of two sequences from BSpec:
9495 * - Sequence for display software to disable LCPLL
9496 * - Sequence for display software to allow package C8+
9497 * The steps implemented here are just the steps that actually touch the LCPLL
9498 * register. Callers should take care of disabling all the display engine
9499 * functions, doing the mode unset, fixing interrupts, etc.
9500 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009501static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9502 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009503{
9504 uint32_t val;
9505
9506 assert_can_disable_lcpll(dev_priv);
9507
9508 val = I915_READ(LCPLL_CTL);
9509
9510 if (switch_to_fclk) {
9511 val |= LCPLL_CD_SOURCE_FCLK;
9512 I915_WRITE(LCPLL_CTL, val);
9513
9514 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9515 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9516 DRM_ERROR("Switching to FCLK failed\n");
9517
9518 val = I915_READ(LCPLL_CTL);
9519 }
9520
9521 val |= LCPLL_PLL_DISABLE;
9522 I915_WRITE(LCPLL_CTL, val);
9523 POSTING_READ(LCPLL_CTL);
9524
9525 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9526 DRM_ERROR("LCPLL still locked\n");
9527
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009528 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009529 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009530 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009531 ndelay(100);
9532
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009533 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9534 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009535 DRM_ERROR("D_COMP RCOMP still in progress\n");
9536
9537 if (allow_power_down) {
9538 val = I915_READ(LCPLL_CTL);
9539 val |= LCPLL_POWER_DOWN_ALLOW;
9540 I915_WRITE(LCPLL_CTL, val);
9541 POSTING_READ(LCPLL_CTL);
9542 }
9543}
9544
9545/*
9546 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9547 * source.
9548 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009549static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009550{
9551 uint32_t val;
9552
9553 val = I915_READ(LCPLL_CTL);
9554
9555 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9556 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9557 return;
9558
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009559 /*
9560 * Make sure we're not on PC8 state before disabling PC8, otherwise
9561 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009562 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009563 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009564
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009565 if (val & LCPLL_POWER_DOWN_ALLOW) {
9566 val &= ~LCPLL_POWER_DOWN_ALLOW;
9567 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009568 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009569 }
9570
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009571 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009572 val |= D_COMP_COMP_FORCE;
9573 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009574 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009575
9576 val = I915_READ(LCPLL_CTL);
9577 val &= ~LCPLL_PLL_DISABLE;
9578 I915_WRITE(LCPLL_CTL, val);
9579
9580 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9581 DRM_ERROR("LCPLL not locked yet\n");
9582
9583 if (val & LCPLL_CD_SOURCE_FCLK) {
9584 val = I915_READ(LCPLL_CTL);
9585 val &= ~LCPLL_CD_SOURCE_FCLK;
9586 I915_WRITE(LCPLL_CTL, val);
9587
9588 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9589 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9590 DRM_ERROR("Switching back to LCPLL failed\n");
9591 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009592
Mika Kuoppala59bad942015-01-16 11:34:40 +02009593 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009594 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009595}
9596
Paulo Zanoni765dab672014-03-07 20:08:18 -03009597/*
9598 * Package states C8 and deeper are really deep PC states that can only be
9599 * reached when all the devices on the system allow it, so even if the graphics
9600 * device allows PC8+, it doesn't mean the system will actually get to these
9601 * states. Our driver only allows PC8+ when going into runtime PM.
9602 *
9603 * The requirements for PC8+ are that all the outputs are disabled, the power
9604 * well is disabled and most interrupts are disabled, and these are also
9605 * requirements for runtime PM. When these conditions are met, we manually do
9606 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9607 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9608 * hang the machine.
9609 *
9610 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9611 * the state of some registers, so when we come back from PC8+ we need to
9612 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9613 * need to take care of the registers kept by RC6. Notice that this happens even
9614 * if we don't put the device in PCI D3 state (which is what currently happens
9615 * because of the runtime PM support).
9616 *
9617 * For more, read "Display Sequences for Package C8" on the hardware
9618 * documentation.
9619 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009620void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009621{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009622 struct drm_device *dev = dev_priv->dev;
9623 uint32_t val;
9624
Paulo Zanonic67a4702013-08-19 13:18:09 -03009625 DRM_DEBUG_KMS("Enabling package C8+\n");
9626
Ville Syrjäläc2699522015-08-27 23:55:59 +03009627 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009628 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9629 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9630 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9631 }
9632
9633 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009634 hsw_disable_lcpll(dev_priv, true, true);
9635}
9636
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009637void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009638{
9639 struct drm_device *dev = dev_priv->dev;
9640 uint32_t val;
9641
Paulo Zanonic67a4702013-08-19 13:18:09 -03009642 DRM_DEBUG_KMS("Disabling package C8+\n");
9643
9644 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009645 lpt_init_pch_refclk(dev);
9646
Ville Syrjäläc2699522015-08-27 23:55:59 +03009647 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009648 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9649 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9650 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9651 }
9652
9653 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009654}
9655
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009656static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309657{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009658 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009659 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309660
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009661 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309662}
9663
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009664/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009665static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009666{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009667 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009668 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009669 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009670
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009671 for_each_intel_crtc(state->dev, intel_crtc) {
9672 int pixel_rate;
9673
9674 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9675 if (IS_ERR(crtc_state))
9676 return PTR_ERR(crtc_state);
9677
9678 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009679 continue;
9680
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009681 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009682
9683 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009684 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009685 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9686
9687 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9688 }
9689
9690 return max_pixel_rate;
9691}
9692
9693static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9694{
9695 struct drm_i915_private *dev_priv = dev->dev_private;
9696 uint32_t val, data;
9697 int ret;
9698
9699 if (WARN((I915_READ(LCPLL_CTL) &
9700 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9701 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9702 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9703 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9704 "trying to change cdclk frequency with cdclk not enabled\n"))
9705 return;
9706
9707 mutex_lock(&dev_priv->rps.hw_lock);
9708 ret = sandybridge_pcode_write(dev_priv,
9709 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9710 mutex_unlock(&dev_priv->rps.hw_lock);
9711 if (ret) {
9712 DRM_ERROR("failed to inform pcode about cdclk change\n");
9713 return;
9714 }
9715
9716 val = I915_READ(LCPLL_CTL);
9717 val |= LCPLL_CD_SOURCE_FCLK;
9718 I915_WRITE(LCPLL_CTL, val);
9719
9720 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9721 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9722 DRM_ERROR("Switching to FCLK failed\n");
9723
9724 val = I915_READ(LCPLL_CTL);
9725 val &= ~LCPLL_CLK_FREQ_MASK;
9726
9727 switch (cdclk) {
9728 case 450000:
9729 val |= LCPLL_CLK_FREQ_450;
9730 data = 0;
9731 break;
9732 case 540000:
9733 val |= LCPLL_CLK_FREQ_54O_BDW;
9734 data = 1;
9735 break;
9736 case 337500:
9737 val |= LCPLL_CLK_FREQ_337_5_BDW;
9738 data = 2;
9739 break;
9740 case 675000:
9741 val |= LCPLL_CLK_FREQ_675_BDW;
9742 data = 3;
9743 break;
9744 default:
9745 WARN(1, "invalid cdclk frequency\n");
9746 return;
9747 }
9748
9749 I915_WRITE(LCPLL_CTL, val);
9750
9751 val = I915_READ(LCPLL_CTL);
9752 val &= ~LCPLL_CD_SOURCE_FCLK;
9753 I915_WRITE(LCPLL_CTL, val);
9754
9755 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9756 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9757 DRM_ERROR("Switching back to LCPLL failed\n");
9758
9759 mutex_lock(&dev_priv->rps.hw_lock);
9760 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9761 mutex_unlock(&dev_priv->rps.hw_lock);
9762
9763 intel_update_cdclk(dev);
9764
9765 WARN(cdclk != dev_priv->cdclk_freq,
9766 "cdclk requested %d kHz but got %d kHz\n",
9767 cdclk, dev_priv->cdclk_freq);
9768}
9769
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009770static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009771{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009772 struct drm_i915_private *dev_priv = to_i915(state->dev);
9773 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009774 int cdclk;
9775
9776 /*
9777 * FIXME should also account for plane ratio
9778 * once 64bpp pixel formats are supported.
9779 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009780 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009781 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009782 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009783 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009784 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009785 cdclk = 450000;
9786 else
9787 cdclk = 337500;
9788
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009789 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009790 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9791 cdclk, dev_priv->max_cdclk_freq);
9792 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009793 }
9794
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009795 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009796
9797 return 0;
9798}
9799
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009800static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009801{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009802 struct drm_device *dev = old_state->dev;
9803 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009804
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009805 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009806}
9807
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009808static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9809 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009810{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009811 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009812 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009813
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009814 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009815
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009816 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009817}
9818
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309819static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9820 enum port port,
9821 struct intel_crtc_state *pipe_config)
9822{
9823 switch (port) {
9824 case PORT_A:
9825 pipe_config->ddi_pll_sel = SKL_DPLL0;
9826 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9827 break;
9828 case PORT_B:
9829 pipe_config->ddi_pll_sel = SKL_DPLL1;
9830 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9831 break;
9832 case PORT_C:
9833 pipe_config->ddi_pll_sel = SKL_DPLL2;
9834 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9835 break;
9836 default:
9837 DRM_ERROR("Incorrect port type\n");
9838 }
9839}
9840
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009841static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9842 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009843 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009844{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009845 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009846
9847 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9848 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9849
9850 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009851 case SKL_DPLL0:
9852 /*
9853 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9854 * of the shared DPLL framework and thus needs to be read out
9855 * separately
9856 */
9857 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9858 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9859 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009860 case SKL_DPLL1:
9861 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9862 break;
9863 case SKL_DPLL2:
9864 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9865 break;
9866 case SKL_DPLL3:
9867 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9868 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009869 }
9870}
9871
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009872static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9873 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009874 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009875{
9876 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9877
9878 switch (pipe_config->ddi_pll_sel) {
9879 case PORT_CLK_SEL_WRPLL1:
9880 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9881 break;
9882 case PORT_CLK_SEL_WRPLL2:
9883 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9884 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009885 case PORT_CLK_SEL_SPLL:
9886 pipe_config->shared_dpll = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009887 break;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009888 }
9889}
9890
Daniel Vetter26804af2014-06-25 22:01:55 +03009891static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009892 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009893{
9894 struct drm_device *dev = crtc->base.dev;
9895 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009896 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009897 enum port port;
9898 uint32_t tmp;
9899
9900 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9901
9902 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9903
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009904 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009905 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309906 else if (IS_BROXTON(dev))
9907 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009908 else
9909 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009910
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009911 if (pipe_config->shared_dpll >= 0) {
9912 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9913
9914 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9915 &pipe_config->dpll_hw_state));
9916 }
9917
Daniel Vetter26804af2014-06-25 22:01:55 +03009918 /*
9919 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9920 * DDI E. So just check whether this pipe is wired to DDI E and whether
9921 * the PCH transcoder is on.
9922 */
Damien Lespiauca370452013-12-03 13:56:24 +00009923 if (INTEL_INFO(dev)->gen < 9 &&
9924 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009925 pipe_config->has_pch_encoder = true;
9926
9927 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9928 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9929 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9930
9931 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9932 }
9933}
9934
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009935static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009936 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009937{
9938 struct drm_device *dev = crtc->base.dev;
9939 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009940 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009941 uint32_t tmp;
9942
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009943 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009944 POWER_DOMAIN_PIPE(crtc->pipe)))
9945 return false;
9946
Daniel Vettere143a212013-07-04 12:01:15 +02009947 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009948 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9949
Daniel Vettereccb1402013-05-22 00:50:22 +02009950 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9951 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9952 enum pipe trans_edp_pipe;
9953 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9954 default:
9955 WARN(1, "unknown pipe linked to edp transcoder\n");
9956 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9957 case TRANS_DDI_EDP_INPUT_A_ON:
9958 trans_edp_pipe = PIPE_A;
9959 break;
9960 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9961 trans_edp_pipe = PIPE_B;
9962 break;
9963 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9964 trans_edp_pipe = PIPE_C;
9965 break;
9966 }
9967
9968 if (trans_edp_pipe == crtc->pipe)
9969 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9970 }
9971
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009972 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009973 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009974 return false;
9975
Daniel Vettereccb1402013-05-22 00:50:22 +02009976 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009977 if (!(tmp & PIPECONF_ENABLE))
9978 return false;
9979
Daniel Vetter26804af2014-06-25 22:01:55 +03009980 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009981
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009982 intel_get_pipe_timings(crtc, pipe_config);
9983
Chandra Kondurua1b22782015-04-07 15:28:45 -07009984 if (INTEL_INFO(dev)->gen >= 9) {
9985 skl_init_scalers(dev, crtc, pipe_config);
9986 }
9987
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009988 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009989
9990 if (INTEL_INFO(dev)->gen >= 9) {
9991 pipe_config->scaler_state.scaler_id = -1;
9992 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9993 }
9994
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009995 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009996 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009997 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009998 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009999 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010000 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010001
Jesse Barnese59150d2014-01-07 13:30:45 -080010002 if (IS_HASWELL(dev))
10003 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10004 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010005
Clint Taylorebb69c92014-09-30 10:30:22 -070010006 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10007 pipe_config->pixel_multiplier =
10008 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10009 } else {
10010 pipe_config->pixel_multiplier = 1;
10011 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010012
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010013 return true;
10014}
10015
Chris Wilson560b85b2010-08-07 11:01:38 +010010016static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
10017{
10018 struct drm_device *dev = crtc->dev;
10019 struct drm_i915_private *dev_priv = dev->dev_private;
10020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010021 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010022
Ville Syrjälädc41c152014-08-13 11:57:05 +030010023 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010024 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
10025 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010026 unsigned int stride = roundup_pow_of_two(width) * 4;
10027
10028 switch (stride) {
10029 default:
10030 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10031 width, stride);
10032 stride = 256;
10033 /* fallthrough */
10034 case 256:
10035 case 512:
10036 case 1024:
10037 case 2048:
10038 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010039 }
10040
Ville Syrjälädc41c152014-08-13 11:57:05 +030010041 cntl |= CURSOR_ENABLE |
10042 CURSOR_GAMMA_ENABLE |
10043 CURSOR_FORMAT_ARGB |
10044 CURSOR_STRIDE(stride);
10045
10046 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010047 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010048
Ville Syrjälädc41c152014-08-13 11:57:05 +030010049 if (intel_crtc->cursor_cntl != 0 &&
10050 (intel_crtc->cursor_base != base ||
10051 intel_crtc->cursor_size != size ||
10052 intel_crtc->cursor_cntl != cntl)) {
10053 /* On these chipsets we can only modify the base/size/stride
10054 * whilst the cursor is disabled.
10055 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010056 I915_WRITE(CURCNTR(PIPE_A), 0);
10057 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010058 intel_crtc->cursor_cntl = 0;
10059 }
10060
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010061 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010062 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010063 intel_crtc->cursor_base = base;
10064 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010065
10066 if (intel_crtc->cursor_size != size) {
10067 I915_WRITE(CURSIZE, size);
10068 intel_crtc->cursor_size = size;
10069 }
10070
Chris Wilson4b0e3332014-05-30 16:35:26 +030010071 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010072 I915_WRITE(CURCNTR(PIPE_A), cntl);
10073 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010074 intel_crtc->cursor_cntl = cntl;
10075 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010076}
10077
10078static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
10079{
10080 struct drm_device *dev = crtc->dev;
10081 struct drm_i915_private *dev_priv = dev->dev_private;
10082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10083 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010084 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +010010085
Chris Wilson4b0e3332014-05-30 16:35:26 +030010086 cntl = 0;
10087 if (base) {
10088 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -080010089 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010090 case 64:
10091 cntl |= CURSOR_MODE_64_ARGB_AX;
10092 break;
10093 case 128:
10094 cntl |= CURSOR_MODE_128_ARGB_AX;
10095 break;
10096 case 256:
10097 cntl |= CURSOR_MODE_256_ARGB_AX;
10098 break;
10099 default:
Matt Roper3dd512f2015-02-27 10:12:00 -080010100 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010101 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010102 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010103 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010104
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010105 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010106 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +010010107 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010108
Matt Roper8e7d6882015-01-21 16:35:41 -080010109 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010110 cntl |= CURSOR_ROTATE_180;
10111
Chris Wilson4b0e3332014-05-30 16:35:26 +030010112 if (intel_crtc->cursor_cntl != cntl) {
10113 I915_WRITE(CURCNTR(pipe), cntl);
10114 POSTING_READ(CURCNTR(pipe));
10115 intel_crtc->cursor_cntl = cntl;
10116 }
10117
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010118 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010119 I915_WRITE(CURBASE(pipe), base);
10120 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010121
10122 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010123}
10124
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010125/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010126static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10127 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010128{
10129 struct drm_device *dev = crtc->dev;
10130 struct drm_i915_private *dev_priv = dev->dev_private;
10131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10132 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010133 struct drm_plane_state *cursor_state = crtc->cursor->state;
10134 int x = cursor_state->crtc_x;
10135 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010136 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010137
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010138 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010139 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010140
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010141 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010142 base = 0;
10143
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010144 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010145 base = 0;
10146
10147 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010148 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010149 base = 0;
10150
10151 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10152 x = -x;
10153 }
10154 pos |= x << CURSOR_X_SHIFT;
10155
10156 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010157 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010158 base = 0;
10159
10160 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10161 y = -y;
10162 }
10163 pos |= y << CURSOR_Y_SHIFT;
10164
Chris Wilson4b0e3332014-05-30 16:35:26 +030010165 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010166 return;
10167
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010168 I915_WRITE(CURPOS(pipe), pos);
10169
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010170 /* ILK+ do this automagically */
10171 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010172 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010173 base += (cursor_state->crtc_h *
10174 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010175 }
10176
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010177 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010178 i845_update_cursor(crtc, base);
10179 else
10180 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010181}
10182
Ville Syrjälädc41c152014-08-13 11:57:05 +030010183static bool cursor_size_ok(struct drm_device *dev,
10184 uint32_t width, uint32_t height)
10185{
10186 if (width == 0 || height == 0)
10187 return false;
10188
10189 /*
10190 * 845g/865g are special in that they are only limited by
10191 * the width of their cursors, the height is arbitrary up to
10192 * the precision of the register. Everything else requires
10193 * square cursors, limited to a few power-of-two sizes.
10194 */
10195 if (IS_845G(dev) || IS_I865G(dev)) {
10196 if ((width & 63) != 0)
10197 return false;
10198
10199 if (width > (IS_845G(dev) ? 64 : 512))
10200 return false;
10201
10202 if (height > 1023)
10203 return false;
10204 } else {
10205 switch (width | height) {
10206 case 256:
10207 case 128:
10208 if (IS_GEN2(dev))
10209 return false;
10210 case 64:
10211 break;
10212 default:
10213 return false;
10214 }
10215 }
10216
10217 return true;
10218}
10219
Jesse Barnes79e53942008-11-07 14:24:08 -080010220static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010221 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010222{
James Simmons72034252010-08-03 01:33:19 +010010223 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010225
James Simmons72034252010-08-03 01:33:19 +010010226 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010227 intel_crtc->lut_r[i] = red[i] >> 8;
10228 intel_crtc->lut_g[i] = green[i] >> 8;
10229 intel_crtc->lut_b[i] = blue[i] >> 8;
10230 }
10231
10232 intel_crtc_load_lut(crtc);
10233}
10234
Jesse Barnes79e53942008-11-07 14:24:08 -080010235/* VESA 640x480x72Hz mode to set on the pipe */
10236static struct drm_display_mode load_detect_mode = {
10237 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10238 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10239};
10240
Daniel Vettera8bb6812014-02-10 18:00:39 +010010241struct drm_framebuffer *
10242__intel_framebuffer_create(struct drm_device *dev,
10243 struct drm_mode_fb_cmd2 *mode_cmd,
10244 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010245{
10246 struct intel_framebuffer *intel_fb;
10247 int ret;
10248
10249 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010250 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010251 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010252
10253 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010254 if (ret)
10255 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010256
10257 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010258
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010259err:
10260 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010261 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010262}
10263
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010264static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010265intel_framebuffer_create(struct drm_device *dev,
10266 struct drm_mode_fb_cmd2 *mode_cmd,
10267 struct drm_i915_gem_object *obj)
10268{
10269 struct drm_framebuffer *fb;
10270 int ret;
10271
10272 ret = i915_mutex_lock_interruptible(dev);
10273 if (ret)
10274 return ERR_PTR(ret);
10275 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10276 mutex_unlock(&dev->struct_mutex);
10277
10278 return fb;
10279}
10280
Chris Wilsond2dff872011-04-19 08:36:26 +010010281static u32
10282intel_framebuffer_pitch_for_width(int width, int bpp)
10283{
10284 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10285 return ALIGN(pitch, 64);
10286}
10287
10288static u32
10289intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10290{
10291 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010292 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010293}
10294
10295static struct drm_framebuffer *
10296intel_framebuffer_create_for_mode(struct drm_device *dev,
10297 struct drm_display_mode *mode,
10298 int depth, int bpp)
10299{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010300 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010301 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010302 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010303
10304 obj = i915_gem_alloc_object(dev,
10305 intel_framebuffer_size_for_mode(mode, bpp));
10306 if (obj == NULL)
10307 return ERR_PTR(-ENOMEM);
10308
10309 mode_cmd.width = mode->hdisplay;
10310 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010311 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10312 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010313 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010314
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010315 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10316 if (IS_ERR(fb))
10317 drm_gem_object_unreference_unlocked(&obj->base);
10318
10319 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010320}
10321
10322static struct drm_framebuffer *
10323mode_fits_in_fbdev(struct drm_device *dev,
10324 struct drm_display_mode *mode)
10325{
Daniel Vetter06957262015-08-10 13:34:08 +020010326#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010327 struct drm_i915_private *dev_priv = dev->dev_private;
10328 struct drm_i915_gem_object *obj;
10329 struct drm_framebuffer *fb;
10330
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010331 if (!dev_priv->fbdev)
10332 return NULL;
10333
10334 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010335 return NULL;
10336
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010337 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010338 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010339
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010340 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010341 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10342 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010343 return NULL;
10344
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010345 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010346 return NULL;
10347
10348 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010349#else
10350 return NULL;
10351#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010352}
10353
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010354static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10355 struct drm_crtc *crtc,
10356 struct drm_display_mode *mode,
10357 struct drm_framebuffer *fb,
10358 int x, int y)
10359{
10360 struct drm_plane_state *plane_state;
10361 int hdisplay, vdisplay;
10362 int ret;
10363
10364 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10365 if (IS_ERR(plane_state))
10366 return PTR_ERR(plane_state);
10367
10368 if (mode)
10369 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10370 else
10371 hdisplay = vdisplay = 0;
10372
10373 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10374 if (ret)
10375 return ret;
10376 drm_atomic_set_fb_for_plane(plane_state, fb);
10377 plane_state->crtc_x = 0;
10378 plane_state->crtc_y = 0;
10379 plane_state->crtc_w = hdisplay;
10380 plane_state->crtc_h = vdisplay;
10381 plane_state->src_x = x << 16;
10382 plane_state->src_y = y << 16;
10383 plane_state->src_w = hdisplay << 16;
10384 plane_state->src_h = vdisplay << 16;
10385
10386 return 0;
10387}
10388
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010389bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010390 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010391 struct intel_load_detect_pipe *old,
10392 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010393{
10394 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010395 struct intel_encoder *intel_encoder =
10396 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010397 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010398 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010399 struct drm_crtc *crtc = NULL;
10400 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010401 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010402 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010403 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010404 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010405 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010406 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010407
Chris Wilsond2dff872011-04-19 08:36:26 +010010408 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010409 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010410 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010411
Rob Clark51fd3712013-11-19 12:10:12 -050010412retry:
10413 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10414 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010415 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010416
Jesse Barnes79e53942008-11-07 14:24:08 -080010417 /*
10418 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010419 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010420 * - if the connector already has an assigned crtc, use it (but make
10421 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010422 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010423 * - try to find the first unused crtc that can drive this connector,
10424 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010425 */
10426
10427 /* See if we already have a CRTC for this connector */
10428 if (encoder->crtc) {
10429 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010430
Rob Clark51fd3712013-11-19 12:10:12 -050010431 ret = drm_modeset_lock(&crtc->mutex, ctx);
10432 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010433 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010434 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10435 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010436 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010437
Daniel Vetter24218aa2012-08-12 19:27:11 +020010438 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010439 old->load_detect_temp = false;
10440
10441 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010442 if (connector->dpms != DRM_MODE_DPMS_ON)
10443 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010444
Chris Wilson71731882011-04-19 23:10:58 +010010445 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010446 }
10447
10448 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010449 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010450 i++;
10451 if (!(encoder->possible_crtcs & (1 << i)))
10452 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010453 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010454 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010455
10456 crtc = possible_crtc;
10457 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010458 }
10459
10460 /*
10461 * If we didn't find an unused CRTC, don't use any.
10462 */
10463 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010464 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010465 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010466 }
10467
Rob Clark51fd3712013-11-19 12:10:12 -050010468 ret = drm_modeset_lock(&crtc->mutex, ctx);
10469 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010470 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010471 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10472 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010473 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010474
10475 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010476 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010477 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010478 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010479
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010480 state = drm_atomic_state_alloc(dev);
10481 if (!state)
10482 return false;
10483
10484 state->acquire_ctx = ctx;
10485
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010486 connector_state = drm_atomic_get_connector_state(state, connector);
10487 if (IS_ERR(connector_state)) {
10488 ret = PTR_ERR(connector_state);
10489 goto fail;
10490 }
10491
10492 connector_state->crtc = crtc;
10493 connector_state->best_encoder = &intel_encoder->base;
10494
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010495 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10496 if (IS_ERR(crtc_state)) {
10497 ret = PTR_ERR(crtc_state);
10498 goto fail;
10499 }
10500
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010501 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010502
Chris Wilson64927112011-04-20 07:25:26 +010010503 if (!mode)
10504 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010505
Chris Wilsond2dff872011-04-19 08:36:26 +010010506 /* We need a framebuffer large enough to accommodate all accesses
10507 * that the plane may generate whilst we perform load detection.
10508 * We can not rely on the fbcon either being present (we get called
10509 * during its initialisation to detect all boot displays, or it may
10510 * not even exist) or that it is large enough to satisfy the
10511 * requested mode.
10512 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010513 fb = mode_fits_in_fbdev(dev, mode);
10514 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010515 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010516 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10517 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010518 } else
10519 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010520 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010521 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010522 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010523 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010524
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010525 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10526 if (ret)
10527 goto fail;
10528
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010529 drm_mode_copy(&crtc_state->base.mode, mode);
10530
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010531 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010532 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010533 if (old->release_fb)
10534 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010535 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010536 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010537 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010538
Jesse Barnes79e53942008-11-07 14:24:08 -080010539 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010540 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010541 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010542
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010543fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010544 drm_atomic_state_free(state);
10545 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010546
Rob Clark51fd3712013-11-19 12:10:12 -050010547 if (ret == -EDEADLK) {
10548 drm_modeset_backoff(ctx);
10549 goto retry;
10550 }
10551
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010552 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010553}
10554
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010555void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010556 struct intel_load_detect_pipe *old,
10557 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010558{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010559 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010560 struct intel_encoder *intel_encoder =
10561 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010562 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010563 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010565 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010566 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010567 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010568 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010569
Chris Wilsond2dff872011-04-19 08:36:26 +010010570 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010571 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010572 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010573
Chris Wilson8261b192011-04-19 23:18:09 +010010574 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010575 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010576 if (!state)
10577 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010578
10579 state->acquire_ctx = ctx;
10580
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010581 connector_state = drm_atomic_get_connector_state(state, connector);
10582 if (IS_ERR(connector_state))
10583 goto fail;
10584
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010585 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10586 if (IS_ERR(crtc_state))
10587 goto fail;
10588
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010589 connector_state->best_encoder = NULL;
10590 connector_state->crtc = NULL;
10591
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010592 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010593
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010594 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10595 0, 0);
10596 if (ret)
10597 goto fail;
10598
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010599 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010600 if (ret)
10601 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010602
Daniel Vetter36206362012-12-10 20:42:17 +010010603 if (old->release_fb) {
10604 drm_framebuffer_unregister_private(old->release_fb);
10605 drm_framebuffer_unreference(old->release_fb);
10606 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010607
Chris Wilson0622a532011-04-21 09:32:11 +010010608 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010609 }
10610
Eric Anholtc751ce42010-03-25 11:48:48 -070010611 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010612 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10613 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010614
10615 return;
10616fail:
10617 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10618 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010619}
10620
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010621static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010622 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010623{
10624 struct drm_i915_private *dev_priv = dev->dev_private;
10625 u32 dpll = pipe_config->dpll_hw_state.dpll;
10626
10627 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010628 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010629 else if (HAS_PCH_SPLIT(dev))
10630 return 120000;
10631 else if (!IS_GEN2(dev))
10632 return 96000;
10633 else
10634 return 48000;
10635}
10636
Jesse Barnes79e53942008-11-07 14:24:08 -080010637/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010638static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010639 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010640{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010641 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010642 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010643 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010644 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010645 u32 fp;
10646 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010647 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010648 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010649
10650 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010651 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010652 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010653 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010654
10655 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010656 if (IS_PINEVIEW(dev)) {
10657 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10658 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010659 } else {
10660 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10661 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10662 }
10663
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010664 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010665 if (IS_PINEVIEW(dev))
10666 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10667 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010668 else
10669 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010670 DPLL_FPA01_P1_POST_DIV_SHIFT);
10671
10672 switch (dpll & DPLL_MODE_MASK) {
10673 case DPLLB_MODE_DAC_SERIAL:
10674 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10675 5 : 10;
10676 break;
10677 case DPLLB_MODE_LVDS:
10678 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10679 7 : 14;
10680 break;
10681 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010682 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010683 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010684 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010685 }
10686
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010687 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010688 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010689 else
Imre Deakdccbea32015-06-22 23:35:51 +030010690 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010691 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010692 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010693 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010694
10695 if (is_lvds) {
10696 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10697 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010698
10699 if (lvds & LVDS_CLKB_POWER_UP)
10700 clock.p2 = 7;
10701 else
10702 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010703 } else {
10704 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10705 clock.p1 = 2;
10706 else {
10707 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10708 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10709 }
10710 if (dpll & PLL_P2_DIVIDE_BY_4)
10711 clock.p2 = 4;
10712 else
10713 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010714 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010715
Imre Deakdccbea32015-06-22 23:35:51 +030010716 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010717 }
10718
Ville Syrjälä18442d02013-09-13 16:00:08 +030010719 /*
10720 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010721 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010722 * encoder's get_config() function.
10723 */
Imre Deakdccbea32015-06-22 23:35:51 +030010724 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010725}
10726
Ville Syrjälä6878da02013-09-13 15:59:11 +030010727int intel_dotclock_calculate(int link_freq,
10728 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010729{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010730 /*
10731 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010732 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010733 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010734 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010735 *
10736 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010737 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010738 */
10739
Ville Syrjälä6878da02013-09-13 15:59:11 +030010740 if (!m_n->link_n)
10741 return 0;
10742
10743 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10744}
10745
Ville Syrjälä18442d02013-09-13 16:00:08 +030010746static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010747 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010748{
10749 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010750
10751 /* read out port_clock from the DPLL */
10752 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010753
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010754 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010755 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010756 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010757 * agree once we know their relationship in the encoder's
10758 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010759 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010760 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010761 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10762 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010763}
10764
10765/** Returns the currently programmed mode of the given pipe. */
10766struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10767 struct drm_crtc *crtc)
10768{
Jesse Barnes548f2452011-02-17 10:40:53 -080010769 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010771 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010772 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010773 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010774 int htot = I915_READ(HTOTAL(cpu_transcoder));
10775 int hsync = I915_READ(HSYNC(cpu_transcoder));
10776 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10777 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010778 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010779
10780 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10781 if (!mode)
10782 return NULL;
10783
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010784 /*
10785 * Construct a pipe_config sufficient for getting the clock info
10786 * back out of crtc_clock_get.
10787 *
10788 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10789 * to use a real value here instead.
10790 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010791 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010792 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010793 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10794 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10795 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010796 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10797
Ville Syrjälä773ae032013-09-23 17:48:20 +030010798 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010799 mode->hdisplay = (htot & 0xffff) + 1;
10800 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10801 mode->hsync_start = (hsync & 0xffff) + 1;
10802 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10803 mode->vdisplay = (vtot & 0xffff) + 1;
10804 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10805 mode->vsync_start = (vsync & 0xffff) + 1;
10806 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10807
10808 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010809
10810 return mode;
10811}
10812
Chris Wilsonf047e392012-07-21 12:31:41 +010010813void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010814{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010815 struct drm_i915_private *dev_priv = dev->dev_private;
10816
Chris Wilsonf62a0072014-02-21 17:55:39 +000010817 if (dev_priv->mm.busy)
10818 return;
10819
Paulo Zanoni43694d62014-03-07 20:08:08 -030010820 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010821 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010822 if (INTEL_INFO(dev)->gen >= 6)
10823 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010824 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010825}
10826
10827void intel_mark_idle(struct drm_device *dev)
10828{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010829 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010830
Chris Wilsonf62a0072014-02-21 17:55:39 +000010831 if (!dev_priv->mm.busy)
10832 return;
10833
10834 dev_priv->mm.busy = false;
10835
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010836 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010837 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010838
Paulo Zanoni43694d62014-03-07 20:08:08 -030010839 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010840}
10841
Jesse Barnes79e53942008-11-07 14:24:08 -080010842static void intel_crtc_destroy(struct drm_crtc *crtc)
10843{
10844 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010845 struct drm_device *dev = crtc->dev;
10846 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010847
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010848 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010849 work = intel_crtc->unpin_work;
10850 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010851 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010852
10853 if (work) {
10854 cancel_work_sync(&work->work);
10855 kfree(work);
10856 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010857
10858 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010859
Jesse Barnes79e53942008-11-07 14:24:08 -080010860 kfree(intel_crtc);
10861}
10862
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010863static void intel_unpin_work_fn(struct work_struct *__work)
10864{
10865 struct intel_unpin_work *work =
10866 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010867 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10868 struct drm_device *dev = crtc->base.dev;
10869 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010870
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010871 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010872 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010873 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010874
John Harrisonf06cc1b2014-11-24 18:49:37 +000010875 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010876 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010877 mutex_unlock(&dev->struct_mutex);
10878
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010879 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010880 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010881
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010882 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10883 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010884
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010885 kfree(work);
10886}
10887
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010888static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010889 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010890{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010891 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10892 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010893 unsigned long flags;
10894
10895 /* Ignore early vblank irqs */
10896 if (intel_crtc == NULL)
10897 return;
10898
Daniel Vetterf3260382014-09-15 14:55:23 +020010899 /*
10900 * This is called both by irq handlers and the reset code (to complete
10901 * lost pageflips) so needs the full irqsave spinlocks.
10902 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010903 spin_lock_irqsave(&dev->event_lock, flags);
10904 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010905
10906 /* Ensure we don't miss a work->pending update ... */
10907 smp_rmb();
10908
10909 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010910 spin_unlock_irqrestore(&dev->event_lock, flags);
10911 return;
10912 }
10913
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010914 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010915
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010916 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010917}
10918
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010919void intel_finish_page_flip(struct drm_device *dev, int pipe)
10920{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010921 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010922 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10923
Mario Kleiner49b14a52010-12-09 07:00:07 +010010924 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010925}
10926
10927void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10928{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010929 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010930 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10931
Mario Kleiner49b14a52010-12-09 07:00:07 +010010932 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010933}
10934
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010935/* Is 'a' after or equal to 'b'? */
10936static bool g4x_flip_count_after_eq(u32 a, u32 b)
10937{
10938 return !((a - b) & 0x80000000);
10939}
10940
10941static bool page_flip_finished(struct intel_crtc *crtc)
10942{
10943 struct drm_device *dev = crtc->base.dev;
10944 struct drm_i915_private *dev_priv = dev->dev_private;
10945
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010946 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10947 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10948 return true;
10949
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010950 /*
10951 * The relevant registers doen't exist on pre-ctg.
10952 * As the flip done interrupt doesn't trigger for mmio
10953 * flips on gmch platforms, a flip count check isn't
10954 * really needed there. But since ctg has the registers,
10955 * include it in the check anyway.
10956 */
10957 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10958 return true;
10959
10960 /*
10961 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10962 * used the same base address. In that case the mmio flip might
10963 * have completed, but the CS hasn't even executed the flip yet.
10964 *
10965 * A flip count check isn't enough as the CS might have updated
10966 * the base address just after start of vblank, but before we
10967 * managed to process the interrupt. This means we'd complete the
10968 * CS flip too soon.
10969 *
10970 * Combining both checks should get us a good enough result. It may
10971 * still happen that the CS flip has been executed, but has not
10972 * yet actually completed. But in case the base address is the same
10973 * anyway, we don't really care.
10974 */
10975 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10976 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010977 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010978 crtc->unpin_work->flip_count);
10979}
10980
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010981void intel_prepare_page_flip(struct drm_device *dev, int plane)
10982{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010983 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010984 struct intel_crtc *intel_crtc =
10985 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10986 unsigned long flags;
10987
Daniel Vetterf3260382014-09-15 14:55:23 +020010988
10989 /*
10990 * This is called both by irq handlers and the reset code (to complete
10991 * lost pageflips) so needs the full irqsave spinlocks.
10992 *
10993 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010994 * generate a page-flip completion irq, i.e. every modeset
10995 * is also accompanied by a spurious intel_prepare_page_flip().
10996 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010997 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010998 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010999 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011000 spin_unlock_irqrestore(&dev->event_lock, flags);
11001}
11002
Chris Wilson60426392015-10-10 10:44:32 +010011003static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011004{
11005 /* Ensure that the work item is consistent when activating it ... */
11006 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010011007 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011008 /* and that it is marked active as soon as the irq could fire. */
11009 smp_wmb();
11010}
11011
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011012static int intel_gen2_queue_flip(struct drm_device *dev,
11013 struct drm_crtc *crtc,
11014 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011015 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011016 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011017 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011018{
John Harrison6258fbe2015-05-29 17:43:48 +010011019 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011021 u32 flip_mask;
11022 int ret;
11023
John Harrison5fb9de12015-05-29 17:44:07 +010011024 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011025 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011026 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011027
11028 /* Can't queue multiple flips, so wait for the previous
11029 * one to finish before executing the next.
11030 */
11031 if (intel_crtc->plane)
11032 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11033 else
11034 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011035 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11036 intel_ring_emit(ring, MI_NOOP);
11037 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11038 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11039 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011040 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011041 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011042
Chris Wilson60426392015-10-10 10:44:32 +010011043 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011044 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011045}
11046
11047static int intel_gen3_queue_flip(struct drm_device *dev,
11048 struct drm_crtc *crtc,
11049 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011050 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011051 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011052 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011053{
John Harrison6258fbe2015-05-29 17:43:48 +010011054 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011056 u32 flip_mask;
11057 int ret;
11058
John Harrison5fb9de12015-05-29 17:44:07 +010011059 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011060 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011061 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011062
11063 if (intel_crtc->plane)
11064 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11065 else
11066 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011067 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11068 intel_ring_emit(ring, MI_NOOP);
11069 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11070 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11071 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011072 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011073 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011074
Chris Wilson60426392015-10-10 10:44:32 +010011075 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011076 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011077}
11078
11079static int intel_gen4_queue_flip(struct drm_device *dev,
11080 struct drm_crtc *crtc,
11081 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011082 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011083 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011084 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011085{
John Harrison6258fbe2015-05-29 17:43:48 +010011086 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011087 struct drm_i915_private *dev_priv = dev->dev_private;
11088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11089 uint32_t pf, pipesrc;
11090 int ret;
11091
John Harrison5fb9de12015-05-29 17:44:07 +010011092 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011093 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011094 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011095
11096 /* i965+ uses the linear or tiled offsets from the
11097 * Display Registers (which do not change across a page-flip)
11098 * so we need only reprogram the base address.
11099 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011100 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11101 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11102 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011103 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011104 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011105
11106 /* XXX Enabling the panel-fitter across page-flip is so far
11107 * untested on non-native modes, so ignore it for now.
11108 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11109 */
11110 pf = 0;
11111 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011112 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011113
Chris Wilson60426392015-10-10 10:44:32 +010011114 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011115 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011116}
11117
11118static int intel_gen6_queue_flip(struct drm_device *dev,
11119 struct drm_crtc *crtc,
11120 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011121 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011122 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011123 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011124{
John Harrison6258fbe2015-05-29 17:43:48 +010011125 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011126 struct drm_i915_private *dev_priv = dev->dev_private;
11127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11128 uint32_t pf, pipesrc;
11129 int ret;
11130
John Harrison5fb9de12015-05-29 17:44:07 +010011131 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011132 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011133 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011134
Daniel Vetter6d90c952012-04-26 23:28:05 +020011135 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11136 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11137 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011138 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011139
Chris Wilson99d9acd2012-04-17 20:37:00 +010011140 /* Contrary to the suggestions in the documentation,
11141 * "Enable Panel Fitter" does not seem to be required when page
11142 * flipping with a non-native mode, and worse causes a normal
11143 * modeset to fail.
11144 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11145 */
11146 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011147 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011148 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011149
Chris Wilson60426392015-10-10 10:44:32 +010011150 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011151 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011152}
11153
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011154static int intel_gen7_queue_flip(struct drm_device *dev,
11155 struct drm_crtc *crtc,
11156 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011157 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011158 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011159 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011160{
John Harrison6258fbe2015-05-29 17:43:48 +010011161 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011163 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011164 int len, ret;
11165
Robin Schroereba905b2014-05-18 02:24:50 +020011166 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011167 case PLANE_A:
11168 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11169 break;
11170 case PLANE_B:
11171 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11172 break;
11173 case PLANE_C:
11174 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11175 break;
11176 default:
11177 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011178 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011179 }
11180
Chris Wilsonffe74d72013-08-26 20:58:12 +010011181 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011182 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011183 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011184 /*
11185 * On Gen 8, SRM is now taking an extra dword to accommodate
11186 * 48bits addresses, and we need a NOOP for the batch size to
11187 * stay even.
11188 */
11189 if (IS_GEN8(dev))
11190 len += 2;
11191 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011192
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011193 /*
11194 * BSpec MI_DISPLAY_FLIP for IVB:
11195 * "The full packet must be contained within the same cache line."
11196 *
11197 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11198 * cacheline, if we ever start emitting more commands before
11199 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11200 * then do the cacheline alignment, and finally emit the
11201 * MI_DISPLAY_FLIP.
11202 */
John Harrisonbba09b12015-05-29 17:44:06 +010011203 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011204 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011205 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011206
John Harrison5fb9de12015-05-29 17:44:07 +010011207 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011208 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011209 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011210
Chris Wilsonffe74d72013-08-26 20:58:12 +010011211 /* Unmask the flip-done completion message. Note that the bspec says that
11212 * we should do this for both the BCS and RCS, and that we must not unmask
11213 * more than one flip event at any time (or ensure that one flip message
11214 * can be sent by waiting for flip-done prior to queueing new flips).
11215 * Experimentation says that BCS works despite DERRMR masking all
11216 * flip-done completion events and that unmasking all planes at once
11217 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11218 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11219 */
11220 if (ring->id == RCS) {
11221 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011222 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011223 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11224 DERRMR_PIPEB_PRI_FLIP_DONE |
11225 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011226 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011227 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011228 MI_SRM_LRM_GLOBAL_GTT);
11229 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011230 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011231 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011232 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011233 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011234 if (IS_GEN8(dev)) {
11235 intel_ring_emit(ring, 0);
11236 intel_ring_emit(ring, MI_NOOP);
11237 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011238 }
11239
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011240 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011241 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011242 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011243 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011244
Chris Wilson60426392015-10-10 10:44:32 +010011245 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011246 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011247}
11248
Sourab Gupta84c33a62014-06-02 16:47:17 +053011249static bool use_mmio_flip(struct intel_engine_cs *ring,
11250 struct drm_i915_gem_object *obj)
11251{
11252 /*
11253 * This is not being used for older platforms, because
11254 * non-availability of flip done interrupt forces us to use
11255 * CS flips. Older platforms derive flip done using some clever
11256 * tricks involving the flip_pending status bits and vblank irqs.
11257 * So using MMIO flips there would disrupt this mechanism.
11258 */
11259
Chris Wilson8e09bf82014-07-08 10:40:30 +010011260 if (ring == NULL)
11261 return true;
11262
Sourab Gupta84c33a62014-06-02 16:47:17 +053011263 if (INTEL_INFO(ring->dev)->gen < 5)
11264 return false;
11265
11266 if (i915.use_mmio_flip < 0)
11267 return false;
11268 else if (i915.use_mmio_flip > 0)
11269 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011270 else if (i915.enable_execlists)
11271 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011272 else if (obj->base.dma_buf &&
11273 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11274 false))
11275 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011276 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011277 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011278}
11279
Chris Wilson60426392015-10-10 10:44:32 +010011280static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011281 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011282 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011283{
11284 struct drm_device *dev = intel_crtc->base.dev;
11285 struct drm_i915_private *dev_priv = dev->dev_private;
11286 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011287 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011288 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011289
11290 ctl = I915_READ(PLANE_CTL(pipe, 0));
11291 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011292 switch (fb->modifier[0]) {
11293 case DRM_FORMAT_MOD_NONE:
11294 break;
11295 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011296 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011297 break;
11298 case I915_FORMAT_MOD_Y_TILED:
11299 ctl |= PLANE_CTL_TILED_Y;
11300 break;
11301 case I915_FORMAT_MOD_Yf_TILED:
11302 ctl |= PLANE_CTL_TILED_YF;
11303 break;
11304 default:
11305 MISSING_CASE(fb->modifier[0]);
11306 }
Damien Lespiauff944562014-11-20 14:58:16 +000011307
11308 /*
11309 * The stride is either expressed as a multiple of 64 bytes chunks for
11310 * linear buffers or in number of tiles for tiled buffers.
11311 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011312 if (intel_rotation_90_or_270(rotation)) {
11313 /* stride = Surface height in tiles */
11314 tile_height = intel_tile_height(dev, fb->pixel_format,
11315 fb->modifier[0], 0);
11316 stride = DIV_ROUND_UP(fb->height, tile_height);
11317 } else {
11318 stride = fb->pitches[0] /
11319 intel_fb_stride_alignment(dev, fb->modifier[0],
11320 fb->pixel_format);
11321 }
Damien Lespiauff944562014-11-20 14:58:16 +000011322
11323 /*
11324 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11325 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11326 */
11327 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11328 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11329
Chris Wilson60426392015-10-10 10:44:32 +010011330 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011331 POSTING_READ(PLANE_SURF(pipe, 0));
11332}
11333
Chris Wilson60426392015-10-10 10:44:32 +010011334static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11335 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011336{
11337 struct drm_device *dev = intel_crtc->base.dev;
11338 struct drm_i915_private *dev_priv = dev->dev_private;
11339 struct intel_framebuffer *intel_fb =
11340 to_intel_framebuffer(intel_crtc->base.primary->fb);
11341 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011342 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011343 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011344
Sourab Gupta84c33a62014-06-02 16:47:17 +053011345 dspcntr = I915_READ(reg);
11346
Damien Lespiauc5d97472014-10-25 00:11:11 +010011347 if (obj->tiling_mode != I915_TILING_NONE)
11348 dspcntr |= DISPPLANE_TILED;
11349 else
11350 dspcntr &= ~DISPPLANE_TILED;
11351
Sourab Gupta84c33a62014-06-02 16:47:17 +053011352 I915_WRITE(reg, dspcntr);
11353
Chris Wilson60426392015-10-10 10:44:32 +010011354 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011355 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011356}
11357
11358/*
11359 * XXX: This is the temporary way to update the plane registers until we get
11360 * around to using the usual plane update functions for MMIO flips
11361 */
Chris Wilson60426392015-10-10 10:44:32 +010011362static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011363{
Chris Wilson60426392015-10-10 10:44:32 +010011364 struct intel_crtc *crtc = mmio_flip->crtc;
11365 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011366
Chris Wilson60426392015-10-10 10:44:32 +010011367 spin_lock_irq(&crtc->base.dev->event_lock);
11368 work = crtc->unpin_work;
11369 spin_unlock_irq(&crtc->base.dev->event_lock);
11370 if (work == NULL)
11371 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011372
Chris Wilson60426392015-10-10 10:44:32 +010011373 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011374
Chris Wilson60426392015-10-10 10:44:32 +010011375 intel_pipe_update_start(crtc);
11376
11377 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011378 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011379 else
11380 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011381 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011382
Chris Wilson60426392015-10-10 10:44:32 +010011383 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011384}
11385
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011386static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011387{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011388 struct intel_mmio_flip *mmio_flip =
11389 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011390 struct intel_framebuffer *intel_fb =
11391 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11392 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011393
Chris Wilson60426392015-10-10 10:44:32 +010011394 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011395 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011396 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011397 false, NULL,
11398 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011399 i915_gem_request_unreference__unlocked(mmio_flip->req);
11400 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011401
Alex Goinsfd8e0582015-11-25 18:43:38 -080011402 /* For framebuffer backed by dmabuf, wait for fence */
11403 if (obj->base.dma_buf)
11404 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11405 false, false,
11406 MAX_SCHEDULE_TIMEOUT) < 0);
11407
Chris Wilson60426392015-10-10 10:44:32 +010011408 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011409 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011410}
11411
11412static int intel_queue_mmio_flip(struct drm_device *dev,
11413 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011414 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011415{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011416 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011417
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011418 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11419 if (mmio_flip == NULL)
11420 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011421
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011422 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011423 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011424 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011425 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011426
11427 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11428 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011429
Sourab Gupta84c33a62014-06-02 16:47:17 +053011430 return 0;
11431}
11432
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011433static int intel_default_queue_flip(struct drm_device *dev,
11434 struct drm_crtc *crtc,
11435 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011436 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011437 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011438 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011439{
11440 return -ENODEV;
11441}
11442
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011443static bool __intel_pageflip_stall_check(struct drm_device *dev,
11444 struct drm_crtc *crtc)
11445{
11446 struct drm_i915_private *dev_priv = dev->dev_private;
11447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11448 struct intel_unpin_work *work = intel_crtc->unpin_work;
11449 u32 addr;
11450
11451 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11452 return true;
11453
Chris Wilson908565c2015-08-12 13:08:22 +010011454 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11455 return false;
11456
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011457 if (!work->enable_stall_check)
11458 return false;
11459
11460 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011461 if (work->flip_queued_req &&
11462 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011463 return false;
11464
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011465 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011466 }
11467
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011468 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011469 return false;
11470
11471 /* Potential stall - if we see that the flip has happened,
11472 * assume a missed interrupt. */
11473 if (INTEL_INFO(dev)->gen >= 4)
11474 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11475 else
11476 addr = I915_READ(DSPADDR(intel_crtc->plane));
11477
11478 /* There is a potential issue here with a false positive after a flip
11479 * to the same address. We could address this by checking for a
11480 * non-incrementing frame counter.
11481 */
11482 return addr == work->gtt_offset;
11483}
11484
11485void intel_check_page_flip(struct drm_device *dev, int pipe)
11486{
11487 struct drm_i915_private *dev_priv = dev->dev_private;
11488 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011490 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011491
Dave Gordon6c51d462015-03-06 15:34:26 +000011492 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011493
11494 if (crtc == NULL)
11495 return;
11496
Daniel Vetterf3260382014-09-15 14:55:23 +020011497 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011498 work = intel_crtc->unpin_work;
11499 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011500 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011501 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011502 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011503 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011504 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011505 if (work != NULL &&
11506 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11507 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011508 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011509}
11510
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011511static int intel_crtc_page_flip(struct drm_crtc *crtc,
11512 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011513 struct drm_pending_vblank_event *event,
11514 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011515{
11516 struct drm_device *dev = crtc->dev;
11517 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011518 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011519 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011521 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011522 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011523 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011524 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011525 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011526 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011527 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011528
Matt Roper2ff8fde2014-07-08 07:50:07 -070011529 /*
11530 * drm_mode_page_flip_ioctl() should already catch this, but double
11531 * check to be safe. In the future we may enable pageflipping from
11532 * a disabled primary plane.
11533 */
11534 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11535 return -EBUSY;
11536
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011537 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011538 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011539 return -EINVAL;
11540
11541 /*
11542 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11543 * Note that pitch changes could also affect these register.
11544 */
11545 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011546 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11547 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011548 return -EINVAL;
11549
Chris Wilsonf900db42014-02-20 09:26:13 +000011550 if (i915_terminally_wedged(&dev_priv->gpu_error))
11551 goto out_hang;
11552
Daniel Vetterb14c5672013-09-19 12:18:32 +020011553 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011554 if (work == NULL)
11555 return -ENOMEM;
11556
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011557 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011558 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011559 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011560 INIT_WORK(&work->work, intel_unpin_work_fn);
11561
Daniel Vetter87b6b102014-05-15 15:33:46 +020011562 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011563 if (ret)
11564 goto free_work;
11565
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011566 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011567 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011568 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011569 /* Before declaring the flip queue wedged, check if
11570 * the hardware completed the operation behind our backs.
11571 */
11572 if (__intel_pageflip_stall_check(dev, crtc)) {
11573 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11574 page_flip_completed(intel_crtc);
11575 } else {
11576 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011577 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011578
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011579 drm_crtc_vblank_put(crtc);
11580 kfree(work);
11581 return -EBUSY;
11582 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011583 }
11584 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011585 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011586
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011587 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11588 flush_workqueue(dev_priv->wq);
11589
Jesse Barnes75dfca82010-02-10 15:09:44 -080011590 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011591 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011592 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011593
Matt Roperf4510a22014-04-01 15:22:40 -070011594 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011595 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011596
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011597 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011598
Chris Wilson89ed88b2015-02-16 14:31:49 +000011599 ret = i915_mutex_lock_interruptible(dev);
11600 if (ret)
11601 goto cleanup;
11602
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011603 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011604 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011605
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011606 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011607 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011608
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011609 if (IS_VALLEYVIEW(dev)) {
11610 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011611 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011612 /* vlv: DISPLAY_FLIP fails to change tiling */
11613 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011614 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011615 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011616 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011617 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011618 if (ring == NULL || ring->id != RCS)
11619 ring = &dev_priv->ring[BCS];
11620 } else {
11621 ring = &dev_priv->ring[RCS];
11622 }
11623
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011624 mmio_flip = use_mmio_flip(ring, obj);
11625
11626 /* When using CS flips, we want to emit semaphores between rings.
11627 * However, when using mmio flips we will create a task to do the
11628 * synchronisation, so all we want here is to pin the framebuffer
11629 * into the display plane and skip any waits.
11630 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011631 if (!mmio_flip) {
11632 ret = i915_gem_object_sync(obj, ring, &request);
11633 if (ret)
11634 goto cleanup_pending;
11635 }
11636
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011637 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011638 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011639 if (ret)
11640 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011641
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011642 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11643 obj, 0);
11644 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011645
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011646 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011647 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011648 if (ret)
11649 goto cleanup_unpin;
11650
John Harrisonf06cc1b2014-11-24 18:49:37 +000011651 i915_gem_request_assign(&work->flip_queued_req,
11652 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011653 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011654 if (!request) {
11655 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11656 if (ret)
11657 goto cleanup_unpin;
11658 }
11659
11660 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011661 page_flip_flags);
11662 if (ret)
11663 goto cleanup_unpin;
11664
John Harrison6258fbe2015-05-29 17:43:48 +010011665 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011666 }
11667
John Harrison91af1272015-06-18 13:14:56 +010011668 if (request)
John Harrison75289872015-05-29 17:43:49 +010011669 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011670
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011671 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011672 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011673
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011674 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011675 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011676 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011677
Paulo Zanonid029bca2015-10-15 10:44:46 -030011678 intel_fbc_deactivate(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011679 intel_frontbuffer_flip_prepare(dev,
11680 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011681
Jesse Barnese5510fa2010-07-01 16:48:37 -070011682 trace_i915_flip_request(intel_crtc->plane, obj);
11683
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011684 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011685
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011686cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011687 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011688cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011689 if (request)
11690 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011691 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011692 mutex_unlock(&dev->struct_mutex);
11693cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011694 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011695 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011696
Chris Wilson89ed88b2015-02-16 14:31:49 +000011697 drm_gem_object_unreference_unlocked(&obj->base);
11698 drm_framebuffer_unreference(work->old_fb);
11699
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011700 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011701 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011702 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011703
Daniel Vetter87b6b102014-05-15 15:33:46 +020011704 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011705free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011706 kfree(work);
11707
Chris Wilsonf900db42014-02-20 09:26:13 +000011708 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011709 struct drm_atomic_state *state;
11710 struct drm_plane_state *plane_state;
11711
Chris Wilsonf900db42014-02-20 09:26:13 +000011712out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011713 state = drm_atomic_state_alloc(dev);
11714 if (!state)
11715 return -ENOMEM;
11716 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11717
11718retry:
11719 plane_state = drm_atomic_get_plane_state(state, primary);
11720 ret = PTR_ERR_OR_ZERO(plane_state);
11721 if (!ret) {
11722 drm_atomic_set_fb_for_plane(plane_state, fb);
11723
11724 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11725 if (!ret)
11726 ret = drm_atomic_commit(state);
11727 }
11728
11729 if (ret == -EDEADLK) {
11730 drm_modeset_backoff(state->acquire_ctx);
11731 drm_atomic_state_clear(state);
11732 goto retry;
11733 }
11734
11735 if (ret)
11736 drm_atomic_state_free(state);
11737
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011738 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011739 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011740 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011741 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011742 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011743 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011744 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011745}
11746
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011747
11748/**
11749 * intel_wm_need_update - Check whether watermarks need updating
11750 * @plane: drm plane
11751 * @state: new plane state
11752 *
11753 * Check current plane state versus the new one to determine whether
11754 * watermarks need to be recalculated.
11755 *
11756 * Returns true or false.
11757 */
11758static bool intel_wm_need_update(struct drm_plane *plane,
11759 struct drm_plane_state *state)
11760{
Matt Roperd21fbe82015-09-24 15:53:12 -070011761 struct intel_plane_state *new = to_intel_plane_state(state);
11762 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11763
11764 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011765 if (new->visible != cur->visible)
11766 return true;
11767
11768 if (!cur->base.fb || !new->base.fb)
11769 return false;
11770
11771 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11772 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011773 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11774 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11775 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11776 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011777 return true;
11778
11779 return false;
11780}
11781
Matt Roperd21fbe82015-09-24 15:53:12 -070011782static bool needs_scaling(struct intel_plane_state *state)
11783{
11784 int src_w = drm_rect_width(&state->src) >> 16;
11785 int src_h = drm_rect_height(&state->src) >> 16;
11786 int dst_w = drm_rect_width(&state->dst);
11787 int dst_h = drm_rect_height(&state->dst);
11788
11789 return (src_w != dst_w || src_h != dst_h);
11790}
11791
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011792int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11793 struct drm_plane_state *plane_state)
11794{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011795 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011796 struct drm_crtc *crtc = crtc_state->crtc;
11797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11798 struct drm_plane *plane = plane_state->plane;
11799 struct drm_device *dev = crtc->dev;
11800 struct drm_i915_private *dev_priv = dev->dev_private;
11801 struct intel_plane_state *old_plane_state =
11802 to_intel_plane_state(plane->state);
11803 int idx = intel_crtc->base.base.id, ret;
11804 int i = drm_plane_index(plane);
11805 bool mode_changed = needs_modeset(crtc_state);
11806 bool was_crtc_enabled = crtc->state->active;
11807 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011808 bool turn_off, turn_on, visible, was_visible;
11809 struct drm_framebuffer *fb = plane_state->fb;
11810
11811 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11812 plane->type != DRM_PLANE_TYPE_CURSOR) {
11813 ret = skl_update_scaler_plane(
11814 to_intel_crtc_state(crtc_state),
11815 to_intel_plane_state(plane_state));
11816 if (ret)
11817 return ret;
11818 }
11819
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011820 was_visible = old_plane_state->visible;
11821 visible = to_intel_plane_state(plane_state)->visible;
11822
11823 if (!was_crtc_enabled && WARN_ON(was_visible))
11824 was_visible = false;
11825
11826 if (!is_crtc_enabled && WARN_ON(visible))
11827 visible = false;
11828
11829 if (!was_visible && !visible)
11830 return 0;
11831
11832 turn_off = was_visible && (!visible || mode_changed);
11833 turn_on = visible && (!was_visible || mode_changed);
11834
11835 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11836 plane->base.id, fb ? fb->base.id : -1);
11837
11838 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11839 plane->base.id, was_visible, visible,
11840 turn_off, turn_on, mode_changed);
11841
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011842 if (turn_on || turn_off) {
11843 pipe_config->wm_changed = true;
11844
Ville Syrjälä852eb002015-06-24 22:00:07 +030011845 /* must disable cxsr around plane enable/disable */
11846 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11847 if (is_crtc_enabled)
11848 intel_crtc->atomic.wait_vblank = true;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011849 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011850 }
11851 } else if (intel_wm_need_update(plane, plane_state)) {
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011852 pipe_config->wm_changed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011853 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011854
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011855 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011856 intel_crtc->atomic.fb_bits |=
11857 to_intel_plane(plane)->frontbuffer_bit;
11858
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011859 switch (plane->type) {
11860 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011861 intel_crtc->atomic.pre_disable_primary = turn_off;
11862 intel_crtc->atomic.post_enable_primary = turn_on;
11863
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011864 if (turn_off) {
11865 /*
11866 * FIXME: Actually if we will still have any other
11867 * plane enabled on the pipe we could let IPS enabled
11868 * still, but for now lets consider that when we make
11869 * primary invisible by setting DSPCNTR to 0 on
11870 * update_primary_plane function IPS needs to be
11871 * disable.
11872 */
11873 intel_crtc->atomic.disable_ips = true;
11874
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011875 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011876 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011877
11878 /*
11879 * FBC does not work on some platforms for rotated
11880 * planes, so disable it when rotation is not 0 and
11881 * update it when rotation is set back to 0.
11882 *
11883 * FIXME: This is redundant with the fbc update done in
11884 * the primary plane enable function except that that
11885 * one is done too late. We eventually need to unify
11886 * this.
11887 */
11888
11889 if (visible &&
11890 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11891 dev_priv->fbc.crtc == intel_crtc &&
11892 plane_state->rotation != BIT(DRM_ROTATE_0))
11893 intel_crtc->atomic.disable_fbc = true;
11894
11895 /*
11896 * BDW signals flip done immediately if the plane
11897 * is disabled, even if the plane enable is already
11898 * armed to occur at the next vblank :(
11899 */
11900 if (turn_on && IS_BROADWELL(dev))
11901 intel_crtc->atomic.wait_vblank = true;
11902
11903 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11904 break;
11905 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011906 break;
11907 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011908 /*
11909 * WaCxSRDisabledForSpriteScaling:ivb
11910 *
11911 * cstate->update_wm was already set above, so this flag will
11912 * take effect when we commit and program watermarks.
11913 */
11914 if (IS_IVYBRIDGE(dev) &&
11915 needs_scaling(to_intel_plane_state(plane_state)) &&
11916 !needs_scaling(old_plane_state)) {
11917 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11918 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011919 intel_crtc->atomic.wait_vblank = true;
11920 intel_crtc->atomic.update_sprite_watermarks |=
11921 1 << i;
11922 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011923
11924 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011925 }
11926 return 0;
11927}
11928
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011929static bool encoders_cloneable(const struct intel_encoder *a,
11930 const struct intel_encoder *b)
11931{
11932 /* masks could be asymmetric, so check both ways */
11933 return a == b || (a->cloneable & (1 << b->type) &&
11934 b->cloneable & (1 << a->type));
11935}
11936
11937static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11938 struct intel_crtc *crtc,
11939 struct intel_encoder *encoder)
11940{
11941 struct intel_encoder *source_encoder;
11942 struct drm_connector *connector;
11943 struct drm_connector_state *connector_state;
11944 int i;
11945
11946 for_each_connector_in_state(state, connector, connector_state, i) {
11947 if (connector_state->crtc != &crtc->base)
11948 continue;
11949
11950 source_encoder =
11951 to_intel_encoder(connector_state->best_encoder);
11952 if (!encoders_cloneable(encoder, source_encoder))
11953 return false;
11954 }
11955
11956 return true;
11957}
11958
11959static bool check_encoder_cloning(struct drm_atomic_state *state,
11960 struct intel_crtc *crtc)
11961{
11962 struct intel_encoder *encoder;
11963 struct drm_connector *connector;
11964 struct drm_connector_state *connector_state;
11965 int i;
11966
11967 for_each_connector_in_state(state, connector, connector_state, i) {
11968 if (connector_state->crtc != &crtc->base)
11969 continue;
11970
11971 encoder = to_intel_encoder(connector_state->best_encoder);
11972 if (!check_single_encoder_cloning(state, crtc, encoder))
11973 return false;
11974 }
11975
11976 return true;
11977}
11978
11979static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11980 struct drm_crtc_state *crtc_state)
11981{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011982 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011983 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011984 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011985 struct intel_crtc_state *pipe_config =
11986 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011987 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011988 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011989 bool mode_changed = needs_modeset(crtc_state);
11990
11991 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11992 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11993 return -EINVAL;
11994 }
11995
Ville Syrjälä852eb002015-06-24 22:00:07 +030011996 if (mode_changed && !crtc_state->active)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011997 pipe_config->wm_changed = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011998
Maarten Lankhorstad421372015-06-15 12:33:42 +020011999 if (mode_changed && crtc_state->enable &&
12000 dev_priv->display.crtc_compute_clock &&
12001 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
12002 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12003 pipe_config);
12004 if (ret)
12005 return ret;
12006 }
12007
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012008 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012009 if (dev_priv->display.compute_pipe_wm) {
12010 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
12011 if (ret)
12012 return ret;
12013 }
12014
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012015 if (INTEL_INFO(dev)->gen >= 9) {
12016 if (mode_changed)
12017 ret = skl_update_scaler_crtc(pipe_config);
12018
12019 if (!ret)
12020 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12021 pipe_config);
12022 }
12023
12024 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012025}
12026
Jani Nikula65b38e02015-04-13 11:26:56 +030012027static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012028 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12029 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080012030 .atomic_begin = intel_begin_crtc_commit,
12031 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012032 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012033};
12034
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012035static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12036{
12037 struct intel_connector *connector;
12038
12039 for_each_intel_connector(dev, connector) {
12040 if (connector->base.encoder) {
12041 connector->base.state->best_encoder =
12042 connector->base.encoder;
12043 connector->base.state->crtc =
12044 connector->base.encoder->crtc;
12045 } else {
12046 connector->base.state->best_encoder = NULL;
12047 connector->base.state->crtc = NULL;
12048 }
12049 }
12050}
12051
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012052static void
Robin Schroereba905b2014-05-18 02:24:50 +020012053connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012054 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012055{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012056 int bpp = pipe_config->pipe_bpp;
12057
12058 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12059 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012060 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012061
12062 /* Don't use an invalid EDID bpc value */
12063 if (connector->base.display_info.bpc &&
12064 connector->base.display_info.bpc * 3 < bpp) {
12065 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12066 bpp, connector->base.display_info.bpc*3);
12067 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12068 }
12069
12070 /* Clamp bpp to 8 on screens without EDID 1.4 */
12071 if (connector->base.display_info.bpc == 0 && bpp > 24) {
12072 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12073 bpp);
12074 pipe_config->pipe_bpp = 24;
12075 }
12076}
12077
12078static int
12079compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012080 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012081{
12082 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012083 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012084 struct drm_connector *connector;
12085 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012086 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012087
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012088 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012089 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012090 else if (INTEL_INFO(dev)->gen >= 5)
12091 bpp = 12*3;
12092 else
12093 bpp = 8*3;
12094
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012095
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012096 pipe_config->pipe_bpp = bpp;
12097
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012098 state = pipe_config->base.state;
12099
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012100 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012101 for_each_connector_in_state(state, connector, connector_state, i) {
12102 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012103 continue;
12104
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012105 connected_sink_compute_bpp(to_intel_connector(connector),
12106 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012107 }
12108
12109 return bpp;
12110}
12111
Daniel Vetter644db712013-09-19 14:53:58 +020012112static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12113{
12114 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12115 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012116 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012117 mode->crtc_hdisplay, mode->crtc_hsync_start,
12118 mode->crtc_hsync_end, mode->crtc_htotal,
12119 mode->crtc_vdisplay, mode->crtc_vsync_start,
12120 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12121}
12122
Daniel Vetterc0b03412013-05-28 12:05:54 +020012123static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012124 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012125 const char *context)
12126{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012127 struct drm_device *dev = crtc->base.dev;
12128 struct drm_plane *plane;
12129 struct intel_plane *intel_plane;
12130 struct intel_plane_state *state;
12131 struct drm_framebuffer *fb;
12132
12133 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12134 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012135
12136 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12137 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12138 pipe_config->pipe_bpp, pipe_config->dither);
12139 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12140 pipe_config->has_pch_encoder,
12141 pipe_config->fdi_lanes,
12142 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12143 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12144 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012145 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012146 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012147 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012148 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12149 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12150 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012151
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012152 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012153 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012154 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012155 pipe_config->dp_m2_n2.gmch_m,
12156 pipe_config->dp_m2_n2.gmch_n,
12157 pipe_config->dp_m2_n2.link_m,
12158 pipe_config->dp_m2_n2.link_n,
12159 pipe_config->dp_m2_n2.tu);
12160
Daniel Vetter55072d12014-11-20 16:10:28 +010012161 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12162 pipe_config->has_audio,
12163 pipe_config->has_infoframe);
12164
Daniel Vetterc0b03412013-05-28 12:05:54 +020012165 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012166 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012167 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012168 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12169 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012170 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012171 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12172 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012173 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12174 crtc->num_scalers,
12175 pipe_config->scaler_state.scaler_users,
12176 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012177 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12178 pipe_config->gmch_pfit.control,
12179 pipe_config->gmch_pfit.pgm_ratios,
12180 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012181 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012182 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012183 pipe_config->pch_pfit.size,
12184 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012185 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012186 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012187
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012188 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012189 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012190 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012191 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012192 pipe_config->ddi_pll_sel,
12193 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012194 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012195 pipe_config->dpll_hw_state.pll0,
12196 pipe_config->dpll_hw_state.pll1,
12197 pipe_config->dpll_hw_state.pll2,
12198 pipe_config->dpll_hw_state.pll3,
12199 pipe_config->dpll_hw_state.pll6,
12200 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012201 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012202 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012203 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012204 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012205 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12206 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12207 pipe_config->ddi_pll_sel,
12208 pipe_config->dpll_hw_state.ctrl1,
12209 pipe_config->dpll_hw_state.cfgcr1,
12210 pipe_config->dpll_hw_state.cfgcr2);
12211 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012212 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012213 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012214 pipe_config->dpll_hw_state.wrpll,
12215 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012216 } else {
12217 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12218 "fp0: 0x%x, fp1: 0x%x\n",
12219 pipe_config->dpll_hw_state.dpll,
12220 pipe_config->dpll_hw_state.dpll_md,
12221 pipe_config->dpll_hw_state.fp0,
12222 pipe_config->dpll_hw_state.fp1);
12223 }
12224
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012225 DRM_DEBUG_KMS("planes on this crtc\n");
12226 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12227 intel_plane = to_intel_plane(plane);
12228 if (intel_plane->pipe != crtc->pipe)
12229 continue;
12230
12231 state = to_intel_plane_state(plane->state);
12232 fb = state->base.fb;
12233 if (!fb) {
12234 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12235 "disabled, scaler_id = %d\n",
12236 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12237 plane->base.id, intel_plane->pipe,
12238 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12239 drm_plane_index(plane), state->scaler_id);
12240 continue;
12241 }
12242
12243 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12244 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12245 plane->base.id, intel_plane->pipe,
12246 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12247 drm_plane_index(plane));
12248 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12249 fb->base.id, fb->width, fb->height, fb->pixel_format);
12250 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12251 state->scaler_id,
12252 state->src.x1 >> 16, state->src.y1 >> 16,
12253 drm_rect_width(&state->src) >> 16,
12254 drm_rect_height(&state->src) >> 16,
12255 state->dst.x1, state->dst.y1,
12256 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12257 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012258}
12259
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012260static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012261{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012262 struct drm_device *dev = state->dev;
12263 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012264 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012265 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012266 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012267 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012268
12269 /*
12270 * Walk the connector list instead of the encoder
12271 * list to detect the problem on ddi platforms
12272 * where there's just one encoder per digital port.
12273 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012274 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012275 if (!connector_state->best_encoder)
12276 continue;
12277
12278 encoder = to_intel_encoder(connector_state->best_encoder);
12279
12280 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012281
12282 switch (encoder->type) {
12283 unsigned int port_mask;
12284 case INTEL_OUTPUT_UNKNOWN:
12285 if (WARN_ON(!HAS_DDI(dev)))
12286 break;
12287 case INTEL_OUTPUT_DISPLAYPORT:
12288 case INTEL_OUTPUT_HDMI:
12289 case INTEL_OUTPUT_EDP:
12290 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12291
12292 /* the same port mustn't appear more than once */
12293 if (used_ports & port_mask)
12294 return false;
12295
12296 used_ports |= port_mask;
12297 default:
12298 break;
12299 }
12300 }
12301
12302 return true;
12303}
12304
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012305static void
12306clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12307{
12308 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012309 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012310 struct intel_dpll_hw_state dpll_hw_state;
12311 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012312 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012313 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012314
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012315 /* FIXME: before the switch to atomic started, a new pipe_config was
12316 * kzalloc'd. Code that depends on any field being zero should be
12317 * fixed, so that the crtc_state can be safely duplicated. For now,
12318 * only fields that are know to not cause problems are preserved. */
12319
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012320 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012321 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012322 shared_dpll = crtc_state->shared_dpll;
12323 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012324 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012325 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012326
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012327 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012328
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012329 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012330 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012331 crtc_state->shared_dpll = shared_dpll;
12332 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012333 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012334 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012335}
12336
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012337static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012338intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012339 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012340{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012341 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012342 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012343 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012344 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012345 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012346 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012347 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012348
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012349 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012350
Daniel Vettere143a212013-07-04 12:01:15 +020012351 pipe_config->cpu_transcoder =
12352 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012353
Imre Deak2960bc92013-07-30 13:36:32 +030012354 /*
12355 * Sanitize sync polarity flags based on requested ones. If neither
12356 * positive or negative polarity is requested, treat this as meaning
12357 * negative polarity.
12358 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012359 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012360 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012361 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012362
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012363 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012364 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012365 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012366
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012367 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12368 pipe_config);
12369 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012370 goto fail;
12371
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012372 /*
12373 * Determine the real pipe dimensions. Note that stereo modes can
12374 * increase the actual pipe size due to the frame doubling and
12375 * insertion of additional space for blanks between the frame. This
12376 * is stored in the crtc timings. We use the requested mode to do this
12377 * computation to clearly distinguish it from the adjusted mode, which
12378 * can be changed by the connectors in the below retry loop.
12379 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012380 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012381 &pipe_config->pipe_src_w,
12382 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012383
Daniel Vettere29c22c2013-02-21 00:00:16 +010012384encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012385 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012386 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012387 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012388
Daniel Vetter135c81b2013-07-21 21:37:09 +020012389 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012390 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12391 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012392
Daniel Vetter7758a112012-07-08 19:40:39 +020012393 /* Pass our mode to the connectors and the CRTC to give them a chance to
12394 * adjust it according to limitations or connector properties, and also
12395 * a chance to reject the mode entirely.
12396 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012397 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012398 if (connector_state->crtc != crtc)
12399 continue;
12400
12401 encoder = to_intel_encoder(connector_state->best_encoder);
12402
Daniel Vetterefea6e82013-07-21 21:36:59 +020012403 if (!(encoder->compute_config(encoder, pipe_config))) {
12404 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012405 goto fail;
12406 }
12407 }
12408
Daniel Vetterff9a6752013-06-01 17:16:21 +020012409 /* Set default port clock if not overwritten by the encoder. Needs to be
12410 * done afterwards in case the encoder adjusts the mode. */
12411 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012412 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012413 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012414
Daniel Vettera43f6e02013-06-07 23:10:32 +020012415 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012416 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012417 DRM_DEBUG_KMS("CRTC fixup failed\n");
12418 goto fail;
12419 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012420
12421 if (ret == RETRY) {
12422 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12423 ret = -EINVAL;
12424 goto fail;
12425 }
12426
12427 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12428 retry = false;
12429 goto encoder_retry;
12430 }
12431
Daniel Vettere8fa4272015-08-12 11:43:34 +020012432 /* Dithering seems to not pass-through bits correctly when it should, so
12433 * only enable it on 6bpc panels. */
12434 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012435 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012436 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012437
Daniel Vetter7758a112012-07-08 19:40:39 +020012438fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012439 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012440}
12441
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012442static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012443intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012444{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012445 struct drm_crtc *crtc;
12446 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012447 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012448
Ville Syrjälä76688512014-01-10 11:28:06 +020012449 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012450 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012451 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012452
12453 /* Update hwmode for vblank functions */
12454 if (crtc->state->active)
12455 crtc->hwmode = crtc->state->adjusted_mode;
12456 else
12457 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012458
12459 /*
12460 * Update legacy state to satisfy fbc code. This can
12461 * be removed when fbc uses the atomic state.
12462 */
12463 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12464 struct drm_plane_state *plane_state = crtc->primary->state;
12465
12466 crtc->primary->fb = plane_state->fb;
12467 crtc->x = plane_state->src_x >> 16;
12468 crtc->y = plane_state->src_y >> 16;
12469 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012470 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012471}
12472
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012473static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012474{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012475 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012476
12477 if (clock1 == clock2)
12478 return true;
12479
12480 if (!clock1 || !clock2)
12481 return false;
12482
12483 diff = abs(clock1 - clock2);
12484
12485 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12486 return true;
12487
12488 return false;
12489}
12490
Daniel Vetter25c5b262012-07-08 22:08:04 +020012491#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12492 list_for_each_entry((intel_crtc), \
12493 &(dev)->mode_config.crtc_list, \
12494 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012495 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012496
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012497static bool
12498intel_compare_m_n(unsigned int m, unsigned int n,
12499 unsigned int m2, unsigned int n2,
12500 bool exact)
12501{
12502 if (m == m2 && n == n2)
12503 return true;
12504
12505 if (exact || !m || !n || !m2 || !n2)
12506 return false;
12507
12508 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12509
12510 if (m > m2) {
12511 while (m > m2) {
12512 m2 <<= 1;
12513 n2 <<= 1;
12514 }
12515 } else if (m < m2) {
12516 while (m < m2) {
12517 m <<= 1;
12518 n <<= 1;
12519 }
12520 }
12521
12522 return m == m2 && n == n2;
12523}
12524
12525static bool
12526intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12527 struct intel_link_m_n *m2_n2,
12528 bool adjust)
12529{
12530 if (m_n->tu == m2_n2->tu &&
12531 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12532 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12533 intel_compare_m_n(m_n->link_m, m_n->link_n,
12534 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12535 if (adjust)
12536 *m2_n2 = *m_n;
12537
12538 return true;
12539 }
12540
12541 return false;
12542}
12543
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012544static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012545intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012546 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012547 struct intel_crtc_state *pipe_config,
12548 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012549{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012550 bool ret = true;
12551
12552#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12553 do { \
12554 if (!adjust) \
12555 DRM_ERROR(fmt, ##__VA_ARGS__); \
12556 else \
12557 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12558 } while (0)
12559
Daniel Vetter66e985c2013-06-05 13:34:20 +020012560#define PIPE_CONF_CHECK_X(name) \
12561 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012562 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012563 "(expected 0x%08x, found 0x%08x)\n", \
12564 current_config->name, \
12565 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012566 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012567 }
12568
Daniel Vetter08a24032013-04-19 11:25:34 +020012569#define PIPE_CONF_CHECK_I(name) \
12570 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012571 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012572 "(expected %i, found %i)\n", \
12573 current_config->name, \
12574 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012575 ret = false; \
12576 }
12577
12578#define PIPE_CONF_CHECK_M_N(name) \
12579 if (!intel_compare_link_m_n(&current_config->name, \
12580 &pipe_config->name,\
12581 adjust)) { \
12582 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12583 "(expected tu %i gmch %i/%i link %i/%i, " \
12584 "found tu %i, gmch %i/%i link %i/%i)\n", \
12585 current_config->name.tu, \
12586 current_config->name.gmch_m, \
12587 current_config->name.gmch_n, \
12588 current_config->name.link_m, \
12589 current_config->name.link_n, \
12590 pipe_config->name.tu, \
12591 pipe_config->name.gmch_m, \
12592 pipe_config->name.gmch_n, \
12593 pipe_config->name.link_m, \
12594 pipe_config->name.link_n); \
12595 ret = false; \
12596 }
12597
12598#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12599 if (!intel_compare_link_m_n(&current_config->name, \
12600 &pipe_config->name, adjust) && \
12601 !intel_compare_link_m_n(&current_config->alt_name, \
12602 &pipe_config->name, adjust)) { \
12603 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12604 "(expected tu %i gmch %i/%i link %i/%i, " \
12605 "or tu %i gmch %i/%i link %i/%i, " \
12606 "found tu %i, gmch %i/%i link %i/%i)\n", \
12607 current_config->name.tu, \
12608 current_config->name.gmch_m, \
12609 current_config->name.gmch_n, \
12610 current_config->name.link_m, \
12611 current_config->name.link_n, \
12612 current_config->alt_name.tu, \
12613 current_config->alt_name.gmch_m, \
12614 current_config->alt_name.gmch_n, \
12615 current_config->alt_name.link_m, \
12616 current_config->alt_name.link_n, \
12617 pipe_config->name.tu, \
12618 pipe_config->name.gmch_m, \
12619 pipe_config->name.gmch_n, \
12620 pipe_config->name.link_m, \
12621 pipe_config->name.link_n); \
12622 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012623 }
12624
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012625/* This is required for BDW+ where there is only one set of registers for
12626 * switching between high and low RR.
12627 * This macro can be used whenever a comparison has to be made between one
12628 * hw state and multiple sw state variables.
12629 */
12630#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12631 if ((current_config->name != pipe_config->name) && \
12632 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012633 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012634 "(expected %i or %i, found %i)\n", \
12635 current_config->name, \
12636 current_config->alt_name, \
12637 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012638 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012639 }
12640
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012641#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12642 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012643 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012644 "(expected %i, found %i)\n", \
12645 current_config->name & (mask), \
12646 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012647 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012648 }
12649
Ville Syrjälä5e550652013-09-06 23:29:07 +030012650#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12651 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012652 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012653 "(expected %i, found %i)\n", \
12654 current_config->name, \
12655 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012656 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012657 }
12658
Daniel Vetterbb760062013-06-06 14:55:52 +020012659#define PIPE_CONF_QUIRK(quirk) \
12660 ((current_config->quirks | pipe_config->quirks) & (quirk))
12661
Daniel Vettereccb1402013-05-22 00:50:22 +020012662 PIPE_CONF_CHECK_I(cpu_transcoder);
12663
Daniel Vetter08a24032013-04-19 11:25:34 +020012664 PIPE_CONF_CHECK_I(has_pch_encoder);
12665 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012666 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012667
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012668 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012669 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012670
12671 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012672 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012673
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012674 PIPE_CONF_CHECK_I(has_drrs);
12675 if (current_config->has_drrs)
12676 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12677 } else
12678 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012679
Jani Nikulaa65347b2015-11-27 12:21:46 +020012680 PIPE_CONF_CHECK_I(has_dsi_encoder);
12681
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012682 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12683 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12684 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12685 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12686 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12687 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012688
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012689 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12690 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12691 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12692 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12693 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12694 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012695
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012696 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012697 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012698 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12699 IS_VALLEYVIEW(dev))
12700 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012701 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012702
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012703 PIPE_CONF_CHECK_I(has_audio);
12704
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012705 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012706 DRM_MODE_FLAG_INTERLACE);
12707
Daniel Vetterbb760062013-06-06 14:55:52 +020012708 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012709 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012710 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012711 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012712 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012713 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012714 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012715 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012716 DRM_MODE_FLAG_NVSYNC);
12717 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012718
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012719 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012720 /* pfit ratios are autocomputed by the hw on gen4+ */
12721 if (INTEL_INFO(dev)->gen < 4)
12722 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012723 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012724
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012725 if (!adjust) {
12726 PIPE_CONF_CHECK_I(pipe_src_w);
12727 PIPE_CONF_CHECK_I(pipe_src_h);
12728
12729 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12730 if (current_config->pch_pfit.enabled) {
12731 PIPE_CONF_CHECK_X(pch_pfit.pos);
12732 PIPE_CONF_CHECK_X(pch_pfit.size);
12733 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012734
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012735 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12736 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012737
Jesse Barnese59150d2014-01-07 13:30:45 -080012738 /* BDW+ don't expose a synchronous way to read the state */
12739 if (IS_HASWELL(dev))
12740 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012741
Ville Syrjälä282740f2013-09-04 18:30:03 +030012742 PIPE_CONF_CHECK_I(double_wide);
12743
Daniel Vetter26804af2014-06-25 22:01:55 +030012744 PIPE_CONF_CHECK_X(ddi_pll_sel);
12745
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012746 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012747 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012748 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012749 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12750 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012751 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012752 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012753 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12754 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12755 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012756
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012757 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12758 PIPE_CONF_CHECK_I(pipe_bpp);
12759
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012760 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012761 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012762
Daniel Vetter66e985c2013-06-05 13:34:20 +020012763#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012764#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012765#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012766#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012767#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012768#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012769#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012770
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012771 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012772}
12773
Damien Lespiau08db6652014-11-04 17:06:52 +000012774static void check_wm_state(struct drm_device *dev)
12775{
12776 struct drm_i915_private *dev_priv = dev->dev_private;
12777 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12778 struct intel_crtc *intel_crtc;
12779 int plane;
12780
12781 if (INTEL_INFO(dev)->gen < 9)
12782 return;
12783
12784 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12785 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12786
12787 for_each_intel_crtc(dev, intel_crtc) {
12788 struct skl_ddb_entry *hw_entry, *sw_entry;
12789 const enum pipe pipe = intel_crtc->pipe;
12790
12791 if (!intel_crtc->active)
12792 continue;
12793
12794 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012795 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012796 hw_entry = &hw_ddb.plane[pipe][plane];
12797 sw_entry = &sw_ddb->plane[pipe][plane];
12798
12799 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12800 continue;
12801
12802 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12803 "(expected (%u,%u), found (%u,%u))\n",
12804 pipe_name(pipe), plane + 1,
12805 sw_entry->start, sw_entry->end,
12806 hw_entry->start, hw_entry->end);
12807 }
12808
12809 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012810 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12811 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012812
12813 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12814 continue;
12815
12816 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12817 "(expected (%u,%u), found (%u,%u))\n",
12818 pipe_name(pipe),
12819 sw_entry->start, sw_entry->end,
12820 hw_entry->start, hw_entry->end);
12821 }
12822}
12823
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012824static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012825check_connector_state(struct drm_device *dev,
12826 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012827{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012828 struct drm_connector_state *old_conn_state;
12829 struct drm_connector *connector;
12830 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012831
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012832 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12833 struct drm_encoder *encoder = connector->encoder;
12834 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012835
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012836 /* This also checks the encoder/connector hw state with the
12837 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012838 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012839
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012840 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012841 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012842 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012843}
12844
12845static void
12846check_encoder_state(struct drm_device *dev)
12847{
12848 struct intel_encoder *encoder;
12849 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012850
Damien Lespiaub2784e12014-08-05 11:29:37 +010012851 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012852 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012853 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012854
12855 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12856 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012857 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012858
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012859 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012860 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012861 continue;
12862 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012863
12864 I915_STATE_WARN(connector->base.state->crtc !=
12865 encoder->base.crtc,
12866 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012867 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012868
Rob Clarke2c719b2014-12-15 13:56:32 -050012869 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012870 "encoder's enabled state mismatch "
12871 "(expected %i, found %i)\n",
12872 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012873
12874 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012875 bool active;
12876
12877 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012878 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012879 "encoder detached but still enabled on pipe %c.\n",
12880 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012881 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012882 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012883}
12884
12885static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012886check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012887{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012888 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012889 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012890 struct drm_crtc_state *old_crtc_state;
12891 struct drm_crtc *crtc;
12892 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012893
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012894 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12895 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12896 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012897 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012898
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012899 if (!needs_modeset(crtc->state) &&
12900 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012901 continue;
12902
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012903 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12904 pipe_config = to_intel_crtc_state(old_crtc_state);
12905 memset(pipe_config, 0, sizeof(*pipe_config));
12906 pipe_config->base.crtc = crtc;
12907 pipe_config->base.state = old_state;
12908
12909 DRM_DEBUG_KMS("[CRTC:%d]\n",
12910 crtc->base.id);
12911
12912 active = dev_priv->display.get_pipe_config(intel_crtc,
12913 pipe_config);
12914
12915 /* hw state is inconsistent with the pipe quirk */
12916 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12917 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12918 active = crtc->state->active;
12919
12920 I915_STATE_WARN(crtc->state->active != active,
12921 "crtc active state doesn't match with hw state "
12922 "(expected %i, found %i)\n", crtc->state->active, active);
12923
12924 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12925 "transitional active state does not match atomic hw state "
12926 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12927
12928 for_each_encoder_on_crtc(dev, crtc, encoder) {
12929 enum pipe pipe;
12930
12931 active = encoder->get_hw_state(encoder, &pipe);
12932 I915_STATE_WARN(active != crtc->state->active,
12933 "[ENCODER:%i] active %i with crtc active %i\n",
12934 encoder->base.base.id, active, crtc->state->active);
12935
12936 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12937 "Encoder connected to wrong pipe %c\n",
12938 pipe_name(pipe));
12939
12940 if (active)
12941 encoder->get_config(encoder, pipe_config);
12942 }
12943
12944 if (!crtc->state->active)
12945 continue;
12946
12947 sw_config = to_intel_crtc_state(crtc->state);
12948 if (!intel_pipe_config_compare(dev, sw_config,
12949 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012950 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012951 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012952 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012953 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012954 "[sw state]");
12955 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012956 }
12957}
12958
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012959static void
12960check_shared_dpll_state(struct drm_device *dev)
12961{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012962 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012963 struct intel_crtc *crtc;
12964 struct intel_dpll_hw_state dpll_hw_state;
12965 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012966
12967 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12968 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12969 int enabled_crtcs = 0, active_crtcs = 0;
12970 bool active;
12971
12972 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12973
12974 DRM_DEBUG_KMS("%s\n", pll->name);
12975
12976 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12977
Rob Clarke2c719b2014-12-15 13:56:32 -050012978 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012979 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012980 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012981 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012982 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012983 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012984 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012985 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012986 "pll on state mismatch (expected %i, found %i)\n",
12987 pll->on, active);
12988
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012989 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012990 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012991 enabled_crtcs++;
12992 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12993 active_crtcs++;
12994 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012995 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012996 "pll active crtcs mismatch (expected %i, found %i)\n",
12997 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012998 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012999 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013000 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013001
Rob Clarke2c719b2014-12-15 13:56:32 -050013002 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020013003 sizeof(dpll_hw_state)),
13004 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020013005 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013006}
13007
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013008static void
13009intel_modeset_check_state(struct drm_device *dev,
13010 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013011{
Damien Lespiau08db6652014-11-04 17:06:52 +000013012 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013013 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013014 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013015 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013016 check_shared_dpll_state(dev);
13017}
13018
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013019void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030013020 int dotclock)
13021{
13022 /*
13023 * FDI already provided one idea for the dotclock.
13024 * Yell if the encoder disagrees.
13025 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013026 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030013027 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013028 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030013029}
13030
Ville Syrjälä80715b22014-05-15 20:23:23 +030013031static void update_scanline_offset(struct intel_crtc *crtc)
13032{
13033 struct drm_device *dev = crtc->base.dev;
13034
13035 /*
13036 * The scanline counter increments at the leading edge of hsync.
13037 *
13038 * On most platforms it starts counting from vtotal-1 on the
13039 * first active line. That means the scanline counter value is
13040 * always one less than what we would expect. Ie. just after
13041 * start of vblank, which also occurs at start of hsync (on the
13042 * last active line), the scanline counter will read vblank_start-1.
13043 *
13044 * On gen2 the scanline counter starts counting from 1 instead
13045 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13046 * to keep the value positive), instead of adding one.
13047 *
13048 * On HSW+ the behaviour of the scanline counter depends on the output
13049 * type. For DP ports it behaves like most other platforms, but on HDMI
13050 * there's an extra 1 line difference. So we need to add two instead of
13051 * one to the value.
13052 */
13053 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013054 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013055 int vtotal;
13056
Ville Syrjälä124abe02015-09-08 13:40:45 +030013057 vtotal = adjusted_mode->crtc_vtotal;
13058 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013059 vtotal /= 2;
13060
13061 crtc->scanline_offset = vtotal - 1;
13062 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013063 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013064 crtc->scanline_offset = 2;
13065 } else
13066 crtc->scanline_offset = 1;
13067}
13068
Maarten Lankhorstad421372015-06-15 12:33:42 +020013069static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013070{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013071 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013072 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013073 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013074 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013075 struct intel_crtc_state *intel_crtc_state;
13076 struct drm_crtc *crtc;
13077 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013078 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013079
13080 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013081 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013082
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013083 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020013084 int dpll;
13085
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013086 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030013087 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013088 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013089
Maarten Lankhorstad421372015-06-15 12:33:42 +020013090 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013091 continue;
13092
Maarten Lankhorstad421372015-06-15 12:33:42 +020013093 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013094
Maarten Lankhorstad421372015-06-15 12:33:42 +020013095 if (!shared_dpll)
13096 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13097
13098 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013099 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013100}
13101
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013102/*
13103 * This implements the workaround described in the "notes" section of the mode
13104 * set sequence documentation. When going from no pipes or single pipe to
13105 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13106 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13107 */
13108static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13109{
13110 struct drm_crtc_state *crtc_state;
13111 struct intel_crtc *intel_crtc;
13112 struct drm_crtc *crtc;
13113 struct intel_crtc_state *first_crtc_state = NULL;
13114 struct intel_crtc_state *other_crtc_state = NULL;
13115 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13116 int i;
13117
13118 /* look at all crtc's that are going to be enabled in during modeset */
13119 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13120 intel_crtc = to_intel_crtc(crtc);
13121
13122 if (!crtc_state->active || !needs_modeset(crtc_state))
13123 continue;
13124
13125 if (first_crtc_state) {
13126 other_crtc_state = to_intel_crtc_state(crtc_state);
13127 break;
13128 } else {
13129 first_crtc_state = to_intel_crtc_state(crtc_state);
13130 first_pipe = intel_crtc->pipe;
13131 }
13132 }
13133
13134 /* No workaround needed? */
13135 if (!first_crtc_state)
13136 return 0;
13137
13138 /* w/a possibly needed, check how many crtc's are already enabled. */
13139 for_each_intel_crtc(state->dev, intel_crtc) {
13140 struct intel_crtc_state *pipe_config;
13141
13142 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13143 if (IS_ERR(pipe_config))
13144 return PTR_ERR(pipe_config);
13145
13146 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13147
13148 if (!pipe_config->base.active ||
13149 needs_modeset(&pipe_config->base))
13150 continue;
13151
13152 /* 2 or more enabled crtcs means no need for w/a */
13153 if (enabled_pipe != INVALID_PIPE)
13154 return 0;
13155
13156 enabled_pipe = intel_crtc->pipe;
13157 }
13158
13159 if (enabled_pipe != INVALID_PIPE)
13160 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13161 else if (other_crtc_state)
13162 other_crtc_state->hsw_workaround_pipe = first_pipe;
13163
13164 return 0;
13165}
13166
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013167static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13168{
13169 struct drm_crtc *crtc;
13170 struct drm_crtc_state *crtc_state;
13171 int ret = 0;
13172
13173 /* add all active pipes to the state */
13174 for_each_crtc(state->dev, crtc) {
13175 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13176 if (IS_ERR(crtc_state))
13177 return PTR_ERR(crtc_state);
13178
13179 if (!crtc_state->active || needs_modeset(crtc_state))
13180 continue;
13181
13182 crtc_state->mode_changed = true;
13183
13184 ret = drm_atomic_add_affected_connectors(state, crtc);
13185 if (ret)
13186 break;
13187
13188 ret = drm_atomic_add_affected_planes(state, crtc);
13189 if (ret)
13190 break;
13191 }
13192
13193 return ret;
13194}
13195
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013196static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013197{
13198 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013199 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013200 int ret;
13201
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013202 if (!check_digital_port_conflicts(state)) {
13203 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13204 return -EINVAL;
13205 }
13206
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013207 /*
13208 * See if the config requires any additional preparation, e.g.
13209 * to adjust global state with pipes off. We need to do this
13210 * here so we can get the modeset_pipe updated config for the new
13211 * mode set on this crtc. For other crtcs we need to use the
13212 * adjusted_mode bits in the crtc directly.
13213 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013214 if (dev_priv->display.modeset_calc_cdclk) {
13215 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013216
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013217 ret = dev_priv->display.modeset_calc_cdclk(state);
13218
13219 cdclk = to_intel_atomic_state(state)->cdclk;
13220 if (!ret && cdclk != dev_priv->cdclk_freq)
13221 ret = intel_modeset_all_pipes(state);
13222
13223 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013224 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013225 } else
13226 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013227
Maarten Lankhorstad421372015-06-15 12:33:42 +020013228 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013229
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013230 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013231 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013232
Maarten Lankhorstad421372015-06-15 12:33:42 +020013233 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013234}
13235
Matt Roperaa363132015-09-24 15:53:18 -070013236/*
13237 * Handle calculation of various watermark data at the end of the atomic check
13238 * phase. The code here should be run after the per-crtc and per-plane 'check'
13239 * handlers to ensure that all derived state has been updated.
13240 */
13241static void calc_watermark_data(struct drm_atomic_state *state)
13242{
13243 struct drm_device *dev = state->dev;
13244 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13245 struct drm_crtc *crtc;
13246 struct drm_crtc_state *cstate;
13247 struct drm_plane *plane;
13248 struct drm_plane_state *pstate;
13249
13250 /*
13251 * Calculate watermark configuration details now that derived
13252 * plane/crtc state is all properly updated.
13253 */
13254 drm_for_each_crtc(crtc, dev) {
13255 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13256 crtc->state;
13257
13258 if (cstate->active)
13259 intel_state->wm_config.num_pipes_active++;
13260 }
13261 drm_for_each_legacy_plane(plane, dev) {
13262 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13263 plane->state;
13264
13265 if (!to_intel_plane_state(pstate)->visible)
13266 continue;
13267
13268 intel_state->wm_config.sprites_enabled = true;
13269 if (pstate->crtc_w != pstate->src_w >> 16 ||
13270 pstate->crtc_h != pstate->src_h >> 16)
13271 intel_state->wm_config.sprites_scaled = true;
13272 }
13273}
13274
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013275/**
13276 * intel_atomic_check - validate state object
13277 * @dev: drm device
13278 * @state: state to validate
13279 */
13280static int intel_atomic_check(struct drm_device *dev,
13281 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013282{
Matt Roperaa363132015-09-24 15:53:18 -070013283 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013284 struct drm_crtc *crtc;
13285 struct drm_crtc_state *crtc_state;
13286 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013287 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013288
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013289 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013290 if (ret)
13291 return ret;
13292
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013293 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013294 struct intel_crtc_state *pipe_config =
13295 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013296
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013297 memset(&to_intel_crtc(crtc)->atomic, 0,
13298 sizeof(struct intel_crtc_atomic_commit));
13299
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013300 /* Catch I915_MODE_FLAG_INHERITED */
13301 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13302 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013303
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013304 if (!crtc_state->enable) {
13305 if (needs_modeset(crtc_state))
13306 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013307 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013308 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013309
Daniel Vetter26495482015-07-15 14:15:52 +020013310 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013311 continue;
13312
Daniel Vetter26495482015-07-15 14:15:52 +020013313 /* FIXME: For only active_changed we shouldn't need to do any
13314 * state recomputation at all. */
13315
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013316 ret = drm_atomic_add_affected_connectors(state, crtc);
13317 if (ret)
13318 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013319
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013320 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013321 if (ret)
13322 return ret;
13323
Jani Nikula73831232015-11-19 10:26:30 +020013324 if (i915.fastboot &&
13325 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013326 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013327 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013328 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013329 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013330 }
13331
13332 if (needs_modeset(crtc_state)) {
13333 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013334
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013335 ret = drm_atomic_add_affected_planes(state, crtc);
13336 if (ret)
13337 return ret;
13338 }
13339
Daniel Vetter26495482015-07-15 14:15:52 +020013340 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13341 needs_modeset(crtc_state) ?
13342 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013343 }
13344
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013345 if (any_ms) {
13346 ret = intel_modeset_checks(state);
13347
13348 if (ret)
13349 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013350 } else
Matt Roperaa363132015-09-24 15:53:18 -070013351 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013352
Matt Roperaa363132015-09-24 15:53:18 -070013353 ret = drm_atomic_helper_check_planes(state->dev, state);
13354 if (ret)
13355 return ret;
13356
13357 calc_watermark_data(state);
13358
13359 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013360}
13361
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013362static int intel_atomic_prepare_commit(struct drm_device *dev,
13363 struct drm_atomic_state *state,
13364 bool async)
13365{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013366 struct drm_i915_private *dev_priv = dev->dev_private;
13367 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013368 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013369 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013370 struct drm_crtc *crtc;
13371 int i, ret;
13372
13373 if (async) {
13374 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13375 return -EINVAL;
13376 }
13377
13378 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13379 ret = intel_crtc_wait_for_pending_flips(crtc);
13380 if (ret)
13381 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013382
13383 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13384 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013385 }
13386
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013387 ret = mutex_lock_interruptible(&dev->struct_mutex);
13388 if (ret)
13389 return ret;
13390
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013391 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013392 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13393 u32 reset_counter;
13394
13395 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13396 mutex_unlock(&dev->struct_mutex);
13397
13398 for_each_plane_in_state(state, plane, plane_state, i) {
13399 struct intel_plane_state *intel_plane_state =
13400 to_intel_plane_state(plane_state);
13401
13402 if (!intel_plane_state->wait_req)
13403 continue;
13404
13405 ret = __i915_wait_request(intel_plane_state->wait_req,
13406 reset_counter, true,
13407 NULL, NULL);
13408
13409 /* Swallow -EIO errors to allow updates during hw lockup. */
13410 if (ret == -EIO)
13411 ret = 0;
13412
13413 if (ret)
13414 break;
13415 }
13416
13417 if (!ret)
13418 return 0;
13419
13420 mutex_lock(&dev->struct_mutex);
13421 drm_atomic_helper_cleanup_planes(dev, state);
13422 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013423
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013424 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013425 return ret;
13426}
13427
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013428/**
13429 * intel_atomic_commit - commit validated state object
13430 * @dev: DRM device
13431 * @state: the top-level driver state object
13432 * @async: asynchronous commit
13433 *
13434 * This function commits a top-level state object that has been validated
13435 * with drm_atomic_helper_check().
13436 *
13437 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13438 * we can only handle plane-related operations and do not yet support
13439 * asynchronous commit.
13440 *
13441 * RETURNS
13442 * Zero for success or -errno.
13443 */
13444static int intel_atomic_commit(struct drm_device *dev,
13445 struct drm_atomic_state *state,
13446 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013447{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013448 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013449 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013450 struct drm_crtc *crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013451 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013452 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013453 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013454
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013455 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013456 if (ret) {
13457 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013458 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013459 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013460
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013461 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013462 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013463
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013464 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013465 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13466
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013467 if (!needs_modeset(crtc->state))
13468 continue;
13469
13470 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013471 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013472
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013473 if (crtc_state->active) {
13474 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13475 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013476 intel_crtc->active = false;
13477 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013478
13479 /*
13480 * Underruns don't always raise
13481 * interrupts, so check manually.
13482 */
13483 intel_check_cpu_fifo_underruns(dev_priv);
13484 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013485
13486 if (!crtc->state->active)
13487 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013488 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013489 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013490
Daniel Vetterea9d7582012-07-10 10:42:52 +020013491 /* Only after disabling all output pipelines that will be changed can we
13492 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013493 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013494
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013495 if (any_ms) {
13496 intel_shared_dpll_commit(state);
13497
13498 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013499 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013500 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013501
Daniel Vettera6778b32012-07-02 09:56:42 +020013502 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013503 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13505 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013506 bool update_pipe = !modeset &&
13507 to_intel_crtc_state(crtc->state)->update_pipe;
13508 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013509
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013510 if (modeset)
13511 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13512
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013513 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013514 update_scanline_offset(to_intel_crtc(crtc));
13515 dev_priv->display.crtc_enable(crtc);
13516 }
13517
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013518 if (update_pipe) {
13519 put_domains = modeset_get_crtc_power_domains(crtc);
13520
13521 /* make sure intel_modeset_check_state runs */
13522 any_ms = true;
13523 }
13524
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013525 if (!modeset)
13526 intel_pre_plane_update(intel_crtc);
13527
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013528 if (crtc->state->active &&
13529 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013530 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013531
13532 if (put_domains)
13533 modeset_put_power_domains(dev_priv, put_domains);
13534
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013535 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013536
13537 if (modeset)
13538 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013539 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013540
Daniel Vettera6778b32012-07-02 09:56:42 +020013541 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013542
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013543 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013544
13545 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013546 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013547 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013548
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013549 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013550 intel_modeset_check_state(dev, state);
13551
13552 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013553
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013554 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013555}
13556
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013557void intel_crtc_restore_mode(struct drm_crtc *crtc)
13558{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013559 struct drm_device *dev = crtc->dev;
13560 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013561 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013562 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013563
13564 state = drm_atomic_state_alloc(dev);
13565 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013566 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013567 crtc->base.id);
13568 return;
13569 }
13570
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013571 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013572
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013573retry:
13574 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13575 ret = PTR_ERR_OR_ZERO(crtc_state);
13576 if (!ret) {
13577 if (!crtc_state->active)
13578 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013579
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013580 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013581 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013582 }
13583
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013584 if (ret == -EDEADLK) {
13585 drm_atomic_state_clear(state);
13586 drm_modeset_backoff(state->acquire_ctx);
13587 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013588 }
13589
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013590 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013591out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013592 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013593}
13594
Daniel Vetter25c5b262012-07-08 22:08:04 +020013595#undef for_each_intel_crtc_masked
13596
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013597static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013598 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013599 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013600 .destroy = intel_crtc_destroy,
13601 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013602 .atomic_duplicate_state = intel_crtc_duplicate_state,
13603 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013604};
13605
Daniel Vetter53589012013-06-05 13:34:16 +020013606static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13607 struct intel_shared_dpll *pll,
13608 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013609{
Daniel Vetter53589012013-06-05 13:34:16 +020013610 uint32_t val;
13611
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013612 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013613 return false;
13614
Daniel Vetter53589012013-06-05 13:34:16 +020013615 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013616 hw_state->dpll = val;
13617 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13618 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013619
13620 return val & DPLL_VCO_ENABLE;
13621}
13622
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013623static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13624 struct intel_shared_dpll *pll)
13625{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013626 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13627 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013628}
13629
Daniel Vettere7b903d2013-06-05 13:34:14 +020013630static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13631 struct intel_shared_dpll *pll)
13632{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013633 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013634 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013635
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013636 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013637
13638 /* Wait for the clocks to stabilize. */
13639 POSTING_READ(PCH_DPLL(pll->id));
13640 udelay(150);
13641
13642 /* The pixel multiplier can only be updated once the
13643 * DPLL is enabled and the clocks are stable.
13644 *
13645 * So write it again.
13646 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013647 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013648 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013649 udelay(200);
13650}
13651
13652static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13653 struct intel_shared_dpll *pll)
13654{
13655 struct drm_device *dev = dev_priv->dev;
13656 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013657
13658 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013659 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013660 if (intel_crtc_to_shared_dpll(crtc) == pll)
13661 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13662 }
13663
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013664 I915_WRITE(PCH_DPLL(pll->id), 0);
13665 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013666 udelay(200);
13667}
13668
Daniel Vetter46edb022013-06-05 13:34:12 +020013669static char *ibx_pch_dpll_names[] = {
13670 "PCH DPLL A",
13671 "PCH DPLL B",
13672};
13673
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013674static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013675{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013676 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013677 int i;
13678
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013679 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013680
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013681 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013682 dev_priv->shared_dplls[i].id = i;
13683 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013684 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013685 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13686 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013687 dev_priv->shared_dplls[i].get_hw_state =
13688 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013689 }
13690}
13691
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013692static void intel_shared_dpll_init(struct drm_device *dev)
13693{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013694 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013695
Daniel Vetter9cd86932014-06-25 22:01:57 +030013696 if (HAS_DDI(dev))
13697 intel_ddi_pll_init(dev);
13698 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013699 ibx_pch_dpll_init(dev);
13700 else
13701 dev_priv->num_shared_dpll = 0;
13702
13703 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013704}
13705
Matt Roper6beb8c232014-12-01 15:40:14 -080013706/**
13707 * intel_prepare_plane_fb - Prepare fb for usage on plane
13708 * @plane: drm plane to prepare for
13709 * @fb: framebuffer to prepare for presentation
13710 *
13711 * Prepares a framebuffer for usage on a display plane. Generally this
13712 * involves pinning the underlying object and updating the frontbuffer tracking
13713 * bits. Some older platforms need special physical address handling for
13714 * cursor planes.
13715 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013716 * Must be called with struct_mutex held.
13717 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013718 * Returns 0 on success, negative error code on failure.
13719 */
13720int
13721intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013722 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013723{
13724 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013725 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013726 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013727 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013728 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013729 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013730
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013731 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013732 return 0;
13733
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013734 if (old_obj) {
13735 struct drm_crtc_state *crtc_state =
13736 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13737
13738 /* Big Hammer, we also need to ensure that any pending
13739 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13740 * current scanout is retired before unpinning the old
13741 * framebuffer. Note that we rely on userspace rendering
13742 * into the buffer attached to the pipe they are waiting
13743 * on. If not, userspace generates a GPU hang with IPEHR
13744 * point to the MI_WAIT_FOR_EVENT.
13745 *
13746 * This should only fail upon a hung GPU, in which case we
13747 * can safely continue.
13748 */
13749 if (needs_modeset(crtc_state))
13750 ret = i915_gem_object_wait_rendering(old_obj, true);
13751
13752 /* Swallow -EIO errors to allow updates during hw lockup. */
13753 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013754 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013755 }
13756
Alex Goins3c28ff22015-11-25 18:43:39 -080013757 /* For framebuffer backed by dmabuf, wait for fence */
13758 if (obj && obj->base.dma_buf) {
13759 ret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13760 false, true,
13761 MAX_SCHEDULE_TIMEOUT);
13762 if (ret == -ERESTARTSYS)
13763 return ret;
13764
13765 WARN_ON(ret < 0);
13766 }
13767
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013768 if (!obj) {
13769 ret = 0;
13770 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013771 INTEL_INFO(dev)->cursor_needs_physical) {
13772 int align = IS_I830(dev) ? 16 * 1024 : 256;
13773 ret = i915_gem_object_attach_phys(obj, align);
13774 if (ret)
13775 DRM_DEBUG_KMS("failed to attach phys object\n");
13776 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013777 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013778 }
13779
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013780 if (ret == 0) {
13781 if (obj) {
13782 struct intel_plane_state *plane_state =
13783 to_intel_plane_state(new_state);
13784
13785 i915_gem_request_assign(&plane_state->wait_req,
13786 obj->last_write_req);
13787 }
13788
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013789 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013790 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013791
Matt Roper6beb8c232014-12-01 15:40:14 -080013792 return ret;
13793}
13794
Matt Roper38f3ce32014-12-02 07:45:25 -080013795/**
13796 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13797 * @plane: drm plane to clean up for
13798 * @fb: old framebuffer that was on plane
13799 *
13800 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013801 *
13802 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013803 */
13804void
13805intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013806 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013807{
13808 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013809 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013810 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013811 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13812 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013813
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013814 old_intel_state = to_intel_plane_state(old_state);
13815
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013816 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013817 return;
13818
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013819 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13820 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013821 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013822
13823 /* prepare_fb aborted? */
13824 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13825 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13826 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013827
13828 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13829
Matt Roper465c1202014-05-29 08:06:54 -070013830}
13831
Chandra Konduru6156a452015-04-27 13:48:39 -070013832int
13833skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13834{
13835 int max_scale;
13836 struct drm_device *dev;
13837 struct drm_i915_private *dev_priv;
13838 int crtc_clock, cdclk;
13839
13840 if (!intel_crtc || !crtc_state)
13841 return DRM_PLANE_HELPER_NO_SCALING;
13842
13843 dev = intel_crtc->base.dev;
13844 dev_priv = dev->dev_private;
13845 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013846 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013847
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013848 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013849 return DRM_PLANE_HELPER_NO_SCALING;
13850
13851 /*
13852 * skl max scale is lower of:
13853 * close to 3 but not 3, -1 is for that purpose
13854 * or
13855 * cdclk/crtc_clock
13856 */
13857 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13858
13859 return max_scale;
13860}
13861
Matt Roper465c1202014-05-29 08:06:54 -070013862static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013863intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013864 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013865 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013866{
Matt Roper2b875c22014-12-01 15:40:13 -080013867 struct drm_crtc *crtc = state->base.crtc;
13868 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013869 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013870 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13871 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013872
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013873 /* use scaler when colorkey is not required */
13874 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013875 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013876 min_scale = 1;
13877 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013878 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013879 }
Sonika Jindald8106362015-04-10 14:37:28 +053013880
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013881 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13882 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013883 min_scale, max_scale,
13884 can_position, true,
13885 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013886}
13887
Gustavo Padovan14af2932014-10-24 14:51:31 +010013888static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013889intel_commit_primary_plane(struct drm_plane *plane,
13890 struct intel_plane_state *state)
13891{
Matt Roper2b875c22014-12-01 15:40:13 -080013892 struct drm_crtc *crtc = state->base.crtc;
13893 struct drm_framebuffer *fb = state->base.fb;
13894 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013895 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013896
Matt Roperea2c67b2014-12-23 10:41:52 -080013897 crtc = crtc ? crtc : plane->crtc;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013898
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013899 dev_priv->display.update_primary_plane(crtc, fb,
13900 state->src.x1 >> 16,
13901 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013902}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013903
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013904static void
13905intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013906 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013907{
13908 struct drm_device *dev = plane->dev;
13909 struct drm_i915_private *dev_priv = dev->dev_private;
13910
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013911 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13912}
13913
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013914static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13915 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013916{
13917 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013918 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013919 struct intel_crtc_state *old_intel_state =
13920 to_intel_crtc_state(old_crtc_state);
13921 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013922
Matt Roperc34c9ee2014-12-23 10:41:50 -080013923 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013924 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013925
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013926 if (modeset)
13927 return;
13928
13929 if (to_intel_crtc_state(crtc->state)->update_pipe)
13930 intel_update_pipe_config(intel_crtc, old_intel_state);
13931 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013932 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013933}
13934
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013935static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13936 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013937{
Matt Roper32b7eee2014-12-24 07:59:06 -080013938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013939
Maarten Lankhorst62852622015-09-23 16:29:38 +020013940 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013941}
13942
Matt Ropercf4c7c12014-12-04 10:27:42 -080013943/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013944 * intel_plane_destroy - destroy a plane
13945 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013946 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013947 * Common destruction function for all types of planes (primary, cursor,
13948 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013949 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013950void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013951{
13952 struct intel_plane *intel_plane = to_intel_plane(plane);
13953 drm_plane_cleanup(plane);
13954 kfree(intel_plane);
13955}
13956
Matt Roper65a3fea2015-01-21 16:35:42 -080013957const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013958 .update_plane = drm_atomic_helper_update_plane,
13959 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013960 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013961 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013962 .atomic_get_property = intel_plane_atomic_get_property,
13963 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013964 .atomic_duplicate_state = intel_plane_duplicate_state,
13965 .atomic_destroy_state = intel_plane_destroy_state,
13966
Matt Roper465c1202014-05-29 08:06:54 -070013967};
13968
13969static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13970 int pipe)
13971{
13972 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013973 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013974 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013975 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013976
13977 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13978 if (primary == NULL)
13979 return NULL;
13980
Matt Roper8e7d6882015-01-21 16:35:41 -080013981 state = intel_create_plane_state(&primary->base);
13982 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013983 kfree(primary);
13984 return NULL;
13985 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013986 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013987
Matt Roper465c1202014-05-29 08:06:54 -070013988 primary->can_scale = false;
13989 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013990 if (INTEL_INFO(dev)->gen >= 9) {
13991 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013992 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013993 }
Matt Roper465c1202014-05-29 08:06:54 -070013994 primary->pipe = pipe;
13995 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013996 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013997 primary->check_plane = intel_check_primary_plane;
13998 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013999 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014000 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14001 primary->plane = !pipe;
14002
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014003 if (INTEL_INFO(dev)->gen >= 9) {
14004 intel_primary_formats = skl_primary_formats;
14005 num_formats = ARRAY_SIZE(skl_primary_formats);
14006 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014007 intel_primary_formats = i965_primary_formats;
14008 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014009 } else {
14010 intel_primary_formats = i8xx_primary_formats;
14011 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070014012 }
14013
14014 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014015 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070014016 intel_primary_formats, num_formats,
14017 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053014018
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014019 if (INTEL_INFO(dev)->gen >= 4)
14020 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014021
Matt Roperea2c67b2014-12-23 10:41:52 -080014022 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14023
Matt Roper465c1202014-05-29 08:06:54 -070014024 return &primary->base;
14025}
14026
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014027void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14028{
14029 if (!dev->mode_config.rotation_property) {
14030 unsigned long flags = BIT(DRM_ROTATE_0) |
14031 BIT(DRM_ROTATE_180);
14032
14033 if (INTEL_INFO(dev)->gen >= 9)
14034 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14035
14036 dev->mode_config.rotation_property =
14037 drm_mode_create_rotation_property(dev, flags);
14038 }
14039 if (dev->mode_config.rotation_property)
14040 drm_object_attach_property(&plane->base.base,
14041 dev->mode_config.rotation_property,
14042 plane->base.state->rotation);
14043}
14044
Matt Roper3d7d6512014-06-10 08:28:13 -070014045static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014046intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014047 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014048 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014049{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014050 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014051 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014052 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014053 unsigned stride;
14054 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014055
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014056 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14057 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014058 DRM_PLANE_HELPER_NO_SCALING,
14059 DRM_PLANE_HELPER_NO_SCALING,
14060 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014061 if (ret)
14062 return ret;
14063
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014064 /* if we want to turn off the cursor ignore width and height */
14065 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014066 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014067
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014068 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014069 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014070 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14071 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014072 return -EINVAL;
14073 }
14074
Matt Roperea2c67b2014-12-23 10:41:52 -080014075 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14076 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014077 DRM_DEBUG_KMS("buffer is too small\n");
14078 return -ENOMEM;
14079 }
14080
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014081 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014082 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014083 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014084 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014085
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014086 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014087}
14088
Matt Roperf4a2cf22014-12-01 15:40:12 -080014089static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014090intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014091 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014092{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014093 intel_crtc_update_cursor(crtc, false);
14094}
14095
14096static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030014097intel_commit_cursor_plane(struct drm_plane *plane,
14098 struct intel_plane_state *state)
14099{
Matt Roper2b875c22014-12-01 15:40:13 -080014100 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080014101 struct drm_device *dev = plane->dev;
14102 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014103 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014104 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014105
Matt Roperea2c67b2014-12-23 10:41:52 -080014106 crtc = crtc ? crtc : plane->crtc;
14107 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070014108
Gustavo Padovana912f122014-12-01 15:40:10 -080014109 if (intel_crtc->cursor_bo == obj)
14110 goto update;
14111
Matt Roperf4a2cf22014-12-01 15:40:12 -080014112 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014113 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014114 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014115 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014116 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014117 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014118
Gustavo Padovana912f122014-12-01 15:40:10 -080014119 intel_crtc->cursor_addr = addr;
14120 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080014121
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020014122update:
Maarten Lankhorst62852622015-09-23 16:29:38 +020014123 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070014124}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014125
Matt Roper3d7d6512014-06-10 08:28:13 -070014126static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14127 int pipe)
14128{
14129 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014130 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014131
14132 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14133 if (cursor == NULL)
14134 return NULL;
14135
Matt Roper8e7d6882015-01-21 16:35:41 -080014136 state = intel_create_plane_state(&cursor->base);
14137 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014138 kfree(cursor);
14139 return NULL;
14140 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014141 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014142
Matt Roper3d7d6512014-06-10 08:28:13 -070014143 cursor->can_scale = false;
14144 cursor->max_downscale = 1;
14145 cursor->pipe = pipe;
14146 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014147 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014148 cursor->check_plane = intel_check_cursor_plane;
14149 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014150 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014151
14152 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014153 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014154 intel_cursor_formats,
14155 ARRAY_SIZE(intel_cursor_formats),
14156 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014157
14158 if (INTEL_INFO(dev)->gen >= 4) {
14159 if (!dev->mode_config.rotation_property)
14160 dev->mode_config.rotation_property =
14161 drm_mode_create_rotation_property(dev,
14162 BIT(DRM_ROTATE_0) |
14163 BIT(DRM_ROTATE_180));
14164 if (dev->mode_config.rotation_property)
14165 drm_object_attach_property(&cursor->base.base,
14166 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014167 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014168 }
14169
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014170 if (INTEL_INFO(dev)->gen >=9)
14171 state->scaler_id = -1;
14172
Matt Roperea2c67b2014-12-23 10:41:52 -080014173 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14174
Matt Roper3d7d6512014-06-10 08:28:13 -070014175 return &cursor->base;
14176}
14177
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014178static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14179 struct intel_crtc_state *crtc_state)
14180{
14181 int i;
14182 struct intel_scaler *intel_scaler;
14183 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14184
14185 for (i = 0; i < intel_crtc->num_scalers; i++) {
14186 intel_scaler = &scaler_state->scalers[i];
14187 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014188 intel_scaler->mode = PS_SCALER_MODE_DYN;
14189 }
14190
14191 scaler_state->scaler_id = -1;
14192}
14193
Hannes Ederb358d0a2008-12-18 21:18:47 +010014194static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014195{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014196 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014197 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014198 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014199 struct drm_plane *primary = NULL;
14200 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014201 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014202
Daniel Vetter955382f2013-09-19 14:05:45 +020014203 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014204 if (intel_crtc == NULL)
14205 return;
14206
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014207 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14208 if (!crtc_state)
14209 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014210 intel_crtc->config = crtc_state;
14211 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014212 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014213
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014214 /* initialize shared scalers */
14215 if (INTEL_INFO(dev)->gen >= 9) {
14216 if (pipe == PIPE_C)
14217 intel_crtc->num_scalers = 1;
14218 else
14219 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14220
14221 skl_init_scalers(dev, intel_crtc, crtc_state);
14222 }
14223
Matt Roper465c1202014-05-29 08:06:54 -070014224 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014225 if (!primary)
14226 goto fail;
14227
14228 cursor = intel_cursor_plane_create(dev, pipe);
14229 if (!cursor)
14230 goto fail;
14231
Matt Roper465c1202014-05-29 08:06:54 -070014232 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014233 cursor, &intel_crtc_funcs);
14234 if (ret)
14235 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014236
14237 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014238 for (i = 0; i < 256; i++) {
14239 intel_crtc->lut_r[i] = i;
14240 intel_crtc->lut_g[i] = i;
14241 intel_crtc->lut_b[i] = i;
14242 }
14243
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014244 /*
14245 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014246 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014247 */
Jesse Barnes80824002009-09-10 15:28:06 -070014248 intel_crtc->pipe = pipe;
14249 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014250 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014251 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014252 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014253 }
14254
Chris Wilson4b0e3332014-05-30 16:35:26 +030014255 intel_crtc->cursor_base = ~0;
14256 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014257 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014258
Ville Syrjälä852eb002015-06-24 22:00:07 +030014259 intel_crtc->wm.cxsr_allowed = true;
14260
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014261 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14262 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14263 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14264 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14265
Jesse Barnes79e53942008-11-07 14:24:08 -080014266 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014267
14268 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014269 return;
14270
14271fail:
14272 if (primary)
14273 drm_plane_cleanup(primary);
14274 if (cursor)
14275 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014276 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014277 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014278}
14279
Jesse Barnes752aa882013-10-31 18:55:49 +020014280enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14281{
14282 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014283 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014284
Rob Clark51fd3712013-11-19 12:10:12 -050014285 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014286
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014287 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014288 return INVALID_PIPE;
14289
14290 return to_intel_crtc(encoder->crtc)->pipe;
14291}
14292
Carl Worth08d7b3d2009-04-29 14:43:54 -070014293int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014294 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014295{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014296 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014297 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014298 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014299
Rob Clark7707e652014-07-17 23:30:04 -040014300 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014301
Rob Clark7707e652014-07-17 23:30:04 -040014302 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014303 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014304 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014305 }
14306
Rob Clark7707e652014-07-17 23:30:04 -040014307 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014308 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014309
Daniel Vetterc05422d2009-08-11 16:05:30 +020014310 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014311}
14312
Daniel Vetter66a92782012-07-12 20:08:18 +020014313static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014314{
Daniel Vetter66a92782012-07-12 20:08:18 +020014315 struct drm_device *dev = encoder->base.dev;
14316 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014317 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014318 int entry = 0;
14319
Damien Lespiaub2784e12014-08-05 11:29:37 +010014320 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014321 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014322 index_mask |= (1 << entry);
14323
Jesse Barnes79e53942008-11-07 14:24:08 -080014324 entry++;
14325 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014326
Jesse Barnes79e53942008-11-07 14:24:08 -080014327 return index_mask;
14328}
14329
Chris Wilson4d302442010-12-14 19:21:29 +000014330static bool has_edp_a(struct drm_device *dev)
14331{
14332 struct drm_i915_private *dev_priv = dev->dev_private;
14333
14334 if (!IS_MOBILE(dev))
14335 return false;
14336
14337 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14338 return false;
14339
Damien Lespiaue3589902014-02-07 19:12:50 +000014340 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014341 return false;
14342
14343 return true;
14344}
14345
Jesse Barnes84b4e042014-06-25 08:24:29 -070014346static bool intel_crt_present(struct drm_device *dev)
14347{
14348 struct drm_i915_private *dev_priv = dev->dev_private;
14349
Damien Lespiau884497e2013-12-03 13:56:23 +000014350 if (INTEL_INFO(dev)->gen >= 9)
14351 return false;
14352
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014353 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014354 return false;
14355
14356 if (IS_CHERRYVIEW(dev))
14357 return false;
14358
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014359 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14360 return false;
14361
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014362 /* DDI E can't be used if DDI A requires 4 lanes */
14363 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14364 return false;
14365
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014366 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014367 return false;
14368
14369 return true;
14370}
14371
Jesse Barnes79e53942008-11-07 14:24:08 -080014372static void intel_setup_outputs(struct drm_device *dev)
14373{
Eric Anholt725e30a2009-01-22 13:01:02 -080014374 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014375 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014376 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014377
Daniel Vetterc9093352013-06-06 22:22:47 +020014378 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014379
Jesse Barnes84b4e042014-06-25 08:24:29 -070014380 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014381 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014382
Vandana Kannanc776eb22014-08-19 12:05:01 +053014383 if (IS_BROXTON(dev)) {
14384 /*
14385 * FIXME: Broxton doesn't support port detection via the
14386 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14387 * detect the ports.
14388 */
14389 intel_ddi_init(dev, PORT_A);
14390 intel_ddi_init(dev, PORT_B);
14391 intel_ddi_init(dev, PORT_C);
14392 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014393 int found;
14394
Jesse Barnesde31fac2015-03-06 15:53:32 -080014395 /*
14396 * Haswell uses DDI functions to detect digital outputs.
14397 * On SKL pre-D0 the strap isn't connected, so we assume
14398 * it's there.
14399 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014400 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014401 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014402 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014403 intel_ddi_init(dev, PORT_A);
14404
14405 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14406 * register */
14407 found = I915_READ(SFUSE_STRAP);
14408
14409 if (found & SFUSE_STRAP_DDIB_DETECTED)
14410 intel_ddi_init(dev, PORT_B);
14411 if (found & SFUSE_STRAP_DDIC_DETECTED)
14412 intel_ddi_init(dev, PORT_C);
14413 if (found & SFUSE_STRAP_DDID_DETECTED)
14414 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014415 /*
14416 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14417 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014418 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014419 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14420 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14421 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14422 intel_ddi_init(dev, PORT_E);
14423
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014424 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014425 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014426 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014427
14428 if (has_edp_a(dev))
14429 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014430
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014431 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014432 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014433 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014434 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014435 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014436 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014437 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014438 }
14439
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014440 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014441 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014442
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014443 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014444 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014445
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014446 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014447 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014448
Daniel Vetter270b3042012-10-27 15:52:05 +020014449 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014450 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014451 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014452 /*
14453 * The DP_DETECTED bit is the latched state of the DDC
14454 * SDA pin at boot. However since eDP doesn't require DDC
14455 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14456 * eDP ports may have been muxed to an alternate function.
14457 * Thus we can't rely on the DP_DETECTED bit alone to detect
14458 * eDP ports. Consult the VBT as well as DP_DETECTED to
14459 * detect eDP ports.
14460 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014461 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014462 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014463 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14464 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014465 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014466 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014467
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014468 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014469 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014470 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14471 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014472 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014473 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014474
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014475 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014476 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014477 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14478 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14479 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14480 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014481 }
14482
Jani Nikula3cfca972013-08-27 15:12:26 +030014483 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014484 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014485 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014486
Paulo Zanonie2debe92013-02-18 19:00:27 -030014487 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014488 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014489 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014490 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014491 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014492 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014493 }
Ma Ling27185ae2009-08-24 13:50:23 +080014494
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014495 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014496 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014497 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014498
14499 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014500
Paulo Zanonie2debe92013-02-18 19:00:27 -030014501 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014502 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014503 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014504 }
Ma Ling27185ae2009-08-24 13:50:23 +080014505
Paulo Zanonie2debe92013-02-18 19:00:27 -030014506 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014507
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014508 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014509 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014510 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014511 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014512 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014513 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014514 }
Ma Ling27185ae2009-08-24 13:50:23 +080014515
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014516 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014517 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014518 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014519 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014520 intel_dvo_init(dev);
14521
Zhenyu Wang103a1962009-11-27 11:44:36 +080014522 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014523 intel_tv_init(dev);
14524
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014525 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014526
Damien Lespiaub2784e12014-08-05 11:29:37 +010014527 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014528 encoder->base.possible_crtcs = encoder->crtc_mask;
14529 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014530 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014531 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014532
Paulo Zanonidde86e22012-12-01 12:04:25 -020014533 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014534
14535 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014536}
14537
14538static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14539{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014540 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014541 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014542
Daniel Vetteref2d6332014-02-10 18:00:38 +010014543 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014544 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014545 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014546 drm_gem_object_unreference(&intel_fb->obj->base);
14547 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014548 kfree(intel_fb);
14549}
14550
14551static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014552 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014553 unsigned int *handle)
14554{
14555 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014556 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014557
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014558 if (obj->userptr.mm) {
14559 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14560 return -EINVAL;
14561 }
14562
Chris Wilson05394f32010-11-08 19:18:58 +000014563 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014564}
14565
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014566static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14567 struct drm_file *file,
14568 unsigned flags, unsigned color,
14569 struct drm_clip_rect *clips,
14570 unsigned num_clips)
14571{
14572 struct drm_device *dev = fb->dev;
14573 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14574 struct drm_i915_gem_object *obj = intel_fb->obj;
14575
14576 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014577 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014578 mutex_unlock(&dev->struct_mutex);
14579
14580 return 0;
14581}
14582
Jesse Barnes79e53942008-11-07 14:24:08 -080014583static const struct drm_framebuffer_funcs intel_fb_funcs = {
14584 .destroy = intel_user_framebuffer_destroy,
14585 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014586 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014587};
14588
Damien Lespiaub3218032015-02-27 11:15:18 +000014589static
14590u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14591 uint32_t pixel_format)
14592{
14593 u32 gen = INTEL_INFO(dev)->gen;
14594
14595 if (gen >= 9) {
14596 /* "The stride in bytes must not exceed the of the size of 8K
14597 * pixels and 32K bytes."
14598 */
14599 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14600 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14601 return 32*1024;
14602 } else if (gen >= 4) {
14603 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14604 return 16*1024;
14605 else
14606 return 32*1024;
14607 } else if (gen >= 3) {
14608 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14609 return 8*1024;
14610 else
14611 return 16*1024;
14612 } else {
14613 /* XXX DSPC is limited to 4k tiled */
14614 return 8*1024;
14615 }
14616}
14617
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014618static int intel_framebuffer_init(struct drm_device *dev,
14619 struct intel_framebuffer *intel_fb,
14620 struct drm_mode_fb_cmd2 *mode_cmd,
14621 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014622{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014623 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014624 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014625 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014626
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014627 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14628
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014629 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14630 /* Enforce that fb modifier and tiling mode match, but only for
14631 * X-tiled. This is needed for FBC. */
14632 if (!!(obj->tiling_mode == I915_TILING_X) !=
14633 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14634 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14635 return -EINVAL;
14636 }
14637 } else {
14638 if (obj->tiling_mode == I915_TILING_X)
14639 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14640 else if (obj->tiling_mode == I915_TILING_Y) {
14641 DRM_DEBUG("No Y tiling for legacy addfb\n");
14642 return -EINVAL;
14643 }
14644 }
14645
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014646 /* Passed in modifier sanity checking. */
14647 switch (mode_cmd->modifier[0]) {
14648 case I915_FORMAT_MOD_Y_TILED:
14649 case I915_FORMAT_MOD_Yf_TILED:
14650 if (INTEL_INFO(dev)->gen < 9) {
14651 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14652 mode_cmd->modifier[0]);
14653 return -EINVAL;
14654 }
14655 case DRM_FORMAT_MOD_NONE:
14656 case I915_FORMAT_MOD_X_TILED:
14657 break;
14658 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014659 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14660 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014661 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014662 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014663
Damien Lespiaub3218032015-02-27 11:15:18 +000014664 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14665 mode_cmd->pixel_format);
14666 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14667 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14668 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014669 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014670 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014671
Damien Lespiaub3218032015-02-27 11:15:18 +000014672 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14673 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014674 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014675 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14676 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014677 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014678 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014679 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014680 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014681
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014682 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014683 mode_cmd->pitches[0] != obj->stride) {
14684 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14685 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014686 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014687 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014688
Ville Syrjälä57779d02012-10-31 17:50:14 +020014689 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014690 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014691 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014692 case DRM_FORMAT_RGB565:
14693 case DRM_FORMAT_XRGB8888:
14694 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014695 break;
14696 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014697 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014698 DRM_DEBUG("unsupported pixel format: %s\n",
14699 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014700 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014701 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014702 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014703 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014704 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14705 DRM_DEBUG("unsupported pixel format: %s\n",
14706 drm_get_format_name(mode_cmd->pixel_format));
14707 return -EINVAL;
14708 }
14709 break;
14710 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014711 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014712 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014713 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014714 DRM_DEBUG("unsupported pixel format: %s\n",
14715 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014716 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014717 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014718 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014719 case DRM_FORMAT_ABGR2101010:
14720 if (!IS_VALLEYVIEW(dev)) {
14721 DRM_DEBUG("unsupported pixel format: %s\n",
14722 drm_get_format_name(mode_cmd->pixel_format));
14723 return -EINVAL;
14724 }
14725 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014726 case DRM_FORMAT_YUYV:
14727 case DRM_FORMAT_UYVY:
14728 case DRM_FORMAT_YVYU:
14729 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014730 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014731 DRM_DEBUG("unsupported pixel format: %s\n",
14732 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014733 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014734 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014735 break;
14736 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014737 DRM_DEBUG("unsupported pixel format: %s\n",
14738 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014739 return -EINVAL;
14740 }
14741
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014742 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14743 if (mode_cmd->offsets[0] != 0)
14744 return -EINVAL;
14745
Damien Lespiauec2c9812015-01-20 12:51:45 +000014746 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014747 mode_cmd->pixel_format,
14748 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014749 /* FIXME drm helper for size checks (especially planar formats)? */
14750 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14751 return -EINVAL;
14752
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014753 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14754 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014755 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014756
Jesse Barnes79e53942008-11-07 14:24:08 -080014757 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14758 if (ret) {
14759 DRM_ERROR("framebuffer init failed %d\n", ret);
14760 return ret;
14761 }
14762
Jesse Barnes79e53942008-11-07 14:24:08 -080014763 return 0;
14764}
14765
Jesse Barnes79e53942008-11-07 14:24:08 -080014766static struct drm_framebuffer *
14767intel_user_framebuffer_create(struct drm_device *dev,
14768 struct drm_file *filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014769 struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014770{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014771 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014772 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014773 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014774
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014775 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014776 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014777 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014778 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014779
Daniel Vetter92907cb2015-11-23 09:04:05 +010014780 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014781 if (IS_ERR(fb))
14782 drm_gem_object_unreference_unlocked(&obj->base);
14783
14784 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014785}
14786
Daniel Vetter06957262015-08-10 13:34:08 +020014787#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014788static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014789{
14790}
14791#endif
14792
Jesse Barnes79e53942008-11-07 14:24:08 -080014793static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014794 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014795 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014796 .atomic_check = intel_atomic_check,
14797 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014798 .atomic_state_alloc = intel_atomic_state_alloc,
14799 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014800};
14801
Jesse Barnese70236a2009-09-21 10:42:27 -070014802/* Set up chip specific display functions */
14803static void intel_init_display(struct drm_device *dev)
14804{
14805 struct drm_i915_private *dev_priv = dev->dev_private;
14806
Daniel Vetteree9300b2013-06-03 22:40:22 +020014807 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14808 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014809 else if (IS_CHERRYVIEW(dev))
14810 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014811 else if (IS_VALLEYVIEW(dev))
14812 dev_priv->display.find_dpll = vlv_find_best_dpll;
14813 else if (IS_PINEVIEW(dev))
14814 dev_priv->display.find_dpll = pnv_find_best_dpll;
14815 else
14816 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14817
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014818 if (INTEL_INFO(dev)->gen >= 9) {
14819 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014820 dev_priv->display.get_initial_plane_config =
14821 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014822 dev_priv->display.crtc_compute_clock =
14823 haswell_crtc_compute_clock;
14824 dev_priv->display.crtc_enable = haswell_crtc_enable;
14825 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014826 dev_priv->display.update_primary_plane =
14827 skylake_update_primary_plane;
14828 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014829 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014830 dev_priv->display.get_initial_plane_config =
14831 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014832 dev_priv->display.crtc_compute_clock =
14833 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014834 dev_priv->display.crtc_enable = haswell_crtc_enable;
14835 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014836 dev_priv->display.update_primary_plane =
14837 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014838 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014839 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014840 dev_priv->display.get_initial_plane_config =
14841 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014842 dev_priv->display.crtc_compute_clock =
14843 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014844 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14845 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014846 dev_priv->display.update_primary_plane =
14847 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014848 } else if (IS_VALLEYVIEW(dev)) {
14849 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014850 dev_priv->display.get_initial_plane_config =
14851 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014852 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014853 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14854 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014855 dev_priv->display.update_primary_plane =
14856 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014857 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014858 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014859 dev_priv->display.get_initial_plane_config =
14860 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014861 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014862 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14863 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014864 dev_priv->display.update_primary_plane =
14865 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014866 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014867
Jesse Barnese70236a2009-09-21 10:42:27 -070014868 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014869 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014870 dev_priv->display.get_display_clock_speed =
14871 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014872 else if (IS_BROXTON(dev))
14873 dev_priv->display.get_display_clock_speed =
14874 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014875 else if (IS_BROADWELL(dev))
14876 dev_priv->display.get_display_clock_speed =
14877 broadwell_get_display_clock_speed;
14878 else if (IS_HASWELL(dev))
14879 dev_priv->display.get_display_clock_speed =
14880 haswell_get_display_clock_speed;
14881 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014882 dev_priv->display.get_display_clock_speed =
14883 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014884 else if (IS_GEN5(dev))
14885 dev_priv->display.get_display_clock_speed =
14886 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014887 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014888 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014889 dev_priv->display.get_display_clock_speed =
14890 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014891 else if (IS_GM45(dev))
14892 dev_priv->display.get_display_clock_speed =
14893 gm45_get_display_clock_speed;
14894 else if (IS_CRESTLINE(dev))
14895 dev_priv->display.get_display_clock_speed =
14896 i965gm_get_display_clock_speed;
14897 else if (IS_PINEVIEW(dev))
14898 dev_priv->display.get_display_clock_speed =
14899 pnv_get_display_clock_speed;
14900 else if (IS_G33(dev) || IS_G4X(dev))
14901 dev_priv->display.get_display_clock_speed =
14902 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014903 else if (IS_I915G(dev))
14904 dev_priv->display.get_display_clock_speed =
14905 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014906 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014907 dev_priv->display.get_display_clock_speed =
14908 i9xx_misc_get_display_clock_speed;
14909 else if (IS_I915GM(dev))
14910 dev_priv->display.get_display_clock_speed =
14911 i915gm_get_display_clock_speed;
14912 else if (IS_I865G(dev))
14913 dev_priv->display.get_display_clock_speed =
14914 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014915 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014916 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014917 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014918 else { /* 830 */
14919 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014920 dev_priv->display.get_display_clock_speed =
14921 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014922 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014923
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014924 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014925 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014926 } else if (IS_GEN6(dev)) {
14927 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014928 } else if (IS_IVYBRIDGE(dev)) {
14929 /* FIXME: detect B0+ stepping and use auto training */
14930 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014931 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014932 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014933 if (IS_BROADWELL(dev)) {
14934 dev_priv->display.modeset_commit_cdclk =
14935 broadwell_modeset_commit_cdclk;
14936 dev_priv->display.modeset_calc_cdclk =
14937 broadwell_modeset_calc_cdclk;
14938 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014939 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014940 dev_priv->display.modeset_commit_cdclk =
14941 valleyview_modeset_commit_cdclk;
14942 dev_priv->display.modeset_calc_cdclk =
14943 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014944 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014945 dev_priv->display.modeset_commit_cdclk =
14946 broxton_modeset_commit_cdclk;
14947 dev_priv->display.modeset_calc_cdclk =
14948 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014949 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014950
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014951 switch (INTEL_INFO(dev)->gen) {
14952 case 2:
14953 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14954 break;
14955
14956 case 3:
14957 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14958 break;
14959
14960 case 4:
14961 case 5:
14962 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14963 break;
14964
14965 case 6:
14966 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14967 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014968 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014969 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014970 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14971 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014972 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014973 /* Drop through - unsupported since execlist only. */
14974 default:
14975 /* Default just returns -ENODEV to indicate unsupported */
14976 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014977 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014978
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014979 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014980}
14981
Jesse Barnesb690e962010-07-19 13:53:12 -070014982/*
14983 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14984 * resume, or other times. This quirk makes sure that's the case for
14985 * affected systems.
14986 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014987static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014988{
14989 struct drm_i915_private *dev_priv = dev->dev_private;
14990
14991 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014992 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014993}
14994
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014995static void quirk_pipeb_force(struct drm_device *dev)
14996{
14997 struct drm_i915_private *dev_priv = dev->dev_private;
14998
14999 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15000 DRM_INFO("applying pipe b force quirk\n");
15001}
15002
Keith Packard435793d2011-07-12 14:56:22 -070015003/*
15004 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15005 */
15006static void quirk_ssc_force_disable(struct drm_device *dev)
15007{
15008 struct drm_i915_private *dev_priv = dev->dev_private;
15009 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015010 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015011}
15012
Carsten Emde4dca20e2012-03-15 15:56:26 +010015013/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015014 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15015 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015016 */
15017static void quirk_invert_brightness(struct drm_device *dev)
15018{
15019 struct drm_i915_private *dev_priv = dev->dev_private;
15020 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015021 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015022}
15023
Scot Doyle9c72cc62014-07-03 23:27:50 +000015024/* Some VBT's incorrectly indicate no backlight is present */
15025static void quirk_backlight_present(struct drm_device *dev)
15026{
15027 struct drm_i915_private *dev_priv = dev->dev_private;
15028 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15029 DRM_INFO("applying backlight present quirk\n");
15030}
15031
Jesse Barnesb690e962010-07-19 13:53:12 -070015032struct intel_quirk {
15033 int device;
15034 int subsystem_vendor;
15035 int subsystem_device;
15036 void (*hook)(struct drm_device *dev);
15037};
15038
Egbert Eich5f85f172012-10-14 15:46:38 +020015039/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15040struct intel_dmi_quirk {
15041 void (*hook)(struct drm_device *dev);
15042 const struct dmi_system_id (*dmi_id_list)[];
15043};
15044
15045static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15046{
15047 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15048 return 1;
15049}
15050
15051static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15052 {
15053 .dmi_id_list = &(const struct dmi_system_id[]) {
15054 {
15055 .callback = intel_dmi_reverse_brightness,
15056 .ident = "NCR Corporation",
15057 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15058 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15059 },
15060 },
15061 { } /* terminating entry */
15062 },
15063 .hook = quirk_invert_brightness,
15064 },
15065};
15066
Ben Widawskyc43b5632012-04-16 14:07:40 -070015067static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015068 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15069 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15070
Jesse Barnesb690e962010-07-19 13:53:12 -070015071 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15072 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15073
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015074 /* 830 needs to leave pipe A & dpll A up */
15075 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15076
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015077 /* 830 needs to leave pipe B & dpll B up */
15078 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15079
Keith Packard435793d2011-07-12 14:56:22 -070015080 /* Lenovo U160 cannot use SSC on LVDS */
15081 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015082
15083 /* Sony Vaio Y cannot use SSC on LVDS */
15084 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015085
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015086 /* Acer Aspire 5734Z must invert backlight brightness */
15087 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15088
15089 /* Acer/eMachines G725 */
15090 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15091
15092 /* Acer/eMachines e725 */
15093 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15094
15095 /* Acer/Packard Bell NCL20 */
15096 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15097
15098 /* Acer Aspire 4736Z */
15099 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015100
15101 /* Acer Aspire 5336 */
15102 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015103
15104 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15105 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015106
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015107 /* Acer C720 Chromebook (Core i3 4005U) */
15108 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15109
jens steinb2a96012014-10-28 20:25:53 +010015110 /* Apple Macbook 2,1 (Core 2 T7400) */
15111 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15112
Jani Nikula1b9448b2015-11-05 11:49:59 +020015113 /* Apple Macbook 4,1 */
15114 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15115
Scot Doyled4967d82014-07-03 23:27:52 +000015116 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15117 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015118
15119 /* HP Chromebook 14 (Celeron 2955U) */
15120 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015121
15122 /* Dell Chromebook 11 */
15123 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015124
15125 /* Dell Chromebook 11 (2015 version) */
15126 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015127};
15128
15129static void intel_init_quirks(struct drm_device *dev)
15130{
15131 struct pci_dev *d = dev->pdev;
15132 int i;
15133
15134 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15135 struct intel_quirk *q = &intel_quirks[i];
15136
15137 if (d->device == q->device &&
15138 (d->subsystem_vendor == q->subsystem_vendor ||
15139 q->subsystem_vendor == PCI_ANY_ID) &&
15140 (d->subsystem_device == q->subsystem_device ||
15141 q->subsystem_device == PCI_ANY_ID))
15142 q->hook(dev);
15143 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015144 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15145 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15146 intel_dmi_quirks[i].hook(dev);
15147 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015148}
15149
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015150/* Disable the VGA plane that we never use */
15151static void i915_disable_vga(struct drm_device *dev)
15152{
15153 struct drm_i915_private *dev_priv = dev->dev_private;
15154 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015155 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015156
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015157 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015158 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015159 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015160 sr1 = inb(VGA_SR_DATA);
15161 outb(sr1 | 1<<5, VGA_SR_DATA);
15162 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15163 udelay(300);
15164
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015165 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015166 POSTING_READ(vga_reg);
15167}
15168
Daniel Vetterf8175862012-04-10 15:50:11 +020015169void intel_modeset_init_hw(struct drm_device *dev)
15170{
Ville Syrjäläb6283052015-06-03 15:45:07 +030015171 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030015172 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015173 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015174 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015175}
15176
Jesse Barnes79e53942008-11-07 14:24:08 -080015177void intel_modeset_init(struct drm_device *dev)
15178{
Jesse Barnes652c3932009-08-17 13:31:43 -070015179 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015180 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015181 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015182 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015183
15184 drm_mode_config_init(dev);
15185
15186 dev->mode_config.min_width = 0;
15187 dev->mode_config.min_height = 0;
15188
Dave Airlie019d96c2011-09-29 16:20:42 +010015189 dev->mode_config.preferred_depth = 24;
15190 dev->mode_config.prefer_shadow = 1;
15191
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015192 dev->mode_config.allow_fb_modifiers = true;
15193
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015194 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015195
Jesse Barnesb690e962010-07-19 13:53:12 -070015196 intel_init_quirks(dev);
15197
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015198 intel_init_pm(dev);
15199
Ben Widawskye3c74752013-04-05 13:12:39 -070015200 if (INTEL_INFO(dev)->num_pipes == 0)
15201 return;
15202
Lukas Wunner69f92f62015-07-15 13:57:35 +020015203 /*
15204 * There may be no VBT; and if the BIOS enabled SSC we can
15205 * just keep using it to avoid unnecessary flicker. Whereas if the
15206 * BIOS isn't using it, don't assume it will work even if the VBT
15207 * indicates as much.
15208 */
15209 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15210 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15211 DREF_SSC1_ENABLE);
15212
15213 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15214 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15215 bios_lvds_use_ssc ? "en" : "dis",
15216 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15217 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15218 }
15219 }
15220
Jesse Barnese70236a2009-09-21 10:42:27 -070015221 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015222 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015223
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015224 if (IS_GEN2(dev)) {
15225 dev->mode_config.max_width = 2048;
15226 dev->mode_config.max_height = 2048;
15227 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015228 dev->mode_config.max_width = 4096;
15229 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015230 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015231 dev->mode_config.max_width = 8192;
15232 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015233 }
Damien Lespiau068be562014-03-28 14:17:49 +000015234
Ville Syrjälädc41c152014-08-13 11:57:05 +030015235 if (IS_845G(dev) || IS_I865G(dev)) {
15236 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15237 dev->mode_config.cursor_height = 1023;
15238 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015239 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15240 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15241 } else {
15242 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15243 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15244 }
15245
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015246 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015247
Zhao Yakui28c97732009-10-09 11:39:41 +080015248 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015249 INTEL_INFO(dev)->num_pipes,
15250 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015251
Damien Lespiau055e3932014-08-18 13:49:10 +010015252 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015253 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015254 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015255 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015256 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015257 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015258 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015259 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015260 }
15261
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015262 intel_update_czclk(dev_priv);
15263 intel_update_cdclk(dev);
15264
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015265 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015266
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015267 /* Just disable it once at startup */
15268 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015269 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015270
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015271 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015272 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015273 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015274
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015275 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015276 struct intel_initial_plane_config plane_config = {};
15277
Jesse Barnes46f297f2014-03-07 08:57:48 -080015278 if (!crtc->active)
15279 continue;
15280
Jesse Barnes46f297f2014-03-07 08:57:48 -080015281 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015282 * Note that reserving the BIOS fb up front prevents us
15283 * from stuffing other stolen allocations like the ring
15284 * on top. This prevents some ugliness at boot time, and
15285 * can even allow for smooth boot transitions if the BIOS
15286 * fb is large enough for the active pipe configuration.
15287 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015288 dev_priv->display.get_initial_plane_config(crtc,
15289 &plane_config);
15290
15291 /*
15292 * If the fb is shared between multiple heads, we'll
15293 * just get the first one.
15294 */
15295 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015296 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015297}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015298
Daniel Vetter7fad7982012-07-04 17:51:47 +020015299static void intel_enable_pipe_a(struct drm_device *dev)
15300{
15301 struct intel_connector *connector;
15302 struct drm_connector *crt = NULL;
15303 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015304 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015305
15306 /* We can't just switch on the pipe A, we need to set things up with a
15307 * proper mode and output configuration. As a gross hack, enable pipe A
15308 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015309 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015310 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15311 crt = &connector->base;
15312 break;
15313 }
15314 }
15315
15316 if (!crt)
15317 return;
15318
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015319 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015320 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015321}
15322
Daniel Vetterfa555832012-10-10 23:14:00 +020015323static bool
15324intel_check_plane_mapping(struct intel_crtc *crtc)
15325{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015326 struct drm_device *dev = crtc->base.dev;
15327 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015328 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015329
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015330 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015331 return true;
15332
Ville Syrjälä649636e2015-09-22 19:50:01 +030015333 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015334
15335 if ((val & DISPLAY_PLANE_ENABLE) &&
15336 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15337 return false;
15338
15339 return true;
15340}
15341
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015342static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15343{
15344 struct drm_device *dev = crtc->base.dev;
15345 struct intel_encoder *encoder;
15346
15347 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15348 return true;
15349
15350 return false;
15351}
15352
Daniel Vetter24929352012-07-02 20:28:59 +020015353static void intel_sanitize_crtc(struct intel_crtc *crtc)
15354{
15355 struct drm_device *dev = crtc->base.dev;
15356 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015357 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015358
Daniel Vetter24929352012-07-02 20:28:59 +020015359 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015360 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15361
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015362 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015363 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015364 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015365 struct intel_plane *plane;
15366
Daniel Vetter96256042015-02-13 21:03:42 +010015367 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015368
15369 /* Disable everything but the primary plane */
15370 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15371 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15372 continue;
15373
15374 plane->disable_plane(&plane->base, &crtc->base);
15375 }
Daniel Vetter96256042015-02-13 21:03:42 +010015376 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015377
Daniel Vetter24929352012-07-02 20:28:59 +020015378 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015379 * disable the crtc (and hence change the state) if it is wrong. Note
15380 * that gen4+ has a fixed plane -> pipe mapping. */
15381 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015382 bool plane;
15383
Daniel Vetter24929352012-07-02 20:28:59 +020015384 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15385 crtc->base.base.id);
15386
15387 /* Pipe has the wrong plane attached and the plane is active.
15388 * Temporarily change the plane mapping and disable everything
15389 * ... */
15390 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015391 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015392 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015393 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015394 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015395 }
Daniel Vetter24929352012-07-02 20:28:59 +020015396
Daniel Vetter7fad7982012-07-04 17:51:47 +020015397 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15398 crtc->pipe == PIPE_A && !crtc->active) {
15399 /* BIOS forgot to enable pipe A, this mostly happens after
15400 * resume. Force-enable the pipe to fix this, the update_dpms
15401 * call below we restore the pipe to the right state, but leave
15402 * the required bits on. */
15403 intel_enable_pipe_a(dev);
15404 }
15405
Daniel Vetter24929352012-07-02 20:28:59 +020015406 /* Adjust the state of the output pipe according to whether we
15407 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015408 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015409 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015410
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015411 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015412 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015413
15414 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015415 * functions or because of calls to intel_crtc_disable_noatomic,
15416 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015417 * pipe A quirk. */
15418 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15419 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015420 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015421 crtc->active ? "enabled" : "disabled");
15422
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015423 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015424 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015425 crtc->base.enabled = crtc->active;
15426
15427 /* Because we only establish the connector -> encoder ->
15428 * crtc links if something is active, this means the
15429 * crtc is now deactivated. Break the links. connector
15430 * -> encoder links are only establish when things are
15431 * actually up, hence no need to break them. */
15432 WARN_ON(crtc->active);
15433
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015434 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015435 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015436 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015437
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015438 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015439 /*
15440 * We start out with underrun reporting disabled to avoid races.
15441 * For correct bookkeeping mark this on active crtcs.
15442 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015443 * Also on gmch platforms we dont have any hardware bits to
15444 * disable the underrun reporting. Which means we need to start
15445 * out with underrun reporting disabled also on inactive pipes,
15446 * since otherwise we'll complain about the garbage we read when
15447 * e.g. coming up after runtime pm.
15448 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015449 * No protection against concurrent access is required - at
15450 * worst a fifo underrun happens which also sets this to false.
15451 */
15452 crtc->cpu_fifo_underrun_disabled = true;
15453 crtc->pch_fifo_underrun_disabled = true;
15454 }
Daniel Vetter24929352012-07-02 20:28:59 +020015455}
15456
15457static void intel_sanitize_encoder(struct intel_encoder *encoder)
15458{
15459 struct intel_connector *connector;
15460 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015461 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015462
15463 /* We need to check both for a crtc link (meaning that the
15464 * encoder is active and trying to read from a pipe) and the
15465 * pipe itself being active. */
15466 bool has_active_crtc = encoder->base.crtc &&
15467 to_intel_crtc(encoder->base.crtc)->active;
15468
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015469 for_each_intel_connector(dev, connector) {
15470 if (connector->base.encoder != &encoder->base)
15471 continue;
15472
15473 active = true;
15474 break;
15475 }
15476
15477 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015478 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15479 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015480 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015481
15482 /* Connector is active, but has no active pipe. This is
15483 * fallout from our resume register restoring. Disable
15484 * the encoder manually again. */
15485 if (encoder->base.crtc) {
15486 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15487 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015488 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015489 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015490 if (encoder->post_disable)
15491 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015492 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015493 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015494
15495 /* Inconsistent output/port/pipe state happens presumably due to
15496 * a bug in one of the get_hw_state functions. Or someplace else
15497 * in our code, like the register restore mess on resume. Clamp
15498 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015499 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015500 if (connector->encoder != encoder)
15501 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015502 connector->base.dpms = DRM_MODE_DPMS_OFF;
15503 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015504 }
15505 }
15506 /* Enabled encoders without active connectors will be fixed in
15507 * the crtc fixup. */
15508}
15509
Imre Deak04098752014-02-18 00:02:16 +020015510void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015511{
15512 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015513 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015514
Imre Deak04098752014-02-18 00:02:16 +020015515 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15516 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15517 i915_disable_vga(dev);
15518 }
15519}
15520
15521void i915_redisable_vga(struct drm_device *dev)
15522{
15523 struct drm_i915_private *dev_priv = dev->dev_private;
15524
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015525 /* This function can be called both from intel_modeset_setup_hw_state or
15526 * at a very early point in our resume sequence, where the power well
15527 * structures are not yet restored. Since this function is at a very
15528 * paranoid "someone might have enabled VGA while we were not looking"
15529 * level, just check if the power well is enabled instead of trying to
15530 * follow the "don't touch the power well if we don't need it" policy
15531 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015532 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015533 return;
15534
Imre Deak04098752014-02-18 00:02:16 +020015535 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015536}
15537
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015538static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015539{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015540 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015541
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015542 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015543}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015544
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015545/* FIXME read out full plane state for all planes */
15546static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015547{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015548 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015549 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015550 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015551
Matt Roper19b8d382015-09-24 15:53:17 -070015552 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015553 primary_get_hw_state(to_intel_plane(primary));
15554
15555 if (plane_state->visible)
15556 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015557}
15558
Daniel Vetter30e984d2013-06-05 13:34:17 +020015559static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015560{
15561 struct drm_i915_private *dev_priv = dev->dev_private;
15562 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015563 struct intel_crtc *crtc;
15564 struct intel_encoder *encoder;
15565 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015566 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015567
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015568 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015569 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015570 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015571 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015572
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015573 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015574 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015575
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015576 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015577 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015578
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015579 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015580
15581 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15582 crtc->base.base.id,
15583 crtc->active ? "enabled" : "disabled");
15584 }
15585
Daniel Vetter53589012013-06-05 13:34:16 +020015586 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15587 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15588
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015589 pll->on = pll->get_hw_state(dev_priv, pll,
15590 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015591 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015592 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015593 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015594 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015595 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015596 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015597 }
Daniel Vetter53589012013-06-05 13:34:16 +020015598 }
Daniel Vetter53589012013-06-05 13:34:16 +020015599
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015600 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015601 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015602
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015603 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015604 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015605 }
15606
Damien Lespiaub2784e12014-08-05 11:29:37 +010015607 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015608 pipe = 0;
15609
15610 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015611 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15612 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015613 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015614 } else {
15615 encoder->base.crtc = NULL;
15616 }
15617
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015618 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015619 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015620 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015621 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015622 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015623 }
15624
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015625 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015626 if (connector->get_hw_state(connector)) {
15627 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015628 connector->base.encoder = &connector->encoder->base;
15629 } else {
15630 connector->base.dpms = DRM_MODE_DPMS_OFF;
15631 connector->base.encoder = NULL;
15632 }
15633 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15634 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015635 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015636 connector->base.encoder ? "enabled" : "disabled");
15637 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015638
15639 for_each_intel_crtc(dev, crtc) {
15640 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15641
15642 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15643 if (crtc->base.state->active) {
15644 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15645 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15646 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15647
15648 /*
15649 * The initial mode needs to be set in order to keep
15650 * the atomic core happy. It wants a valid mode if the
15651 * crtc's enabled, so we do the above call.
15652 *
15653 * At this point some state updated by the connectors
15654 * in their ->detect() callback has not run yet, so
15655 * no recalculation can be done yet.
15656 *
15657 * Even if we could do a recalculation and modeset
15658 * right now it would cause a double modeset if
15659 * fbdev or userspace chooses a different initial mode.
15660 *
15661 * If that happens, someone indicated they wanted a
15662 * mode change, which means it's safe to do a full
15663 * recalculation.
15664 */
15665 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015666
15667 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15668 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015669 }
15670 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015671}
15672
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015673/* Scan out the current hw modeset state,
15674 * and sanitizes it to the current state
15675 */
15676static void
15677intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015678{
15679 struct drm_i915_private *dev_priv = dev->dev_private;
15680 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015681 struct intel_crtc *crtc;
15682 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015683 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015684
15685 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015686
15687 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015688 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015689 intel_sanitize_encoder(encoder);
15690 }
15691
Damien Lespiau055e3932014-08-18 13:49:10 +010015692 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015693 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15694 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015695 intel_dump_pipe_config(crtc, crtc->config,
15696 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015697 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015698
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015699 intel_modeset_update_connector_atomic_state(dev);
15700
Daniel Vetter35c95372013-07-17 06:55:04 +020015701 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15702 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15703
15704 if (!pll->on || pll->active)
15705 continue;
15706
15707 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15708
15709 pll->disable(dev_priv, pll);
15710 pll->on = false;
15711 }
15712
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015713 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015714 vlv_wm_get_hw_state(dev);
15715 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015716 skl_wm_get_hw_state(dev);
15717 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015718 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015719
15720 for_each_intel_crtc(dev, crtc) {
15721 unsigned long put_domains;
15722
15723 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15724 if (WARN_ON(put_domains))
15725 modeset_put_power_domains(dev_priv, put_domains);
15726 }
15727 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015728}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015729
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015730void intel_display_resume(struct drm_device *dev)
15731{
15732 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15733 struct intel_connector *conn;
15734 struct intel_plane *plane;
15735 struct drm_crtc *crtc;
15736 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015737
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015738 if (!state)
15739 return;
15740
15741 state->acquire_ctx = dev->mode_config.acquire_ctx;
15742
15743 /* preserve complete old state, including dpll */
15744 intel_atomic_get_shared_dpll_state(state);
15745
15746 for_each_crtc(dev, crtc) {
15747 struct drm_crtc_state *crtc_state =
15748 drm_atomic_get_crtc_state(state, crtc);
15749
15750 ret = PTR_ERR_OR_ZERO(crtc_state);
15751 if (ret)
15752 goto err;
15753
15754 /* force a restore */
15755 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015756 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015757
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015758 for_each_intel_plane(dev, plane) {
15759 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15760 if (ret)
15761 goto err;
15762 }
15763
15764 for_each_intel_connector(dev, conn) {
15765 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15766 if (ret)
15767 goto err;
15768 }
15769
15770 intel_modeset_setup_hw_state(dev);
15771
15772 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015773 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015774 if (!ret)
15775 return;
15776
15777err:
15778 DRM_ERROR("Restoring old state failed with %i\n", ret);
15779 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015780}
15781
15782void intel_modeset_gem_init(struct drm_device *dev)
15783{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015784 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015785 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015786 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015787
Imre Deakae484342014-03-31 15:10:44 +030015788 mutex_lock(&dev->struct_mutex);
15789 intel_init_gt_powersave(dev);
15790 mutex_unlock(&dev->struct_mutex);
15791
Chris Wilson1833b132012-05-09 11:56:28 +010015792 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015793
15794 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015795
15796 /*
15797 * Make sure any fbs we allocated at startup are properly
15798 * pinned & fenced. When we do the allocation it's too early
15799 * for this.
15800 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015801 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015802 obj = intel_fb_obj(c->primary->fb);
15803 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015804 continue;
15805
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015806 mutex_lock(&dev->struct_mutex);
15807 ret = intel_pin_and_fence_fb_obj(c->primary,
15808 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020015809 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015810 mutex_unlock(&dev->struct_mutex);
15811 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015812 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15813 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015814 drm_framebuffer_unreference(c->primary->fb);
15815 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015816 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015817 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015818 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015819 }
15820 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015821
15822 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015823}
15824
Imre Deak4932e2c2014-02-11 17:12:48 +020015825void intel_connector_unregister(struct intel_connector *intel_connector)
15826{
15827 struct drm_connector *connector = &intel_connector->base;
15828
15829 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015830 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015831}
15832
Jesse Barnes79e53942008-11-07 14:24:08 -080015833void intel_modeset_cleanup(struct drm_device *dev)
15834{
Jesse Barnes652c3932009-08-17 13:31:43 -070015835 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015836 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015837
Imre Deak2eb52522014-11-19 15:30:05 +020015838 intel_disable_gt_powersave(dev);
15839
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015840 intel_backlight_unregister(dev);
15841
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015842 /*
15843 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015844 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015845 * experience fancy races otherwise.
15846 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015847 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015848
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015849 /*
15850 * Due to the hpd irq storm handling the hotplug work can re-arm the
15851 * poll handlers. Hence disable polling after hpd handling is shut down.
15852 */
Keith Packardf87ea762010-10-03 19:36:26 -070015853 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015854
Jesse Barnes723bfd72010-10-07 16:01:13 -070015855 intel_unregister_dsm_handler();
15856
Paulo Zanoni7733b492015-07-07 15:26:04 -030015857 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015858
Chris Wilson1630fe72011-07-08 12:22:42 +010015859 /* flush any delayed tasks or pending work */
15860 flush_scheduled_work();
15861
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015862 /* destroy the backlight and sysfs files before encoders/connectors */
15863 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015864 struct intel_connector *intel_connector;
15865
15866 intel_connector = to_intel_connector(connector);
15867 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015868 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015869
Jesse Barnes79e53942008-11-07 14:24:08 -080015870 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015871
15872 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015873
15874 mutex_lock(&dev->struct_mutex);
15875 intel_cleanup_gt_powersave(dev);
15876 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015877}
15878
Dave Airlie28d52042009-09-21 14:33:58 +100015879/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015880 * Return which encoder is currently attached for connector.
15881 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015882struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015883{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015884 return &intel_attached_encoder(connector)->base;
15885}
Jesse Barnes79e53942008-11-07 14:24:08 -080015886
Chris Wilsondf0e9242010-09-09 16:20:55 +010015887void intel_connector_attach_encoder(struct intel_connector *connector,
15888 struct intel_encoder *encoder)
15889{
15890 connector->encoder = encoder;
15891 drm_mode_connector_attach_encoder(&connector->base,
15892 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015893}
Dave Airlie28d52042009-09-21 14:33:58 +100015894
15895/*
15896 * set vga decode state - true == enable VGA decode
15897 */
15898int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15899{
15900 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015901 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015902 u16 gmch_ctrl;
15903
Chris Wilson75fa0412014-02-07 18:37:02 -020015904 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15905 DRM_ERROR("failed to read control word\n");
15906 return -EIO;
15907 }
15908
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015909 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15910 return 0;
15911
Dave Airlie28d52042009-09-21 14:33:58 +100015912 if (state)
15913 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15914 else
15915 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015916
15917 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15918 DRM_ERROR("failed to write control word\n");
15919 return -EIO;
15920 }
15921
Dave Airlie28d52042009-09-21 14:33:58 +100015922 return 0;
15923}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015924
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015925struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015926
15927 u32 power_well_driver;
15928
Chris Wilson63b66e52013-08-08 15:12:06 +020015929 int num_transcoders;
15930
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015931 struct intel_cursor_error_state {
15932 u32 control;
15933 u32 position;
15934 u32 base;
15935 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015936 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015937
15938 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015939 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015940 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015941 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015942 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015943
15944 struct intel_plane_error_state {
15945 u32 control;
15946 u32 stride;
15947 u32 size;
15948 u32 pos;
15949 u32 addr;
15950 u32 surface;
15951 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015952 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015953
15954 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015955 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015956 enum transcoder cpu_transcoder;
15957
15958 u32 conf;
15959
15960 u32 htotal;
15961 u32 hblank;
15962 u32 hsync;
15963 u32 vtotal;
15964 u32 vblank;
15965 u32 vsync;
15966 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015967};
15968
15969struct intel_display_error_state *
15970intel_display_capture_error_state(struct drm_device *dev)
15971{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015972 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015973 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015974 int transcoders[] = {
15975 TRANSCODER_A,
15976 TRANSCODER_B,
15977 TRANSCODER_C,
15978 TRANSCODER_EDP,
15979 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015980 int i;
15981
Chris Wilson63b66e52013-08-08 15:12:06 +020015982 if (INTEL_INFO(dev)->num_pipes == 0)
15983 return NULL;
15984
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015985 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015986 if (error == NULL)
15987 return NULL;
15988
Imre Deak190be112013-11-25 17:15:31 +020015989 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015990 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15991
Damien Lespiau055e3932014-08-18 13:49:10 +010015992 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015993 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015994 __intel_display_power_is_enabled(dev_priv,
15995 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015996 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015997 continue;
15998
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015999 error->cursor[i].control = I915_READ(CURCNTR(i));
16000 error->cursor[i].position = I915_READ(CURPOS(i));
16001 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016002
16003 error->plane[i].control = I915_READ(DSPCNTR(i));
16004 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016005 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016006 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016007 error->plane[i].pos = I915_READ(DSPPOS(i));
16008 }
Paulo Zanonica291362013-03-06 20:03:14 -030016009 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16010 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016011 if (INTEL_INFO(dev)->gen >= 4) {
16012 error->plane[i].surface = I915_READ(DSPSURF(i));
16013 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16014 }
16015
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016016 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016017
Sonika Jindal3abfce72014-07-21 15:23:43 +053016018 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030016019 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016020 }
16021
16022 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16023 if (HAS_DDI(dev_priv->dev))
16024 error->num_transcoders++; /* Account for eDP. */
16025
16026 for (i = 0; i < error->num_transcoders; i++) {
16027 enum transcoder cpu_transcoder = transcoders[i];
16028
Imre Deakddf9c532013-11-27 22:02:02 +020016029 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016030 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016031 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016032 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016033 continue;
16034
Chris Wilson63b66e52013-08-08 15:12:06 +020016035 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16036
16037 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16038 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16039 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16040 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16041 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16042 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16043 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016044 }
16045
16046 return error;
16047}
16048
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016049#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16050
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016051void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016052intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016053 struct drm_device *dev,
16054 struct intel_display_error_state *error)
16055{
Damien Lespiau055e3932014-08-18 13:49:10 +010016056 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016057 int i;
16058
Chris Wilson63b66e52013-08-08 15:12:06 +020016059 if (!error)
16060 return;
16061
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016062 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016063 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016064 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016065 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016066 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016067 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016068 err_printf(m, " Power: %s\n",
16069 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016070 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016071 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016072
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016073 err_printf(m, "Plane [%d]:\n", i);
16074 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16075 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016076 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016077 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16078 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016079 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016080 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016081 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016082 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016083 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16084 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016085 }
16086
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016087 err_printf(m, "Cursor [%d]:\n", i);
16088 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16089 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16090 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016091 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016092
16093 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016094 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016095 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016096 err_printf(m, " Power: %s\n",
16097 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020016098 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16099 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16100 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16101 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16102 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16103 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16104 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16105 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016106}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016107
16108void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
16109{
16110 struct intel_crtc *crtc;
16111
16112 for_each_intel_crtc(dev, crtc) {
16113 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016114
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016115 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016116
16117 work = crtc->unpin_work;
16118
16119 if (work && work->event &&
16120 work->event->base.file_priv == file) {
16121 kfree(work->event);
16122 work->event = NULL;
16123 }
16124
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016125 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016126 }
16127}