blob: c69a0d6c5a1e2546f302c490eb61d19f4f06f638 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Chris Wilson6b383a72010-09-13 13:54:26 +010088static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080089
Jesse Barnesf1f644d2013-06-27 00:39:25 +030090static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030092static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020093 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094
Jesse Barneseb1bfe82014-02-12 12:26:25 -080095static int intel_framebuffer_init(struct drm_device *dev,
96 struct intel_framebuffer *ifb,
97 struct drm_mode_fb_cmd2 *mode_cmd,
98 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020099static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
100static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200105static void haswell_set_pipeconf(struct drm_crtc *crtc);
106static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200109static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200110 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200111static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
112static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
114 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200115static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
116 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200117static void skylake_pfit_enable(struct intel_crtc *crtc);
118static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
119static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200120static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100121
Jesse Barnes79e53942008-11-07 14:24:08 -0800122typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400123 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800124} intel_range_t;
125
126typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 int dot_limit;
128 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800129} intel_p2_t;
130
Ma Lingd4906092009-03-18 20:13:27 +0800131typedef struct intel_limit intel_limit_t;
132struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 intel_range_t dot, vco, n, m, m1, m2, p, p1;
134 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800135};
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300137/* returns HPLL frequency in kHz */
138static int valleyview_get_vco(struct drm_i915_private *dev_priv)
139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
151static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg)
153{
154 u32 val;
155 int divider;
156
157 if (dev_priv->hpll_freq == 0)
158 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
159
160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
170 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
171}
172
Daniel Vetterd2acd212012-10-20 20:57:43 +0200173int
174intel_pch_rawclk(struct drm_device *dev)
175{
176 struct drm_i915_private *dev_priv = dev->dev_private;
177
178 WARN_ON(!HAS_PCH_SPLIT(dev));
179
180 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
181}
182
Jani Nikula79e50a42015-08-26 10:58:20 +0300183/* hrawclock is 1/4 the FSB frequency */
184int intel_hrawclk(struct drm_device *dev)
185{
186 struct drm_i915_private *dev_priv = dev->dev_private;
187 uint32_t clkcfg;
188
189 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
190 if (IS_VALLEYVIEW(dev))
191 return 200;
192
193 clkcfg = I915_READ(CLKCFG);
194 switch (clkcfg & CLKCFG_FSB_MASK) {
195 case CLKCFG_FSB_400:
196 return 100;
197 case CLKCFG_FSB_533:
198 return 133;
199 case CLKCFG_FSB_667:
200 return 166;
201 case CLKCFG_FSB_800:
202 return 200;
203 case CLKCFG_FSB_1067:
204 return 266;
205 case CLKCFG_FSB_1333:
206 return 333;
207 /* these two are just a guess; one of them might be right */
208 case CLKCFG_FSB_1600:
209 case CLKCFG_FSB_1600_ALT:
210 return 400;
211 default:
212 return 133;
213 }
214}
215
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300216static void intel_update_czclk(struct drm_i915_private *dev_priv)
217{
218 if (!IS_VALLEYVIEW(dev_priv))
219 return;
220
221 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
222 CCK_CZ_CLOCK_CONTROL);
223
224 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
225}
226
Chris Wilson021357a2010-09-07 20:54:59 +0100227static inline u32 /* units of 100MHz */
228intel_fdi_link_freq(struct drm_device *dev)
229{
Chris Wilson8b99e682010-10-13 09:59:17 +0100230 if (IS_GEN5(dev)) {
231 struct drm_i915_private *dev_priv = dev->dev_private;
232 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
233 } else
234 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100235}
236
Daniel Vetter5d536e22013-07-06 12:52:06 +0200237static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400238 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200239 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200240 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400241 .m = { .min = 96, .max = 140 },
242 .m1 = { .min = 18, .max = 26 },
243 .m2 = { .min = 6, .max = 16 },
244 .p = { .min = 4, .max = 128 },
245 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700246 .p2 = { .dot_limit = 165000,
247 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700248};
249
Daniel Vetter5d536e22013-07-06 12:52:06 +0200250static const intel_limit_t intel_limits_i8xx_dvo = {
251 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200252 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200253 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200254 .m = { .min = 96, .max = 140 },
255 .m1 = { .min = 18, .max = 26 },
256 .m2 = { .min = 6, .max = 16 },
257 .p = { .min = 4, .max = 128 },
258 .p1 = { .min = 2, .max = 33 },
259 .p2 = { .dot_limit = 165000,
260 .p2_slow = 4, .p2_fast = 4 },
261};
262
Keith Packarde4b36692009-06-05 19:22:17 -0700263static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
Eric Anholt273e27c2011-03-30 13:01:10 -0700275
Keith Packarde4b36692009-06-05 19:22:17 -0700276static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .dot = { .min = 20000, .max = 400000 },
278 .vco = { .min = 1400000, .max = 2800000 },
279 .n = { .min = 1, .max = 6 },
280 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100281 .m1 = { .min = 8, .max = 18 },
282 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400283 .p = { .min = 5, .max = 80 },
284 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .p2 = { .dot_limit = 200000,
286 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700287};
288
289static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 20000, .max = 400000 },
291 .vco = { .min = 1400000, .max = 2800000 },
292 .n = { .min = 1, .max = 6 },
293 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100294 .m1 = { .min = 8, .max = 18 },
295 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400296 .p = { .min = 7, .max = 98 },
297 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 112000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
301
Eric Anholt273e27c2011-03-30 13:01:10 -0700302
Keith Packarde4b36692009-06-05 19:22:17 -0700303static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 270000 },
305 .vco = { .min = 1750000, .max = 3500000},
306 .n = { .min = 1, .max = 4 },
307 .m = { .min = 104, .max = 138 },
308 .m1 = { .min = 17, .max = 23 },
309 .m2 = { .min = 5, .max = 11 },
310 .p = { .min = 10, .max = 30 },
311 .p1 = { .min = 1, .max = 3},
312 .p2 = { .dot_limit = 270000,
313 .p2_slow = 10,
314 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800315 },
Keith Packarde4b36692009-06-05 19:22:17 -0700316};
317
318static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700319 .dot = { .min = 22000, .max = 400000 },
320 .vco = { .min = 1750000, .max = 3500000},
321 .n = { .min = 1, .max = 4 },
322 .m = { .min = 104, .max = 138 },
323 .m1 = { .min = 16, .max = 23 },
324 .m2 = { .min = 5, .max = 11 },
325 .p = { .min = 5, .max = 80 },
326 .p1 = { .min = 1, .max = 8},
327 .p2 = { .dot_limit = 165000,
328 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700329};
330
331static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700332 .dot = { .min = 20000, .max = 115000 },
333 .vco = { .min = 1750000, .max = 3500000 },
334 .n = { .min = 1, .max = 3 },
335 .m = { .min = 104, .max = 138 },
336 .m1 = { .min = 17, .max = 23 },
337 .m2 = { .min = 5, .max = 11 },
338 .p = { .min = 28, .max = 112 },
339 .p1 = { .min = 2, .max = 8 },
340 .p2 = { .dot_limit = 0,
341 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800342 },
Keith Packarde4b36692009-06-05 19:22:17 -0700343};
344
345static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700346 .dot = { .min = 80000, .max = 224000 },
347 .vco = { .min = 1750000, .max = 3500000 },
348 .n = { .min = 1, .max = 3 },
349 .m = { .min = 104, .max = 138 },
350 .m1 = { .min = 17, .max = 23 },
351 .m2 = { .min = 5, .max = 11 },
352 .p = { .min = 14, .max = 42 },
353 .p1 = { .min = 2, .max = 6 },
354 .p2 = { .dot_limit = 0,
355 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800356 },
Keith Packarde4b36692009-06-05 19:22:17 -0700357};
358
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500359static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400360 .dot = { .min = 20000, .max = 400000},
361 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700362 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400363 .n = { .min = 3, .max = 6 },
364 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400366 .m1 = { .min = 0, .max = 0 },
367 .m2 = { .min = 0, .max = 254 },
368 .p = { .min = 5, .max = 80 },
369 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700370 .p2 = { .dot_limit = 200000,
371 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700372};
373
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500374static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400375 .dot = { .min = 20000, .max = 400000 },
376 .vco = { .min = 1700000, .max = 3500000 },
377 .n = { .min = 3, .max = 6 },
378 .m = { .min = 2, .max = 256 },
379 .m1 = { .min = 0, .max = 0 },
380 .m2 = { .min = 0, .max = 254 },
381 .p = { .min = 7, .max = 112 },
382 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700383 .p2 = { .dot_limit = 112000,
384 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700385};
386
Eric Anholt273e27c2011-03-30 13:01:10 -0700387/* Ironlake / Sandybridge
388 *
389 * We calculate clock using (register_value + 2) for N/M1/M2, so here
390 * the range value for them is (actual_value - 2).
391 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800392static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700393 .dot = { .min = 25000, .max = 350000 },
394 .vco = { .min = 1760000, .max = 3510000 },
395 .n = { .min = 1, .max = 5 },
396 .m = { .min = 79, .max = 127 },
397 .m1 = { .min = 12, .max = 22 },
398 .m2 = { .min = 5, .max = 9 },
399 .p = { .min = 5, .max = 80 },
400 .p1 = { .min = 1, .max = 8 },
401 .p2 = { .dot_limit = 225000,
402 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700403};
404
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800405static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700406 .dot = { .min = 25000, .max = 350000 },
407 .vco = { .min = 1760000, .max = 3510000 },
408 .n = { .min = 1, .max = 3 },
409 .m = { .min = 79, .max = 118 },
410 .m1 = { .min = 12, .max = 22 },
411 .m2 = { .min = 5, .max = 9 },
412 .p = { .min = 28, .max = 112 },
413 .p1 = { .min = 2, .max = 8 },
414 .p2 = { .dot_limit = 225000,
415 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800416};
417
418static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 3 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 14, .max = 56 },
426 .p1 = { .min = 2, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800429};
430
Eric Anholt273e27c2011-03-30 13:01:10 -0700431/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800432static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700433 .dot = { .min = 25000, .max = 350000 },
434 .vco = { .min = 1760000, .max = 3510000 },
435 .n = { .min = 1, .max = 2 },
436 .m = { .min = 79, .max = 126 },
437 .m1 = { .min = 12, .max = 22 },
438 .m2 = { .min = 5, .max = 9 },
439 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400440 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700441 .p2 = { .dot_limit = 225000,
442 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800443};
444
445static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700446 .dot = { .min = 25000, .max = 350000 },
447 .vco = { .min = 1760000, .max = 3510000 },
448 .n = { .min = 1, .max = 3 },
449 .m = { .min = 79, .max = 126 },
450 .m1 = { .min = 12, .max = 22 },
451 .m2 = { .min = 5, .max = 9 },
452 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400453 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700454 .p2 = { .dot_limit = 225000,
455 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800456};
457
Ville Syrjälädc730512013-09-24 21:26:30 +0300458static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300459 /*
460 * These are the data rate limits (measured in fast clocks)
461 * since those are the strictest limits we have. The fast
462 * clock and actual rate limits are more relaxed, so checking
463 * them would make no difference.
464 */
465 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200466 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700467 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700468 .m1 = { .min = 2, .max = 3 },
469 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300470 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300471 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700472};
473
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300474static const intel_limit_t intel_limits_chv = {
475 /*
476 * These are the data rate limits (measured in fast clocks)
477 * since those are the strictest limits we have. The fast
478 * clock and actual rate limits are more relaxed, so checking
479 * them would make no difference.
480 */
481 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200482 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300483 .n = { .min = 1, .max = 1 },
484 .m1 = { .min = 2, .max = 2 },
485 .m2 = { .min = 24 << 22, .max = 175 << 22 },
486 .p1 = { .min = 2, .max = 4 },
487 .p2 = { .p2_slow = 1, .p2_fast = 14 },
488};
489
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200490static const intel_limit_t intel_limits_bxt = {
491 /* FIXME: find real dot limits */
492 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530493 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200494 .n = { .min = 1, .max = 1 },
495 .m1 = { .min = 2, .max = 2 },
496 /* FIXME: find real m2 limits */
497 .m2 = { .min = 2 << 22, .max = 255 << 22 },
498 .p1 = { .min = 2, .max = 4 },
499 .p2 = { .p2_slow = 1, .p2_fast = 20 },
500};
501
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200502static bool
503needs_modeset(struct drm_crtc_state *state)
504{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200505 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200506}
507
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300508/**
509 * Returns whether any output on the specified pipe is of the specified type
510 */
Damien Lespiau40935612014-10-29 11:16:59 +0000511bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300512{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300513 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300514 struct intel_encoder *encoder;
515
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300516 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300517 if (encoder->type == type)
518 return true;
519
520 return false;
521}
522
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200523/**
524 * Returns whether any output on the specified pipe will have the specified
525 * type after a staged modeset is complete, i.e., the same as
526 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
527 * encoder->crtc.
528 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200529static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
530 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200531{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300533 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200535 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200536 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200537
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300538 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200539 if (connector_state->crtc != crtc_state->base.crtc)
540 continue;
541
542 num_connectors++;
543
544 encoder = to_intel_encoder(connector_state->best_encoder);
545 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200546 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200547 }
548
549 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200550
551 return false;
552}
553
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200554static const intel_limit_t *
555intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800556{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200557 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800558 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200560 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100561 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000562 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800563 limit = &intel_limits_ironlake_dual_lvds_100m;
564 else
565 limit = &intel_limits_ironlake_dual_lvds;
566 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000567 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800568 limit = &intel_limits_ironlake_single_lvds_100m;
569 else
570 limit = &intel_limits_ironlake_single_lvds;
571 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200572 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800573 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800574
575 return limit;
576}
577
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200578static const intel_limit_t *
579intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800580{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200581 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800582 const intel_limit_t *limit;
583
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200584 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100585 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700586 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800587 else
Keith Packarde4b36692009-06-05 19:22:17 -0700588 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200589 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
590 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700591 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200592 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700593 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800594 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700595 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800596
597 return limit;
598}
599
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200600static const intel_limit_t *
601intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800602{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200603 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 const intel_limit_t *limit;
605
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200606 if (IS_BROXTON(dev))
607 limit = &intel_limits_bxt;
608 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200609 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800610 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200611 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500612 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200613 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800615 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500616 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300617 } else if (IS_CHERRYVIEW(dev)) {
618 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700619 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300620 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100621 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200622 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100623 limit = &intel_limits_i9xx_lvds;
624 else
625 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800626 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700628 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200629 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700630 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200631 else
632 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 }
634 return limit;
635}
636
Imre Deakdccbea32015-06-22 23:35:51 +0300637/*
638 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
639 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
640 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
641 * The helpers' return value is the rate of the clock that is fed to the
642 * display engine's pipe which can be the above fast dot clock rate or a
643 * divided-down version of it.
644 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500645/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300646static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800647{
Shaohua Li21778322009-02-23 15:19:16 +0800648 clock->m = clock->m2 + 2;
649 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200650 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300651 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300652 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
653 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300654
655 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800656}
657
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200658static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
659{
660 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
661}
662
Imre Deakdccbea32015-06-22 23:35:51 +0300663static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800664{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200665 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800666 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200667 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300668 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300669 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
670 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300671
672 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800673}
674
Imre Deakdccbea32015-06-22 23:35:51 +0300675static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300676{
677 clock->m = clock->m1 * clock->m2;
678 clock->p = clock->p1 * clock->p2;
679 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300680 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300681 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
682 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300683
684 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300685}
686
Imre Deakdccbea32015-06-22 23:35:51 +0300687int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300688{
689 clock->m = clock->m1 * clock->m2;
690 clock->p = clock->p1 * clock->p2;
691 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300692 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300693 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
694 clock->n << 22);
695 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300696
697 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300698}
699
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800700#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800701/**
702 * Returns whether the given set of divisors are valid for a given refclk with
703 * the given connectors.
704 */
705
Chris Wilson1b894b52010-12-14 20:04:54 +0000706static bool intel_PLL_is_valid(struct drm_device *dev,
707 const intel_limit_t *limit,
708 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800709{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300710 if (clock->n < limit->n.min || limit->n.max < clock->n)
711 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400713 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400715 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800716 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400717 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300718
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200719 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200723 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400736 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800737
738 return true;
739}
740
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800745{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100754 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300757 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 } else {
759 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Akshay Joshi0206e352011-08-16 15:34:10 -0400776 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
Zhao Yakui42158662009-11-20 11:24:18 +0800780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200784 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 int this_err;
791
Imre Deakdccbea32015-06-22 23:35:51 +0300792 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800795 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
Ma Lingd4906092009-03-18 20:13:27 +0800813static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300819 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200820 intel_clock_t clock;
821 int err = target;
822
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200823 memset(best_clock, 0, sizeof(*best_clock));
824
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
835 int this_err;
836
Imre Deakdccbea32015-06-22 23:35:51 +0300837 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
840 continue;
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
Ma Lingd4906092009-03-18 20:13:27 +0800858static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800863{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300864 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800865 intel_clock_t clock;
866 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300867 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870
871 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
Ma Lingd4906092009-03-18 20:13:27 +0800875 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200878 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
Imre Deakdccbea32015-06-22 23:35:51 +0300887 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800890 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000891
892 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800903 return found;
904}
Ma Lingd4906092009-03-18 20:13:27 +0800905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
Imre Deak24be4e42015-03-17 11:40:04 +0200926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
Imre Deakd5dd62b2015-03-17 11:40:03 +0200929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
Zhenyu Wang2c072452009-06-05 15:38:42 +0800946static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700951{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300953 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300954 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300955 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300958 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700959
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963
964 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200972 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300973
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300976
Imre Deakdccbea32015-06-22 23:35:51 +0300977 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300978
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300981 continue;
982
Imre Deakd5dd62b2015-03-17 11:40:03 +0200983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300988
Imre Deakd5dd62b2015-03-17 11:40:03 +0200989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700992 }
993 }
994 }
995 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300997 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700998}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001000static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001007 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001014 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
Imre Deakdccbea32015-06-22 23:35:51 +03001040 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
Imre Deak9ca3ba02015-03-17 11:40:05 +02001045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001052 }
1053 }
1054
1055 return found;
1056}
1057
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001074 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001075 * as Haswell has gained clock readout/fastboot support.
1076 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001077 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001078 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001083 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001084 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001085 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001086}
1087
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001094 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001095}
1096
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001110 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
Keith Packardab7ad7f2010-10-03 00:33:06 -07001116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001130 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001134 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001135 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001137 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001138
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001140 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001141
Keith Packardab7ad7f2010-10-03 00:33:06 -07001142 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001145 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001146 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001147 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001149 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001150 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001151}
1152
Jesse Barnesb24e7172011-01-04 15:09:30 -08001153static const char *state_string(bool enabled)
1154{
1155 return enabled ? "on" : "off";
1156}
1157
1158/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001159void assert_pll(struct drm_i915_private *dev_priv,
1160 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162 u32 val;
1163 bool cur_state;
1164
Ville Syrjälä649636e2015-09-22 19:50:01 +03001165 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001167 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001168 "PLL state assertion failure (expected %s, current %s)\n",
1169 state_string(state), state_string(cur_state));
1170}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171
Jani Nikula23538ef2013-08-27 15:12:22 +03001172/* XXX: the dsi pll is shared between MIPI DSI ports */
1173static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1174{
1175 u32 val;
1176 bool cur_state;
1177
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001180 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001181
1182 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001183 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001184 "DSI PLL state assertion failure (expected %s, current %s)\n",
1185 state_string(state), state_string(cur_state));
1186}
1187#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1188#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1189
Daniel Vetter55607e82013-06-16 21:42:39 +02001190struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001191intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001192{
Daniel Vettere2b78262013-06-07 23:10:03 +02001193 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1194
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001195 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001196 return NULL;
1197
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001198 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001199}
1200
Jesse Barnesb24e7172011-01-04 15:09:30 -08001201/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001202void assert_shared_dpll(struct drm_i915_private *dev_priv,
1203 struct intel_shared_dpll *pll,
1204 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001205{
Jesse Barnes040484a2011-01-03 12:14:26 -08001206 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001207 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001208
Chris Wilson92b27b02012-05-20 18:10:50 +01001209 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001210 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001211 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001212
Daniel Vetter53589012013-06-05 13:34:16 +02001213 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001214 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001215 "%s assertion failure (expected %s, current %s)\n",
1216 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001217}
Jesse Barnes040484a2011-01-03 12:14:26 -08001218
1219static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
1221{
Jesse Barnes040484a2011-01-03 12:14:26 -08001222 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001223 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1224 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001225
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001226 if (HAS_DDI(dev_priv->dev)) {
1227 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001228 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001229 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001231 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001232 cur_state = !!(val & FDI_TX_ENABLE);
1233 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001234 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001235 "FDI TX state assertion failure (expected %s, current %s)\n",
1236 state_string(state), state_string(cur_state));
1237}
1238#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1239#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1240
1241static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1242 enum pipe pipe, bool state)
1243{
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 u32 val;
1245 bool cur_state;
1246
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001248 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001249 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001250 "FDI RX state assertion failure (expected %s, current %s)\n",
1251 state_string(state), state_string(cur_state));
1252}
1253#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1254#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1255
1256static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Jesse Barnes040484a2011-01-03 12:14:26 -08001259 u32 val;
1260
1261 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001262 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001263 return;
1264
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001266 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001267 return;
1268
Ville Syrjälä649636e2015-09-22 19:50:01 +03001269 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001270 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001271}
1272
Daniel Vetter55607e82013-06-16 21:42:39 +02001273void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1274 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001275{
Jesse Barnes040484a2011-01-03 12:14:26 -08001276 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001277 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001278
Ville Syrjälä649636e2015-09-22 19:50:01 +03001279 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001281 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001282 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1283 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001284}
1285
Daniel Vetterb680c372014-09-19 18:27:27 +02001286void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1287 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001290 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001291 u32 val;
1292 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001293 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001294
Jani Nikulabedd4db2014-08-22 15:04:13 +03001295 if (WARN_ON(HAS_DDI(dev)))
1296 return;
1297
1298 if (HAS_PCH_SPLIT(dev)) {
1299 u32 port_sel;
1300
Jesse Barnesea0760c2011-01-04 15:09:32 -08001301 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001302 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1303
1304 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1305 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1306 panel_pipe = PIPE_B;
1307 /* XXX: else fix for eDP */
1308 } else if (IS_VALLEYVIEW(dev)) {
1309 /* presumably write lock depends on pipe, not port select */
1310 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1311 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001312 } else {
1313 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001314 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1315 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001316 }
1317
1318 val = I915_READ(pp_reg);
1319 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001320 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001321 locked = false;
1322
Rob Clarke2c719b2014-12-15 13:56:32 -05001323 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001325 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001326}
1327
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001328static void assert_cursor(struct drm_i915_private *dev_priv,
1329 enum pipe pipe, bool state)
1330{
1331 struct drm_device *dev = dev_priv->dev;
1332 bool cur_state;
1333
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001335 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001336 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001337 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338
Rob Clarke2c719b2014-12-15 13:56:32 -05001339 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001340 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1341 pipe_name(pipe), state_string(state), state_string(cur_state));
1342}
1343#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1344#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1345
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001346void assert_pipe(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001349 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001350 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1351 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001353 /* if we need the pipe quirk it must be always on */
1354 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1355 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001356 state = true;
1357
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001358 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001359 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001360 cur_state = false;
1361 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001362 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001363 cur_state = !!(val & PIPECONF_ENABLE);
1364 }
1365
Rob Clarke2c719b2014-12-15 13:56:32 -05001366 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001367 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001368 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001369}
1370
Chris Wilson931872f2012-01-16 23:01:13 +00001371static void assert_plane(struct drm_i915_private *dev_priv,
1372 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001373{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001375 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376
Ville Syrjälä649636e2015-09-22 19:50:01 +03001377 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001378 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001379 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001380 "plane %c assertion failure (expected %s, current %s)\n",
1381 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001382}
1383
Chris Wilson931872f2012-01-16 23:01:13 +00001384#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1385#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1386
Jesse Barnesb24e7172011-01-04 15:09:30 -08001387static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe)
1389{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001390 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001391 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001392
Ville Syrjälä653e1022013-06-04 13:49:05 +03001393 /* Primary planes are fixed to pipes on gen4+ */
1394 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001395 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001396 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001397 "plane %c assertion failure, should be disabled but not\n",
1398 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001400 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001401
Jesse Barnesb24e7172011-01-04 15:09:30 -08001402 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001403 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001404 u32 val = I915_READ(DSPCNTR(i));
1405 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001406 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001407 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001408 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1409 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001410 }
1411}
1412
Jesse Barnes19332d72013-03-28 09:55:38 -07001413static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe)
1415{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001416 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001417 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001418
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001419 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001420 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001421 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001422 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001423 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1424 sprite, pipe_name(pipe));
1425 }
1426 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001427 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001428 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001431 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001432 }
1433 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001434 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001435 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001436 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001437 plane_name(pipe), pipe_name(pipe));
1438 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001439 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001440 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001441 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1442 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001443 }
1444}
1445
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001446static void assert_vblank_disabled(struct drm_crtc *crtc)
1447{
Rob Clarke2c719b2014-12-15 13:56:32 -05001448 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001449 drm_crtc_vblank_put(crtc);
1450}
1451
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001452static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001453{
1454 u32 val;
1455 bool enabled;
1456
Rob Clarke2c719b2014-12-15 13:56:32 -05001457 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001458
Jesse Barnes92f25842011-01-04 15:09:34 -08001459 val = I915_READ(PCH_DREF_CONTROL);
1460 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1461 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001462 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001463}
1464
Daniel Vetterab9412b2013-05-03 11:49:46 +02001465static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1466 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001467{
Jesse Barnes92f25842011-01-04 15:09:34 -08001468 u32 val;
1469 bool enabled;
1470
Ville Syrjälä649636e2015-09-22 19:50:01 +03001471 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001472 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001473 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001474 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1475 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001476}
1477
Keith Packard4e634382011-08-06 10:39:45 -07001478static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1479 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001480{
1481 if ((val & DP_PORT_EN) == 0)
1482 return false;
1483
1484 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001485 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001486 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1487 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001488 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1489 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1490 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001491 } else {
1492 if ((val & DP_PIPE_MASK) != (pipe << 30))
1493 return false;
1494 }
1495 return true;
1496}
1497
Keith Packard1519b992011-08-06 10:35:34 -07001498static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1499 enum pipe pipe, u32 val)
1500{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001501 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001502 return false;
1503
1504 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001505 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001506 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001507 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1508 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1509 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001510 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001511 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001512 return false;
1513 }
1514 return true;
1515}
1516
1517static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1518 enum pipe pipe, u32 val)
1519{
1520 if ((val & LVDS_PORT_EN) == 0)
1521 return false;
1522
1523 if (HAS_PCH_CPT(dev_priv->dev)) {
1524 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1525 return false;
1526 } else {
1527 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1528 return false;
1529 }
1530 return true;
1531}
1532
1533static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1534 enum pipe pipe, u32 val)
1535{
1536 if ((val & ADPA_DAC_ENABLE) == 0)
1537 return false;
1538 if (HAS_PCH_CPT(dev_priv->dev)) {
1539 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1540 return false;
1541 } else {
1542 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1543 return false;
1544 }
1545 return true;
1546}
1547
Jesse Barnes291906f2011-02-02 12:28:03 -08001548static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001549 enum pipe pipe, i915_reg_t reg,
1550 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001551{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001552 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001553 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001554 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001555 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001556
Rob Clarke2c719b2014-12-15 13:56:32 -05001557 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001558 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001559 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001560}
1561
1562static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001563 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001564{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001565 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001566 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001567 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001568 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001569
Rob Clarke2c719b2014-12-15 13:56:32 -05001570 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001571 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001572 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001573}
1574
1575static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1576 enum pipe pipe)
1577{
Jesse Barnes291906f2011-02-02 12:28:03 -08001578 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001579
Keith Packardf0575e92011-07-25 22:12:43 -07001580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1581 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1582 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001583
Ville Syrjälä649636e2015-09-22 19:50:01 +03001584 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001585 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001586 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001587 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001588
Ville Syrjälä649636e2015-09-22 19:50:01 +03001589 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001590 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001591 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001592 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001593
Paulo Zanonie2debe92013-02-18 19:00:27 -03001594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1595 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1596 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001597}
1598
Ville Syrjäläd288f652014-10-28 13:20:22 +02001599static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001600 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001601{
Daniel Vetter426115c2013-07-11 22:13:42 +02001602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001604 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001605 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001606
Daniel Vetter426115c2013-07-11 22:13:42 +02001607 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001608
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001609 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001610 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1611
1612 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001613 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001615
Daniel Vetter426115c2013-07-11 22:13:42 +02001616 I915_WRITE(reg, dpll);
1617 POSTING_READ(reg);
1618 udelay(150);
1619
1620 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1621 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1622
Ville Syrjäläd288f652014-10-28 13:20:22 +02001623 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001624 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001625
1626 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001627 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001630 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001631 POSTING_READ(reg);
1632 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001633 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001634 POSTING_READ(reg);
1635 udelay(150); /* wait for warmup */
1636}
1637
Ville Syrjäläd288f652014-10-28 13:20:22 +02001638static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001639 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001640{
1641 struct drm_device *dev = crtc->base.dev;
1642 struct drm_i915_private *dev_priv = dev->dev_private;
1643 int pipe = crtc->pipe;
1644 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001645 u32 tmp;
1646
1647 assert_pipe_disabled(dev_priv, crtc->pipe);
1648
1649 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1650
Ville Syrjäläa5805162015-05-26 20:42:30 +03001651 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001652
1653 /* Enable back the 10bit clock to display controller */
1654 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1655 tmp |= DPIO_DCLKP_EN;
1656 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1657
Ville Syrjälä54433e92015-05-26 20:42:31 +03001658 mutex_unlock(&dev_priv->sb_lock);
1659
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001660 /*
1661 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1662 */
1663 udelay(1);
1664
1665 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001666 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001667
1668 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001669 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001670 DRM_ERROR("PLL %d failed to lock\n", pipe);
1671
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001673 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001674 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001675}
1676
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001677static int intel_num_dvo_pipes(struct drm_device *dev)
1678{
1679 struct intel_crtc *crtc;
1680 int count = 0;
1681
1682 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001683 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001684 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001685
1686 return count;
1687}
1688
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001690{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001691 struct drm_device *dev = crtc->base.dev;
1692 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001693 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001694 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001696 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001697
1698 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001699 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001700
1701 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001702 if (IS_MOBILE(dev) && !IS_I830(dev))
1703 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001704
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001705 /* Enable DVO 2x clock on both PLLs if necessary */
1706 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1707 /*
1708 * It appears to be important that we don't enable this
1709 * for the current pipe before otherwise configuring the
1710 * PLL. No idea how this should be handled if multiple
1711 * DVO outputs are enabled simultaneosly.
1712 */
1713 dpll |= DPLL_DVO_2X_MODE;
1714 I915_WRITE(DPLL(!crtc->pipe),
1715 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1716 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001717
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001718 /*
1719 * Apparently we need to have VGA mode enabled prior to changing
1720 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1721 * dividers, even though the register value does change.
1722 */
1723 I915_WRITE(reg, 0);
1724
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001725 I915_WRITE(reg, dpll);
1726
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001727 /* Wait for the clocks to stabilize. */
1728 POSTING_READ(reg);
1729 udelay(150);
1730
1731 if (INTEL_INFO(dev)->gen >= 4) {
1732 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001733 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001734 } else {
1735 /* The pixel multiplier can only be updated once the
1736 * DPLL is enabled and the clocks are stable.
1737 *
1738 * So write it again.
1739 */
1740 I915_WRITE(reg, dpll);
1741 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001742
1743 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001744 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001745 POSTING_READ(reg);
1746 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001747 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001748 POSTING_READ(reg);
1749 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001750 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001751 POSTING_READ(reg);
1752 udelay(150); /* wait for warmup */
1753}
1754
1755/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001756 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001757 * @dev_priv: i915 private structure
1758 * @pipe: pipe PLL to disable
1759 *
1760 * Disable the PLL for @pipe, making sure the pipe is off first.
1761 *
1762 * Note! This is for pre-ILK only.
1763 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001764static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001765{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001766 struct drm_device *dev = crtc->base.dev;
1767 struct drm_i915_private *dev_priv = dev->dev_private;
1768 enum pipe pipe = crtc->pipe;
1769
1770 /* Disable DVO 2x clock on both PLLs if necessary */
1771 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001772 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001773 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001774 I915_WRITE(DPLL(PIPE_B),
1775 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1776 I915_WRITE(DPLL(PIPE_A),
1777 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1778 }
1779
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001780 /* Don't disable pipe or pipe PLLs if needed */
1781 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1782 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001783 return;
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001788 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001789 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001790}
1791
Jesse Barnesf6071162013-10-01 10:41:38 -07001792static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1793{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001794 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795
1796 /* Make sure the pipe isn't still relying on us */
1797 assert_pipe_disabled(dev_priv, pipe);
1798
Imre Deake5cbfbf2014-01-09 17:08:16 +02001799 /*
1800 * Leave integrated clock source and reference clock enabled for pipe B.
1801 * The latter is needed for VGA hotplug / manual detection.
1802 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001803 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001804 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001805 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001806 I915_WRITE(DPLL(pipe), val);
1807 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001808
1809}
1810
1811static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1812{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001813 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001814 u32 val;
1815
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001816 /* Make sure the pipe isn't still relying on us */
1817 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001818
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001819 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001820 val = DPLL_SSC_REF_CLK_CHV |
1821 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001822 if (pipe != PIPE_A)
1823 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1824 I915_WRITE(DPLL(pipe), val);
1825 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001826
Ville Syrjäläa5805162015-05-26 20:42:30 +03001827 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001828
1829 /* Disable 10bit clock to display controller */
1830 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1831 val &= ~DPIO_DCLKP_EN;
1832 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1833
Ville Syrjäläa5805162015-05-26 20:42:30 +03001834 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001835}
1836
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001838 struct intel_digital_port *dport,
1839 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001840{
1841 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001842 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001843
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001844 switch (dport->port) {
1845 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001846 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001847 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001848 break;
1849 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001851 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001852 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001853 break;
1854 case PORT_D:
1855 port_mask = DPLL_PORTD_READY_MASK;
1856 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001857 break;
1858 default:
1859 BUG();
1860 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001861
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001862 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1863 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1864 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001865}
1866
Daniel Vetterb14b1052014-04-24 23:55:13 +02001867static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1868{
1869 struct drm_device *dev = crtc->base.dev;
1870 struct drm_i915_private *dev_priv = dev->dev_private;
1871 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1872
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001873 if (WARN_ON(pll == NULL))
1874 return;
1875
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001876 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001877 if (pll->active == 0) {
1878 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1879 WARN_ON(pll->on);
1880 assert_shared_dpll_disabled(dev_priv, pll);
1881
1882 pll->mode_set(dev_priv, pll);
1883 }
1884}
1885
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001886/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001887 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001888 * @dev_priv: i915 private structure
1889 * @pipe: pipe PLL to enable
1890 *
1891 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1892 * drives the transcoder clock.
1893 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001894static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001895{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001896 struct drm_device *dev = crtc->base.dev;
1897 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001898 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001899
Daniel Vetter87a875b2013-06-05 13:34:19 +02001900 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001901 return;
1902
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001903 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001904 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Damien Lespiau74dd6922014-07-29 18:06:17 +01001906 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001907 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001908 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001909
Daniel Vettercdbd2312013-06-05 13:34:03 +02001910 if (pll->active++) {
1911 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001912 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001913 return;
1914 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001915 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001916
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001917 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1918
Daniel Vetter46edb022013-06-05 13:34:12 +02001919 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001920 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001921 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001922}
1923
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001924static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001925{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001926 struct drm_device *dev = crtc->base.dev;
1927 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001928 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001929
Jesse Barnes92f25842011-01-04 15:09:34 -08001930 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001931 if (INTEL_INFO(dev)->gen < 5)
1932 return;
1933
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001934 if (pll == NULL)
1935 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001936
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001937 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001938 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001939
Daniel Vetter46edb022013-06-05 13:34:12 +02001940 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1941 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001942 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001943
Chris Wilson48da64a2012-05-13 20:16:12 +01001944 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001945 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001946 return;
1947 }
1948
Daniel Vettere9d69442013-06-05 13:34:15 +02001949 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001950 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001951 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001952 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001953
Daniel Vetter46edb022013-06-05 13:34:12 +02001954 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001955 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001956 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001957
1958 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001959}
1960
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001961static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1962 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001963{
Daniel Vetter23670b322012-11-01 09:15:30 +01001964 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001965 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001967 i915_reg_t reg;
1968 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001969
1970 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001971 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001972
1973 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001974 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001975 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001976
1977 /* FDI must be feeding us bits for PCH ports */
1978 assert_fdi_tx_enabled(dev_priv, pipe);
1979 assert_fdi_rx_enabled(dev_priv, pipe);
1980
Daniel Vetter23670b322012-11-01 09:15:30 +01001981 if (HAS_PCH_CPT(dev)) {
1982 /* Workaround: Set the timing override bit before enabling the
1983 * pch transcoder. */
1984 reg = TRANS_CHICKEN2(pipe);
1985 val = I915_READ(reg);
1986 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1987 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001988 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001989
Daniel Vetterab9412b2013-05-03 11:49:46 +02001990 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001991 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001992 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001993
1994 if (HAS_PCH_IBX(dev_priv->dev)) {
1995 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001996 * Make the BPC in transcoder be consistent with
1997 * that in pipeconf reg. For HDMI we must use 8bpc
1998 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001999 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002000 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002001 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2002 val |= PIPECONF_8BPC;
2003 else
2004 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002005 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002006
2007 val &= ~TRANS_INTERLACE_MASK;
2008 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002009 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002010 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002011 val |= TRANS_LEGACY_INTERLACED_ILK;
2012 else
2013 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002014 else
2015 val |= TRANS_PROGRESSIVE;
2016
Jesse Barnes040484a2011-01-03 12:14:26 -08002017 I915_WRITE(reg, val | TRANS_ENABLE);
2018 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002019 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002020}
2021
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002023 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002024{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002025 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002026
2027 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002028 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002029
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002030 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002031 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002032 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002034 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002035 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002036 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002037 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002038
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002039 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002040 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002041
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002042 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2043 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002044 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002045 else
2046 val |= TRANS_PROGRESSIVE;
2047
Daniel Vetterab9412b2013-05-03 11:49:46 +02002048 I915_WRITE(LPT_TRANSCONF, val);
2049 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002050 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002051}
2052
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002053static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2054 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002055{
Daniel Vetter23670b322012-11-01 09:15:30 +01002056 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002057 i915_reg_t reg;
2058 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002059
2060 /* FDI relies on the transcoder */
2061 assert_fdi_tx_disabled(dev_priv, pipe);
2062 assert_fdi_rx_disabled(dev_priv, pipe);
2063
Jesse Barnes291906f2011-02-02 12:28:03 -08002064 /* Ports must be off as well */
2065 assert_pch_ports_disabled(dev_priv, pipe);
2066
Daniel Vetterab9412b2013-05-03 11:49:46 +02002067 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002068 val = I915_READ(reg);
2069 val &= ~TRANS_ENABLE;
2070 I915_WRITE(reg, val);
2071 /* wait for PCH transcoder off, transcoder state */
2072 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002073 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002074
Ville Syrjäläc4656132015-10-29 21:25:56 +02002075 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002076 /* Workaround: Clear the timing override chicken bit again. */
2077 reg = TRANS_CHICKEN2(pipe);
2078 val = I915_READ(reg);
2079 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2080 I915_WRITE(reg, val);
2081 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002082}
2083
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002084static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002085{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002086 u32 val;
2087
Daniel Vetterab9412b2013-05-03 11:49:46 +02002088 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002089 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002090 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002091 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002092 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002093 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002094
2095 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002096 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002097 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002098 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002099}
2100
2101/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002102 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002103 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002105 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002106 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002108static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002109{
Paulo Zanoni03722642014-01-17 13:51:09 -02002110 struct drm_device *dev = crtc->base.dev;
2111 struct drm_i915_private *dev_priv = dev->dev_private;
2112 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002113 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002114 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002115 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116 u32 val;
2117
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002118 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2119
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002120 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002121 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002122 assert_sprites_disabled(dev_priv, pipe);
2123
Paulo Zanoni681e5812012-12-06 11:12:38 -02002124 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002125 pch_transcoder = TRANSCODER_A;
2126 else
2127 pch_transcoder = pipe;
2128
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129 /*
2130 * A pipe without a PLL won't actually be able to drive bits from
2131 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2132 * need the check.
2133 */
Imre Deak50360402015-01-16 00:55:16 -08002134 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002135 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002136 assert_dsi_pll_enabled(dev_priv);
2137 else
2138 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002139 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002140 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002141 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002142 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002143 assert_fdi_tx_pll_enabled(dev_priv,
2144 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002145 }
2146 /* FIXME: assert CPU port conditions for SNB+ */
2147 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002148
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002149 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002150 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002151 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002152 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2153 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002154 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002155 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002156
2157 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002158 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159}
2160
2161/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002162 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002165 * Disable the pipe of @crtc, making sure that various hardware
2166 * specific requirements are met, if applicable, e.g. plane
2167 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 *
2169 * Will wait until the pipe has shut down before returning.
2170 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002171static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002173 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002174 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002175 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002176 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177 u32 val;
2178
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002179 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2180
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181 /*
2182 * Make sure planes won't keep trying to pump pixels to us,
2183 * or we might hang the display.
2184 */
2185 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002186 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002187 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002189 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002190 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002191 if ((val & PIPECONF_ENABLE) == 0)
2192 return;
2193
Ville Syrjälä67adc642014-08-15 01:21:57 +03002194 /*
2195 * Double wide has implications for planes
2196 * so best keep it disabled when not needed.
2197 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002198 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002199 val &= ~PIPECONF_DOUBLE_WIDE;
2200
2201 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002202 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2203 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002204 val &= ~PIPECONF_ENABLE;
2205
2206 I915_WRITE(reg, val);
2207 if ((val & PIPECONF_ENABLE) == 0)
2208 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002209}
2210
Chris Wilson693db182013-03-05 14:52:39 +00002211static bool need_vtd_wa(struct drm_device *dev)
2212{
2213#ifdef CONFIG_INTEL_IOMMU
2214 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2215 return true;
2216#endif
2217 return false;
2218}
2219
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002220unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002221intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002222 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002223{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002224 unsigned int tile_height;
2225 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002226
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002227 switch (fb_format_modifier) {
2228 case DRM_FORMAT_MOD_NONE:
2229 tile_height = 1;
2230 break;
2231 case I915_FORMAT_MOD_X_TILED:
2232 tile_height = IS_GEN2(dev) ? 16 : 8;
2233 break;
2234 case I915_FORMAT_MOD_Y_TILED:
2235 tile_height = 32;
2236 break;
2237 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002238 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002239 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002240 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002241 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002242 tile_height = 64;
2243 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002244 case 2:
2245 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002246 tile_height = 32;
2247 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002248 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002249 tile_height = 16;
2250 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002251 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002252 WARN_ONCE(1,
2253 "128-bit pixels are not supported for display!");
2254 tile_height = 16;
2255 break;
2256 }
2257 break;
2258 default:
2259 MISSING_CASE(fb_format_modifier);
2260 tile_height = 1;
2261 break;
2262 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002263
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002264 return tile_height;
2265}
2266
2267unsigned int
2268intel_fb_align_height(struct drm_device *dev, unsigned int height,
2269 uint32_t pixel_format, uint64_t fb_format_modifier)
2270{
2271 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002272 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002273}
2274
Daniel Vetter75c82a52015-10-14 16:51:04 +02002275static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002276intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2277 const struct drm_plane_state *plane_state)
2278{
Daniel Vettera6d09182015-10-14 16:51:05 +02002279 struct intel_rotation_info *info = &view->params.rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002280 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002281
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002282 *view = i915_ggtt_view_normal;
2283
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002284 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002285 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002286
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002287 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002288 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002289
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002290 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002291
2292 info->height = fb->height;
2293 info->pixel_format = fb->pixel_format;
2294 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002295 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002296 info->fb_modifier = fb->modifier[0];
2297
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002298 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002299 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002300 tile_pitch = PAGE_SIZE / tile_height;
2301 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2302 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2303 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2304
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002305 if (info->pixel_format == DRM_FORMAT_NV12) {
2306 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2307 fb->modifier[0], 1);
2308 tile_pitch = PAGE_SIZE / tile_height;
2309 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2310 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2311 tile_height);
2312 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2313 PAGE_SIZE;
2314 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002315}
2316
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002317static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2318{
2319 if (INTEL_INFO(dev_priv)->gen >= 9)
2320 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002321 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2322 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002323 return 128 * 1024;
2324 else if (INTEL_INFO(dev_priv)->gen >= 4)
2325 return 4 * 1024;
2326 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002327 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002328}
2329
Chris Wilson127bd2a2010-07-23 23:32:05 +01002330int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002331intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2332 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002333 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002334{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002335 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002336 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002337 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002338 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002339 u32 alignment;
2340 int ret;
2341
Matt Roperebcdd392014-07-09 16:22:11 -07002342 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2343
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002344 switch (fb->modifier[0]) {
2345 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002346 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002347 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002348 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002349 if (INTEL_INFO(dev)->gen >= 9)
2350 alignment = 256 * 1024;
2351 else {
2352 /* pin() will align the object as required by fence */
2353 alignment = 0;
2354 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002355 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002356 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002357 case I915_FORMAT_MOD_Yf_TILED:
2358 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2359 "Y tiling bo slipped through, driver bug!\n"))
2360 return -EINVAL;
2361 alignment = 1 * 1024 * 1024;
2362 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002363 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002364 MISSING_CASE(fb->modifier[0]);
2365 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002366 }
2367
Daniel Vetter75c82a52015-10-14 16:51:04 +02002368 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002369
Chris Wilson693db182013-03-05 14:52:39 +00002370 /* Note that the w/a also requires 64 PTE of padding following the
2371 * bo. We currently fill all unused PTE with the shadow page and so
2372 * we should always have valid PTE following the scanout preventing
2373 * the VT-d warning.
2374 */
2375 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2376 alignment = 256 * 1024;
2377
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002378 /*
2379 * Global gtt pte registers are special registers which actually forward
2380 * writes to a chunk of system memory. Which means that there is no risk
2381 * that the register values disappear as soon as we call
2382 * intel_runtime_pm_put(), so it is correct to wrap only the
2383 * pin/unpin/fence and not more.
2384 */
2385 intel_runtime_pm_get(dev_priv);
2386
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002387 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2388 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002389 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002390 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002391
2392 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2393 * fence, whereas 965+ only requires a fence if using
2394 * framebuffer compression. For simplicity, we always install
2395 * a fence as the cost is not that onerous.
2396 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002397 if (view.type == I915_GGTT_VIEW_NORMAL) {
2398 ret = i915_gem_object_get_fence(obj);
2399 if (ret == -EDEADLK) {
2400 /*
2401 * -EDEADLK means there are no free fences
2402 * no pending flips.
2403 *
2404 * This is propagated to atomic, but it uses
2405 * -EDEADLK to force a locking recovery, so
2406 * change the returned error to -EBUSY.
2407 */
2408 ret = -EBUSY;
2409 goto err_unpin;
2410 } else if (ret)
2411 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002412
Vivek Kasireddy98072162015-10-29 18:54:38 -07002413 i915_gem_object_pin_fence(obj);
2414 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002415
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002416 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002417 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002418
2419err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002420 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002421err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002422 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002423 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002424}
2425
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002426static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2427 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002428{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002429 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002430 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002431
Matt Roperebcdd392014-07-09 16:22:11 -07002432 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2433
Daniel Vetter75c82a52015-10-14 16:51:04 +02002434 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002435
Vivek Kasireddy98072162015-10-29 18:54:38 -07002436 if (view.type == I915_GGTT_VIEW_NORMAL)
2437 i915_gem_object_unpin_fence(obj);
2438
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002439 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002440}
2441
Daniel Vetterc2c75132012-07-05 12:17:30 +02002442/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2443 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002444unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2445 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002446 unsigned int tiling_mode,
2447 unsigned int cpp,
2448 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449{
Chris Wilsonbc752862013-02-21 20:04:31 +00002450 if (tiling_mode != I915_TILING_NONE) {
2451 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002452
Chris Wilsonbc752862013-02-21 20:04:31 +00002453 tile_rows = *y / 8;
2454 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002455
Chris Wilsonbc752862013-02-21 20:04:31 +00002456 tiles = *x / (512/cpp);
2457 *x %= 512/cpp;
2458
2459 return tile_rows * pitch * 8 + tiles * 4096;
2460 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002461 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002462 unsigned int offset;
2463
2464 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002465 *y = (offset & alignment) / pitch;
2466 *x = ((offset & alignment) - *y * pitch) / cpp;
2467 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002468 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002469}
2470
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002471static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002472{
2473 switch (format) {
2474 case DISPPLANE_8BPP:
2475 return DRM_FORMAT_C8;
2476 case DISPPLANE_BGRX555:
2477 return DRM_FORMAT_XRGB1555;
2478 case DISPPLANE_BGRX565:
2479 return DRM_FORMAT_RGB565;
2480 default:
2481 case DISPPLANE_BGRX888:
2482 return DRM_FORMAT_XRGB8888;
2483 case DISPPLANE_RGBX888:
2484 return DRM_FORMAT_XBGR8888;
2485 case DISPPLANE_BGRX101010:
2486 return DRM_FORMAT_XRGB2101010;
2487 case DISPPLANE_RGBX101010:
2488 return DRM_FORMAT_XBGR2101010;
2489 }
2490}
2491
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002492static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2493{
2494 switch (format) {
2495 case PLANE_CTL_FORMAT_RGB_565:
2496 return DRM_FORMAT_RGB565;
2497 default:
2498 case PLANE_CTL_FORMAT_XRGB_8888:
2499 if (rgb_order) {
2500 if (alpha)
2501 return DRM_FORMAT_ABGR8888;
2502 else
2503 return DRM_FORMAT_XBGR8888;
2504 } else {
2505 if (alpha)
2506 return DRM_FORMAT_ARGB8888;
2507 else
2508 return DRM_FORMAT_XRGB8888;
2509 }
2510 case PLANE_CTL_FORMAT_XRGB_2101010:
2511 if (rgb_order)
2512 return DRM_FORMAT_XBGR2101010;
2513 else
2514 return DRM_FORMAT_XRGB2101010;
2515 }
2516}
2517
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002518static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002519intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2520 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002521{
2522 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002523 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002524 struct drm_i915_gem_object *obj = NULL;
2525 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002526 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002527 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2528 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2529 PAGE_SIZE);
2530
2531 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002532
Chris Wilsonff2652e2014-03-10 08:07:02 +00002533 if (plane_config->size == 0)
2534 return false;
2535
Paulo Zanoni3badb492015-09-23 12:52:23 -03002536 /* If the FB is too big, just don't use it since fbdev is not very
2537 * important and we should probably use that space with FBC or other
2538 * features. */
2539 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2540 return false;
2541
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002542 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2543 base_aligned,
2544 base_aligned,
2545 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002546 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002547 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002548
Damien Lespiau49af4492015-01-20 12:51:44 +00002549 obj->tiling_mode = plane_config->tiling;
2550 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002551 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002552
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002553 mode_cmd.pixel_format = fb->pixel_format;
2554 mode_cmd.width = fb->width;
2555 mode_cmd.height = fb->height;
2556 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002557 mode_cmd.modifier[0] = fb->modifier[0];
2558 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002559
2560 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002561 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002562 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002563 DRM_DEBUG_KMS("intel fb init failed\n");
2564 goto out_unref_obj;
2565 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002566 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002567
Daniel Vetterf6936e22015-03-26 12:17:05 +01002568 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002569 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002570
2571out_unref_obj:
2572 drm_gem_object_unreference(&obj->base);
2573 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574 return false;
2575}
2576
Matt Roperafd65eb2015-02-03 13:10:04 -08002577/* Update plane->state->fb to match plane->fb after driver-internal updates */
2578static void
2579update_state_fb(struct drm_plane *plane)
2580{
2581 if (plane->fb == plane->state->fb)
2582 return;
2583
2584 if (plane->state->fb)
2585 drm_framebuffer_unreference(plane->state->fb);
2586 plane->state->fb = plane->fb;
2587 if (plane->state->fb)
2588 drm_framebuffer_reference(plane->state->fb);
2589}
2590
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002591static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002592intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2593 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002594{
2595 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002596 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002597 struct drm_crtc *c;
2598 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002599 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002600 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002601 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002602 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002603
Damien Lespiau2d140302015-02-05 17:22:18 +00002604 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002605 return;
2606
Daniel Vetterf6936e22015-03-26 12:17:05 +01002607 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608 fb = &plane_config->fb->base;
2609 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002610 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002611
Damien Lespiau2d140302015-02-05 17:22:18 +00002612 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002613
2614 /*
2615 * Failed to alloc the obj, check to see if we should share
2616 * an fb with another CRTC instead
2617 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002618 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002619 i = to_intel_crtc(c);
2620
2621 if (c == &intel_crtc->base)
2622 continue;
2623
Matt Roper2ff8fde2014-07-08 07:50:07 -07002624 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002625 continue;
2626
Daniel Vetter88595ac2015-03-26 12:42:24 +01002627 fb = c->primary->fb;
2628 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002629 continue;
2630
Daniel Vetter88595ac2015-03-26 12:42:24 +01002631 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002632 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002633 drm_framebuffer_reference(fb);
2634 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002635 }
2636 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002637
2638 return;
2639
2640valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002641 plane_state->src_x = 0;
2642 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002643 plane_state->src_w = fb->width << 16;
2644 plane_state->src_h = fb->height << 16;
2645
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002646 plane_state->crtc_x = 0;
2647 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002648 plane_state->crtc_w = fb->width;
2649 plane_state->crtc_h = fb->height;
2650
Daniel Vetter88595ac2015-03-26 12:42:24 +01002651 obj = intel_fb_obj(fb);
2652 if (obj->tiling_mode != I915_TILING_NONE)
2653 dev_priv->preserve_bios_swizzle = true;
2654
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002655 drm_framebuffer_reference(fb);
2656 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002657 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002658 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002659 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002660}
2661
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002662static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2663 struct drm_framebuffer *fb,
2664 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002665{
2666 struct drm_device *dev = crtc->dev;
2667 struct drm_i915_private *dev_priv = dev->dev_private;
2668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002669 struct drm_plane *primary = crtc->primary;
2670 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002671 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002672 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002673 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002674 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002675 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302676 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002677
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002678 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002679 I915_WRITE(reg, 0);
2680 if (INTEL_INFO(dev)->gen >= 4)
2681 I915_WRITE(DSPSURF(plane), 0);
2682 else
2683 I915_WRITE(DSPADDR(plane), 0);
2684 POSTING_READ(reg);
2685 return;
2686 }
2687
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002688 obj = intel_fb_obj(fb);
2689 if (WARN_ON(obj == NULL))
2690 return;
2691
2692 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2693
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002694 dspcntr = DISPPLANE_GAMMA_ENABLE;
2695
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002696 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002697
2698 if (INTEL_INFO(dev)->gen < 4) {
2699 if (intel_crtc->pipe == PIPE_B)
2700 dspcntr |= DISPPLANE_SEL_PIPE_B;
2701
2702 /* pipesrc and dspsize control the size that is scaled from,
2703 * which should always be the user's requested size.
2704 */
2705 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002706 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2707 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002708 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002709 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2710 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002711 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2712 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002713 I915_WRITE(PRIMPOS(plane), 0);
2714 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002715 }
2716
Ville Syrjälä57779d02012-10-31 17:50:14 +02002717 switch (fb->pixel_format) {
2718 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002719 dspcntr |= DISPPLANE_8BPP;
2720 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002722 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002723 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 case DRM_FORMAT_RGB565:
2725 dspcntr |= DISPPLANE_BGRX565;
2726 break;
2727 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002728 dspcntr |= DISPPLANE_BGRX888;
2729 break;
2730 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002731 dspcntr |= DISPPLANE_RGBX888;
2732 break;
2733 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002734 dspcntr |= DISPPLANE_BGRX101010;
2735 break;
2736 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002737 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002738 break;
2739 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002740 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002741 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002742
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002743 if (INTEL_INFO(dev)->gen >= 4 &&
2744 obj->tiling_mode != I915_TILING_NONE)
2745 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002746
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002747 if (IS_G4X(dev))
2748 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2749
Ville Syrjäläb98971272014-08-27 16:51:22 +03002750 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002751
Daniel Vetterc2c75132012-07-05 12:17:30 +02002752 if (INTEL_INFO(dev)->gen >= 4) {
2753 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002754 intel_gen4_compute_page_offset(dev_priv,
2755 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002756 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002757 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002758 linear_offset -= intel_crtc->dspaddr_offset;
2759 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002760 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002761 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002762
Matt Roper8e7d6882015-01-21 16:35:41 -08002763 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302764 dspcntr |= DISPPLANE_ROTATE_180;
2765
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002766 x += (intel_crtc->config->pipe_src_w - 1);
2767 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302768
2769 /* Finding the last pixel of the last line of the display
2770 data and adding to linear_offset*/
2771 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002772 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2773 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302774 }
2775
Paulo Zanoni2db33662015-09-14 15:20:03 -03002776 intel_crtc->adjusted_x = x;
2777 intel_crtc->adjusted_y = y;
2778
Sonika Jindal48404c12014-08-22 14:06:04 +05302779 I915_WRITE(reg, dspcntr);
2780
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002781 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002782 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002783 I915_WRITE(DSPSURF(plane),
2784 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002785 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002786 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002787 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002788 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002789 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002790}
2791
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002792static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2793 struct drm_framebuffer *fb,
2794 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002795{
2796 struct drm_device *dev = crtc->dev;
2797 struct drm_i915_private *dev_priv = dev->dev_private;
2798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002799 struct drm_plane *primary = crtc->primary;
2800 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002801 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002802 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002803 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002804 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002805 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302806 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002807
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002808 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002809 I915_WRITE(reg, 0);
2810 I915_WRITE(DSPSURF(plane), 0);
2811 POSTING_READ(reg);
2812 return;
2813 }
2814
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002815 obj = intel_fb_obj(fb);
2816 if (WARN_ON(obj == NULL))
2817 return;
2818
2819 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2820
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002821 dspcntr = DISPPLANE_GAMMA_ENABLE;
2822
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002823 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002824
2825 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2826 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2827
Ville Syrjälä57779d02012-10-31 17:50:14 +02002828 switch (fb->pixel_format) {
2829 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002830 dspcntr |= DISPPLANE_8BPP;
2831 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002832 case DRM_FORMAT_RGB565:
2833 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002834 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002835 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002836 dspcntr |= DISPPLANE_BGRX888;
2837 break;
2838 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002839 dspcntr |= DISPPLANE_RGBX888;
2840 break;
2841 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002842 dspcntr |= DISPPLANE_BGRX101010;
2843 break;
2844 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002845 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002846 break;
2847 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002848 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002849 }
2850
2851 if (obj->tiling_mode != I915_TILING_NONE)
2852 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002853
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002854 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002855 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002856
Ville Syrjäläb98971272014-08-27 16:51:22 +03002857 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002858 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002859 intel_gen4_compute_page_offset(dev_priv,
2860 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002861 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002862 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002863 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002864 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302865 dspcntr |= DISPPLANE_ROTATE_180;
2866
2867 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002868 x += (intel_crtc->config->pipe_src_w - 1);
2869 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302870
2871 /* Finding the last pixel of the last line of the display
2872 data and adding to linear_offset*/
2873 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002874 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2875 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302876 }
2877 }
2878
Paulo Zanoni2db33662015-09-14 15:20:03 -03002879 intel_crtc->adjusted_x = x;
2880 intel_crtc->adjusted_y = y;
2881
Sonika Jindal48404c12014-08-22 14:06:04 +05302882 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002883
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002884 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002885 I915_WRITE(DSPSURF(plane),
2886 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002887 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002888 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2889 } else {
2890 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2891 I915_WRITE(DSPLINOFF(plane), linear_offset);
2892 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002893 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002894}
2895
Damien Lespiaub3218032015-02-27 11:15:18 +00002896u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2897 uint32_t pixel_format)
2898{
2899 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2900
2901 /*
2902 * The stride is either expressed as a multiple of 64 bytes
2903 * chunks for linear buffers or in number of tiles for tiled
2904 * buffers.
2905 */
2906 switch (fb_modifier) {
2907 case DRM_FORMAT_MOD_NONE:
2908 return 64;
2909 case I915_FORMAT_MOD_X_TILED:
2910 if (INTEL_INFO(dev)->gen == 2)
2911 return 128;
2912 return 512;
2913 case I915_FORMAT_MOD_Y_TILED:
2914 /* No need to check for old gens and Y tiling since this is
2915 * about the display engine and those will be blocked before
2916 * we get here.
2917 */
2918 return 128;
2919 case I915_FORMAT_MOD_Yf_TILED:
2920 if (bits_per_pixel == 8)
2921 return 64;
2922 else
2923 return 128;
2924 default:
2925 MISSING_CASE(fb_modifier);
2926 return 64;
2927 }
2928}
2929
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002930u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2931 struct drm_i915_gem_object *obj,
2932 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002933{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002934 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002935 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002936 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002937
Daniel Vetterce7f1722015-10-14 16:51:06 +02002938 intel_fill_fb_ggtt_view(&view, intel_plane->base.fb,
2939 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002940
Daniel Vetterce7f1722015-10-14 16:51:06 +02002941 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002942 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002943 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002944 return -1;
2945
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002946 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002947
2948 if (plane == 1) {
Daniel Vettera6d09182015-10-14 16:51:05 +02002949 offset += vma->ggtt_view.params.rotation_info.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002950 PAGE_SIZE;
2951 }
2952
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002953 WARN_ON(upper_32_bits(offset));
2954
2955 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002956}
2957
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002958static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2959{
2960 struct drm_device *dev = intel_crtc->base.dev;
2961 struct drm_i915_private *dev_priv = dev->dev_private;
2962
2963 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2964 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2965 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002966}
2967
Chandra Kondurua1b22782015-04-07 15:28:45 -07002968/*
2969 * This function detaches (aka. unbinds) unused scalers in hardware
2970 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002971static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002972{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002973 struct intel_crtc_scaler_state *scaler_state;
2974 int i;
2975
Chandra Kondurua1b22782015-04-07 15:28:45 -07002976 scaler_state = &intel_crtc->config->scaler_state;
2977
2978 /* loop through and disable scalers that aren't in use */
2979 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002980 if (!scaler_state->scalers[i].in_use)
2981 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002982 }
2983}
2984
Chandra Konduru6156a452015-04-27 13:48:39 -07002985u32 skl_plane_ctl_format(uint32_t pixel_format)
2986{
Chandra Konduru6156a452015-04-27 13:48:39 -07002987 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002988 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002991 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002995 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 /*
2997 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2998 * to be already pre-multiplied. We need to add a knob (or a different
2999 * DRM_FORMAT) for user-space to configure that.
3000 */
3001 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003002 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003003 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003005 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003008 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003009 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003010 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003011 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003012 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003013 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003014 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003018 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003020 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003022
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003023 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024}
3025
3026u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3027{
Chandra Konduru6156a452015-04-27 13:48:39 -07003028 switch (fb_modifier) {
3029 case DRM_FORMAT_MOD_NONE:
3030 break;
3031 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003032 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003033 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003034 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003035 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003036 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003037 default:
3038 MISSING_CASE(fb_modifier);
3039 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003040
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003041 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003042}
3043
3044u32 skl_plane_ctl_rotation(unsigned int rotation)
3045{
Chandra Konduru6156a452015-04-27 13:48:39 -07003046 switch (rotation) {
3047 case BIT(DRM_ROTATE_0):
3048 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303049 /*
3050 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3051 * while i915 HW rotation is clockwise, thats why this swapping.
3052 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003053 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303054 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003055 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003056 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003057 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303058 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003059 default:
3060 MISSING_CASE(rotation);
3061 }
3062
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003063 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003064}
3065
Damien Lespiau70d21f02013-07-03 21:06:04 +01003066static void skylake_update_primary_plane(struct drm_crtc *crtc,
3067 struct drm_framebuffer *fb,
3068 int x, int y)
3069{
3070 struct drm_device *dev = crtc->dev;
3071 struct drm_i915_private *dev_priv = dev->dev_private;
3072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003073 struct drm_plane *plane = crtc->primary;
3074 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003075 struct drm_i915_gem_object *obj;
3076 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303077 u32 plane_ctl, stride_div, stride;
3078 u32 tile_height, plane_offset, plane_size;
3079 unsigned int rotation;
3080 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003081 u32 surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003082 struct intel_crtc_state *crtc_state = intel_crtc->config;
3083 struct intel_plane_state *plane_state;
3084 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3085 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3086 int scaler_id = -1;
3087
Chandra Konduru6156a452015-04-27 13:48:39 -07003088 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003089
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003090 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003091 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3092 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3093 POSTING_READ(PLANE_CTL(pipe, 0));
3094 return;
3095 }
3096
3097 plane_ctl = PLANE_CTL_ENABLE |
3098 PLANE_CTL_PIPE_GAMMA_ENABLE |
3099 PLANE_CTL_PIPE_CSC_ENABLE;
3100
Chandra Konduru6156a452015-04-27 13:48:39 -07003101 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3102 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003103 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303104
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303105 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003106 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003107
Damien Lespiaub3218032015-02-27 11:15:18 +00003108 obj = intel_fb_obj(fb);
3109 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3110 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003111 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303112
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003113 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003114
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003115 scaler_id = plane_state->scaler_id;
3116 src_x = plane_state->src.x1 >> 16;
3117 src_y = plane_state->src.y1 >> 16;
3118 src_w = drm_rect_width(&plane_state->src) >> 16;
3119 src_h = drm_rect_height(&plane_state->src) >> 16;
3120 dst_x = plane_state->dst.x1;
3121 dst_y = plane_state->dst.y1;
3122 dst_w = drm_rect_width(&plane_state->dst);
3123 dst_h = drm_rect_height(&plane_state->dst);
3124
3125 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003126
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303127 if (intel_rotation_90_or_270(rotation)) {
3128 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003129 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003130 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303131 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003132 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303133 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003134 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303135 } else {
3136 stride = fb->pitches[0] / stride_div;
3137 x_offset = x;
3138 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003139 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303140 }
3141 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003142
Paulo Zanoni2db33662015-09-14 15:20:03 -03003143 intel_crtc->adjusted_x = x_offset;
3144 intel_crtc->adjusted_y = y_offset;
3145
Damien Lespiau70d21f02013-07-03 21:06:04 +01003146 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303147 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3148 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3149 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003150
3151 if (scaler_id >= 0) {
3152 uint32_t ps_ctrl = 0;
3153
3154 WARN_ON(!dst_w || !dst_h);
3155 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3156 crtc_state->scaler_state.scalers[scaler_id].mode;
3157 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3158 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3159 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3160 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3161 I915_WRITE(PLANE_POS(pipe, 0), 0);
3162 } else {
3163 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3164 }
3165
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003166 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003167
3168 POSTING_READ(PLANE_SURF(pipe, 0));
3169}
3170
Jesse Barnes17638cd2011-06-24 12:19:23 -07003171/* Assume fb object is pinned & idle & fenced and just update base pointers */
3172static int
3173intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3174 int x, int y, enum mode_set_atomic state)
3175{
3176 struct drm_device *dev = crtc->dev;
3177 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003178
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003179 if (dev_priv->fbc.deactivate)
3180 dev_priv->fbc.deactivate(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003181
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003182 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3183
3184 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003185}
3186
Ville Syrjälä75147472014-11-24 18:28:11 +02003187static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003188{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003189 struct drm_crtc *crtc;
3190
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003191 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3193 enum plane plane = intel_crtc->plane;
3194
3195 intel_prepare_page_flip(dev, plane);
3196 intel_finish_page_flip_plane(dev, plane);
3197 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003198}
3199
3200static void intel_update_primary_planes(struct drm_device *dev)
3201{
Ville Syrjälä75147472014-11-24 18:28:11 +02003202 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003203
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003204 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003205 struct intel_plane *plane = to_intel_plane(crtc->primary);
3206 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003207
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003208 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003209 plane_state = to_intel_plane_state(plane->base.state);
3210
Maarten Lankhorstf029ee82015-09-23 16:29:37 +02003211 if (crtc->state->active && plane_state->base.fb)
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003212 plane->commit_plane(&plane->base, plane_state);
3213
3214 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003215 }
3216}
3217
Ville Syrjälä75147472014-11-24 18:28:11 +02003218void intel_prepare_reset(struct drm_device *dev)
3219{
3220 /* no reset support for gen2 */
3221 if (IS_GEN2(dev))
3222 return;
3223
3224 /* reset doesn't touch the display */
3225 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3226 return;
3227
3228 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003229 /*
3230 * Disabling the crtcs gracefully seems nicer. Also the
3231 * g33 docs say we should at least disable all the planes.
3232 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003233 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003234}
3235
3236void intel_finish_reset(struct drm_device *dev)
3237{
3238 struct drm_i915_private *dev_priv = to_i915(dev);
3239
3240 /*
3241 * Flips in the rings will be nuked by the reset,
3242 * so complete all pending flips so that user space
3243 * will get its events and not get stuck.
3244 */
3245 intel_complete_page_flips(dev);
3246
3247 /* no reset support for gen2 */
3248 if (IS_GEN2(dev))
3249 return;
3250
3251 /* reset doesn't touch the display */
3252 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3253 /*
3254 * Flips in the rings have been nuked by the reset,
3255 * so update the base address of all primary
3256 * planes to the the last fb to make sure we're
3257 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003258 *
3259 * FIXME: Atomic will make this obsolete since we won't schedule
3260 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003261 */
3262 intel_update_primary_planes(dev);
3263 return;
3264 }
3265
3266 /*
3267 * The display has been reset as well,
3268 * so need a full re-initialization.
3269 */
3270 intel_runtime_pm_disable_interrupts(dev_priv);
3271 intel_runtime_pm_enable_interrupts(dev_priv);
3272
3273 intel_modeset_init_hw(dev);
3274
3275 spin_lock_irq(&dev_priv->irq_lock);
3276 if (dev_priv->display.hpd_irq_setup)
3277 dev_priv->display.hpd_irq_setup(dev);
3278 spin_unlock_irq(&dev_priv->irq_lock);
3279
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003280 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003281
3282 intel_hpd_init(dev_priv);
3283
3284 drm_modeset_unlock_all(dev);
3285}
3286
Chris Wilson7d5e3792014-03-04 13:15:08 +00003287static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3288{
3289 struct drm_device *dev = crtc->dev;
3290 struct drm_i915_private *dev_priv = dev->dev_private;
3291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003292 bool pending;
3293
3294 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3295 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3296 return false;
3297
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003298 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003299 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003300 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003301
3302 return pending;
3303}
3304
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003305static void intel_update_pipe_config(struct intel_crtc *crtc,
3306 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003307{
3308 struct drm_device *dev = crtc->base.dev;
3309 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003310 struct intel_crtc_state *pipe_config =
3311 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003312
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003313 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3314 crtc->base.mode = crtc->base.state->mode;
3315
3316 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3317 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3318 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003319
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003320 if (HAS_DDI(dev))
3321 intel_set_pipe_csc(&crtc->base);
3322
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003323 /*
3324 * Update pipe size and adjust fitter if needed: the reason for this is
3325 * that in compute_mode_changes we check the native mode (not the pfit
3326 * mode) to see if we can flip rather than do a full mode set. In the
3327 * fastboot case, we'll flip, but if we don't update the pipesrc and
3328 * pfit state, we'll end up with a big fb scanned out into the wrong
3329 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003330 */
3331
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003332 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003333 ((pipe_config->pipe_src_w - 1) << 16) |
3334 (pipe_config->pipe_src_h - 1));
3335
3336 /* on skylake this is done by detaching scalers */
3337 if (INTEL_INFO(dev)->gen >= 9) {
3338 skl_detach_scalers(crtc);
3339
3340 if (pipe_config->pch_pfit.enabled)
3341 skylake_pfit_enable(crtc);
3342 } else if (HAS_PCH_SPLIT(dev)) {
3343 if (pipe_config->pch_pfit.enabled)
3344 ironlake_pfit_enable(crtc);
3345 else if (old_crtc_state->pch_pfit.enabled)
3346 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003347 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003348}
3349
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003350static void intel_fdi_normal_train(struct drm_crtc *crtc)
3351{
3352 struct drm_device *dev = crtc->dev;
3353 struct drm_i915_private *dev_priv = dev->dev_private;
3354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3355 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003356 i915_reg_t reg;
3357 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003358
3359 /* enable normal train */
3360 reg = FDI_TX_CTL(pipe);
3361 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003362 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003363 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3364 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003365 } else {
3366 temp &= ~FDI_LINK_TRAIN_NONE;
3367 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003368 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003369 I915_WRITE(reg, temp);
3370
3371 reg = FDI_RX_CTL(pipe);
3372 temp = I915_READ(reg);
3373 if (HAS_PCH_CPT(dev)) {
3374 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3375 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3376 } else {
3377 temp &= ~FDI_LINK_TRAIN_NONE;
3378 temp |= FDI_LINK_TRAIN_NONE;
3379 }
3380 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3381
3382 /* wait one idle pattern time */
3383 POSTING_READ(reg);
3384 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003385
3386 /* IVB wants error correction enabled */
3387 if (IS_IVYBRIDGE(dev))
3388 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3389 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003390}
3391
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003392/* The FDI link training functions for ILK/Ibexpeak. */
3393static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3394{
3395 struct drm_device *dev = crtc->dev;
3396 struct drm_i915_private *dev_priv = dev->dev_private;
3397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3398 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003399 i915_reg_t reg;
3400 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003401
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003402 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003403 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003404
Adam Jacksone1a44742010-06-25 15:32:14 -04003405 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3406 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003407 reg = FDI_RX_IMR(pipe);
3408 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003409 temp &= ~FDI_RX_SYMBOL_LOCK;
3410 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003411 I915_WRITE(reg, temp);
3412 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003413 udelay(150);
3414
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003415 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003416 reg = FDI_TX_CTL(pipe);
3417 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003418 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003419 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420 temp &= ~FDI_LINK_TRAIN_NONE;
3421 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003422 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 reg = FDI_RX_CTL(pipe);
3425 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 temp &= ~FDI_LINK_TRAIN_NONE;
3427 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3429
3430 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003431 udelay(150);
3432
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003433 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003434 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3435 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3436 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003437
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003439 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3442
3443 if ((temp & FDI_RX_BIT_LOCK)) {
3444 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003445 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 break;
3447 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003449 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451
3452 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 reg = FDI_TX_CTL(pipe);
3454 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 temp &= ~FDI_LINK_TRAIN_NONE;
3456 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 reg = FDI_RX_CTL(pipe);
3460 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 temp &= ~FDI_LINK_TRAIN_NONE;
3462 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003463 I915_WRITE(reg, temp);
3464
3465 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003466 udelay(150);
3467
Chris Wilson5eddb702010-09-11 13:48:45 +01003468 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003469 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3472
3473 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003474 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 DRM_DEBUG_KMS("FDI train 2 done.\n");
3476 break;
3477 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003479 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003480 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481
3482 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003483
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484}
3485
Akshay Joshi0206e352011-08-16 15:34:10 -04003486static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3488 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3489 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3490 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3491};
3492
3493/* The FDI link training functions for SNB/Cougarpoint. */
3494static void gen6_fdi_link_train(struct drm_crtc *crtc)
3495{
3496 struct drm_device *dev = crtc->dev;
3497 struct drm_i915_private *dev_priv = dev->dev_private;
3498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3499 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003500 i915_reg_t reg;
3501 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003502
Adam Jacksone1a44742010-06-25 15:32:14 -04003503 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3504 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003505 reg = FDI_RX_IMR(pipe);
3506 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003507 temp &= ~FDI_RX_SYMBOL_LOCK;
3508 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003509 I915_WRITE(reg, temp);
3510
3511 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003512 udelay(150);
3513
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003514 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003515 reg = FDI_TX_CTL(pipe);
3516 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003517 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003518 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003519 temp &= ~FDI_LINK_TRAIN_NONE;
3520 temp |= FDI_LINK_TRAIN_PATTERN_1;
3521 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3522 /* SNB-B */
3523 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003524 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525
Daniel Vetterd74cf322012-10-26 10:58:13 +02003526 I915_WRITE(FDI_RX_MISC(pipe),
3527 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3528
Chris Wilson5eddb702010-09-11 13:48:45 +01003529 reg = FDI_RX_CTL(pipe);
3530 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003531 if (HAS_PCH_CPT(dev)) {
3532 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3533 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3534 } else {
3535 temp &= ~FDI_LINK_TRAIN_NONE;
3536 temp |= FDI_LINK_TRAIN_PATTERN_1;
3537 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003538 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3539
3540 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003541 udelay(150);
3542
Akshay Joshi0206e352011-08-16 15:34:10 -04003543 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003544 reg = FDI_TX_CTL(pipe);
3545 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003546 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3547 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003548 I915_WRITE(reg, temp);
3549
3550 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003551 udelay(500);
3552
Sean Paulfa37d392012-03-02 12:53:39 -05003553 for (retry = 0; retry < 5; retry++) {
3554 reg = FDI_RX_IIR(pipe);
3555 temp = I915_READ(reg);
3556 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3557 if (temp & FDI_RX_BIT_LOCK) {
3558 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3559 DRM_DEBUG_KMS("FDI train 1 done.\n");
3560 break;
3561 }
3562 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563 }
Sean Paulfa37d392012-03-02 12:53:39 -05003564 if (retry < 5)
3565 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003566 }
3567 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003568 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003569
3570 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003571 reg = FDI_TX_CTL(pipe);
3572 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003573 temp &= ~FDI_LINK_TRAIN_NONE;
3574 temp |= FDI_LINK_TRAIN_PATTERN_2;
3575 if (IS_GEN6(dev)) {
3576 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3577 /* SNB-B */
3578 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3579 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581
Chris Wilson5eddb702010-09-11 13:48:45 +01003582 reg = FDI_RX_CTL(pipe);
3583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003584 if (HAS_PCH_CPT(dev)) {
3585 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3586 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3587 } else {
3588 temp &= ~FDI_LINK_TRAIN_NONE;
3589 temp |= FDI_LINK_TRAIN_PATTERN_2;
3590 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003591 I915_WRITE(reg, temp);
3592
3593 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003594 udelay(150);
3595
Akshay Joshi0206e352011-08-16 15:34:10 -04003596 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003597 reg = FDI_TX_CTL(pipe);
3598 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003599 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3600 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003601 I915_WRITE(reg, temp);
3602
3603 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003604 udelay(500);
3605
Sean Paulfa37d392012-03-02 12:53:39 -05003606 for (retry = 0; retry < 5; retry++) {
3607 reg = FDI_RX_IIR(pipe);
3608 temp = I915_READ(reg);
3609 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3610 if (temp & FDI_RX_SYMBOL_LOCK) {
3611 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3612 DRM_DEBUG_KMS("FDI train 2 done.\n");
3613 break;
3614 }
3615 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003616 }
Sean Paulfa37d392012-03-02 12:53:39 -05003617 if (retry < 5)
3618 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003619 }
3620 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003621 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003622
3623 DRM_DEBUG_KMS("FDI train done.\n");
3624}
3625
Jesse Barnes357555c2011-04-28 15:09:55 -07003626/* Manual link training for Ivy Bridge A0 parts */
3627static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3628{
3629 struct drm_device *dev = crtc->dev;
3630 struct drm_i915_private *dev_priv = dev->dev_private;
3631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3632 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003633 i915_reg_t reg;
3634 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003635
3636 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3637 for train result */
3638 reg = FDI_RX_IMR(pipe);
3639 temp = I915_READ(reg);
3640 temp &= ~FDI_RX_SYMBOL_LOCK;
3641 temp &= ~FDI_RX_BIT_LOCK;
3642 I915_WRITE(reg, temp);
3643
3644 POSTING_READ(reg);
3645 udelay(150);
3646
Daniel Vetter01a415f2012-10-27 15:58:40 +02003647 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3648 I915_READ(FDI_RX_IIR(pipe)));
3649
Jesse Barnes139ccd32013-08-19 11:04:55 -07003650 /* Try each vswing and preemphasis setting twice before moving on */
3651 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3652 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003653 reg = FDI_TX_CTL(pipe);
3654 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003655 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3656 temp &= ~FDI_TX_ENABLE;
3657 I915_WRITE(reg, temp);
3658
3659 reg = FDI_RX_CTL(pipe);
3660 temp = I915_READ(reg);
3661 temp &= ~FDI_LINK_TRAIN_AUTO;
3662 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3663 temp &= ~FDI_RX_ENABLE;
3664 I915_WRITE(reg, temp);
3665
3666 /* enable CPU FDI TX and PCH FDI RX */
3667 reg = FDI_TX_CTL(pipe);
3668 temp = I915_READ(reg);
3669 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003670 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003671 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003672 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003673 temp |= snb_b_fdi_train_param[j/2];
3674 temp |= FDI_COMPOSITE_SYNC;
3675 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3676
3677 I915_WRITE(FDI_RX_MISC(pipe),
3678 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3679
3680 reg = FDI_RX_CTL(pipe);
3681 temp = I915_READ(reg);
3682 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3683 temp |= FDI_COMPOSITE_SYNC;
3684 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3685
3686 POSTING_READ(reg);
3687 udelay(1); /* should be 0.5us */
3688
3689 for (i = 0; i < 4; i++) {
3690 reg = FDI_RX_IIR(pipe);
3691 temp = I915_READ(reg);
3692 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3693
3694 if (temp & FDI_RX_BIT_LOCK ||
3695 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3696 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3697 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3698 i);
3699 break;
3700 }
3701 udelay(1); /* should be 0.5us */
3702 }
3703 if (i == 4) {
3704 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3705 continue;
3706 }
3707
3708 /* Train 2 */
3709 reg = FDI_TX_CTL(pipe);
3710 temp = I915_READ(reg);
3711 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3712 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3713 I915_WRITE(reg, temp);
3714
3715 reg = FDI_RX_CTL(pipe);
3716 temp = I915_READ(reg);
3717 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3718 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003719 I915_WRITE(reg, temp);
3720
3721 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003722 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003723
Jesse Barnes139ccd32013-08-19 11:04:55 -07003724 for (i = 0; i < 4; i++) {
3725 reg = FDI_RX_IIR(pipe);
3726 temp = I915_READ(reg);
3727 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003728
Jesse Barnes139ccd32013-08-19 11:04:55 -07003729 if (temp & FDI_RX_SYMBOL_LOCK ||
3730 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3731 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3732 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3733 i);
3734 goto train_done;
3735 }
3736 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003737 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003738 if (i == 4)
3739 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003740 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003741
Jesse Barnes139ccd32013-08-19 11:04:55 -07003742train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003743 DRM_DEBUG_KMS("FDI train done.\n");
3744}
3745
Daniel Vetter88cefb62012-08-12 19:27:14 +02003746static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003748 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003749 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003750 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003751 i915_reg_t reg;
3752 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003753
Jesse Barnes0e23b992010-09-10 11:10:00 -07003754 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003755 reg = FDI_RX_CTL(pipe);
3756 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003757 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003758 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003759 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003760 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3761
3762 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003763 udelay(200);
3764
3765 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003766 temp = I915_READ(reg);
3767 I915_WRITE(reg, temp | FDI_PCDCLK);
3768
3769 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003770 udelay(200);
3771
Paulo Zanoni20749732012-11-23 15:30:38 -02003772 /* Enable CPU FDI TX PLL, always on for Ironlake */
3773 reg = FDI_TX_CTL(pipe);
3774 temp = I915_READ(reg);
3775 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3776 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003777
Paulo Zanoni20749732012-11-23 15:30:38 -02003778 POSTING_READ(reg);
3779 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003780 }
3781}
3782
Daniel Vetter88cefb62012-08-12 19:27:14 +02003783static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3784{
3785 struct drm_device *dev = intel_crtc->base.dev;
3786 struct drm_i915_private *dev_priv = dev->dev_private;
3787 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003788 i915_reg_t reg;
3789 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003790
3791 /* Switch from PCDclk to Rawclk */
3792 reg = FDI_RX_CTL(pipe);
3793 temp = I915_READ(reg);
3794 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3795
3796 /* Disable CPU FDI TX PLL */
3797 reg = FDI_TX_CTL(pipe);
3798 temp = I915_READ(reg);
3799 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3800
3801 POSTING_READ(reg);
3802 udelay(100);
3803
3804 reg = FDI_RX_CTL(pipe);
3805 temp = I915_READ(reg);
3806 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3807
3808 /* Wait for the clocks to turn off. */
3809 POSTING_READ(reg);
3810 udelay(100);
3811}
3812
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003813static void ironlake_fdi_disable(struct drm_crtc *crtc)
3814{
3815 struct drm_device *dev = crtc->dev;
3816 struct drm_i915_private *dev_priv = dev->dev_private;
3817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3818 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003819 i915_reg_t reg;
3820 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003821
3822 /* disable CPU FDI tx and PCH FDI rx */
3823 reg = FDI_TX_CTL(pipe);
3824 temp = I915_READ(reg);
3825 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3826 POSTING_READ(reg);
3827
3828 reg = FDI_RX_CTL(pipe);
3829 temp = I915_READ(reg);
3830 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003831 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003832 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3833
3834 POSTING_READ(reg);
3835 udelay(100);
3836
3837 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003838 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003839 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003840
3841 /* still set train pattern 1 */
3842 reg = FDI_TX_CTL(pipe);
3843 temp = I915_READ(reg);
3844 temp &= ~FDI_LINK_TRAIN_NONE;
3845 temp |= FDI_LINK_TRAIN_PATTERN_1;
3846 I915_WRITE(reg, temp);
3847
3848 reg = FDI_RX_CTL(pipe);
3849 temp = I915_READ(reg);
3850 if (HAS_PCH_CPT(dev)) {
3851 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3852 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3853 } else {
3854 temp &= ~FDI_LINK_TRAIN_NONE;
3855 temp |= FDI_LINK_TRAIN_PATTERN_1;
3856 }
3857 /* BPC in FDI rx is consistent with that in PIPECONF */
3858 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003859 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003860 I915_WRITE(reg, temp);
3861
3862 POSTING_READ(reg);
3863 udelay(100);
3864}
3865
Chris Wilson5dce5b932014-01-20 10:17:36 +00003866bool intel_has_pending_fb_unpin(struct drm_device *dev)
3867{
3868 struct intel_crtc *crtc;
3869
3870 /* Note that we don't need to be called with mode_config.lock here
3871 * as our list of CRTC objects is static for the lifetime of the
3872 * device and so cannot disappear as we iterate. Similarly, we can
3873 * happily treat the predicates as racy, atomic checks as userspace
3874 * cannot claim and pin a new fb without at least acquring the
3875 * struct_mutex and so serialising with us.
3876 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003877 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003878 if (atomic_read(&crtc->unpin_work_count) == 0)
3879 continue;
3880
3881 if (crtc->unpin_work)
3882 intel_wait_for_vblank(dev, crtc->pipe);
3883
3884 return true;
3885 }
3886
3887 return false;
3888}
3889
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003890static void page_flip_completed(struct intel_crtc *intel_crtc)
3891{
3892 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3893 struct intel_unpin_work *work = intel_crtc->unpin_work;
3894
3895 /* ensure that the unpin work is consistent wrt ->pending. */
3896 smp_rmb();
3897 intel_crtc->unpin_work = NULL;
3898
3899 if (work->event)
3900 drm_send_vblank_event(intel_crtc->base.dev,
3901 intel_crtc->pipe,
3902 work->event);
3903
3904 drm_crtc_vblank_put(&intel_crtc->base);
3905
3906 wake_up_all(&dev_priv->pending_flip_queue);
3907 queue_work(dev_priv->wq, &work->work);
3908
3909 trace_i915_flip_complete(intel_crtc->plane,
3910 work->pending_flip_obj);
3911}
3912
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003913static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003914{
Chris Wilson0f911282012-04-17 10:05:38 +01003915 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003916 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003917 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003918
Daniel Vetter2c10d572012-12-20 21:24:07 +01003919 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003920
3921 ret = wait_event_interruptible_timeout(
3922 dev_priv->pending_flip_queue,
3923 !intel_crtc_has_pending_flip(crtc),
3924 60*HZ);
3925
3926 if (ret < 0)
3927 return ret;
3928
3929 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003931
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003932 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003933 if (intel_crtc->unpin_work) {
3934 WARN_ONCE(1, "Removing stuck page flip\n");
3935 page_flip_completed(intel_crtc);
3936 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003937 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003938 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003939
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003940 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003941}
3942
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003943/* Program iCLKIP clock to the desired frequency */
3944static void lpt_program_iclkip(struct drm_crtc *crtc)
3945{
3946 struct drm_device *dev = crtc->dev;
3947 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003948 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003949 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3950 u32 temp;
3951
Ville Syrjäläa5805162015-05-26 20:42:30 +03003952 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003953
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003954 /* It is necessary to ungate the pixclk gate prior to programming
3955 * the divisors, and gate it back when it is done.
3956 */
3957 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3958
3959 /* Disable SSCCTL */
3960 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003961 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3962 SBI_SSCCTL_DISABLE,
3963 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003964
3965 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003966 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003967 auxdiv = 1;
3968 divsel = 0x41;
3969 phaseinc = 0x20;
3970 } else {
3971 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003972 * but the adjusted_mode->crtc_clock in in KHz. To get the
3973 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003974 * convert the virtual clock precision to KHz here for higher
3975 * precision.
3976 */
3977 u32 iclk_virtual_root_freq = 172800 * 1000;
3978 u32 iclk_pi_range = 64;
3979 u32 desired_divisor, msb_divisor_value, pi_value;
3980
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003981 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003982 msb_divisor_value = desired_divisor / iclk_pi_range;
3983 pi_value = desired_divisor % iclk_pi_range;
3984
3985 auxdiv = 0;
3986 divsel = msb_divisor_value - 2;
3987 phaseinc = pi_value;
3988 }
3989
3990 /* This should not happen with any sane values */
3991 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3992 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3993 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3994 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3995
3996 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003997 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003998 auxdiv,
3999 divsel,
4000 phasedir,
4001 phaseinc);
4002
4003 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004004 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004005 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4006 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4007 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4008 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4009 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4010 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004011 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004012
4013 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004014 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004015 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4016 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004017 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004018
4019 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004020 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004021 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004022 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004023
4024 /* Wait for initialization time */
4025 udelay(24);
4026
4027 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004028
Ville Syrjäläa5805162015-05-26 20:42:30 +03004029 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004030}
4031
Daniel Vetter275f01b22013-05-03 11:49:47 +02004032static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4033 enum pipe pch_transcoder)
4034{
4035 struct drm_device *dev = crtc->base.dev;
4036 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004037 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004038
4039 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4040 I915_READ(HTOTAL(cpu_transcoder)));
4041 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4042 I915_READ(HBLANK(cpu_transcoder)));
4043 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4044 I915_READ(HSYNC(cpu_transcoder)));
4045
4046 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4047 I915_READ(VTOTAL(cpu_transcoder)));
4048 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4049 I915_READ(VBLANK(cpu_transcoder)));
4050 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4051 I915_READ(VSYNC(cpu_transcoder)));
4052 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4053 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4054}
4055
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004056static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004057{
4058 struct drm_i915_private *dev_priv = dev->dev_private;
4059 uint32_t temp;
4060
4061 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004062 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004063 return;
4064
4065 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4066 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4067
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004068 temp &= ~FDI_BC_BIFURCATION_SELECT;
4069 if (enable)
4070 temp |= FDI_BC_BIFURCATION_SELECT;
4071
4072 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004073 I915_WRITE(SOUTH_CHICKEN1, temp);
4074 POSTING_READ(SOUTH_CHICKEN1);
4075}
4076
4077static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4078{
4079 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004080
4081 switch (intel_crtc->pipe) {
4082 case PIPE_A:
4083 break;
4084 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004085 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004086 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004087 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004088 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004089
4090 break;
4091 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004092 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004093
4094 break;
4095 default:
4096 BUG();
4097 }
4098}
4099
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004100/* Return which DP Port should be selected for Transcoder DP control */
4101static enum port
4102intel_trans_dp_port_sel(struct drm_crtc *crtc)
4103{
4104 struct drm_device *dev = crtc->dev;
4105 struct intel_encoder *encoder;
4106
4107 for_each_encoder_on_crtc(dev, crtc, encoder) {
4108 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4109 encoder->type == INTEL_OUTPUT_EDP)
4110 return enc_to_dig_port(&encoder->base)->port;
4111 }
4112
4113 return -1;
4114}
4115
Jesse Barnesf67a5592011-01-05 10:31:48 -08004116/*
4117 * Enable PCH resources required for PCH ports:
4118 * - PCH PLLs
4119 * - FDI training & RX/TX
4120 * - update transcoder timings
4121 * - DP transcoding bits
4122 * - transcoder
4123 */
4124static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004125{
4126 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004127 struct drm_i915_private *dev_priv = dev->dev_private;
4128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4129 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004130 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004131
Daniel Vetterab9412b2013-05-03 11:49:46 +02004132 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004133
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004134 if (IS_IVYBRIDGE(dev))
4135 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4136
Daniel Vettercd986ab2012-10-26 10:58:12 +02004137 /* Write the TU size bits before fdi link training, so that error
4138 * detection works. */
4139 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4140 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4141
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004142 /*
4143 * Sometimes spurious CPU pipe underruns happen during FDI
4144 * training, at least with VGA+HDMI cloning. Suppress them.
4145 */
4146 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4147
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004148 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004149 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004150
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004151 /* We need to program the right clock selection before writing the pixel
4152 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004153 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004154 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004155
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004157 temp |= TRANS_DPLL_ENABLE(pipe);
4158 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004159 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004160 temp |= sel;
4161 else
4162 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004165
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004166 /* XXX: pch pll's can be enabled any time before we enable the PCH
4167 * transcoder, and we actually should do this to not upset any PCH
4168 * transcoder that already use the clock when we share it.
4169 *
4170 * Note that enable_shared_dpll tries to do the right thing, but
4171 * get_shared_dpll unconditionally resets the pll - we need that to have
4172 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004173 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004174
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004175 /* set transcoder timing, panel must allow it */
4176 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004177 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004178
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004179 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004180
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004181 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4182
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004183 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004184 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004185 const struct drm_display_mode *adjusted_mode =
4186 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004187 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004188 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004189 temp = I915_READ(reg);
4190 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004191 TRANS_DP_SYNC_MASK |
4192 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004193 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004194 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004195
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004196 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004197 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004198 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004199 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004200
4201 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004202 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004203 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004204 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004205 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004206 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004207 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004208 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004209 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004210 break;
4211 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004212 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004213 }
4214
Chris Wilson5eddb702010-09-11 13:48:45 +01004215 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004216 }
4217
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004218 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004219}
4220
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004221static void lpt_pch_enable(struct drm_crtc *crtc)
4222{
4223 struct drm_device *dev = crtc->dev;
4224 struct drm_i915_private *dev_priv = dev->dev_private;
4225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004226 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004227
Daniel Vetterab9412b2013-05-03 11:49:46 +02004228 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004229
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004230 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004231
Paulo Zanoni0540e482012-10-31 18:12:40 -02004232 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004233 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004234
Paulo Zanoni937bb612012-10-31 18:12:47 -02004235 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004236}
4237
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004238struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4239 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004240{
Daniel Vettere2b78262013-06-07 23:10:03 +02004241 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004242 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004243 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004244 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004245 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004246
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004247 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4248
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004249 if (HAS_PCH_IBX(dev_priv->dev)) {
4250 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004251 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004252 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004253
Daniel Vetter46edb022013-06-05 13:34:12 +02004254 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4255 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004256
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004257 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004258
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004259 goto found;
4260 }
4261
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304262 if (IS_BROXTON(dev_priv->dev)) {
4263 /* PLL is attached to port in bxt */
4264 struct intel_encoder *encoder;
4265 struct intel_digital_port *intel_dig_port;
4266
4267 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4268 if (WARN_ON(!encoder))
4269 return NULL;
4270
4271 intel_dig_port = enc_to_dig_port(&encoder->base);
4272 /* 1:1 mapping between ports and PLLs */
4273 i = (enum intel_dpll_id)intel_dig_port->port;
4274 pll = &dev_priv->shared_dplls[i];
4275 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4276 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004277 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304278
4279 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004280 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4281 /* Do not consider SPLL */
4282 max = 2;
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304283
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004284 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004285 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004286
4287 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004288 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004289 continue;
4290
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004291 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004292 &shared_dpll[i].hw_state,
4293 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004294 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004295 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004296 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004297 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004298 goto found;
4299 }
4300 }
4301
4302 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004303 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4304 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004305 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004306 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4307 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004308 goto found;
4309 }
4310 }
4311
4312 return NULL;
4313
4314found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004315 if (shared_dpll[i].crtc_mask == 0)
4316 shared_dpll[i].hw_state =
4317 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004318
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004319 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004320 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4321 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004322
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004323 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004324
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004325 return pll;
4326}
4327
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004328static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004329{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004330 struct drm_i915_private *dev_priv = to_i915(state->dev);
4331 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004332 struct intel_shared_dpll *pll;
4333 enum intel_dpll_id i;
4334
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004335 if (!to_intel_atomic_state(state)->dpll_set)
4336 return;
4337
4338 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004339 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4340 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004341 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004342 }
4343}
4344
Daniel Vettera1520312013-05-03 11:49:50 +02004345static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004346{
4347 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004348 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004349 u32 temp;
4350
4351 temp = I915_READ(dslreg);
4352 udelay(500);
4353 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004354 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004355 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004356 }
4357}
4358
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004359static int
4360skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4361 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4362 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004363{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004364 struct intel_crtc_scaler_state *scaler_state =
4365 &crtc_state->scaler_state;
4366 struct intel_crtc *intel_crtc =
4367 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004368 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004369
4370 need_scaling = intel_rotation_90_or_270(rotation) ?
4371 (src_h != dst_w || src_w != dst_h):
4372 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004373
4374 /*
4375 * if plane is being disabled or scaler is no more required or force detach
4376 * - free scaler binded to this plane/crtc
4377 * - in order to do this, update crtc->scaler_usage
4378 *
4379 * Here scaler state in crtc_state is set free so that
4380 * scaler can be assigned to other user. Actual register
4381 * update to free the scaler is done in plane/panel-fit programming.
4382 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4383 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004384 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004385 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004386 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004387 scaler_state->scalers[*scaler_id].in_use = 0;
4388
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004389 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4390 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4391 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004392 scaler_state->scaler_users);
4393 *scaler_id = -1;
4394 }
4395 return 0;
4396 }
4397
4398 /* range checks */
4399 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4400 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4401
4402 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4403 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004404 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004405 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004406 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004407 return -EINVAL;
4408 }
4409
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004410 /* mark this plane as a scaler user in crtc_state */
4411 scaler_state->scaler_users |= (1 << scaler_user);
4412 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4413 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4414 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4415 scaler_state->scaler_users);
4416
4417 return 0;
4418}
4419
4420/**
4421 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4422 *
4423 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004424 *
4425 * Return
4426 * 0 - scaler_usage updated successfully
4427 * error - requested scaling cannot be supported or other error condition
4428 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004429int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004430{
4431 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004432 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004433
4434 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4435 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4436
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004437 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004438 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4439 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004440 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004441}
4442
4443/**
4444 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4445 *
4446 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004447 * @plane_state: atomic plane state to update
4448 *
4449 * Return
4450 * 0 - scaler_usage updated successfully
4451 * error - requested scaling cannot be supported or other error condition
4452 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004453static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4454 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004455{
4456
4457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004458 struct intel_plane *intel_plane =
4459 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004460 struct drm_framebuffer *fb = plane_state->base.fb;
4461 int ret;
4462
4463 bool force_detach = !fb || !plane_state->visible;
4464
4465 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4466 intel_plane->base.base.id, intel_crtc->pipe,
4467 drm_plane_index(&intel_plane->base));
4468
4469 ret = skl_update_scaler(crtc_state, force_detach,
4470 drm_plane_index(&intel_plane->base),
4471 &plane_state->scaler_id,
4472 plane_state->base.rotation,
4473 drm_rect_width(&plane_state->src) >> 16,
4474 drm_rect_height(&plane_state->src) >> 16,
4475 drm_rect_width(&plane_state->dst),
4476 drm_rect_height(&plane_state->dst));
4477
4478 if (ret || plane_state->scaler_id < 0)
4479 return ret;
4480
Chandra Kondurua1b22782015-04-07 15:28:45 -07004481 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004482 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004483 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004484 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004485 return -EINVAL;
4486 }
4487
4488 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004489 switch (fb->pixel_format) {
4490 case DRM_FORMAT_RGB565:
4491 case DRM_FORMAT_XBGR8888:
4492 case DRM_FORMAT_XRGB8888:
4493 case DRM_FORMAT_ABGR8888:
4494 case DRM_FORMAT_ARGB8888:
4495 case DRM_FORMAT_XRGB2101010:
4496 case DRM_FORMAT_XBGR2101010:
4497 case DRM_FORMAT_YUYV:
4498 case DRM_FORMAT_YVYU:
4499 case DRM_FORMAT_UYVY:
4500 case DRM_FORMAT_VYUY:
4501 break;
4502 default:
4503 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4504 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4505 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004506 }
4507
Chandra Kondurua1b22782015-04-07 15:28:45 -07004508 return 0;
4509}
4510
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004511static void skylake_scaler_disable(struct intel_crtc *crtc)
4512{
4513 int i;
4514
4515 for (i = 0; i < crtc->num_scalers; i++)
4516 skl_detach_scaler(crtc, i);
4517}
4518
4519static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004520{
4521 struct drm_device *dev = crtc->base.dev;
4522 struct drm_i915_private *dev_priv = dev->dev_private;
4523 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004524 struct intel_crtc_scaler_state *scaler_state =
4525 &crtc->config->scaler_state;
4526
4527 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4528
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004529 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004530 int id;
4531
4532 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4533 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4534 return;
4535 }
4536
4537 id = scaler_state->scaler_id;
4538 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4539 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4540 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4541 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4542
4543 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004544 }
4545}
4546
Jesse Barnesb074cec2013-04-25 12:55:02 -07004547static void ironlake_pfit_enable(struct intel_crtc *crtc)
4548{
4549 struct drm_device *dev = crtc->base.dev;
4550 struct drm_i915_private *dev_priv = dev->dev_private;
4551 int pipe = crtc->pipe;
4552
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004553 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004554 /* Force use of hard-coded filter coefficients
4555 * as some pre-programmed values are broken,
4556 * e.g. x201.
4557 */
4558 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4559 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4560 PF_PIPE_SEL_IVB(pipe));
4561 else
4562 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004563 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4564 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004565 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004566}
4567
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004568void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004569{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004570 struct drm_device *dev = crtc->base.dev;
4571 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004572
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004573 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004574 return;
4575
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004576 /* We can only enable IPS after we enable a plane and wait for a vblank */
4577 intel_wait_for_vblank(dev, crtc->pipe);
4578
Paulo Zanonid77e4532013-09-24 13:52:55 -03004579 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004580 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004581 mutex_lock(&dev_priv->rps.hw_lock);
4582 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4583 mutex_unlock(&dev_priv->rps.hw_lock);
4584 /* Quoting Art Runyan: "its not safe to expect any particular
4585 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004586 * mailbox." Moreover, the mailbox may return a bogus state,
4587 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004588 */
4589 } else {
4590 I915_WRITE(IPS_CTL, IPS_ENABLE);
4591 /* The bit only becomes 1 in the next vblank, so this wait here
4592 * is essentially intel_wait_for_vblank. If we don't have this
4593 * and don't wait for vblanks until the end of crtc_enable, then
4594 * the HW state readout code will complain that the expected
4595 * IPS_CTL value is not the one we read. */
4596 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4597 DRM_ERROR("Timed out waiting for IPS enable\n");
4598 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004599}
4600
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004601void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004602{
4603 struct drm_device *dev = crtc->base.dev;
4604 struct drm_i915_private *dev_priv = dev->dev_private;
4605
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004606 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004607 return;
4608
4609 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004610 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004611 mutex_lock(&dev_priv->rps.hw_lock);
4612 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4613 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004614 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4615 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4616 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004617 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004618 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004619 POSTING_READ(IPS_CTL);
4620 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004621
4622 /* We need to wait for a vblank before we can disable the plane. */
4623 intel_wait_for_vblank(dev, crtc->pipe);
4624}
4625
4626/** Loads the palette/gamma unit for the CRTC with the prepared values */
4627static void intel_crtc_load_lut(struct drm_crtc *crtc)
4628{
4629 struct drm_device *dev = crtc->dev;
4630 struct drm_i915_private *dev_priv = dev->dev_private;
4631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4632 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004633 int i;
4634 bool reenable_ips = false;
4635
4636 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004637 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004638 return;
4639
Imre Deak50360402015-01-16 00:55:16 -08004640 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004641 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004642 assert_dsi_pll_enabled(dev_priv);
4643 else
4644 assert_pll_enabled(dev_priv, pipe);
4645 }
4646
Paulo Zanonid77e4532013-09-24 13:52:55 -03004647 /* Workaround : Do not read or write the pipe palette/gamma data while
4648 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4649 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004650 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004651 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4652 GAMMA_MODE_MODE_SPLIT)) {
4653 hsw_disable_ips(intel_crtc);
4654 reenable_ips = true;
4655 }
4656
4657 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004658 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004659
4660 if (HAS_GMCH_DISPLAY(dev))
4661 palreg = PALETTE(pipe, i);
4662 else
4663 palreg = LGC_PALETTE(pipe, i);
4664
4665 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004666 (intel_crtc->lut_r[i] << 16) |
4667 (intel_crtc->lut_g[i] << 8) |
4668 intel_crtc->lut_b[i]);
4669 }
4670
4671 if (reenable_ips)
4672 hsw_enable_ips(intel_crtc);
4673}
4674
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004675static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004676{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004677 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004678 struct drm_device *dev = intel_crtc->base.dev;
4679 struct drm_i915_private *dev_priv = dev->dev_private;
4680
4681 mutex_lock(&dev->struct_mutex);
4682 dev_priv->mm.interruptible = false;
4683 (void) intel_overlay_switch_off(intel_crtc->overlay);
4684 dev_priv->mm.interruptible = true;
4685 mutex_unlock(&dev->struct_mutex);
4686 }
4687
4688 /* Let userspace switch the overlay on again. In most cases userspace
4689 * has to recompute where to put it anyway.
4690 */
4691}
4692
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004693/**
4694 * intel_post_enable_primary - Perform operations after enabling primary plane
4695 * @crtc: the CRTC whose primary plane was just enabled
4696 *
4697 * Performs potentially sleeping operations that must be done after the primary
4698 * plane is enabled, such as updating FBC and IPS. Note that this may be
4699 * called due to an explicit primary plane update, or due to an implicit
4700 * re-enable that is caused when a sprite plane is updated to no longer
4701 * completely hide the primary plane.
4702 */
4703static void
4704intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004705{
4706 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004707 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4709 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004710
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004711 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004712 * FIXME IPS should be fine as long as one plane is
4713 * enabled, but in practice it seems to have problems
4714 * when going from primary only to sprite only and vice
4715 * versa.
4716 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004717 hsw_enable_ips(intel_crtc);
4718
Daniel Vetterf99d7062014-06-19 16:01:59 +02004719 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004720 * Gen2 reports pipe underruns whenever all planes are disabled.
4721 * So don't enable underrun reporting before at least some planes
4722 * are enabled.
4723 * FIXME: Need to fix the logic to work when we turn off all planes
4724 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004725 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004726 if (IS_GEN2(dev))
4727 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4728
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004729 /* Underruns don't always raise interrupts, so check manually. */
4730 intel_check_cpu_fifo_underruns(dev_priv);
4731 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004732}
4733
4734/**
4735 * intel_pre_disable_primary - Perform operations before disabling primary plane
4736 * @crtc: the CRTC whose primary plane is to be disabled
4737 *
4738 * Performs potentially sleeping operations that must be done before the
4739 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4740 * be called due to an explicit primary plane update, or due to an implicit
4741 * disable that is caused when a sprite plane completely hides the primary
4742 * plane.
4743 */
4744static void
4745intel_pre_disable_primary(struct drm_crtc *crtc)
4746{
4747 struct drm_device *dev = crtc->dev;
4748 struct drm_i915_private *dev_priv = dev->dev_private;
4749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4750 int pipe = intel_crtc->pipe;
4751
4752 /*
4753 * Gen2 reports pipe underruns whenever all planes are disabled.
4754 * So diasble underrun reporting before all the planes get disabled.
4755 * FIXME: Need to fix the logic to work when we turn off all planes
4756 * but leave the pipe running.
4757 */
4758 if (IS_GEN2(dev))
4759 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4760
4761 /*
4762 * Vblank time updates from the shadow to live plane control register
4763 * are blocked if the memory self-refresh mode is active at that
4764 * moment. So to make sure the plane gets truly disabled, disable
4765 * first the self-refresh mode. The self-refresh enable bit in turn
4766 * will be checked/applied by the HW only at the next frame start
4767 * event which is after the vblank start event, so we need to have a
4768 * wait-for-vblank between disabling the plane and the pipe.
4769 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004770 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004771 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004772 dev_priv->wm.vlv.cxsr = false;
4773 intel_wait_for_vblank(dev, pipe);
4774 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004775
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004776 /*
4777 * FIXME IPS should be fine as long as one plane is
4778 * enabled, but in practice it seems to have problems
4779 * when going from primary only to sprite only and vice
4780 * versa.
4781 */
4782 hsw_disable_ips(intel_crtc);
4783}
4784
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004785static void intel_post_plane_update(struct intel_crtc *crtc)
4786{
4787 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004788 struct intel_crtc_state *pipe_config =
4789 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004790 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004791
4792 if (atomic->wait_vblank)
4793 intel_wait_for_vblank(dev, crtc->pipe);
4794
4795 intel_frontbuffer_flip(dev, atomic->fb_bits);
4796
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004797 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004798
Maarten Lankhorstb9001112015-11-19 16:07:16 +01004799 if (pipe_config->wm_changed && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004800 intel_update_watermarks(&crtc->base);
4801
Paulo Zanonic80ac852015-07-02 19:25:13 -03004802 if (atomic->update_fbc)
Paulo Zanoni754d1132015-10-13 19:13:25 -03004803 intel_fbc_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004804
4805 if (atomic->post_enable_primary)
4806 intel_post_enable_primary(&crtc->base);
4807
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004808 memset(atomic, 0, sizeof(*atomic));
4809}
4810
4811static void intel_pre_plane_update(struct intel_crtc *crtc)
4812{
4813 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004814 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004815 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004816 struct intel_crtc_state *pipe_config =
4817 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004818
Paulo Zanonic80ac852015-07-02 19:25:13 -03004819 if (atomic->disable_fbc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03004820 intel_fbc_deactivate(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004821
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004822 if (crtc->atomic.disable_ips)
4823 hsw_disable_ips(crtc);
4824
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004825 if (atomic->pre_disable_primary)
4826 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004827
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004828 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004829 crtc->wm.cxsr_allowed = false;
4830 intel_set_memory_cxsr(dev_priv, false);
4831 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004832
4833 if (!needs_modeset(&pipe_config->base) && pipe_config->wm_changed)
4834 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004835}
4836
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004837static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004838{
4839 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004841 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004842 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004843
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004844 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004845
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004846 drm_for_each_plane_mask(p, dev, plane_mask)
4847 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004848
Daniel Vetterf99d7062014-06-19 16:01:59 +02004849 /*
4850 * FIXME: Once we grow proper nuclear flip support out of this we need
4851 * to compute the mask of flip planes precisely. For the time being
4852 * consider this a flip to a NULL plane.
4853 */
4854 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004855}
4856
Jesse Barnesf67a5592011-01-05 10:31:48 -08004857static void ironlake_crtc_enable(struct drm_crtc *crtc)
4858{
4859 struct drm_device *dev = crtc->dev;
4860 struct drm_i915_private *dev_priv = dev->dev_private;
4861 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004862 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004863 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004864
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004865 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004866 return;
4867
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004868 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004869 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4870
4871 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004872 intel_prepare_shared_dpll(intel_crtc);
4873
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004874 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304875 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004876
4877 intel_set_pipe_timings(intel_crtc);
4878
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004879 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004880 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004881 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004882 }
4883
4884 ironlake_set_pipeconf(crtc);
4885
Jesse Barnesf67a5592011-01-05 10:31:48 -08004886 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004887
Daniel Vettera72e4c92014-09-30 10:56:47 +02004888 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004889
Daniel Vetterf6736a12013-06-05 13:34:30 +02004890 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004891 if (encoder->pre_enable)
4892 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004893
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004894 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004895 /* Note: FDI PLL enabling _must_ be done before we enable the
4896 * cpu pipes, hence this is separate from all the other fdi/pch
4897 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004898 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004899 } else {
4900 assert_fdi_tx_disabled(dev_priv, pipe);
4901 assert_fdi_rx_disabled(dev_priv, pipe);
4902 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004903
Jesse Barnesb074cec2013-04-25 12:55:02 -07004904 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004905
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004906 /*
4907 * On ILK+ LUT must be loaded before the pipe is running but with
4908 * clocks enabled
4909 */
4910 intel_crtc_load_lut(crtc);
4911
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004912 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004913 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004914
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004915 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004916 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004917
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004918 assert_vblank_disabled(crtc);
4919 drm_crtc_vblank_on(crtc);
4920
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004921 for_each_encoder_on_crtc(dev, crtc, encoder)
4922 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004923
4924 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004925 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004926
4927 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4928 if (intel_crtc->config->has_pch_encoder)
4929 intel_wait_for_vblank(dev, pipe);
4930 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03004931
4932 intel_fbc_enable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004933}
4934
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004935/* IPS only exists on ULT machines and is tied to pipe A. */
4936static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4937{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004938 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004939}
4940
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004941static void haswell_crtc_enable(struct drm_crtc *crtc)
4942{
4943 struct drm_device *dev = crtc->dev;
4944 struct drm_i915_private *dev_priv = dev->dev_private;
4945 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4946 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004947 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4948 struct intel_crtc_state *pipe_config =
4949 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004950
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004951 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004952 return;
4953
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004954 if (intel_crtc->config->has_pch_encoder)
4955 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4956 false);
4957
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004958 if (intel_crtc_to_shared_dpll(intel_crtc))
4959 intel_enable_shared_dpll(intel_crtc);
4960
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004961 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304962 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004963
4964 intel_set_pipe_timings(intel_crtc);
4965
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004966 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4967 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4968 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004969 }
4970
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004971 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004972 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004973 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004974 }
4975
4976 haswell_set_pipeconf(crtc);
4977
4978 intel_set_pipe_csc(crtc);
4979
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004980 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004981
Daniel Vetter6b698512015-11-28 11:05:39 +01004982 if (intel_crtc->config->has_pch_encoder)
4983 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4984 else
4985 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4986
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304987 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004988 if (encoder->pre_enable)
4989 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304990 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004991
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004992 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004993 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004994
Jani Nikulaa65347b2015-11-27 12:21:46 +02004995 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304996 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004997
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004998 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004999 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005000 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005001 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005002
5003 /*
5004 * On ILK+ LUT must be loaded before the pipe is running but with
5005 * clocks enabled
5006 */
5007 intel_crtc_load_lut(crtc);
5008
Paulo Zanoni1f544382012-10-24 11:32:00 -02005009 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02005010 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305011 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005012
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005013 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005014 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005015
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005016 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005017 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005018
Jani Nikulaa65347b2015-11-27 12:21:46 +02005019 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005020 intel_ddi_set_vc_payload_alloc(crtc, true);
5021
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005022 assert_vblank_disabled(crtc);
5023 drm_crtc_vblank_on(crtc);
5024
Jani Nikula8807e552013-08-30 19:40:32 +03005025 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005026 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005027 intel_opregion_notify_encoder(encoder, true);
5028 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005029
Daniel Vetter6b698512015-11-28 11:05:39 +01005030 if (intel_crtc->config->has_pch_encoder) {
5031 intel_wait_for_vblank(dev, pipe);
5032 intel_wait_for_vblank(dev, pipe);
5033 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005034 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5035 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005036 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005037
Paulo Zanonie4916942013-09-20 16:21:19 -03005038 /* If we change the relative order between pipe/planes enabling, we need
5039 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005040 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5041 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5042 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5043 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5044 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03005045
5046 intel_fbc_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005047}
5048
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005049static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005050{
5051 struct drm_device *dev = crtc->base.dev;
5052 struct drm_i915_private *dev_priv = dev->dev_private;
5053 int pipe = crtc->pipe;
5054
5055 /* To avoid upsetting the power well on haswell only disable the pfit if
5056 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005057 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005058 I915_WRITE(PF_CTL(pipe), 0);
5059 I915_WRITE(PF_WIN_POS(pipe), 0);
5060 I915_WRITE(PF_WIN_SZ(pipe), 0);
5061 }
5062}
5063
Jesse Barnes6be4a602010-09-10 10:26:01 -07005064static void ironlake_crtc_disable(struct drm_crtc *crtc)
5065{
5066 struct drm_device *dev = crtc->dev;
5067 struct drm_i915_private *dev_priv = dev->dev_private;
5068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005069 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005070 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005071
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005072 if (intel_crtc->config->has_pch_encoder)
5073 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5074
Daniel Vetterea9d7582012-07-10 10:42:52 +02005075 for_each_encoder_on_crtc(dev, crtc, encoder)
5076 encoder->disable(encoder);
5077
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005078 drm_crtc_vblank_off(crtc);
5079 assert_vblank_disabled(crtc);
5080
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005081 /*
5082 * Sometimes spurious CPU pipe underruns happen when the
5083 * pipe is already disabled, but FDI RX/TX is still enabled.
5084 * Happens at least with VGA+HDMI cloning. Suppress them.
5085 */
5086 if (intel_crtc->config->has_pch_encoder)
5087 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5088
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005089 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005090
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005091 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005092
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005093 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005094 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005095 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5096 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005097
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005098 for_each_encoder_on_crtc(dev, crtc, encoder)
5099 if (encoder->post_disable)
5100 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005101
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005102 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005103 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005104
Daniel Vetterd925c592013-06-05 13:34:04 +02005105 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005106 i915_reg_t reg;
5107 u32 temp;
5108
Daniel Vetterd925c592013-06-05 13:34:04 +02005109 /* disable TRANS_DP_CTL */
5110 reg = TRANS_DP_CTL(pipe);
5111 temp = I915_READ(reg);
5112 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5113 TRANS_DP_PORT_SEL_MASK);
5114 temp |= TRANS_DP_PORT_SEL_NONE;
5115 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005116
Daniel Vetterd925c592013-06-05 13:34:04 +02005117 /* disable DPLL_SEL */
5118 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005119 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005120 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005121 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005122
Daniel Vetterd925c592013-06-05 13:34:04 +02005123 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005124 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005125
5126 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03005127
5128 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005129}
5130
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005131static void haswell_crtc_disable(struct drm_crtc *crtc)
5132{
5133 struct drm_device *dev = crtc->dev;
5134 struct drm_i915_private *dev_priv = dev->dev_private;
5135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5136 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005137 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005138
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005139 if (intel_crtc->config->has_pch_encoder)
5140 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5141 false);
5142
Jani Nikula8807e552013-08-30 19:40:32 +03005143 for_each_encoder_on_crtc(dev, crtc, encoder) {
5144 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005145 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005146 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005147
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005148 drm_crtc_vblank_off(crtc);
5149 assert_vblank_disabled(crtc);
5150
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005151 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005152
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005153 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005154 intel_ddi_set_vc_payload_alloc(crtc, false);
5155
Jani Nikulaa65347b2015-11-27 12:21:46 +02005156 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305157 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005158
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005159 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005160 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005161 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005162 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005163
Jani Nikulaa65347b2015-11-27 12:21:46 +02005164 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305165 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005166
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005167 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005168 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005169 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005170 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005171
Imre Deak97b040a2014-06-25 22:01:50 +03005172 for_each_encoder_on_crtc(dev, crtc, encoder)
5173 if (encoder->post_disable)
5174 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005175
5176 if (intel_crtc->config->has_pch_encoder)
5177 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5178 true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03005179
5180 intel_fbc_disable_crtc(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005181}
5182
Jesse Barnes2dd24552013-04-25 12:55:01 -07005183static void i9xx_pfit_enable(struct intel_crtc *crtc)
5184{
5185 struct drm_device *dev = crtc->base.dev;
5186 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005187 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005188
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005189 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005190 return;
5191
Daniel Vetterc0b03412013-05-28 12:05:54 +02005192 /*
5193 * The panel fitter should only be adjusted whilst the pipe is disabled,
5194 * according to register description and PRM.
5195 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005196 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5197 assert_pipe_disabled(dev_priv, crtc->pipe);
5198
Jesse Barnesb074cec2013-04-25 12:55:02 -07005199 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5200 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005201
5202 /* Border color in case we don't scale up to the full screen. Black by
5203 * default, change to something else for debugging. */
5204 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005205}
5206
Dave Airlied05410f2014-06-05 13:22:59 +10005207static enum intel_display_power_domain port_to_power_domain(enum port port)
5208{
5209 switch (port) {
5210 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005211 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005212 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005213 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005214 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005215 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005216 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005217 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005218 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005219 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005220 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005221 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005222 return POWER_DOMAIN_PORT_OTHER;
5223 }
5224}
5225
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005226static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5227{
5228 switch (port) {
5229 case PORT_A:
5230 return POWER_DOMAIN_AUX_A;
5231 case PORT_B:
5232 return POWER_DOMAIN_AUX_B;
5233 case PORT_C:
5234 return POWER_DOMAIN_AUX_C;
5235 case PORT_D:
5236 return POWER_DOMAIN_AUX_D;
5237 case PORT_E:
5238 /* FIXME: Check VBT for actual wiring of PORT E */
5239 return POWER_DOMAIN_AUX_D;
5240 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005241 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005242 return POWER_DOMAIN_AUX_A;
5243 }
5244}
5245
Imre Deak319be8a2014-03-04 19:22:57 +02005246enum intel_display_power_domain
5247intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005248{
Imre Deak319be8a2014-03-04 19:22:57 +02005249 struct drm_device *dev = intel_encoder->base.dev;
5250 struct intel_digital_port *intel_dig_port;
5251
5252 switch (intel_encoder->type) {
5253 case INTEL_OUTPUT_UNKNOWN:
5254 /* Only DDI platforms should ever use this output type */
5255 WARN_ON_ONCE(!HAS_DDI(dev));
5256 case INTEL_OUTPUT_DISPLAYPORT:
5257 case INTEL_OUTPUT_HDMI:
5258 case INTEL_OUTPUT_EDP:
5259 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005260 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005261 case INTEL_OUTPUT_DP_MST:
5262 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5263 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005264 case INTEL_OUTPUT_ANALOG:
5265 return POWER_DOMAIN_PORT_CRT;
5266 case INTEL_OUTPUT_DSI:
5267 return POWER_DOMAIN_PORT_DSI;
5268 default:
5269 return POWER_DOMAIN_PORT_OTHER;
5270 }
5271}
5272
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005273enum intel_display_power_domain
5274intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5275{
5276 struct drm_device *dev = intel_encoder->base.dev;
5277 struct intel_digital_port *intel_dig_port;
5278
5279 switch (intel_encoder->type) {
5280 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005281 case INTEL_OUTPUT_HDMI:
5282 /*
5283 * Only DDI platforms should ever use these output types.
5284 * We can get here after the HDMI detect code has already set
5285 * the type of the shared encoder. Since we can't be sure
5286 * what's the status of the given connectors, play safe and
5287 * run the DP detection too.
5288 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005289 WARN_ON_ONCE(!HAS_DDI(dev));
5290 case INTEL_OUTPUT_DISPLAYPORT:
5291 case INTEL_OUTPUT_EDP:
5292 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5293 return port_to_aux_power_domain(intel_dig_port->port);
5294 case INTEL_OUTPUT_DP_MST:
5295 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5296 return port_to_aux_power_domain(intel_dig_port->port);
5297 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005298 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005299 return POWER_DOMAIN_AUX_A;
5300 }
5301}
5302
Imre Deak319be8a2014-03-04 19:22:57 +02005303static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5304{
5305 struct drm_device *dev = crtc->dev;
5306 struct intel_encoder *intel_encoder;
5307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5308 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005309 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005310 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005311
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005312 if (!crtc->state->active)
5313 return 0;
5314
Imre Deak77d22dc2014-03-05 16:20:52 +02005315 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5316 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005317 if (intel_crtc->config->pch_pfit.enabled ||
5318 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005319 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5320
Imre Deak319be8a2014-03-04 19:22:57 +02005321 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5322 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5323
Imre Deak77d22dc2014-03-05 16:20:52 +02005324 return mask;
5325}
5326
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005327static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5328{
5329 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5331 enum intel_display_power_domain domain;
5332 unsigned long domains, new_domains, old_domains;
5333
5334 old_domains = intel_crtc->enabled_power_domains;
5335 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5336
5337 domains = new_domains & ~old_domains;
5338
5339 for_each_power_domain(domain, domains)
5340 intel_display_power_get(dev_priv, domain);
5341
5342 return old_domains & ~new_domains;
5343}
5344
5345static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5346 unsigned long domains)
5347{
5348 enum intel_display_power_domain domain;
5349
5350 for_each_power_domain(domain, domains)
5351 intel_display_power_put(dev_priv, domain);
5352}
5353
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005354static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005355{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005356 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005357 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005358 unsigned long put_domains[I915_MAX_PIPES] = {};
5359 struct drm_crtc_state *crtc_state;
5360 struct drm_crtc *crtc;
5361 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005362
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005363 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5364 if (needs_modeset(crtc->state))
5365 put_domains[to_intel_crtc(crtc)->pipe] =
5366 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005367 }
5368
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005369 if (dev_priv->display.modeset_commit_cdclk) {
5370 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5371
5372 if (cdclk != dev_priv->cdclk_freq &&
5373 !WARN_ON(!state->allow_modeset))
5374 dev_priv->display.modeset_commit_cdclk(state);
5375 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005376
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005377 for (i = 0; i < I915_MAX_PIPES; i++)
5378 if (put_domains[i])
5379 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005380}
5381
Mika Kaholaadafdc62015-08-18 14:36:59 +03005382static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5383{
5384 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5385
5386 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5387 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5388 return max_cdclk_freq;
5389 else if (IS_CHERRYVIEW(dev_priv))
5390 return max_cdclk_freq*95/100;
5391 else if (INTEL_INFO(dev_priv)->gen < 4)
5392 return 2*max_cdclk_freq*90/100;
5393 else
5394 return max_cdclk_freq*90/100;
5395}
5396
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005397static void intel_update_max_cdclk(struct drm_device *dev)
5398{
5399 struct drm_i915_private *dev_priv = dev->dev_private;
5400
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005401 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005402 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5403
5404 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5405 dev_priv->max_cdclk_freq = 675000;
5406 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5407 dev_priv->max_cdclk_freq = 540000;
5408 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5409 dev_priv->max_cdclk_freq = 450000;
5410 else
5411 dev_priv->max_cdclk_freq = 337500;
5412 } else if (IS_BROADWELL(dev)) {
5413 /*
5414 * FIXME with extra cooling we can allow
5415 * 540 MHz for ULX and 675 Mhz for ULT.
5416 * How can we know if extra cooling is
5417 * available? PCI ID, VTB, something else?
5418 */
5419 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5420 dev_priv->max_cdclk_freq = 450000;
5421 else if (IS_BDW_ULX(dev))
5422 dev_priv->max_cdclk_freq = 450000;
5423 else if (IS_BDW_ULT(dev))
5424 dev_priv->max_cdclk_freq = 540000;
5425 else
5426 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005427 } else if (IS_CHERRYVIEW(dev)) {
5428 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005429 } else if (IS_VALLEYVIEW(dev)) {
5430 dev_priv->max_cdclk_freq = 400000;
5431 } else {
5432 /* otherwise assume cdclk is fixed */
5433 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5434 }
5435
Mika Kaholaadafdc62015-08-18 14:36:59 +03005436 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5437
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005438 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5439 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005440
5441 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5442 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005443}
5444
5445static void intel_update_cdclk(struct drm_device *dev)
5446{
5447 struct drm_i915_private *dev_priv = dev->dev_private;
5448
5449 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5450 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5451 dev_priv->cdclk_freq);
5452
5453 /*
5454 * Program the gmbus_freq based on the cdclk frequency.
5455 * BSpec erroneously claims we should aim for 4MHz, but
5456 * in fact 1MHz is the correct frequency.
5457 */
5458 if (IS_VALLEYVIEW(dev)) {
5459 /*
5460 * Program the gmbus_freq based on the cdclk frequency.
5461 * BSpec erroneously claims we should aim for 4MHz, but
5462 * in fact 1MHz is the correct frequency.
5463 */
5464 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5465 }
5466
5467 if (dev_priv->max_cdclk_freq == 0)
5468 intel_update_max_cdclk(dev);
5469}
5470
Damien Lespiau70d0c572015-06-04 18:21:29 +01005471static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305472{
5473 struct drm_i915_private *dev_priv = dev->dev_private;
5474 uint32_t divider;
5475 uint32_t ratio;
5476 uint32_t current_freq;
5477 int ret;
5478
5479 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5480 switch (frequency) {
5481 case 144000:
5482 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5483 ratio = BXT_DE_PLL_RATIO(60);
5484 break;
5485 case 288000:
5486 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5487 ratio = BXT_DE_PLL_RATIO(60);
5488 break;
5489 case 384000:
5490 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5491 ratio = BXT_DE_PLL_RATIO(60);
5492 break;
5493 case 576000:
5494 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5495 ratio = BXT_DE_PLL_RATIO(60);
5496 break;
5497 case 624000:
5498 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5499 ratio = BXT_DE_PLL_RATIO(65);
5500 break;
5501 case 19200:
5502 /*
5503 * Bypass frequency with DE PLL disabled. Init ratio, divider
5504 * to suppress GCC warning.
5505 */
5506 ratio = 0;
5507 divider = 0;
5508 break;
5509 default:
5510 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5511
5512 return;
5513 }
5514
5515 mutex_lock(&dev_priv->rps.hw_lock);
5516 /* Inform power controller of upcoming frequency change */
5517 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5518 0x80000000);
5519 mutex_unlock(&dev_priv->rps.hw_lock);
5520
5521 if (ret) {
5522 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5523 ret, frequency);
5524 return;
5525 }
5526
5527 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5528 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5529 current_freq = current_freq * 500 + 1000;
5530
5531 /*
5532 * DE PLL has to be disabled when
5533 * - setting to 19.2MHz (bypass, PLL isn't used)
5534 * - before setting to 624MHz (PLL needs toggling)
5535 * - before setting to any frequency from 624MHz (PLL needs toggling)
5536 */
5537 if (frequency == 19200 || frequency == 624000 ||
5538 current_freq == 624000) {
5539 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5540 /* Timeout 200us */
5541 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5542 1))
5543 DRM_ERROR("timout waiting for DE PLL unlock\n");
5544 }
5545
5546 if (frequency != 19200) {
5547 uint32_t val;
5548
5549 val = I915_READ(BXT_DE_PLL_CTL);
5550 val &= ~BXT_DE_PLL_RATIO_MASK;
5551 val |= ratio;
5552 I915_WRITE(BXT_DE_PLL_CTL, val);
5553
5554 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5555 /* Timeout 200us */
5556 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5557 DRM_ERROR("timeout waiting for DE PLL lock\n");
5558
5559 val = I915_READ(CDCLK_CTL);
5560 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5561 val |= divider;
5562 /*
5563 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5564 * enable otherwise.
5565 */
5566 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5567 if (frequency >= 500000)
5568 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5569
5570 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5571 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5572 val |= (frequency - 1000) / 500;
5573 I915_WRITE(CDCLK_CTL, val);
5574 }
5575
5576 mutex_lock(&dev_priv->rps.hw_lock);
5577 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5578 DIV_ROUND_UP(frequency, 25000));
5579 mutex_unlock(&dev_priv->rps.hw_lock);
5580
5581 if (ret) {
5582 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5583 ret, frequency);
5584 return;
5585 }
5586
Damien Lespiaua47871b2015-06-04 18:21:34 +01005587 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305588}
5589
5590void broxton_init_cdclk(struct drm_device *dev)
5591{
5592 struct drm_i915_private *dev_priv = dev->dev_private;
5593 uint32_t val;
5594
5595 /*
5596 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5597 * or else the reset will hang because there is no PCH to respond.
5598 * Move the handshake programming to initialization sequence.
5599 * Previously was left up to BIOS.
5600 */
5601 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5602 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5603 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5604
5605 /* Enable PG1 for cdclk */
5606 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5607
5608 /* check if cd clock is enabled */
5609 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5610 DRM_DEBUG_KMS("Display already initialized\n");
5611 return;
5612 }
5613
5614 /*
5615 * FIXME:
5616 * - The initial CDCLK needs to be read from VBT.
5617 * Need to make this change after VBT has changes for BXT.
5618 * - check if setting the max (or any) cdclk freq is really necessary
5619 * here, it belongs to modeset time
5620 */
5621 broxton_set_cdclk(dev, 624000);
5622
5623 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005624 POSTING_READ(DBUF_CTL);
5625
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305626 udelay(10);
5627
5628 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5629 DRM_ERROR("DBuf power enable timeout!\n");
5630}
5631
5632void broxton_uninit_cdclk(struct drm_device *dev)
5633{
5634 struct drm_i915_private *dev_priv = dev->dev_private;
5635
5636 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005637 POSTING_READ(DBUF_CTL);
5638
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305639 udelay(10);
5640
5641 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5642 DRM_ERROR("DBuf power disable timeout!\n");
5643
5644 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5645 broxton_set_cdclk(dev, 19200);
5646
5647 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5648}
5649
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005650static const struct skl_cdclk_entry {
5651 unsigned int freq;
5652 unsigned int vco;
5653} skl_cdclk_frequencies[] = {
5654 { .freq = 308570, .vco = 8640 },
5655 { .freq = 337500, .vco = 8100 },
5656 { .freq = 432000, .vco = 8640 },
5657 { .freq = 450000, .vco = 8100 },
5658 { .freq = 540000, .vco = 8100 },
5659 { .freq = 617140, .vco = 8640 },
5660 { .freq = 675000, .vco = 8100 },
5661};
5662
5663static unsigned int skl_cdclk_decimal(unsigned int freq)
5664{
5665 return (freq - 1000) / 500;
5666}
5667
5668static unsigned int skl_cdclk_get_vco(unsigned int freq)
5669{
5670 unsigned int i;
5671
5672 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5673 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5674
5675 if (e->freq == freq)
5676 return e->vco;
5677 }
5678
5679 return 8100;
5680}
5681
5682static void
5683skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5684{
5685 unsigned int min_freq;
5686 u32 val;
5687
5688 /* select the minimum CDCLK before enabling DPLL 0 */
5689 val = I915_READ(CDCLK_CTL);
5690 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5691 val |= CDCLK_FREQ_337_308;
5692
5693 if (required_vco == 8640)
5694 min_freq = 308570;
5695 else
5696 min_freq = 337500;
5697
5698 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5699
5700 I915_WRITE(CDCLK_CTL, val);
5701 POSTING_READ(CDCLK_CTL);
5702
5703 /*
5704 * We always enable DPLL0 with the lowest link rate possible, but still
5705 * taking into account the VCO required to operate the eDP panel at the
5706 * desired frequency. The usual DP link rates operate with a VCO of
5707 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5708 * The modeset code is responsible for the selection of the exact link
5709 * rate later on, with the constraint of choosing a frequency that
5710 * works with required_vco.
5711 */
5712 val = I915_READ(DPLL_CTRL1);
5713
5714 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5715 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5716 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5717 if (required_vco == 8640)
5718 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5719 SKL_DPLL0);
5720 else
5721 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5722 SKL_DPLL0);
5723
5724 I915_WRITE(DPLL_CTRL1, val);
5725 POSTING_READ(DPLL_CTRL1);
5726
5727 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5728
5729 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5730 DRM_ERROR("DPLL0 not locked\n");
5731}
5732
5733static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5734{
5735 int ret;
5736 u32 val;
5737
5738 /* inform PCU we want to change CDCLK */
5739 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5740 mutex_lock(&dev_priv->rps.hw_lock);
5741 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5742 mutex_unlock(&dev_priv->rps.hw_lock);
5743
5744 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5745}
5746
5747static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5748{
5749 unsigned int i;
5750
5751 for (i = 0; i < 15; i++) {
5752 if (skl_cdclk_pcu_ready(dev_priv))
5753 return true;
5754 udelay(10);
5755 }
5756
5757 return false;
5758}
5759
5760static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5761{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005762 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005763 u32 freq_select, pcu_ack;
5764
5765 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5766
5767 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5768 DRM_ERROR("failed to inform PCU about cdclk change\n");
5769 return;
5770 }
5771
5772 /* set CDCLK_CTL */
5773 switch(freq) {
5774 case 450000:
5775 case 432000:
5776 freq_select = CDCLK_FREQ_450_432;
5777 pcu_ack = 1;
5778 break;
5779 case 540000:
5780 freq_select = CDCLK_FREQ_540;
5781 pcu_ack = 2;
5782 break;
5783 case 308570:
5784 case 337500:
5785 default:
5786 freq_select = CDCLK_FREQ_337_308;
5787 pcu_ack = 0;
5788 break;
5789 case 617140:
5790 case 675000:
5791 freq_select = CDCLK_FREQ_675_617;
5792 pcu_ack = 3;
5793 break;
5794 }
5795
5796 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5797 POSTING_READ(CDCLK_CTL);
5798
5799 /* inform PCU of the change */
5800 mutex_lock(&dev_priv->rps.hw_lock);
5801 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5802 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005803
5804 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005805}
5806
5807void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5808{
5809 /* disable DBUF power */
5810 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5811 POSTING_READ(DBUF_CTL);
5812
5813 udelay(10);
5814
5815 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5816 DRM_ERROR("DBuf power disable timeout\n");
5817
Imre Deakab96c1ee2015-11-04 19:24:18 +02005818 /* disable DPLL0 */
5819 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5820 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5821 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005822}
5823
5824void skl_init_cdclk(struct drm_i915_private *dev_priv)
5825{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005826 unsigned int required_vco;
5827
Gary Wang39d9b852015-08-28 16:40:34 +08005828 /* DPLL0 not enabled (happens on early BIOS versions) */
5829 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5830 /* enable DPLL0 */
5831 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5832 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005833 }
5834
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005835 /* set CDCLK to the frequency the BIOS chose */
5836 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5837
5838 /* enable DBUF power */
5839 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5840 POSTING_READ(DBUF_CTL);
5841
5842 udelay(10);
5843
5844 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5845 DRM_ERROR("DBuf power enable timeout\n");
5846}
5847
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305848int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5849{
5850 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5851 uint32_t cdctl = I915_READ(CDCLK_CTL);
5852 int freq = dev_priv->skl_boot_cdclk;
5853
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305854 /*
5855 * check if the pre-os intialized the display
5856 * There is SWF18 scratchpad register defined which is set by the
5857 * pre-os which can be used by the OS drivers to check the status
5858 */
5859 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5860 goto sanitize;
5861
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305862 /* Is PLL enabled and locked ? */
5863 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5864 goto sanitize;
5865
5866 /* DPLL okay; verify the cdclock
5867 *
5868 * Noticed in some instances that the freq selection is correct but
5869 * decimal part is programmed wrong from BIOS where pre-os does not
5870 * enable display. Verify the same as well.
5871 */
5872 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5873 /* All well; nothing to sanitize */
5874 return false;
5875sanitize:
5876 /*
5877 * As of now initialize with max cdclk till
5878 * we get dynamic cdclk support
5879 * */
5880 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5881 skl_init_cdclk(dev_priv);
5882
5883 /* we did have to sanitize */
5884 return true;
5885}
5886
Jesse Barnes30a970c2013-11-04 13:48:12 -08005887/* Adjust CDclk dividers to allow high res or save power if possible */
5888static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5889{
5890 struct drm_i915_private *dev_priv = dev->dev_private;
5891 u32 val, cmd;
5892
Vandana Kannan164dfd22014-11-24 13:37:41 +05305893 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5894 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005895
Ville Syrjälädfcab172014-06-13 13:37:47 +03005896 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005897 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005898 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005899 cmd = 1;
5900 else
5901 cmd = 0;
5902
5903 mutex_lock(&dev_priv->rps.hw_lock);
5904 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5905 val &= ~DSPFREQGUAR_MASK;
5906 val |= (cmd << DSPFREQGUAR_SHIFT);
5907 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5908 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5909 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5910 50)) {
5911 DRM_ERROR("timed out waiting for CDclk change\n");
5912 }
5913 mutex_unlock(&dev_priv->rps.hw_lock);
5914
Ville Syrjälä54433e92015-05-26 20:42:31 +03005915 mutex_lock(&dev_priv->sb_lock);
5916
Ville Syrjälädfcab172014-06-13 13:37:47 +03005917 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005918 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005919
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005920 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005921
Jesse Barnes30a970c2013-11-04 13:48:12 -08005922 /* adjust cdclk divider */
5923 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005924 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005925 val |= divider;
5926 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005927
5928 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005929 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005930 50))
5931 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005932 }
5933
Jesse Barnes30a970c2013-11-04 13:48:12 -08005934 /* adjust self-refresh exit latency value */
5935 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5936 val &= ~0x7f;
5937
5938 /*
5939 * For high bandwidth configs, we set a higher latency in the bunit
5940 * so that the core display fetch happens in time to avoid underruns.
5941 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005942 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005943 val |= 4500 / 250; /* 4.5 usec */
5944 else
5945 val |= 3000 / 250; /* 3.0 usec */
5946 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005947
Ville Syrjäläa5805162015-05-26 20:42:30 +03005948 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005949
Ville Syrjäläb6283052015-06-03 15:45:07 +03005950 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005951}
5952
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005953static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5954{
5955 struct drm_i915_private *dev_priv = dev->dev_private;
5956 u32 val, cmd;
5957
Vandana Kannan164dfd22014-11-24 13:37:41 +05305958 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5959 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005960
5961 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005962 case 333333:
5963 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005964 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005965 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005966 break;
5967 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005968 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005969 return;
5970 }
5971
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005972 /*
5973 * Specs are full of misinformation, but testing on actual
5974 * hardware has shown that we just need to write the desired
5975 * CCK divider into the Punit register.
5976 */
5977 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5978
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005979 mutex_lock(&dev_priv->rps.hw_lock);
5980 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5981 val &= ~DSPFREQGUAR_MASK_CHV;
5982 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5983 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5984 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5985 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5986 50)) {
5987 DRM_ERROR("timed out waiting for CDclk change\n");
5988 }
5989 mutex_unlock(&dev_priv->rps.hw_lock);
5990
Ville Syrjäläb6283052015-06-03 15:45:07 +03005991 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005992}
5993
Jesse Barnes30a970c2013-11-04 13:48:12 -08005994static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5995 int max_pixclk)
5996{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005997 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005998 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005999
Jesse Barnes30a970c2013-11-04 13:48:12 -08006000 /*
6001 * Really only a few cases to deal with, as only 4 CDclks are supported:
6002 * 200MHz
6003 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006004 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006005 * 400MHz (VLV only)
6006 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6007 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006008 *
6009 * We seem to get an unstable or solid color picture at 200MHz.
6010 * Not sure what's wrong. For now use 200MHz only when all pipes
6011 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006012 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006013 if (!IS_CHERRYVIEW(dev_priv) &&
6014 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006015 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006016 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006017 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006018 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006019 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006020 else
6021 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006022}
6023
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306024static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6025 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006026{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306027 /*
6028 * FIXME:
6029 * - remove the guardband, it's not needed on BXT
6030 * - set 19.2MHz bypass frequency if there are no active pipes
6031 */
6032 if (max_pixclk > 576000*9/10)
6033 return 624000;
6034 else if (max_pixclk > 384000*9/10)
6035 return 576000;
6036 else if (max_pixclk > 288000*9/10)
6037 return 384000;
6038 else if (max_pixclk > 144000*9/10)
6039 return 288000;
6040 else
6041 return 144000;
6042}
6043
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006044/* Compute the max pixel clock for new configuration. Uses atomic state if
6045 * that's non-NULL, look at current state otherwise. */
6046static int intel_mode_max_pixclk(struct drm_device *dev,
6047 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006048{
Jesse Barnes30a970c2013-11-04 13:48:12 -08006049 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006050 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006051 int max_pixclk = 0;
6052
Damien Lespiaud3fcc802014-05-13 23:32:22 +01006053 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006054 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006055 if (IS_ERR(crtc_state))
6056 return PTR_ERR(crtc_state);
6057
6058 if (!crtc_state->base.enable)
6059 continue;
6060
6061 max_pixclk = max(max_pixclk,
6062 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006063 }
6064
6065 return max_pixclk;
6066}
6067
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006068static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006069{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006070 struct drm_device *dev = state->dev;
6071 struct drm_i915_private *dev_priv = dev->dev_private;
6072 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006073
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006074 if (max_pixclk < 0)
6075 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006076
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006077 to_intel_atomic_state(state)->cdclk =
6078 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306079
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006080 return 0;
6081}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006082
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006083static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6084{
6085 struct drm_device *dev = state->dev;
6086 struct drm_i915_private *dev_priv = dev->dev_private;
6087 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006088
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006089 if (max_pixclk < 0)
6090 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006091
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006092 to_intel_atomic_state(state)->cdclk =
6093 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006094
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006095 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006096}
6097
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006098static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6099{
6100 unsigned int credits, default_credits;
6101
6102 if (IS_CHERRYVIEW(dev_priv))
6103 default_credits = PFI_CREDIT(12);
6104 else
6105 default_credits = PFI_CREDIT(8);
6106
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006107 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006108 /* CHV suggested value is 31 or 63 */
6109 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006110 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006111 else
6112 credits = PFI_CREDIT(15);
6113 } else {
6114 credits = default_credits;
6115 }
6116
6117 /*
6118 * WA - write default credits before re-programming
6119 * FIXME: should we also set the resend bit here?
6120 */
6121 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6122 default_credits);
6123
6124 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6125 credits | PFI_CREDIT_RESEND);
6126
6127 /*
6128 * FIXME is this guaranteed to clear
6129 * immediately or should we poll for it?
6130 */
6131 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6132}
6133
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006134static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006135{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006136 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006137 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006138 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006139
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006140 /*
6141 * FIXME: We can end up here with all power domains off, yet
6142 * with a CDCLK frequency other than the minimum. To account
6143 * for this take the PIPE-A power domain, which covers the HW
6144 * blocks needed for the following programming. This can be
6145 * removed once it's guaranteed that we get here either with
6146 * the minimum CDCLK set, or the required power domains
6147 * enabled.
6148 */
6149 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006150
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006151 if (IS_CHERRYVIEW(dev))
6152 cherryview_set_cdclk(dev, req_cdclk);
6153 else
6154 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006155
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006156 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006157
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006158 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006159}
6160
Jesse Barnes89b667f2013-04-18 14:51:36 -07006161static void valleyview_crtc_enable(struct drm_crtc *crtc)
6162{
6163 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006164 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6166 struct intel_encoder *encoder;
6167 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006168
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006169 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006170 return;
6171
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006172 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306173 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006174
6175 intel_set_pipe_timings(intel_crtc);
6176
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006177 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6178 struct drm_i915_private *dev_priv = dev->dev_private;
6179
6180 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6181 I915_WRITE(CHV_CANVAS(pipe), 0);
6182 }
6183
Daniel Vetter5b18e572014-04-24 23:55:06 +02006184 i9xx_set_pipeconf(intel_crtc);
6185
Jesse Barnes89b667f2013-04-18 14:51:36 -07006186 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006187
Daniel Vettera72e4c92014-09-30 10:56:47 +02006188 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006189
Jesse Barnes89b667f2013-04-18 14:51:36 -07006190 for_each_encoder_on_crtc(dev, crtc, encoder)
6191 if (encoder->pre_pll_enable)
6192 encoder->pre_pll_enable(encoder);
6193
Jani Nikulaa65347b2015-11-27 12:21:46 +02006194 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006195 if (IS_CHERRYVIEW(dev)) {
6196 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006197 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006198 } else {
6199 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006200 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006201 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006202 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006203
6204 for_each_encoder_on_crtc(dev, crtc, encoder)
6205 if (encoder->pre_enable)
6206 encoder->pre_enable(encoder);
6207
Jesse Barnes2dd24552013-04-25 12:55:01 -07006208 i9xx_pfit_enable(intel_crtc);
6209
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006210 intel_crtc_load_lut(crtc);
6211
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006212 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006213
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006214 assert_vblank_disabled(crtc);
6215 drm_crtc_vblank_on(crtc);
6216
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006217 for_each_encoder_on_crtc(dev, crtc, encoder)
6218 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006219}
6220
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006221static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6222{
6223 struct drm_device *dev = crtc->base.dev;
6224 struct drm_i915_private *dev_priv = dev->dev_private;
6225
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006226 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6227 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006228}
6229
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006230static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006231{
6232 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006233 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006235 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006236 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006237
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006238 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006239 return;
6240
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006241 i9xx_set_pll_dividers(intel_crtc);
6242
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006243 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306244 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006245
6246 intel_set_pipe_timings(intel_crtc);
6247
Daniel Vetter5b18e572014-04-24 23:55:06 +02006248 i9xx_set_pipeconf(intel_crtc);
6249
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006250 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006251
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006252 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006253 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006254
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006255 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006256 if (encoder->pre_enable)
6257 encoder->pre_enable(encoder);
6258
Daniel Vetterf6736a12013-06-05 13:34:30 +02006259 i9xx_enable_pll(intel_crtc);
6260
Jesse Barnes2dd24552013-04-25 12:55:01 -07006261 i9xx_pfit_enable(intel_crtc);
6262
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006263 intel_crtc_load_lut(crtc);
6264
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006265 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006266 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006267
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006268 assert_vblank_disabled(crtc);
6269 drm_crtc_vblank_on(crtc);
6270
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006271 for_each_encoder_on_crtc(dev, crtc, encoder)
6272 encoder->enable(encoder);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006273
6274 intel_fbc_enable(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006275}
6276
Daniel Vetter87476d62013-04-11 16:29:06 +02006277static void i9xx_pfit_disable(struct intel_crtc *crtc)
6278{
6279 struct drm_device *dev = crtc->base.dev;
6280 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006281
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006282 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006283 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006284
6285 assert_pipe_disabled(dev_priv, crtc->pipe);
6286
Daniel Vetter328d8e82013-05-08 10:36:31 +02006287 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6288 I915_READ(PFIT_CONTROL));
6289 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006290}
6291
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006292static void i9xx_crtc_disable(struct drm_crtc *crtc)
6293{
6294 struct drm_device *dev = crtc->dev;
6295 struct drm_i915_private *dev_priv = dev->dev_private;
6296 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006297 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006298 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006299
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006300 /*
6301 * On gen2 planes are double buffered but the pipe isn't, so we must
6302 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006303 * We also need to wait on all gmch platforms because of the
6304 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006305 */
Imre Deak564ed192014-06-13 14:54:21 +03006306 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006307
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006308 for_each_encoder_on_crtc(dev, crtc, encoder)
6309 encoder->disable(encoder);
6310
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006311 drm_crtc_vblank_off(crtc);
6312 assert_vblank_disabled(crtc);
6313
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006314 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006315
Daniel Vetter87476d62013-04-11 16:29:06 +02006316 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006317
Jesse Barnes89b667f2013-04-18 14:51:36 -07006318 for_each_encoder_on_crtc(dev, crtc, encoder)
6319 if (encoder->post_disable)
6320 encoder->post_disable(encoder);
6321
Jani Nikulaa65347b2015-11-27 12:21:46 +02006322 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006323 if (IS_CHERRYVIEW(dev))
6324 chv_disable_pll(dev_priv, pipe);
6325 else if (IS_VALLEYVIEW(dev))
6326 vlv_disable_pll(dev_priv, pipe);
6327 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006328 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006329 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006330
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006331 for_each_encoder_on_crtc(dev, crtc, encoder)
6332 if (encoder->post_pll_disable)
6333 encoder->post_pll_disable(encoder);
6334
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006335 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006336 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006337
6338 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006339}
6340
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006341static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006342{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006344 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006345 enum intel_display_power_domain domain;
6346 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006347
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006348 if (!intel_crtc->active)
6349 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006350
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006351 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006352 WARN_ON(intel_crtc->unpin_work);
6353
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006354 intel_pre_disable_primary(crtc);
6355 }
6356
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006357 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006358 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006359 intel_crtc->active = false;
6360 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006361 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006362
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006363 domains = intel_crtc->enabled_power_domains;
6364 for_each_power_domain(domain, domains)
6365 intel_display_power_put(dev_priv, domain);
6366 intel_crtc->enabled_power_domains = 0;
6367}
6368
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006369/*
6370 * turn all crtc's off, but do not adjust state
6371 * This has to be paired with a call to intel_modeset_setup_hw_state.
6372 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006373int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006374{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006375 struct drm_mode_config *config = &dev->mode_config;
6376 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6377 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006378 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006379 unsigned crtc_mask = 0;
6380 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006381
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006382 if (WARN_ON(!ctx))
6383 return 0;
6384
6385 lockdep_assert_held(&ctx->ww_ctx);
6386 state = drm_atomic_state_alloc(dev);
6387 if (WARN_ON(!state))
6388 return -ENOMEM;
6389
6390 state->acquire_ctx = ctx;
6391 state->allow_modeset = true;
6392
6393 for_each_crtc(dev, crtc) {
6394 struct drm_crtc_state *crtc_state =
6395 drm_atomic_get_crtc_state(state, crtc);
6396
6397 ret = PTR_ERR_OR_ZERO(crtc_state);
6398 if (ret)
6399 goto free;
6400
6401 if (!crtc_state->active)
6402 continue;
6403
6404 crtc_state->active = false;
6405 crtc_mask |= 1 << drm_crtc_index(crtc);
6406 }
6407
6408 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006409 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006410
6411 if (!ret) {
6412 for_each_crtc(dev, crtc)
6413 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6414 crtc->state->active = true;
6415
6416 return ret;
6417 }
6418 }
6419
6420free:
6421 if (ret)
6422 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6423 drm_atomic_state_free(state);
6424 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006425}
6426
Chris Wilsonea5b2132010-08-04 13:50:23 +01006427void intel_encoder_destroy(struct drm_encoder *encoder)
6428{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006429 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006430
Chris Wilsonea5b2132010-08-04 13:50:23 +01006431 drm_encoder_cleanup(encoder);
6432 kfree(intel_encoder);
6433}
6434
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006435/* Cross check the actual hw state with our own modeset state tracking (and it's
6436 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006437static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006438{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006439 struct drm_crtc *crtc = connector->base.state->crtc;
6440
6441 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6442 connector->base.base.id,
6443 connector->base.name);
6444
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006445 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006446 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006447 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006448
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006449 I915_STATE_WARN(!crtc,
6450 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006451
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006452 if (!crtc)
6453 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006454
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006455 I915_STATE_WARN(!crtc->state->active,
6456 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006457
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006458 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006459 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006460
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006461 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006462 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006463
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006464 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006465 "attached encoder crtc differs from connector crtc\n");
6466 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006467 I915_STATE_WARN(crtc && crtc->state->active,
6468 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006469 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6470 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006471 }
6472}
6473
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006474int intel_connector_init(struct intel_connector *connector)
6475{
6476 struct drm_connector_state *connector_state;
6477
6478 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6479 if (!connector_state)
6480 return -ENOMEM;
6481
6482 connector->base.state = connector_state;
6483 return 0;
6484}
6485
6486struct intel_connector *intel_connector_alloc(void)
6487{
6488 struct intel_connector *connector;
6489
6490 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6491 if (!connector)
6492 return NULL;
6493
6494 if (intel_connector_init(connector) < 0) {
6495 kfree(connector);
6496 return NULL;
6497 }
6498
6499 return connector;
6500}
6501
Daniel Vetterf0947c32012-07-02 13:10:34 +02006502/* Simple connector->get_hw_state implementation for encoders that support only
6503 * one connector and no cloning and hence the encoder state determines the state
6504 * of the connector. */
6505bool intel_connector_get_hw_state(struct intel_connector *connector)
6506{
Daniel Vetter24929352012-07-02 20:28:59 +02006507 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006508 struct intel_encoder *encoder = connector->encoder;
6509
6510 return encoder->get_hw_state(encoder, &pipe);
6511}
6512
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006513static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006514{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006515 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6516 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006517
6518 return 0;
6519}
6520
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006521static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006522 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006523{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006524 struct drm_atomic_state *state = pipe_config->base.state;
6525 struct intel_crtc *other_crtc;
6526 struct intel_crtc_state *other_crtc_state;
6527
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006528 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6529 pipe_name(pipe), pipe_config->fdi_lanes);
6530 if (pipe_config->fdi_lanes > 4) {
6531 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6532 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006533 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006534 }
6535
Paulo Zanonibafb6552013-11-02 21:07:44 -07006536 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006537 if (pipe_config->fdi_lanes > 2) {
6538 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6539 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006540 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006541 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006542 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006543 }
6544 }
6545
6546 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006547 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006548
6549 /* Ivybridge 3 pipe is really complicated */
6550 switch (pipe) {
6551 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006552 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006553 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006554 if (pipe_config->fdi_lanes <= 2)
6555 return 0;
6556
6557 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6558 other_crtc_state =
6559 intel_atomic_get_crtc_state(state, other_crtc);
6560 if (IS_ERR(other_crtc_state))
6561 return PTR_ERR(other_crtc_state);
6562
6563 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006564 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6565 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006566 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006567 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006568 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006569 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006570 if (pipe_config->fdi_lanes > 2) {
6571 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6572 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006573 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006574 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006575
6576 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6577 other_crtc_state =
6578 intel_atomic_get_crtc_state(state, other_crtc);
6579 if (IS_ERR(other_crtc_state))
6580 return PTR_ERR(other_crtc_state);
6581
6582 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006583 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006584 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006585 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006586 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006587 default:
6588 BUG();
6589 }
6590}
6591
Daniel Vettere29c22c2013-02-21 00:00:16 +01006592#define RETRY 1
6593static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006594 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006595{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006596 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006597 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006598 int lane, link_bw, fdi_dotclock, ret;
6599 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006600
Daniel Vettere29c22c2013-02-21 00:00:16 +01006601retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006602 /* FDI is a binary signal running at ~2.7GHz, encoding
6603 * each output octet as 10 bits. The actual frequency
6604 * is stored as a divider into a 100MHz clock, and the
6605 * mode pixel clock is stored in units of 1KHz.
6606 * Hence the bw of each lane in terms of the mode signal
6607 * is:
6608 */
6609 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6610
Damien Lespiau241bfc32013-09-25 16:45:37 +01006611 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006612
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006613 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006614 pipe_config->pipe_bpp);
6615
6616 pipe_config->fdi_lanes = lane;
6617
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006618 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006619 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006620
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006621 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6622 intel_crtc->pipe, pipe_config);
6623 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006624 pipe_config->pipe_bpp -= 2*3;
6625 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6626 pipe_config->pipe_bpp);
6627 needs_recompute = true;
6628 pipe_config->bw_constrained = true;
6629
6630 goto retry;
6631 }
6632
6633 if (needs_recompute)
6634 return RETRY;
6635
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006636 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006637}
6638
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006639static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6640 struct intel_crtc_state *pipe_config)
6641{
6642 if (pipe_config->pipe_bpp > 24)
6643 return false;
6644
6645 /* HSW can handle pixel rate up to cdclk? */
6646 if (IS_HASWELL(dev_priv->dev))
6647 return true;
6648
6649 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006650 * We compare against max which means we must take
6651 * the increased cdclk requirement into account when
6652 * calculating the new cdclk.
6653 *
6654 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006655 */
6656 return ilk_pipe_pixel_rate(pipe_config) <=
6657 dev_priv->max_cdclk_freq * 95 / 100;
6658}
6659
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006660static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006661 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006662{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006663 struct drm_device *dev = crtc->base.dev;
6664 struct drm_i915_private *dev_priv = dev->dev_private;
6665
Jani Nikulad330a952014-01-21 11:24:25 +02006666 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006667 hsw_crtc_supports_ips(crtc) &&
6668 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006669}
6670
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006671static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6672{
6673 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6674
6675 /* GDG double wide on either pipe, otherwise pipe A only */
6676 return INTEL_INFO(dev_priv)->gen < 4 &&
6677 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6678}
6679
Daniel Vettera43f6e02013-06-07 23:10:32 +02006680static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006681 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006682{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006683 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006684 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006685 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006686
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006687 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006688 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006689 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006690
6691 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006692 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006693 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006694 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006695 if (intel_crtc_supports_double_wide(crtc) &&
6696 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006697 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006698 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006699 }
6700
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006701 if (adjusted_mode->crtc_clock > clock_limit) {
6702 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6703 adjusted_mode->crtc_clock, clock_limit,
6704 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006705 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006706 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006707 }
Chris Wilson89749352010-09-12 18:25:19 +01006708
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006709 /*
6710 * Pipe horizontal size must be even in:
6711 * - DVO ganged mode
6712 * - LVDS dual channel mode
6713 * - Double wide pipe
6714 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006715 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006716 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6717 pipe_config->pipe_src_w &= ~1;
6718
Damien Lespiau8693a822013-05-03 18:48:11 +01006719 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6720 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006721 */
6722 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006723 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006724 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006725
Damien Lespiauf5adf942013-06-24 18:29:34 +01006726 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006727 hsw_compute_ips_config(crtc, pipe_config);
6728
Daniel Vetter877d48d2013-04-19 11:24:43 +02006729 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006730 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006731
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006732 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006733}
6734
Ville Syrjälä1652d192015-03-31 14:12:01 +03006735static int skylake_get_display_clock_speed(struct drm_device *dev)
6736{
6737 struct drm_i915_private *dev_priv = to_i915(dev);
6738 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6739 uint32_t cdctl = I915_READ(CDCLK_CTL);
6740 uint32_t linkrate;
6741
Damien Lespiau414355a2015-06-04 18:21:31 +01006742 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006743 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006744
6745 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6746 return 540000;
6747
6748 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006749 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006750
Damien Lespiau71cd8422015-04-30 16:39:17 +01006751 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6752 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006753 /* vco 8640 */
6754 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6755 case CDCLK_FREQ_450_432:
6756 return 432000;
6757 case CDCLK_FREQ_337_308:
6758 return 308570;
6759 case CDCLK_FREQ_675_617:
6760 return 617140;
6761 default:
6762 WARN(1, "Unknown cd freq selection\n");
6763 }
6764 } else {
6765 /* vco 8100 */
6766 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6767 case CDCLK_FREQ_450_432:
6768 return 450000;
6769 case CDCLK_FREQ_337_308:
6770 return 337500;
6771 case CDCLK_FREQ_675_617:
6772 return 675000;
6773 default:
6774 WARN(1, "Unknown cd freq selection\n");
6775 }
6776 }
6777
6778 /* error case, do as if DPLL0 isn't enabled */
6779 return 24000;
6780}
6781
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006782static int broxton_get_display_clock_speed(struct drm_device *dev)
6783{
6784 struct drm_i915_private *dev_priv = to_i915(dev);
6785 uint32_t cdctl = I915_READ(CDCLK_CTL);
6786 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6787 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6788 int cdclk;
6789
6790 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6791 return 19200;
6792
6793 cdclk = 19200 * pll_ratio / 2;
6794
6795 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6796 case BXT_CDCLK_CD2X_DIV_SEL_1:
6797 return cdclk; /* 576MHz or 624MHz */
6798 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6799 return cdclk * 2 / 3; /* 384MHz */
6800 case BXT_CDCLK_CD2X_DIV_SEL_2:
6801 return cdclk / 2; /* 288MHz */
6802 case BXT_CDCLK_CD2X_DIV_SEL_4:
6803 return cdclk / 4; /* 144MHz */
6804 }
6805
6806 /* error case, do as if DE PLL isn't enabled */
6807 return 19200;
6808}
6809
Ville Syrjälä1652d192015-03-31 14:12:01 +03006810static int broadwell_get_display_clock_speed(struct drm_device *dev)
6811{
6812 struct drm_i915_private *dev_priv = dev->dev_private;
6813 uint32_t lcpll = I915_READ(LCPLL_CTL);
6814 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6815
6816 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6817 return 800000;
6818 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6819 return 450000;
6820 else if (freq == LCPLL_CLK_FREQ_450)
6821 return 450000;
6822 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6823 return 540000;
6824 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6825 return 337500;
6826 else
6827 return 675000;
6828}
6829
6830static int haswell_get_display_clock_speed(struct drm_device *dev)
6831{
6832 struct drm_i915_private *dev_priv = dev->dev_private;
6833 uint32_t lcpll = I915_READ(LCPLL_CTL);
6834 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6835
6836 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6837 return 800000;
6838 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6839 return 450000;
6840 else if (freq == LCPLL_CLK_FREQ_450)
6841 return 450000;
6842 else if (IS_HSW_ULT(dev))
6843 return 337500;
6844 else
6845 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006846}
6847
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006848static int valleyview_get_display_clock_speed(struct drm_device *dev)
6849{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006850 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6851 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006852}
6853
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006854static int ilk_get_display_clock_speed(struct drm_device *dev)
6855{
6856 return 450000;
6857}
6858
Jesse Barnese70236a2009-09-21 10:42:27 -07006859static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006860{
Jesse Barnese70236a2009-09-21 10:42:27 -07006861 return 400000;
6862}
Jesse Barnes79e53942008-11-07 14:24:08 -08006863
Jesse Barnese70236a2009-09-21 10:42:27 -07006864static int i915_get_display_clock_speed(struct drm_device *dev)
6865{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006866 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006867}
Jesse Barnes79e53942008-11-07 14:24:08 -08006868
Jesse Barnese70236a2009-09-21 10:42:27 -07006869static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6870{
6871 return 200000;
6872}
Jesse Barnes79e53942008-11-07 14:24:08 -08006873
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006874static int pnv_get_display_clock_speed(struct drm_device *dev)
6875{
6876 u16 gcfgc = 0;
6877
6878 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6879
6880 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6881 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006882 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006883 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006884 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006885 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006886 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006887 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6888 return 200000;
6889 default:
6890 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6891 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006892 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006893 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006894 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006895 }
6896}
6897
Jesse Barnese70236a2009-09-21 10:42:27 -07006898static int i915gm_get_display_clock_speed(struct drm_device *dev)
6899{
6900 u16 gcfgc = 0;
6901
6902 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6903
6904 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006905 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006906 else {
6907 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6908 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006909 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006910 default:
6911 case GC_DISPLAY_CLOCK_190_200_MHZ:
6912 return 190000;
6913 }
6914 }
6915}
Jesse Barnes79e53942008-11-07 14:24:08 -08006916
Jesse Barnese70236a2009-09-21 10:42:27 -07006917static int i865_get_display_clock_speed(struct drm_device *dev)
6918{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006919 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006920}
6921
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006922static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006923{
6924 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006925
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006926 /*
6927 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6928 * encoding is different :(
6929 * FIXME is this the right way to detect 852GM/852GMV?
6930 */
6931 if (dev->pdev->revision == 0x1)
6932 return 133333;
6933
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006934 pci_bus_read_config_word(dev->pdev->bus,
6935 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6936
Jesse Barnese70236a2009-09-21 10:42:27 -07006937 /* Assume that the hardware is in the high speed state. This
6938 * should be the default.
6939 */
6940 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6941 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006942 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006943 case GC_CLOCK_100_200:
6944 return 200000;
6945 case GC_CLOCK_166_250:
6946 return 250000;
6947 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006948 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006949 case GC_CLOCK_133_266:
6950 case GC_CLOCK_133_266_2:
6951 case GC_CLOCK_166_266:
6952 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006953 }
6954
6955 /* Shouldn't happen */
6956 return 0;
6957}
6958
6959static int i830_get_display_clock_speed(struct drm_device *dev)
6960{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006961 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006962}
6963
Ville Syrjälä34edce22015-05-22 11:22:33 +03006964static unsigned int intel_hpll_vco(struct drm_device *dev)
6965{
6966 struct drm_i915_private *dev_priv = dev->dev_private;
6967 static const unsigned int blb_vco[8] = {
6968 [0] = 3200000,
6969 [1] = 4000000,
6970 [2] = 5333333,
6971 [3] = 4800000,
6972 [4] = 6400000,
6973 };
6974 static const unsigned int pnv_vco[8] = {
6975 [0] = 3200000,
6976 [1] = 4000000,
6977 [2] = 5333333,
6978 [3] = 4800000,
6979 [4] = 2666667,
6980 };
6981 static const unsigned int cl_vco[8] = {
6982 [0] = 3200000,
6983 [1] = 4000000,
6984 [2] = 5333333,
6985 [3] = 6400000,
6986 [4] = 3333333,
6987 [5] = 3566667,
6988 [6] = 4266667,
6989 };
6990 static const unsigned int elk_vco[8] = {
6991 [0] = 3200000,
6992 [1] = 4000000,
6993 [2] = 5333333,
6994 [3] = 4800000,
6995 };
6996 static const unsigned int ctg_vco[8] = {
6997 [0] = 3200000,
6998 [1] = 4000000,
6999 [2] = 5333333,
7000 [3] = 6400000,
7001 [4] = 2666667,
7002 [5] = 4266667,
7003 };
7004 const unsigned int *vco_table;
7005 unsigned int vco;
7006 uint8_t tmp = 0;
7007
7008 /* FIXME other chipsets? */
7009 if (IS_GM45(dev))
7010 vco_table = ctg_vco;
7011 else if (IS_G4X(dev))
7012 vco_table = elk_vco;
7013 else if (IS_CRESTLINE(dev))
7014 vco_table = cl_vco;
7015 else if (IS_PINEVIEW(dev))
7016 vco_table = pnv_vco;
7017 else if (IS_G33(dev))
7018 vco_table = blb_vco;
7019 else
7020 return 0;
7021
7022 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7023
7024 vco = vco_table[tmp & 0x7];
7025 if (vco == 0)
7026 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7027 else
7028 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7029
7030 return vco;
7031}
7032
7033static int gm45_get_display_clock_speed(struct drm_device *dev)
7034{
7035 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7036 uint16_t tmp = 0;
7037
7038 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7039
7040 cdclk_sel = (tmp >> 12) & 0x1;
7041
7042 switch (vco) {
7043 case 2666667:
7044 case 4000000:
7045 case 5333333:
7046 return cdclk_sel ? 333333 : 222222;
7047 case 3200000:
7048 return cdclk_sel ? 320000 : 228571;
7049 default:
7050 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7051 return 222222;
7052 }
7053}
7054
7055static int i965gm_get_display_clock_speed(struct drm_device *dev)
7056{
7057 static const uint8_t div_3200[] = { 16, 10, 8 };
7058 static const uint8_t div_4000[] = { 20, 12, 10 };
7059 static const uint8_t div_5333[] = { 24, 16, 14 };
7060 const uint8_t *div_table;
7061 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7062 uint16_t tmp = 0;
7063
7064 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7065
7066 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7067
7068 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7069 goto fail;
7070
7071 switch (vco) {
7072 case 3200000:
7073 div_table = div_3200;
7074 break;
7075 case 4000000:
7076 div_table = div_4000;
7077 break;
7078 case 5333333:
7079 div_table = div_5333;
7080 break;
7081 default:
7082 goto fail;
7083 }
7084
7085 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7086
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007087fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007088 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7089 return 200000;
7090}
7091
7092static int g33_get_display_clock_speed(struct drm_device *dev)
7093{
7094 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7095 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7096 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7097 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7098 const uint8_t *div_table;
7099 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7100 uint16_t tmp = 0;
7101
7102 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7103
7104 cdclk_sel = (tmp >> 4) & 0x7;
7105
7106 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7107 goto fail;
7108
7109 switch (vco) {
7110 case 3200000:
7111 div_table = div_3200;
7112 break;
7113 case 4000000:
7114 div_table = div_4000;
7115 break;
7116 case 4800000:
7117 div_table = div_4800;
7118 break;
7119 case 5333333:
7120 div_table = div_5333;
7121 break;
7122 default:
7123 goto fail;
7124 }
7125
7126 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7127
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007128fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007129 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7130 return 190476;
7131}
7132
Zhenyu Wang2c072452009-06-05 15:38:42 +08007133static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007134intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007135{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007136 while (*num > DATA_LINK_M_N_MASK ||
7137 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007138 *num >>= 1;
7139 *den >>= 1;
7140 }
7141}
7142
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007143static void compute_m_n(unsigned int m, unsigned int n,
7144 uint32_t *ret_m, uint32_t *ret_n)
7145{
7146 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7147 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7148 intel_reduce_m_n_ratio(ret_m, ret_n);
7149}
7150
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007151void
7152intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7153 int pixel_clock, int link_clock,
7154 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007155{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007156 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007157
7158 compute_m_n(bits_per_pixel * pixel_clock,
7159 link_clock * nlanes * 8,
7160 &m_n->gmch_m, &m_n->gmch_n);
7161
7162 compute_m_n(pixel_clock, link_clock,
7163 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007164}
7165
Chris Wilsona7615032011-01-12 17:04:08 +00007166static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7167{
Jani Nikulad330a952014-01-21 11:24:25 +02007168 if (i915.panel_use_ssc >= 0)
7169 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007170 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007171 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007172}
7173
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007174static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7175 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007176{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007177 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007178 struct drm_i915_private *dev_priv = dev->dev_private;
7179 int refclk;
7180
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007181 WARN_ON(!crtc_state->base.state);
7182
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007183 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007184 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007185 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007186 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007187 refclk = dev_priv->vbt.lvds_ssc_freq;
7188 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007189 } else if (!IS_GEN2(dev)) {
7190 refclk = 96000;
7191 } else {
7192 refclk = 48000;
7193 }
7194
7195 return refclk;
7196}
7197
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007198static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007199{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007200 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007201}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007202
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007203static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7204{
7205 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007206}
7207
Daniel Vetterf47709a2013-03-28 10:42:02 +01007208static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007209 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007210 intel_clock_t *reduced_clock)
7211{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007212 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007213 u32 fp, fp2 = 0;
7214
7215 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007216 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007217 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007218 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007219 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007220 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007221 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007222 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007223 }
7224
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007225 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007226
Daniel Vetterf47709a2013-03-28 10:42:02 +01007227 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007228 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007229 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007230 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007231 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007232 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007233 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007234 }
7235}
7236
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007237static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7238 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007239{
7240 u32 reg_val;
7241
7242 /*
7243 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7244 * and set it to a reasonable value instead.
7245 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007246 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007247 reg_val &= 0xffffff00;
7248 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007249 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007250
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007251 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007252 reg_val &= 0x8cffffff;
7253 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007254 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007255
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007256 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007257 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007258 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007259
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007260 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007261 reg_val &= 0x00ffffff;
7262 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007263 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007264}
7265
Daniel Vetterb5518422013-05-03 11:49:48 +02007266static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7267 struct intel_link_m_n *m_n)
7268{
7269 struct drm_device *dev = crtc->base.dev;
7270 struct drm_i915_private *dev_priv = dev->dev_private;
7271 int pipe = crtc->pipe;
7272
Daniel Vettere3b95f12013-05-03 11:49:49 +02007273 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7274 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7275 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7276 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007277}
7278
7279static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007280 struct intel_link_m_n *m_n,
7281 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007282{
7283 struct drm_device *dev = crtc->base.dev;
7284 struct drm_i915_private *dev_priv = dev->dev_private;
7285 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007286 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007287
7288 if (INTEL_INFO(dev)->gen >= 5) {
7289 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7290 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7291 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7292 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007293 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7294 * for gen < 8) and if DRRS is supported (to make sure the
7295 * registers are not unnecessarily accessed).
7296 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307297 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007298 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007299 I915_WRITE(PIPE_DATA_M2(transcoder),
7300 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7301 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7302 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7303 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7304 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007305 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007306 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7307 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7308 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7309 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007310 }
7311}
7312
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307313void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007314{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307315 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7316
7317 if (m_n == M1_N1) {
7318 dp_m_n = &crtc->config->dp_m_n;
7319 dp_m2_n2 = &crtc->config->dp_m2_n2;
7320 } else if (m_n == M2_N2) {
7321
7322 /*
7323 * M2_N2 registers are not supported. Hence m2_n2 divider value
7324 * needs to be programmed into M1_N1.
7325 */
7326 dp_m_n = &crtc->config->dp_m2_n2;
7327 } else {
7328 DRM_ERROR("Unsupported divider value\n");
7329 return;
7330 }
7331
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007332 if (crtc->config->has_pch_encoder)
7333 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007334 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307335 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007336}
7337
Daniel Vetter251ac862015-06-18 10:30:24 +02007338static void vlv_compute_dpll(struct intel_crtc *crtc,
7339 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007340{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007341 u32 dpll, dpll_md;
7342
7343 /*
7344 * Enable DPIO clock input. We should never disable the reference
7345 * clock for pipe B, since VGA hotplug / manual detection depends
7346 * on it.
7347 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007348 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7349 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007350 /* We should never disable this, set it here for state tracking */
7351 if (crtc->pipe == PIPE_B)
7352 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7353 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007354 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007355
Ville Syrjäläd288f652014-10-28 13:20:22 +02007356 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007357 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007358 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007359}
7360
Ville Syrjäläd288f652014-10-28 13:20:22 +02007361static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007362 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007363{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007364 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007365 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007366 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007367 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007368 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007369 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007370
Ville Syrjäläa5805162015-05-26 20:42:30 +03007371 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007372
Ville Syrjäläd288f652014-10-28 13:20:22 +02007373 bestn = pipe_config->dpll.n;
7374 bestm1 = pipe_config->dpll.m1;
7375 bestm2 = pipe_config->dpll.m2;
7376 bestp1 = pipe_config->dpll.p1;
7377 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007378
Jesse Barnes89b667f2013-04-18 14:51:36 -07007379 /* See eDP HDMI DPIO driver vbios notes doc */
7380
7381 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007382 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007383 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007384
7385 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007386 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007387
7388 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007389 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007390 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007391 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007392
7393 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007394 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007395
7396 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007397 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7398 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7399 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007400 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007401
7402 /*
7403 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7404 * but we don't support that).
7405 * Note: don't use the DAC post divider as it seems unstable.
7406 */
7407 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007408 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007409
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007410 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007411 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007412
Jesse Barnes89b667f2013-04-18 14:51:36 -07007413 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007414 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007415 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7416 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007417 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007418 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007419 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007420 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007421 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007422
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007423 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007424 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007425 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007426 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007427 0x0df40000);
7428 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007429 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007430 0x0df70000);
7431 } else { /* HDMI or VGA */
7432 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007433 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007434 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007435 0x0df70000);
7436 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007437 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007438 0x0df40000);
7439 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007440
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007441 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007442 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007443 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7444 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007445 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007446 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007447
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007448 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007449 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007450}
7451
Daniel Vetter251ac862015-06-18 10:30:24 +02007452static void chv_compute_dpll(struct intel_crtc *crtc,
7453 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007454{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007455 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7456 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007457 DPLL_VCO_ENABLE;
7458 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007459 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007460
Ville Syrjäläd288f652014-10-28 13:20:22 +02007461 pipe_config->dpll_hw_state.dpll_md =
7462 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007463}
7464
Ville Syrjäläd288f652014-10-28 13:20:22 +02007465static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007466 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007467{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007468 struct drm_device *dev = crtc->base.dev;
7469 struct drm_i915_private *dev_priv = dev->dev_private;
7470 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007471 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007472 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307473 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007474 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307475 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307476 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007477
Ville Syrjäläd288f652014-10-28 13:20:22 +02007478 bestn = pipe_config->dpll.n;
7479 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7480 bestm1 = pipe_config->dpll.m1;
7481 bestm2 = pipe_config->dpll.m2 >> 22;
7482 bestp1 = pipe_config->dpll.p1;
7483 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307484 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307485 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307486 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007487
7488 /*
7489 * Enable Refclk and SSC
7490 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007491 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007492 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007493
Ville Syrjäläa5805162015-05-26 20:42:30 +03007494 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007495
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007496 /* p1 and p2 divider */
7497 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7498 5 << DPIO_CHV_S1_DIV_SHIFT |
7499 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7500 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7501 1 << DPIO_CHV_K_DIV_SHIFT);
7502
7503 /* Feedback post-divider - m2 */
7504 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7505
7506 /* Feedback refclk divider - n and m1 */
7507 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7508 DPIO_CHV_M1_DIV_BY_2 |
7509 1 << DPIO_CHV_N_DIV_SHIFT);
7510
7511 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007512 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007513
7514 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307515 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7516 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7517 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7518 if (bestm2_frac)
7519 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7520 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007521
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307522 /* Program digital lock detect threshold */
7523 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7524 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7525 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7526 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7527 if (!bestm2_frac)
7528 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7529 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7530
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007531 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307532 if (vco == 5400000) {
7533 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7534 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7535 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7536 tribuf_calcntr = 0x9;
7537 } else if (vco <= 6200000) {
7538 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7539 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7540 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7541 tribuf_calcntr = 0x9;
7542 } else if (vco <= 6480000) {
7543 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7544 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7545 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7546 tribuf_calcntr = 0x8;
7547 } else {
7548 /* Not supported. Apply the same limits as in the max case */
7549 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7550 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7551 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7552 tribuf_calcntr = 0;
7553 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007554 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7555
Ville Syrjälä968040b2015-03-11 22:52:08 +02007556 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307557 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7558 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7559 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7560
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007561 /* AFC Recal */
7562 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7563 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7564 DPIO_AFC_RECAL);
7565
Ville Syrjäläa5805162015-05-26 20:42:30 +03007566 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007567}
7568
Ville Syrjäläd288f652014-10-28 13:20:22 +02007569/**
7570 * vlv_force_pll_on - forcibly enable just the PLL
7571 * @dev_priv: i915 private structure
7572 * @pipe: pipe PLL to enable
7573 * @dpll: PLL configuration
7574 *
7575 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7576 * in cases where we need the PLL enabled even when @pipe is not going to
7577 * be enabled.
7578 */
7579void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7580 const struct dpll *dpll)
7581{
7582 struct intel_crtc *crtc =
7583 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007584 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007585 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007586 .pixel_multiplier = 1,
7587 .dpll = *dpll,
7588 };
7589
7590 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007591 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007592 chv_prepare_pll(crtc, &pipe_config);
7593 chv_enable_pll(crtc, &pipe_config);
7594 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007595 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007596 vlv_prepare_pll(crtc, &pipe_config);
7597 vlv_enable_pll(crtc, &pipe_config);
7598 }
7599}
7600
7601/**
7602 * vlv_force_pll_off - forcibly disable just the PLL
7603 * @dev_priv: i915 private structure
7604 * @pipe: pipe PLL to disable
7605 *
7606 * Disable the PLL for @pipe. To be used in cases where we need
7607 * the PLL enabled even when @pipe is not going to be enabled.
7608 */
7609void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7610{
7611 if (IS_CHERRYVIEW(dev))
7612 chv_disable_pll(to_i915(dev), pipe);
7613 else
7614 vlv_disable_pll(to_i915(dev), pipe);
7615}
7616
Daniel Vetter251ac862015-06-18 10:30:24 +02007617static void i9xx_compute_dpll(struct intel_crtc *crtc,
7618 struct intel_crtc_state *crtc_state,
7619 intel_clock_t *reduced_clock,
7620 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007621{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007622 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007623 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007624 u32 dpll;
7625 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007626 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007627
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007628 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307629
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007630 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7631 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007632
7633 dpll = DPLL_VGA_MODE_DIS;
7634
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007635 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007636 dpll |= DPLLB_MODE_LVDS;
7637 else
7638 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007639
Daniel Vetteref1b4602013-06-01 17:17:04 +02007640 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007641 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007642 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007643 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007644
7645 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007646 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007647
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007648 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007649 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007650
7651 /* compute bitmask from p1 value */
7652 if (IS_PINEVIEW(dev))
7653 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7654 else {
7655 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7656 if (IS_G4X(dev) && reduced_clock)
7657 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7658 }
7659 switch (clock->p2) {
7660 case 5:
7661 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7662 break;
7663 case 7:
7664 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7665 break;
7666 case 10:
7667 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7668 break;
7669 case 14:
7670 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7671 break;
7672 }
7673 if (INTEL_INFO(dev)->gen >= 4)
7674 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7675
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007676 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007677 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007678 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007679 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7680 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7681 else
7682 dpll |= PLL_REF_INPUT_DREFCLK;
7683
7684 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007685 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007686
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007687 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007688 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007689 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007690 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007691 }
7692}
7693
Daniel Vetter251ac862015-06-18 10:30:24 +02007694static void i8xx_compute_dpll(struct intel_crtc *crtc,
7695 struct intel_crtc_state *crtc_state,
7696 intel_clock_t *reduced_clock,
7697 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007698{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007699 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007700 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007701 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007702 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007703
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007704 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307705
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007706 dpll = DPLL_VGA_MODE_DIS;
7707
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007708 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007709 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7710 } else {
7711 if (clock->p1 == 2)
7712 dpll |= PLL_P1_DIVIDE_BY_TWO;
7713 else
7714 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7715 if (clock->p2 == 4)
7716 dpll |= PLL_P2_DIVIDE_BY_4;
7717 }
7718
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007719 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007720 dpll |= DPLL_DVO_2X_MODE;
7721
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007722 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007723 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7724 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7725 else
7726 dpll |= PLL_REF_INPUT_DREFCLK;
7727
7728 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007729 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007730}
7731
Daniel Vetter8a654f32013-06-01 17:16:22 +02007732static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007733{
7734 struct drm_device *dev = intel_crtc->base.dev;
7735 struct drm_i915_private *dev_priv = dev->dev_private;
7736 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007737 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007738 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007739 uint32_t crtc_vtotal, crtc_vblank_end;
7740 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007741
7742 /* We need to be careful not to changed the adjusted mode, for otherwise
7743 * the hw state checker will get angry at the mismatch. */
7744 crtc_vtotal = adjusted_mode->crtc_vtotal;
7745 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007746
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007747 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007748 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007749 crtc_vtotal -= 1;
7750 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007751
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007752 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007753 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7754 else
7755 vsyncshift = adjusted_mode->crtc_hsync_start -
7756 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007757 if (vsyncshift < 0)
7758 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007759 }
7760
7761 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007762 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007763
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007764 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007765 (adjusted_mode->crtc_hdisplay - 1) |
7766 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007767 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007768 (adjusted_mode->crtc_hblank_start - 1) |
7769 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007770 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007771 (adjusted_mode->crtc_hsync_start - 1) |
7772 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7773
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007774 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007775 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007776 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007777 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007778 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007779 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007780 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007781 (adjusted_mode->crtc_vsync_start - 1) |
7782 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7783
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007784 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7785 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7786 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7787 * bits. */
7788 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7789 (pipe == PIPE_B || pipe == PIPE_C))
7790 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7791
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007792 /* pipesrc controls the size that is scaled from, which should
7793 * always be the user's requested size.
7794 */
7795 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007796 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7797 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007798}
7799
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007800static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007801 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007802{
7803 struct drm_device *dev = crtc->base.dev;
7804 struct drm_i915_private *dev_priv = dev->dev_private;
7805 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7806 uint32_t tmp;
7807
7808 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007809 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7810 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007811 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007812 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7813 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007814 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007815 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7816 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007817
7818 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007819 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7820 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007821 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007822 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7823 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007824 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007825 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7826 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007827
7828 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007829 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7830 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7831 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007832 }
7833
7834 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007835 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7836 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7837
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007838 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7839 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007840}
7841
Daniel Vetterf6a83282014-02-11 15:28:57 -08007842void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007843 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007844{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007845 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7846 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7847 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7848 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007849
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007850 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7851 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7852 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7853 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007854
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007855 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007856 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007857
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007858 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7859 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007860
7861 mode->hsync = drm_mode_hsync(mode);
7862 mode->vrefresh = drm_mode_vrefresh(mode);
7863 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007864}
7865
Daniel Vetter84b046f2013-02-19 18:48:54 +01007866static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7867{
7868 struct drm_device *dev = intel_crtc->base.dev;
7869 struct drm_i915_private *dev_priv = dev->dev_private;
7870 uint32_t pipeconf;
7871
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007872 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007873
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007874 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7875 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7876 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007877
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007878 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007879 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007880
Daniel Vetterff9ce462013-04-24 14:57:17 +02007881 /* only g4x and later have fancy bpc/dither controls */
7882 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007883 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007884 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007885 pipeconf |= PIPECONF_DITHER_EN |
7886 PIPECONF_DITHER_TYPE_SP;
7887
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007888 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007889 case 18:
7890 pipeconf |= PIPECONF_6BPC;
7891 break;
7892 case 24:
7893 pipeconf |= PIPECONF_8BPC;
7894 break;
7895 case 30:
7896 pipeconf |= PIPECONF_10BPC;
7897 break;
7898 default:
7899 /* Case prevented by intel_choose_pipe_bpp_dither. */
7900 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007901 }
7902 }
7903
7904 if (HAS_PIPE_CXSR(dev)) {
7905 if (intel_crtc->lowfreq_avail) {
7906 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7907 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7908 } else {
7909 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007910 }
7911 }
7912
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007913 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007914 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007915 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007916 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7917 else
7918 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7919 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007920 pipeconf |= PIPECONF_PROGRESSIVE;
7921
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007922 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007923 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007924
Daniel Vetter84b046f2013-02-19 18:48:54 +01007925 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7926 POSTING_READ(PIPECONF(intel_crtc->pipe));
7927}
7928
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007929static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7930 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007931{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007932 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007933 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007934 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007935 intel_clock_t clock;
7936 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08007937 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007938 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007939 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007940 struct drm_connector_state *connector_state;
7941 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007942
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007943 memset(&crtc_state->dpll_hw_state, 0,
7944 sizeof(crtc_state->dpll_hw_state));
7945
Jani Nikulaa65347b2015-11-27 12:21:46 +02007946 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007947 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007948
Jani Nikulaa65347b2015-11-27 12:21:46 +02007949 for_each_connector_in_state(state, connector, connector_state, i) {
7950 if (connector_state->crtc == &crtc->base)
7951 num_connectors++;
7952 }
7953
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007954 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007955 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007956
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007957 /*
7958 * Returns a set of divisors for the desired target clock with
7959 * the given refclk, or FALSE. The returned values represent
7960 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7961 * 2) / p1 / p2.
7962 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007963 limit = intel_limit(crtc_state, refclk);
7964 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007965 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007966 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007967 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007968 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7969 return -EINVAL;
7970 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007971
Jani Nikulaf2335332013-09-13 11:03:09 +03007972 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007973 crtc_state->dpll.n = clock.n;
7974 crtc_state->dpll.m1 = clock.m1;
7975 crtc_state->dpll.m2 = clock.m2;
7976 crtc_state->dpll.p1 = clock.p1;
7977 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007978 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007979
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007980 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007981 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007982 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007983 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007984 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007985 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007986 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007987 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007988 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007989 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007990 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007991
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007992 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007993}
7994
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007995static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007996 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007997{
7998 struct drm_device *dev = crtc->base.dev;
7999 struct drm_i915_private *dev_priv = dev->dev_private;
8000 uint32_t tmp;
8001
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008002 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8003 return;
8004
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008005 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008006 if (!(tmp & PFIT_ENABLE))
8007 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008008
Daniel Vetter06922822013-07-11 13:35:40 +02008009 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008010 if (INTEL_INFO(dev)->gen < 4) {
8011 if (crtc->pipe != PIPE_B)
8012 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008013 } else {
8014 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8015 return;
8016 }
8017
Daniel Vetter06922822013-07-11 13:35:40 +02008018 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008019 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8020 if (INTEL_INFO(dev)->gen < 5)
8021 pipe_config->gmch_pfit.lvds_border_bits =
8022 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8023}
8024
Jesse Barnesacbec812013-09-20 11:29:32 -07008025static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008026 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008027{
8028 struct drm_device *dev = crtc->base.dev;
8029 struct drm_i915_private *dev_priv = dev->dev_private;
8030 int pipe = pipe_config->cpu_transcoder;
8031 intel_clock_t clock;
8032 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008033 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008034
Shobhit Kumarf573de52014-07-30 20:32:37 +05308035 /* In case of MIPI DPLL will not even be used */
8036 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8037 return;
8038
Ville Syrjäläa5805162015-05-26 20:42:30 +03008039 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008040 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008041 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008042
8043 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8044 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8045 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8046 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8047 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8048
Imre Deakdccbea32015-06-22 23:35:51 +03008049 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008050}
8051
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008052static void
8053i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8054 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008055{
8056 struct drm_device *dev = crtc->base.dev;
8057 struct drm_i915_private *dev_priv = dev->dev_private;
8058 u32 val, base, offset;
8059 int pipe = crtc->pipe, plane = crtc->plane;
8060 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008061 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008062 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008063 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008064
Damien Lespiau42a7b082015-02-05 19:35:13 +00008065 val = I915_READ(DSPCNTR(plane));
8066 if (!(val & DISPLAY_PLANE_ENABLE))
8067 return;
8068
Damien Lespiaud9806c92015-01-21 14:07:19 +00008069 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008070 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008071 DRM_DEBUG_KMS("failed to alloc fb\n");
8072 return;
8073 }
8074
Damien Lespiau1b842c82015-01-21 13:50:54 +00008075 fb = &intel_fb->base;
8076
Daniel Vetter18c52472015-02-10 17:16:09 +00008077 if (INTEL_INFO(dev)->gen >= 4) {
8078 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008079 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008080 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8081 }
8082 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008083
8084 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008085 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008086 fb->pixel_format = fourcc;
8087 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008088
8089 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008090 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008091 offset = I915_READ(DSPTILEOFF(plane));
8092 else
8093 offset = I915_READ(DSPLINOFF(plane));
8094 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8095 } else {
8096 base = I915_READ(DSPADDR(plane));
8097 }
8098 plane_config->base = base;
8099
8100 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008101 fb->width = ((val >> 16) & 0xfff) + 1;
8102 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008103
8104 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008105 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008106
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008107 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008108 fb->pixel_format,
8109 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008110
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008111 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008112
Damien Lespiau2844a922015-01-20 12:51:48 +00008113 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8114 pipe_name(pipe), plane, fb->width, fb->height,
8115 fb->bits_per_pixel, base, fb->pitches[0],
8116 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008117
Damien Lespiau2d140302015-02-05 17:22:18 +00008118 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008119}
8120
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008121static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008122 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008123{
8124 struct drm_device *dev = crtc->base.dev;
8125 struct drm_i915_private *dev_priv = dev->dev_private;
8126 int pipe = pipe_config->cpu_transcoder;
8127 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8128 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008129 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008130 int refclk = 100000;
8131
Ville Syrjäläa5805162015-05-26 20:42:30 +03008132 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008133 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8134 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8135 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8136 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008137 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008138 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008139
8140 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008141 clock.m2 = (pll_dw0 & 0xff) << 22;
8142 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8143 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008144 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8145 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8146 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8147
Imre Deakdccbea32015-06-22 23:35:51 +03008148 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008149}
8150
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008151static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008152 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008153{
8154 struct drm_device *dev = crtc->base.dev;
8155 struct drm_i915_private *dev_priv = dev->dev_private;
8156 uint32_t tmp;
8157
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008158 if (!intel_display_power_is_enabled(dev_priv,
8159 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008160 return false;
8161
Daniel Vettere143a212013-07-04 12:01:15 +02008162 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008163 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008164
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008165 tmp = I915_READ(PIPECONF(crtc->pipe));
8166 if (!(tmp & PIPECONF_ENABLE))
8167 return false;
8168
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008169 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8170 switch (tmp & PIPECONF_BPC_MASK) {
8171 case PIPECONF_6BPC:
8172 pipe_config->pipe_bpp = 18;
8173 break;
8174 case PIPECONF_8BPC:
8175 pipe_config->pipe_bpp = 24;
8176 break;
8177 case PIPECONF_10BPC:
8178 pipe_config->pipe_bpp = 30;
8179 break;
8180 default:
8181 break;
8182 }
8183 }
8184
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008185 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8186 pipe_config->limited_color_range = true;
8187
Ville Syrjälä282740f2013-09-04 18:30:03 +03008188 if (INTEL_INFO(dev)->gen < 4)
8189 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8190
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008191 intel_get_pipe_timings(crtc, pipe_config);
8192
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008193 i9xx_get_pfit_config(crtc, pipe_config);
8194
Daniel Vetter6c49f242013-06-06 12:45:25 +02008195 if (INTEL_INFO(dev)->gen >= 4) {
8196 tmp = I915_READ(DPLL_MD(crtc->pipe));
8197 pipe_config->pixel_multiplier =
8198 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8199 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008200 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008201 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8202 tmp = I915_READ(DPLL(crtc->pipe));
8203 pipe_config->pixel_multiplier =
8204 ((tmp & SDVO_MULTIPLIER_MASK)
8205 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8206 } else {
8207 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8208 * port and will be fixed up in the encoder->get_config
8209 * function. */
8210 pipe_config->pixel_multiplier = 1;
8211 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008212 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8213 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008214 /*
8215 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8216 * on 830. Filter it out here so that we don't
8217 * report errors due to that.
8218 */
8219 if (IS_I830(dev))
8220 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8221
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008222 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8223 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008224 } else {
8225 /* Mask out read-only status bits. */
8226 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8227 DPLL_PORTC_READY_MASK |
8228 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008229 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008230
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008231 if (IS_CHERRYVIEW(dev))
8232 chv_crtc_clock_get(crtc, pipe_config);
8233 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008234 vlv_crtc_clock_get(crtc, pipe_config);
8235 else
8236 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008237
Ville Syrjälä0f646142015-08-26 19:39:18 +03008238 /*
8239 * Normally the dotclock is filled in by the encoder .get_config()
8240 * but in case the pipe is enabled w/o any ports we need a sane
8241 * default.
8242 */
8243 pipe_config->base.adjusted_mode.crtc_clock =
8244 pipe_config->port_clock / pipe_config->pixel_multiplier;
8245
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008246 return true;
8247}
8248
Paulo Zanonidde86e22012-12-01 12:04:25 -02008249static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008250{
8251 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008252 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008253 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008254 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008255 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008256 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008257 bool has_ck505 = false;
8258 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008259
8260 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008261 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008262 switch (encoder->type) {
8263 case INTEL_OUTPUT_LVDS:
8264 has_panel = true;
8265 has_lvds = true;
8266 break;
8267 case INTEL_OUTPUT_EDP:
8268 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008269 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008270 has_cpu_edp = true;
8271 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008272 default:
8273 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008274 }
8275 }
8276
Keith Packard99eb6a02011-09-26 14:29:12 -07008277 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008278 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008279 can_ssc = has_ck505;
8280 } else {
8281 has_ck505 = false;
8282 can_ssc = true;
8283 }
8284
Imre Deak2de69052013-05-08 13:14:04 +03008285 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8286 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008287
8288 /* Ironlake: try to setup display ref clock before DPLL
8289 * enabling. This is only under driver's control after
8290 * PCH B stepping, previous chipset stepping should be
8291 * ignoring this setting.
8292 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008293 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008294
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008295 /* As we must carefully and slowly disable/enable each source in turn,
8296 * compute the final state we want first and check if we need to
8297 * make any changes at all.
8298 */
8299 final = val;
8300 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008301 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008302 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008303 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008304 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8305
8306 final &= ~DREF_SSC_SOURCE_MASK;
8307 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8308 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008309
Keith Packard199e5d72011-09-22 12:01:57 -07008310 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008311 final |= DREF_SSC_SOURCE_ENABLE;
8312
8313 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8314 final |= DREF_SSC1_ENABLE;
8315
8316 if (has_cpu_edp) {
8317 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8318 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8319 else
8320 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8321 } else
8322 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8323 } else {
8324 final |= DREF_SSC_SOURCE_DISABLE;
8325 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8326 }
8327
8328 if (final == val)
8329 return;
8330
8331 /* Always enable nonspread source */
8332 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8333
8334 if (has_ck505)
8335 val |= DREF_NONSPREAD_CK505_ENABLE;
8336 else
8337 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8338
8339 if (has_panel) {
8340 val &= ~DREF_SSC_SOURCE_MASK;
8341 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008342
Keith Packard199e5d72011-09-22 12:01:57 -07008343 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008344 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008345 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008346 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008347 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008348 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008349
8350 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008351 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008352 POSTING_READ(PCH_DREF_CONTROL);
8353 udelay(200);
8354
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008355 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008356
8357 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008358 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008359 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008360 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008361 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008362 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008363 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008364 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008365 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008366
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008367 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008368 POSTING_READ(PCH_DREF_CONTROL);
8369 udelay(200);
8370 } else {
8371 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8372
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008373 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008374
8375 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008376 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008377
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008378 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008379 POSTING_READ(PCH_DREF_CONTROL);
8380 udelay(200);
8381
8382 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008383 val &= ~DREF_SSC_SOURCE_MASK;
8384 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008385
8386 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008387 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008388
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008389 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008390 POSTING_READ(PCH_DREF_CONTROL);
8391 udelay(200);
8392 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008393
8394 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008395}
8396
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008397static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008398{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008399 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008400
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008401 tmp = I915_READ(SOUTH_CHICKEN2);
8402 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8403 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008404
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008405 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8406 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8407 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008408
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008409 tmp = I915_READ(SOUTH_CHICKEN2);
8410 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8411 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008412
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008413 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8414 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8415 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008416}
8417
8418/* WaMPhyProgramming:hsw */
8419static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8420{
8421 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008422
8423 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8424 tmp &= ~(0xFF << 24);
8425 tmp |= (0x12 << 24);
8426 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8427
Paulo Zanonidde86e22012-12-01 12:04:25 -02008428 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8429 tmp |= (1 << 11);
8430 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8431
8432 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8433 tmp |= (1 << 11);
8434 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8435
Paulo Zanonidde86e22012-12-01 12:04:25 -02008436 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8437 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8438 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8439
8440 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8441 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8442 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8443
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008444 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8445 tmp &= ~(7 << 13);
8446 tmp |= (5 << 13);
8447 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008448
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008449 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8450 tmp &= ~(7 << 13);
8451 tmp |= (5 << 13);
8452 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008453
8454 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8455 tmp &= ~0xFF;
8456 tmp |= 0x1C;
8457 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8458
8459 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8460 tmp &= ~0xFF;
8461 tmp |= 0x1C;
8462 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8463
8464 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8465 tmp &= ~(0xFF << 16);
8466 tmp |= (0x1C << 16);
8467 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8468
8469 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8470 tmp &= ~(0xFF << 16);
8471 tmp |= (0x1C << 16);
8472 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8473
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008474 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8475 tmp |= (1 << 27);
8476 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008477
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008478 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8479 tmp |= (1 << 27);
8480 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008481
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008482 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8483 tmp &= ~(0xF << 28);
8484 tmp |= (4 << 28);
8485 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008486
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008487 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8488 tmp &= ~(0xF << 28);
8489 tmp |= (4 << 28);
8490 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008491}
8492
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008493/* Implements 3 different sequences from BSpec chapter "Display iCLK
8494 * Programming" based on the parameters passed:
8495 * - Sequence to enable CLKOUT_DP
8496 * - Sequence to enable CLKOUT_DP without spread
8497 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8498 */
8499static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8500 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008501{
8502 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008503 uint32_t reg, tmp;
8504
8505 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8506 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008507 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008508 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008509
Ville Syrjäläa5805162015-05-26 20:42:30 +03008510 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008511
8512 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8513 tmp &= ~SBI_SSCCTL_DISABLE;
8514 tmp |= SBI_SSCCTL_PATHALT;
8515 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8516
8517 udelay(24);
8518
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008519 if (with_spread) {
8520 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8521 tmp &= ~SBI_SSCCTL_PATHALT;
8522 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008523
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008524 if (with_fdi) {
8525 lpt_reset_fdi_mphy(dev_priv);
8526 lpt_program_fdi_mphy(dev_priv);
8527 }
8528 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008529
Ville Syrjäläc2699522015-08-27 23:55:59 +03008530 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008531 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8532 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8533 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008534
Ville Syrjäläa5805162015-05-26 20:42:30 +03008535 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008536}
8537
Paulo Zanoni47701c32013-07-23 11:19:25 -03008538/* Sequence to disable CLKOUT_DP */
8539static void lpt_disable_clkout_dp(struct drm_device *dev)
8540{
8541 struct drm_i915_private *dev_priv = dev->dev_private;
8542 uint32_t reg, tmp;
8543
Ville Syrjäläa5805162015-05-26 20:42:30 +03008544 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008545
Ville Syrjäläc2699522015-08-27 23:55:59 +03008546 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008547 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8548 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8549 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8550
8551 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8552 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8553 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8554 tmp |= SBI_SSCCTL_PATHALT;
8555 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8556 udelay(32);
8557 }
8558 tmp |= SBI_SSCCTL_DISABLE;
8559 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8560 }
8561
Ville Syrjäläa5805162015-05-26 20:42:30 +03008562 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008563}
8564
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008565#define BEND_IDX(steps) ((50 + (steps)) / 5)
8566
8567static const uint16_t sscdivintphase[] = {
8568 [BEND_IDX( 50)] = 0x3B23,
8569 [BEND_IDX( 45)] = 0x3B23,
8570 [BEND_IDX( 40)] = 0x3C23,
8571 [BEND_IDX( 35)] = 0x3C23,
8572 [BEND_IDX( 30)] = 0x3D23,
8573 [BEND_IDX( 25)] = 0x3D23,
8574 [BEND_IDX( 20)] = 0x3E23,
8575 [BEND_IDX( 15)] = 0x3E23,
8576 [BEND_IDX( 10)] = 0x3F23,
8577 [BEND_IDX( 5)] = 0x3F23,
8578 [BEND_IDX( 0)] = 0x0025,
8579 [BEND_IDX( -5)] = 0x0025,
8580 [BEND_IDX(-10)] = 0x0125,
8581 [BEND_IDX(-15)] = 0x0125,
8582 [BEND_IDX(-20)] = 0x0225,
8583 [BEND_IDX(-25)] = 0x0225,
8584 [BEND_IDX(-30)] = 0x0325,
8585 [BEND_IDX(-35)] = 0x0325,
8586 [BEND_IDX(-40)] = 0x0425,
8587 [BEND_IDX(-45)] = 0x0425,
8588 [BEND_IDX(-50)] = 0x0525,
8589};
8590
8591/*
8592 * Bend CLKOUT_DP
8593 * steps -50 to 50 inclusive, in steps of 5
8594 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8595 * change in clock period = -(steps / 10) * 5.787 ps
8596 */
8597static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8598{
8599 uint32_t tmp;
8600 int idx = BEND_IDX(steps);
8601
8602 if (WARN_ON(steps % 5 != 0))
8603 return;
8604
8605 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8606 return;
8607
8608 mutex_lock(&dev_priv->sb_lock);
8609
8610 if (steps % 10 != 0)
8611 tmp = 0xAAAAAAAB;
8612 else
8613 tmp = 0x00000000;
8614 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8615
8616 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8617 tmp &= 0xffff0000;
8618 tmp |= sscdivintphase[idx];
8619 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8620
8621 mutex_unlock(&dev_priv->sb_lock);
8622}
8623
8624#undef BEND_IDX
8625
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008626static void lpt_init_pch_refclk(struct drm_device *dev)
8627{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008628 struct intel_encoder *encoder;
8629 bool has_vga = false;
8630
Damien Lespiaub2784e12014-08-05 11:29:37 +01008631 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008632 switch (encoder->type) {
8633 case INTEL_OUTPUT_ANALOG:
8634 has_vga = true;
8635 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008636 default:
8637 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008638 }
8639 }
8640
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008641 if (has_vga) {
8642 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008643 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008644 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008645 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008646 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008647}
8648
Paulo Zanonidde86e22012-12-01 12:04:25 -02008649/*
8650 * Initialize reference clocks when the driver loads
8651 */
8652void intel_init_pch_refclk(struct drm_device *dev)
8653{
8654 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8655 ironlake_init_pch_refclk(dev);
8656 else if (HAS_PCH_LPT(dev))
8657 lpt_init_pch_refclk(dev);
8658}
8659
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008660static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008661{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008662 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008663 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008664 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008665 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008666 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008667 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008668 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008669 bool is_lvds = false;
8670
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008671 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008672 if (connector_state->crtc != crtc_state->base.crtc)
8673 continue;
8674
8675 encoder = to_intel_encoder(connector_state->best_encoder);
8676
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008677 switch (encoder->type) {
8678 case INTEL_OUTPUT_LVDS:
8679 is_lvds = true;
8680 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008681 default:
8682 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008683 }
8684 num_connectors++;
8685 }
8686
8687 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008688 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008689 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008690 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008691 }
8692
8693 return 120000;
8694}
8695
Daniel Vetter6ff93602013-04-19 11:24:36 +02008696static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008697{
8698 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8699 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8700 int pipe = intel_crtc->pipe;
8701 uint32_t val;
8702
Daniel Vetter78114072013-06-13 00:54:57 +02008703 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008704
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008705 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008706 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008707 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008708 break;
8709 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008710 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008711 break;
8712 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008713 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008714 break;
8715 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008716 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008717 break;
8718 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008719 /* Case prevented by intel_choose_pipe_bpp_dither. */
8720 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008721 }
8722
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008723 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008724 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8725
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008726 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008727 val |= PIPECONF_INTERLACED_ILK;
8728 else
8729 val |= PIPECONF_PROGRESSIVE;
8730
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008731 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008732 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008733
Paulo Zanonic8203562012-09-12 10:06:29 -03008734 I915_WRITE(PIPECONF(pipe), val);
8735 POSTING_READ(PIPECONF(pipe));
8736}
8737
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008738/*
8739 * Set up the pipe CSC unit.
8740 *
8741 * Currently only full range RGB to limited range RGB conversion
8742 * is supported, but eventually this should handle various
8743 * RGB<->YCbCr scenarios as well.
8744 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008745static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008746{
8747 struct drm_device *dev = crtc->dev;
8748 struct drm_i915_private *dev_priv = dev->dev_private;
8749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8750 int pipe = intel_crtc->pipe;
8751 uint16_t coeff = 0x7800; /* 1.0 */
8752
8753 /*
8754 * TODO: Check what kind of values actually come out of the pipe
8755 * with these coeff/postoff values and adjust to get the best
8756 * accuracy. Perhaps we even need to take the bpc value into
8757 * consideration.
8758 */
8759
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008760 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008761 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8762
8763 /*
8764 * GY/GU and RY/RU should be the other way around according
8765 * to BSpec, but reality doesn't agree. Just set them up in
8766 * a way that results in the correct picture.
8767 */
8768 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8769 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8770
8771 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8772 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8773
8774 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8775 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8776
8777 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8778 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8779 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8780
8781 if (INTEL_INFO(dev)->gen > 6) {
8782 uint16_t postoff = 0;
8783
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008784 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008785 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008786
8787 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8788 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8789 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8790
8791 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8792 } else {
8793 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8794
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008795 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008796 mode |= CSC_BLACK_SCREEN_OFFSET;
8797
8798 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8799 }
8800}
8801
Daniel Vetter6ff93602013-04-19 11:24:36 +02008802static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008803{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008804 struct drm_device *dev = crtc->dev;
8805 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008807 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008808 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008809 uint32_t val;
8810
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008811 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008812
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008813 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008814 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8815
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008816 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008817 val |= PIPECONF_INTERLACED_ILK;
8818 else
8819 val |= PIPECONF_PROGRESSIVE;
8820
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008821 I915_WRITE(PIPECONF(cpu_transcoder), val);
8822 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008823
8824 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8825 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008826
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308827 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008828 val = 0;
8829
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008830 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008831 case 18:
8832 val |= PIPEMISC_DITHER_6_BPC;
8833 break;
8834 case 24:
8835 val |= PIPEMISC_DITHER_8_BPC;
8836 break;
8837 case 30:
8838 val |= PIPEMISC_DITHER_10_BPC;
8839 break;
8840 case 36:
8841 val |= PIPEMISC_DITHER_12_BPC;
8842 break;
8843 default:
8844 /* Case prevented by pipe_config_set_bpp. */
8845 BUG();
8846 }
8847
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008848 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008849 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8850
8851 I915_WRITE(PIPEMISC(pipe), val);
8852 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008853}
8854
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008855static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008856 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008857 intel_clock_t *clock,
8858 bool *has_reduced_clock,
8859 intel_clock_t *reduced_clock)
8860{
8861 struct drm_device *dev = crtc->dev;
8862 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008863 int refclk;
8864 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008865 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008866
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008867 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008868
8869 /*
8870 * Returns a set of divisors for the desired target clock with the given
8871 * refclk, or FALSE. The returned values represent the clock equation:
8872 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8873 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008874 limit = intel_limit(crtc_state, refclk);
8875 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008876 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008877 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008878 if (!ret)
8879 return false;
8880
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008881 return true;
8882}
8883
Paulo Zanonid4b19312012-11-29 11:29:32 -02008884int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8885{
8886 /*
8887 * Account for spread spectrum to avoid
8888 * oversubscribing the link. Max center spread
8889 * is 2.5%; use 5% for safety's sake.
8890 */
8891 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008892 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008893}
8894
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008895static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008896{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008897 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008898}
8899
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008900static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008901 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008902 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008903 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008904{
8905 struct drm_crtc *crtc = &intel_crtc->base;
8906 struct drm_device *dev = crtc->dev;
8907 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008908 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008909 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008910 struct drm_connector_state *connector_state;
8911 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008912 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008913 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008914 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008915
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008916 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008917 if (connector_state->crtc != crtc_state->base.crtc)
8918 continue;
8919
8920 encoder = to_intel_encoder(connector_state->best_encoder);
8921
8922 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008923 case INTEL_OUTPUT_LVDS:
8924 is_lvds = true;
8925 break;
8926 case INTEL_OUTPUT_SDVO:
8927 case INTEL_OUTPUT_HDMI:
8928 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008929 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008930 default:
8931 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008932 }
8933
8934 num_connectors++;
8935 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008936
Chris Wilsonc1858122010-12-03 21:35:48 +00008937 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008938 factor = 21;
8939 if (is_lvds) {
8940 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008941 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008942 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008943 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008944 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008945 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008946
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008947 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008948 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008949
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008950 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8951 *fp2 |= FP_CB_TUNE;
8952
Chris Wilson5eddb702010-09-11 13:48:45 +01008953 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008954
Eric Anholta07d6782011-03-30 13:01:08 -07008955 if (is_lvds)
8956 dpll |= DPLLB_MODE_LVDS;
8957 else
8958 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008959
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008960 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008961 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008962
8963 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008964 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008965 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008966 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008967
Eric Anholta07d6782011-03-30 13:01:08 -07008968 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008969 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008970 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008971 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008972
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008973 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008974 case 5:
8975 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8976 break;
8977 case 7:
8978 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8979 break;
8980 case 10:
8981 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8982 break;
8983 case 14:
8984 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8985 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008986 }
8987
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008988 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008989 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008990 else
8991 dpll |= PLL_REF_INPUT_DREFCLK;
8992
Daniel Vetter959e16d2013-06-05 13:34:21 +02008993 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008994}
8995
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008996static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8997 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008998{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008999 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009000 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009001 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03009002 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01009003 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009004 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009005
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009006 memset(&crtc_state->dpll_hw_state, 0,
9007 sizeof(crtc_state->dpll_hw_state));
9008
Ville Syrjälä7905df22015-11-25 16:35:30 +02009009 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08009010
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009011 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9012 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
9013
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009014 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03009015 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009016 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009017 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9018 return -EINVAL;
9019 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01009020 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009021 if (!crtc_state->clock_set) {
9022 crtc_state->dpll.n = clock.n;
9023 crtc_state->dpll.m1 = clock.m1;
9024 crtc_state->dpll.m2 = clock.m2;
9025 crtc_state->dpll.p1 = clock.p1;
9026 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009027 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009028
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009029 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009030 if (crtc_state->has_pch_encoder) {
9031 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009032 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009033 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009034
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009035 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009036 &fp, &reduced_clock,
9037 has_reduced_clock ? &fp2 : NULL);
9038
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009039 crtc_state->dpll_hw_state.dpll = dpll;
9040 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009041 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009042 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009043 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009044 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009045
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009046 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009047 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03009048 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009049 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07009050 return -EINVAL;
9051 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009052 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009053
Rodrigo Viviab585de2015-03-24 12:40:09 -07009054 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009055 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02009056 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009057 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009058
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009059 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009060}
9061
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009062static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9063 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009064{
9065 struct drm_device *dev = crtc->base.dev;
9066 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009067 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009068
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009069 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9070 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9071 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9072 & ~TU_SIZE_MASK;
9073 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9074 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9075 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9076}
9077
9078static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9079 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009080 struct intel_link_m_n *m_n,
9081 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009082{
9083 struct drm_device *dev = crtc->base.dev;
9084 struct drm_i915_private *dev_priv = dev->dev_private;
9085 enum pipe pipe = crtc->pipe;
9086
9087 if (INTEL_INFO(dev)->gen >= 5) {
9088 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9089 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9090 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9091 & ~TU_SIZE_MASK;
9092 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9093 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9094 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009095 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9096 * gen < 8) and if DRRS is supported (to make sure the
9097 * registers are not unnecessarily read).
9098 */
9099 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009100 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009101 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9102 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9103 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9104 & ~TU_SIZE_MASK;
9105 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9106 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9107 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9108 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009109 } else {
9110 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9111 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9112 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9113 & ~TU_SIZE_MASK;
9114 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9115 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9116 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9117 }
9118}
9119
9120void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009121 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009122{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009123 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009124 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9125 else
9126 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009127 &pipe_config->dp_m_n,
9128 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009129}
9130
Daniel Vetter72419202013-04-04 13:28:53 +02009131static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009132 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009133{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009134 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009135 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009136}
9137
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009138static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009139 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009140{
9141 struct drm_device *dev = crtc->base.dev;
9142 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009143 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9144 uint32_t ps_ctrl = 0;
9145 int id = -1;
9146 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009147
Chandra Kondurua1b22782015-04-07 15:28:45 -07009148 /* find scaler attached to this pipe */
9149 for (i = 0; i < crtc->num_scalers; i++) {
9150 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9151 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9152 id = i;
9153 pipe_config->pch_pfit.enabled = true;
9154 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9155 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9156 break;
9157 }
9158 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009159
Chandra Kondurua1b22782015-04-07 15:28:45 -07009160 scaler_state->scaler_id = id;
9161 if (id >= 0) {
9162 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9163 } else {
9164 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009165 }
9166}
9167
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009168static void
9169skylake_get_initial_plane_config(struct intel_crtc *crtc,
9170 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009171{
9172 struct drm_device *dev = crtc->base.dev;
9173 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009174 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009175 int pipe = crtc->pipe;
9176 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009177 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009178 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009179 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009180
Damien Lespiaud9806c92015-01-21 14:07:19 +00009181 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009182 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009183 DRM_DEBUG_KMS("failed to alloc fb\n");
9184 return;
9185 }
9186
Damien Lespiau1b842c82015-01-21 13:50:54 +00009187 fb = &intel_fb->base;
9188
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009189 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009190 if (!(val & PLANE_CTL_ENABLE))
9191 goto error;
9192
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009193 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9194 fourcc = skl_format_to_fourcc(pixel_format,
9195 val & PLANE_CTL_ORDER_RGBX,
9196 val & PLANE_CTL_ALPHA_MASK);
9197 fb->pixel_format = fourcc;
9198 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9199
Damien Lespiau40f46282015-02-27 11:15:21 +00009200 tiling = val & PLANE_CTL_TILED_MASK;
9201 switch (tiling) {
9202 case PLANE_CTL_TILED_LINEAR:
9203 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9204 break;
9205 case PLANE_CTL_TILED_X:
9206 plane_config->tiling = I915_TILING_X;
9207 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9208 break;
9209 case PLANE_CTL_TILED_Y:
9210 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9211 break;
9212 case PLANE_CTL_TILED_YF:
9213 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9214 break;
9215 default:
9216 MISSING_CASE(tiling);
9217 goto error;
9218 }
9219
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009220 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9221 plane_config->base = base;
9222
9223 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9224
9225 val = I915_READ(PLANE_SIZE(pipe, 0));
9226 fb->height = ((val >> 16) & 0xfff) + 1;
9227 fb->width = ((val >> 0) & 0x1fff) + 1;
9228
9229 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009230 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9231 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009232 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9233
9234 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009235 fb->pixel_format,
9236 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009237
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009238 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009239
9240 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9241 pipe_name(pipe), fb->width, fb->height,
9242 fb->bits_per_pixel, base, fb->pitches[0],
9243 plane_config->size);
9244
Damien Lespiau2d140302015-02-05 17:22:18 +00009245 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009246 return;
9247
9248error:
9249 kfree(fb);
9250}
9251
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009252static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009253 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009254{
9255 struct drm_device *dev = crtc->base.dev;
9256 struct drm_i915_private *dev_priv = dev->dev_private;
9257 uint32_t tmp;
9258
9259 tmp = I915_READ(PF_CTL(crtc->pipe));
9260
9261 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009262 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009263 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9264 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009265
9266 /* We currently do not free assignements of panel fitters on
9267 * ivb/hsw (since we don't use the higher upscaling modes which
9268 * differentiates them) so just WARN about this case for now. */
9269 if (IS_GEN7(dev)) {
9270 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9271 PF_PIPE_SEL_IVB(crtc->pipe));
9272 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009273 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009274}
9275
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009276static void
9277ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9278 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009279{
9280 struct drm_device *dev = crtc->base.dev;
9281 struct drm_i915_private *dev_priv = dev->dev_private;
9282 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009283 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009284 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009285 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009286 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009287 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009288
Damien Lespiau42a7b082015-02-05 19:35:13 +00009289 val = I915_READ(DSPCNTR(pipe));
9290 if (!(val & DISPLAY_PLANE_ENABLE))
9291 return;
9292
Damien Lespiaud9806c92015-01-21 14:07:19 +00009293 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009294 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009295 DRM_DEBUG_KMS("failed to alloc fb\n");
9296 return;
9297 }
9298
Damien Lespiau1b842c82015-01-21 13:50:54 +00009299 fb = &intel_fb->base;
9300
Daniel Vetter18c52472015-02-10 17:16:09 +00009301 if (INTEL_INFO(dev)->gen >= 4) {
9302 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009303 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009304 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9305 }
9306 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009307
9308 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009309 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009310 fb->pixel_format = fourcc;
9311 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009312
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009313 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009314 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009315 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009316 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009317 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009318 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009319 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009320 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009321 }
9322 plane_config->base = base;
9323
9324 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009325 fb->width = ((val >> 16) & 0xfff) + 1;
9326 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009327
9328 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009329 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009330
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009331 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009332 fb->pixel_format,
9333 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009334
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009335 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009336
Damien Lespiau2844a922015-01-20 12:51:48 +00009337 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9338 pipe_name(pipe), fb->width, fb->height,
9339 fb->bits_per_pixel, base, fb->pitches[0],
9340 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009341
Damien Lespiau2d140302015-02-05 17:22:18 +00009342 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009343}
9344
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009345static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009346 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009347{
9348 struct drm_device *dev = crtc->base.dev;
9349 struct drm_i915_private *dev_priv = dev->dev_private;
9350 uint32_t tmp;
9351
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009352 if (!intel_display_power_is_enabled(dev_priv,
9353 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009354 return false;
9355
Daniel Vettere143a212013-07-04 12:01:15 +02009356 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009357 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009358
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009359 tmp = I915_READ(PIPECONF(crtc->pipe));
9360 if (!(tmp & PIPECONF_ENABLE))
9361 return false;
9362
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009363 switch (tmp & PIPECONF_BPC_MASK) {
9364 case PIPECONF_6BPC:
9365 pipe_config->pipe_bpp = 18;
9366 break;
9367 case PIPECONF_8BPC:
9368 pipe_config->pipe_bpp = 24;
9369 break;
9370 case PIPECONF_10BPC:
9371 pipe_config->pipe_bpp = 30;
9372 break;
9373 case PIPECONF_12BPC:
9374 pipe_config->pipe_bpp = 36;
9375 break;
9376 default:
9377 break;
9378 }
9379
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009380 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9381 pipe_config->limited_color_range = true;
9382
Daniel Vetterab9412b2013-05-03 11:49:46 +02009383 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009384 struct intel_shared_dpll *pll;
9385
Daniel Vetter88adfff2013-03-28 10:42:01 +01009386 pipe_config->has_pch_encoder = true;
9387
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009388 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9389 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9390 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009391
9392 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009393
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009394 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009395 pipe_config->shared_dpll =
9396 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009397 } else {
9398 tmp = I915_READ(PCH_DPLL_SEL);
9399 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9400 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9401 else
9402 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9403 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009404
9405 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9406
9407 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9408 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009409
9410 tmp = pipe_config->dpll_hw_state.dpll;
9411 pipe_config->pixel_multiplier =
9412 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9413 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009414
9415 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009416 } else {
9417 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009418 }
9419
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009420 intel_get_pipe_timings(crtc, pipe_config);
9421
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009422 ironlake_get_pfit_config(crtc, pipe_config);
9423
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009424 return true;
9425}
9426
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009427static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9428{
9429 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009430 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009431
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009432 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009433 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009434 pipe_name(crtc->pipe));
9435
Rob Clarke2c719b2014-12-15 13:56:32 -05009436 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9437 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009438 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9439 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009440 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9441 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009442 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009443 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009444 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009445 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009446 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009447 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009448 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009449 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009450 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009451
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009452 /*
9453 * In theory we can still leave IRQs enabled, as long as only the HPD
9454 * interrupts remain enabled. We used to check for that, but since it's
9455 * gen-specific and since we only disable LCPLL after we fully disable
9456 * the interrupts, the check below should be enough.
9457 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009458 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009459}
9460
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009461static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9462{
9463 struct drm_device *dev = dev_priv->dev;
9464
9465 if (IS_HASWELL(dev))
9466 return I915_READ(D_COMP_HSW);
9467 else
9468 return I915_READ(D_COMP_BDW);
9469}
9470
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009471static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9472{
9473 struct drm_device *dev = dev_priv->dev;
9474
9475 if (IS_HASWELL(dev)) {
9476 mutex_lock(&dev_priv->rps.hw_lock);
9477 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9478 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009479 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009480 mutex_unlock(&dev_priv->rps.hw_lock);
9481 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009482 I915_WRITE(D_COMP_BDW, val);
9483 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009484 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009485}
9486
9487/*
9488 * This function implements pieces of two sequences from BSpec:
9489 * - Sequence for display software to disable LCPLL
9490 * - Sequence for display software to allow package C8+
9491 * The steps implemented here are just the steps that actually touch the LCPLL
9492 * register. Callers should take care of disabling all the display engine
9493 * functions, doing the mode unset, fixing interrupts, etc.
9494 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009495static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9496 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009497{
9498 uint32_t val;
9499
9500 assert_can_disable_lcpll(dev_priv);
9501
9502 val = I915_READ(LCPLL_CTL);
9503
9504 if (switch_to_fclk) {
9505 val |= LCPLL_CD_SOURCE_FCLK;
9506 I915_WRITE(LCPLL_CTL, val);
9507
9508 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9509 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9510 DRM_ERROR("Switching to FCLK failed\n");
9511
9512 val = I915_READ(LCPLL_CTL);
9513 }
9514
9515 val |= LCPLL_PLL_DISABLE;
9516 I915_WRITE(LCPLL_CTL, val);
9517 POSTING_READ(LCPLL_CTL);
9518
9519 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9520 DRM_ERROR("LCPLL still locked\n");
9521
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009522 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009523 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009524 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009525 ndelay(100);
9526
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009527 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9528 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009529 DRM_ERROR("D_COMP RCOMP still in progress\n");
9530
9531 if (allow_power_down) {
9532 val = I915_READ(LCPLL_CTL);
9533 val |= LCPLL_POWER_DOWN_ALLOW;
9534 I915_WRITE(LCPLL_CTL, val);
9535 POSTING_READ(LCPLL_CTL);
9536 }
9537}
9538
9539/*
9540 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9541 * source.
9542 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009543static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009544{
9545 uint32_t val;
9546
9547 val = I915_READ(LCPLL_CTL);
9548
9549 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9550 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9551 return;
9552
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009553 /*
9554 * Make sure we're not on PC8 state before disabling PC8, otherwise
9555 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009556 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009557 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009558
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009559 if (val & LCPLL_POWER_DOWN_ALLOW) {
9560 val &= ~LCPLL_POWER_DOWN_ALLOW;
9561 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009562 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009563 }
9564
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009565 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009566 val |= D_COMP_COMP_FORCE;
9567 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009568 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009569
9570 val = I915_READ(LCPLL_CTL);
9571 val &= ~LCPLL_PLL_DISABLE;
9572 I915_WRITE(LCPLL_CTL, val);
9573
9574 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9575 DRM_ERROR("LCPLL not locked yet\n");
9576
9577 if (val & LCPLL_CD_SOURCE_FCLK) {
9578 val = I915_READ(LCPLL_CTL);
9579 val &= ~LCPLL_CD_SOURCE_FCLK;
9580 I915_WRITE(LCPLL_CTL, val);
9581
9582 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9583 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9584 DRM_ERROR("Switching back to LCPLL failed\n");
9585 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009586
Mika Kuoppala59bad942015-01-16 11:34:40 +02009587 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009588 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009589}
9590
Paulo Zanoni765dab672014-03-07 20:08:18 -03009591/*
9592 * Package states C8 and deeper are really deep PC states that can only be
9593 * reached when all the devices on the system allow it, so even if the graphics
9594 * device allows PC8+, it doesn't mean the system will actually get to these
9595 * states. Our driver only allows PC8+ when going into runtime PM.
9596 *
9597 * The requirements for PC8+ are that all the outputs are disabled, the power
9598 * well is disabled and most interrupts are disabled, and these are also
9599 * requirements for runtime PM. When these conditions are met, we manually do
9600 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9601 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9602 * hang the machine.
9603 *
9604 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9605 * the state of some registers, so when we come back from PC8+ we need to
9606 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9607 * need to take care of the registers kept by RC6. Notice that this happens even
9608 * if we don't put the device in PCI D3 state (which is what currently happens
9609 * because of the runtime PM support).
9610 *
9611 * For more, read "Display Sequences for Package C8" on the hardware
9612 * documentation.
9613 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009614void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009615{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009616 struct drm_device *dev = dev_priv->dev;
9617 uint32_t val;
9618
Paulo Zanonic67a4702013-08-19 13:18:09 -03009619 DRM_DEBUG_KMS("Enabling package C8+\n");
9620
Ville Syrjäläc2699522015-08-27 23:55:59 +03009621 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009622 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9623 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9624 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9625 }
9626
9627 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009628 hsw_disable_lcpll(dev_priv, true, true);
9629}
9630
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009631void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009632{
9633 struct drm_device *dev = dev_priv->dev;
9634 uint32_t val;
9635
Paulo Zanonic67a4702013-08-19 13:18:09 -03009636 DRM_DEBUG_KMS("Disabling package C8+\n");
9637
9638 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009639 lpt_init_pch_refclk(dev);
9640
Ville Syrjäläc2699522015-08-27 23:55:59 +03009641 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009642 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9643 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9644 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9645 }
9646
9647 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009648}
9649
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009650static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309651{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009652 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009653 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309654
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009655 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309656}
9657
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009658/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009659static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009660{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009661 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009662 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009663 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009664
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009665 for_each_intel_crtc(state->dev, intel_crtc) {
9666 int pixel_rate;
9667
9668 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9669 if (IS_ERR(crtc_state))
9670 return PTR_ERR(crtc_state);
9671
9672 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009673 continue;
9674
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009675 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009676
9677 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009678 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009679 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9680
9681 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9682 }
9683
9684 return max_pixel_rate;
9685}
9686
9687static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9688{
9689 struct drm_i915_private *dev_priv = dev->dev_private;
9690 uint32_t val, data;
9691 int ret;
9692
9693 if (WARN((I915_READ(LCPLL_CTL) &
9694 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9695 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9696 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9697 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9698 "trying to change cdclk frequency with cdclk not enabled\n"))
9699 return;
9700
9701 mutex_lock(&dev_priv->rps.hw_lock);
9702 ret = sandybridge_pcode_write(dev_priv,
9703 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9704 mutex_unlock(&dev_priv->rps.hw_lock);
9705 if (ret) {
9706 DRM_ERROR("failed to inform pcode about cdclk change\n");
9707 return;
9708 }
9709
9710 val = I915_READ(LCPLL_CTL);
9711 val |= LCPLL_CD_SOURCE_FCLK;
9712 I915_WRITE(LCPLL_CTL, val);
9713
9714 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9715 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9716 DRM_ERROR("Switching to FCLK failed\n");
9717
9718 val = I915_READ(LCPLL_CTL);
9719 val &= ~LCPLL_CLK_FREQ_MASK;
9720
9721 switch (cdclk) {
9722 case 450000:
9723 val |= LCPLL_CLK_FREQ_450;
9724 data = 0;
9725 break;
9726 case 540000:
9727 val |= LCPLL_CLK_FREQ_54O_BDW;
9728 data = 1;
9729 break;
9730 case 337500:
9731 val |= LCPLL_CLK_FREQ_337_5_BDW;
9732 data = 2;
9733 break;
9734 case 675000:
9735 val |= LCPLL_CLK_FREQ_675_BDW;
9736 data = 3;
9737 break;
9738 default:
9739 WARN(1, "invalid cdclk frequency\n");
9740 return;
9741 }
9742
9743 I915_WRITE(LCPLL_CTL, val);
9744
9745 val = I915_READ(LCPLL_CTL);
9746 val &= ~LCPLL_CD_SOURCE_FCLK;
9747 I915_WRITE(LCPLL_CTL, val);
9748
9749 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9750 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9751 DRM_ERROR("Switching back to LCPLL failed\n");
9752
9753 mutex_lock(&dev_priv->rps.hw_lock);
9754 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9755 mutex_unlock(&dev_priv->rps.hw_lock);
9756
9757 intel_update_cdclk(dev);
9758
9759 WARN(cdclk != dev_priv->cdclk_freq,
9760 "cdclk requested %d kHz but got %d kHz\n",
9761 cdclk, dev_priv->cdclk_freq);
9762}
9763
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009764static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009765{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009766 struct drm_i915_private *dev_priv = to_i915(state->dev);
9767 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009768 int cdclk;
9769
9770 /*
9771 * FIXME should also account for plane ratio
9772 * once 64bpp pixel formats are supported.
9773 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009774 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009775 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009776 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009777 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009778 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009779 cdclk = 450000;
9780 else
9781 cdclk = 337500;
9782
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009783 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009784 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9785 cdclk, dev_priv->max_cdclk_freq);
9786 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009787 }
9788
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009789 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009790
9791 return 0;
9792}
9793
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009794static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009795{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009796 struct drm_device *dev = old_state->dev;
9797 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009798
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009799 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009800}
9801
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009802static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9803 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009804{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009805 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009806 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009807
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009808 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009809
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009810 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009811}
9812
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309813static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9814 enum port port,
9815 struct intel_crtc_state *pipe_config)
9816{
9817 switch (port) {
9818 case PORT_A:
9819 pipe_config->ddi_pll_sel = SKL_DPLL0;
9820 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9821 break;
9822 case PORT_B:
9823 pipe_config->ddi_pll_sel = SKL_DPLL1;
9824 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9825 break;
9826 case PORT_C:
9827 pipe_config->ddi_pll_sel = SKL_DPLL2;
9828 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9829 break;
9830 default:
9831 DRM_ERROR("Incorrect port type\n");
9832 }
9833}
9834
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009835static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9836 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009837 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009838{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009839 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009840
9841 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9842 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9843
9844 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009845 case SKL_DPLL0:
9846 /*
9847 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9848 * of the shared DPLL framework and thus needs to be read out
9849 * separately
9850 */
9851 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9852 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9853 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009854 case SKL_DPLL1:
9855 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9856 break;
9857 case SKL_DPLL2:
9858 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9859 break;
9860 case SKL_DPLL3:
9861 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9862 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009863 }
9864}
9865
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009866static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9867 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009868 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009869{
9870 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9871
9872 switch (pipe_config->ddi_pll_sel) {
9873 case PORT_CLK_SEL_WRPLL1:
9874 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9875 break;
9876 case PORT_CLK_SEL_WRPLL2:
9877 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9878 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009879 case PORT_CLK_SEL_SPLL:
9880 pipe_config->shared_dpll = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009881 break;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009882 }
9883}
9884
Daniel Vetter26804af2014-06-25 22:01:55 +03009885static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009886 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009887{
9888 struct drm_device *dev = crtc->base.dev;
9889 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009890 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009891 enum port port;
9892 uint32_t tmp;
9893
9894 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9895
9896 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9897
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009898 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009899 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309900 else if (IS_BROXTON(dev))
9901 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009902 else
9903 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009904
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009905 if (pipe_config->shared_dpll >= 0) {
9906 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9907
9908 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9909 &pipe_config->dpll_hw_state));
9910 }
9911
Daniel Vetter26804af2014-06-25 22:01:55 +03009912 /*
9913 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9914 * DDI E. So just check whether this pipe is wired to DDI E and whether
9915 * the PCH transcoder is on.
9916 */
Damien Lespiauca370452013-12-03 13:56:24 +00009917 if (INTEL_INFO(dev)->gen < 9 &&
9918 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009919 pipe_config->has_pch_encoder = true;
9920
9921 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9922 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9923 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9924
9925 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9926 }
9927}
9928
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009929static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009930 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009931{
9932 struct drm_device *dev = crtc->base.dev;
9933 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009934 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009935 uint32_t tmp;
9936
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009937 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009938 POWER_DOMAIN_PIPE(crtc->pipe)))
9939 return false;
9940
Daniel Vettere143a212013-07-04 12:01:15 +02009941 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009942 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9943
Daniel Vettereccb1402013-05-22 00:50:22 +02009944 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9945 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9946 enum pipe trans_edp_pipe;
9947 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9948 default:
9949 WARN(1, "unknown pipe linked to edp transcoder\n");
9950 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9951 case TRANS_DDI_EDP_INPUT_A_ON:
9952 trans_edp_pipe = PIPE_A;
9953 break;
9954 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9955 trans_edp_pipe = PIPE_B;
9956 break;
9957 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9958 trans_edp_pipe = PIPE_C;
9959 break;
9960 }
9961
9962 if (trans_edp_pipe == crtc->pipe)
9963 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9964 }
9965
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009966 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009967 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009968 return false;
9969
Daniel Vettereccb1402013-05-22 00:50:22 +02009970 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009971 if (!(tmp & PIPECONF_ENABLE))
9972 return false;
9973
Daniel Vetter26804af2014-06-25 22:01:55 +03009974 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009975
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009976 intel_get_pipe_timings(crtc, pipe_config);
9977
Chandra Kondurua1b22782015-04-07 15:28:45 -07009978 if (INTEL_INFO(dev)->gen >= 9) {
9979 skl_init_scalers(dev, crtc, pipe_config);
9980 }
9981
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009982 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009983
9984 if (INTEL_INFO(dev)->gen >= 9) {
9985 pipe_config->scaler_state.scaler_id = -1;
9986 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9987 }
9988
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009989 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009990 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009991 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009992 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009993 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009994 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009995
Jesse Barnese59150d2014-01-07 13:30:45 -08009996 if (IS_HASWELL(dev))
9997 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9998 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009999
Clint Taylorebb69c92014-09-30 10:30:22 -070010000 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10001 pipe_config->pixel_multiplier =
10002 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10003 } else {
10004 pipe_config->pixel_multiplier = 1;
10005 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010006
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010007 return true;
10008}
10009
Chris Wilson560b85b2010-08-07 11:01:38 +010010010static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
10011{
10012 struct drm_device *dev = crtc->dev;
10013 struct drm_i915_private *dev_priv = dev->dev_private;
10014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010015 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010016
Ville Syrjälädc41c152014-08-13 11:57:05 +030010017 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010018 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
10019 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010020 unsigned int stride = roundup_pow_of_two(width) * 4;
10021
10022 switch (stride) {
10023 default:
10024 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10025 width, stride);
10026 stride = 256;
10027 /* fallthrough */
10028 case 256:
10029 case 512:
10030 case 1024:
10031 case 2048:
10032 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010033 }
10034
Ville Syrjälädc41c152014-08-13 11:57:05 +030010035 cntl |= CURSOR_ENABLE |
10036 CURSOR_GAMMA_ENABLE |
10037 CURSOR_FORMAT_ARGB |
10038 CURSOR_STRIDE(stride);
10039
10040 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010041 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010042
Ville Syrjälädc41c152014-08-13 11:57:05 +030010043 if (intel_crtc->cursor_cntl != 0 &&
10044 (intel_crtc->cursor_base != base ||
10045 intel_crtc->cursor_size != size ||
10046 intel_crtc->cursor_cntl != cntl)) {
10047 /* On these chipsets we can only modify the base/size/stride
10048 * whilst the cursor is disabled.
10049 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010050 I915_WRITE(CURCNTR(PIPE_A), 0);
10051 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010052 intel_crtc->cursor_cntl = 0;
10053 }
10054
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010055 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010056 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010057 intel_crtc->cursor_base = base;
10058 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010059
10060 if (intel_crtc->cursor_size != size) {
10061 I915_WRITE(CURSIZE, size);
10062 intel_crtc->cursor_size = size;
10063 }
10064
Chris Wilson4b0e3332014-05-30 16:35:26 +030010065 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010066 I915_WRITE(CURCNTR(PIPE_A), cntl);
10067 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010068 intel_crtc->cursor_cntl = cntl;
10069 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010070}
10071
10072static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
10073{
10074 struct drm_device *dev = crtc->dev;
10075 struct drm_i915_private *dev_priv = dev->dev_private;
10076 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10077 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010078 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +010010079
Chris Wilson4b0e3332014-05-30 16:35:26 +030010080 cntl = 0;
10081 if (base) {
10082 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -080010083 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010084 case 64:
10085 cntl |= CURSOR_MODE_64_ARGB_AX;
10086 break;
10087 case 128:
10088 cntl |= CURSOR_MODE_128_ARGB_AX;
10089 break;
10090 case 256:
10091 cntl |= CURSOR_MODE_256_ARGB_AX;
10092 break;
10093 default:
Matt Roper3dd512f2015-02-27 10:12:00 -080010094 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010095 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010096 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010097 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010098
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010099 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010100 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +010010101 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010102
Matt Roper8e7d6882015-01-21 16:35:41 -080010103 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010104 cntl |= CURSOR_ROTATE_180;
10105
Chris Wilson4b0e3332014-05-30 16:35:26 +030010106 if (intel_crtc->cursor_cntl != cntl) {
10107 I915_WRITE(CURCNTR(pipe), cntl);
10108 POSTING_READ(CURCNTR(pipe));
10109 intel_crtc->cursor_cntl = cntl;
10110 }
10111
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010112 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010113 I915_WRITE(CURBASE(pipe), base);
10114 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010115
10116 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010117}
10118
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010119/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010120static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10121 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010122{
10123 struct drm_device *dev = crtc->dev;
10124 struct drm_i915_private *dev_priv = dev->dev_private;
10125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10126 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010127 struct drm_plane_state *cursor_state = crtc->cursor->state;
10128 int x = cursor_state->crtc_x;
10129 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010130 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010131
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010132 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010133 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010134
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010135 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010136 base = 0;
10137
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010138 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010139 base = 0;
10140
10141 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010142 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010143 base = 0;
10144
10145 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10146 x = -x;
10147 }
10148 pos |= x << CURSOR_X_SHIFT;
10149
10150 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010151 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010152 base = 0;
10153
10154 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10155 y = -y;
10156 }
10157 pos |= y << CURSOR_Y_SHIFT;
10158
Chris Wilson4b0e3332014-05-30 16:35:26 +030010159 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010160 return;
10161
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010162 I915_WRITE(CURPOS(pipe), pos);
10163
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010164 /* ILK+ do this automagically */
10165 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010166 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010167 base += (cursor_state->crtc_h *
10168 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010169 }
10170
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010171 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010172 i845_update_cursor(crtc, base);
10173 else
10174 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010175}
10176
Ville Syrjälädc41c152014-08-13 11:57:05 +030010177static bool cursor_size_ok(struct drm_device *dev,
10178 uint32_t width, uint32_t height)
10179{
10180 if (width == 0 || height == 0)
10181 return false;
10182
10183 /*
10184 * 845g/865g are special in that they are only limited by
10185 * the width of their cursors, the height is arbitrary up to
10186 * the precision of the register. Everything else requires
10187 * square cursors, limited to a few power-of-two sizes.
10188 */
10189 if (IS_845G(dev) || IS_I865G(dev)) {
10190 if ((width & 63) != 0)
10191 return false;
10192
10193 if (width > (IS_845G(dev) ? 64 : 512))
10194 return false;
10195
10196 if (height > 1023)
10197 return false;
10198 } else {
10199 switch (width | height) {
10200 case 256:
10201 case 128:
10202 if (IS_GEN2(dev))
10203 return false;
10204 case 64:
10205 break;
10206 default:
10207 return false;
10208 }
10209 }
10210
10211 return true;
10212}
10213
Jesse Barnes79e53942008-11-07 14:24:08 -080010214static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010215 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010216{
James Simmons72034252010-08-03 01:33:19 +010010217 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010218 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010219
James Simmons72034252010-08-03 01:33:19 +010010220 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010221 intel_crtc->lut_r[i] = red[i] >> 8;
10222 intel_crtc->lut_g[i] = green[i] >> 8;
10223 intel_crtc->lut_b[i] = blue[i] >> 8;
10224 }
10225
10226 intel_crtc_load_lut(crtc);
10227}
10228
Jesse Barnes79e53942008-11-07 14:24:08 -080010229/* VESA 640x480x72Hz mode to set on the pipe */
10230static struct drm_display_mode load_detect_mode = {
10231 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10232 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10233};
10234
Daniel Vettera8bb6812014-02-10 18:00:39 +010010235struct drm_framebuffer *
10236__intel_framebuffer_create(struct drm_device *dev,
10237 struct drm_mode_fb_cmd2 *mode_cmd,
10238 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010239{
10240 struct intel_framebuffer *intel_fb;
10241 int ret;
10242
10243 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010244 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010245 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010246
10247 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010248 if (ret)
10249 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010250
10251 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010252
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010253err:
10254 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010255 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010256}
10257
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010258static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010259intel_framebuffer_create(struct drm_device *dev,
10260 struct drm_mode_fb_cmd2 *mode_cmd,
10261 struct drm_i915_gem_object *obj)
10262{
10263 struct drm_framebuffer *fb;
10264 int ret;
10265
10266 ret = i915_mutex_lock_interruptible(dev);
10267 if (ret)
10268 return ERR_PTR(ret);
10269 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10270 mutex_unlock(&dev->struct_mutex);
10271
10272 return fb;
10273}
10274
Chris Wilsond2dff872011-04-19 08:36:26 +010010275static u32
10276intel_framebuffer_pitch_for_width(int width, int bpp)
10277{
10278 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10279 return ALIGN(pitch, 64);
10280}
10281
10282static u32
10283intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10284{
10285 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010286 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010287}
10288
10289static struct drm_framebuffer *
10290intel_framebuffer_create_for_mode(struct drm_device *dev,
10291 struct drm_display_mode *mode,
10292 int depth, int bpp)
10293{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010294 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010295 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010296 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010297
10298 obj = i915_gem_alloc_object(dev,
10299 intel_framebuffer_size_for_mode(mode, bpp));
10300 if (obj == NULL)
10301 return ERR_PTR(-ENOMEM);
10302
10303 mode_cmd.width = mode->hdisplay;
10304 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010305 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10306 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010307 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010308
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010309 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10310 if (IS_ERR(fb))
10311 drm_gem_object_unreference_unlocked(&obj->base);
10312
10313 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010314}
10315
10316static struct drm_framebuffer *
10317mode_fits_in_fbdev(struct drm_device *dev,
10318 struct drm_display_mode *mode)
10319{
Daniel Vetter06957262015-08-10 13:34:08 +020010320#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010321 struct drm_i915_private *dev_priv = dev->dev_private;
10322 struct drm_i915_gem_object *obj;
10323 struct drm_framebuffer *fb;
10324
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010325 if (!dev_priv->fbdev)
10326 return NULL;
10327
10328 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010329 return NULL;
10330
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010331 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010332 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010333
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010334 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010335 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10336 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010337 return NULL;
10338
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010339 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010340 return NULL;
10341
10342 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010343#else
10344 return NULL;
10345#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010346}
10347
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010348static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10349 struct drm_crtc *crtc,
10350 struct drm_display_mode *mode,
10351 struct drm_framebuffer *fb,
10352 int x, int y)
10353{
10354 struct drm_plane_state *plane_state;
10355 int hdisplay, vdisplay;
10356 int ret;
10357
10358 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10359 if (IS_ERR(plane_state))
10360 return PTR_ERR(plane_state);
10361
10362 if (mode)
10363 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10364 else
10365 hdisplay = vdisplay = 0;
10366
10367 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10368 if (ret)
10369 return ret;
10370 drm_atomic_set_fb_for_plane(plane_state, fb);
10371 plane_state->crtc_x = 0;
10372 plane_state->crtc_y = 0;
10373 plane_state->crtc_w = hdisplay;
10374 plane_state->crtc_h = vdisplay;
10375 plane_state->src_x = x << 16;
10376 plane_state->src_y = y << 16;
10377 plane_state->src_w = hdisplay << 16;
10378 plane_state->src_h = vdisplay << 16;
10379
10380 return 0;
10381}
10382
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010383bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010384 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010385 struct intel_load_detect_pipe *old,
10386 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010387{
10388 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010389 struct intel_encoder *intel_encoder =
10390 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010391 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010392 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010393 struct drm_crtc *crtc = NULL;
10394 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010395 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010396 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010397 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010398 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010399 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010400 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010401
Chris Wilsond2dff872011-04-19 08:36:26 +010010402 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010403 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010404 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010405
Rob Clark51fd3712013-11-19 12:10:12 -050010406retry:
10407 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10408 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010409 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010410
Jesse Barnes79e53942008-11-07 14:24:08 -080010411 /*
10412 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010413 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010414 * - if the connector already has an assigned crtc, use it (but make
10415 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010416 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010417 * - try to find the first unused crtc that can drive this connector,
10418 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010419 */
10420
10421 /* See if we already have a CRTC for this connector */
10422 if (encoder->crtc) {
10423 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010424
Rob Clark51fd3712013-11-19 12:10:12 -050010425 ret = drm_modeset_lock(&crtc->mutex, ctx);
10426 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010427 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010428 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10429 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010430 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010431
Daniel Vetter24218aa2012-08-12 19:27:11 +020010432 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010433 old->load_detect_temp = false;
10434
10435 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010436 if (connector->dpms != DRM_MODE_DPMS_ON)
10437 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010438
Chris Wilson71731882011-04-19 23:10:58 +010010439 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010440 }
10441
10442 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010443 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010444 i++;
10445 if (!(encoder->possible_crtcs & (1 << i)))
10446 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010447 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010448 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010449
10450 crtc = possible_crtc;
10451 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010452 }
10453
10454 /*
10455 * If we didn't find an unused CRTC, don't use any.
10456 */
10457 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010458 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010459 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010460 }
10461
Rob Clark51fd3712013-11-19 12:10:12 -050010462 ret = drm_modeset_lock(&crtc->mutex, ctx);
10463 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010464 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010465 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10466 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010467 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010468
10469 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010470 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010471 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010472 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010473
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010474 state = drm_atomic_state_alloc(dev);
10475 if (!state)
10476 return false;
10477
10478 state->acquire_ctx = ctx;
10479
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010480 connector_state = drm_atomic_get_connector_state(state, connector);
10481 if (IS_ERR(connector_state)) {
10482 ret = PTR_ERR(connector_state);
10483 goto fail;
10484 }
10485
10486 connector_state->crtc = crtc;
10487 connector_state->best_encoder = &intel_encoder->base;
10488
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010489 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10490 if (IS_ERR(crtc_state)) {
10491 ret = PTR_ERR(crtc_state);
10492 goto fail;
10493 }
10494
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010495 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010496
Chris Wilson64927112011-04-20 07:25:26 +010010497 if (!mode)
10498 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010499
Chris Wilsond2dff872011-04-19 08:36:26 +010010500 /* We need a framebuffer large enough to accommodate all accesses
10501 * that the plane may generate whilst we perform load detection.
10502 * We can not rely on the fbcon either being present (we get called
10503 * during its initialisation to detect all boot displays, or it may
10504 * not even exist) or that it is large enough to satisfy the
10505 * requested mode.
10506 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010507 fb = mode_fits_in_fbdev(dev, mode);
10508 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010509 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010510 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10511 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010512 } else
10513 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010514 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010515 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010516 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010517 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010518
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010519 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10520 if (ret)
10521 goto fail;
10522
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010523 drm_mode_copy(&crtc_state->base.mode, mode);
10524
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010525 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010526 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010527 if (old->release_fb)
10528 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010529 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010530 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010531 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010532
Jesse Barnes79e53942008-11-07 14:24:08 -080010533 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010534 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010535 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010536
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010537fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010538 drm_atomic_state_free(state);
10539 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010540
Rob Clark51fd3712013-11-19 12:10:12 -050010541 if (ret == -EDEADLK) {
10542 drm_modeset_backoff(ctx);
10543 goto retry;
10544 }
10545
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010546 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010547}
10548
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010549void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010550 struct intel_load_detect_pipe *old,
10551 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010552{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010553 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010554 struct intel_encoder *intel_encoder =
10555 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010556 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010557 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010559 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010560 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010561 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010562 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010563
Chris Wilsond2dff872011-04-19 08:36:26 +010010564 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010565 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010566 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010567
Chris Wilson8261b192011-04-19 23:18:09 +010010568 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010569 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010570 if (!state)
10571 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010572
10573 state->acquire_ctx = ctx;
10574
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010575 connector_state = drm_atomic_get_connector_state(state, connector);
10576 if (IS_ERR(connector_state))
10577 goto fail;
10578
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010579 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10580 if (IS_ERR(crtc_state))
10581 goto fail;
10582
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010583 connector_state->best_encoder = NULL;
10584 connector_state->crtc = NULL;
10585
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010586 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010587
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010588 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10589 0, 0);
10590 if (ret)
10591 goto fail;
10592
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010593 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010594 if (ret)
10595 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010596
Daniel Vetter36206362012-12-10 20:42:17 +010010597 if (old->release_fb) {
10598 drm_framebuffer_unregister_private(old->release_fb);
10599 drm_framebuffer_unreference(old->release_fb);
10600 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010601
Chris Wilson0622a532011-04-21 09:32:11 +010010602 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010603 }
10604
Eric Anholtc751ce42010-03-25 11:48:48 -070010605 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010606 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10607 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010608
10609 return;
10610fail:
10611 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10612 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010613}
10614
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010615static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010616 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010617{
10618 struct drm_i915_private *dev_priv = dev->dev_private;
10619 u32 dpll = pipe_config->dpll_hw_state.dpll;
10620
10621 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010622 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010623 else if (HAS_PCH_SPLIT(dev))
10624 return 120000;
10625 else if (!IS_GEN2(dev))
10626 return 96000;
10627 else
10628 return 48000;
10629}
10630
Jesse Barnes79e53942008-11-07 14:24:08 -080010631/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010632static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010633 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010634{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010635 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010636 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010637 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010638 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010639 u32 fp;
10640 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010641 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010642 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010643
10644 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010645 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010646 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010647 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010648
10649 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010650 if (IS_PINEVIEW(dev)) {
10651 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10652 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010653 } else {
10654 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10655 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10656 }
10657
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010658 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010659 if (IS_PINEVIEW(dev))
10660 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10661 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010662 else
10663 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010664 DPLL_FPA01_P1_POST_DIV_SHIFT);
10665
10666 switch (dpll & DPLL_MODE_MASK) {
10667 case DPLLB_MODE_DAC_SERIAL:
10668 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10669 5 : 10;
10670 break;
10671 case DPLLB_MODE_LVDS:
10672 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10673 7 : 14;
10674 break;
10675 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010676 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010677 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010678 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010679 }
10680
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010681 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010682 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010683 else
Imre Deakdccbea32015-06-22 23:35:51 +030010684 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010685 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010686 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010687 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010688
10689 if (is_lvds) {
10690 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10691 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010692
10693 if (lvds & LVDS_CLKB_POWER_UP)
10694 clock.p2 = 7;
10695 else
10696 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010697 } else {
10698 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10699 clock.p1 = 2;
10700 else {
10701 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10702 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10703 }
10704 if (dpll & PLL_P2_DIVIDE_BY_4)
10705 clock.p2 = 4;
10706 else
10707 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010708 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010709
Imre Deakdccbea32015-06-22 23:35:51 +030010710 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010711 }
10712
Ville Syrjälä18442d02013-09-13 16:00:08 +030010713 /*
10714 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010715 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010716 * encoder's get_config() function.
10717 */
Imre Deakdccbea32015-06-22 23:35:51 +030010718 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010719}
10720
Ville Syrjälä6878da02013-09-13 15:59:11 +030010721int intel_dotclock_calculate(int link_freq,
10722 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010723{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010724 /*
10725 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010726 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010727 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010728 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010729 *
10730 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010731 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010732 */
10733
Ville Syrjälä6878da02013-09-13 15:59:11 +030010734 if (!m_n->link_n)
10735 return 0;
10736
10737 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10738}
10739
Ville Syrjälä18442d02013-09-13 16:00:08 +030010740static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010741 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010742{
10743 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010744
10745 /* read out port_clock from the DPLL */
10746 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010747
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010748 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010749 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010750 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010751 * agree once we know their relationship in the encoder's
10752 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010753 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010754 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010755 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10756 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010757}
10758
10759/** Returns the currently programmed mode of the given pipe. */
10760struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10761 struct drm_crtc *crtc)
10762{
Jesse Barnes548f2452011-02-17 10:40:53 -080010763 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010764 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010765 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010766 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010767 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010768 int htot = I915_READ(HTOTAL(cpu_transcoder));
10769 int hsync = I915_READ(HSYNC(cpu_transcoder));
10770 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10771 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010772 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010773
10774 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10775 if (!mode)
10776 return NULL;
10777
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010778 /*
10779 * Construct a pipe_config sufficient for getting the clock info
10780 * back out of crtc_clock_get.
10781 *
10782 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10783 * to use a real value here instead.
10784 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010785 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010786 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010787 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10788 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10789 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010790 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10791
Ville Syrjälä773ae032013-09-23 17:48:20 +030010792 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010793 mode->hdisplay = (htot & 0xffff) + 1;
10794 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10795 mode->hsync_start = (hsync & 0xffff) + 1;
10796 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10797 mode->vdisplay = (vtot & 0xffff) + 1;
10798 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10799 mode->vsync_start = (vsync & 0xffff) + 1;
10800 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10801
10802 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010803
10804 return mode;
10805}
10806
Chris Wilsonf047e392012-07-21 12:31:41 +010010807void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010808{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010809 struct drm_i915_private *dev_priv = dev->dev_private;
10810
Chris Wilsonf62a0072014-02-21 17:55:39 +000010811 if (dev_priv->mm.busy)
10812 return;
10813
Paulo Zanoni43694d62014-03-07 20:08:08 -030010814 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010815 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010816 if (INTEL_INFO(dev)->gen >= 6)
10817 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010818 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010819}
10820
10821void intel_mark_idle(struct drm_device *dev)
10822{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010823 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010824
Chris Wilsonf62a0072014-02-21 17:55:39 +000010825 if (!dev_priv->mm.busy)
10826 return;
10827
10828 dev_priv->mm.busy = false;
10829
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010830 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010831 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010832
Paulo Zanoni43694d62014-03-07 20:08:08 -030010833 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010834}
10835
Jesse Barnes79e53942008-11-07 14:24:08 -080010836static void intel_crtc_destroy(struct drm_crtc *crtc)
10837{
10838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010839 struct drm_device *dev = crtc->dev;
10840 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010841
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010842 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010843 work = intel_crtc->unpin_work;
10844 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010845 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010846
10847 if (work) {
10848 cancel_work_sync(&work->work);
10849 kfree(work);
10850 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010851
10852 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010853
Jesse Barnes79e53942008-11-07 14:24:08 -080010854 kfree(intel_crtc);
10855}
10856
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010857static void intel_unpin_work_fn(struct work_struct *__work)
10858{
10859 struct intel_unpin_work *work =
10860 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010861 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10862 struct drm_device *dev = crtc->base.dev;
10863 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010864
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010865 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010866 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010867 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010868
John Harrisonf06cc1b2014-11-24 18:49:37 +000010869 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010870 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010871 mutex_unlock(&dev->struct_mutex);
10872
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010873 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010874 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010875
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010876 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10877 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010878
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010879 kfree(work);
10880}
10881
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010882static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010883 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010884{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10886 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010887 unsigned long flags;
10888
10889 /* Ignore early vblank irqs */
10890 if (intel_crtc == NULL)
10891 return;
10892
Daniel Vetterf3260382014-09-15 14:55:23 +020010893 /*
10894 * This is called both by irq handlers and the reset code (to complete
10895 * lost pageflips) so needs the full irqsave spinlocks.
10896 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010897 spin_lock_irqsave(&dev->event_lock, flags);
10898 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010899
10900 /* Ensure we don't miss a work->pending update ... */
10901 smp_rmb();
10902
10903 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010904 spin_unlock_irqrestore(&dev->event_lock, flags);
10905 return;
10906 }
10907
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010908 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010909
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010910 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010911}
10912
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010913void intel_finish_page_flip(struct drm_device *dev, int pipe)
10914{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010915 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010916 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10917
Mario Kleiner49b14a52010-12-09 07:00:07 +010010918 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010919}
10920
10921void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10922{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010923 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010924 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10925
Mario Kleiner49b14a52010-12-09 07:00:07 +010010926 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010927}
10928
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010929/* Is 'a' after or equal to 'b'? */
10930static bool g4x_flip_count_after_eq(u32 a, u32 b)
10931{
10932 return !((a - b) & 0x80000000);
10933}
10934
10935static bool page_flip_finished(struct intel_crtc *crtc)
10936{
10937 struct drm_device *dev = crtc->base.dev;
10938 struct drm_i915_private *dev_priv = dev->dev_private;
10939
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010940 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10941 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10942 return true;
10943
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010944 /*
10945 * The relevant registers doen't exist on pre-ctg.
10946 * As the flip done interrupt doesn't trigger for mmio
10947 * flips on gmch platforms, a flip count check isn't
10948 * really needed there. But since ctg has the registers,
10949 * include it in the check anyway.
10950 */
10951 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10952 return true;
10953
10954 /*
10955 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10956 * used the same base address. In that case the mmio flip might
10957 * have completed, but the CS hasn't even executed the flip yet.
10958 *
10959 * A flip count check isn't enough as the CS might have updated
10960 * the base address just after start of vblank, but before we
10961 * managed to process the interrupt. This means we'd complete the
10962 * CS flip too soon.
10963 *
10964 * Combining both checks should get us a good enough result. It may
10965 * still happen that the CS flip has been executed, but has not
10966 * yet actually completed. But in case the base address is the same
10967 * anyway, we don't really care.
10968 */
10969 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10970 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010971 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010972 crtc->unpin_work->flip_count);
10973}
10974
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010975void intel_prepare_page_flip(struct drm_device *dev, int plane)
10976{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010977 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010978 struct intel_crtc *intel_crtc =
10979 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10980 unsigned long flags;
10981
Daniel Vetterf3260382014-09-15 14:55:23 +020010982
10983 /*
10984 * This is called both by irq handlers and the reset code (to complete
10985 * lost pageflips) so needs the full irqsave spinlocks.
10986 *
10987 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010988 * generate a page-flip completion irq, i.e. every modeset
10989 * is also accompanied by a spurious intel_prepare_page_flip().
10990 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010991 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010992 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010993 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010994 spin_unlock_irqrestore(&dev->event_lock, flags);
10995}
10996
Chris Wilson60426392015-10-10 10:44:32 +010010997static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010998{
10999 /* Ensure that the work item is consistent when activating it ... */
11000 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010011001 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011002 /* and that it is marked active as soon as the irq could fire. */
11003 smp_wmb();
11004}
11005
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011006static int intel_gen2_queue_flip(struct drm_device *dev,
11007 struct drm_crtc *crtc,
11008 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011009 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011010 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011011 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011012{
John Harrison6258fbe2015-05-29 17:43:48 +010011013 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011015 u32 flip_mask;
11016 int ret;
11017
John Harrison5fb9de12015-05-29 17:44:07 +010011018 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011019 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011020 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011021
11022 /* Can't queue multiple flips, so wait for the previous
11023 * one to finish before executing the next.
11024 */
11025 if (intel_crtc->plane)
11026 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11027 else
11028 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011029 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11030 intel_ring_emit(ring, MI_NOOP);
11031 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11032 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11033 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011034 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011035 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011036
Chris Wilson60426392015-10-10 10:44:32 +010011037 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011038 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011039}
11040
11041static int intel_gen3_queue_flip(struct drm_device *dev,
11042 struct drm_crtc *crtc,
11043 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011044 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011045 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011046 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011047{
John Harrison6258fbe2015-05-29 17:43:48 +010011048 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011050 u32 flip_mask;
11051 int ret;
11052
John Harrison5fb9de12015-05-29 17:44:07 +010011053 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011054 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011055 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011056
11057 if (intel_crtc->plane)
11058 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11059 else
11060 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011061 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11062 intel_ring_emit(ring, MI_NOOP);
11063 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11064 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11065 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011066 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011067 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011068
Chris Wilson60426392015-10-10 10:44:32 +010011069 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011070 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011071}
11072
11073static int intel_gen4_queue_flip(struct drm_device *dev,
11074 struct drm_crtc *crtc,
11075 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011076 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011077 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011078 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011079{
John Harrison6258fbe2015-05-29 17:43:48 +010011080 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011081 struct drm_i915_private *dev_priv = dev->dev_private;
11082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11083 uint32_t pf, pipesrc;
11084 int ret;
11085
John Harrison5fb9de12015-05-29 17:44:07 +010011086 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011087 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011088 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011089
11090 /* i965+ uses the linear or tiled offsets from the
11091 * Display Registers (which do not change across a page-flip)
11092 * so we need only reprogram the base address.
11093 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011094 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11095 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11096 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011097 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011098 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011099
11100 /* XXX Enabling the panel-fitter across page-flip is so far
11101 * untested on non-native modes, so ignore it for now.
11102 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11103 */
11104 pf = 0;
11105 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011106 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011107
Chris Wilson60426392015-10-10 10:44:32 +010011108 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011109 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011110}
11111
11112static int intel_gen6_queue_flip(struct drm_device *dev,
11113 struct drm_crtc *crtc,
11114 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011115 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011116 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011117 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011118{
John Harrison6258fbe2015-05-29 17:43:48 +010011119 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011120 struct drm_i915_private *dev_priv = dev->dev_private;
11121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11122 uint32_t pf, pipesrc;
11123 int ret;
11124
John Harrison5fb9de12015-05-29 17:44:07 +010011125 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011126 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011127 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011128
Daniel Vetter6d90c952012-04-26 23:28:05 +020011129 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11130 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11131 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011132 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011133
Chris Wilson99d9acd2012-04-17 20:37:00 +010011134 /* Contrary to the suggestions in the documentation,
11135 * "Enable Panel Fitter" does not seem to be required when page
11136 * flipping with a non-native mode, and worse causes a normal
11137 * modeset to fail.
11138 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11139 */
11140 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011141 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011142 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011143
Chris Wilson60426392015-10-10 10:44:32 +010011144 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011145 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011146}
11147
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011148static int intel_gen7_queue_flip(struct drm_device *dev,
11149 struct drm_crtc *crtc,
11150 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011151 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011152 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011153 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011154{
John Harrison6258fbe2015-05-29 17:43:48 +010011155 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011156 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011157 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011158 int len, ret;
11159
Robin Schroereba905b2014-05-18 02:24:50 +020011160 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011161 case PLANE_A:
11162 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11163 break;
11164 case PLANE_B:
11165 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11166 break;
11167 case PLANE_C:
11168 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11169 break;
11170 default:
11171 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011172 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011173 }
11174
Chris Wilsonffe74d72013-08-26 20:58:12 +010011175 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011176 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011177 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011178 /*
11179 * On Gen 8, SRM is now taking an extra dword to accommodate
11180 * 48bits addresses, and we need a NOOP for the batch size to
11181 * stay even.
11182 */
11183 if (IS_GEN8(dev))
11184 len += 2;
11185 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011186
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011187 /*
11188 * BSpec MI_DISPLAY_FLIP for IVB:
11189 * "The full packet must be contained within the same cache line."
11190 *
11191 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11192 * cacheline, if we ever start emitting more commands before
11193 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11194 * then do the cacheline alignment, and finally emit the
11195 * MI_DISPLAY_FLIP.
11196 */
John Harrisonbba09b12015-05-29 17:44:06 +010011197 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011198 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011199 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011200
John Harrison5fb9de12015-05-29 17:44:07 +010011201 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011202 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011203 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011204
Chris Wilsonffe74d72013-08-26 20:58:12 +010011205 /* Unmask the flip-done completion message. Note that the bspec says that
11206 * we should do this for both the BCS and RCS, and that we must not unmask
11207 * more than one flip event at any time (or ensure that one flip message
11208 * can be sent by waiting for flip-done prior to queueing new flips).
11209 * Experimentation says that BCS works despite DERRMR masking all
11210 * flip-done completion events and that unmasking all planes at once
11211 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11212 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11213 */
11214 if (ring->id == RCS) {
11215 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011216 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011217 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11218 DERRMR_PIPEB_PRI_FLIP_DONE |
11219 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011220 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011221 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011222 MI_SRM_LRM_GLOBAL_GTT);
11223 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011224 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011225 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011226 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011227 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011228 if (IS_GEN8(dev)) {
11229 intel_ring_emit(ring, 0);
11230 intel_ring_emit(ring, MI_NOOP);
11231 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011232 }
11233
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011234 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011235 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011236 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011237 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011238
Chris Wilson60426392015-10-10 10:44:32 +010011239 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011240 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011241}
11242
Sourab Gupta84c33a62014-06-02 16:47:17 +053011243static bool use_mmio_flip(struct intel_engine_cs *ring,
11244 struct drm_i915_gem_object *obj)
11245{
11246 /*
11247 * This is not being used for older platforms, because
11248 * non-availability of flip done interrupt forces us to use
11249 * CS flips. Older platforms derive flip done using some clever
11250 * tricks involving the flip_pending status bits and vblank irqs.
11251 * So using MMIO flips there would disrupt this mechanism.
11252 */
11253
Chris Wilson8e09bf82014-07-08 10:40:30 +010011254 if (ring == NULL)
11255 return true;
11256
Sourab Gupta84c33a62014-06-02 16:47:17 +053011257 if (INTEL_INFO(ring->dev)->gen < 5)
11258 return false;
11259
11260 if (i915.use_mmio_flip < 0)
11261 return false;
11262 else if (i915.use_mmio_flip > 0)
11263 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011264 else if (i915.enable_execlists)
11265 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011266 else if (obj->base.dma_buf &&
11267 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11268 false))
11269 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011270 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011271 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011272}
11273
Chris Wilson60426392015-10-10 10:44:32 +010011274static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011275 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011276 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011277{
11278 struct drm_device *dev = intel_crtc->base.dev;
11279 struct drm_i915_private *dev_priv = dev->dev_private;
11280 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011281 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011282 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011283
11284 ctl = I915_READ(PLANE_CTL(pipe, 0));
11285 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011286 switch (fb->modifier[0]) {
11287 case DRM_FORMAT_MOD_NONE:
11288 break;
11289 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011290 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011291 break;
11292 case I915_FORMAT_MOD_Y_TILED:
11293 ctl |= PLANE_CTL_TILED_Y;
11294 break;
11295 case I915_FORMAT_MOD_Yf_TILED:
11296 ctl |= PLANE_CTL_TILED_YF;
11297 break;
11298 default:
11299 MISSING_CASE(fb->modifier[0]);
11300 }
Damien Lespiauff944562014-11-20 14:58:16 +000011301
11302 /*
11303 * The stride is either expressed as a multiple of 64 bytes chunks for
11304 * linear buffers or in number of tiles for tiled buffers.
11305 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011306 if (intel_rotation_90_or_270(rotation)) {
11307 /* stride = Surface height in tiles */
11308 tile_height = intel_tile_height(dev, fb->pixel_format,
11309 fb->modifier[0], 0);
11310 stride = DIV_ROUND_UP(fb->height, tile_height);
11311 } else {
11312 stride = fb->pitches[0] /
11313 intel_fb_stride_alignment(dev, fb->modifier[0],
11314 fb->pixel_format);
11315 }
Damien Lespiauff944562014-11-20 14:58:16 +000011316
11317 /*
11318 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11319 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11320 */
11321 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11322 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11323
Chris Wilson60426392015-10-10 10:44:32 +010011324 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011325 POSTING_READ(PLANE_SURF(pipe, 0));
11326}
11327
Chris Wilson60426392015-10-10 10:44:32 +010011328static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11329 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011330{
11331 struct drm_device *dev = intel_crtc->base.dev;
11332 struct drm_i915_private *dev_priv = dev->dev_private;
11333 struct intel_framebuffer *intel_fb =
11334 to_intel_framebuffer(intel_crtc->base.primary->fb);
11335 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011336 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011337 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011338
Sourab Gupta84c33a62014-06-02 16:47:17 +053011339 dspcntr = I915_READ(reg);
11340
Damien Lespiauc5d97472014-10-25 00:11:11 +010011341 if (obj->tiling_mode != I915_TILING_NONE)
11342 dspcntr |= DISPPLANE_TILED;
11343 else
11344 dspcntr &= ~DISPPLANE_TILED;
11345
Sourab Gupta84c33a62014-06-02 16:47:17 +053011346 I915_WRITE(reg, dspcntr);
11347
Chris Wilson60426392015-10-10 10:44:32 +010011348 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011349 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011350}
11351
11352/*
11353 * XXX: This is the temporary way to update the plane registers until we get
11354 * around to using the usual plane update functions for MMIO flips
11355 */
Chris Wilson60426392015-10-10 10:44:32 +010011356static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011357{
Chris Wilson60426392015-10-10 10:44:32 +010011358 struct intel_crtc *crtc = mmio_flip->crtc;
11359 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011360
Chris Wilson60426392015-10-10 10:44:32 +010011361 spin_lock_irq(&crtc->base.dev->event_lock);
11362 work = crtc->unpin_work;
11363 spin_unlock_irq(&crtc->base.dev->event_lock);
11364 if (work == NULL)
11365 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011366
Chris Wilson60426392015-10-10 10:44:32 +010011367 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011368
Chris Wilson60426392015-10-10 10:44:32 +010011369 intel_pipe_update_start(crtc);
11370
11371 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011372 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011373 else
11374 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011375 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011376
Chris Wilson60426392015-10-10 10:44:32 +010011377 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011378}
11379
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011380static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011381{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011382 struct intel_mmio_flip *mmio_flip =
11383 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011384 struct intel_framebuffer *intel_fb =
11385 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11386 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011387
Chris Wilson60426392015-10-10 10:44:32 +010011388 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011389 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011390 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011391 false, NULL,
11392 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011393 i915_gem_request_unreference__unlocked(mmio_flip->req);
11394 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011395
Alex Goinsfd8e0582015-11-25 18:43:38 -080011396 /* For framebuffer backed by dmabuf, wait for fence */
11397 if (obj->base.dma_buf)
11398 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11399 false, false,
11400 MAX_SCHEDULE_TIMEOUT) < 0);
11401
Chris Wilson60426392015-10-10 10:44:32 +010011402 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011403 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011404}
11405
11406static int intel_queue_mmio_flip(struct drm_device *dev,
11407 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011408 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011409{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011410 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011411
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011412 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11413 if (mmio_flip == NULL)
11414 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011415
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011416 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011417 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011418 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011419 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011420
11421 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11422 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011423
Sourab Gupta84c33a62014-06-02 16:47:17 +053011424 return 0;
11425}
11426
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011427static int intel_default_queue_flip(struct drm_device *dev,
11428 struct drm_crtc *crtc,
11429 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011430 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011431 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011432 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011433{
11434 return -ENODEV;
11435}
11436
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011437static bool __intel_pageflip_stall_check(struct drm_device *dev,
11438 struct drm_crtc *crtc)
11439{
11440 struct drm_i915_private *dev_priv = dev->dev_private;
11441 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11442 struct intel_unpin_work *work = intel_crtc->unpin_work;
11443 u32 addr;
11444
11445 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11446 return true;
11447
Chris Wilson908565c2015-08-12 13:08:22 +010011448 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11449 return false;
11450
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011451 if (!work->enable_stall_check)
11452 return false;
11453
11454 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011455 if (work->flip_queued_req &&
11456 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011457 return false;
11458
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011459 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011460 }
11461
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011462 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011463 return false;
11464
11465 /* Potential stall - if we see that the flip has happened,
11466 * assume a missed interrupt. */
11467 if (INTEL_INFO(dev)->gen >= 4)
11468 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11469 else
11470 addr = I915_READ(DSPADDR(intel_crtc->plane));
11471
11472 /* There is a potential issue here with a false positive after a flip
11473 * to the same address. We could address this by checking for a
11474 * non-incrementing frame counter.
11475 */
11476 return addr == work->gtt_offset;
11477}
11478
11479void intel_check_page_flip(struct drm_device *dev, int pipe)
11480{
11481 struct drm_i915_private *dev_priv = dev->dev_private;
11482 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011484 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011485
Dave Gordon6c51d462015-03-06 15:34:26 +000011486 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011487
11488 if (crtc == NULL)
11489 return;
11490
Daniel Vetterf3260382014-09-15 14:55:23 +020011491 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011492 work = intel_crtc->unpin_work;
11493 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011494 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011495 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011496 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011497 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011498 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011499 if (work != NULL &&
11500 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11501 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011502 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011503}
11504
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011505static int intel_crtc_page_flip(struct drm_crtc *crtc,
11506 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011507 struct drm_pending_vblank_event *event,
11508 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011509{
11510 struct drm_device *dev = crtc->dev;
11511 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011512 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011513 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011515 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011516 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011517 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011518 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011519 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011520 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011521 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011522
Matt Roper2ff8fde2014-07-08 07:50:07 -070011523 /*
11524 * drm_mode_page_flip_ioctl() should already catch this, but double
11525 * check to be safe. In the future we may enable pageflipping from
11526 * a disabled primary plane.
11527 */
11528 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11529 return -EBUSY;
11530
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011531 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011532 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011533 return -EINVAL;
11534
11535 /*
11536 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11537 * Note that pitch changes could also affect these register.
11538 */
11539 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011540 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11541 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011542 return -EINVAL;
11543
Chris Wilsonf900db42014-02-20 09:26:13 +000011544 if (i915_terminally_wedged(&dev_priv->gpu_error))
11545 goto out_hang;
11546
Daniel Vetterb14c5672013-09-19 12:18:32 +020011547 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011548 if (work == NULL)
11549 return -ENOMEM;
11550
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011551 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011552 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011553 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011554 INIT_WORK(&work->work, intel_unpin_work_fn);
11555
Daniel Vetter87b6b102014-05-15 15:33:46 +020011556 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011557 if (ret)
11558 goto free_work;
11559
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011560 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011561 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011562 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011563 /* Before declaring the flip queue wedged, check if
11564 * the hardware completed the operation behind our backs.
11565 */
11566 if (__intel_pageflip_stall_check(dev, crtc)) {
11567 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11568 page_flip_completed(intel_crtc);
11569 } else {
11570 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011571 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011572
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011573 drm_crtc_vblank_put(crtc);
11574 kfree(work);
11575 return -EBUSY;
11576 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011577 }
11578 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011579 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011580
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011581 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11582 flush_workqueue(dev_priv->wq);
11583
Jesse Barnes75dfca82010-02-10 15:09:44 -080011584 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011585 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011586 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011587
Matt Roperf4510a22014-04-01 15:22:40 -070011588 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011589 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011590
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011591 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011592
Chris Wilson89ed88b2015-02-16 14:31:49 +000011593 ret = i915_mutex_lock_interruptible(dev);
11594 if (ret)
11595 goto cleanup;
11596
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011597 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011598 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011599
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011600 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011601 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011602
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011603 if (IS_VALLEYVIEW(dev)) {
11604 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011605 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011606 /* vlv: DISPLAY_FLIP fails to change tiling */
11607 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011608 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011609 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011610 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011611 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011612 if (ring == NULL || ring->id != RCS)
11613 ring = &dev_priv->ring[BCS];
11614 } else {
11615 ring = &dev_priv->ring[RCS];
11616 }
11617
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011618 mmio_flip = use_mmio_flip(ring, obj);
11619
11620 /* When using CS flips, we want to emit semaphores between rings.
11621 * However, when using mmio flips we will create a task to do the
11622 * synchronisation, so all we want here is to pin the framebuffer
11623 * into the display plane and skip any waits.
11624 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011625 if (!mmio_flip) {
11626 ret = i915_gem_object_sync(obj, ring, &request);
11627 if (ret)
11628 goto cleanup_pending;
11629 }
11630
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011631 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011632 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011633 if (ret)
11634 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011635
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011636 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11637 obj, 0);
11638 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011639
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011640 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011641 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011642 if (ret)
11643 goto cleanup_unpin;
11644
John Harrisonf06cc1b2014-11-24 18:49:37 +000011645 i915_gem_request_assign(&work->flip_queued_req,
11646 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011647 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011648 if (!request) {
11649 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11650 if (ret)
11651 goto cleanup_unpin;
11652 }
11653
11654 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011655 page_flip_flags);
11656 if (ret)
11657 goto cleanup_unpin;
11658
John Harrison6258fbe2015-05-29 17:43:48 +010011659 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011660 }
11661
John Harrison91af1272015-06-18 13:14:56 +010011662 if (request)
John Harrison75289872015-05-29 17:43:49 +010011663 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011664
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011665 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011666 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011667
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011668 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011669 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011670 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011671
Paulo Zanonid029bca2015-10-15 10:44:46 -030011672 intel_fbc_deactivate(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011673 intel_frontbuffer_flip_prepare(dev,
11674 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011675
Jesse Barnese5510fa2010-07-01 16:48:37 -070011676 trace_i915_flip_request(intel_crtc->plane, obj);
11677
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011678 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011679
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011680cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011681 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011682cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011683 if (request)
11684 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011685 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011686 mutex_unlock(&dev->struct_mutex);
11687cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011688 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011689 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011690
Chris Wilson89ed88b2015-02-16 14:31:49 +000011691 drm_gem_object_unreference_unlocked(&obj->base);
11692 drm_framebuffer_unreference(work->old_fb);
11693
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011694 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011695 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011696 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011697
Daniel Vetter87b6b102014-05-15 15:33:46 +020011698 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011699free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011700 kfree(work);
11701
Chris Wilsonf900db42014-02-20 09:26:13 +000011702 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011703 struct drm_atomic_state *state;
11704 struct drm_plane_state *plane_state;
11705
Chris Wilsonf900db42014-02-20 09:26:13 +000011706out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011707 state = drm_atomic_state_alloc(dev);
11708 if (!state)
11709 return -ENOMEM;
11710 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11711
11712retry:
11713 plane_state = drm_atomic_get_plane_state(state, primary);
11714 ret = PTR_ERR_OR_ZERO(plane_state);
11715 if (!ret) {
11716 drm_atomic_set_fb_for_plane(plane_state, fb);
11717
11718 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11719 if (!ret)
11720 ret = drm_atomic_commit(state);
11721 }
11722
11723 if (ret == -EDEADLK) {
11724 drm_modeset_backoff(state->acquire_ctx);
11725 drm_atomic_state_clear(state);
11726 goto retry;
11727 }
11728
11729 if (ret)
11730 drm_atomic_state_free(state);
11731
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011732 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011733 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011734 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011735 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011736 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011737 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011738 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011739}
11740
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011741
11742/**
11743 * intel_wm_need_update - Check whether watermarks need updating
11744 * @plane: drm plane
11745 * @state: new plane state
11746 *
11747 * Check current plane state versus the new one to determine whether
11748 * watermarks need to be recalculated.
11749 *
11750 * Returns true or false.
11751 */
11752static bool intel_wm_need_update(struct drm_plane *plane,
11753 struct drm_plane_state *state)
11754{
Matt Roperd21fbe82015-09-24 15:53:12 -070011755 struct intel_plane_state *new = to_intel_plane_state(state);
11756 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11757
11758 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011759 if (new->visible != cur->visible)
11760 return true;
11761
11762 if (!cur->base.fb || !new->base.fb)
11763 return false;
11764
11765 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11766 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011767 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11768 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11769 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11770 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011771 return true;
11772
11773 return false;
11774}
11775
Matt Roperd21fbe82015-09-24 15:53:12 -070011776static bool needs_scaling(struct intel_plane_state *state)
11777{
11778 int src_w = drm_rect_width(&state->src) >> 16;
11779 int src_h = drm_rect_height(&state->src) >> 16;
11780 int dst_w = drm_rect_width(&state->dst);
11781 int dst_h = drm_rect_height(&state->dst);
11782
11783 return (src_w != dst_w || src_h != dst_h);
11784}
11785
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011786int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11787 struct drm_plane_state *plane_state)
11788{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011789 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011790 struct drm_crtc *crtc = crtc_state->crtc;
11791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11792 struct drm_plane *plane = plane_state->plane;
11793 struct drm_device *dev = crtc->dev;
11794 struct drm_i915_private *dev_priv = dev->dev_private;
11795 struct intel_plane_state *old_plane_state =
11796 to_intel_plane_state(plane->state);
11797 int idx = intel_crtc->base.base.id, ret;
11798 int i = drm_plane_index(plane);
11799 bool mode_changed = needs_modeset(crtc_state);
11800 bool was_crtc_enabled = crtc->state->active;
11801 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011802 bool turn_off, turn_on, visible, was_visible;
11803 struct drm_framebuffer *fb = plane_state->fb;
11804
11805 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11806 plane->type != DRM_PLANE_TYPE_CURSOR) {
11807 ret = skl_update_scaler_plane(
11808 to_intel_crtc_state(crtc_state),
11809 to_intel_plane_state(plane_state));
11810 if (ret)
11811 return ret;
11812 }
11813
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011814 was_visible = old_plane_state->visible;
11815 visible = to_intel_plane_state(plane_state)->visible;
11816
11817 if (!was_crtc_enabled && WARN_ON(was_visible))
11818 was_visible = false;
11819
11820 if (!is_crtc_enabled && WARN_ON(visible))
11821 visible = false;
11822
11823 if (!was_visible && !visible)
11824 return 0;
11825
11826 turn_off = was_visible && (!visible || mode_changed);
11827 turn_on = visible && (!was_visible || mode_changed);
11828
11829 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11830 plane->base.id, fb ? fb->base.id : -1);
11831
11832 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11833 plane->base.id, was_visible, visible,
11834 turn_off, turn_on, mode_changed);
11835
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011836 if (turn_on || turn_off) {
11837 pipe_config->wm_changed = true;
11838
Ville Syrjälä852eb002015-06-24 22:00:07 +030011839 /* must disable cxsr around plane enable/disable */
11840 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11841 if (is_crtc_enabled)
11842 intel_crtc->atomic.wait_vblank = true;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011843 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011844 }
11845 } else if (intel_wm_need_update(plane, plane_state)) {
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011846 pipe_config->wm_changed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011847 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011848
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011849 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011850 intel_crtc->atomic.fb_bits |=
11851 to_intel_plane(plane)->frontbuffer_bit;
11852
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011853 switch (plane->type) {
11854 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011855 intel_crtc->atomic.pre_disable_primary = turn_off;
11856 intel_crtc->atomic.post_enable_primary = turn_on;
11857
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011858 if (turn_off) {
11859 /*
11860 * FIXME: Actually if we will still have any other
11861 * plane enabled on the pipe we could let IPS enabled
11862 * still, but for now lets consider that when we make
11863 * primary invisible by setting DSPCNTR to 0 on
11864 * update_primary_plane function IPS needs to be
11865 * disable.
11866 */
11867 intel_crtc->atomic.disable_ips = true;
11868
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011869 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011870 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011871
11872 /*
11873 * FBC does not work on some platforms for rotated
11874 * planes, so disable it when rotation is not 0 and
11875 * update it when rotation is set back to 0.
11876 *
11877 * FIXME: This is redundant with the fbc update done in
11878 * the primary plane enable function except that that
11879 * one is done too late. We eventually need to unify
11880 * this.
11881 */
11882
11883 if (visible &&
11884 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11885 dev_priv->fbc.crtc == intel_crtc &&
11886 plane_state->rotation != BIT(DRM_ROTATE_0))
11887 intel_crtc->atomic.disable_fbc = true;
11888
11889 /*
11890 * BDW signals flip done immediately if the plane
11891 * is disabled, even if the plane enable is already
11892 * armed to occur at the next vblank :(
11893 */
11894 if (turn_on && IS_BROADWELL(dev))
11895 intel_crtc->atomic.wait_vblank = true;
11896
11897 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11898 break;
11899 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011900 break;
11901 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011902 /*
11903 * WaCxSRDisabledForSpriteScaling:ivb
11904 *
11905 * cstate->update_wm was already set above, so this flag will
11906 * take effect when we commit and program watermarks.
11907 */
11908 if (IS_IVYBRIDGE(dev) &&
11909 needs_scaling(to_intel_plane_state(plane_state)) &&
11910 !needs_scaling(old_plane_state)) {
11911 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11912 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011913 intel_crtc->atomic.wait_vblank = true;
11914 intel_crtc->atomic.update_sprite_watermarks |=
11915 1 << i;
11916 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011917
11918 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011919 }
11920 return 0;
11921}
11922
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011923static bool encoders_cloneable(const struct intel_encoder *a,
11924 const struct intel_encoder *b)
11925{
11926 /* masks could be asymmetric, so check both ways */
11927 return a == b || (a->cloneable & (1 << b->type) &&
11928 b->cloneable & (1 << a->type));
11929}
11930
11931static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11932 struct intel_crtc *crtc,
11933 struct intel_encoder *encoder)
11934{
11935 struct intel_encoder *source_encoder;
11936 struct drm_connector *connector;
11937 struct drm_connector_state *connector_state;
11938 int i;
11939
11940 for_each_connector_in_state(state, connector, connector_state, i) {
11941 if (connector_state->crtc != &crtc->base)
11942 continue;
11943
11944 source_encoder =
11945 to_intel_encoder(connector_state->best_encoder);
11946 if (!encoders_cloneable(encoder, source_encoder))
11947 return false;
11948 }
11949
11950 return true;
11951}
11952
11953static bool check_encoder_cloning(struct drm_atomic_state *state,
11954 struct intel_crtc *crtc)
11955{
11956 struct intel_encoder *encoder;
11957 struct drm_connector *connector;
11958 struct drm_connector_state *connector_state;
11959 int i;
11960
11961 for_each_connector_in_state(state, connector, connector_state, i) {
11962 if (connector_state->crtc != &crtc->base)
11963 continue;
11964
11965 encoder = to_intel_encoder(connector_state->best_encoder);
11966 if (!check_single_encoder_cloning(state, crtc, encoder))
11967 return false;
11968 }
11969
11970 return true;
11971}
11972
11973static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11974 struct drm_crtc_state *crtc_state)
11975{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011976 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011977 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011978 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011979 struct intel_crtc_state *pipe_config =
11980 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011981 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011982 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011983 bool mode_changed = needs_modeset(crtc_state);
11984
11985 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11986 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11987 return -EINVAL;
11988 }
11989
Ville Syrjälä852eb002015-06-24 22:00:07 +030011990 if (mode_changed && !crtc_state->active)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011991 pipe_config->wm_changed = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011992
Maarten Lankhorstad421372015-06-15 12:33:42 +020011993 if (mode_changed && crtc_state->enable &&
11994 dev_priv->display.crtc_compute_clock &&
11995 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11996 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11997 pipe_config);
11998 if (ret)
11999 return ret;
12000 }
12001
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012002 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012003 if (dev_priv->display.compute_pipe_wm) {
12004 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
12005 if (ret)
12006 return ret;
12007 }
12008
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012009 if (INTEL_INFO(dev)->gen >= 9) {
12010 if (mode_changed)
12011 ret = skl_update_scaler_crtc(pipe_config);
12012
12013 if (!ret)
12014 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12015 pipe_config);
12016 }
12017
12018 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012019}
12020
Jani Nikula65b38e02015-04-13 11:26:56 +030012021static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012022 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12023 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080012024 .atomic_begin = intel_begin_crtc_commit,
12025 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012026 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012027};
12028
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012029static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12030{
12031 struct intel_connector *connector;
12032
12033 for_each_intel_connector(dev, connector) {
12034 if (connector->base.encoder) {
12035 connector->base.state->best_encoder =
12036 connector->base.encoder;
12037 connector->base.state->crtc =
12038 connector->base.encoder->crtc;
12039 } else {
12040 connector->base.state->best_encoder = NULL;
12041 connector->base.state->crtc = NULL;
12042 }
12043 }
12044}
12045
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012046static void
Robin Schroereba905b2014-05-18 02:24:50 +020012047connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012048 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012049{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012050 int bpp = pipe_config->pipe_bpp;
12051
12052 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12053 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012054 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012055
12056 /* Don't use an invalid EDID bpc value */
12057 if (connector->base.display_info.bpc &&
12058 connector->base.display_info.bpc * 3 < bpp) {
12059 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12060 bpp, connector->base.display_info.bpc*3);
12061 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12062 }
12063
12064 /* Clamp bpp to 8 on screens without EDID 1.4 */
12065 if (connector->base.display_info.bpc == 0 && bpp > 24) {
12066 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12067 bpp);
12068 pipe_config->pipe_bpp = 24;
12069 }
12070}
12071
12072static int
12073compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012074 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012075{
12076 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012077 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012078 struct drm_connector *connector;
12079 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012080 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012081
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012082 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012083 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012084 else if (INTEL_INFO(dev)->gen >= 5)
12085 bpp = 12*3;
12086 else
12087 bpp = 8*3;
12088
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012089
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012090 pipe_config->pipe_bpp = bpp;
12091
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012092 state = pipe_config->base.state;
12093
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012094 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012095 for_each_connector_in_state(state, connector, connector_state, i) {
12096 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012097 continue;
12098
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012099 connected_sink_compute_bpp(to_intel_connector(connector),
12100 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012101 }
12102
12103 return bpp;
12104}
12105
Daniel Vetter644db712013-09-19 14:53:58 +020012106static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12107{
12108 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12109 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012110 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012111 mode->crtc_hdisplay, mode->crtc_hsync_start,
12112 mode->crtc_hsync_end, mode->crtc_htotal,
12113 mode->crtc_vdisplay, mode->crtc_vsync_start,
12114 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12115}
12116
Daniel Vetterc0b03412013-05-28 12:05:54 +020012117static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012118 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012119 const char *context)
12120{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012121 struct drm_device *dev = crtc->base.dev;
12122 struct drm_plane *plane;
12123 struct intel_plane *intel_plane;
12124 struct intel_plane_state *state;
12125 struct drm_framebuffer *fb;
12126
12127 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12128 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012129
12130 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12131 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12132 pipe_config->pipe_bpp, pipe_config->dither);
12133 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12134 pipe_config->has_pch_encoder,
12135 pipe_config->fdi_lanes,
12136 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12137 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12138 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012139 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012140 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012141 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012142 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12143 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12144 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012145
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012146 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012147 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012148 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012149 pipe_config->dp_m2_n2.gmch_m,
12150 pipe_config->dp_m2_n2.gmch_n,
12151 pipe_config->dp_m2_n2.link_m,
12152 pipe_config->dp_m2_n2.link_n,
12153 pipe_config->dp_m2_n2.tu);
12154
Daniel Vetter55072d12014-11-20 16:10:28 +010012155 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12156 pipe_config->has_audio,
12157 pipe_config->has_infoframe);
12158
Daniel Vetterc0b03412013-05-28 12:05:54 +020012159 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012160 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012161 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012162 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12163 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012164 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012165 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12166 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012167 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12168 crtc->num_scalers,
12169 pipe_config->scaler_state.scaler_users,
12170 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012171 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12172 pipe_config->gmch_pfit.control,
12173 pipe_config->gmch_pfit.pgm_ratios,
12174 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012175 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012176 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012177 pipe_config->pch_pfit.size,
12178 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012179 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012180 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012181
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012182 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012183 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012184 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012185 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012186 pipe_config->ddi_pll_sel,
12187 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012188 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012189 pipe_config->dpll_hw_state.pll0,
12190 pipe_config->dpll_hw_state.pll1,
12191 pipe_config->dpll_hw_state.pll2,
12192 pipe_config->dpll_hw_state.pll3,
12193 pipe_config->dpll_hw_state.pll6,
12194 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012195 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012196 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012197 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012198 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012199 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12200 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12201 pipe_config->ddi_pll_sel,
12202 pipe_config->dpll_hw_state.ctrl1,
12203 pipe_config->dpll_hw_state.cfgcr1,
12204 pipe_config->dpll_hw_state.cfgcr2);
12205 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012206 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012207 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012208 pipe_config->dpll_hw_state.wrpll,
12209 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012210 } else {
12211 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12212 "fp0: 0x%x, fp1: 0x%x\n",
12213 pipe_config->dpll_hw_state.dpll,
12214 pipe_config->dpll_hw_state.dpll_md,
12215 pipe_config->dpll_hw_state.fp0,
12216 pipe_config->dpll_hw_state.fp1);
12217 }
12218
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012219 DRM_DEBUG_KMS("planes on this crtc\n");
12220 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12221 intel_plane = to_intel_plane(plane);
12222 if (intel_plane->pipe != crtc->pipe)
12223 continue;
12224
12225 state = to_intel_plane_state(plane->state);
12226 fb = state->base.fb;
12227 if (!fb) {
12228 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12229 "disabled, scaler_id = %d\n",
12230 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12231 plane->base.id, intel_plane->pipe,
12232 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12233 drm_plane_index(plane), state->scaler_id);
12234 continue;
12235 }
12236
12237 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12238 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12239 plane->base.id, intel_plane->pipe,
12240 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12241 drm_plane_index(plane));
12242 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12243 fb->base.id, fb->width, fb->height, fb->pixel_format);
12244 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12245 state->scaler_id,
12246 state->src.x1 >> 16, state->src.y1 >> 16,
12247 drm_rect_width(&state->src) >> 16,
12248 drm_rect_height(&state->src) >> 16,
12249 state->dst.x1, state->dst.y1,
12250 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12251 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012252}
12253
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012254static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012255{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012256 struct drm_device *dev = state->dev;
12257 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012258 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012259 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012260 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012261 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012262
12263 /*
12264 * Walk the connector list instead of the encoder
12265 * list to detect the problem on ddi platforms
12266 * where there's just one encoder per digital port.
12267 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012268 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012269 if (!connector_state->best_encoder)
12270 continue;
12271
12272 encoder = to_intel_encoder(connector_state->best_encoder);
12273
12274 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012275
12276 switch (encoder->type) {
12277 unsigned int port_mask;
12278 case INTEL_OUTPUT_UNKNOWN:
12279 if (WARN_ON(!HAS_DDI(dev)))
12280 break;
12281 case INTEL_OUTPUT_DISPLAYPORT:
12282 case INTEL_OUTPUT_HDMI:
12283 case INTEL_OUTPUT_EDP:
12284 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12285
12286 /* the same port mustn't appear more than once */
12287 if (used_ports & port_mask)
12288 return false;
12289
12290 used_ports |= port_mask;
12291 default:
12292 break;
12293 }
12294 }
12295
12296 return true;
12297}
12298
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012299static void
12300clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12301{
12302 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012303 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012304 struct intel_dpll_hw_state dpll_hw_state;
12305 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012306 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012307 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012308
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012309 /* FIXME: before the switch to atomic started, a new pipe_config was
12310 * kzalloc'd. Code that depends on any field being zero should be
12311 * fixed, so that the crtc_state can be safely duplicated. For now,
12312 * only fields that are know to not cause problems are preserved. */
12313
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012314 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012315 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012316 shared_dpll = crtc_state->shared_dpll;
12317 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012318 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012319 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012320
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012321 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012322
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012323 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012324 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012325 crtc_state->shared_dpll = shared_dpll;
12326 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012327 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012328 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012329}
12330
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012331static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012332intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012333 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012334{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012335 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012336 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012337 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012338 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012339 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012340 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012341 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012342
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012343 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012344
Daniel Vettere143a212013-07-04 12:01:15 +020012345 pipe_config->cpu_transcoder =
12346 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012347
Imre Deak2960bc92013-07-30 13:36:32 +030012348 /*
12349 * Sanitize sync polarity flags based on requested ones. If neither
12350 * positive or negative polarity is requested, treat this as meaning
12351 * negative polarity.
12352 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012353 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012354 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012355 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012356
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012357 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012358 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012359 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012360
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012361 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12362 pipe_config);
12363 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012364 goto fail;
12365
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012366 /*
12367 * Determine the real pipe dimensions. Note that stereo modes can
12368 * increase the actual pipe size due to the frame doubling and
12369 * insertion of additional space for blanks between the frame. This
12370 * is stored in the crtc timings. We use the requested mode to do this
12371 * computation to clearly distinguish it from the adjusted mode, which
12372 * can be changed by the connectors in the below retry loop.
12373 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012374 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012375 &pipe_config->pipe_src_w,
12376 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012377
Daniel Vettere29c22c2013-02-21 00:00:16 +010012378encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012379 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012380 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012381 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012382
Daniel Vetter135c81b2013-07-21 21:37:09 +020012383 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012384 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12385 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012386
Daniel Vetter7758a112012-07-08 19:40:39 +020012387 /* Pass our mode to the connectors and the CRTC to give them a chance to
12388 * adjust it according to limitations or connector properties, and also
12389 * a chance to reject the mode entirely.
12390 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012391 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012392 if (connector_state->crtc != crtc)
12393 continue;
12394
12395 encoder = to_intel_encoder(connector_state->best_encoder);
12396
Daniel Vetterefea6e82013-07-21 21:36:59 +020012397 if (!(encoder->compute_config(encoder, pipe_config))) {
12398 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012399 goto fail;
12400 }
12401 }
12402
Daniel Vetterff9a6752013-06-01 17:16:21 +020012403 /* Set default port clock if not overwritten by the encoder. Needs to be
12404 * done afterwards in case the encoder adjusts the mode. */
12405 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012406 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012407 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012408
Daniel Vettera43f6e02013-06-07 23:10:32 +020012409 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012410 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012411 DRM_DEBUG_KMS("CRTC fixup failed\n");
12412 goto fail;
12413 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012414
12415 if (ret == RETRY) {
12416 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12417 ret = -EINVAL;
12418 goto fail;
12419 }
12420
12421 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12422 retry = false;
12423 goto encoder_retry;
12424 }
12425
Daniel Vettere8fa4272015-08-12 11:43:34 +020012426 /* Dithering seems to not pass-through bits correctly when it should, so
12427 * only enable it on 6bpc panels. */
12428 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012429 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012430 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012431
Daniel Vetter7758a112012-07-08 19:40:39 +020012432fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012433 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012434}
12435
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012436static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012437intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012438{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012439 struct drm_crtc *crtc;
12440 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012441 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012442
Ville Syrjälä76688512014-01-10 11:28:06 +020012443 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012444 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012445 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012446
12447 /* Update hwmode for vblank functions */
12448 if (crtc->state->active)
12449 crtc->hwmode = crtc->state->adjusted_mode;
12450 else
12451 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012452
12453 /*
12454 * Update legacy state to satisfy fbc code. This can
12455 * be removed when fbc uses the atomic state.
12456 */
12457 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12458 struct drm_plane_state *plane_state = crtc->primary->state;
12459
12460 crtc->primary->fb = plane_state->fb;
12461 crtc->x = plane_state->src_x >> 16;
12462 crtc->y = plane_state->src_y >> 16;
12463 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012464 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012465}
12466
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012467static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012468{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012469 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012470
12471 if (clock1 == clock2)
12472 return true;
12473
12474 if (!clock1 || !clock2)
12475 return false;
12476
12477 diff = abs(clock1 - clock2);
12478
12479 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12480 return true;
12481
12482 return false;
12483}
12484
Daniel Vetter25c5b262012-07-08 22:08:04 +020012485#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12486 list_for_each_entry((intel_crtc), \
12487 &(dev)->mode_config.crtc_list, \
12488 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012489 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012490
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012491static bool
12492intel_compare_m_n(unsigned int m, unsigned int n,
12493 unsigned int m2, unsigned int n2,
12494 bool exact)
12495{
12496 if (m == m2 && n == n2)
12497 return true;
12498
12499 if (exact || !m || !n || !m2 || !n2)
12500 return false;
12501
12502 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12503
12504 if (m > m2) {
12505 while (m > m2) {
12506 m2 <<= 1;
12507 n2 <<= 1;
12508 }
12509 } else if (m < m2) {
12510 while (m < m2) {
12511 m <<= 1;
12512 n <<= 1;
12513 }
12514 }
12515
12516 return m == m2 && n == n2;
12517}
12518
12519static bool
12520intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12521 struct intel_link_m_n *m2_n2,
12522 bool adjust)
12523{
12524 if (m_n->tu == m2_n2->tu &&
12525 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12526 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12527 intel_compare_m_n(m_n->link_m, m_n->link_n,
12528 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12529 if (adjust)
12530 *m2_n2 = *m_n;
12531
12532 return true;
12533 }
12534
12535 return false;
12536}
12537
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012538static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012539intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012540 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012541 struct intel_crtc_state *pipe_config,
12542 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012543{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012544 bool ret = true;
12545
12546#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12547 do { \
12548 if (!adjust) \
12549 DRM_ERROR(fmt, ##__VA_ARGS__); \
12550 else \
12551 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12552 } while (0)
12553
Daniel Vetter66e985c2013-06-05 13:34:20 +020012554#define PIPE_CONF_CHECK_X(name) \
12555 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012556 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012557 "(expected 0x%08x, found 0x%08x)\n", \
12558 current_config->name, \
12559 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012560 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012561 }
12562
Daniel Vetter08a24032013-04-19 11:25:34 +020012563#define PIPE_CONF_CHECK_I(name) \
12564 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012565 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012566 "(expected %i, found %i)\n", \
12567 current_config->name, \
12568 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012569 ret = false; \
12570 }
12571
12572#define PIPE_CONF_CHECK_M_N(name) \
12573 if (!intel_compare_link_m_n(&current_config->name, \
12574 &pipe_config->name,\
12575 adjust)) { \
12576 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12577 "(expected tu %i gmch %i/%i link %i/%i, " \
12578 "found tu %i, gmch %i/%i link %i/%i)\n", \
12579 current_config->name.tu, \
12580 current_config->name.gmch_m, \
12581 current_config->name.gmch_n, \
12582 current_config->name.link_m, \
12583 current_config->name.link_n, \
12584 pipe_config->name.tu, \
12585 pipe_config->name.gmch_m, \
12586 pipe_config->name.gmch_n, \
12587 pipe_config->name.link_m, \
12588 pipe_config->name.link_n); \
12589 ret = false; \
12590 }
12591
12592#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12593 if (!intel_compare_link_m_n(&current_config->name, \
12594 &pipe_config->name, adjust) && \
12595 !intel_compare_link_m_n(&current_config->alt_name, \
12596 &pipe_config->name, adjust)) { \
12597 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12598 "(expected tu %i gmch %i/%i link %i/%i, " \
12599 "or tu %i gmch %i/%i link %i/%i, " \
12600 "found tu %i, gmch %i/%i link %i/%i)\n", \
12601 current_config->name.tu, \
12602 current_config->name.gmch_m, \
12603 current_config->name.gmch_n, \
12604 current_config->name.link_m, \
12605 current_config->name.link_n, \
12606 current_config->alt_name.tu, \
12607 current_config->alt_name.gmch_m, \
12608 current_config->alt_name.gmch_n, \
12609 current_config->alt_name.link_m, \
12610 current_config->alt_name.link_n, \
12611 pipe_config->name.tu, \
12612 pipe_config->name.gmch_m, \
12613 pipe_config->name.gmch_n, \
12614 pipe_config->name.link_m, \
12615 pipe_config->name.link_n); \
12616 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012617 }
12618
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012619/* This is required for BDW+ where there is only one set of registers for
12620 * switching between high and low RR.
12621 * This macro can be used whenever a comparison has to be made between one
12622 * hw state and multiple sw state variables.
12623 */
12624#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12625 if ((current_config->name != pipe_config->name) && \
12626 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012627 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012628 "(expected %i or %i, found %i)\n", \
12629 current_config->name, \
12630 current_config->alt_name, \
12631 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012632 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012633 }
12634
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012635#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12636 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012637 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012638 "(expected %i, found %i)\n", \
12639 current_config->name & (mask), \
12640 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012641 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012642 }
12643
Ville Syrjälä5e550652013-09-06 23:29:07 +030012644#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12645 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012646 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012647 "(expected %i, found %i)\n", \
12648 current_config->name, \
12649 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012650 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012651 }
12652
Daniel Vetterbb760062013-06-06 14:55:52 +020012653#define PIPE_CONF_QUIRK(quirk) \
12654 ((current_config->quirks | pipe_config->quirks) & (quirk))
12655
Daniel Vettereccb1402013-05-22 00:50:22 +020012656 PIPE_CONF_CHECK_I(cpu_transcoder);
12657
Daniel Vetter08a24032013-04-19 11:25:34 +020012658 PIPE_CONF_CHECK_I(has_pch_encoder);
12659 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012660 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012661
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012662 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012663 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012664
12665 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012666 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012667
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012668 PIPE_CONF_CHECK_I(has_drrs);
12669 if (current_config->has_drrs)
12670 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12671 } else
12672 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012673
Jani Nikulaa65347b2015-11-27 12:21:46 +020012674 PIPE_CONF_CHECK_I(has_dsi_encoder);
12675
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012676 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12677 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12678 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12679 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12680 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12681 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012682
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012683 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12684 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12685 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12686 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12687 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12688 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012689
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012690 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012691 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012692 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12693 IS_VALLEYVIEW(dev))
12694 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012695 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012696
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012697 PIPE_CONF_CHECK_I(has_audio);
12698
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012699 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012700 DRM_MODE_FLAG_INTERLACE);
12701
Daniel Vetterbb760062013-06-06 14:55:52 +020012702 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012703 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012704 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012705 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012706 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012707 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012708 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012709 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012710 DRM_MODE_FLAG_NVSYNC);
12711 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012712
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012713 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012714 /* pfit ratios are autocomputed by the hw on gen4+ */
12715 if (INTEL_INFO(dev)->gen < 4)
12716 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012717 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012718
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012719 if (!adjust) {
12720 PIPE_CONF_CHECK_I(pipe_src_w);
12721 PIPE_CONF_CHECK_I(pipe_src_h);
12722
12723 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12724 if (current_config->pch_pfit.enabled) {
12725 PIPE_CONF_CHECK_X(pch_pfit.pos);
12726 PIPE_CONF_CHECK_X(pch_pfit.size);
12727 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012728
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012729 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12730 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012731
Jesse Barnese59150d2014-01-07 13:30:45 -080012732 /* BDW+ don't expose a synchronous way to read the state */
12733 if (IS_HASWELL(dev))
12734 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012735
Ville Syrjälä282740f2013-09-04 18:30:03 +030012736 PIPE_CONF_CHECK_I(double_wide);
12737
Daniel Vetter26804af2014-06-25 22:01:55 +030012738 PIPE_CONF_CHECK_X(ddi_pll_sel);
12739
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012740 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012741 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012742 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012743 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12744 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012745 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012746 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012747 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12748 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12749 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012750
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012751 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12752 PIPE_CONF_CHECK_I(pipe_bpp);
12753
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012754 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012755 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012756
Daniel Vetter66e985c2013-06-05 13:34:20 +020012757#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012758#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012759#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012760#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012761#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012762#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012763#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012764
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012765 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012766}
12767
Damien Lespiau08db6652014-11-04 17:06:52 +000012768static void check_wm_state(struct drm_device *dev)
12769{
12770 struct drm_i915_private *dev_priv = dev->dev_private;
12771 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12772 struct intel_crtc *intel_crtc;
12773 int plane;
12774
12775 if (INTEL_INFO(dev)->gen < 9)
12776 return;
12777
12778 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12779 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12780
12781 for_each_intel_crtc(dev, intel_crtc) {
12782 struct skl_ddb_entry *hw_entry, *sw_entry;
12783 const enum pipe pipe = intel_crtc->pipe;
12784
12785 if (!intel_crtc->active)
12786 continue;
12787
12788 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012789 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012790 hw_entry = &hw_ddb.plane[pipe][plane];
12791 sw_entry = &sw_ddb->plane[pipe][plane];
12792
12793 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12794 continue;
12795
12796 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12797 "(expected (%u,%u), found (%u,%u))\n",
12798 pipe_name(pipe), plane + 1,
12799 sw_entry->start, sw_entry->end,
12800 hw_entry->start, hw_entry->end);
12801 }
12802
12803 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012804 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12805 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012806
12807 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12808 continue;
12809
12810 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12811 "(expected (%u,%u), found (%u,%u))\n",
12812 pipe_name(pipe),
12813 sw_entry->start, sw_entry->end,
12814 hw_entry->start, hw_entry->end);
12815 }
12816}
12817
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012818static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012819check_connector_state(struct drm_device *dev,
12820 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012821{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012822 struct drm_connector_state *old_conn_state;
12823 struct drm_connector *connector;
12824 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012825
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012826 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12827 struct drm_encoder *encoder = connector->encoder;
12828 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012829
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012830 /* This also checks the encoder/connector hw state with the
12831 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012832 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012833
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012834 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012835 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012836 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012837}
12838
12839static void
12840check_encoder_state(struct drm_device *dev)
12841{
12842 struct intel_encoder *encoder;
12843 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012844
Damien Lespiaub2784e12014-08-05 11:29:37 +010012845 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012846 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012847 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012848
12849 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12850 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012851 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012852
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012853 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012854 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012855 continue;
12856 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012857
12858 I915_STATE_WARN(connector->base.state->crtc !=
12859 encoder->base.crtc,
12860 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012861 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012862
Rob Clarke2c719b2014-12-15 13:56:32 -050012863 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012864 "encoder's enabled state mismatch "
12865 "(expected %i, found %i)\n",
12866 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012867
12868 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012869 bool active;
12870
12871 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012872 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012873 "encoder detached but still enabled on pipe %c.\n",
12874 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012875 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012876 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012877}
12878
12879static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012880check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012881{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012882 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012883 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012884 struct drm_crtc_state *old_crtc_state;
12885 struct drm_crtc *crtc;
12886 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012887
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012888 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12890 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012891 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012892
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012893 if (!needs_modeset(crtc->state) &&
12894 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012895 continue;
12896
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012897 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12898 pipe_config = to_intel_crtc_state(old_crtc_state);
12899 memset(pipe_config, 0, sizeof(*pipe_config));
12900 pipe_config->base.crtc = crtc;
12901 pipe_config->base.state = old_state;
12902
12903 DRM_DEBUG_KMS("[CRTC:%d]\n",
12904 crtc->base.id);
12905
12906 active = dev_priv->display.get_pipe_config(intel_crtc,
12907 pipe_config);
12908
12909 /* hw state is inconsistent with the pipe quirk */
12910 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12911 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12912 active = crtc->state->active;
12913
12914 I915_STATE_WARN(crtc->state->active != active,
12915 "crtc active state doesn't match with hw state "
12916 "(expected %i, found %i)\n", crtc->state->active, active);
12917
12918 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12919 "transitional active state does not match atomic hw state "
12920 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12921
12922 for_each_encoder_on_crtc(dev, crtc, encoder) {
12923 enum pipe pipe;
12924
12925 active = encoder->get_hw_state(encoder, &pipe);
12926 I915_STATE_WARN(active != crtc->state->active,
12927 "[ENCODER:%i] active %i with crtc active %i\n",
12928 encoder->base.base.id, active, crtc->state->active);
12929
12930 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12931 "Encoder connected to wrong pipe %c\n",
12932 pipe_name(pipe));
12933
12934 if (active)
12935 encoder->get_config(encoder, pipe_config);
12936 }
12937
12938 if (!crtc->state->active)
12939 continue;
12940
12941 sw_config = to_intel_crtc_state(crtc->state);
12942 if (!intel_pipe_config_compare(dev, sw_config,
12943 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012944 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012945 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012946 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012947 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012948 "[sw state]");
12949 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012950 }
12951}
12952
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012953static void
12954check_shared_dpll_state(struct drm_device *dev)
12955{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012956 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012957 struct intel_crtc *crtc;
12958 struct intel_dpll_hw_state dpll_hw_state;
12959 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012960
12961 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12962 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12963 int enabled_crtcs = 0, active_crtcs = 0;
12964 bool active;
12965
12966 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12967
12968 DRM_DEBUG_KMS("%s\n", pll->name);
12969
12970 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12971
Rob Clarke2c719b2014-12-15 13:56:32 -050012972 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012973 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012974 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012975 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012976 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012977 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012978 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012979 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012980 "pll on state mismatch (expected %i, found %i)\n",
12981 pll->on, active);
12982
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012983 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012984 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012985 enabled_crtcs++;
12986 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12987 active_crtcs++;
12988 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012989 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012990 "pll active crtcs mismatch (expected %i, found %i)\n",
12991 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012992 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012993 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012994 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012995
Rob Clarke2c719b2014-12-15 13:56:32 -050012996 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012997 sizeof(dpll_hw_state)),
12998 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012999 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013000}
13001
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013002static void
13003intel_modeset_check_state(struct drm_device *dev,
13004 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013005{
Damien Lespiau08db6652014-11-04 17:06:52 +000013006 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013007 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013008 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013009 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013010 check_shared_dpll_state(dev);
13011}
13012
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013013void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030013014 int dotclock)
13015{
13016 /*
13017 * FDI already provided one idea for the dotclock.
13018 * Yell if the encoder disagrees.
13019 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013020 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030013021 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013022 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030013023}
13024
Ville Syrjälä80715b22014-05-15 20:23:23 +030013025static void update_scanline_offset(struct intel_crtc *crtc)
13026{
13027 struct drm_device *dev = crtc->base.dev;
13028
13029 /*
13030 * The scanline counter increments at the leading edge of hsync.
13031 *
13032 * On most platforms it starts counting from vtotal-1 on the
13033 * first active line. That means the scanline counter value is
13034 * always one less than what we would expect. Ie. just after
13035 * start of vblank, which also occurs at start of hsync (on the
13036 * last active line), the scanline counter will read vblank_start-1.
13037 *
13038 * On gen2 the scanline counter starts counting from 1 instead
13039 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13040 * to keep the value positive), instead of adding one.
13041 *
13042 * On HSW+ the behaviour of the scanline counter depends on the output
13043 * type. For DP ports it behaves like most other platforms, but on HDMI
13044 * there's an extra 1 line difference. So we need to add two instead of
13045 * one to the value.
13046 */
13047 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013048 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013049 int vtotal;
13050
Ville Syrjälä124abe02015-09-08 13:40:45 +030013051 vtotal = adjusted_mode->crtc_vtotal;
13052 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013053 vtotal /= 2;
13054
13055 crtc->scanline_offset = vtotal - 1;
13056 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013057 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013058 crtc->scanline_offset = 2;
13059 } else
13060 crtc->scanline_offset = 1;
13061}
13062
Maarten Lankhorstad421372015-06-15 12:33:42 +020013063static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013064{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013065 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013066 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013067 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013068 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013069 struct intel_crtc_state *intel_crtc_state;
13070 struct drm_crtc *crtc;
13071 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013072 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013073
13074 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013075 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013076
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013077 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020013078 int dpll;
13079
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013080 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030013081 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013082 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013083
Maarten Lankhorstad421372015-06-15 12:33:42 +020013084 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013085 continue;
13086
Maarten Lankhorstad421372015-06-15 12:33:42 +020013087 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013088
Maarten Lankhorstad421372015-06-15 12:33:42 +020013089 if (!shared_dpll)
13090 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13091
13092 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013093 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013094}
13095
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013096/*
13097 * This implements the workaround described in the "notes" section of the mode
13098 * set sequence documentation. When going from no pipes or single pipe to
13099 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13100 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13101 */
13102static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13103{
13104 struct drm_crtc_state *crtc_state;
13105 struct intel_crtc *intel_crtc;
13106 struct drm_crtc *crtc;
13107 struct intel_crtc_state *first_crtc_state = NULL;
13108 struct intel_crtc_state *other_crtc_state = NULL;
13109 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13110 int i;
13111
13112 /* look at all crtc's that are going to be enabled in during modeset */
13113 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13114 intel_crtc = to_intel_crtc(crtc);
13115
13116 if (!crtc_state->active || !needs_modeset(crtc_state))
13117 continue;
13118
13119 if (first_crtc_state) {
13120 other_crtc_state = to_intel_crtc_state(crtc_state);
13121 break;
13122 } else {
13123 first_crtc_state = to_intel_crtc_state(crtc_state);
13124 first_pipe = intel_crtc->pipe;
13125 }
13126 }
13127
13128 /* No workaround needed? */
13129 if (!first_crtc_state)
13130 return 0;
13131
13132 /* w/a possibly needed, check how many crtc's are already enabled. */
13133 for_each_intel_crtc(state->dev, intel_crtc) {
13134 struct intel_crtc_state *pipe_config;
13135
13136 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13137 if (IS_ERR(pipe_config))
13138 return PTR_ERR(pipe_config);
13139
13140 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13141
13142 if (!pipe_config->base.active ||
13143 needs_modeset(&pipe_config->base))
13144 continue;
13145
13146 /* 2 or more enabled crtcs means no need for w/a */
13147 if (enabled_pipe != INVALID_PIPE)
13148 return 0;
13149
13150 enabled_pipe = intel_crtc->pipe;
13151 }
13152
13153 if (enabled_pipe != INVALID_PIPE)
13154 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13155 else if (other_crtc_state)
13156 other_crtc_state->hsw_workaround_pipe = first_pipe;
13157
13158 return 0;
13159}
13160
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013161static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13162{
13163 struct drm_crtc *crtc;
13164 struct drm_crtc_state *crtc_state;
13165 int ret = 0;
13166
13167 /* add all active pipes to the state */
13168 for_each_crtc(state->dev, crtc) {
13169 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13170 if (IS_ERR(crtc_state))
13171 return PTR_ERR(crtc_state);
13172
13173 if (!crtc_state->active || needs_modeset(crtc_state))
13174 continue;
13175
13176 crtc_state->mode_changed = true;
13177
13178 ret = drm_atomic_add_affected_connectors(state, crtc);
13179 if (ret)
13180 break;
13181
13182 ret = drm_atomic_add_affected_planes(state, crtc);
13183 if (ret)
13184 break;
13185 }
13186
13187 return ret;
13188}
13189
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013190static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013191{
13192 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013193 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013194 int ret;
13195
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013196 if (!check_digital_port_conflicts(state)) {
13197 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13198 return -EINVAL;
13199 }
13200
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013201 /*
13202 * See if the config requires any additional preparation, e.g.
13203 * to adjust global state with pipes off. We need to do this
13204 * here so we can get the modeset_pipe updated config for the new
13205 * mode set on this crtc. For other crtcs we need to use the
13206 * adjusted_mode bits in the crtc directly.
13207 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013208 if (dev_priv->display.modeset_calc_cdclk) {
13209 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013210
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013211 ret = dev_priv->display.modeset_calc_cdclk(state);
13212
13213 cdclk = to_intel_atomic_state(state)->cdclk;
13214 if (!ret && cdclk != dev_priv->cdclk_freq)
13215 ret = intel_modeset_all_pipes(state);
13216
13217 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013218 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013219 } else
13220 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013221
Maarten Lankhorstad421372015-06-15 12:33:42 +020013222 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013223
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013224 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013225 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013226
Maarten Lankhorstad421372015-06-15 12:33:42 +020013227 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013228}
13229
Matt Roperaa363132015-09-24 15:53:18 -070013230/*
13231 * Handle calculation of various watermark data at the end of the atomic check
13232 * phase. The code here should be run after the per-crtc and per-plane 'check'
13233 * handlers to ensure that all derived state has been updated.
13234 */
13235static void calc_watermark_data(struct drm_atomic_state *state)
13236{
13237 struct drm_device *dev = state->dev;
13238 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13239 struct drm_crtc *crtc;
13240 struct drm_crtc_state *cstate;
13241 struct drm_plane *plane;
13242 struct drm_plane_state *pstate;
13243
13244 /*
13245 * Calculate watermark configuration details now that derived
13246 * plane/crtc state is all properly updated.
13247 */
13248 drm_for_each_crtc(crtc, dev) {
13249 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13250 crtc->state;
13251
13252 if (cstate->active)
13253 intel_state->wm_config.num_pipes_active++;
13254 }
13255 drm_for_each_legacy_plane(plane, dev) {
13256 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13257 plane->state;
13258
13259 if (!to_intel_plane_state(pstate)->visible)
13260 continue;
13261
13262 intel_state->wm_config.sprites_enabled = true;
13263 if (pstate->crtc_w != pstate->src_w >> 16 ||
13264 pstate->crtc_h != pstate->src_h >> 16)
13265 intel_state->wm_config.sprites_scaled = true;
13266 }
13267}
13268
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013269/**
13270 * intel_atomic_check - validate state object
13271 * @dev: drm device
13272 * @state: state to validate
13273 */
13274static int intel_atomic_check(struct drm_device *dev,
13275 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013276{
Matt Roperaa363132015-09-24 15:53:18 -070013277 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013278 struct drm_crtc *crtc;
13279 struct drm_crtc_state *crtc_state;
13280 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013281 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013282
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013283 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013284 if (ret)
13285 return ret;
13286
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013287 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013288 struct intel_crtc_state *pipe_config =
13289 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013290
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013291 memset(&to_intel_crtc(crtc)->atomic, 0,
13292 sizeof(struct intel_crtc_atomic_commit));
13293
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013294 /* Catch I915_MODE_FLAG_INHERITED */
13295 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13296 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013297
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013298 if (!crtc_state->enable) {
13299 if (needs_modeset(crtc_state))
13300 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013301 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013302 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013303
Daniel Vetter26495482015-07-15 14:15:52 +020013304 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013305 continue;
13306
Daniel Vetter26495482015-07-15 14:15:52 +020013307 /* FIXME: For only active_changed we shouldn't need to do any
13308 * state recomputation at all. */
13309
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013310 ret = drm_atomic_add_affected_connectors(state, crtc);
13311 if (ret)
13312 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013313
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013314 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013315 if (ret)
13316 return ret;
13317
Jani Nikula73831232015-11-19 10:26:30 +020013318 if (i915.fastboot &&
13319 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013320 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013321 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013322 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013323 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013324 }
13325
13326 if (needs_modeset(crtc_state)) {
13327 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013328
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013329 ret = drm_atomic_add_affected_planes(state, crtc);
13330 if (ret)
13331 return ret;
13332 }
13333
Daniel Vetter26495482015-07-15 14:15:52 +020013334 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13335 needs_modeset(crtc_state) ?
13336 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013337 }
13338
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013339 if (any_ms) {
13340 ret = intel_modeset_checks(state);
13341
13342 if (ret)
13343 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013344 } else
Matt Roperaa363132015-09-24 15:53:18 -070013345 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013346
Matt Roperaa363132015-09-24 15:53:18 -070013347 ret = drm_atomic_helper_check_planes(state->dev, state);
13348 if (ret)
13349 return ret;
13350
13351 calc_watermark_data(state);
13352
13353 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013354}
13355
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013356static int intel_atomic_prepare_commit(struct drm_device *dev,
13357 struct drm_atomic_state *state,
13358 bool async)
13359{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013360 struct drm_i915_private *dev_priv = dev->dev_private;
13361 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013362 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013363 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013364 struct drm_crtc *crtc;
13365 int i, ret;
13366
13367 if (async) {
13368 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13369 return -EINVAL;
13370 }
13371
13372 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13373 ret = intel_crtc_wait_for_pending_flips(crtc);
13374 if (ret)
13375 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013376
13377 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13378 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013379 }
13380
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013381 ret = mutex_lock_interruptible(&dev->struct_mutex);
13382 if (ret)
13383 return ret;
13384
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013385 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013386 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13387 u32 reset_counter;
13388
13389 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13390 mutex_unlock(&dev->struct_mutex);
13391
13392 for_each_plane_in_state(state, plane, plane_state, i) {
13393 struct intel_plane_state *intel_plane_state =
13394 to_intel_plane_state(plane_state);
13395
13396 if (!intel_plane_state->wait_req)
13397 continue;
13398
13399 ret = __i915_wait_request(intel_plane_state->wait_req,
13400 reset_counter, true,
13401 NULL, NULL);
13402
13403 /* Swallow -EIO errors to allow updates during hw lockup. */
13404 if (ret == -EIO)
13405 ret = 0;
13406
13407 if (ret)
13408 break;
13409 }
13410
13411 if (!ret)
13412 return 0;
13413
13414 mutex_lock(&dev->struct_mutex);
13415 drm_atomic_helper_cleanup_planes(dev, state);
13416 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013417
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013418 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013419 return ret;
13420}
13421
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013422/**
13423 * intel_atomic_commit - commit validated state object
13424 * @dev: DRM device
13425 * @state: the top-level driver state object
13426 * @async: asynchronous commit
13427 *
13428 * This function commits a top-level state object that has been validated
13429 * with drm_atomic_helper_check().
13430 *
13431 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13432 * we can only handle plane-related operations and do not yet support
13433 * asynchronous commit.
13434 *
13435 * RETURNS
13436 * Zero for success or -errno.
13437 */
13438static int intel_atomic_commit(struct drm_device *dev,
13439 struct drm_atomic_state *state,
13440 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013441{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013442 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013443 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013444 struct drm_crtc *crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013445 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013446 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013447 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013448
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013449 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013450 if (ret) {
13451 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013452 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013453 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013454
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013455 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013456 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013457
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013458 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013459 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13460
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013461 if (!needs_modeset(crtc->state))
13462 continue;
13463
13464 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013465 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013466
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013467 if (crtc_state->active) {
13468 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13469 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013470 intel_crtc->active = false;
13471 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013472
13473 /*
13474 * Underruns don't always raise
13475 * interrupts, so check manually.
13476 */
13477 intel_check_cpu_fifo_underruns(dev_priv);
13478 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013479
13480 if (!crtc->state->active)
13481 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013482 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013483 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013484
Daniel Vetterea9d7582012-07-10 10:42:52 +020013485 /* Only after disabling all output pipelines that will be changed can we
13486 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013487 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013488
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013489 if (any_ms) {
13490 intel_shared_dpll_commit(state);
13491
13492 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013493 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013494 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013495
Daniel Vettera6778b32012-07-02 09:56:42 +020013496 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013497 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13499 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013500 bool update_pipe = !modeset &&
13501 to_intel_crtc_state(crtc->state)->update_pipe;
13502 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013503
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013504 if (modeset)
13505 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13506
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013507 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013508 update_scanline_offset(to_intel_crtc(crtc));
13509 dev_priv->display.crtc_enable(crtc);
13510 }
13511
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013512 if (update_pipe) {
13513 put_domains = modeset_get_crtc_power_domains(crtc);
13514
13515 /* make sure intel_modeset_check_state runs */
13516 any_ms = true;
13517 }
13518
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013519 if (!modeset)
13520 intel_pre_plane_update(intel_crtc);
13521
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013522 if (crtc->state->active &&
13523 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013524 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013525
13526 if (put_domains)
13527 modeset_put_power_domains(dev_priv, put_domains);
13528
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013529 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013530
13531 if (modeset)
13532 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013533 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013534
Daniel Vettera6778b32012-07-02 09:56:42 +020013535 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013536
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013537 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013538
13539 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013540 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013541 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013542
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013543 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013544 intel_modeset_check_state(dev, state);
13545
13546 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013547
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013548 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013549}
13550
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013551void intel_crtc_restore_mode(struct drm_crtc *crtc)
13552{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013553 struct drm_device *dev = crtc->dev;
13554 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013555 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013556 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013557
13558 state = drm_atomic_state_alloc(dev);
13559 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013560 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013561 crtc->base.id);
13562 return;
13563 }
13564
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013565 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013566
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013567retry:
13568 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13569 ret = PTR_ERR_OR_ZERO(crtc_state);
13570 if (!ret) {
13571 if (!crtc_state->active)
13572 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013573
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013574 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013575 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013576 }
13577
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013578 if (ret == -EDEADLK) {
13579 drm_atomic_state_clear(state);
13580 drm_modeset_backoff(state->acquire_ctx);
13581 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013582 }
13583
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013584 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013585out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013586 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013587}
13588
Daniel Vetter25c5b262012-07-08 22:08:04 +020013589#undef for_each_intel_crtc_masked
13590
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013591static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013592 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013593 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013594 .destroy = intel_crtc_destroy,
13595 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013596 .atomic_duplicate_state = intel_crtc_duplicate_state,
13597 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013598};
13599
Daniel Vetter53589012013-06-05 13:34:16 +020013600static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13601 struct intel_shared_dpll *pll,
13602 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013603{
Daniel Vetter53589012013-06-05 13:34:16 +020013604 uint32_t val;
13605
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013606 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013607 return false;
13608
Daniel Vetter53589012013-06-05 13:34:16 +020013609 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013610 hw_state->dpll = val;
13611 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13612 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013613
13614 return val & DPLL_VCO_ENABLE;
13615}
13616
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013617static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13618 struct intel_shared_dpll *pll)
13619{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013620 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13621 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013622}
13623
Daniel Vettere7b903d2013-06-05 13:34:14 +020013624static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13625 struct intel_shared_dpll *pll)
13626{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013627 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013628 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013629
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013630 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013631
13632 /* Wait for the clocks to stabilize. */
13633 POSTING_READ(PCH_DPLL(pll->id));
13634 udelay(150);
13635
13636 /* The pixel multiplier can only be updated once the
13637 * DPLL is enabled and the clocks are stable.
13638 *
13639 * So write it again.
13640 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013641 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013642 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013643 udelay(200);
13644}
13645
13646static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13647 struct intel_shared_dpll *pll)
13648{
13649 struct drm_device *dev = dev_priv->dev;
13650 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013651
13652 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013653 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013654 if (intel_crtc_to_shared_dpll(crtc) == pll)
13655 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13656 }
13657
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013658 I915_WRITE(PCH_DPLL(pll->id), 0);
13659 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013660 udelay(200);
13661}
13662
Daniel Vetter46edb022013-06-05 13:34:12 +020013663static char *ibx_pch_dpll_names[] = {
13664 "PCH DPLL A",
13665 "PCH DPLL B",
13666};
13667
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013668static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013669{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013670 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013671 int i;
13672
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013673 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013674
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013675 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013676 dev_priv->shared_dplls[i].id = i;
13677 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013678 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013679 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13680 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013681 dev_priv->shared_dplls[i].get_hw_state =
13682 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013683 }
13684}
13685
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013686static void intel_shared_dpll_init(struct drm_device *dev)
13687{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013688 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013689
Daniel Vetter9cd86932014-06-25 22:01:57 +030013690 if (HAS_DDI(dev))
13691 intel_ddi_pll_init(dev);
13692 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013693 ibx_pch_dpll_init(dev);
13694 else
13695 dev_priv->num_shared_dpll = 0;
13696
13697 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013698}
13699
Matt Roper6beb8c232014-12-01 15:40:14 -080013700/**
13701 * intel_prepare_plane_fb - Prepare fb for usage on plane
13702 * @plane: drm plane to prepare for
13703 * @fb: framebuffer to prepare for presentation
13704 *
13705 * Prepares a framebuffer for usage on a display plane. Generally this
13706 * involves pinning the underlying object and updating the frontbuffer tracking
13707 * bits. Some older platforms need special physical address handling for
13708 * cursor planes.
13709 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013710 * Must be called with struct_mutex held.
13711 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013712 * Returns 0 on success, negative error code on failure.
13713 */
13714int
13715intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013716 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013717{
13718 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013719 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013720 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013721 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013722 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013723 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013724
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013725 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013726 return 0;
13727
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013728 if (old_obj) {
13729 struct drm_crtc_state *crtc_state =
13730 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13731
13732 /* Big Hammer, we also need to ensure that any pending
13733 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13734 * current scanout is retired before unpinning the old
13735 * framebuffer. Note that we rely on userspace rendering
13736 * into the buffer attached to the pipe they are waiting
13737 * on. If not, userspace generates a GPU hang with IPEHR
13738 * point to the MI_WAIT_FOR_EVENT.
13739 *
13740 * This should only fail upon a hung GPU, in which case we
13741 * can safely continue.
13742 */
13743 if (needs_modeset(crtc_state))
13744 ret = i915_gem_object_wait_rendering(old_obj, true);
13745
13746 /* Swallow -EIO errors to allow updates during hw lockup. */
13747 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013748 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013749 }
13750
Alex Goins3c28ff22015-11-25 18:43:39 -080013751 /* For framebuffer backed by dmabuf, wait for fence */
13752 if (obj && obj->base.dma_buf) {
13753 ret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13754 false, true,
13755 MAX_SCHEDULE_TIMEOUT);
13756 if (ret == -ERESTARTSYS)
13757 return ret;
13758
13759 WARN_ON(ret < 0);
13760 }
13761
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013762 if (!obj) {
13763 ret = 0;
13764 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013765 INTEL_INFO(dev)->cursor_needs_physical) {
13766 int align = IS_I830(dev) ? 16 * 1024 : 256;
13767 ret = i915_gem_object_attach_phys(obj, align);
13768 if (ret)
13769 DRM_DEBUG_KMS("failed to attach phys object\n");
13770 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013771 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013772 }
13773
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013774 if (ret == 0) {
13775 if (obj) {
13776 struct intel_plane_state *plane_state =
13777 to_intel_plane_state(new_state);
13778
13779 i915_gem_request_assign(&plane_state->wait_req,
13780 obj->last_write_req);
13781 }
13782
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013783 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013784 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013785
Matt Roper6beb8c232014-12-01 15:40:14 -080013786 return ret;
13787}
13788
Matt Roper38f3ce32014-12-02 07:45:25 -080013789/**
13790 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13791 * @plane: drm plane to clean up for
13792 * @fb: old framebuffer that was on plane
13793 *
13794 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013795 *
13796 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013797 */
13798void
13799intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013800 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013801{
13802 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013803 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013804 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013805 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13806 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013807
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013808 old_intel_state = to_intel_plane_state(old_state);
13809
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013810 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013811 return;
13812
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013813 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13814 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013815 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013816
13817 /* prepare_fb aborted? */
13818 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13819 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13820 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013821
13822 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13823
Matt Roper465c1202014-05-29 08:06:54 -070013824}
13825
Chandra Konduru6156a452015-04-27 13:48:39 -070013826int
13827skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13828{
13829 int max_scale;
13830 struct drm_device *dev;
13831 struct drm_i915_private *dev_priv;
13832 int crtc_clock, cdclk;
13833
13834 if (!intel_crtc || !crtc_state)
13835 return DRM_PLANE_HELPER_NO_SCALING;
13836
13837 dev = intel_crtc->base.dev;
13838 dev_priv = dev->dev_private;
13839 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013840 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013841
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013842 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013843 return DRM_PLANE_HELPER_NO_SCALING;
13844
13845 /*
13846 * skl max scale is lower of:
13847 * close to 3 but not 3, -1 is for that purpose
13848 * or
13849 * cdclk/crtc_clock
13850 */
13851 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13852
13853 return max_scale;
13854}
13855
Matt Roper465c1202014-05-29 08:06:54 -070013856static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013857intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013858 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013859 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013860{
Matt Roper2b875c22014-12-01 15:40:13 -080013861 struct drm_crtc *crtc = state->base.crtc;
13862 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013863 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013864 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13865 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013866
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013867 /* use scaler when colorkey is not required */
13868 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013869 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013870 min_scale = 1;
13871 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013872 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013873 }
Sonika Jindald8106362015-04-10 14:37:28 +053013874
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013875 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13876 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013877 min_scale, max_scale,
13878 can_position, true,
13879 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013880}
13881
Gustavo Padovan14af2932014-10-24 14:51:31 +010013882static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013883intel_commit_primary_plane(struct drm_plane *plane,
13884 struct intel_plane_state *state)
13885{
Matt Roper2b875c22014-12-01 15:40:13 -080013886 struct drm_crtc *crtc = state->base.crtc;
13887 struct drm_framebuffer *fb = state->base.fb;
13888 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013889 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013890
Matt Roperea2c67b2014-12-23 10:41:52 -080013891 crtc = crtc ? crtc : plane->crtc;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013892
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013893 dev_priv->display.update_primary_plane(crtc, fb,
13894 state->src.x1 >> 16,
13895 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013896}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013897
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013898static void
13899intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013900 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013901{
13902 struct drm_device *dev = plane->dev;
13903 struct drm_i915_private *dev_priv = dev->dev_private;
13904
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013905 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13906}
13907
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013908static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13909 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013910{
13911 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013913 struct intel_crtc_state *old_intel_state =
13914 to_intel_crtc_state(old_crtc_state);
13915 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013916
Matt Roperc34c9ee2014-12-23 10:41:50 -080013917 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013918 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013919
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013920 if (modeset)
13921 return;
13922
13923 if (to_intel_crtc_state(crtc->state)->update_pipe)
13924 intel_update_pipe_config(intel_crtc, old_intel_state);
13925 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013926 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013927}
13928
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013929static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13930 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013931{
Matt Roper32b7eee2014-12-24 07:59:06 -080013932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013933
Maarten Lankhorst62852622015-09-23 16:29:38 +020013934 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013935}
13936
Matt Ropercf4c7c12014-12-04 10:27:42 -080013937/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013938 * intel_plane_destroy - destroy a plane
13939 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013940 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013941 * Common destruction function for all types of planes (primary, cursor,
13942 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013943 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013944void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013945{
13946 struct intel_plane *intel_plane = to_intel_plane(plane);
13947 drm_plane_cleanup(plane);
13948 kfree(intel_plane);
13949}
13950
Matt Roper65a3fea2015-01-21 16:35:42 -080013951const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013952 .update_plane = drm_atomic_helper_update_plane,
13953 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013954 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013955 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013956 .atomic_get_property = intel_plane_atomic_get_property,
13957 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013958 .atomic_duplicate_state = intel_plane_duplicate_state,
13959 .atomic_destroy_state = intel_plane_destroy_state,
13960
Matt Roper465c1202014-05-29 08:06:54 -070013961};
13962
13963static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13964 int pipe)
13965{
13966 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013967 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013968 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013969 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013970
13971 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13972 if (primary == NULL)
13973 return NULL;
13974
Matt Roper8e7d6882015-01-21 16:35:41 -080013975 state = intel_create_plane_state(&primary->base);
13976 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013977 kfree(primary);
13978 return NULL;
13979 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013980 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013981
Matt Roper465c1202014-05-29 08:06:54 -070013982 primary->can_scale = false;
13983 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013984 if (INTEL_INFO(dev)->gen >= 9) {
13985 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013986 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013987 }
Matt Roper465c1202014-05-29 08:06:54 -070013988 primary->pipe = pipe;
13989 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013990 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013991 primary->check_plane = intel_check_primary_plane;
13992 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013993 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013994 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13995 primary->plane = !pipe;
13996
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013997 if (INTEL_INFO(dev)->gen >= 9) {
13998 intel_primary_formats = skl_primary_formats;
13999 num_formats = ARRAY_SIZE(skl_primary_formats);
14000 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014001 intel_primary_formats = i965_primary_formats;
14002 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014003 } else {
14004 intel_primary_formats = i8xx_primary_formats;
14005 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070014006 }
14007
14008 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014009 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070014010 intel_primary_formats, num_formats,
14011 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053014012
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014013 if (INTEL_INFO(dev)->gen >= 4)
14014 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014015
Matt Roperea2c67b2014-12-23 10:41:52 -080014016 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14017
Matt Roper465c1202014-05-29 08:06:54 -070014018 return &primary->base;
14019}
14020
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014021void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14022{
14023 if (!dev->mode_config.rotation_property) {
14024 unsigned long flags = BIT(DRM_ROTATE_0) |
14025 BIT(DRM_ROTATE_180);
14026
14027 if (INTEL_INFO(dev)->gen >= 9)
14028 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14029
14030 dev->mode_config.rotation_property =
14031 drm_mode_create_rotation_property(dev, flags);
14032 }
14033 if (dev->mode_config.rotation_property)
14034 drm_object_attach_property(&plane->base.base,
14035 dev->mode_config.rotation_property,
14036 plane->base.state->rotation);
14037}
14038
Matt Roper3d7d6512014-06-10 08:28:13 -070014039static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014040intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014041 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014042 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014043{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014044 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014045 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014046 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014047 unsigned stride;
14048 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014049
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014050 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14051 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014052 DRM_PLANE_HELPER_NO_SCALING,
14053 DRM_PLANE_HELPER_NO_SCALING,
14054 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014055 if (ret)
14056 return ret;
14057
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014058 /* if we want to turn off the cursor ignore width and height */
14059 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014060 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014061
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014062 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014063 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014064 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14065 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014066 return -EINVAL;
14067 }
14068
Matt Roperea2c67b2014-12-23 10:41:52 -080014069 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14070 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014071 DRM_DEBUG_KMS("buffer is too small\n");
14072 return -ENOMEM;
14073 }
14074
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014075 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014076 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014077 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014078 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014079
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014080 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014081}
14082
Matt Roperf4a2cf22014-12-01 15:40:12 -080014083static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014084intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014085 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014086{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014087 intel_crtc_update_cursor(crtc, false);
14088}
14089
14090static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030014091intel_commit_cursor_plane(struct drm_plane *plane,
14092 struct intel_plane_state *state)
14093{
Matt Roper2b875c22014-12-01 15:40:13 -080014094 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080014095 struct drm_device *dev = plane->dev;
14096 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014097 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014098 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014099
Matt Roperea2c67b2014-12-23 10:41:52 -080014100 crtc = crtc ? crtc : plane->crtc;
14101 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070014102
Gustavo Padovana912f122014-12-01 15:40:10 -080014103 if (intel_crtc->cursor_bo == obj)
14104 goto update;
14105
Matt Roperf4a2cf22014-12-01 15:40:12 -080014106 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014107 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014108 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014109 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014110 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014111 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014112
Gustavo Padovana912f122014-12-01 15:40:10 -080014113 intel_crtc->cursor_addr = addr;
14114 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080014115
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020014116update:
Maarten Lankhorst62852622015-09-23 16:29:38 +020014117 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070014118}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014119
Matt Roper3d7d6512014-06-10 08:28:13 -070014120static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14121 int pipe)
14122{
14123 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014124 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014125
14126 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14127 if (cursor == NULL)
14128 return NULL;
14129
Matt Roper8e7d6882015-01-21 16:35:41 -080014130 state = intel_create_plane_state(&cursor->base);
14131 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014132 kfree(cursor);
14133 return NULL;
14134 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014135 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014136
Matt Roper3d7d6512014-06-10 08:28:13 -070014137 cursor->can_scale = false;
14138 cursor->max_downscale = 1;
14139 cursor->pipe = pipe;
14140 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014141 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014142 cursor->check_plane = intel_check_cursor_plane;
14143 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014144 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014145
14146 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014147 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014148 intel_cursor_formats,
14149 ARRAY_SIZE(intel_cursor_formats),
14150 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014151
14152 if (INTEL_INFO(dev)->gen >= 4) {
14153 if (!dev->mode_config.rotation_property)
14154 dev->mode_config.rotation_property =
14155 drm_mode_create_rotation_property(dev,
14156 BIT(DRM_ROTATE_0) |
14157 BIT(DRM_ROTATE_180));
14158 if (dev->mode_config.rotation_property)
14159 drm_object_attach_property(&cursor->base.base,
14160 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014161 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014162 }
14163
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014164 if (INTEL_INFO(dev)->gen >=9)
14165 state->scaler_id = -1;
14166
Matt Roperea2c67b2014-12-23 10:41:52 -080014167 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14168
Matt Roper3d7d6512014-06-10 08:28:13 -070014169 return &cursor->base;
14170}
14171
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014172static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14173 struct intel_crtc_state *crtc_state)
14174{
14175 int i;
14176 struct intel_scaler *intel_scaler;
14177 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14178
14179 for (i = 0; i < intel_crtc->num_scalers; i++) {
14180 intel_scaler = &scaler_state->scalers[i];
14181 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014182 intel_scaler->mode = PS_SCALER_MODE_DYN;
14183 }
14184
14185 scaler_state->scaler_id = -1;
14186}
14187
Hannes Ederb358d0a2008-12-18 21:18:47 +010014188static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014189{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014190 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014191 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014192 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014193 struct drm_plane *primary = NULL;
14194 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014195 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014196
Daniel Vetter955382f2013-09-19 14:05:45 +020014197 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014198 if (intel_crtc == NULL)
14199 return;
14200
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014201 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14202 if (!crtc_state)
14203 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014204 intel_crtc->config = crtc_state;
14205 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014206 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014207
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014208 /* initialize shared scalers */
14209 if (INTEL_INFO(dev)->gen >= 9) {
14210 if (pipe == PIPE_C)
14211 intel_crtc->num_scalers = 1;
14212 else
14213 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14214
14215 skl_init_scalers(dev, intel_crtc, crtc_state);
14216 }
14217
Matt Roper465c1202014-05-29 08:06:54 -070014218 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014219 if (!primary)
14220 goto fail;
14221
14222 cursor = intel_cursor_plane_create(dev, pipe);
14223 if (!cursor)
14224 goto fail;
14225
Matt Roper465c1202014-05-29 08:06:54 -070014226 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014227 cursor, &intel_crtc_funcs);
14228 if (ret)
14229 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014230
14231 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014232 for (i = 0; i < 256; i++) {
14233 intel_crtc->lut_r[i] = i;
14234 intel_crtc->lut_g[i] = i;
14235 intel_crtc->lut_b[i] = i;
14236 }
14237
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014238 /*
14239 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014240 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014241 */
Jesse Barnes80824002009-09-10 15:28:06 -070014242 intel_crtc->pipe = pipe;
14243 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014244 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014245 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014246 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014247 }
14248
Chris Wilson4b0e3332014-05-30 16:35:26 +030014249 intel_crtc->cursor_base = ~0;
14250 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014251 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014252
Ville Syrjälä852eb002015-06-24 22:00:07 +030014253 intel_crtc->wm.cxsr_allowed = true;
14254
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014255 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14256 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14257 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14258 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14259
Jesse Barnes79e53942008-11-07 14:24:08 -080014260 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014261
14262 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014263 return;
14264
14265fail:
14266 if (primary)
14267 drm_plane_cleanup(primary);
14268 if (cursor)
14269 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014270 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014271 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014272}
14273
Jesse Barnes752aa882013-10-31 18:55:49 +020014274enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14275{
14276 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014277 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014278
Rob Clark51fd3712013-11-19 12:10:12 -050014279 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014280
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014281 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014282 return INVALID_PIPE;
14283
14284 return to_intel_crtc(encoder->crtc)->pipe;
14285}
14286
Carl Worth08d7b3d2009-04-29 14:43:54 -070014287int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014288 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014289{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014290 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014291 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014292 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014293
Rob Clark7707e652014-07-17 23:30:04 -040014294 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014295
Rob Clark7707e652014-07-17 23:30:04 -040014296 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014297 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014298 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014299 }
14300
Rob Clark7707e652014-07-17 23:30:04 -040014301 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014302 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014303
Daniel Vetterc05422d2009-08-11 16:05:30 +020014304 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014305}
14306
Daniel Vetter66a92782012-07-12 20:08:18 +020014307static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014308{
Daniel Vetter66a92782012-07-12 20:08:18 +020014309 struct drm_device *dev = encoder->base.dev;
14310 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014311 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014312 int entry = 0;
14313
Damien Lespiaub2784e12014-08-05 11:29:37 +010014314 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014315 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014316 index_mask |= (1 << entry);
14317
Jesse Barnes79e53942008-11-07 14:24:08 -080014318 entry++;
14319 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014320
Jesse Barnes79e53942008-11-07 14:24:08 -080014321 return index_mask;
14322}
14323
Chris Wilson4d302442010-12-14 19:21:29 +000014324static bool has_edp_a(struct drm_device *dev)
14325{
14326 struct drm_i915_private *dev_priv = dev->dev_private;
14327
14328 if (!IS_MOBILE(dev))
14329 return false;
14330
14331 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14332 return false;
14333
Damien Lespiaue3589902014-02-07 19:12:50 +000014334 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014335 return false;
14336
14337 return true;
14338}
14339
Jesse Barnes84b4e042014-06-25 08:24:29 -070014340static bool intel_crt_present(struct drm_device *dev)
14341{
14342 struct drm_i915_private *dev_priv = dev->dev_private;
14343
Damien Lespiau884497e2013-12-03 13:56:23 +000014344 if (INTEL_INFO(dev)->gen >= 9)
14345 return false;
14346
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014347 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014348 return false;
14349
14350 if (IS_CHERRYVIEW(dev))
14351 return false;
14352
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014353 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14354 return false;
14355
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014356 /* DDI E can't be used if DDI A requires 4 lanes */
14357 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14358 return false;
14359
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014360 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014361 return false;
14362
14363 return true;
14364}
14365
Jesse Barnes79e53942008-11-07 14:24:08 -080014366static void intel_setup_outputs(struct drm_device *dev)
14367{
Eric Anholt725e30a2009-01-22 13:01:02 -080014368 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014369 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014370 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014371
Daniel Vetterc9093352013-06-06 22:22:47 +020014372 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014373
Jesse Barnes84b4e042014-06-25 08:24:29 -070014374 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014375 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014376
Vandana Kannanc776eb22014-08-19 12:05:01 +053014377 if (IS_BROXTON(dev)) {
14378 /*
14379 * FIXME: Broxton doesn't support port detection via the
14380 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14381 * detect the ports.
14382 */
14383 intel_ddi_init(dev, PORT_A);
14384 intel_ddi_init(dev, PORT_B);
14385 intel_ddi_init(dev, PORT_C);
14386 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014387 int found;
14388
Jesse Barnesde31fac2015-03-06 15:53:32 -080014389 /*
14390 * Haswell uses DDI functions to detect digital outputs.
14391 * On SKL pre-D0 the strap isn't connected, so we assume
14392 * it's there.
14393 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014394 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014395 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014396 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014397 intel_ddi_init(dev, PORT_A);
14398
14399 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14400 * register */
14401 found = I915_READ(SFUSE_STRAP);
14402
14403 if (found & SFUSE_STRAP_DDIB_DETECTED)
14404 intel_ddi_init(dev, PORT_B);
14405 if (found & SFUSE_STRAP_DDIC_DETECTED)
14406 intel_ddi_init(dev, PORT_C);
14407 if (found & SFUSE_STRAP_DDID_DETECTED)
14408 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014409 /*
14410 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14411 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014412 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014413 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14414 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14415 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14416 intel_ddi_init(dev, PORT_E);
14417
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014418 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014419 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014420 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014421
14422 if (has_edp_a(dev))
14423 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014424
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014425 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014426 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014427 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014428 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014429 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014430 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014431 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014432 }
14433
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014434 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014435 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014436
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014437 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014438 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014439
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014440 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014441 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014442
Daniel Vetter270b3042012-10-27 15:52:05 +020014443 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014444 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014445 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014446 /*
14447 * The DP_DETECTED bit is the latched state of the DDC
14448 * SDA pin at boot. However since eDP doesn't require DDC
14449 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14450 * eDP ports may have been muxed to an alternate function.
14451 * Thus we can't rely on the DP_DETECTED bit alone to detect
14452 * eDP ports. Consult the VBT as well as DP_DETECTED to
14453 * detect eDP ports.
14454 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014455 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014456 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014457 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14458 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014459 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014460 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014461
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014462 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014463 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014464 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14465 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014466 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014467 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014468
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014469 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014470 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014471 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14472 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14473 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14474 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014475 }
14476
Jani Nikula3cfca972013-08-27 15:12:26 +030014477 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014478 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014479 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014480
Paulo Zanonie2debe92013-02-18 19:00:27 -030014481 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014482 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014483 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014484 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014485 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014486 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014487 }
Ma Ling27185ae2009-08-24 13:50:23 +080014488
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014489 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014490 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014491 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014492
14493 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014494
Paulo Zanonie2debe92013-02-18 19:00:27 -030014495 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014496 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014497 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014498 }
Ma Ling27185ae2009-08-24 13:50:23 +080014499
Paulo Zanonie2debe92013-02-18 19:00:27 -030014500 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014501
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014502 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014503 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014504 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014505 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014506 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014507 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014508 }
Ma Ling27185ae2009-08-24 13:50:23 +080014509
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014510 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014511 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014512 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014513 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014514 intel_dvo_init(dev);
14515
Zhenyu Wang103a1962009-11-27 11:44:36 +080014516 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014517 intel_tv_init(dev);
14518
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014519 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014520
Damien Lespiaub2784e12014-08-05 11:29:37 +010014521 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014522 encoder->base.possible_crtcs = encoder->crtc_mask;
14523 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014524 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014525 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014526
Paulo Zanonidde86e22012-12-01 12:04:25 -020014527 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014528
14529 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014530}
14531
14532static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14533{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014534 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014535 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014536
Daniel Vetteref2d6332014-02-10 18:00:38 +010014537 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014538 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014539 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014540 drm_gem_object_unreference(&intel_fb->obj->base);
14541 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014542 kfree(intel_fb);
14543}
14544
14545static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014546 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014547 unsigned int *handle)
14548{
14549 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014550 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014551
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014552 if (obj->userptr.mm) {
14553 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14554 return -EINVAL;
14555 }
14556
Chris Wilson05394f32010-11-08 19:18:58 +000014557 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014558}
14559
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014560static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14561 struct drm_file *file,
14562 unsigned flags, unsigned color,
14563 struct drm_clip_rect *clips,
14564 unsigned num_clips)
14565{
14566 struct drm_device *dev = fb->dev;
14567 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14568 struct drm_i915_gem_object *obj = intel_fb->obj;
14569
14570 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014571 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014572 mutex_unlock(&dev->struct_mutex);
14573
14574 return 0;
14575}
14576
Jesse Barnes79e53942008-11-07 14:24:08 -080014577static const struct drm_framebuffer_funcs intel_fb_funcs = {
14578 .destroy = intel_user_framebuffer_destroy,
14579 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014580 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014581};
14582
Damien Lespiaub3218032015-02-27 11:15:18 +000014583static
14584u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14585 uint32_t pixel_format)
14586{
14587 u32 gen = INTEL_INFO(dev)->gen;
14588
14589 if (gen >= 9) {
14590 /* "The stride in bytes must not exceed the of the size of 8K
14591 * pixels and 32K bytes."
14592 */
14593 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14594 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14595 return 32*1024;
14596 } else if (gen >= 4) {
14597 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14598 return 16*1024;
14599 else
14600 return 32*1024;
14601 } else if (gen >= 3) {
14602 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14603 return 8*1024;
14604 else
14605 return 16*1024;
14606 } else {
14607 /* XXX DSPC is limited to 4k tiled */
14608 return 8*1024;
14609 }
14610}
14611
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014612static int intel_framebuffer_init(struct drm_device *dev,
14613 struct intel_framebuffer *intel_fb,
14614 struct drm_mode_fb_cmd2 *mode_cmd,
14615 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014616{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014617 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014618 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014619 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014620
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014621 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14622
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014623 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14624 /* Enforce that fb modifier and tiling mode match, but only for
14625 * X-tiled. This is needed for FBC. */
14626 if (!!(obj->tiling_mode == I915_TILING_X) !=
14627 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14628 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14629 return -EINVAL;
14630 }
14631 } else {
14632 if (obj->tiling_mode == I915_TILING_X)
14633 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14634 else if (obj->tiling_mode == I915_TILING_Y) {
14635 DRM_DEBUG("No Y tiling for legacy addfb\n");
14636 return -EINVAL;
14637 }
14638 }
14639
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014640 /* Passed in modifier sanity checking. */
14641 switch (mode_cmd->modifier[0]) {
14642 case I915_FORMAT_MOD_Y_TILED:
14643 case I915_FORMAT_MOD_Yf_TILED:
14644 if (INTEL_INFO(dev)->gen < 9) {
14645 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14646 mode_cmd->modifier[0]);
14647 return -EINVAL;
14648 }
14649 case DRM_FORMAT_MOD_NONE:
14650 case I915_FORMAT_MOD_X_TILED:
14651 break;
14652 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014653 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14654 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014655 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014656 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014657
Damien Lespiaub3218032015-02-27 11:15:18 +000014658 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14659 mode_cmd->pixel_format);
14660 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14661 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14662 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014663 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014664 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014665
Damien Lespiaub3218032015-02-27 11:15:18 +000014666 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14667 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014668 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014669 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14670 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014671 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014672 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014673 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014674 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014675
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014676 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014677 mode_cmd->pitches[0] != obj->stride) {
14678 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14679 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014680 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014681 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014682
Ville Syrjälä57779d02012-10-31 17:50:14 +020014683 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014684 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014685 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014686 case DRM_FORMAT_RGB565:
14687 case DRM_FORMAT_XRGB8888:
14688 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014689 break;
14690 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014691 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014692 DRM_DEBUG("unsupported pixel format: %s\n",
14693 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014694 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014695 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014696 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014697 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014698 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14699 DRM_DEBUG("unsupported pixel format: %s\n",
14700 drm_get_format_name(mode_cmd->pixel_format));
14701 return -EINVAL;
14702 }
14703 break;
14704 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014705 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014706 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014707 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014708 DRM_DEBUG("unsupported pixel format: %s\n",
14709 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014710 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014711 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014712 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014713 case DRM_FORMAT_ABGR2101010:
14714 if (!IS_VALLEYVIEW(dev)) {
14715 DRM_DEBUG("unsupported pixel format: %s\n",
14716 drm_get_format_name(mode_cmd->pixel_format));
14717 return -EINVAL;
14718 }
14719 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014720 case DRM_FORMAT_YUYV:
14721 case DRM_FORMAT_UYVY:
14722 case DRM_FORMAT_YVYU:
14723 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014724 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014725 DRM_DEBUG("unsupported pixel format: %s\n",
14726 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014727 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014728 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014729 break;
14730 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014731 DRM_DEBUG("unsupported pixel format: %s\n",
14732 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014733 return -EINVAL;
14734 }
14735
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014736 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14737 if (mode_cmd->offsets[0] != 0)
14738 return -EINVAL;
14739
Damien Lespiauec2c9812015-01-20 12:51:45 +000014740 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014741 mode_cmd->pixel_format,
14742 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014743 /* FIXME drm helper for size checks (especially planar formats)? */
14744 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14745 return -EINVAL;
14746
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014747 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14748 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014749 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014750
Jesse Barnes79e53942008-11-07 14:24:08 -080014751 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14752 if (ret) {
14753 DRM_ERROR("framebuffer init failed %d\n", ret);
14754 return ret;
14755 }
14756
Jesse Barnes79e53942008-11-07 14:24:08 -080014757 return 0;
14758}
14759
Jesse Barnes79e53942008-11-07 14:24:08 -080014760static struct drm_framebuffer *
14761intel_user_framebuffer_create(struct drm_device *dev,
14762 struct drm_file *filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014763 struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014764{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014765 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014766 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014767 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014768
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014769 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014770 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014771 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014772 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014773
Daniel Vetter92907cb2015-11-23 09:04:05 +010014774 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014775 if (IS_ERR(fb))
14776 drm_gem_object_unreference_unlocked(&obj->base);
14777
14778 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014779}
14780
Daniel Vetter06957262015-08-10 13:34:08 +020014781#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014782static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014783{
14784}
14785#endif
14786
Jesse Barnes79e53942008-11-07 14:24:08 -080014787static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014788 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014789 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014790 .atomic_check = intel_atomic_check,
14791 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014792 .atomic_state_alloc = intel_atomic_state_alloc,
14793 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014794};
14795
Jesse Barnese70236a2009-09-21 10:42:27 -070014796/* Set up chip specific display functions */
14797static void intel_init_display(struct drm_device *dev)
14798{
14799 struct drm_i915_private *dev_priv = dev->dev_private;
14800
Daniel Vetteree9300b2013-06-03 22:40:22 +020014801 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14802 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014803 else if (IS_CHERRYVIEW(dev))
14804 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014805 else if (IS_VALLEYVIEW(dev))
14806 dev_priv->display.find_dpll = vlv_find_best_dpll;
14807 else if (IS_PINEVIEW(dev))
14808 dev_priv->display.find_dpll = pnv_find_best_dpll;
14809 else
14810 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14811
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014812 if (INTEL_INFO(dev)->gen >= 9) {
14813 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014814 dev_priv->display.get_initial_plane_config =
14815 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014816 dev_priv->display.crtc_compute_clock =
14817 haswell_crtc_compute_clock;
14818 dev_priv->display.crtc_enable = haswell_crtc_enable;
14819 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014820 dev_priv->display.update_primary_plane =
14821 skylake_update_primary_plane;
14822 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014823 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014824 dev_priv->display.get_initial_plane_config =
14825 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014826 dev_priv->display.crtc_compute_clock =
14827 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014828 dev_priv->display.crtc_enable = haswell_crtc_enable;
14829 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014830 dev_priv->display.update_primary_plane =
14831 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014832 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014833 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014834 dev_priv->display.get_initial_plane_config =
14835 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014836 dev_priv->display.crtc_compute_clock =
14837 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014838 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14839 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014840 dev_priv->display.update_primary_plane =
14841 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014842 } else if (IS_VALLEYVIEW(dev)) {
14843 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014844 dev_priv->display.get_initial_plane_config =
14845 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014846 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014847 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14848 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014849 dev_priv->display.update_primary_plane =
14850 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014851 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014852 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014853 dev_priv->display.get_initial_plane_config =
14854 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014855 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014856 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14857 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014858 dev_priv->display.update_primary_plane =
14859 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014860 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014861
Jesse Barnese70236a2009-09-21 10:42:27 -070014862 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014863 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014864 dev_priv->display.get_display_clock_speed =
14865 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014866 else if (IS_BROXTON(dev))
14867 dev_priv->display.get_display_clock_speed =
14868 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014869 else if (IS_BROADWELL(dev))
14870 dev_priv->display.get_display_clock_speed =
14871 broadwell_get_display_clock_speed;
14872 else if (IS_HASWELL(dev))
14873 dev_priv->display.get_display_clock_speed =
14874 haswell_get_display_clock_speed;
14875 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014876 dev_priv->display.get_display_clock_speed =
14877 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014878 else if (IS_GEN5(dev))
14879 dev_priv->display.get_display_clock_speed =
14880 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014881 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014882 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014883 dev_priv->display.get_display_clock_speed =
14884 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014885 else if (IS_GM45(dev))
14886 dev_priv->display.get_display_clock_speed =
14887 gm45_get_display_clock_speed;
14888 else if (IS_CRESTLINE(dev))
14889 dev_priv->display.get_display_clock_speed =
14890 i965gm_get_display_clock_speed;
14891 else if (IS_PINEVIEW(dev))
14892 dev_priv->display.get_display_clock_speed =
14893 pnv_get_display_clock_speed;
14894 else if (IS_G33(dev) || IS_G4X(dev))
14895 dev_priv->display.get_display_clock_speed =
14896 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014897 else if (IS_I915G(dev))
14898 dev_priv->display.get_display_clock_speed =
14899 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014900 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014901 dev_priv->display.get_display_clock_speed =
14902 i9xx_misc_get_display_clock_speed;
14903 else if (IS_I915GM(dev))
14904 dev_priv->display.get_display_clock_speed =
14905 i915gm_get_display_clock_speed;
14906 else if (IS_I865G(dev))
14907 dev_priv->display.get_display_clock_speed =
14908 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014909 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014910 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014911 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014912 else { /* 830 */
14913 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014914 dev_priv->display.get_display_clock_speed =
14915 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014916 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014917
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014918 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014919 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014920 } else if (IS_GEN6(dev)) {
14921 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014922 } else if (IS_IVYBRIDGE(dev)) {
14923 /* FIXME: detect B0+ stepping and use auto training */
14924 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014925 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014926 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014927 if (IS_BROADWELL(dev)) {
14928 dev_priv->display.modeset_commit_cdclk =
14929 broadwell_modeset_commit_cdclk;
14930 dev_priv->display.modeset_calc_cdclk =
14931 broadwell_modeset_calc_cdclk;
14932 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014933 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014934 dev_priv->display.modeset_commit_cdclk =
14935 valleyview_modeset_commit_cdclk;
14936 dev_priv->display.modeset_calc_cdclk =
14937 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014938 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014939 dev_priv->display.modeset_commit_cdclk =
14940 broxton_modeset_commit_cdclk;
14941 dev_priv->display.modeset_calc_cdclk =
14942 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014943 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014944
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014945 switch (INTEL_INFO(dev)->gen) {
14946 case 2:
14947 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14948 break;
14949
14950 case 3:
14951 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14952 break;
14953
14954 case 4:
14955 case 5:
14956 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14957 break;
14958
14959 case 6:
14960 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14961 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014962 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014963 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014964 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14965 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014966 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014967 /* Drop through - unsupported since execlist only. */
14968 default:
14969 /* Default just returns -ENODEV to indicate unsupported */
14970 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014971 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014972
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014973 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014974}
14975
Jesse Barnesb690e962010-07-19 13:53:12 -070014976/*
14977 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14978 * resume, or other times. This quirk makes sure that's the case for
14979 * affected systems.
14980 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014981static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014982{
14983 struct drm_i915_private *dev_priv = dev->dev_private;
14984
14985 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014986 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014987}
14988
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014989static void quirk_pipeb_force(struct drm_device *dev)
14990{
14991 struct drm_i915_private *dev_priv = dev->dev_private;
14992
14993 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14994 DRM_INFO("applying pipe b force quirk\n");
14995}
14996
Keith Packard435793d2011-07-12 14:56:22 -070014997/*
14998 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14999 */
15000static void quirk_ssc_force_disable(struct drm_device *dev)
15001{
15002 struct drm_i915_private *dev_priv = dev->dev_private;
15003 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015004 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015005}
15006
Carsten Emde4dca20e2012-03-15 15:56:26 +010015007/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015008 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15009 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015010 */
15011static void quirk_invert_brightness(struct drm_device *dev)
15012{
15013 struct drm_i915_private *dev_priv = dev->dev_private;
15014 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015015 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015016}
15017
Scot Doyle9c72cc62014-07-03 23:27:50 +000015018/* Some VBT's incorrectly indicate no backlight is present */
15019static void quirk_backlight_present(struct drm_device *dev)
15020{
15021 struct drm_i915_private *dev_priv = dev->dev_private;
15022 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15023 DRM_INFO("applying backlight present quirk\n");
15024}
15025
Jesse Barnesb690e962010-07-19 13:53:12 -070015026struct intel_quirk {
15027 int device;
15028 int subsystem_vendor;
15029 int subsystem_device;
15030 void (*hook)(struct drm_device *dev);
15031};
15032
Egbert Eich5f85f172012-10-14 15:46:38 +020015033/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15034struct intel_dmi_quirk {
15035 void (*hook)(struct drm_device *dev);
15036 const struct dmi_system_id (*dmi_id_list)[];
15037};
15038
15039static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15040{
15041 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15042 return 1;
15043}
15044
15045static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15046 {
15047 .dmi_id_list = &(const struct dmi_system_id[]) {
15048 {
15049 .callback = intel_dmi_reverse_brightness,
15050 .ident = "NCR Corporation",
15051 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15052 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15053 },
15054 },
15055 { } /* terminating entry */
15056 },
15057 .hook = quirk_invert_brightness,
15058 },
15059};
15060
Ben Widawskyc43b5632012-04-16 14:07:40 -070015061static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015062 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15063 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15064
Jesse Barnesb690e962010-07-19 13:53:12 -070015065 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15066 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15067
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015068 /* 830 needs to leave pipe A & dpll A up */
15069 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15070
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015071 /* 830 needs to leave pipe B & dpll B up */
15072 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15073
Keith Packard435793d2011-07-12 14:56:22 -070015074 /* Lenovo U160 cannot use SSC on LVDS */
15075 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015076
15077 /* Sony Vaio Y cannot use SSC on LVDS */
15078 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015079
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015080 /* Acer Aspire 5734Z must invert backlight brightness */
15081 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15082
15083 /* Acer/eMachines G725 */
15084 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15085
15086 /* Acer/eMachines e725 */
15087 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15088
15089 /* Acer/Packard Bell NCL20 */
15090 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15091
15092 /* Acer Aspire 4736Z */
15093 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015094
15095 /* Acer Aspire 5336 */
15096 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015097
15098 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15099 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015100
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015101 /* Acer C720 Chromebook (Core i3 4005U) */
15102 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15103
jens steinb2a96012014-10-28 20:25:53 +010015104 /* Apple Macbook 2,1 (Core 2 T7400) */
15105 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15106
Jani Nikula1b9448b2015-11-05 11:49:59 +020015107 /* Apple Macbook 4,1 */
15108 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15109
Scot Doyled4967d82014-07-03 23:27:52 +000015110 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15111 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015112
15113 /* HP Chromebook 14 (Celeron 2955U) */
15114 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015115
15116 /* Dell Chromebook 11 */
15117 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015118
15119 /* Dell Chromebook 11 (2015 version) */
15120 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015121};
15122
15123static void intel_init_quirks(struct drm_device *dev)
15124{
15125 struct pci_dev *d = dev->pdev;
15126 int i;
15127
15128 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15129 struct intel_quirk *q = &intel_quirks[i];
15130
15131 if (d->device == q->device &&
15132 (d->subsystem_vendor == q->subsystem_vendor ||
15133 q->subsystem_vendor == PCI_ANY_ID) &&
15134 (d->subsystem_device == q->subsystem_device ||
15135 q->subsystem_device == PCI_ANY_ID))
15136 q->hook(dev);
15137 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015138 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15139 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15140 intel_dmi_quirks[i].hook(dev);
15141 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015142}
15143
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015144/* Disable the VGA plane that we never use */
15145static void i915_disable_vga(struct drm_device *dev)
15146{
15147 struct drm_i915_private *dev_priv = dev->dev_private;
15148 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015149 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015150
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015151 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015152 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015153 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015154 sr1 = inb(VGA_SR_DATA);
15155 outb(sr1 | 1<<5, VGA_SR_DATA);
15156 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15157 udelay(300);
15158
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015159 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015160 POSTING_READ(vga_reg);
15161}
15162
Daniel Vetterf8175862012-04-10 15:50:11 +020015163void intel_modeset_init_hw(struct drm_device *dev)
15164{
Ville Syrjäläb6283052015-06-03 15:45:07 +030015165 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030015166 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015167 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015168 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015169}
15170
Jesse Barnes79e53942008-11-07 14:24:08 -080015171void intel_modeset_init(struct drm_device *dev)
15172{
Jesse Barnes652c3932009-08-17 13:31:43 -070015173 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015174 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015175 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015176 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015177
15178 drm_mode_config_init(dev);
15179
15180 dev->mode_config.min_width = 0;
15181 dev->mode_config.min_height = 0;
15182
Dave Airlie019d96c2011-09-29 16:20:42 +010015183 dev->mode_config.preferred_depth = 24;
15184 dev->mode_config.prefer_shadow = 1;
15185
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015186 dev->mode_config.allow_fb_modifiers = true;
15187
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015188 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015189
Jesse Barnesb690e962010-07-19 13:53:12 -070015190 intel_init_quirks(dev);
15191
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015192 intel_init_pm(dev);
15193
Ben Widawskye3c74752013-04-05 13:12:39 -070015194 if (INTEL_INFO(dev)->num_pipes == 0)
15195 return;
15196
Lukas Wunner69f92f62015-07-15 13:57:35 +020015197 /*
15198 * There may be no VBT; and if the BIOS enabled SSC we can
15199 * just keep using it to avoid unnecessary flicker. Whereas if the
15200 * BIOS isn't using it, don't assume it will work even if the VBT
15201 * indicates as much.
15202 */
15203 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15204 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15205 DREF_SSC1_ENABLE);
15206
15207 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15208 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15209 bios_lvds_use_ssc ? "en" : "dis",
15210 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15211 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15212 }
15213 }
15214
Jesse Barnese70236a2009-09-21 10:42:27 -070015215 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015216 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015217
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015218 if (IS_GEN2(dev)) {
15219 dev->mode_config.max_width = 2048;
15220 dev->mode_config.max_height = 2048;
15221 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015222 dev->mode_config.max_width = 4096;
15223 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015224 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015225 dev->mode_config.max_width = 8192;
15226 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015227 }
Damien Lespiau068be562014-03-28 14:17:49 +000015228
Ville Syrjälädc41c152014-08-13 11:57:05 +030015229 if (IS_845G(dev) || IS_I865G(dev)) {
15230 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15231 dev->mode_config.cursor_height = 1023;
15232 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015233 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15234 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15235 } else {
15236 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15237 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15238 }
15239
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015240 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015241
Zhao Yakui28c97732009-10-09 11:39:41 +080015242 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015243 INTEL_INFO(dev)->num_pipes,
15244 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015245
Damien Lespiau055e3932014-08-18 13:49:10 +010015246 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015247 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015248 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015249 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015250 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015251 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015252 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015253 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015254 }
15255
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015256 intel_update_czclk(dev_priv);
15257 intel_update_cdclk(dev);
15258
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015259 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015260
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015261 /* Just disable it once at startup */
15262 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015263 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015264
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015265 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015266 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015267 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015268
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015269 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015270 struct intel_initial_plane_config plane_config = {};
15271
Jesse Barnes46f297f2014-03-07 08:57:48 -080015272 if (!crtc->active)
15273 continue;
15274
Jesse Barnes46f297f2014-03-07 08:57:48 -080015275 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015276 * Note that reserving the BIOS fb up front prevents us
15277 * from stuffing other stolen allocations like the ring
15278 * on top. This prevents some ugliness at boot time, and
15279 * can even allow for smooth boot transitions if the BIOS
15280 * fb is large enough for the active pipe configuration.
15281 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015282 dev_priv->display.get_initial_plane_config(crtc,
15283 &plane_config);
15284
15285 /*
15286 * If the fb is shared between multiple heads, we'll
15287 * just get the first one.
15288 */
15289 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015290 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015291}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015292
Daniel Vetter7fad7982012-07-04 17:51:47 +020015293static void intel_enable_pipe_a(struct drm_device *dev)
15294{
15295 struct intel_connector *connector;
15296 struct drm_connector *crt = NULL;
15297 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015298 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015299
15300 /* We can't just switch on the pipe A, we need to set things up with a
15301 * proper mode and output configuration. As a gross hack, enable pipe A
15302 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015303 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015304 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15305 crt = &connector->base;
15306 break;
15307 }
15308 }
15309
15310 if (!crt)
15311 return;
15312
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015313 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015314 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015315}
15316
Daniel Vetterfa555832012-10-10 23:14:00 +020015317static bool
15318intel_check_plane_mapping(struct intel_crtc *crtc)
15319{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015320 struct drm_device *dev = crtc->base.dev;
15321 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015322 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015323
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015324 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015325 return true;
15326
Ville Syrjälä649636e2015-09-22 19:50:01 +030015327 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015328
15329 if ((val & DISPLAY_PLANE_ENABLE) &&
15330 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15331 return false;
15332
15333 return true;
15334}
15335
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015336static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15337{
15338 struct drm_device *dev = crtc->base.dev;
15339 struct intel_encoder *encoder;
15340
15341 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15342 return true;
15343
15344 return false;
15345}
15346
Daniel Vetter24929352012-07-02 20:28:59 +020015347static void intel_sanitize_crtc(struct intel_crtc *crtc)
15348{
15349 struct drm_device *dev = crtc->base.dev;
15350 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015351 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015352
Daniel Vetter24929352012-07-02 20:28:59 +020015353 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015354 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15355
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015356 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015357 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015358 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015359 struct intel_plane *plane;
15360
Daniel Vetter96256042015-02-13 21:03:42 +010015361 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015362
15363 /* Disable everything but the primary plane */
15364 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15365 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15366 continue;
15367
15368 plane->disable_plane(&plane->base, &crtc->base);
15369 }
Daniel Vetter96256042015-02-13 21:03:42 +010015370 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015371
Daniel Vetter24929352012-07-02 20:28:59 +020015372 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015373 * disable the crtc (and hence change the state) if it is wrong. Note
15374 * that gen4+ has a fixed plane -> pipe mapping. */
15375 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015376 bool plane;
15377
Daniel Vetter24929352012-07-02 20:28:59 +020015378 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15379 crtc->base.base.id);
15380
15381 /* Pipe has the wrong plane attached and the plane is active.
15382 * Temporarily change the plane mapping and disable everything
15383 * ... */
15384 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015385 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015386 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015387 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015388 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015389 }
Daniel Vetter24929352012-07-02 20:28:59 +020015390
Daniel Vetter7fad7982012-07-04 17:51:47 +020015391 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15392 crtc->pipe == PIPE_A && !crtc->active) {
15393 /* BIOS forgot to enable pipe A, this mostly happens after
15394 * resume. Force-enable the pipe to fix this, the update_dpms
15395 * call below we restore the pipe to the right state, but leave
15396 * the required bits on. */
15397 intel_enable_pipe_a(dev);
15398 }
15399
Daniel Vetter24929352012-07-02 20:28:59 +020015400 /* Adjust the state of the output pipe according to whether we
15401 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015402 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015403 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015404
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015405 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015406 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015407
15408 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015409 * functions or because of calls to intel_crtc_disable_noatomic,
15410 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015411 * pipe A quirk. */
15412 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15413 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015414 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015415 crtc->active ? "enabled" : "disabled");
15416
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015417 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015418 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015419 crtc->base.enabled = crtc->active;
15420
15421 /* Because we only establish the connector -> encoder ->
15422 * crtc links if something is active, this means the
15423 * crtc is now deactivated. Break the links. connector
15424 * -> encoder links are only establish when things are
15425 * actually up, hence no need to break them. */
15426 WARN_ON(crtc->active);
15427
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015428 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015429 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015430 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015431
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015432 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015433 /*
15434 * We start out with underrun reporting disabled to avoid races.
15435 * For correct bookkeeping mark this on active crtcs.
15436 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015437 * Also on gmch platforms we dont have any hardware bits to
15438 * disable the underrun reporting. Which means we need to start
15439 * out with underrun reporting disabled also on inactive pipes,
15440 * since otherwise we'll complain about the garbage we read when
15441 * e.g. coming up after runtime pm.
15442 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015443 * No protection against concurrent access is required - at
15444 * worst a fifo underrun happens which also sets this to false.
15445 */
15446 crtc->cpu_fifo_underrun_disabled = true;
15447 crtc->pch_fifo_underrun_disabled = true;
15448 }
Daniel Vetter24929352012-07-02 20:28:59 +020015449}
15450
15451static void intel_sanitize_encoder(struct intel_encoder *encoder)
15452{
15453 struct intel_connector *connector;
15454 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015455 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015456
15457 /* We need to check both for a crtc link (meaning that the
15458 * encoder is active and trying to read from a pipe) and the
15459 * pipe itself being active. */
15460 bool has_active_crtc = encoder->base.crtc &&
15461 to_intel_crtc(encoder->base.crtc)->active;
15462
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015463 for_each_intel_connector(dev, connector) {
15464 if (connector->base.encoder != &encoder->base)
15465 continue;
15466
15467 active = true;
15468 break;
15469 }
15470
15471 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015472 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15473 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015474 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015475
15476 /* Connector is active, but has no active pipe. This is
15477 * fallout from our resume register restoring. Disable
15478 * the encoder manually again. */
15479 if (encoder->base.crtc) {
15480 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15481 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015482 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015483 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015484 if (encoder->post_disable)
15485 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015486 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015487 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015488
15489 /* Inconsistent output/port/pipe state happens presumably due to
15490 * a bug in one of the get_hw_state functions. Or someplace else
15491 * in our code, like the register restore mess on resume. Clamp
15492 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015493 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015494 if (connector->encoder != encoder)
15495 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015496 connector->base.dpms = DRM_MODE_DPMS_OFF;
15497 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015498 }
15499 }
15500 /* Enabled encoders without active connectors will be fixed in
15501 * the crtc fixup. */
15502}
15503
Imre Deak04098752014-02-18 00:02:16 +020015504void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015505{
15506 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015507 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015508
Imre Deak04098752014-02-18 00:02:16 +020015509 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15510 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15511 i915_disable_vga(dev);
15512 }
15513}
15514
15515void i915_redisable_vga(struct drm_device *dev)
15516{
15517 struct drm_i915_private *dev_priv = dev->dev_private;
15518
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015519 /* This function can be called both from intel_modeset_setup_hw_state or
15520 * at a very early point in our resume sequence, where the power well
15521 * structures are not yet restored. Since this function is at a very
15522 * paranoid "someone might have enabled VGA while we were not looking"
15523 * level, just check if the power well is enabled instead of trying to
15524 * follow the "don't touch the power well if we don't need it" policy
15525 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015526 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015527 return;
15528
Imre Deak04098752014-02-18 00:02:16 +020015529 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015530}
15531
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015532static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015533{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015534 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015535
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015536 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015537}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015538
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015539/* FIXME read out full plane state for all planes */
15540static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015541{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015542 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015543 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015544 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015545
Matt Roper19b8d382015-09-24 15:53:17 -070015546 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015547 primary_get_hw_state(to_intel_plane(primary));
15548
15549 if (plane_state->visible)
15550 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015551}
15552
Daniel Vetter30e984d2013-06-05 13:34:17 +020015553static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015554{
15555 struct drm_i915_private *dev_priv = dev->dev_private;
15556 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015557 struct intel_crtc *crtc;
15558 struct intel_encoder *encoder;
15559 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015560 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015561
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015562 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015563 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015564 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015565 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015566
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015567 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015568 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015569
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015570 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015571 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015572
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015573 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015574
15575 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15576 crtc->base.base.id,
15577 crtc->active ? "enabled" : "disabled");
15578 }
15579
Daniel Vetter53589012013-06-05 13:34:16 +020015580 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15581 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15582
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015583 pll->on = pll->get_hw_state(dev_priv, pll,
15584 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015585 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015586 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015587 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015588 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015589 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015590 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015591 }
Daniel Vetter53589012013-06-05 13:34:16 +020015592 }
Daniel Vetter53589012013-06-05 13:34:16 +020015593
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015594 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015595 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015596
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015597 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015598 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015599 }
15600
Damien Lespiaub2784e12014-08-05 11:29:37 +010015601 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015602 pipe = 0;
15603
15604 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015605 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15606 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015607 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015608 } else {
15609 encoder->base.crtc = NULL;
15610 }
15611
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015612 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015613 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015614 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015615 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015616 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015617 }
15618
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015619 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015620 if (connector->get_hw_state(connector)) {
15621 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015622 connector->base.encoder = &connector->encoder->base;
15623 } else {
15624 connector->base.dpms = DRM_MODE_DPMS_OFF;
15625 connector->base.encoder = NULL;
15626 }
15627 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15628 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015629 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015630 connector->base.encoder ? "enabled" : "disabled");
15631 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015632
15633 for_each_intel_crtc(dev, crtc) {
15634 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15635
15636 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15637 if (crtc->base.state->active) {
15638 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15639 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15640 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15641
15642 /*
15643 * The initial mode needs to be set in order to keep
15644 * the atomic core happy. It wants a valid mode if the
15645 * crtc's enabled, so we do the above call.
15646 *
15647 * At this point some state updated by the connectors
15648 * in their ->detect() callback has not run yet, so
15649 * no recalculation can be done yet.
15650 *
15651 * Even if we could do a recalculation and modeset
15652 * right now it would cause a double modeset if
15653 * fbdev or userspace chooses a different initial mode.
15654 *
15655 * If that happens, someone indicated they wanted a
15656 * mode change, which means it's safe to do a full
15657 * recalculation.
15658 */
15659 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015660
15661 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15662 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015663 }
15664 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015665}
15666
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015667/* Scan out the current hw modeset state,
15668 * and sanitizes it to the current state
15669 */
15670static void
15671intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015672{
15673 struct drm_i915_private *dev_priv = dev->dev_private;
15674 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015675 struct intel_crtc *crtc;
15676 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015677 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015678
15679 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015680
15681 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015682 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015683 intel_sanitize_encoder(encoder);
15684 }
15685
Damien Lespiau055e3932014-08-18 13:49:10 +010015686 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015687 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15688 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015689 intel_dump_pipe_config(crtc, crtc->config,
15690 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015691 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015692
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015693 intel_modeset_update_connector_atomic_state(dev);
15694
Daniel Vetter35c95372013-07-17 06:55:04 +020015695 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15696 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15697
15698 if (!pll->on || pll->active)
15699 continue;
15700
15701 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15702
15703 pll->disable(dev_priv, pll);
15704 pll->on = false;
15705 }
15706
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015707 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015708 vlv_wm_get_hw_state(dev);
15709 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015710 skl_wm_get_hw_state(dev);
15711 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015712 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015713
15714 for_each_intel_crtc(dev, crtc) {
15715 unsigned long put_domains;
15716
15717 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15718 if (WARN_ON(put_domains))
15719 modeset_put_power_domains(dev_priv, put_domains);
15720 }
15721 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015722}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015723
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015724void intel_display_resume(struct drm_device *dev)
15725{
15726 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15727 struct intel_connector *conn;
15728 struct intel_plane *plane;
15729 struct drm_crtc *crtc;
15730 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015731
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015732 if (!state)
15733 return;
15734
15735 state->acquire_ctx = dev->mode_config.acquire_ctx;
15736
15737 /* preserve complete old state, including dpll */
15738 intel_atomic_get_shared_dpll_state(state);
15739
15740 for_each_crtc(dev, crtc) {
15741 struct drm_crtc_state *crtc_state =
15742 drm_atomic_get_crtc_state(state, crtc);
15743
15744 ret = PTR_ERR_OR_ZERO(crtc_state);
15745 if (ret)
15746 goto err;
15747
15748 /* force a restore */
15749 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015750 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015751
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015752 for_each_intel_plane(dev, plane) {
15753 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15754 if (ret)
15755 goto err;
15756 }
15757
15758 for_each_intel_connector(dev, conn) {
15759 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15760 if (ret)
15761 goto err;
15762 }
15763
15764 intel_modeset_setup_hw_state(dev);
15765
15766 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015767 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015768 if (!ret)
15769 return;
15770
15771err:
15772 DRM_ERROR("Restoring old state failed with %i\n", ret);
15773 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015774}
15775
15776void intel_modeset_gem_init(struct drm_device *dev)
15777{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015778 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015779 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015780 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015781
Imre Deakae484342014-03-31 15:10:44 +030015782 mutex_lock(&dev->struct_mutex);
15783 intel_init_gt_powersave(dev);
15784 mutex_unlock(&dev->struct_mutex);
15785
Chris Wilson1833b132012-05-09 11:56:28 +010015786 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015787
15788 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015789
15790 /*
15791 * Make sure any fbs we allocated at startup are properly
15792 * pinned & fenced. When we do the allocation it's too early
15793 * for this.
15794 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015795 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015796 obj = intel_fb_obj(c->primary->fb);
15797 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015798 continue;
15799
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015800 mutex_lock(&dev->struct_mutex);
15801 ret = intel_pin_and_fence_fb_obj(c->primary,
15802 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020015803 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015804 mutex_unlock(&dev->struct_mutex);
15805 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015806 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15807 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015808 drm_framebuffer_unreference(c->primary->fb);
15809 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015810 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015811 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015812 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015813 }
15814 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015815
15816 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015817}
15818
Imre Deak4932e2c2014-02-11 17:12:48 +020015819void intel_connector_unregister(struct intel_connector *intel_connector)
15820{
15821 struct drm_connector *connector = &intel_connector->base;
15822
15823 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015824 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015825}
15826
Jesse Barnes79e53942008-11-07 14:24:08 -080015827void intel_modeset_cleanup(struct drm_device *dev)
15828{
Jesse Barnes652c3932009-08-17 13:31:43 -070015829 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015830 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015831
Imre Deak2eb52522014-11-19 15:30:05 +020015832 intel_disable_gt_powersave(dev);
15833
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015834 intel_backlight_unregister(dev);
15835
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015836 /*
15837 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015838 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015839 * experience fancy races otherwise.
15840 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015841 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015842
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015843 /*
15844 * Due to the hpd irq storm handling the hotplug work can re-arm the
15845 * poll handlers. Hence disable polling after hpd handling is shut down.
15846 */
Keith Packardf87ea762010-10-03 19:36:26 -070015847 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015848
Jesse Barnes723bfd72010-10-07 16:01:13 -070015849 intel_unregister_dsm_handler();
15850
Paulo Zanoni7733b492015-07-07 15:26:04 -030015851 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015852
Chris Wilson1630fe72011-07-08 12:22:42 +010015853 /* flush any delayed tasks or pending work */
15854 flush_scheduled_work();
15855
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015856 /* destroy the backlight and sysfs files before encoders/connectors */
15857 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015858 struct intel_connector *intel_connector;
15859
15860 intel_connector = to_intel_connector(connector);
15861 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015862 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015863
Jesse Barnes79e53942008-11-07 14:24:08 -080015864 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015865
15866 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015867
15868 mutex_lock(&dev->struct_mutex);
15869 intel_cleanup_gt_powersave(dev);
15870 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015871}
15872
Dave Airlie28d52042009-09-21 14:33:58 +100015873/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015874 * Return which encoder is currently attached for connector.
15875 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015876struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015877{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015878 return &intel_attached_encoder(connector)->base;
15879}
Jesse Barnes79e53942008-11-07 14:24:08 -080015880
Chris Wilsondf0e9242010-09-09 16:20:55 +010015881void intel_connector_attach_encoder(struct intel_connector *connector,
15882 struct intel_encoder *encoder)
15883{
15884 connector->encoder = encoder;
15885 drm_mode_connector_attach_encoder(&connector->base,
15886 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015887}
Dave Airlie28d52042009-09-21 14:33:58 +100015888
15889/*
15890 * set vga decode state - true == enable VGA decode
15891 */
15892int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15893{
15894 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015895 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015896 u16 gmch_ctrl;
15897
Chris Wilson75fa0412014-02-07 18:37:02 -020015898 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15899 DRM_ERROR("failed to read control word\n");
15900 return -EIO;
15901 }
15902
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015903 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15904 return 0;
15905
Dave Airlie28d52042009-09-21 14:33:58 +100015906 if (state)
15907 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15908 else
15909 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015910
15911 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15912 DRM_ERROR("failed to write control word\n");
15913 return -EIO;
15914 }
15915
Dave Airlie28d52042009-09-21 14:33:58 +100015916 return 0;
15917}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015918
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015919struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015920
15921 u32 power_well_driver;
15922
Chris Wilson63b66e52013-08-08 15:12:06 +020015923 int num_transcoders;
15924
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015925 struct intel_cursor_error_state {
15926 u32 control;
15927 u32 position;
15928 u32 base;
15929 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015930 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015931
15932 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015933 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015934 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015935 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015936 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015937
15938 struct intel_plane_error_state {
15939 u32 control;
15940 u32 stride;
15941 u32 size;
15942 u32 pos;
15943 u32 addr;
15944 u32 surface;
15945 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015946 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015947
15948 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015949 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015950 enum transcoder cpu_transcoder;
15951
15952 u32 conf;
15953
15954 u32 htotal;
15955 u32 hblank;
15956 u32 hsync;
15957 u32 vtotal;
15958 u32 vblank;
15959 u32 vsync;
15960 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015961};
15962
15963struct intel_display_error_state *
15964intel_display_capture_error_state(struct drm_device *dev)
15965{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015966 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015967 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015968 int transcoders[] = {
15969 TRANSCODER_A,
15970 TRANSCODER_B,
15971 TRANSCODER_C,
15972 TRANSCODER_EDP,
15973 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015974 int i;
15975
Chris Wilson63b66e52013-08-08 15:12:06 +020015976 if (INTEL_INFO(dev)->num_pipes == 0)
15977 return NULL;
15978
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015979 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015980 if (error == NULL)
15981 return NULL;
15982
Imre Deak190be112013-11-25 17:15:31 +020015983 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015984 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15985
Damien Lespiau055e3932014-08-18 13:49:10 +010015986 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015987 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015988 __intel_display_power_is_enabled(dev_priv,
15989 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015990 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015991 continue;
15992
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015993 error->cursor[i].control = I915_READ(CURCNTR(i));
15994 error->cursor[i].position = I915_READ(CURPOS(i));
15995 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015996
15997 error->plane[i].control = I915_READ(DSPCNTR(i));
15998 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015999 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016000 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016001 error->plane[i].pos = I915_READ(DSPPOS(i));
16002 }
Paulo Zanonica291362013-03-06 20:03:14 -030016003 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16004 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016005 if (INTEL_INFO(dev)->gen >= 4) {
16006 error->plane[i].surface = I915_READ(DSPSURF(i));
16007 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16008 }
16009
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016010 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016011
Sonika Jindal3abfce72014-07-21 15:23:43 +053016012 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030016013 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016014 }
16015
16016 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16017 if (HAS_DDI(dev_priv->dev))
16018 error->num_transcoders++; /* Account for eDP. */
16019
16020 for (i = 0; i < error->num_transcoders; i++) {
16021 enum transcoder cpu_transcoder = transcoders[i];
16022
Imre Deakddf9c532013-11-27 22:02:02 +020016023 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016024 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016025 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016026 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016027 continue;
16028
Chris Wilson63b66e52013-08-08 15:12:06 +020016029 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16030
16031 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16032 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16033 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16034 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16035 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16036 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16037 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016038 }
16039
16040 return error;
16041}
16042
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016043#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16044
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016045void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016046intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016047 struct drm_device *dev,
16048 struct intel_display_error_state *error)
16049{
Damien Lespiau055e3932014-08-18 13:49:10 +010016050 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016051 int i;
16052
Chris Wilson63b66e52013-08-08 15:12:06 +020016053 if (!error)
16054 return;
16055
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016056 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016057 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016058 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016059 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016060 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016061 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016062 err_printf(m, " Power: %s\n",
16063 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016064 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016065 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016066
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016067 err_printf(m, "Plane [%d]:\n", i);
16068 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16069 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016070 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016071 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16072 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016073 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016074 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016075 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016076 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016077 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16078 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016079 }
16080
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016081 err_printf(m, "Cursor [%d]:\n", i);
16082 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16083 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16084 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016085 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016086
16087 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016088 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016089 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016090 err_printf(m, " Power: %s\n",
16091 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020016092 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16093 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16094 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16095 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16096 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16097 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16098 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16099 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016100}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016101
16102void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
16103{
16104 struct intel_crtc *crtc;
16105
16106 for_each_intel_crtc(dev, crtc) {
16107 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016108
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016109 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016110
16111 work = crtc->unpin_work;
16112
16113 if (work && work->event &&
16114 work->event->base.file_priv == file) {
16115 kfree(work->event);
16116 work->event = NULL;
16117 }
16118
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016119 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016120 }
16121}