blob: 1e3461fbb805a20b25fc40eed3cc0dc154642028 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Chris Wilson6b383a72010-09-13 13:54:26 +010088static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080089
Jesse Barnesf1f644d2013-06-27 00:39:25 +030090static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030092static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020093 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094
Jesse Barneseb1bfe82014-02-12 12:26:25 -080095static int intel_framebuffer_init(struct drm_device *dev,
96 struct intel_framebuffer *ifb,
97 struct drm_mode_fb_cmd2 *mode_cmd,
98 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020099static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
100static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200105static void haswell_set_pipeconf(struct drm_crtc *crtc);
106static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200109static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200110 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200111static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
112static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
114 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200115static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
116 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200117static void skylake_pfit_enable(struct intel_crtc *crtc);
118static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
119static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200120static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100121
Jesse Barnes79e53942008-11-07 14:24:08 -0800122typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400123 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800124} intel_range_t;
125
126typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 int dot_limit;
128 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800129} intel_p2_t;
130
Ma Lingd4906092009-03-18 20:13:27 +0800131typedef struct intel_limit intel_limit_t;
132struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 intel_range_t dot, vco, n, m, m1, m2, p, p1;
134 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800135};
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300137/* returns HPLL frequency in kHz */
138static int valleyview_get_vco(struct drm_i915_private *dev_priv)
139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
151static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg)
153{
154 u32 val;
155 int divider;
156
157 if (dev_priv->hpll_freq == 0)
158 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
159
160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
170 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
171}
172
Daniel Vetterd2acd212012-10-20 20:57:43 +0200173int
174intel_pch_rawclk(struct drm_device *dev)
175{
176 struct drm_i915_private *dev_priv = dev->dev_private;
177
178 WARN_ON(!HAS_PCH_SPLIT(dev));
179
180 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
181}
182
Jani Nikula79e50a42015-08-26 10:58:20 +0300183/* hrawclock is 1/4 the FSB frequency */
184int intel_hrawclk(struct drm_device *dev)
185{
186 struct drm_i915_private *dev_priv = dev->dev_private;
187 uint32_t clkcfg;
188
189 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
190 if (IS_VALLEYVIEW(dev))
191 return 200;
192
193 clkcfg = I915_READ(CLKCFG);
194 switch (clkcfg & CLKCFG_FSB_MASK) {
195 case CLKCFG_FSB_400:
196 return 100;
197 case CLKCFG_FSB_533:
198 return 133;
199 case CLKCFG_FSB_667:
200 return 166;
201 case CLKCFG_FSB_800:
202 return 200;
203 case CLKCFG_FSB_1067:
204 return 266;
205 case CLKCFG_FSB_1333:
206 return 333;
207 /* these two are just a guess; one of them might be right */
208 case CLKCFG_FSB_1600:
209 case CLKCFG_FSB_1600_ALT:
210 return 400;
211 default:
212 return 133;
213 }
214}
215
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300216static void intel_update_czclk(struct drm_i915_private *dev_priv)
217{
218 if (!IS_VALLEYVIEW(dev_priv))
219 return;
220
221 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
222 CCK_CZ_CLOCK_CONTROL);
223
224 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
225}
226
Chris Wilson021357a2010-09-07 20:54:59 +0100227static inline u32 /* units of 100MHz */
228intel_fdi_link_freq(struct drm_device *dev)
229{
Chris Wilson8b99e682010-10-13 09:59:17 +0100230 if (IS_GEN5(dev)) {
231 struct drm_i915_private *dev_priv = dev->dev_private;
232 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
233 } else
234 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100235}
236
Daniel Vetter5d536e22013-07-06 12:52:06 +0200237static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400238 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200239 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200240 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400241 .m = { .min = 96, .max = 140 },
242 .m1 = { .min = 18, .max = 26 },
243 .m2 = { .min = 6, .max = 16 },
244 .p = { .min = 4, .max = 128 },
245 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700246 .p2 = { .dot_limit = 165000,
247 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700248};
249
Daniel Vetter5d536e22013-07-06 12:52:06 +0200250static const intel_limit_t intel_limits_i8xx_dvo = {
251 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200252 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200253 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200254 .m = { .min = 96, .max = 140 },
255 .m1 = { .min = 18, .max = 26 },
256 .m2 = { .min = 6, .max = 16 },
257 .p = { .min = 4, .max = 128 },
258 .p1 = { .min = 2, .max = 33 },
259 .p2 = { .dot_limit = 165000,
260 .p2_slow = 4, .p2_fast = 4 },
261};
262
Keith Packarde4b36692009-06-05 19:22:17 -0700263static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
Eric Anholt273e27c2011-03-30 13:01:10 -0700275
Keith Packarde4b36692009-06-05 19:22:17 -0700276static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .dot = { .min = 20000, .max = 400000 },
278 .vco = { .min = 1400000, .max = 2800000 },
279 .n = { .min = 1, .max = 6 },
280 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100281 .m1 = { .min = 8, .max = 18 },
282 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400283 .p = { .min = 5, .max = 80 },
284 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .p2 = { .dot_limit = 200000,
286 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700287};
288
289static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 20000, .max = 400000 },
291 .vco = { .min = 1400000, .max = 2800000 },
292 .n = { .min = 1, .max = 6 },
293 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100294 .m1 = { .min = 8, .max = 18 },
295 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400296 .p = { .min = 7, .max = 98 },
297 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 112000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
301
Eric Anholt273e27c2011-03-30 13:01:10 -0700302
Keith Packarde4b36692009-06-05 19:22:17 -0700303static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 270000 },
305 .vco = { .min = 1750000, .max = 3500000},
306 .n = { .min = 1, .max = 4 },
307 .m = { .min = 104, .max = 138 },
308 .m1 = { .min = 17, .max = 23 },
309 .m2 = { .min = 5, .max = 11 },
310 .p = { .min = 10, .max = 30 },
311 .p1 = { .min = 1, .max = 3},
312 .p2 = { .dot_limit = 270000,
313 .p2_slow = 10,
314 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800315 },
Keith Packarde4b36692009-06-05 19:22:17 -0700316};
317
318static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700319 .dot = { .min = 22000, .max = 400000 },
320 .vco = { .min = 1750000, .max = 3500000},
321 .n = { .min = 1, .max = 4 },
322 .m = { .min = 104, .max = 138 },
323 .m1 = { .min = 16, .max = 23 },
324 .m2 = { .min = 5, .max = 11 },
325 .p = { .min = 5, .max = 80 },
326 .p1 = { .min = 1, .max = 8},
327 .p2 = { .dot_limit = 165000,
328 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700329};
330
331static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700332 .dot = { .min = 20000, .max = 115000 },
333 .vco = { .min = 1750000, .max = 3500000 },
334 .n = { .min = 1, .max = 3 },
335 .m = { .min = 104, .max = 138 },
336 .m1 = { .min = 17, .max = 23 },
337 .m2 = { .min = 5, .max = 11 },
338 .p = { .min = 28, .max = 112 },
339 .p1 = { .min = 2, .max = 8 },
340 .p2 = { .dot_limit = 0,
341 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800342 },
Keith Packarde4b36692009-06-05 19:22:17 -0700343};
344
345static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700346 .dot = { .min = 80000, .max = 224000 },
347 .vco = { .min = 1750000, .max = 3500000 },
348 .n = { .min = 1, .max = 3 },
349 .m = { .min = 104, .max = 138 },
350 .m1 = { .min = 17, .max = 23 },
351 .m2 = { .min = 5, .max = 11 },
352 .p = { .min = 14, .max = 42 },
353 .p1 = { .min = 2, .max = 6 },
354 .p2 = { .dot_limit = 0,
355 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800356 },
Keith Packarde4b36692009-06-05 19:22:17 -0700357};
358
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500359static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400360 .dot = { .min = 20000, .max = 400000},
361 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700362 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400363 .n = { .min = 3, .max = 6 },
364 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400366 .m1 = { .min = 0, .max = 0 },
367 .m2 = { .min = 0, .max = 254 },
368 .p = { .min = 5, .max = 80 },
369 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700370 .p2 = { .dot_limit = 200000,
371 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700372};
373
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500374static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400375 .dot = { .min = 20000, .max = 400000 },
376 .vco = { .min = 1700000, .max = 3500000 },
377 .n = { .min = 3, .max = 6 },
378 .m = { .min = 2, .max = 256 },
379 .m1 = { .min = 0, .max = 0 },
380 .m2 = { .min = 0, .max = 254 },
381 .p = { .min = 7, .max = 112 },
382 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700383 .p2 = { .dot_limit = 112000,
384 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700385};
386
Eric Anholt273e27c2011-03-30 13:01:10 -0700387/* Ironlake / Sandybridge
388 *
389 * We calculate clock using (register_value + 2) for N/M1/M2, so here
390 * the range value for them is (actual_value - 2).
391 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800392static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700393 .dot = { .min = 25000, .max = 350000 },
394 .vco = { .min = 1760000, .max = 3510000 },
395 .n = { .min = 1, .max = 5 },
396 .m = { .min = 79, .max = 127 },
397 .m1 = { .min = 12, .max = 22 },
398 .m2 = { .min = 5, .max = 9 },
399 .p = { .min = 5, .max = 80 },
400 .p1 = { .min = 1, .max = 8 },
401 .p2 = { .dot_limit = 225000,
402 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700403};
404
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800405static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700406 .dot = { .min = 25000, .max = 350000 },
407 .vco = { .min = 1760000, .max = 3510000 },
408 .n = { .min = 1, .max = 3 },
409 .m = { .min = 79, .max = 118 },
410 .m1 = { .min = 12, .max = 22 },
411 .m2 = { .min = 5, .max = 9 },
412 .p = { .min = 28, .max = 112 },
413 .p1 = { .min = 2, .max = 8 },
414 .p2 = { .dot_limit = 225000,
415 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800416};
417
418static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 3 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 14, .max = 56 },
426 .p1 = { .min = 2, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800429};
430
Eric Anholt273e27c2011-03-30 13:01:10 -0700431/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800432static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700433 .dot = { .min = 25000, .max = 350000 },
434 .vco = { .min = 1760000, .max = 3510000 },
435 .n = { .min = 1, .max = 2 },
436 .m = { .min = 79, .max = 126 },
437 .m1 = { .min = 12, .max = 22 },
438 .m2 = { .min = 5, .max = 9 },
439 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400440 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700441 .p2 = { .dot_limit = 225000,
442 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800443};
444
445static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700446 .dot = { .min = 25000, .max = 350000 },
447 .vco = { .min = 1760000, .max = 3510000 },
448 .n = { .min = 1, .max = 3 },
449 .m = { .min = 79, .max = 126 },
450 .m1 = { .min = 12, .max = 22 },
451 .m2 = { .min = 5, .max = 9 },
452 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400453 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700454 .p2 = { .dot_limit = 225000,
455 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800456};
457
Ville Syrjälädc730512013-09-24 21:26:30 +0300458static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300459 /*
460 * These are the data rate limits (measured in fast clocks)
461 * since those are the strictest limits we have. The fast
462 * clock and actual rate limits are more relaxed, so checking
463 * them would make no difference.
464 */
465 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200466 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700467 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700468 .m1 = { .min = 2, .max = 3 },
469 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300470 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300471 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700472};
473
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300474static const intel_limit_t intel_limits_chv = {
475 /*
476 * These are the data rate limits (measured in fast clocks)
477 * since those are the strictest limits we have. The fast
478 * clock and actual rate limits are more relaxed, so checking
479 * them would make no difference.
480 */
481 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200482 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300483 .n = { .min = 1, .max = 1 },
484 .m1 = { .min = 2, .max = 2 },
485 .m2 = { .min = 24 << 22, .max = 175 << 22 },
486 .p1 = { .min = 2, .max = 4 },
487 .p2 = { .p2_slow = 1, .p2_fast = 14 },
488};
489
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200490static const intel_limit_t intel_limits_bxt = {
491 /* FIXME: find real dot limits */
492 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530493 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200494 .n = { .min = 1, .max = 1 },
495 .m1 = { .min = 2, .max = 2 },
496 /* FIXME: find real m2 limits */
497 .m2 = { .min = 2 << 22, .max = 255 << 22 },
498 .p1 = { .min = 2, .max = 4 },
499 .p2 = { .p2_slow = 1, .p2_fast = 20 },
500};
501
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200502static bool
503needs_modeset(struct drm_crtc_state *state)
504{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200505 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200506}
507
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300508/**
509 * Returns whether any output on the specified pipe is of the specified type
510 */
Damien Lespiau40935612014-10-29 11:16:59 +0000511bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300512{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300513 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300514 struct intel_encoder *encoder;
515
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300516 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300517 if (encoder->type == type)
518 return true;
519
520 return false;
521}
522
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200523/**
524 * Returns whether any output on the specified pipe will have the specified
525 * type after a staged modeset is complete, i.e., the same as
526 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
527 * encoder->crtc.
528 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200529static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
530 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200531{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300533 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200535 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200536 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200537
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300538 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200539 if (connector_state->crtc != crtc_state->base.crtc)
540 continue;
541
542 num_connectors++;
543
544 encoder = to_intel_encoder(connector_state->best_encoder);
545 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200546 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200547 }
548
549 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200550
551 return false;
552}
553
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200554static const intel_limit_t *
555intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800556{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200557 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800558 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200560 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100561 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000562 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800563 limit = &intel_limits_ironlake_dual_lvds_100m;
564 else
565 limit = &intel_limits_ironlake_dual_lvds;
566 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000567 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800568 limit = &intel_limits_ironlake_single_lvds_100m;
569 else
570 limit = &intel_limits_ironlake_single_lvds;
571 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200572 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800573 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800574
575 return limit;
576}
577
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200578static const intel_limit_t *
579intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800580{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200581 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800582 const intel_limit_t *limit;
583
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200584 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100585 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700586 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800587 else
Keith Packarde4b36692009-06-05 19:22:17 -0700588 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200589 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
590 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700591 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200592 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700593 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800594 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700595 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800596
597 return limit;
598}
599
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200600static const intel_limit_t *
601intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800602{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200603 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 const intel_limit_t *limit;
605
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200606 if (IS_BROXTON(dev))
607 limit = &intel_limits_bxt;
608 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200609 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800610 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200611 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500612 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200613 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800615 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500616 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300617 } else if (IS_CHERRYVIEW(dev)) {
618 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700619 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300620 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100621 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200622 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100623 limit = &intel_limits_i9xx_lvds;
624 else
625 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800626 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700628 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200629 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700630 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200631 else
632 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 }
634 return limit;
635}
636
Imre Deakdccbea32015-06-22 23:35:51 +0300637/*
638 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
639 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
640 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
641 * The helpers' return value is the rate of the clock that is fed to the
642 * display engine's pipe which can be the above fast dot clock rate or a
643 * divided-down version of it.
644 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500645/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300646static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800647{
Shaohua Li21778322009-02-23 15:19:16 +0800648 clock->m = clock->m2 + 2;
649 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200650 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300651 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300652 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
653 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300654
655 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800656}
657
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200658static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
659{
660 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
661}
662
Imre Deakdccbea32015-06-22 23:35:51 +0300663static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800664{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200665 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800666 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200667 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300668 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300669 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
670 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300671
672 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800673}
674
Imre Deakdccbea32015-06-22 23:35:51 +0300675static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300676{
677 clock->m = clock->m1 * clock->m2;
678 clock->p = clock->p1 * clock->p2;
679 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300680 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300681 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
682 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300683
684 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300685}
686
Imre Deakdccbea32015-06-22 23:35:51 +0300687int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300688{
689 clock->m = clock->m1 * clock->m2;
690 clock->p = clock->p1 * clock->p2;
691 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300692 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300693 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
694 clock->n << 22);
695 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300696
697 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300698}
699
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800700#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800701/**
702 * Returns whether the given set of divisors are valid for a given refclk with
703 * the given connectors.
704 */
705
Chris Wilson1b894b52010-12-14 20:04:54 +0000706static bool intel_PLL_is_valid(struct drm_device *dev,
707 const intel_limit_t *limit,
708 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800709{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300710 if (clock->n < limit->n.min || limit->n.max < clock->n)
711 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400713 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400715 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800716 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400717 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300718
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200719 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200723 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400736 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800737
738 return true;
739}
740
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800745{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100754 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300757 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 } else {
759 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Akshay Joshi0206e352011-08-16 15:34:10 -0400776 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
Zhao Yakui42158662009-11-20 11:24:18 +0800780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200784 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 int this_err;
791
Imre Deakdccbea32015-06-22 23:35:51 +0300792 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800795 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
Ma Lingd4906092009-03-18 20:13:27 +0800813static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300819 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200820 intel_clock_t clock;
821 int err = target;
822
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200823 memset(best_clock, 0, sizeof(*best_clock));
824
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
835 int this_err;
836
Imre Deakdccbea32015-06-22 23:35:51 +0300837 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
840 continue;
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
Ma Lingd4906092009-03-18 20:13:27 +0800858static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800863{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300864 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800865 intel_clock_t clock;
866 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300867 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870
871 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
Ma Lingd4906092009-03-18 20:13:27 +0800875 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200878 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
Imre Deakdccbea32015-06-22 23:35:51 +0300887 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800890 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000891
892 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800903 return found;
904}
Ma Lingd4906092009-03-18 20:13:27 +0800905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
Imre Deak24be4e42015-03-17 11:40:04 +0200926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
Imre Deakd5dd62b2015-03-17 11:40:03 +0200929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
Zhenyu Wang2c072452009-06-05 15:38:42 +0800946static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700951{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300953 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300954 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300955 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300958 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700959
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963
964 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200972 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300973
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300976
Imre Deakdccbea32015-06-22 23:35:51 +0300977 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300978
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300981 continue;
982
Imre Deakd5dd62b2015-03-17 11:40:03 +0200983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300988
Imre Deakd5dd62b2015-03-17 11:40:03 +0200989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700992 }
993 }
994 }
995 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300997 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700998}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001000static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001007 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001014 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
Imre Deakdccbea32015-06-22 23:35:51 +03001040 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
Imre Deak9ca3ba02015-03-17 11:40:05 +02001045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001052 }
1053 }
1054
1055 return found;
1056}
1057
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001074 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001075 * as Haswell has gained clock readout/fastboot support.
1076 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001077 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001078 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001083 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001084 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001085 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001086}
1087
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001094 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001095}
1096
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001110 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
Keith Packardab7ad7f2010-10-03 00:33:06 -07001116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001130 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001134 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001135 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001137 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001138
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001140 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001141
Keith Packardab7ad7f2010-10-03 00:33:06 -07001142 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001145 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001146 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001147 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001149 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001150 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001151}
1152
Jesse Barnesb24e7172011-01-04 15:09:30 -08001153static const char *state_string(bool enabled)
1154{
1155 return enabled ? "on" : "off";
1156}
1157
1158/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001159void assert_pll(struct drm_i915_private *dev_priv,
1160 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162 u32 val;
1163 bool cur_state;
1164
Ville Syrjälä649636e2015-09-22 19:50:01 +03001165 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001167 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001168 "PLL state assertion failure (expected %s, current %s)\n",
1169 state_string(state), state_string(cur_state));
1170}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171
Jani Nikula23538ef2013-08-27 15:12:22 +03001172/* XXX: the dsi pll is shared between MIPI DSI ports */
1173static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1174{
1175 u32 val;
1176 bool cur_state;
1177
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001180 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001181
1182 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001183 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001184 "DSI PLL state assertion failure (expected %s, current %s)\n",
1185 state_string(state), state_string(cur_state));
1186}
1187#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1188#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1189
Daniel Vetter55607e82013-06-16 21:42:39 +02001190struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001191intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001192{
Daniel Vettere2b78262013-06-07 23:10:03 +02001193 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1194
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001195 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001196 return NULL;
1197
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001198 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001199}
1200
Jesse Barnesb24e7172011-01-04 15:09:30 -08001201/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001202void assert_shared_dpll(struct drm_i915_private *dev_priv,
1203 struct intel_shared_dpll *pll,
1204 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001205{
Jesse Barnes040484a2011-01-03 12:14:26 -08001206 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001207 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001208
Chris Wilson92b27b02012-05-20 18:10:50 +01001209 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001210 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001211 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001212
Daniel Vetter53589012013-06-05 13:34:16 +02001213 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001214 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001215 "%s assertion failure (expected %s, current %s)\n",
1216 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001217}
Jesse Barnes040484a2011-01-03 12:14:26 -08001218
1219static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
1221{
Jesse Barnes040484a2011-01-03 12:14:26 -08001222 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001223 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1224 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001225
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001226 if (HAS_DDI(dev_priv->dev)) {
1227 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001228 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001229 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001231 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001232 cur_state = !!(val & FDI_TX_ENABLE);
1233 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001234 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001235 "FDI TX state assertion failure (expected %s, current %s)\n",
1236 state_string(state), state_string(cur_state));
1237}
1238#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1239#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1240
1241static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1242 enum pipe pipe, bool state)
1243{
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 u32 val;
1245 bool cur_state;
1246
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001248 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001249 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001250 "FDI RX state assertion failure (expected %s, current %s)\n",
1251 state_string(state), state_string(cur_state));
1252}
1253#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1254#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1255
1256static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Jesse Barnes040484a2011-01-03 12:14:26 -08001259 u32 val;
1260
1261 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001262 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001263 return;
1264
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001266 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001267 return;
1268
Ville Syrjälä649636e2015-09-22 19:50:01 +03001269 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001270 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001271}
1272
Daniel Vetter55607e82013-06-16 21:42:39 +02001273void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1274 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001275{
Jesse Barnes040484a2011-01-03 12:14:26 -08001276 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001277 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001278
Ville Syrjälä649636e2015-09-22 19:50:01 +03001279 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001281 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001282 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1283 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001284}
1285
Daniel Vetterb680c372014-09-19 18:27:27 +02001286void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1287 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001290 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001291 u32 val;
1292 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001293 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001294
Jani Nikulabedd4db2014-08-22 15:04:13 +03001295 if (WARN_ON(HAS_DDI(dev)))
1296 return;
1297
1298 if (HAS_PCH_SPLIT(dev)) {
1299 u32 port_sel;
1300
Jesse Barnesea0760c2011-01-04 15:09:32 -08001301 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001302 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1303
1304 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1305 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1306 panel_pipe = PIPE_B;
1307 /* XXX: else fix for eDP */
1308 } else if (IS_VALLEYVIEW(dev)) {
1309 /* presumably write lock depends on pipe, not port select */
1310 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1311 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001312 } else {
1313 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001314 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1315 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001316 }
1317
1318 val = I915_READ(pp_reg);
1319 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001320 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001321 locked = false;
1322
Rob Clarke2c719b2014-12-15 13:56:32 -05001323 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001325 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001326}
1327
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001328static void assert_cursor(struct drm_i915_private *dev_priv,
1329 enum pipe pipe, bool state)
1330{
1331 struct drm_device *dev = dev_priv->dev;
1332 bool cur_state;
1333
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001335 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001336 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001337 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338
Rob Clarke2c719b2014-12-15 13:56:32 -05001339 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001340 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1341 pipe_name(pipe), state_string(state), state_string(cur_state));
1342}
1343#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1344#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1345
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001346void assert_pipe(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001349 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001350 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1351 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001353 /* if we need the pipe quirk it must be always on */
1354 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1355 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001356 state = true;
1357
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001358 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001359 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001360 cur_state = false;
1361 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001362 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001363 cur_state = !!(val & PIPECONF_ENABLE);
1364 }
1365
Rob Clarke2c719b2014-12-15 13:56:32 -05001366 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001367 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001368 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001369}
1370
Chris Wilson931872f2012-01-16 23:01:13 +00001371static void assert_plane(struct drm_i915_private *dev_priv,
1372 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001373{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001375 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376
Ville Syrjälä649636e2015-09-22 19:50:01 +03001377 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001378 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001379 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001380 "plane %c assertion failure (expected %s, current %s)\n",
1381 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001382}
1383
Chris Wilson931872f2012-01-16 23:01:13 +00001384#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1385#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1386
Jesse Barnesb24e7172011-01-04 15:09:30 -08001387static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe)
1389{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001390 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001391 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001392
Ville Syrjälä653e1022013-06-04 13:49:05 +03001393 /* Primary planes are fixed to pipes on gen4+ */
1394 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001395 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001396 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001397 "plane %c assertion failure, should be disabled but not\n",
1398 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001400 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001401
Jesse Barnesb24e7172011-01-04 15:09:30 -08001402 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001403 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001404 u32 val = I915_READ(DSPCNTR(i));
1405 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001406 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001407 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001408 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1409 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001410 }
1411}
1412
Jesse Barnes19332d72013-03-28 09:55:38 -07001413static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe)
1415{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001416 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001417 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001418
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001419 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001420 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001421 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001422 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001423 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1424 sprite, pipe_name(pipe));
1425 }
1426 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001427 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001428 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001431 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001432 }
1433 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001434 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001435 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001436 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001437 plane_name(pipe), pipe_name(pipe));
1438 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001439 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001440 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001441 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1442 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001443 }
1444}
1445
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001446static void assert_vblank_disabled(struct drm_crtc *crtc)
1447{
Rob Clarke2c719b2014-12-15 13:56:32 -05001448 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001449 drm_crtc_vblank_put(crtc);
1450}
1451
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001452static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001453{
1454 u32 val;
1455 bool enabled;
1456
Rob Clarke2c719b2014-12-15 13:56:32 -05001457 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001458
Jesse Barnes92f25842011-01-04 15:09:34 -08001459 val = I915_READ(PCH_DREF_CONTROL);
1460 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1461 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001462 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001463}
1464
Daniel Vetterab9412b2013-05-03 11:49:46 +02001465static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1466 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001467{
Jesse Barnes92f25842011-01-04 15:09:34 -08001468 u32 val;
1469 bool enabled;
1470
Ville Syrjälä649636e2015-09-22 19:50:01 +03001471 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001472 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001473 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001474 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1475 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001476}
1477
Keith Packard4e634382011-08-06 10:39:45 -07001478static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1479 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001480{
1481 if ((val & DP_PORT_EN) == 0)
1482 return false;
1483
1484 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001485 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001486 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1487 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001488 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1489 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1490 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001491 } else {
1492 if ((val & DP_PIPE_MASK) != (pipe << 30))
1493 return false;
1494 }
1495 return true;
1496}
1497
Keith Packard1519b992011-08-06 10:35:34 -07001498static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1499 enum pipe pipe, u32 val)
1500{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001501 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001502 return false;
1503
1504 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001505 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001506 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001507 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1508 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1509 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001510 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001511 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001512 return false;
1513 }
1514 return true;
1515}
1516
1517static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1518 enum pipe pipe, u32 val)
1519{
1520 if ((val & LVDS_PORT_EN) == 0)
1521 return false;
1522
1523 if (HAS_PCH_CPT(dev_priv->dev)) {
1524 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1525 return false;
1526 } else {
1527 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1528 return false;
1529 }
1530 return true;
1531}
1532
1533static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1534 enum pipe pipe, u32 val)
1535{
1536 if ((val & ADPA_DAC_ENABLE) == 0)
1537 return false;
1538 if (HAS_PCH_CPT(dev_priv->dev)) {
1539 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1540 return false;
1541 } else {
1542 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1543 return false;
1544 }
1545 return true;
1546}
1547
Jesse Barnes291906f2011-02-02 12:28:03 -08001548static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001549 enum pipe pipe, i915_reg_t reg,
1550 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001551{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001552 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001553 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001554 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001555 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001556
Rob Clarke2c719b2014-12-15 13:56:32 -05001557 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001558 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001559 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001560}
1561
1562static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001563 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001564{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001565 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001566 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001567 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001568 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001569
Rob Clarke2c719b2014-12-15 13:56:32 -05001570 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001571 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001572 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001573}
1574
1575static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1576 enum pipe pipe)
1577{
Jesse Barnes291906f2011-02-02 12:28:03 -08001578 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001579
Keith Packardf0575e92011-07-25 22:12:43 -07001580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1581 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1582 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001583
Ville Syrjälä649636e2015-09-22 19:50:01 +03001584 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001585 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001586 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001587 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001588
Ville Syrjälä649636e2015-09-22 19:50:01 +03001589 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001590 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001591 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001592 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001593
Paulo Zanonie2debe92013-02-18 19:00:27 -03001594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1595 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1596 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001597}
1598
Ville Syrjäläd288f652014-10-28 13:20:22 +02001599static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001600 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001601{
Daniel Vetter426115c2013-07-11 22:13:42 +02001602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001604 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001605 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001606
Daniel Vetter426115c2013-07-11 22:13:42 +02001607 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001608
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001609 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001610 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1611
1612 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001613 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001615
Daniel Vetter426115c2013-07-11 22:13:42 +02001616 I915_WRITE(reg, dpll);
1617 POSTING_READ(reg);
1618 udelay(150);
1619
1620 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1621 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1622
Ville Syrjäläd288f652014-10-28 13:20:22 +02001623 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001624 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001625
1626 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001627 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001630 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001631 POSTING_READ(reg);
1632 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001633 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001634 POSTING_READ(reg);
1635 udelay(150); /* wait for warmup */
1636}
1637
Ville Syrjäläd288f652014-10-28 13:20:22 +02001638static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001639 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001640{
1641 struct drm_device *dev = crtc->base.dev;
1642 struct drm_i915_private *dev_priv = dev->dev_private;
1643 int pipe = crtc->pipe;
1644 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001645 u32 tmp;
1646
1647 assert_pipe_disabled(dev_priv, crtc->pipe);
1648
1649 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1650
Ville Syrjäläa5805162015-05-26 20:42:30 +03001651 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001652
1653 /* Enable back the 10bit clock to display controller */
1654 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1655 tmp |= DPIO_DCLKP_EN;
1656 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1657
Ville Syrjälä54433e92015-05-26 20:42:31 +03001658 mutex_unlock(&dev_priv->sb_lock);
1659
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001660 /*
1661 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1662 */
1663 udelay(1);
1664
1665 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001666 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001667
1668 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001669 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001670 DRM_ERROR("PLL %d failed to lock\n", pipe);
1671
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001673 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001674 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001675}
1676
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001677static int intel_num_dvo_pipes(struct drm_device *dev)
1678{
1679 struct intel_crtc *crtc;
1680 int count = 0;
1681
1682 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001683 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001684 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001685
1686 return count;
1687}
1688
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001690{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001691 struct drm_device *dev = crtc->base.dev;
1692 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001693 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001694 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001696 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001697
1698 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001699 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001700
1701 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001702 if (IS_MOBILE(dev) && !IS_I830(dev))
1703 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001704
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001705 /* Enable DVO 2x clock on both PLLs if necessary */
1706 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1707 /*
1708 * It appears to be important that we don't enable this
1709 * for the current pipe before otherwise configuring the
1710 * PLL. No idea how this should be handled if multiple
1711 * DVO outputs are enabled simultaneosly.
1712 */
1713 dpll |= DPLL_DVO_2X_MODE;
1714 I915_WRITE(DPLL(!crtc->pipe),
1715 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1716 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001717
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001718 /*
1719 * Apparently we need to have VGA mode enabled prior to changing
1720 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1721 * dividers, even though the register value does change.
1722 */
1723 I915_WRITE(reg, 0);
1724
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001725 I915_WRITE(reg, dpll);
1726
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001727 /* Wait for the clocks to stabilize. */
1728 POSTING_READ(reg);
1729 udelay(150);
1730
1731 if (INTEL_INFO(dev)->gen >= 4) {
1732 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001733 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001734 } else {
1735 /* The pixel multiplier can only be updated once the
1736 * DPLL is enabled and the clocks are stable.
1737 *
1738 * So write it again.
1739 */
1740 I915_WRITE(reg, dpll);
1741 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001742
1743 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001744 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001745 POSTING_READ(reg);
1746 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001747 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001748 POSTING_READ(reg);
1749 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001750 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001751 POSTING_READ(reg);
1752 udelay(150); /* wait for warmup */
1753}
1754
1755/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001756 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001757 * @dev_priv: i915 private structure
1758 * @pipe: pipe PLL to disable
1759 *
1760 * Disable the PLL for @pipe, making sure the pipe is off first.
1761 *
1762 * Note! This is for pre-ILK only.
1763 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001764static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001765{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001766 struct drm_device *dev = crtc->base.dev;
1767 struct drm_i915_private *dev_priv = dev->dev_private;
1768 enum pipe pipe = crtc->pipe;
1769
1770 /* Disable DVO 2x clock on both PLLs if necessary */
1771 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001772 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001773 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001774 I915_WRITE(DPLL(PIPE_B),
1775 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1776 I915_WRITE(DPLL(PIPE_A),
1777 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1778 }
1779
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001780 /* Don't disable pipe or pipe PLLs if needed */
1781 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1782 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001783 return;
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001788 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001789 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001790}
1791
Jesse Barnesf6071162013-10-01 10:41:38 -07001792static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1793{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001794 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795
1796 /* Make sure the pipe isn't still relying on us */
1797 assert_pipe_disabled(dev_priv, pipe);
1798
Imre Deake5cbfbf2014-01-09 17:08:16 +02001799 /*
1800 * Leave integrated clock source and reference clock enabled for pipe B.
1801 * The latter is needed for VGA hotplug / manual detection.
1802 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001803 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001804 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001805 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001806 I915_WRITE(DPLL(pipe), val);
1807 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001808
1809}
1810
1811static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1812{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001813 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001814 u32 val;
1815
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001816 /* Make sure the pipe isn't still relying on us */
1817 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001818
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001819 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001820 val = DPLL_SSC_REF_CLK_CHV |
1821 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001822 if (pipe != PIPE_A)
1823 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1824 I915_WRITE(DPLL(pipe), val);
1825 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001826
Ville Syrjäläa5805162015-05-26 20:42:30 +03001827 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001828
1829 /* Disable 10bit clock to display controller */
1830 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1831 val &= ~DPIO_DCLKP_EN;
1832 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1833
Ville Syrjäläa5805162015-05-26 20:42:30 +03001834 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001835}
1836
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001838 struct intel_digital_port *dport,
1839 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001840{
1841 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001842 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001843
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001844 switch (dport->port) {
1845 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001846 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001847 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001848 break;
1849 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001851 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001852 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001853 break;
1854 case PORT_D:
1855 port_mask = DPLL_PORTD_READY_MASK;
1856 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001857 break;
1858 default:
1859 BUG();
1860 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001861
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001862 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1863 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1864 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001865}
1866
Daniel Vetterb14b1052014-04-24 23:55:13 +02001867static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1868{
1869 struct drm_device *dev = crtc->base.dev;
1870 struct drm_i915_private *dev_priv = dev->dev_private;
1871 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1872
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001873 if (WARN_ON(pll == NULL))
1874 return;
1875
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001876 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001877 if (pll->active == 0) {
1878 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1879 WARN_ON(pll->on);
1880 assert_shared_dpll_disabled(dev_priv, pll);
1881
1882 pll->mode_set(dev_priv, pll);
1883 }
1884}
1885
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001886/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001887 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001888 * @dev_priv: i915 private structure
1889 * @pipe: pipe PLL to enable
1890 *
1891 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1892 * drives the transcoder clock.
1893 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001894static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001895{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001896 struct drm_device *dev = crtc->base.dev;
1897 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001898 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001899
Daniel Vetter87a875b2013-06-05 13:34:19 +02001900 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001901 return;
1902
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001903 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001904 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Damien Lespiau74dd6922014-07-29 18:06:17 +01001906 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001907 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001908 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001909
Daniel Vettercdbd2312013-06-05 13:34:03 +02001910 if (pll->active++) {
1911 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001912 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001913 return;
1914 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001915 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001916
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001917 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1918
Daniel Vetter46edb022013-06-05 13:34:12 +02001919 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001920 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001921 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001922}
1923
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001924static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001925{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001926 struct drm_device *dev = crtc->base.dev;
1927 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001928 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001929
Jesse Barnes92f25842011-01-04 15:09:34 -08001930 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001931 if (INTEL_INFO(dev)->gen < 5)
1932 return;
1933
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001934 if (pll == NULL)
1935 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001936
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001937 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001938 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001939
Daniel Vetter46edb022013-06-05 13:34:12 +02001940 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1941 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001942 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001943
Chris Wilson48da64a2012-05-13 20:16:12 +01001944 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001945 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001946 return;
1947 }
1948
Daniel Vettere9d69442013-06-05 13:34:15 +02001949 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001950 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001951 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001952 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001953
Daniel Vetter46edb022013-06-05 13:34:12 +02001954 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001955 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001956 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001957
1958 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001959}
1960
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001961static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1962 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001963{
Daniel Vetter23670b322012-11-01 09:15:30 +01001964 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001965 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001967 i915_reg_t reg;
1968 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001969
1970 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001971 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001972
1973 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001974 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001975 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001976
1977 /* FDI must be feeding us bits for PCH ports */
1978 assert_fdi_tx_enabled(dev_priv, pipe);
1979 assert_fdi_rx_enabled(dev_priv, pipe);
1980
Daniel Vetter23670b322012-11-01 09:15:30 +01001981 if (HAS_PCH_CPT(dev)) {
1982 /* Workaround: Set the timing override bit before enabling the
1983 * pch transcoder. */
1984 reg = TRANS_CHICKEN2(pipe);
1985 val = I915_READ(reg);
1986 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1987 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001988 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001989
Daniel Vetterab9412b2013-05-03 11:49:46 +02001990 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001991 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001992 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001993
1994 if (HAS_PCH_IBX(dev_priv->dev)) {
1995 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001996 * Make the BPC in transcoder be consistent with
1997 * that in pipeconf reg. For HDMI we must use 8bpc
1998 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001999 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002000 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002001 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2002 val |= PIPECONF_8BPC;
2003 else
2004 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002005 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002006
2007 val &= ~TRANS_INTERLACE_MASK;
2008 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002009 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002010 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002011 val |= TRANS_LEGACY_INTERLACED_ILK;
2012 else
2013 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002014 else
2015 val |= TRANS_PROGRESSIVE;
2016
Jesse Barnes040484a2011-01-03 12:14:26 -08002017 I915_WRITE(reg, val | TRANS_ENABLE);
2018 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002019 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002020}
2021
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002023 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002024{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002025 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002026
2027 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002028 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002029
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002030 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002031 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002032 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002034 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002035 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002036 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002037 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002038
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002039 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002040 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002041
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002042 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2043 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002044 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002045 else
2046 val |= TRANS_PROGRESSIVE;
2047
Daniel Vetterab9412b2013-05-03 11:49:46 +02002048 I915_WRITE(LPT_TRANSCONF, val);
2049 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002050 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002051}
2052
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002053static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2054 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002055{
Daniel Vetter23670b322012-11-01 09:15:30 +01002056 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002057 i915_reg_t reg;
2058 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002059
2060 /* FDI relies on the transcoder */
2061 assert_fdi_tx_disabled(dev_priv, pipe);
2062 assert_fdi_rx_disabled(dev_priv, pipe);
2063
Jesse Barnes291906f2011-02-02 12:28:03 -08002064 /* Ports must be off as well */
2065 assert_pch_ports_disabled(dev_priv, pipe);
2066
Daniel Vetterab9412b2013-05-03 11:49:46 +02002067 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002068 val = I915_READ(reg);
2069 val &= ~TRANS_ENABLE;
2070 I915_WRITE(reg, val);
2071 /* wait for PCH transcoder off, transcoder state */
2072 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002073 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002074
Ville Syrjäläc4656132015-10-29 21:25:56 +02002075 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002076 /* Workaround: Clear the timing override chicken bit again. */
2077 reg = TRANS_CHICKEN2(pipe);
2078 val = I915_READ(reg);
2079 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2080 I915_WRITE(reg, val);
2081 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002082}
2083
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002084static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002085{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002086 u32 val;
2087
Daniel Vetterab9412b2013-05-03 11:49:46 +02002088 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002089 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002090 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002091 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002092 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002093 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002094
2095 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002096 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002097 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002098 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002099}
2100
2101/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002102 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002103 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002105 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002106 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002108static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002109{
Paulo Zanoni03722642014-01-17 13:51:09 -02002110 struct drm_device *dev = crtc->base.dev;
2111 struct drm_i915_private *dev_priv = dev->dev_private;
2112 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002113 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002114 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002115 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116 u32 val;
2117
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002118 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2119
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002120 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002121 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002122 assert_sprites_disabled(dev_priv, pipe);
2123
Paulo Zanoni681e5812012-12-06 11:12:38 -02002124 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002125 pch_transcoder = TRANSCODER_A;
2126 else
2127 pch_transcoder = pipe;
2128
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129 /*
2130 * A pipe without a PLL won't actually be able to drive bits from
2131 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2132 * need the check.
2133 */
Imre Deak50360402015-01-16 00:55:16 -08002134 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002135 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002136 assert_dsi_pll_enabled(dev_priv);
2137 else
2138 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002139 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002140 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002141 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002142 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002143 assert_fdi_tx_pll_enabled(dev_priv,
2144 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002145 }
2146 /* FIXME: assert CPU port conditions for SNB+ */
2147 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002148
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002149 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002150 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002151 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002152 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2153 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002154 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002155 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002156
2157 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002158 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159}
2160
2161/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002162 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002165 * Disable the pipe of @crtc, making sure that various hardware
2166 * specific requirements are met, if applicable, e.g. plane
2167 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 *
2169 * Will wait until the pipe has shut down before returning.
2170 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002171static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002173 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002174 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002175 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002176 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177 u32 val;
2178
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002179 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2180
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181 /*
2182 * Make sure planes won't keep trying to pump pixels to us,
2183 * or we might hang the display.
2184 */
2185 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002186 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002187 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002189 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002190 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002191 if ((val & PIPECONF_ENABLE) == 0)
2192 return;
2193
Ville Syrjälä67adc642014-08-15 01:21:57 +03002194 /*
2195 * Double wide has implications for planes
2196 * so best keep it disabled when not needed.
2197 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002198 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002199 val &= ~PIPECONF_DOUBLE_WIDE;
2200
2201 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002202 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2203 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002204 val &= ~PIPECONF_ENABLE;
2205
2206 I915_WRITE(reg, val);
2207 if ((val & PIPECONF_ENABLE) == 0)
2208 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002209}
2210
Chris Wilson693db182013-03-05 14:52:39 +00002211static bool need_vtd_wa(struct drm_device *dev)
2212{
2213#ifdef CONFIG_INTEL_IOMMU
2214 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2215 return true;
2216#endif
2217 return false;
2218}
2219
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002220unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002221intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002222 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002223{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002224 unsigned int tile_height;
2225 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002226
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002227 switch (fb_format_modifier) {
2228 case DRM_FORMAT_MOD_NONE:
2229 tile_height = 1;
2230 break;
2231 case I915_FORMAT_MOD_X_TILED:
2232 tile_height = IS_GEN2(dev) ? 16 : 8;
2233 break;
2234 case I915_FORMAT_MOD_Y_TILED:
2235 tile_height = 32;
2236 break;
2237 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002238 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002239 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002240 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002241 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002242 tile_height = 64;
2243 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002244 case 2:
2245 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002246 tile_height = 32;
2247 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002248 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002249 tile_height = 16;
2250 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002251 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002252 WARN_ONCE(1,
2253 "128-bit pixels are not supported for display!");
2254 tile_height = 16;
2255 break;
2256 }
2257 break;
2258 default:
2259 MISSING_CASE(fb_format_modifier);
2260 tile_height = 1;
2261 break;
2262 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002263
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002264 return tile_height;
2265}
2266
2267unsigned int
2268intel_fb_align_height(struct drm_device *dev, unsigned int height,
2269 uint32_t pixel_format, uint64_t fb_format_modifier)
2270{
2271 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002272 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002273}
2274
Daniel Vetter75c82a52015-10-14 16:51:04 +02002275static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002276intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2277 const struct drm_plane_state *plane_state)
2278{
Daniel Vettera6d09182015-10-14 16:51:05 +02002279 struct intel_rotation_info *info = &view->params.rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002280 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002281
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002282 *view = i915_ggtt_view_normal;
2283
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002284 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002285 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002286
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002287 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002288 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002289
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002290 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002291
2292 info->height = fb->height;
2293 info->pixel_format = fb->pixel_format;
2294 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002295 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002296 info->fb_modifier = fb->modifier[0];
2297
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002298 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002299 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002300 tile_pitch = PAGE_SIZE / tile_height;
2301 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2302 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2303 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2304
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002305 if (info->pixel_format == DRM_FORMAT_NV12) {
2306 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2307 fb->modifier[0], 1);
2308 tile_pitch = PAGE_SIZE / tile_height;
2309 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2310 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2311 tile_height);
2312 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2313 PAGE_SIZE;
2314 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002315}
2316
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002317static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2318{
2319 if (INTEL_INFO(dev_priv)->gen >= 9)
2320 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002321 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2322 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002323 return 128 * 1024;
2324 else if (INTEL_INFO(dev_priv)->gen >= 4)
2325 return 4 * 1024;
2326 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002327 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002328}
2329
Chris Wilson127bd2a2010-07-23 23:32:05 +01002330int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002331intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2332 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002333 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002334{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002335 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002336 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002337 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002338 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002339 u32 alignment;
2340 int ret;
2341
Matt Roperebcdd392014-07-09 16:22:11 -07002342 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2343
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002344 switch (fb->modifier[0]) {
2345 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002346 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002347 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002348 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002349 if (INTEL_INFO(dev)->gen >= 9)
2350 alignment = 256 * 1024;
2351 else {
2352 /* pin() will align the object as required by fence */
2353 alignment = 0;
2354 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002355 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002356 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002357 case I915_FORMAT_MOD_Yf_TILED:
2358 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2359 "Y tiling bo slipped through, driver bug!\n"))
2360 return -EINVAL;
2361 alignment = 1 * 1024 * 1024;
2362 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002363 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002364 MISSING_CASE(fb->modifier[0]);
2365 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002366 }
2367
Daniel Vetter75c82a52015-10-14 16:51:04 +02002368 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002369
Chris Wilson693db182013-03-05 14:52:39 +00002370 /* Note that the w/a also requires 64 PTE of padding following the
2371 * bo. We currently fill all unused PTE with the shadow page and so
2372 * we should always have valid PTE following the scanout preventing
2373 * the VT-d warning.
2374 */
2375 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2376 alignment = 256 * 1024;
2377
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002378 /*
2379 * Global gtt pte registers are special registers which actually forward
2380 * writes to a chunk of system memory. Which means that there is no risk
2381 * that the register values disappear as soon as we call
2382 * intel_runtime_pm_put(), so it is correct to wrap only the
2383 * pin/unpin/fence and not more.
2384 */
2385 intel_runtime_pm_get(dev_priv);
2386
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002387 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2388 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002389 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002390 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002391
2392 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2393 * fence, whereas 965+ only requires a fence if using
2394 * framebuffer compression. For simplicity, we always install
2395 * a fence as the cost is not that onerous.
2396 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002397 if (view.type == I915_GGTT_VIEW_NORMAL) {
2398 ret = i915_gem_object_get_fence(obj);
2399 if (ret == -EDEADLK) {
2400 /*
2401 * -EDEADLK means there are no free fences
2402 * no pending flips.
2403 *
2404 * This is propagated to atomic, but it uses
2405 * -EDEADLK to force a locking recovery, so
2406 * change the returned error to -EBUSY.
2407 */
2408 ret = -EBUSY;
2409 goto err_unpin;
2410 } else if (ret)
2411 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002412
Vivek Kasireddy98072162015-10-29 18:54:38 -07002413 i915_gem_object_pin_fence(obj);
2414 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002415
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002416 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002417 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002418
2419err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002420 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002421err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002422 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002423 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002424}
2425
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002426static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2427 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002428{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002429 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002430 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002431
Matt Roperebcdd392014-07-09 16:22:11 -07002432 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2433
Daniel Vetter75c82a52015-10-14 16:51:04 +02002434 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002435
Vivek Kasireddy98072162015-10-29 18:54:38 -07002436 if (view.type == I915_GGTT_VIEW_NORMAL)
2437 i915_gem_object_unpin_fence(obj);
2438
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002439 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002440}
2441
Daniel Vetterc2c75132012-07-05 12:17:30 +02002442/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2443 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002444unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2445 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002446 unsigned int tiling_mode,
2447 unsigned int cpp,
2448 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449{
Chris Wilsonbc752862013-02-21 20:04:31 +00002450 if (tiling_mode != I915_TILING_NONE) {
2451 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002452
Chris Wilsonbc752862013-02-21 20:04:31 +00002453 tile_rows = *y / 8;
2454 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002455
Chris Wilsonbc752862013-02-21 20:04:31 +00002456 tiles = *x / (512/cpp);
2457 *x %= 512/cpp;
2458
2459 return tile_rows * pitch * 8 + tiles * 4096;
2460 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002461 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002462 unsigned int offset;
2463
2464 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002465 *y = (offset & alignment) / pitch;
2466 *x = ((offset & alignment) - *y * pitch) / cpp;
2467 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002468 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002469}
2470
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002471static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002472{
2473 switch (format) {
2474 case DISPPLANE_8BPP:
2475 return DRM_FORMAT_C8;
2476 case DISPPLANE_BGRX555:
2477 return DRM_FORMAT_XRGB1555;
2478 case DISPPLANE_BGRX565:
2479 return DRM_FORMAT_RGB565;
2480 default:
2481 case DISPPLANE_BGRX888:
2482 return DRM_FORMAT_XRGB8888;
2483 case DISPPLANE_RGBX888:
2484 return DRM_FORMAT_XBGR8888;
2485 case DISPPLANE_BGRX101010:
2486 return DRM_FORMAT_XRGB2101010;
2487 case DISPPLANE_RGBX101010:
2488 return DRM_FORMAT_XBGR2101010;
2489 }
2490}
2491
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002492static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2493{
2494 switch (format) {
2495 case PLANE_CTL_FORMAT_RGB_565:
2496 return DRM_FORMAT_RGB565;
2497 default:
2498 case PLANE_CTL_FORMAT_XRGB_8888:
2499 if (rgb_order) {
2500 if (alpha)
2501 return DRM_FORMAT_ABGR8888;
2502 else
2503 return DRM_FORMAT_XBGR8888;
2504 } else {
2505 if (alpha)
2506 return DRM_FORMAT_ARGB8888;
2507 else
2508 return DRM_FORMAT_XRGB8888;
2509 }
2510 case PLANE_CTL_FORMAT_XRGB_2101010:
2511 if (rgb_order)
2512 return DRM_FORMAT_XBGR2101010;
2513 else
2514 return DRM_FORMAT_XRGB2101010;
2515 }
2516}
2517
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002518static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002519intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2520 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002521{
2522 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002523 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002524 struct drm_i915_gem_object *obj = NULL;
2525 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002526 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002527 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2528 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2529 PAGE_SIZE);
2530
2531 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002532
Chris Wilsonff2652e2014-03-10 08:07:02 +00002533 if (plane_config->size == 0)
2534 return false;
2535
Paulo Zanoni3badb492015-09-23 12:52:23 -03002536 /* If the FB is too big, just don't use it since fbdev is not very
2537 * important and we should probably use that space with FBC or other
2538 * features. */
2539 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2540 return false;
2541
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002542 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2543 base_aligned,
2544 base_aligned,
2545 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002546 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002547 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002548
Damien Lespiau49af4492015-01-20 12:51:44 +00002549 obj->tiling_mode = plane_config->tiling;
2550 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002551 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002552
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002553 mode_cmd.pixel_format = fb->pixel_format;
2554 mode_cmd.width = fb->width;
2555 mode_cmd.height = fb->height;
2556 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002557 mode_cmd.modifier[0] = fb->modifier[0];
2558 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002559
2560 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002561 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002562 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002563 DRM_DEBUG_KMS("intel fb init failed\n");
2564 goto out_unref_obj;
2565 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002566 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002567
Daniel Vetterf6936e22015-03-26 12:17:05 +01002568 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002569 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002570
2571out_unref_obj:
2572 drm_gem_object_unreference(&obj->base);
2573 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574 return false;
2575}
2576
Matt Roperafd65eb2015-02-03 13:10:04 -08002577/* Update plane->state->fb to match plane->fb after driver-internal updates */
2578static void
2579update_state_fb(struct drm_plane *plane)
2580{
2581 if (plane->fb == plane->state->fb)
2582 return;
2583
2584 if (plane->state->fb)
2585 drm_framebuffer_unreference(plane->state->fb);
2586 plane->state->fb = plane->fb;
2587 if (plane->state->fb)
2588 drm_framebuffer_reference(plane->state->fb);
2589}
2590
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002591static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002592intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2593 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002594{
2595 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002596 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002597 struct drm_crtc *c;
2598 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002599 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002600 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002601 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002602 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002603
Damien Lespiau2d140302015-02-05 17:22:18 +00002604 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002605 return;
2606
Daniel Vetterf6936e22015-03-26 12:17:05 +01002607 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608 fb = &plane_config->fb->base;
2609 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002610 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002611
Damien Lespiau2d140302015-02-05 17:22:18 +00002612 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002613
2614 /*
2615 * Failed to alloc the obj, check to see if we should share
2616 * an fb with another CRTC instead
2617 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002618 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002619 i = to_intel_crtc(c);
2620
2621 if (c == &intel_crtc->base)
2622 continue;
2623
Matt Roper2ff8fde2014-07-08 07:50:07 -07002624 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002625 continue;
2626
Daniel Vetter88595ac2015-03-26 12:42:24 +01002627 fb = c->primary->fb;
2628 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002629 continue;
2630
Daniel Vetter88595ac2015-03-26 12:42:24 +01002631 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002632 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002633 drm_framebuffer_reference(fb);
2634 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002635 }
2636 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002637
2638 return;
2639
2640valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002641 plane_state->src_x = 0;
2642 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002643 plane_state->src_w = fb->width << 16;
2644 plane_state->src_h = fb->height << 16;
2645
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002646 plane_state->crtc_x = 0;
2647 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002648 plane_state->crtc_w = fb->width;
2649 plane_state->crtc_h = fb->height;
2650
Daniel Vetter88595ac2015-03-26 12:42:24 +01002651 obj = intel_fb_obj(fb);
2652 if (obj->tiling_mode != I915_TILING_NONE)
2653 dev_priv->preserve_bios_swizzle = true;
2654
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002655 drm_framebuffer_reference(fb);
2656 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002657 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002658 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002659 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002660}
2661
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002662static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2663 struct drm_framebuffer *fb,
2664 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002665{
2666 struct drm_device *dev = crtc->dev;
2667 struct drm_i915_private *dev_priv = dev->dev_private;
2668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002669 struct drm_plane *primary = crtc->primary;
2670 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002671 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002672 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002673 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002674 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002675 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302676 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002677
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002678 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002679 I915_WRITE(reg, 0);
2680 if (INTEL_INFO(dev)->gen >= 4)
2681 I915_WRITE(DSPSURF(plane), 0);
2682 else
2683 I915_WRITE(DSPADDR(plane), 0);
2684 POSTING_READ(reg);
2685 return;
2686 }
2687
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002688 obj = intel_fb_obj(fb);
2689 if (WARN_ON(obj == NULL))
2690 return;
2691
2692 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2693
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002694 dspcntr = DISPPLANE_GAMMA_ENABLE;
2695
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002696 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002697
2698 if (INTEL_INFO(dev)->gen < 4) {
2699 if (intel_crtc->pipe == PIPE_B)
2700 dspcntr |= DISPPLANE_SEL_PIPE_B;
2701
2702 /* pipesrc and dspsize control the size that is scaled from,
2703 * which should always be the user's requested size.
2704 */
2705 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002706 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2707 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002708 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002709 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2710 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002711 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2712 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002713 I915_WRITE(PRIMPOS(plane), 0);
2714 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002715 }
2716
Ville Syrjälä57779d02012-10-31 17:50:14 +02002717 switch (fb->pixel_format) {
2718 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002719 dspcntr |= DISPPLANE_8BPP;
2720 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002722 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002723 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 case DRM_FORMAT_RGB565:
2725 dspcntr |= DISPPLANE_BGRX565;
2726 break;
2727 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002728 dspcntr |= DISPPLANE_BGRX888;
2729 break;
2730 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002731 dspcntr |= DISPPLANE_RGBX888;
2732 break;
2733 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002734 dspcntr |= DISPPLANE_BGRX101010;
2735 break;
2736 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002737 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002738 break;
2739 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002740 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002741 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002742
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002743 if (INTEL_INFO(dev)->gen >= 4 &&
2744 obj->tiling_mode != I915_TILING_NONE)
2745 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002746
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002747 if (IS_G4X(dev))
2748 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2749
Ville Syrjäläb98971272014-08-27 16:51:22 +03002750 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002751
Daniel Vetterc2c75132012-07-05 12:17:30 +02002752 if (INTEL_INFO(dev)->gen >= 4) {
2753 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002754 intel_gen4_compute_page_offset(dev_priv,
2755 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002756 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002757 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002758 linear_offset -= intel_crtc->dspaddr_offset;
2759 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002760 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002761 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002762
Matt Roper8e7d6882015-01-21 16:35:41 -08002763 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302764 dspcntr |= DISPPLANE_ROTATE_180;
2765
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002766 x += (intel_crtc->config->pipe_src_w - 1);
2767 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302768
2769 /* Finding the last pixel of the last line of the display
2770 data and adding to linear_offset*/
2771 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002772 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2773 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302774 }
2775
Paulo Zanoni2db33662015-09-14 15:20:03 -03002776 intel_crtc->adjusted_x = x;
2777 intel_crtc->adjusted_y = y;
2778
Sonika Jindal48404c12014-08-22 14:06:04 +05302779 I915_WRITE(reg, dspcntr);
2780
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002781 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002782 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002783 I915_WRITE(DSPSURF(plane),
2784 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002785 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002786 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002787 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002788 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002789 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002790}
2791
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002792static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2793 struct drm_framebuffer *fb,
2794 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002795{
2796 struct drm_device *dev = crtc->dev;
2797 struct drm_i915_private *dev_priv = dev->dev_private;
2798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002799 struct drm_plane *primary = crtc->primary;
2800 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002801 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002802 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002803 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002804 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002805 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302806 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002807
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002808 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002809 I915_WRITE(reg, 0);
2810 I915_WRITE(DSPSURF(plane), 0);
2811 POSTING_READ(reg);
2812 return;
2813 }
2814
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002815 obj = intel_fb_obj(fb);
2816 if (WARN_ON(obj == NULL))
2817 return;
2818
2819 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2820
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002821 dspcntr = DISPPLANE_GAMMA_ENABLE;
2822
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002823 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002824
2825 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2826 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2827
Ville Syrjälä57779d02012-10-31 17:50:14 +02002828 switch (fb->pixel_format) {
2829 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002830 dspcntr |= DISPPLANE_8BPP;
2831 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002832 case DRM_FORMAT_RGB565:
2833 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002834 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002835 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002836 dspcntr |= DISPPLANE_BGRX888;
2837 break;
2838 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002839 dspcntr |= DISPPLANE_RGBX888;
2840 break;
2841 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002842 dspcntr |= DISPPLANE_BGRX101010;
2843 break;
2844 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002845 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002846 break;
2847 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002848 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002849 }
2850
2851 if (obj->tiling_mode != I915_TILING_NONE)
2852 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002853
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002854 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002855 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002856
Ville Syrjäläb98971272014-08-27 16:51:22 +03002857 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002858 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002859 intel_gen4_compute_page_offset(dev_priv,
2860 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002861 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002862 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002863 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002864 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302865 dspcntr |= DISPPLANE_ROTATE_180;
2866
2867 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002868 x += (intel_crtc->config->pipe_src_w - 1);
2869 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302870
2871 /* Finding the last pixel of the last line of the display
2872 data and adding to linear_offset*/
2873 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002874 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2875 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302876 }
2877 }
2878
Paulo Zanoni2db33662015-09-14 15:20:03 -03002879 intel_crtc->adjusted_x = x;
2880 intel_crtc->adjusted_y = y;
2881
Sonika Jindal48404c12014-08-22 14:06:04 +05302882 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002883
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002884 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002885 I915_WRITE(DSPSURF(plane),
2886 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002887 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002888 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2889 } else {
2890 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2891 I915_WRITE(DSPLINOFF(plane), linear_offset);
2892 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002893 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002894}
2895
Damien Lespiaub3218032015-02-27 11:15:18 +00002896u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2897 uint32_t pixel_format)
2898{
2899 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2900
2901 /*
2902 * The stride is either expressed as a multiple of 64 bytes
2903 * chunks for linear buffers or in number of tiles for tiled
2904 * buffers.
2905 */
2906 switch (fb_modifier) {
2907 case DRM_FORMAT_MOD_NONE:
2908 return 64;
2909 case I915_FORMAT_MOD_X_TILED:
2910 if (INTEL_INFO(dev)->gen == 2)
2911 return 128;
2912 return 512;
2913 case I915_FORMAT_MOD_Y_TILED:
2914 /* No need to check for old gens and Y tiling since this is
2915 * about the display engine and those will be blocked before
2916 * we get here.
2917 */
2918 return 128;
2919 case I915_FORMAT_MOD_Yf_TILED:
2920 if (bits_per_pixel == 8)
2921 return 64;
2922 else
2923 return 128;
2924 default:
2925 MISSING_CASE(fb_modifier);
2926 return 64;
2927 }
2928}
2929
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002930u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2931 struct drm_i915_gem_object *obj,
2932 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002933{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002934 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002935 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002936 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002937
Daniel Vetterce7f1722015-10-14 16:51:06 +02002938 intel_fill_fb_ggtt_view(&view, intel_plane->base.fb,
2939 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002940
Daniel Vetterce7f1722015-10-14 16:51:06 +02002941 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002942 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002943 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002944 return -1;
2945
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002946 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002947
2948 if (plane == 1) {
Daniel Vettera6d09182015-10-14 16:51:05 +02002949 offset += vma->ggtt_view.params.rotation_info.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002950 PAGE_SIZE;
2951 }
2952
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002953 WARN_ON(upper_32_bits(offset));
2954
2955 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002956}
2957
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002958static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2959{
2960 struct drm_device *dev = intel_crtc->base.dev;
2961 struct drm_i915_private *dev_priv = dev->dev_private;
2962
2963 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2964 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2965 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002966}
2967
Chandra Kondurua1b22782015-04-07 15:28:45 -07002968/*
2969 * This function detaches (aka. unbinds) unused scalers in hardware
2970 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002971static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002972{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002973 struct intel_crtc_scaler_state *scaler_state;
2974 int i;
2975
Chandra Kondurua1b22782015-04-07 15:28:45 -07002976 scaler_state = &intel_crtc->config->scaler_state;
2977
2978 /* loop through and disable scalers that aren't in use */
2979 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002980 if (!scaler_state->scalers[i].in_use)
2981 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002982 }
2983}
2984
Chandra Konduru6156a452015-04-27 13:48:39 -07002985u32 skl_plane_ctl_format(uint32_t pixel_format)
2986{
Chandra Konduru6156a452015-04-27 13:48:39 -07002987 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002988 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002991 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002995 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 /*
2997 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2998 * to be already pre-multiplied. We need to add a knob (or a different
2999 * DRM_FORMAT) for user-space to configure that.
3000 */
3001 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003002 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003003 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003005 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003008 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003009 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003010 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003011 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003012 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003013 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003014 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003018 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003020 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003022
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003023 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024}
3025
3026u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3027{
Chandra Konduru6156a452015-04-27 13:48:39 -07003028 switch (fb_modifier) {
3029 case DRM_FORMAT_MOD_NONE:
3030 break;
3031 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003032 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003033 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003034 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003035 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003036 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003037 default:
3038 MISSING_CASE(fb_modifier);
3039 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003040
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003041 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003042}
3043
3044u32 skl_plane_ctl_rotation(unsigned int rotation)
3045{
Chandra Konduru6156a452015-04-27 13:48:39 -07003046 switch (rotation) {
3047 case BIT(DRM_ROTATE_0):
3048 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303049 /*
3050 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3051 * while i915 HW rotation is clockwise, thats why this swapping.
3052 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003053 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303054 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003055 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003056 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003057 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303058 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003059 default:
3060 MISSING_CASE(rotation);
3061 }
3062
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003063 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003064}
3065
Damien Lespiau70d21f02013-07-03 21:06:04 +01003066static void skylake_update_primary_plane(struct drm_crtc *crtc,
3067 struct drm_framebuffer *fb,
3068 int x, int y)
3069{
3070 struct drm_device *dev = crtc->dev;
3071 struct drm_i915_private *dev_priv = dev->dev_private;
3072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003073 struct drm_plane *plane = crtc->primary;
3074 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003075 struct drm_i915_gem_object *obj;
3076 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303077 u32 plane_ctl, stride_div, stride;
3078 u32 tile_height, plane_offset, plane_size;
3079 unsigned int rotation;
3080 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003081 u32 surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003082 struct intel_crtc_state *crtc_state = intel_crtc->config;
3083 struct intel_plane_state *plane_state;
3084 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3085 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3086 int scaler_id = -1;
3087
Chandra Konduru6156a452015-04-27 13:48:39 -07003088 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003089
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003090 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003091 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3092 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3093 POSTING_READ(PLANE_CTL(pipe, 0));
3094 return;
3095 }
3096
3097 plane_ctl = PLANE_CTL_ENABLE |
3098 PLANE_CTL_PIPE_GAMMA_ENABLE |
3099 PLANE_CTL_PIPE_CSC_ENABLE;
3100
Chandra Konduru6156a452015-04-27 13:48:39 -07003101 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3102 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003103 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303104
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303105 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003106 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003107
Damien Lespiaub3218032015-02-27 11:15:18 +00003108 obj = intel_fb_obj(fb);
3109 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3110 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003111 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303112
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003113 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003114
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003115 scaler_id = plane_state->scaler_id;
3116 src_x = plane_state->src.x1 >> 16;
3117 src_y = plane_state->src.y1 >> 16;
3118 src_w = drm_rect_width(&plane_state->src) >> 16;
3119 src_h = drm_rect_height(&plane_state->src) >> 16;
3120 dst_x = plane_state->dst.x1;
3121 dst_y = plane_state->dst.y1;
3122 dst_w = drm_rect_width(&plane_state->dst);
3123 dst_h = drm_rect_height(&plane_state->dst);
3124
3125 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003126
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303127 if (intel_rotation_90_or_270(rotation)) {
3128 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003129 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003130 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303131 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003132 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303133 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003134 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303135 } else {
3136 stride = fb->pitches[0] / stride_div;
3137 x_offset = x;
3138 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003139 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303140 }
3141 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003142
Paulo Zanoni2db33662015-09-14 15:20:03 -03003143 intel_crtc->adjusted_x = x_offset;
3144 intel_crtc->adjusted_y = y_offset;
3145
Damien Lespiau70d21f02013-07-03 21:06:04 +01003146 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303147 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3148 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3149 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003150
3151 if (scaler_id >= 0) {
3152 uint32_t ps_ctrl = 0;
3153
3154 WARN_ON(!dst_w || !dst_h);
3155 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3156 crtc_state->scaler_state.scalers[scaler_id].mode;
3157 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3158 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3159 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3160 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3161 I915_WRITE(PLANE_POS(pipe, 0), 0);
3162 } else {
3163 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3164 }
3165
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003166 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003167
3168 POSTING_READ(PLANE_SURF(pipe, 0));
3169}
3170
Jesse Barnes17638cd2011-06-24 12:19:23 -07003171/* Assume fb object is pinned & idle & fenced and just update base pointers */
3172static int
3173intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3174 int x, int y, enum mode_set_atomic state)
3175{
3176 struct drm_device *dev = crtc->dev;
3177 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003178
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003179 if (dev_priv->fbc.deactivate)
3180 dev_priv->fbc.deactivate(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003181
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003182 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3183
3184 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003185}
3186
Ville Syrjälä75147472014-11-24 18:28:11 +02003187static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003188{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003189 struct drm_crtc *crtc;
3190
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003191 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3193 enum plane plane = intel_crtc->plane;
3194
3195 intel_prepare_page_flip(dev, plane);
3196 intel_finish_page_flip_plane(dev, plane);
3197 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003198}
3199
3200static void intel_update_primary_planes(struct drm_device *dev)
3201{
Ville Syrjälä75147472014-11-24 18:28:11 +02003202 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003203
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003204 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003205 struct intel_plane *plane = to_intel_plane(crtc->primary);
3206 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003207
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003208 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003209 plane_state = to_intel_plane_state(plane->base.state);
3210
Maarten Lankhorstf029ee82015-09-23 16:29:37 +02003211 if (crtc->state->active && plane_state->base.fb)
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003212 plane->commit_plane(&plane->base, plane_state);
3213
3214 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003215 }
3216}
3217
Ville Syrjälä75147472014-11-24 18:28:11 +02003218void intel_prepare_reset(struct drm_device *dev)
3219{
3220 /* no reset support for gen2 */
3221 if (IS_GEN2(dev))
3222 return;
3223
3224 /* reset doesn't touch the display */
3225 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3226 return;
3227
3228 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003229 /*
3230 * Disabling the crtcs gracefully seems nicer. Also the
3231 * g33 docs say we should at least disable all the planes.
3232 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003233 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003234}
3235
3236void intel_finish_reset(struct drm_device *dev)
3237{
3238 struct drm_i915_private *dev_priv = to_i915(dev);
3239
3240 /*
3241 * Flips in the rings will be nuked by the reset,
3242 * so complete all pending flips so that user space
3243 * will get its events and not get stuck.
3244 */
3245 intel_complete_page_flips(dev);
3246
3247 /* no reset support for gen2 */
3248 if (IS_GEN2(dev))
3249 return;
3250
3251 /* reset doesn't touch the display */
3252 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3253 /*
3254 * Flips in the rings have been nuked by the reset,
3255 * so update the base address of all primary
3256 * planes to the the last fb to make sure we're
3257 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003258 *
3259 * FIXME: Atomic will make this obsolete since we won't schedule
3260 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003261 */
3262 intel_update_primary_planes(dev);
3263 return;
3264 }
3265
3266 /*
3267 * The display has been reset as well,
3268 * so need a full re-initialization.
3269 */
3270 intel_runtime_pm_disable_interrupts(dev_priv);
3271 intel_runtime_pm_enable_interrupts(dev_priv);
3272
3273 intel_modeset_init_hw(dev);
3274
3275 spin_lock_irq(&dev_priv->irq_lock);
3276 if (dev_priv->display.hpd_irq_setup)
3277 dev_priv->display.hpd_irq_setup(dev);
3278 spin_unlock_irq(&dev_priv->irq_lock);
3279
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003280 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003281
3282 intel_hpd_init(dev_priv);
3283
3284 drm_modeset_unlock_all(dev);
3285}
3286
Chris Wilson7d5e3792014-03-04 13:15:08 +00003287static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3288{
3289 struct drm_device *dev = crtc->dev;
3290 struct drm_i915_private *dev_priv = dev->dev_private;
3291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003292 bool pending;
3293
3294 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3295 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3296 return false;
3297
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003298 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003299 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003300 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003301
3302 return pending;
3303}
3304
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003305static void intel_update_pipe_config(struct intel_crtc *crtc,
3306 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003307{
3308 struct drm_device *dev = crtc->base.dev;
3309 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003310 struct intel_crtc_state *pipe_config =
3311 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003312
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003313 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3314 crtc->base.mode = crtc->base.state->mode;
3315
3316 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3317 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3318 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003319
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003320 if (HAS_DDI(dev))
3321 intel_set_pipe_csc(&crtc->base);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003322
3323 /*
3324 * Update pipe size and adjust fitter if needed: the reason for this is
3325 * that in compute_mode_changes we check the native mode (not the pfit
3326 * mode) to see if we can flip rather than do a full mode set. In the
3327 * fastboot case, we'll flip, but if we don't update the pipesrc and
3328 * pfit state, we'll end up with a big fb scanned out into the wrong
3329 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003330 */
3331
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003332 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003333 ((pipe_config->pipe_src_w - 1) << 16) |
3334 (pipe_config->pipe_src_h - 1));
3335
3336 /* on skylake this is done by detaching scalers */
3337 if (INTEL_INFO(dev)->gen >= 9) {
3338 skl_detach_scalers(crtc);
3339
3340 if (pipe_config->pch_pfit.enabled)
3341 skylake_pfit_enable(crtc);
3342 } else if (HAS_PCH_SPLIT(dev)) {
3343 if (pipe_config->pch_pfit.enabled)
3344 ironlake_pfit_enable(crtc);
3345 else if (old_crtc_state->pch_pfit.enabled)
3346 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003347 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003348}
3349
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003350static void intel_fdi_normal_train(struct drm_crtc *crtc)
3351{
3352 struct drm_device *dev = crtc->dev;
3353 struct drm_i915_private *dev_priv = dev->dev_private;
3354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3355 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003356 i915_reg_t reg;
3357 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003358
3359 /* enable normal train */
3360 reg = FDI_TX_CTL(pipe);
3361 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003362 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003363 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3364 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003365 } else {
3366 temp &= ~FDI_LINK_TRAIN_NONE;
3367 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003368 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003369 I915_WRITE(reg, temp);
3370
3371 reg = FDI_RX_CTL(pipe);
3372 temp = I915_READ(reg);
3373 if (HAS_PCH_CPT(dev)) {
3374 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3375 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3376 } else {
3377 temp &= ~FDI_LINK_TRAIN_NONE;
3378 temp |= FDI_LINK_TRAIN_NONE;
3379 }
3380 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3381
3382 /* wait one idle pattern time */
3383 POSTING_READ(reg);
3384 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003385
3386 /* IVB wants error correction enabled */
3387 if (IS_IVYBRIDGE(dev))
3388 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3389 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003390}
3391
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003392/* The FDI link training functions for ILK/Ibexpeak. */
3393static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3394{
3395 struct drm_device *dev = crtc->dev;
3396 struct drm_i915_private *dev_priv = dev->dev_private;
3397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3398 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003399 i915_reg_t reg;
3400 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003401
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003402 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003403 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003404
Adam Jacksone1a44742010-06-25 15:32:14 -04003405 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3406 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003407 reg = FDI_RX_IMR(pipe);
3408 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003409 temp &= ~FDI_RX_SYMBOL_LOCK;
3410 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003411 I915_WRITE(reg, temp);
3412 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003413 udelay(150);
3414
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003415 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003416 reg = FDI_TX_CTL(pipe);
3417 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003418 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003419 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420 temp &= ~FDI_LINK_TRAIN_NONE;
3421 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003422 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 reg = FDI_RX_CTL(pipe);
3425 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 temp &= ~FDI_LINK_TRAIN_NONE;
3427 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3429
3430 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003431 udelay(150);
3432
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003433 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003434 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3435 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3436 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003437
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003439 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3442
3443 if ((temp & FDI_RX_BIT_LOCK)) {
3444 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003445 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 break;
3447 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003449 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451
3452 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 reg = FDI_TX_CTL(pipe);
3454 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 temp &= ~FDI_LINK_TRAIN_NONE;
3456 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 reg = FDI_RX_CTL(pipe);
3460 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 temp &= ~FDI_LINK_TRAIN_NONE;
3462 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003463 I915_WRITE(reg, temp);
3464
3465 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003466 udelay(150);
3467
Chris Wilson5eddb702010-09-11 13:48:45 +01003468 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003469 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3472
3473 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003474 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 DRM_DEBUG_KMS("FDI train 2 done.\n");
3476 break;
3477 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003479 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003480 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481
3482 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003483
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484}
3485
Akshay Joshi0206e352011-08-16 15:34:10 -04003486static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3488 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3489 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3490 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3491};
3492
3493/* The FDI link training functions for SNB/Cougarpoint. */
3494static void gen6_fdi_link_train(struct drm_crtc *crtc)
3495{
3496 struct drm_device *dev = crtc->dev;
3497 struct drm_i915_private *dev_priv = dev->dev_private;
3498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3499 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003500 i915_reg_t reg;
3501 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003502
Adam Jacksone1a44742010-06-25 15:32:14 -04003503 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3504 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003505 reg = FDI_RX_IMR(pipe);
3506 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003507 temp &= ~FDI_RX_SYMBOL_LOCK;
3508 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003509 I915_WRITE(reg, temp);
3510
3511 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003512 udelay(150);
3513
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003514 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003515 reg = FDI_TX_CTL(pipe);
3516 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003517 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003518 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003519 temp &= ~FDI_LINK_TRAIN_NONE;
3520 temp |= FDI_LINK_TRAIN_PATTERN_1;
3521 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3522 /* SNB-B */
3523 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003524 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525
Daniel Vetterd74cf322012-10-26 10:58:13 +02003526 I915_WRITE(FDI_RX_MISC(pipe),
3527 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3528
Chris Wilson5eddb702010-09-11 13:48:45 +01003529 reg = FDI_RX_CTL(pipe);
3530 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003531 if (HAS_PCH_CPT(dev)) {
3532 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3533 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3534 } else {
3535 temp &= ~FDI_LINK_TRAIN_NONE;
3536 temp |= FDI_LINK_TRAIN_PATTERN_1;
3537 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003538 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3539
3540 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003541 udelay(150);
3542
Akshay Joshi0206e352011-08-16 15:34:10 -04003543 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003544 reg = FDI_TX_CTL(pipe);
3545 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003546 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3547 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003548 I915_WRITE(reg, temp);
3549
3550 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003551 udelay(500);
3552
Sean Paulfa37d392012-03-02 12:53:39 -05003553 for (retry = 0; retry < 5; retry++) {
3554 reg = FDI_RX_IIR(pipe);
3555 temp = I915_READ(reg);
3556 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3557 if (temp & FDI_RX_BIT_LOCK) {
3558 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3559 DRM_DEBUG_KMS("FDI train 1 done.\n");
3560 break;
3561 }
3562 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563 }
Sean Paulfa37d392012-03-02 12:53:39 -05003564 if (retry < 5)
3565 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003566 }
3567 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003568 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003569
3570 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003571 reg = FDI_TX_CTL(pipe);
3572 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003573 temp &= ~FDI_LINK_TRAIN_NONE;
3574 temp |= FDI_LINK_TRAIN_PATTERN_2;
3575 if (IS_GEN6(dev)) {
3576 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3577 /* SNB-B */
3578 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3579 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581
Chris Wilson5eddb702010-09-11 13:48:45 +01003582 reg = FDI_RX_CTL(pipe);
3583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003584 if (HAS_PCH_CPT(dev)) {
3585 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3586 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3587 } else {
3588 temp &= ~FDI_LINK_TRAIN_NONE;
3589 temp |= FDI_LINK_TRAIN_PATTERN_2;
3590 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003591 I915_WRITE(reg, temp);
3592
3593 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003594 udelay(150);
3595
Akshay Joshi0206e352011-08-16 15:34:10 -04003596 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003597 reg = FDI_TX_CTL(pipe);
3598 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003599 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3600 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003601 I915_WRITE(reg, temp);
3602
3603 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003604 udelay(500);
3605
Sean Paulfa37d392012-03-02 12:53:39 -05003606 for (retry = 0; retry < 5; retry++) {
3607 reg = FDI_RX_IIR(pipe);
3608 temp = I915_READ(reg);
3609 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3610 if (temp & FDI_RX_SYMBOL_LOCK) {
3611 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3612 DRM_DEBUG_KMS("FDI train 2 done.\n");
3613 break;
3614 }
3615 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003616 }
Sean Paulfa37d392012-03-02 12:53:39 -05003617 if (retry < 5)
3618 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003619 }
3620 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003621 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003622
3623 DRM_DEBUG_KMS("FDI train done.\n");
3624}
3625
Jesse Barnes357555c2011-04-28 15:09:55 -07003626/* Manual link training for Ivy Bridge A0 parts */
3627static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3628{
3629 struct drm_device *dev = crtc->dev;
3630 struct drm_i915_private *dev_priv = dev->dev_private;
3631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3632 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003633 i915_reg_t reg;
3634 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003635
3636 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3637 for train result */
3638 reg = FDI_RX_IMR(pipe);
3639 temp = I915_READ(reg);
3640 temp &= ~FDI_RX_SYMBOL_LOCK;
3641 temp &= ~FDI_RX_BIT_LOCK;
3642 I915_WRITE(reg, temp);
3643
3644 POSTING_READ(reg);
3645 udelay(150);
3646
Daniel Vetter01a415f2012-10-27 15:58:40 +02003647 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3648 I915_READ(FDI_RX_IIR(pipe)));
3649
Jesse Barnes139ccd32013-08-19 11:04:55 -07003650 /* Try each vswing and preemphasis setting twice before moving on */
3651 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3652 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003653 reg = FDI_TX_CTL(pipe);
3654 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003655 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3656 temp &= ~FDI_TX_ENABLE;
3657 I915_WRITE(reg, temp);
3658
3659 reg = FDI_RX_CTL(pipe);
3660 temp = I915_READ(reg);
3661 temp &= ~FDI_LINK_TRAIN_AUTO;
3662 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3663 temp &= ~FDI_RX_ENABLE;
3664 I915_WRITE(reg, temp);
3665
3666 /* enable CPU FDI TX and PCH FDI RX */
3667 reg = FDI_TX_CTL(pipe);
3668 temp = I915_READ(reg);
3669 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003670 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003671 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003672 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003673 temp |= snb_b_fdi_train_param[j/2];
3674 temp |= FDI_COMPOSITE_SYNC;
3675 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3676
3677 I915_WRITE(FDI_RX_MISC(pipe),
3678 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3679
3680 reg = FDI_RX_CTL(pipe);
3681 temp = I915_READ(reg);
3682 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3683 temp |= FDI_COMPOSITE_SYNC;
3684 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3685
3686 POSTING_READ(reg);
3687 udelay(1); /* should be 0.5us */
3688
3689 for (i = 0; i < 4; i++) {
3690 reg = FDI_RX_IIR(pipe);
3691 temp = I915_READ(reg);
3692 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3693
3694 if (temp & FDI_RX_BIT_LOCK ||
3695 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3696 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3697 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3698 i);
3699 break;
3700 }
3701 udelay(1); /* should be 0.5us */
3702 }
3703 if (i == 4) {
3704 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3705 continue;
3706 }
3707
3708 /* Train 2 */
3709 reg = FDI_TX_CTL(pipe);
3710 temp = I915_READ(reg);
3711 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3712 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3713 I915_WRITE(reg, temp);
3714
3715 reg = FDI_RX_CTL(pipe);
3716 temp = I915_READ(reg);
3717 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3718 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003719 I915_WRITE(reg, temp);
3720
3721 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003722 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003723
Jesse Barnes139ccd32013-08-19 11:04:55 -07003724 for (i = 0; i < 4; i++) {
3725 reg = FDI_RX_IIR(pipe);
3726 temp = I915_READ(reg);
3727 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003728
Jesse Barnes139ccd32013-08-19 11:04:55 -07003729 if (temp & FDI_RX_SYMBOL_LOCK ||
3730 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3731 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3732 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3733 i);
3734 goto train_done;
3735 }
3736 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003737 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003738 if (i == 4)
3739 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003740 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003741
Jesse Barnes139ccd32013-08-19 11:04:55 -07003742train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003743 DRM_DEBUG_KMS("FDI train done.\n");
3744}
3745
Daniel Vetter88cefb62012-08-12 19:27:14 +02003746static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003748 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003749 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003750 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003751 i915_reg_t reg;
3752 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003753
Jesse Barnes0e23b992010-09-10 11:10:00 -07003754 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003755 reg = FDI_RX_CTL(pipe);
3756 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003757 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003758 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003759 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003760 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3761
3762 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003763 udelay(200);
3764
3765 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003766 temp = I915_READ(reg);
3767 I915_WRITE(reg, temp | FDI_PCDCLK);
3768
3769 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003770 udelay(200);
3771
Paulo Zanoni20749732012-11-23 15:30:38 -02003772 /* Enable CPU FDI TX PLL, always on for Ironlake */
3773 reg = FDI_TX_CTL(pipe);
3774 temp = I915_READ(reg);
3775 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3776 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003777
Paulo Zanoni20749732012-11-23 15:30:38 -02003778 POSTING_READ(reg);
3779 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003780 }
3781}
3782
Daniel Vetter88cefb62012-08-12 19:27:14 +02003783static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3784{
3785 struct drm_device *dev = intel_crtc->base.dev;
3786 struct drm_i915_private *dev_priv = dev->dev_private;
3787 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003788 i915_reg_t reg;
3789 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003790
3791 /* Switch from PCDclk to Rawclk */
3792 reg = FDI_RX_CTL(pipe);
3793 temp = I915_READ(reg);
3794 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3795
3796 /* Disable CPU FDI TX PLL */
3797 reg = FDI_TX_CTL(pipe);
3798 temp = I915_READ(reg);
3799 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3800
3801 POSTING_READ(reg);
3802 udelay(100);
3803
3804 reg = FDI_RX_CTL(pipe);
3805 temp = I915_READ(reg);
3806 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3807
3808 /* Wait for the clocks to turn off. */
3809 POSTING_READ(reg);
3810 udelay(100);
3811}
3812
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003813static void ironlake_fdi_disable(struct drm_crtc *crtc)
3814{
3815 struct drm_device *dev = crtc->dev;
3816 struct drm_i915_private *dev_priv = dev->dev_private;
3817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3818 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003819 i915_reg_t reg;
3820 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003821
3822 /* disable CPU FDI tx and PCH FDI rx */
3823 reg = FDI_TX_CTL(pipe);
3824 temp = I915_READ(reg);
3825 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3826 POSTING_READ(reg);
3827
3828 reg = FDI_RX_CTL(pipe);
3829 temp = I915_READ(reg);
3830 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003831 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003832 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3833
3834 POSTING_READ(reg);
3835 udelay(100);
3836
3837 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003838 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003839 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003840
3841 /* still set train pattern 1 */
3842 reg = FDI_TX_CTL(pipe);
3843 temp = I915_READ(reg);
3844 temp &= ~FDI_LINK_TRAIN_NONE;
3845 temp |= FDI_LINK_TRAIN_PATTERN_1;
3846 I915_WRITE(reg, temp);
3847
3848 reg = FDI_RX_CTL(pipe);
3849 temp = I915_READ(reg);
3850 if (HAS_PCH_CPT(dev)) {
3851 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3852 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3853 } else {
3854 temp &= ~FDI_LINK_TRAIN_NONE;
3855 temp |= FDI_LINK_TRAIN_PATTERN_1;
3856 }
3857 /* BPC in FDI rx is consistent with that in PIPECONF */
3858 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003859 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003860 I915_WRITE(reg, temp);
3861
3862 POSTING_READ(reg);
3863 udelay(100);
3864}
3865
Chris Wilson5dce5b932014-01-20 10:17:36 +00003866bool intel_has_pending_fb_unpin(struct drm_device *dev)
3867{
3868 struct intel_crtc *crtc;
3869
3870 /* Note that we don't need to be called with mode_config.lock here
3871 * as our list of CRTC objects is static for the lifetime of the
3872 * device and so cannot disappear as we iterate. Similarly, we can
3873 * happily treat the predicates as racy, atomic checks as userspace
3874 * cannot claim and pin a new fb without at least acquring the
3875 * struct_mutex and so serialising with us.
3876 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003877 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003878 if (atomic_read(&crtc->unpin_work_count) == 0)
3879 continue;
3880
3881 if (crtc->unpin_work)
3882 intel_wait_for_vblank(dev, crtc->pipe);
3883
3884 return true;
3885 }
3886
3887 return false;
3888}
3889
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003890static void page_flip_completed(struct intel_crtc *intel_crtc)
3891{
3892 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3893 struct intel_unpin_work *work = intel_crtc->unpin_work;
3894
3895 /* ensure that the unpin work is consistent wrt ->pending. */
3896 smp_rmb();
3897 intel_crtc->unpin_work = NULL;
3898
3899 if (work->event)
3900 drm_send_vblank_event(intel_crtc->base.dev,
3901 intel_crtc->pipe,
3902 work->event);
3903
3904 drm_crtc_vblank_put(&intel_crtc->base);
3905
3906 wake_up_all(&dev_priv->pending_flip_queue);
3907 queue_work(dev_priv->wq, &work->work);
3908
3909 trace_i915_flip_complete(intel_crtc->plane,
3910 work->pending_flip_obj);
3911}
3912
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003913static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003914{
Chris Wilson0f911282012-04-17 10:05:38 +01003915 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003916 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003917 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003918
Daniel Vetter2c10d572012-12-20 21:24:07 +01003919 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003920
3921 ret = wait_event_interruptible_timeout(
3922 dev_priv->pending_flip_queue,
3923 !intel_crtc_has_pending_flip(crtc),
3924 60*HZ);
3925
3926 if (ret < 0)
3927 return ret;
3928
3929 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003931
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003932 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003933 if (intel_crtc->unpin_work) {
3934 WARN_ONCE(1, "Removing stuck page flip\n");
3935 page_flip_completed(intel_crtc);
3936 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003937 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003938 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003939
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003940 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003941}
3942
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003943/* Program iCLKIP clock to the desired frequency */
3944static void lpt_program_iclkip(struct drm_crtc *crtc)
3945{
3946 struct drm_device *dev = crtc->dev;
3947 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003948 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003949 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3950 u32 temp;
3951
Ville Syrjäläa5805162015-05-26 20:42:30 +03003952 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003953
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003954 /* It is necessary to ungate the pixclk gate prior to programming
3955 * the divisors, and gate it back when it is done.
3956 */
3957 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3958
3959 /* Disable SSCCTL */
3960 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003961 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3962 SBI_SSCCTL_DISABLE,
3963 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003964
3965 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003966 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003967 auxdiv = 1;
3968 divsel = 0x41;
3969 phaseinc = 0x20;
3970 } else {
3971 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003972 * but the adjusted_mode->crtc_clock in in KHz. To get the
3973 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003974 * convert the virtual clock precision to KHz here for higher
3975 * precision.
3976 */
3977 u32 iclk_virtual_root_freq = 172800 * 1000;
3978 u32 iclk_pi_range = 64;
3979 u32 desired_divisor, msb_divisor_value, pi_value;
3980
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003981 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003982 msb_divisor_value = desired_divisor / iclk_pi_range;
3983 pi_value = desired_divisor % iclk_pi_range;
3984
3985 auxdiv = 0;
3986 divsel = msb_divisor_value - 2;
3987 phaseinc = pi_value;
3988 }
3989
3990 /* This should not happen with any sane values */
3991 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3992 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3993 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3994 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3995
3996 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003997 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003998 auxdiv,
3999 divsel,
4000 phasedir,
4001 phaseinc);
4002
4003 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004004 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004005 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4006 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4007 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4008 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4009 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4010 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004011 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004012
4013 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004014 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004015 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4016 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004017 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004018
4019 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004020 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004021 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004022 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004023
4024 /* Wait for initialization time */
4025 udelay(24);
4026
4027 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004028
Ville Syrjäläa5805162015-05-26 20:42:30 +03004029 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004030}
4031
Daniel Vetter275f01b22013-05-03 11:49:47 +02004032static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4033 enum pipe pch_transcoder)
4034{
4035 struct drm_device *dev = crtc->base.dev;
4036 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004037 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004038
4039 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4040 I915_READ(HTOTAL(cpu_transcoder)));
4041 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4042 I915_READ(HBLANK(cpu_transcoder)));
4043 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4044 I915_READ(HSYNC(cpu_transcoder)));
4045
4046 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4047 I915_READ(VTOTAL(cpu_transcoder)));
4048 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4049 I915_READ(VBLANK(cpu_transcoder)));
4050 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4051 I915_READ(VSYNC(cpu_transcoder)));
4052 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4053 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4054}
4055
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004056static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004057{
4058 struct drm_i915_private *dev_priv = dev->dev_private;
4059 uint32_t temp;
4060
4061 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004062 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004063 return;
4064
4065 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4066 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4067
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004068 temp &= ~FDI_BC_BIFURCATION_SELECT;
4069 if (enable)
4070 temp |= FDI_BC_BIFURCATION_SELECT;
4071
4072 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004073 I915_WRITE(SOUTH_CHICKEN1, temp);
4074 POSTING_READ(SOUTH_CHICKEN1);
4075}
4076
4077static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4078{
4079 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004080
4081 switch (intel_crtc->pipe) {
4082 case PIPE_A:
4083 break;
4084 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004085 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004086 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004087 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004088 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004089
4090 break;
4091 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004092 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004093
4094 break;
4095 default:
4096 BUG();
4097 }
4098}
4099
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004100/* Return which DP Port should be selected for Transcoder DP control */
4101static enum port
4102intel_trans_dp_port_sel(struct drm_crtc *crtc)
4103{
4104 struct drm_device *dev = crtc->dev;
4105 struct intel_encoder *encoder;
4106
4107 for_each_encoder_on_crtc(dev, crtc, encoder) {
4108 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4109 encoder->type == INTEL_OUTPUT_EDP)
4110 return enc_to_dig_port(&encoder->base)->port;
4111 }
4112
4113 return -1;
4114}
4115
Jesse Barnesf67a5592011-01-05 10:31:48 -08004116/*
4117 * Enable PCH resources required for PCH ports:
4118 * - PCH PLLs
4119 * - FDI training & RX/TX
4120 * - update transcoder timings
4121 * - DP transcoding bits
4122 * - transcoder
4123 */
4124static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004125{
4126 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004127 struct drm_i915_private *dev_priv = dev->dev_private;
4128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4129 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004130 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004131
Daniel Vetterab9412b2013-05-03 11:49:46 +02004132 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004133
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004134 if (IS_IVYBRIDGE(dev))
4135 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4136
Daniel Vettercd986ab2012-10-26 10:58:12 +02004137 /* Write the TU size bits before fdi link training, so that error
4138 * detection works. */
4139 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4140 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4141
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004142 /*
4143 * Sometimes spurious CPU pipe underruns happen during FDI
4144 * training, at least with VGA+HDMI cloning. Suppress them.
4145 */
4146 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4147
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004148 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004149 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004150
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004151 /* We need to program the right clock selection before writing the pixel
4152 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004153 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004154 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004155
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004157 temp |= TRANS_DPLL_ENABLE(pipe);
4158 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004159 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004160 temp |= sel;
4161 else
4162 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004165
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004166 /* XXX: pch pll's can be enabled any time before we enable the PCH
4167 * transcoder, and we actually should do this to not upset any PCH
4168 * transcoder that already use the clock when we share it.
4169 *
4170 * Note that enable_shared_dpll tries to do the right thing, but
4171 * get_shared_dpll unconditionally resets the pll - we need that to have
4172 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004173 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004174
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004175 /* set transcoder timing, panel must allow it */
4176 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004177 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004178
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004179 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004180
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004181 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4182
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004183 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004184 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004185 const struct drm_display_mode *adjusted_mode =
4186 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004187 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004188 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004189 temp = I915_READ(reg);
4190 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004191 TRANS_DP_SYNC_MASK |
4192 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004193 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004194 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004195
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004196 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004197 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004198 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004199 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004200
4201 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004202 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004203 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004204 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004205 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004206 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004207 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004208 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004209 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004210 break;
4211 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004212 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004213 }
4214
Chris Wilson5eddb702010-09-11 13:48:45 +01004215 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004216 }
4217
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004218 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004219}
4220
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004221static void lpt_pch_enable(struct drm_crtc *crtc)
4222{
4223 struct drm_device *dev = crtc->dev;
4224 struct drm_i915_private *dev_priv = dev->dev_private;
4225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004226 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004227
Daniel Vetterab9412b2013-05-03 11:49:46 +02004228 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004229
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004230 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004231
Paulo Zanoni0540e482012-10-31 18:12:40 -02004232 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004233 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004234
Paulo Zanoni937bb612012-10-31 18:12:47 -02004235 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004236}
4237
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004238struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4239 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004240{
Daniel Vettere2b78262013-06-07 23:10:03 +02004241 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004242 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004243 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004244 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004245 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004246
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004247 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4248
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004249 if (HAS_PCH_IBX(dev_priv->dev)) {
4250 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004251 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004252 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004253
Daniel Vetter46edb022013-06-05 13:34:12 +02004254 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4255 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004256
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004257 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004258
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004259 goto found;
4260 }
4261
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304262 if (IS_BROXTON(dev_priv->dev)) {
4263 /* PLL is attached to port in bxt */
4264 struct intel_encoder *encoder;
4265 struct intel_digital_port *intel_dig_port;
4266
4267 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4268 if (WARN_ON(!encoder))
4269 return NULL;
4270
4271 intel_dig_port = enc_to_dig_port(&encoder->base);
4272 /* 1:1 mapping between ports and PLLs */
4273 i = (enum intel_dpll_id)intel_dig_port->port;
4274 pll = &dev_priv->shared_dplls[i];
4275 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4276 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004277 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304278
4279 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004280 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4281 /* Do not consider SPLL */
4282 max = 2;
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304283
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004284 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004285 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004286
4287 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004288 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004289 continue;
4290
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004291 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004292 &shared_dpll[i].hw_state,
4293 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004294 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004295 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004296 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004297 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004298 goto found;
4299 }
4300 }
4301
4302 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004303 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4304 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004305 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004306 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4307 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004308 goto found;
4309 }
4310 }
4311
4312 return NULL;
4313
4314found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004315 if (shared_dpll[i].crtc_mask == 0)
4316 shared_dpll[i].hw_state =
4317 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004318
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004319 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004320 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4321 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004322
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004323 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004324
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004325 return pll;
4326}
4327
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004328static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004329{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004330 struct drm_i915_private *dev_priv = to_i915(state->dev);
4331 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004332 struct intel_shared_dpll *pll;
4333 enum intel_dpll_id i;
4334
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004335 if (!to_intel_atomic_state(state)->dpll_set)
4336 return;
4337
4338 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004339 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4340 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004341 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004342 }
4343}
4344
Daniel Vettera1520312013-05-03 11:49:50 +02004345static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004346{
4347 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004348 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004349 u32 temp;
4350
4351 temp = I915_READ(dslreg);
4352 udelay(500);
4353 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004354 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004355 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004356 }
4357}
4358
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004359static int
4360skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4361 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4362 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004363{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004364 struct intel_crtc_scaler_state *scaler_state =
4365 &crtc_state->scaler_state;
4366 struct intel_crtc *intel_crtc =
4367 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004368 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004369
4370 need_scaling = intel_rotation_90_or_270(rotation) ?
4371 (src_h != dst_w || src_w != dst_h):
4372 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004373
4374 /*
4375 * if plane is being disabled or scaler is no more required or force detach
4376 * - free scaler binded to this plane/crtc
4377 * - in order to do this, update crtc->scaler_usage
4378 *
4379 * Here scaler state in crtc_state is set free so that
4380 * scaler can be assigned to other user. Actual register
4381 * update to free the scaler is done in plane/panel-fit programming.
4382 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4383 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004384 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004385 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004386 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004387 scaler_state->scalers[*scaler_id].in_use = 0;
4388
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004389 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4390 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4391 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004392 scaler_state->scaler_users);
4393 *scaler_id = -1;
4394 }
4395 return 0;
4396 }
4397
4398 /* range checks */
4399 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4400 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4401
4402 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4403 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004404 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004405 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004406 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004407 return -EINVAL;
4408 }
4409
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004410 /* mark this plane as a scaler user in crtc_state */
4411 scaler_state->scaler_users |= (1 << scaler_user);
4412 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4413 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4414 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4415 scaler_state->scaler_users);
4416
4417 return 0;
4418}
4419
4420/**
4421 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4422 *
4423 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004424 *
4425 * Return
4426 * 0 - scaler_usage updated successfully
4427 * error - requested scaling cannot be supported or other error condition
4428 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004429int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004430{
4431 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004432 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004433
4434 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4435 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4436
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004437 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004438 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4439 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004440 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004441}
4442
4443/**
4444 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4445 *
4446 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004447 * @plane_state: atomic plane state to update
4448 *
4449 * Return
4450 * 0 - scaler_usage updated successfully
4451 * error - requested scaling cannot be supported or other error condition
4452 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004453static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4454 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004455{
4456
4457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004458 struct intel_plane *intel_plane =
4459 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004460 struct drm_framebuffer *fb = plane_state->base.fb;
4461 int ret;
4462
4463 bool force_detach = !fb || !plane_state->visible;
4464
4465 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4466 intel_plane->base.base.id, intel_crtc->pipe,
4467 drm_plane_index(&intel_plane->base));
4468
4469 ret = skl_update_scaler(crtc_state, force_detach,
4470 drm_plane_index(&intel_plane->base),
4471 &plane_state->scaler_id,
4472 plane_state->base.rotation,
4473 drm_rect_width(&plane_state->src) >> 16,
4474 drm_rect_height(&plane_state->src) >> 16,
4475 drm_rect_width(&plane_state->dst),
4476 drm_rect_height(&plane_state->dst));
4477
4478 if (ret || plane_state->scaler_id < 0)
4479 return ret;
4480
Chandra Kondurua1b22782015-04-07 15:28:45 -07004481 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004482 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004483 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004484 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004485 return -EINVAL;
4486 }
4487
4488 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004489 switch (fb->pixel_format) {
4490 case DRM_FORMAT_RGB565:
4491 case DRM_FORMAT_XBGR8888:
4492 case DRM_FORMAT_XRGB8888:
4493 case DRM_FORMAT_ABGR8888:
4494 case DRM_FORMAT_ARGB8888:
4495 case DRM_FORMAT_XRGB2101010:
4496 case DRM_FORMAT_XBGR2101010:
4497 case DRM_FORMAT_YUYV:
4498 case DRM_FORMAT_YVYU:
4499 case DRM_FORMAT_UYVY:
4500 case DRM_FORMAT_VYUY:
4501 break;
4502 default:
4503 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4504 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4505 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004506 }
4507
Chandra Kondurua1b22782015-04-07 15:28:45 -07004508 return 0;
4509}
4510
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004511static void skylake_scaler_disable(struct intel_crtc *crtc)
4512{
4513 int i;
4514
4515 for (i = 0; i < crtc->num_scalers; i++)
4516 skl_detach_scaler(crtc, i);
4517}
4518
4519static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004520{
4521 struct drm_device *dev = crtc->base.dev;
4522 struct drm_i915_private *dev_priv = dev->dev_private;
4523 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004524 struct intel_crtc_scaler_state *scaler_state =
4525 &crtc->config->scaler_state;
4526
4527 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4528
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004529 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004530 int id;
4531
4532 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4533 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4534 return;
4535 }
4536
4537 id = scaler_state->scaler_id;
4538 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4539 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4540 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4541 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4542
4543 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004544 }
4545}
4546
Jesse Barnesb074cec2013-04-25 12:55:02 -07004547static void ironlake_pfit_enable(struct intel_crtc *crtc)
4548{
4549 struct drm_device *dev = crtc->base.dev;
4550 struct drm_i915_private *dev_priv = dev->dev_private;
4551 int pipe = crtc->pipe;
4552
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004553 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004554 /* Force use of hard-coded filter coefficients
4555 * as some pre-programmed values are broken,
4556 * e.g. x201.
4557 */
4558 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4559 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4560 PF_PIPE_SEL_IVB(pipe));
4561 else
4562 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004563 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4564 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004565 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004566}
4567
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004568void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004569{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004570 struct drm_device *dev = crtc->base.dev;
4571 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004572
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004573 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004574 return;
4575
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004576 /* We can only enable IPS after we enable a plane and wait for a vblank */
4577 intel_wait_for_vblank(dev, crtc->pipe);
4578
Paulo Zanonid77e4532013-09-24 13:52:55 -03004579 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004580 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004581 mutex_lock(&dev_priv->rps.hw_lock);
4582 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4583 mutex_unlock(&dev_priv->rps.hw_lock);
4584 /* Quoting Art Runyan: "its not safe to expect any particular
4585 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004586 * mailbox." Moreover, the mailbox may return a bogus state,
4587 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004588 */
4589 } else {
4590 I915_WRITE(IPS_CTL, IPS_ENABLE);
4591 /* The bit only becomes 1 in the next vblank, so this wait here
4592 * is essentially intel_wait_for_vblank. If we don't have this
4593 * and don't wait for vblanks until the end of crtc_enable, then
4594 * the HW state readout code will complain that the expected
4595 * IPS_CTL value is not the one we read. */
4596 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4597 DRM_ERROR("Timed out waiting for IPS enable\n");
4598 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004599}
4600
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004601void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004602{
4603 struct drm_device *dev = crtc->base.dev;
4604 struct drm_i915_private *dev_priv = dev->dev_private;
4605
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004606 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004607 return;
4608
4609 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004610 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004611 mutex_lock(&dev_priv->rps.hw_lock);
4612 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4613 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004614 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4615 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4616 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004617 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004618 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004619 POSTING_READ(IPS_CTL);
4620 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004621
4622 /* We need to wait for a vblank before we can disable the plane. */
4623 intel_wait_for_vblank(dev, crtc->pipe);
4624}
4625
4626/** Loads the palette/gamma unit for the CRTC with the prepared values */
4627static void intel_crtc_load_lut(struct drm_crtc *crtc)
4628{
4629 struct drm_device *dev = crtc->dev;
4630 struct drm_i915_private *dev_priv = dev->dev_private;
4631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4632 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004633 int i;
4634 bool reenable_ips = false;
4635
4636 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004637 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004638 return;
4639
Imre Deak50360402015-01-16 00:55:16 -08004640 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004641 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004642 assert_dsi_pll_enabled(dev_priv);
4643 else
4644 assert_pll_enabled(dev_priv, pipe);
4645 }
4646
Paulo Zanonid77e4532013-09-24 13:52:55 -03004647 /* Workaround : Do not read or write the pipe palette/gamma data while
4648 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4649 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004650 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004651 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4652 GAMMA_MODE_MODE_SPLIT)) {
4653 hsw_disable_ips(intel_crtc);
4654 reenable_ips = true;
4655 }
4656
4657 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004658 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004659
4660 if (HAS_GMCH_DISPLAY(dev))
4661 palreg = PALETTE(pipe, i);
4662 else
4663 palreg = LGC_PALETTE(pipe, i);
4664
4665 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004666 (intel_crtc->lut_r[i] << 16) |
4667 (intel_crtc->lut_g[i] << 8) |
4668 intel_crtc->lut_b[i]);
4669 }
4670
4671 if (reenable_ips)
4672 hsw_enable_ips(intel_crtc);
4673}
4674
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004675static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004676{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004677 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004678 struct drm_device *dev = intel_crtc->base.dev;
4679 struct drm_i915_private *dev_priv = dev->dev_private;
4680
4681 mutex_lock(&dev->struct_mutex);
4682 dev_priv->mm.interruptible = false;
4683 (void) intel_overlay_switch_off(intel_crtc->overlay);
4684 dev_priv->mm.interruptible = true;
4685 mutex_unlock(&dev->struct_mutex);
4686 }
4687
4688 /* Let userspace switch the overlay on again. In most cases userspace
4689 * has to recompute where to put it anyway.
4690 */
4691}
4692
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004693/**
4694 * intel_post_enable_primary - Perform operations after enabling primary plane
4695 * @crtc: the CRTC whose primary plane was just enabled
4696 *
4697 * Performs potentially sleeping operations that must be done after the primary
4698 * plane is enabled, such as updating FBC and IPS. Note that this may be
4699 * called due to an explicit primary plane update, or due to an implicit
4700 * re-enable that is caused when a sprite plane is updated to no longer
4701 * completely hide the primary plane.
4702 */
4703static void
4704intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004705{
4706 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004707 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4709 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004710
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004711 /*
4712 * BDW signals flip done immediately if the plane
4713 * is disabled, even if the plane enable is already
4714 * armed to occur at the next vblank :(
4715 */
4716 if (IS_BROADWELL(dev))
4717 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004718
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004719 /*
4720 * FIXME IPS should be fine as long as one plane is
4721 * enabled, but in practice it seems to have problems
4722 * when going from primary only to sprite only and vice
4723 * versa.
4724 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004725 hsw_enable_ips(intel_crtc);
4726
Daniel Vetterf99d7062014-06-19 16:01:59 +02004727 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004728 * Gen2 reports pipe underruns whenever all planes are disabled.
4729 * So don't enable underrun reporting before at least some planes
4730 * are enabled.
4731 * FIXME: Need to fix the logic to work when we turn off all planes
4732 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004733 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004734 if (IS_GEN2(dev))
4735 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4736
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004737 /* Underruns don't always raise interrupts, so check manually. */
4738 intel_check_cpu_fifo_underruns(dev_priv);
4739 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004740}
4741
4742/**
4743 * intel_pre_disable_primary - Perform operations before disabling primary plane
4744 * @crtc: the CRTC whose primary plane is to be disabled
4745 *
4746 * Performs potentially sleeping operations that must be done before the
4747 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4748 * be called due to an explicit primary plane update, or due to an implicit
4749 * disable that is caused when a sprite plane completely hides the primary
4750 * plane.
4751 */
4752static void
4753intel_pre_disable_primary(struct drm_crtc *crtc)
4754{
4755 struct drm_device *dev = crtc->dev;
4756 struct drm_i915_private *dev_priv = dev->dev_private;
4757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4758 int pipe = intel_crtc->pipe;
4759
4760 /*
4761 * Gen2 reports pipe underruns whenever all planes are disabled.
4762 * So diasble underrun reporting before all the planes get disabled.
4763 * FIXME: Need to fix the logic to work when we turn off all planes
4764 * but leave the pipe running.
4765 */
4766 if (IS_GEN2(dev))
4767 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4768
4769 /*
4770 * Vblank time updates from the shadow to live plane control register
4771 * are blocked if the memory self-refresh mode is active at that
4772 * moment. So to make sure the plane gets truly disabled, disable
4773 * first the self-refresh mode. The self-refresh enable bit in turn
4774 * will be checked/applied by the HW only at the next frame start
4775 * event which is after the vblank start event, so we need to have a
4776 * wait-for-vblank between disabling the plane and the pipe.
4777 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004778 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004779 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004780 dev_priv->wm.vlv.cxsr = false;
4781 intel_wait_for_vblank(dev, pipe);
4782 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004783
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004784 /*
4785 * FIXME IPS should be fine as long as one plane is
4786 * enabled, but in practice it seems to have problems
4787 * when going from primary only to sprite only and vice
4788 * versa.
4789 */
4790 hsw_disable_ips(intel_crtc);
4791}
4792
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004793static void intel_post_plane_update(struct intel_crtc *crtc)
4794{
4795 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4796 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004797
4798 if (atomic->wait_vblank)
4799 intel_wait_for_vblank(dev, crtc->pipe);
4800
4801 intel_frontbuffer_flip(dev, atomic->fb_bits);
4802
Ville Syrjälä852eb002015-06-24 22:00:07 +03004803 if (atomic->disable_cxsr)
4804 crtc->wm.cxsr_allowed = true;
4805
Ville Syrjäläf015c552015-06-24 22:00:02 +03004806 if (crtc->atomic.update_wm_post)
4807 intel_update_watermarks(&crtc->base);
4808
Paulo Zanonic80ac852015-07-02 19:25:13 -03004809 if (atomic->update_fbc)
Paulo Zanoni754d1132015-10-13 19:13:25 -03004810 intel_fbc_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004811
4812 if (atomic->post_enable_primary)
4813 intel_post_enable_primary(&crtc->base);
4814
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004815 memset(atomic, 0, sizeof(*atomic));
4816}
4817
4818static void intel_pre_plane_update(struct intel_crtc *crtc)
4819{
4820 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004821 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004822 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004823
Paulo Zanonic80ac852015-07-02 19:25:13 -03004824 if (atomic->disable_fbc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03004825 intel_fbc_deactivate(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004826
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004827 if (crtc->atomic.disable_ips)
4828 hsw_disable_ips(crtc);
4829
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004830 if (atomic->pre_disable_primary)
4831 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004832
4833 if (atomic->disable_cxsr) {
4834 crtc->wm.cxsr_allowed = false;
4835 intel_set_memory_cxsr(dev_priv, false);
4836 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004837}
4838
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004839static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004840{
4841 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004843 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004844 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004845
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004846 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004847
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004848 drm_for_each_plane_mask(p, dev, plane_mask)
4849 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004850
Daniel Vetterf99d7062014-06-19 16:01:59 +02004851 /*
4852 * FIXME: Once we grow proper nuclear flip support out of this we need
4853 * to compute the mask of flip planes precisely. For the time being
4854 * consider this a flip to a NULL plane.
4855 */
4856 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004857}
4858
Jesse Barnesf67a5592011-01-05 10:31:48 -08004859static void ironlake_crtc_enable(struct drm_crtc *crtc)
4860{
4861 struct drm_device *dev = crtc->dev;
4862 struct drm_i915_private *dev_priv = dev->dev_private;
4863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004864 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004865 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004866
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004867 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004868 return;
4869
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004870 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004871 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4872
4873 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004874 intel_prepare_shared_dpll(intel_crtc);
4875
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004876 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304877 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004878
4879 intel_set_pipe_timings(intel_crtc);
4880
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004881 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004882 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004883 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004884 }
4885
4886 ironlake_set_pipeconf(crtc);
4887
Jesse Barnesf67a5592011-01-05 10:31:48 -08004888 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004889
Daniel Vettera72e4c92014-09-30 10:56:47 +02004890 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004891
Daniel Vetterf6736a12013-06-05 13:34:30 +02004892 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004893 if (encoder->pre_enable)
4894 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004895
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004896 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004897 /* Note: FDI PLL enabling _must_ be done before we enable the
4898 * cpu pipes, hence this is separate from all the other fdi/pch
4899 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004900 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004901 } else {
4902 assert_fdi_tx_disabled(dev_priv, pipe);
4903 assert_fdi_rx_disabled(dev_priv, pipe);
4904 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004905
Jesse Barnesb074cec2013-04-25 12:55:02 -07004906 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004907
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004908 /*
4909 * On ILK+ LUT must be loaded before the pipe is running but with
4910 * clocks enabled
4911 */
4912 intel_crtc_load_lut(crtc);
4913
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004914 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004915 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004916
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004917 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004918 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004919
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004920 assert_vblank_disabled(crtc);
4921 drm_crtc_vblank_on(crtc);
4922
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004923 for_each_encoder_on_crtc(dev, crtc, encoder)
4924 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004925
4926 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004927 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004928
4929 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4930 if (intel_crtc->config->has_pch_encoder)
4931 intel_wait_for_vblank(dev, pipe);
4932 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03004933
4934 intel_fbc_enable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004935}
4936
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004937/* IPS only exists on ULT machines and is tied to pipe A. */
4938static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4939{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004940 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004941}
4942
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004943static void haswell_crtc_enable(struct drm_crtc *crtc)
4944{
4945 struct drm_device *dev = crtc->dev;
4946 struct drm_i915_private *dev_priv = dev->dev_private;
4947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4948 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004949 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4950 struct intel_crtc_state *pipe_config =
4951 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004952
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004953 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004954 return;
4955
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004956 if (intel_crtc->config->has_pch_encoder)
4957 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4958 false);
4959
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004960 if (intel_crtc_to_shared_dpll(intel_crtc))
4961 intel_enable_shared_dpll(intel_crtc);
4962
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004963 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304964 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004965
4966 intel_set_pipe_timings(intel_crtc);
4967
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004968 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4969 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4970 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004971 }
4972
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004973 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004974 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004975 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004976 }
4977
4978 haswell_set_pipeconf(crtc);
4979
4980 intel_set_pipe_csc(crtc);
4981
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004982 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004983
Daniel Vetter6b698512015-11-28 11:05:39 +01004984 if (intel_crtc->config->has_pch_encoder)
4985 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4986 else
4987 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4988
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304989 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004990 if (encoder->pre_enable)
4991 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304992 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004993
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004994 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004995 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004996
Jani Nikulaa65347b2015-11-27 12:21:46 +02004997 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304998 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004999
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005000 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005001 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005002 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005003 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005004
5005 /*
5006 * On ILK+ LUT must be loaded before the pipe is running but with
5007 * clocks enabled
5008 */
5009 intel_crtc_load_lut(crtc);
5010
Paulo Zanoni1f544382012-10-24 11:32:00 -02005011 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02005012 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305013 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005014
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005015 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005016 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005017
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005018 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005019 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005020
Jani Nikulaa65347b2015-11-27 12:21:46 +02005021 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005022 intel_ddi_set_vc_payload_alloc(crtc, true);
5023
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005024 assert_vblank_disabled(crtc);
5025 drm_crtc_vblank_on(crtc);
5026
Jani Nikula8807e552013-08-30 19:40:32 +03005027 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005028 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005029 intel_opregion_notify_encoder(encoder, true);
5030 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005031
Daniel Vetter6b698512015-11-28 11:05:39 +01005032 if (intel_crtc->config->has_pch_encoder) {
5033 intel_wait_for_vblank(dev, pipe);
5034 intel_wait_for_vblank(dev, pipe);
5035 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005036 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5037 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005038 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005039
Paulo Zanonie4916942013-09-20 16:21:19 -03005040 /* If we change the relative order between pipe/planes enabling, we need
5041 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005042 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5043 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5044 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5045 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5046 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03005047
5048 intel_fbc_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005049}
5050
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005051static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005052{
5053 struct drm_device *dev = crtc->base.dev;
5054 struct drm_i915_private *dev_priv = dev->dev_private;
5055 int pipe = crtc->pipe;
5056
5057 /* To avoid upsetting the power well on haswell only disable the pfit if
5058 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005059 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005060 I915_WRITE(PF_CTL(pipe), 0);
5061 I915_WRITE(PF_WIN_POS(pipe), 0);
5062 I915_WRITE(PF_WIN_SZ(pipe), 0);
5063 }
5064}
5065
Jesse Barnes6be4a602010-09-10 10:26:01 -07005066static void ironlake_crtc_disable(struct drm_crtc *crtc)
5067{
5068 struct drm_device *dev = crtc->dev;
5069 struct drm_i915_private *dev_priv = dev->dev_private;
5070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005071 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005072 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005073
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005074 if (intel_crtc->config->has_pch_encoder)
5075 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005076
Daniel Vetterea9d7582012-07-10 10:42:52 +02005077 for_each_encoder_on_crtc(dev, crtc, encoder)
5078 encoder->disable(encoder);
5079
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005080 drm_crtc_vblank_off(crtc);
5081 assert_vblank_disabled(crtc);
5082
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005083 /*
5084 * Sometimes spurious CPU pipe underruns happen when the
5085 * pipe is already disabled, but FDI RX/TX is still enabled.
5086 * Happens at least with VGA+HDMI cloning. Suppress them.
5087 */
5088 if (intel_crtc->config->has_pch_encoder)
5089 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5090
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005091 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005092
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005093 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005094
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005095 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005096 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005097 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5098 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005099
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005100 for_each_encoder_on_crtc(dev, crtc, encoder)
5101 if (encoder->post_disable)
5102 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005103
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005104 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005105 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005106
Daniel Vetterd925c592013-06-05 13:34:04 +02005107 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005108 i915_reg_t reg;
5109 u32 temp;
5110
Daniel Vetterd925c592013-06-05 13:34:04 +02005111 /* disable TRANS_DP_CTL */
5112 reg = TRANS_DP_CTL(pipe);
5113 temp = I915_READ(reg);
5114 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5115 TRANS_DP_PORT_SEL_MASK);
5116 temp |= TRANS_DP_PORT_SEL_NONE;
5117 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005118
Daniel Vetterd925c592013-06-05 13:34:04 +02005119 /* disable DPLL_SEL */
5120 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005121 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005122 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005123 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005124
Daniel Vetterd925c592013-06-05 13:34:04 +02005125 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005126 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005127
5128 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03005129
5130 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005131}
5132
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005133static void haswell_crtc_disable(struct drm_crtc *crtc)
5134{
5135 struct drm_device *dev = crtc->dev;
5136 struct drm_i915_private *dev_priv = dev->dev_private;
5137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5138 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005139 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005140
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005141 if (intel_crtc->config->has_pch_encoder)
5142 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5143 false);
5144
Jani Nikula8807e552013-08-30 19:40:32 +03005145 for_each_encoder_on_crtc(dev, crtc, encoder) {
5146 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005147 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005148 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005149
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005150 drm_crtc_vblank_off(crtc);
5151 assert_vblank_disabled(crtc);
5152
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005153 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005154
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005155 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005156 intel_ddi_set_vc_payload_alloc(crtc, false);
5157
Jani Nikulaa65347b2015-11-27 12:21:46 +02005158 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305159 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005160
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005161 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005162 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005163 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005164 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005165
Jani Nikulaa65347b2015-11-27 12:21:46 +02005166 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305167 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005168
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005169 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005170 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005171 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005172 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005173
Imre Deak97b040a2014-06-25 22:01:50 +03005174 for_each_encoder_on_crtc(dev, crtc, encoder)
5175 if (encoder->post_disable)
5176 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005177
5178 if (intel_crtc->config->has_pch_encoder)
5179 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5180 true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03005181
5182 intel_fbc_disable_crtc(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005183}
5184
Jesse Barnes2dd24552013-04-25 12:55:01 -07005185static void i9xx_pfit_enable(struct intel_crtc *crtc)
5186{
5187 struct drm_device *dev = crtc->base.dev;
5188 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005189 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005190
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005191 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005192 return;
5193
Daniel Vetterc0b03412013-05-28 12:05:54 +02005194 /*
5195 * The panel fitter should only be adjusted whilst the pipe is disabled,
5196 * according to register description and PRM.
5197 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005198 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5199 assert_pipe_disabled(dev_priv, crtc->pipe);
5200
Jesse Barnesb074cec2013-04-25 12:55:02 -07005201 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5202 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005203
5204 /* Border color in case we don't scale up to the full screen. Black by
5205 * default, change to something else for debugging. */
5206 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005207}
5208
Dave Airlied05410f2014-06-05 13:22:59 +10005209static enum intel_display_power_domain port_to_power_domain(enum port port)
5210{
5211 switch (port) {
5212 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005213 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005214 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005215 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005216 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005217 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005218 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005219 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005220 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005221 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005222 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005223 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005224 return POWER_DOMAIN_PORT_OTHER;
5225 }
5226}
5227
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005228static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5229{
5230 switch (port) {
5231 case PORT_A:
5232 return POWER_DOMAIN_AUX_A;
5233 case PORT_B:
5234 return POWER_DOMAIN_AUX_B;
5235 case PORT_C:
5236 return POWER_DOMAIN_AUX_C;
5237 case PORT_D:
5238 return POWER_DOMAIN_AUX_D;
5239 case PORT_E:
5240 /* FIXME: Check VBT for actual wiring of PORT E */
5241 return POWER_DOMAIN_AUX_D;
5242 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005243 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005244 return POWER_DOMAIN_AUX_A;
5245 }
5246}
5247
Imre Deak319be8a2014-03-04 19:22:57 +02005248enum intel_display_power_domain
5249intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005250{
Imre Deak319be8a2014-03-04 19:22:57 +02005251 struct drm_device *dev = intel_encoder->base.dev;
5252 struct intel_digital_port *intel_dig_port;
5253
5254 switch (intel_encoder->type) {
5255 case INTEL_OUTPUT_UNKNOWN:
5256 /* Only DDI platforms should ever use this output type */
5257 WARN_ON_ONCE(!HAS_DDI(dev));
5258 case INTEL_OUTPUT_DISPLAYPORT:
5259 case INTEL_OUTPUT_HDMI:
5260 case INTEL_OUTPUT_EDP:
5261 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005262 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005263 case INTEL_OUTPUT_DP_MST:
5264 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5265 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005266 case INTEL_OUTPUT_ANALOG:
5267 return POWER_DOMAIN_PORT_CRT;
5268 case INTEL_OUTPUT_DSI:
5269 return POWER_DOMAIN_PORT_DSI;
5270 default:
5271 return POWER_DOMAIN_PORT_OTHER;
5272 }
5273}
5274
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005275enum intel_display_power_domain
5276intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5277{
5278 struct drm_device *dev = intel_encoder->base.dev;
5279 struct intel_digital_port *intel_dig_port;
5280
5281 switch (intel_encoder->type) {
5282 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005283 case INTEL_OUTPUT_HDMI:
5284 /*
5285 * Only DDI platforms should ever use these output types.
5286 * We can get here after the HDMI detect code has already set
5287 * the type of the shared encoder. Since we can't be sure
5288 * what's the status of the given connectors, play safe and
5289 * run the DP detection too.
5290 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005291 WARN_ON_ONCE(!HAS_DDI(dev));
5292 case INTEL_OUTPUT_DISPLAYPORT:
5293 case INTEL_OUTPUT_EDP:
5294 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5295 return port_to_aux_power_domain(intel_dig_port->port);
5296 case INTEL_OUTPUT_DP_MST:
5297 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5298 return port_to_aux_power_domain(intel_dig_port->port);
5299 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005300 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005301 return POWER_DOMAIN_AUX_A;
5302 }
5303}
5304
Imre Deak319be8a2014-03-04 19:22:57 +02005305static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5306{
5307 struct drm_device *dev = crtc->dev;
5308 struct intel_encoder *intel_encoder;
5309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5310 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005311 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005312 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005313
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005314 if (!crtc->state->active)
5315 return 0;
5316
Imre Deak77d22dc2014-03-05 16:20:52 +02005317 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5318 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005319 if (intel_crtc->config->pch_pfit.enabled ||
5320 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005321 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5322
Imre Deak319be8a2014-03-04 19:22:57 +02005323 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5324 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5325
Imre Deak77d22dc2014-03-05 16:20:52 +02005326 return mask;
5327}
5328
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005329static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5330{
5331 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5333 enum intel_display_power_domain domain;
5334 unsigned long domains, new_domains, old_domains;
5335
5336 old_domains = intel_crtc->enabled_power_domains;
5337 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5338
5339 domains = new_domains & ~old_domains;
5340
5341 for_each_power_domain(domain, domains)
5342 intel_display_power_get(dev_priv, domain);
5343
5344 return old_domains & ~new_domains;
5345}
5346
5347static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5348 unsigned long domains)
5349{
5350 enum intel_display_power_domain domain;
5351
5352 for_each_power_domain(domain, domains)
5353 intel_display_power_put(dev_priv, domain);
5354}
5355
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005356static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005357{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005358 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005359 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005360 unsigned long put_domains[I915_MAX_PIPES] = {};
5361 struct drm_crtc_state *crtc_state;
5362 struct drm_crtc *crtc;
5363 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005364
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005365 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5366 if (needs_modeset(crtc->state))
5367 put_domains[to_intel_crtc(crtc)->pipe] =
5368 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005369 }
5370
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005371 if (dev_priv->display.modeset_commit_cdclk) {
5372 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5373
5374 if (cdclk != dev_priv->cdclk_freq &&
5375 !WARN_ON(!state->allow_modeset))
5376 dev_priv->display.modeset_commit_cdclk(state);
5377 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005378
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005379 for (i = 0; i < I915_MAX_PIPES; i++)
5380 if (put_domains[i])
5381 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005382}
5383
Mika Kaholaadafdc62015-08-18 14:36:59 +03005384static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5385{
5386 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5387
5388 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5389 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5390 return max_cdclk_freq;
5391 else if (IS_CHERRYVIEW(dev_priv))
5392 return max_cdclk_freq*95/100;
5393 else if (INTEL_INFO(dev_priv)->gen < 4)
5394 return 2*max_cdclk_freq*90/100;
5395 else
5396 return max_cdclk_freq*90/100;
5397}
5398
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005399static void intel_update_max_cdclk(struct drm_device *dev)
5400{
5401 struct drm_i915_private *dev_priv = dev->dev_private;
5402
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005403 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005404 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5405
5406 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5407 dev_priv->max_cdclk_freq = 675000;
5408 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5409 dev_priv->max_cdclk_freq = 540000;
5410 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5411 dev_priv->max_cdclk_freq = 450000;
5412 else
5413 dev_priv->max_cdclk_freq = 337500;
5414 } else if (IS_BROADWELL(dev)) {
5415 /*
5416 * FIXME with extra cooling we can allow
5417 * 540 MHz for ULX and 675 Mhz for ULT.
5418 * How can we know if extra cooling is
5419 * available? PCI ID, VTB, something else?
5420 */
5421 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5422 dev_priv->max_cdclk_freq = 450000;
5423 else if (IS_BDW_ULX(dev))
5424 dev_priv->max_cdclk_freq = 450000;
5425 else if (IS_BDW_ULT(dev))
5426 dev_priv->max_cdclk_freq = 540000;
5427 else
5428 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005429 } else if (IS_CHERRYVIEW(dev)) {
5430 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005431 } else if (IS_VALLEYVIEW(dev)) {
5432 dev_priv->max_cdclk_freq = 400000;
5433 } else {
5434 /* otherwise assume cdclk is fixed */
5435 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5436 }
5437
Mika Kaholaadafdc62015-08-18 14:36:59 +03005438 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5439
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005440 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5441 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005442
5443 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5444 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005445}
5446
5447static void intel_update_cdclk(struct drm_device *dev)
5448{
5449 struct drm_i915_private *dev_priv = dev->dev_private;
5450
5451 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5452 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5453 dev_priv->cdclk_freq);
5454
5455 /*
5456 * Program the gmbus_freq based on the cdclk frequency.
5457 * BSpec erroneously claims we should aim for 4MHz, but
5458 * in fact 1MHz is the correct frequency.
5459 */
5460 if (IS_VALLEYVIEW(dev)) {
5461 /*
5462 * Program the gmbus_freq based on the cdclk frequency.
5463 * BSpec erroneously claims we should aim for 4MHz, but
5464 * in fact 1MHz is the correct frequency.
5465 */
5466 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5467 }
5468
5469 if (dev_priv->max_cdclk_freq == 0)
5470 intel_update_max_cdclk(dev);
5471}
5472
Damien Lespiau70d0c572015-06-04 18:21:29 +01005473static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305474{
5475 struct drm_i915_private *dev_priv = dev->dev_private;
5476 uint32_t divider;
5477 uint32_t ratio;
5478 uint32_t current_freq;
5479 int ret;
5480
5481 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5482 switch (frequency) {
5483 case 144000:
5484 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5485 ratio = BXT_DE_PLL_RATIO(60);
5486 break;
5487 case 288000:
5488 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5489 ratio = BXT_DE_PLL_RATIO(60);
5490 break;
5491 case 384000:
5492 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5493 ratio = BXT_DE_PLL_RATIO(60);
5494 break;
5495 case 576000:
5496 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5497 ratio = BXT_DE_PLL_RATIO(60);
5498 break;
5499 case 624000:
5500 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5501 ratio = BXT_DE_PLL_RATIO(65);
5502 break;
5503 case 19200:
5504 /*
5505 * Bypass frequency with DE PLL disabled. Init ratio, divider
5506 * to suppress GCC warning.
5507 */
5508 ratio = 0;
5509 divider = 0;
5510 break;
5511 default:
5512 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5513
5514 return;
5515 }
5516
5517 mutex_lock(&dev_priv->rps.hw_lock);
5518 /* Inform power controller of upcoming frequency change */
5519 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5520 0x80000000);
5521 mutex_unlock(&dev_priv->rps.hw_lock);
5522
5523 if (ret) {
5524 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5525 ret, frequency);
5526 return;
5527 }
5528
5529 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5530 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5531 current_freq = current_freq * 500 + 1000;
5532
5533 /*
5534 * DE PLL has to be disabled when
5535 * - setting to 19.2MHz (bypass, PLL isn't used)
5536 * - before setting to 624MHz (PLL needs toggling)
5537 * - before setting to any frequency from 624MHz (PLL needs toggling)
5538 */
5539 if (frequency == 19200 || frequency == 624000 ||
5540 current_freq == 624000) {
5541 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5542 /* Timeout 200us */
5543 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5544 1))
5545 DRM_ERROR("timout waiting for DE PLL unlock\n");
5546 }
5547
5548 if (frequency != 19200) {
5549 uint32_t val;
5550
5551 val = I915_READ(BXT_DE_PLL_CTL);
5552 val &= ~BXT_DE_PLL_RATIO_MASK;
5553 val |= ratio;
5554 I915_WRITE(BXT_DE_PLL_CTL, val);
5555
5556 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5557 /* Timeout 200us */
5558 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5559 DRM_ERROR("timeout waiting for DE PLL lock\n");
5560
5561 val = I915_READ(CDCLK_CTL);
5562 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5563 val |= divider;
5564 /*
5565 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5566 * enable otherwise.
5567 */
5568 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5569 if (frequency >= 500000)
5570 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5571
5572 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5573 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5574 val |= (frequency - 1000) / 500;
5575 I915_WRITE(CDCLK_CTL, val);
5576 }
5577
5578 mutex_lock(&dev_priv->rps.hw_lock);
5579 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5580 DIV_ROUND_UP(frequency, 25000));
5581 mutex_unlock(&dev_priv->rps.hw_lock);
5582
5583 if (ret) {
5584 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5585 ret, frequency);
5586 return;
5587 }
5588
Damien Lespiaua47871b2015-06-04 18:21:34 +01005589 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305590}
5591
5592void broxton_init_cdclk(struct drm_device *dev)
5593{
5594 struct drm_i915_private *dev_priv = dev->dev_private;
5595 uint32_t val;
5596
5597 /*
5598 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5599 * or else the reset will hang because there is no PCH to respond.
5600 * Move the handshake programming to initialization sequence.
5601 * Previously was left up to BIOS.
5602 */
5603 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5604 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5605 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5606
5607 /* Enable PG1 for cdclk */
5608 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5609
5610 /* check if cd clock is enabled */
5611 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5612 DRM_DEBUG_KMS("Display already initialized\n");
5613 return;
5614 }
5615
5616 /*
5617 * FIXME:
5618 * - The initial CDCLK needs to be read from VBT.
5619 * Need to make this change after VBT has changes for BXT.
5620 * - check if setting the max (or any) cdclk freq is really necessary
5621 * here, it belongs to modeset time
5622 */
5623 broxton_set_cdclk(dev, 624000);
5624
5625 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005626 POSTING_READ(DBUF_CTL);
5627
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305628 udelay(10);
5629
5630 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5631 DRM_ERROR("DBuf power enable timeout!\n");
5632}
5633
5634void broxton_uninit_cdclk(struct drm_device *dev)
5635{
5636 struct drm_i915_private *dev_priv = dev->dev_private;
5637
5638 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005639 POSTING_READ(DBUF_CTL);
5640
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305641 udelay(10);
5642
5643 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5644 DRM_ERROR("DBuf power disable timeout!\n");
5645
5646 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5647 broxton_set_cdclk(dev, 19200);
5648
5649 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5650}
5651
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005652static const struct skl_cdclk_entry {
5653 unsigned int freq;
5654 unsigned int vco;
5655} skl_cdclk_frequencies[] = {
5656 { .freq = 308570, .vco = 8640 },
5657 { .freq = 337500, .vco = 8100 },
5658 { .freq = 432000, .vco = 8640 },
5659 { .freq = 450000, .vco = 8100 },
5660 { .freq = 540000, .vco = 8100 },
5661 { .freq = 617140, .vco = 8640 },
5662 { .freq = 675000, .vco = 8100 },
5663};
5664
5665static unsigned int skl_cdclk_decimal(unsigned int freq)
5666{
5667 return (freq - 1000) / 500;
5668}
5669
5670static unsigned int skl_cdclk_get_vco(unsigned int freq)
5671{
5672 unsigned int i;
5673
5674 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5675 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5676
5677 if (e->freq == freq)
5678 return e->vco;
5679 }
5680
5681 return 8100;
5682}
5683
5684static void
5685skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5686{
5687 unsigned int min_freq;
5688 u32 val;
5689
5690 /* select the minimum CDCLK before enabling DPLL 0 */
5691 val = I915_READ(CDCLK_CTL);
5692 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5693 val |= CDCLK_FREQ_337_308;
5694
5695 if (required_vco == 8640)
5696 min_freq = 308570;
5697 else
5698 min_freq = 337500;
5699
5700 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5701
5702 I915_WRITE(CDCLK_CTL, val);
5703 POSTING_READ(CDCLK_CTL);
5704
5705 /*
5706 * We always enable DPLL0 with the lowest link rate possible, but still
5707 * taking into account the VCO required to operate the eDP panel at the
5708 * desired frequency. The usual DP link rates operate with a VCO of
5709 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5710 * The modeset code is responsible for the selection of the exact link
5711 * rate later on, with the constraint of choosing a frequency that
5712 * works with required_vco.
5713 */
5714 val = I915_READ(DPLL_CTRL1);
5715
5716 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5717 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5718 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5719 if (required_vco == 8640)
5720 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5721 SKL_DPLL0);
5722 else
5723 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5724 SKL_DPLL0);
5725
5726 I915_WRITE(DPLL_CTRL1, val);
5727 POSTING_READ(DPLL_CTRL1);
5728
5729 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5730
5731 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5732 DRM_ERROR("DPLL0 not locked\n");
5733}
5734
5735static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5736{
5737 int ret;
5738 u32 val;
5739
5740 /* inform PCU we want to change CDCLK */
5741 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5742 mutex_lock(&dev_priv->rps.hw_lock);
5743 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5744 mutex_unlock(&dev_priv->rps.hw_lock);
5745
5746 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5747}
5748
5749static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5750{
5751 unsigned int i;
5752
5753 for (i = 0; i < 15; i++) {
5754 if (skl_cdclk_pcu_ready(dev_priv))
5755 return true;
5756 udelay(10);
5757 }
5758
5759 return false;
5760}
5761
5762static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5763{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005764 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005765 u32 freq_select, pcu_ack;
5766
5767 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5768
5769 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5770 DRM_ERROR("failed to inform PCU about cdclk change\n");
5771 return;
5772 }
5773
5774 /* set CDCLK_CTL */
5775 switch(freq) {
5776 case 450000:
5777 case 432000:
5778 freq_select = CDCLK_FREQ_450_432;
5779 pcu_ack = 1;
5780 break;
5781 case 540000:
5782 freq_select = CDCLK_FREQ_540;
5783 pcu_ack = 2;
5784 break;
5785 case 308570:
5786 case 337500:
5787 default:
5788 freq_select = CDCLK_FREQ_337_308;
5789 pcu_ack = 0;
5790 break;
5791 case 617140:
5792 case 675000:
5793 freq_select = CDCLK_FREQ_675_617;
5794 pcu_ack = 3;
5795 break;
5796 }
5797
5798 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5799 POSTING_READ(CDCLK_CTL);
5800
5801 /* inform PCU of the change */
5802 mutex_lock(&dev_priv->rps.hw_lock);
5803 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5804 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005805
5806 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005807}
5808
5809void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5810{
5811 /* disable DBUF power */
5812 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5813 POSTING_READ(DBUF_CTL);
5814
5815 udelay(10);
5816
5817 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5818 DRM_ERROR("DBuf power disable timeout\n");
5819
Imre Deakab96c1ee2015-11-04 19:24:18 +02005820 /* disable DPLL0 */
5821 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5822 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5823 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005824}
5825
5826void skl_init_cdclk(struct drm_i915_private *dev_priv)
5827{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005828 unsigned int required_vco;
5829
Gary Wang39d9b852015-08-28 16:40:34 +08005830 /* DPLL0 not enabled (happens on early BIOS versions) */
5831 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5832 /* enable DPLL0 */
5833 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5834 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005835 }
5836
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005837 /* set CDCLK to the frequency the BIOS chose */
5838 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5839
5840 /* enable DBUF power */
5841 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5842 POSTING_READ(DBUF_CTL);
5843
5844 udelay(10);
5845
5846 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5847 DRM_ERROR("DBuf power enable timeout\n");
5848}
5849
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305850int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5851{
5852 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5853 uint32_t cdctl = I915_READ(CDCLK_CTL);
5854 int freq = dev_priv->skl_boot_cdclk;
5855
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305856 /*
5857 * check if the pre-os intialized the display
5858 * There is SWF18 scratchpad register defined which is set by the
5859 * pre-os which can be used by the OS drivers to check the status
5860 */
5861 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5862 goto sanitize;
5863
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305864 /* Is PLL enabled and locked ? */
5865 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5866 goto sanitize;
5867
5868 /* DPLL okay; verify the cdclock
5869 *
5870 * Noticed in some instances that the freq selection is correct but
5871 * decimal part is programmed wrong from BIOS where pre-os does not
5872 * enable display. Verify the same as well.
5873 */
5874 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5875 /* All well; nothing to sanitize */
5876 return false;
5877sanitize:
5878 /*
5879 * As of now initialize with max cdclk till
5880 * we get dynamic cdclk support
5881 * */
5882 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5883 skl_init_cdclk(dev_priv);
5884
5885 /* we did have to sanitize */
5886 return true;
5887}
5888
Jesse Barnes30a970c2013-11-04 13:48:12 -08005889/* Adjust CDclk dividers to allow high res or save power if possible */
5890static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5891{
5892 struct drm_i915_private *dev_priv = dev->dev_private;
5893 u32 val, cmd;
5894
Vandana Kannan164dfd22014-11-24 13:37:41 +05305895 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5896 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005897
Ville Syrjälädfcab172014-06-13 13:37:47 +03005898 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005899 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005900 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005901 cmd = 1;
5902 else
5903 cmd = 0;
5904
5905 mutex_lock(&dev_priv->rps.hw_lock);
5906 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5907 val &= ~DSPFREQGUAR_MASK;
5908 val |= (cmd << DSPFREQGUAR_SHIFT);
5909 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5910 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5911 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5912 50)) {
5913 DRM_ERROR("timed out waiting for CDclk change\n");
5914 }
5915 mutex_unlock(&dev_priv->rps.hw_lock);
5916
Ville Syrjälä54433e92015-05-26 20:42:31 +03005917 mutex_lock(&dev_priv->sb_lock);
5918
Ville Syrjälädfcab172014-06-13 13:37:47 +03005919 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005920 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005921
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005922 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005923
Jesse Barnes30a970c2013-11-04 13:48:12 -08005924 /* adjust cdclk divider */
5925 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005926 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005927 val |= divider;
5928 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005929
5930 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005931 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005932 50))
5933 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005934 }
5935
Jesse Barnes30a970c2013-11-04 13:48:12 -08005936 /* adjust self-refresh exit latency value */
5937 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5938 val &= ~0x7f;
5939
5940 /*
5941 * For high bandwidth configs, we set a higher latency in the bunit
5942 * so that the core display fetch happens in time to avoid underruns.
5943 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005944 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005945 val |= 4500 / 250; /* 4.5 usec */
5946 else
5947 val |= 3000 / 250; /* 3.0 usec */
5948 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005949
Ville Syrjäläa5805162015-05-26 20:42:30 +03005950 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005951
Ville Syrjäläb6283052015-06-03 15:45:07 +03005952 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005953}
5954
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005955static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5956{
5957 struct drm_i915_private *dev_priv = dev->dev_private;
5958 u32 val, cmd;
5959
Vandana Kannan164dfd22014-11-24 13:37:41 +05305960 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5961 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005962
5963 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005964 case 333333:
5965 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005966 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005967 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005968 break;
5969 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005970 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005971 return;
5972 }
5973
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005974 /*
5975 * Specs are full of misinformation, but testing on actual
5976 * hardware has shown that we just need to write the desired
5977 * CCK divider into the Punit register.
5978 */
5979 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5980
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005981 mutex_lock(&dev_priv->rps.hw_lock);
5982 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5983 val &= ~DSPFREQGUAR_MASK_CHV;
5984 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5985 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5986 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5987 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5988 50)) {
5989 DRM_ERROR("timed out waiting for CDclk change\n");
5990 }
5991 mutex_unlock(&dev_priv->rps.hw_lock);
5992
Ville Syrjäläb6283052015-06-03 15:45:07 +03005993 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005994}
5995
Jesse Barnes30a970c2013-11-04 13:48:12 -08005996static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5997 int max_pixclk)
5998{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005999 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006000 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006001
Jesse Barnes30a970c2013-11-04 13:48:12 -08006002 /*
6003 * Really only a few cases to deal with, as only 4 CDclks are supported:
6004 * 200MHz
6005 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006006 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006007 * 400MHz (VLV only)
6008 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6009 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006010 *
6011 * We seem to get an unstable or solid color picture at 200MHz.
6012 * Not sure what's wrong. For now use 200MHz only when all pipes
6013 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006014 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006015 if (!IS_CHERRYVIEW(dev_priv) &&
6016 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006017 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006018 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006019 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006020 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006021 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006022 else
6023 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006024}
6025
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306026static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6027 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006028{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306029 /*
6030 * FIXME:
6031 * - remove the guardband, it's not needed on BXT
6032 * - set 19.2MHz bypass frequency if there are no active pipes
6033 */
6034 if (max_pixclk > 576000*9/10)
6035 return 624000;
6036 else if (max_pixclk > 384000*9/10)
6037 return 576000;
6038 else if (max_pixclk > 288000*9/10)
6039 return 384000;
6040 else if (max_pixclk > 144000*9/10)
6041 return 288000;
6042 else
6043 return 144000;
6044}
6045
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006046/* Compute the max pixel clock for new configuration. Uses atomic state if
6047 * that's non-NULL, look at current state otherwise. */
6048static int intel_mode_max_pixclk(struct drm_device *dev,
6049 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006050{
Jesse Barnes30a970c2013-11-04 13:48:12 -08006051 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006052 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006053 int max_pixclk = 0;
6054
Damien Lespiaud3fcc802014-05-13 23:32:22 +01006055 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006056 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006057 if (IS_ERR(crtc_state))
6058 return PTR_ERR(crtc_state);
6059
6060 if (!crtc_state->base.enable)
6061 continue;
6062
6063 max_pixclk = max(max_pixclk,
6064 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006065 }
6066
6067 return max_pixclk;
6068}
6069
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006070static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006071{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006072 struct drm_device *dev = state->dev;
6073 struct drm_i915_private *dev_priv = dev->dev_private;
6074 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006075
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006076 if (max_pixclk < 0)
6077 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006078
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006079 to_intel_atomic_state(state)->cdclk =
6080 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306081
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006082 return 0;
6083}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006084
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006085static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6086{
6087 struct drm_device *dev = state->dev;
6088 struct drm_i915_private *dev_priv = dev->dev_private;
6089 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006090
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006091 if (max_pixclk < 0)
6092 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006093
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006094 to_intel_atomic_state(state)->cdclk =
6095 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006096
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006097 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006098}
6099
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006100static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6101{
6102 unsigned int credits, default_credits;
6103
6104 if (IS_CHERRYVIEW(dev_priv))
6105 default_credits = PFI_CREDIT(12);
6106 else
6107 default_credits = PFI_CREDIT(8);
6108
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006109 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006110 /* CHV suggested value is 31 or 63 */
6111 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006112 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006113 else
6114 credits = PFI_CREDIT(15);
6115 } else {
6116 credits = default_credits;
6117 }
6118
6119 /*
6120 * WA - write default credits before re-programming
6121 * FIXME: should we also set the resend bit here?
6122 */
6123 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6124 default_credits);
6125
6126 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6127 credits | PFI_CREDIT_RESEND);
6128
6129 /*
6130 * FIXME is this guaranteed to clear
6131 * immediately or should we poll for it?
6132 */
6133 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6134}
6135
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006136static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006137{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006138 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006139 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006140 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006141
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006142 /*
6143 * FIXME: We can end up here with all power domains off, yet
6144 * with a CDCLK frequency other than the minimum. To account
6145 * for this take the PIPE-A power domain, which covers the HW
6146 * blocks needed for the following programming. This can be
6147 * removed once it's guaranteed that we get here either with
6148 * the minimum CDCLK set, or the required power domains
6149 * enabled.
6150 */
6151 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006152
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006153 if (IS_CHERRYVIEW(dev))
6154 cherryview_set_cdclk(dev, req_cdclk);
6155 else
6156 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006157
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006158 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006159
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006160 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006161}
6162
Jesse Barnes89b667f2013-04-18 14:51:36 -07006163static void valleyview_crtc_enable(struct drm_crtc *crtc)
6164{
6165 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006166 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6168 struct intel_encoder *encoder;
6169 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006170
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006171 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006172 return;
6173
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006174 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306175 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006176
6177 intel_set_pipe_timings(intel_crtc);
6178
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006179 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6180 struct drm_i915_private *dev_priv = dev->dev_private;
6181
6182 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6183 I915_WRITE(CHV_CANVAS(pipe), 0);
6184 }
6185
Daniel Vetter5b18e572014-04-24 23:55:06 +02006186 i9xx_set_pipeconf(intel_crtc);
6187
Jesse Barnes89b667f2013-04-18 14:51:36 -07006188 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006189
Daniel Vettera72e4c92014-09-30 10:56:47 +02006190 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006191
Jesse Barnes89b667f2013-04-18 14:51:36 -07006192 for_each_encoder_on_crtc(dev, crtc, encoder)
6193 if (encoder->pre_pll_enable)
6194 encoder->pre_pll_enable(encoder);
6195
Jani Nikulaa65347b2015-11-27 12:21:46 +02006196 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006197 if (IS_CHERRYVIEW(dev)) {
6198 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006199 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006200 } else {
6201 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006202 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006203 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006204 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006205
6206 for_each_encoder_on_crtc(dev, crtc, encoder)
6207 if (encoder->pre_enable)
6208 encoder->pre_enable(encoder);
6209
Jesse Barnes2dd24552013-04-25 12:55:01 -07006210 i9xx_pfit_enable(intel_crtc);
6211
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006212 intel_crtc_load_lut(crtc);
6213
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006214 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006215
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006216 assert_vblank_disabled(crtc);
6217 drm_crtc_vblank_on(crtc);
6218
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006219 for_each_encoder_on_crtc(dev, crtc, encoder)
6220 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006221}
6222
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006223static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6224{
6225 struct drm_device *dev = crtc->base.dev;
6226 struct drm_i915_private *dev_priv = dev->dev_private;
6227
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006228 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6229 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006230}
6231
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006232static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006233{
6234 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006235 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006237 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006238 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006239
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006240 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006241 return;
6242
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006243 i9xx_set_pll_dividers(intel_crtc);
6244
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006245 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306246 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006247
6248 intel_set_pipe_timings(intel_crtc);
6249
Daniel Vetter5b18e572014-04-24 23:55:06 +02006250 i9xx_set_pipeconf(intel_crtc);
6251
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006252 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006253
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006254 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006255 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006256
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006257 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006258 if (encoder->pre_enable)
6259 encoder->pre_enable(encoder);
6260
Daniel Vetterf6736a12013-06-05 13:34:30 +02006261 i9xx_enable_pll(intel_crtc);
6262
Jesse Barnes2dd24552013-04-25 12:55:01 -07006263 i9xx_pfit_enable(intel_crtc);
6264
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006265 intel_crtc_load_lut(crtc);
6266
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006267 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006268 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006269
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006270 assert_vblank_disabled(crtc);
6271 drm_crtc_vblank_on(crtc);
6272
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006273 for_each_encoder_on_crtc(dev, crtc, encoder)
6274 encoder->enable(encoder);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006275
6276 intel_fbc_enable(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006277}
6278
Daniel Vetter87476d62013-04-11 16:29:06 +02006279static void i9xx_pfit_disable(struct intel_crtc *crtc)
6280{
6281 struct drm_device *dev = crtc->base.dev;
6282 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006283
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006284 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006285 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006286
6287 assert_pipe_disabled(dev_priv, crtc->pipe);
6288
Daniel Vetter328d8e82013-05-08 10:36:31 +02006289 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6290 I915_READ(PFIT_CONTROL));
6291 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006292}
6293
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006294static void i9xx_crtc_disable(struct drm_crtc *crtc)
6295{
6296 struct drm_device *dev = crtc->dev;
6297 struct drm_i915_private *dev_priv = dev->dev_private;
6298 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006299 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006300 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006301
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006302 /*
6303 * On gen2 planes are double buffered but the pipe isn't, so we must
6304 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006305 * We also need to wait on all gmch platforms because of the
6306 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006307 */
Imre Deak564ed192014-06-13 14:54:21 +03006308 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006309
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006310 for_each_encoder_on_crtc(dev, crtc, encoder)
6311 encoder->disable(encoder);
6312
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006313 drm_crtc_vblank_off(crtc);
6314 assert_vblank_disabled(crtc);
6315
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006316 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006317
Daniel Vetter87476d62013-04-11 16:29:06 +02006318 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006319
Jesse Barnes89b667f2013-04-18 14:51:36 -07006320 for_each_encoder_on_crtc(dev, crtc, encoder)
6321 if (encoder->post_disable)
6322 encoder->post_disable(encoder);
6323
Jani Nikulaa65347b2015-11-27 12:21:46 +02006324 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006325 if (IS_CHERRYVIEW(dev))
6326 chv_disable_pll(dev_priv, pipe);
6327 else if (IS_VALLEYVIEW(dev))
6328 vlv_disable_pll(dev_priv, pipe);
6329 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006330 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006331 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006332
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006333 for_each_encoder_on_crtc(dev, crtc, encoder)
6334 if (encoder->post_pll_disable)
6335 encoder->post_pll_disable(encoder);
6336
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006337 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006338 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006339
6340 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006341}
6342
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006343static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006344{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006346 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006347 enum intel_display_power_domain domain;
6348 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006349
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006350 if (!intel_crtc->active)
6351 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006352
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006353 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006354 WARN_ON(intel_crtc->unpin_work);
6355
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006356 intel_pre_disable_primary(crtc);
6357 }
6358
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006359 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006360 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006361 intel_crtc->active = false;
6362 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006363 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006364
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006365 domains = intel_crtc->enabled_power_domains;
6366 for_each_power_domain(domain, domains)
6367 intel_display_power_put(dev_priv, domain);
6368 intel_crtc->enabled_power_domains = 0;
6369}
6370
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006371/*
6372 * turn all crtc's off, but do not adjust state
6373 * This has to be paired with a call to intel_modeset_setup_hw_state.
6374 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006375int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006376{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006377 struct drm_mode_config *config = &dev->mode_config;
6378 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6379 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006380 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006381 unsigned crtc_mask = 0;
6382 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006383
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006384 if (WARN_ON(!ctx))
6385 return 0;
6386
6387 lockdep_assert_held(&ctx->ww_ctx);
6388 state = drm_atomic_state_alloc(dev);
6389 if (WARN_ON(!state))
6390 return -ENOMEM;
6391
6392 state->acquire_ctx = ctx;
6393 state->allow_modeset = true;
6394
6395 for_each_crtc(dev, crtc) {
6396 struct drm_crtc_state *crtc_state =
6397 drm_atomic_get_crtc_state(state, crtc);
6398
6399 ret = PTR_ERR_OR_ZERO(crtc_state);
6400 if (ret)
6401 goto free;
6402
6403 if (!crtc_state->active)
6404 continue;
6405
6406 crtc_state->active = false;
6407 crtc_mask |= 1 << drm_crtc_index(crtc);
6408 }
6409
6410 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006411 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006412
6413 if (!ret) {
6414 for_each_crtc(dev, crtc)
6415 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6416 crtc->state->active = true;
6417
6418 return ret;
6419 }
6420 }
6421
6422free:
6423 if (ret)
6424 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6425 drm_atomic_state_free(state);
6426 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006427}
6428
Chris Wilsonea5b2132010-08-04 13:50:23 +01006429void intel_encoder_destroy(struct drm_encoder *encoder)
6430{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006431 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006432
Chris Wilsonea5b2132010-08-04 13:50:23 +01006433 drm_encoder_cleanup(encoder);
6434 kfree(intel_encoder);
6435}
6436
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006437/* Cross check the actual hw state with our own modeset state tracking (and it's
6438 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006439static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006440{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006441 struct drm_crtc *crtc = connector->base.state->crtc;
6442
6443 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6444 connector->base.base.id,
6445 connector->base.name);
6446
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006447 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006448 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006449 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006450
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006451 I915_STATE_WARN(!crtc,
6452 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006453
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006454 if (!crtc)
Dave Airlie0e32b392014-05-02 14:02:48 +10006455 return;
6456
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006457 I915_STATE_WARN(!crtc->state->active,
6458 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006459
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006460 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006461 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006462
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006463 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006464 "atomic encoder doesn't match attached encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006465
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006466 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006467 "attached encoder crtc differs from connector crtc\n");
6468 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006469 I915_STATE_WARN(crtc && crtc->state->active,
6470 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006471 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6472 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006473 }
6474}
6475
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006476int intel_connector_init(struct intel_connector *connector)
6477{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006478 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006479
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006480 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006481 return -ENOMEM;
6482
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006483 return 0;
6484}
6485
6486struct intel_connector *intel_connector_alloc(void)
6487{
6488 struct intel_connector *connector;
6489
6490 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6491 if (!connector)
6492 return NULL;
6493
6494 if (intel_connector_init(connector) < 0) {
6495 kfree(connector);
6496 return NULL;
6497 }
6498
6499 return connector;
6500}
6501
Daniel Vetterf0947c32012-07-02 13:10:34 +02006502/* Simple connector->get_hw_state implementation for encoders that support only
6503 * one connector and no cloning and hence the encoder state determines the state
6504 * of the connector. */
6505bool intel_connector_get_hw_state(struct intel_connector *connector)
6506{
Daniel Vetter24929352012-07-02 20:28:59 +02006507 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006508 struct intel_encoder *encoder = connector->encoder;
6509
6510 return encoder->get_hw_state(encoder, &pipe);
6511}
6512
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006513static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006514{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006515 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6516 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006517
6518 return 0;
6519}
6520
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006521static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006522 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006523{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006524 struct drm_atomic_state *state = pipe_config->base.state;
6525 struct intel_crtc *other_crtc;
6526 struct intel_crtc_state *other_crtc_state;
6527
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006528 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6529 pipe_name(pipe), pipe_config->fdi_lanes);
6530 if (pipe_config->fdi_lanes > 4) {
6531 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6532 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006533 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006534 }
6535
Paulo Zanonibafb6552013-11-02 21:07:44 -07006536 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006537 if (pipe_config->fdi_lanes > 2) {
6538 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6539 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006540 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006541 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006542 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006543 }
6544 }
6545
6546 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006547 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006548
6549 /* Ivybridge 3 pipe is really complicated */
6550 switch (pipe) {
6551 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006552 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006553 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006554 if (pipe_config->fdi_lanes <= 2)
6555 return 0;
6556
6557 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6558 other_crtc_state =
6559 intel_atomic_get_crtc_state(state, other_crtc);
6560 if (IS_ERR(other_crtc_state))
6561 return PTR_ERR(other_crtc_state);
6562
6563 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006564 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6565 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006566 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006567 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006568 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006569 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006570 if (pipe_config->fdi_lanes > 2) {
6571 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6572 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006573 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006574 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006575
6576 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6577 other_crtc_state =
6578 intel_atomic_get_crtc_state(state, other_crtc);
6579 if (IS_ERR(other_crtc_state))
6580 return PTR_ERR(other_crtc_state);
6581
6582 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006583 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006584 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006585 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006586 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006587 default:
6588 BUG();
6589 }
6590}
6591
Daniel Vettere29c22c2013-02-21 00:00:16 +01006592#define RETRY 1
6593static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006594 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006595{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006596 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006597 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006598 int lane, link_bw, fdi_dotclock, ret;
6599 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006600
Daniel Vettere29c22c2013-02-21 00:00:16 +01006601retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006602 /* FDI is a binary signal running at ~2.7GHz, encoding
6603 * each output octet as 10 bits. The actual frequency
6604 * is stored as a divider into a 100MHz clock, and the
6605 * mode pixel clock is stored in units of 1KHz.
6606 * Hence the bw of each lane in terms of the mode signal
6607 * is:
6608 */
6609 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6610
Damien Lespiau241bfc32013-09-25 16:45:37 +01006611 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006612
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006613 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006614 pipe_config->pipe_bpp);
6615
6616 pipe_config->fdi_lanes = lane;
6617
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006618 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006619 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006620
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006621 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6622 intel_crtc->pipe, pipe_config);
6623 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006624 pipe_config->pipe_bpp -= 2*3;
6625 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6626 pipe_config->pipe_bpp);
6627 needs_recompute = true;
6628 pipe_config->bw_constrained = true;
6629
6630 goto retry;
6631 }
6632
6633 if (needs_recompute)
6634 return RETRY;
6635
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006636 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006637}
6638
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006639static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6640 struct intel_crtc_state *pipe_config)
6641{
6642 if (pipe_config->pipe_bpp > 24)
6643 return false;
6644
6645 /* HSW can handle pixel rate up to cdclk? */
6646 if (IS_HASWELL(dev_priv->dev))
6647 return true;
6648
6649 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006650 * We compare against max which means we must take
6651 * the increased cdclk requirement into account when
6652 * calculating the new cdclk.
6653 *
6654 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006655 */
6656 return ilk_pipe_pixel_rate(pipe_config) <=
6657 dev_priv->max_cdclk_freq * 95 / 100;
6658}
6659
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006660static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006661 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006662{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006663 struct drm_device *dev = crtc->base.dev;
6664 struct drm_i915_private *dev_priv = dev->dev_private;
6665
Jani Nikulad330a952014-01-21 11:24:25 +02006666 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006667 hsw_crtc_supports_ips(crtc) &&
6668 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006669}
6670
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006671static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6672{
6673 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6674
6675 /* GDG double wide on either pipe, otherwise pipe A only */
6676 return INTEL_INFO(dev_priv)->gen < 4 &&
6677 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6678}
6679
Daniel Vettera43f6e02013-06-07 23:10:32 +02006680static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006681 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006682{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006683 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006684 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006685 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006686
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006687 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006688 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006689 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006690
6691 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006692 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006693 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006694 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006695 if (intel_crtc_supports_double_wide(crtc) &&
6696 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006697 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006698 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006699 }
6700
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006701 if (adjusted_mode->crtc_clock > clock_limit) {
6702 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6703 adjusted_mode->crtc_clock, clock_limit,
6704 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006705 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006706 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006707 }
Chris Wilson89749352010-09-12 18:25:19 +01006708
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006709 /*
6710 * Pipe horizontal size must be even in:
6711 * - DVO ganged mode
6712 * - LVDS dual channel mode
6713 * - Double wide pipe
6714 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006715 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006716 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6717 pipe_config->pipe_src_w &= ~1;
6718
Damien Lespiau8693a822013-05-03 18:48:11 +01006719 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6720 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006721 */
6722 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006723 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006724 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006725
Damien Lespiauf5adf942013-06-24 18:29:34 +01006726 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006727 hsw_compute_ips_config(crtc, pipe_config);
6728
Daniel Vetter877d48d2013-04-19 11:24:43 +02006729 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006730 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006731
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006732 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006733}
6734
Ville Syrjälä1652d192015-03-31 14:12:01 +03006735static int skylake_get_display_clock_speed(struct drm_device *dev)
6736{
6737 struct drm_i915_private *dev_priv = to_i915(dev);
6738 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6739 uint32_t cdctl = I915_READ(CDCLK_CTL);
6740 uint32_t linkrate;
6741
Damien Lespiau414355a2015-06-04 18:21:31 +01006742 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006743 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006744
6745 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6746 return 540000;
6747
6748 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006749 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006750
Damien Lespiau71cd8422015-04-30 16:39:17 +01006751 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6752 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006753 /* vco 8640 */
6754 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6755 case CDCLK_FREQ_450_432:
6756 return 432000;
6757 case CDCLK_FREQ_337_308:
6758 return 308570;
6759 case CDCLK_FREQ_675_617:
6760 return 617140;
6761 default:
6762 WARN(1, "Unknown cd freq selection\n");
6763 }
6764 } else {
6765 /* vco 8100 */
6766 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6767 case CDCLK_FREQ_450_432:
6768 return 450000;
6769 case CDCLK_FREQ_337_308:
6770 return 337500;
6771 case CDCLK_FREQ_675_617:
6772 return 675000;
6773 default:
6774 WARN(1, "Unknown cd freq selection\n");
6775 }
6776 }
6777
6778 /* error case, do as if DPLL0 isn't enabled */
6779 return 24000;
6780}
6781
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006782static int broxton_get_display_clock_speed(struct drm_device *dev)
6783{
6784 struct drm_i915_private *dev_priv = to_i915(dev);
6785 uint32_t cdctl = I915_READ(CDCLK_CTL);
6786 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6787 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6788 int cdclk;
6789
6790 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6791 return 19200;
6792
6793 cdclk = 19200 * pll_ratio / 2;
6794
6795 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6796 case BXT_CDCLK_CD2X_DIV_SEL_1:
6797 return cdclk; /* 576MHz or 624MHz */
6798 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6799 return cdclk * 2 / 3; /* 384MHz */
6800 case BXT_CDCLK_CD2X_DIV_SEL_2:
6801 return cdclk / 2; /* 288MHz */
6802 case BXT_CDCLK_CD2X_DIV_SEL_4:
6803 return cdclk / 4; /* 144MHz */
6804 }
6805
6806 /* error case, do as if DE PLL isn't enabled */
6807 return 19200;
6808}
6809
Ville Syrjälä1652d192015-03-31 14:12:01 +03006810static int broadwell_get_display_clock_speed(struct drm_device *dev)
6811{
6812 struct drm_i915_private *dev_priv = dev->dev_private;
6813 uint32_t lcpll = I915_READ(LCPLL_CTL);
6814 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6815
6816 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6817 return 800000;
6818 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6819 return 450000;
6820 else if (freq == LCPLL_CLK_FREQ_450)
6821 return 450000;
6822 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6823 return 540000;
6824 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6825 return 337500;
6826 else
6827 return 675000;
6828}
6829
6830static int haswell_get_display_clock_speed(struct drm_device *dev)
6831{
6832 struct drm_i915_private *dev_priv = dev->dev_private;
6833 uint32_t lcpll = I915_READ(LCPLL_CTL);
6834 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6835
6836 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6837 return 800000;
6838 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6839 return 450000;
6840 else if (freq == LCPLL_CLK_FREQ_450)
6841 return 450000;
6842 else if (IS_HSW_ULT(dev))
6843 return 337500;
6844 else
6845 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006846}
6847
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006848static int valleyview_get_display_clock_speed(struct drm_device *dev)
6849{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006850 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6851 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006852}
6853
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006854static int ilk_get_display_clock_speed(struct drm_device *dev)
6855{
6856 return 450000;
6857}
6858
Jesse Barnese70236a2009-09-21 10:42:27 -07006859static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006860{
Jesse Barnese70236a2009-09-21 10:42:27 -07006861 return 400000;
6862}
Jesse Barnes79e53942008-11-07 14:24:08 -08006863
Jesse Barnese70236a2009-09-21 10:42:27 -07006864static int i915_get_display_clock_speed(struct drm_device *dev)
6865{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006866 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006867}
Jesse Barnes79e53942008-11-07 14:24:08 -08006868
Jesse Barnese70236a2009-09-21 10:42:27 -07006869static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6870{
6871 return 200000;
6872}
Jesse Barnes79e53942008-11-07 14:24:08 -08006873
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006874static int pnv_get_display_clock_speed(struct drm_device *dev)
6875{
6876 u16 gcfgc = 0;
6877
6878 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6879
6880 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6881 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006882 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006883 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006884 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006885 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006886 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006887 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6888 return 200000;
6889 default:
6890 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6891 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006892 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006893 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006894 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006895 }
6896}
6897
Jesse Barnese70236a2009-09-21 10:42:27 -07006898static int i915gm_get_display_clock_speed(struct drm_device *dev)
6899{
6900 u16 gcfgc = 0;
6901
6902 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6903
6904 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006905 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006906 else {
6907 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6908 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006909 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006910 default:
6911 case GC_DISPLAY_CLOCK_190_200_MHZ:
6912 return 190000;
6913 }
6914 }
6915}
Jesse Barnes79e53942008-11-07 14:24:08 -08006916
Jesse Barnese70236a2009-09-21 10:42:27 -07006917static int i865_get_display_clock_speed(struct drm_device *dev)
6918{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006919 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006920}
6921
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006922static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006923{
6924 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006925
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006926 /*
6927 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6928 * encoding is different :(
6929 * FIXME is this the right way to detect 852GM/852GMV?
6930 */
6931 if (dev->pdev->revision == 0x1)
6932 return 133333;
6933
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006934 pci_bus_read_config_word(dev->pdev->bus,
6935 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6936
Jesse Barnese70236a2009-09-21 10:42:27 -07006937 /* Assume that the hardware is in the high speed state. This
6938 * should be the default.
6939 */
6940 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6941 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006942 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006943 case GC_CLOCK_100_200:
6944 return 200000;
6945 case GC_CLOCK_166_250:
6946 return 250000;
6947 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006948 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006949 case GC_CLOCK_133_266:
6950 case GC_CLOCK_133_266_2:
6951 case GC_CLOCK_166_266:
6952 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006953 }
6954
6955 /* Shouldn't happen */
6956 return 0;
6957}
6958
6959static int i830_get_display_clock_speed(struct drm_device *dev)
6960{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006961 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006962}
6963
Ville Syrjälä34edce22015-05-22 11:22:33 +03006964static unsigned int intel_hpll_vco(struct drm_device *dev)
6965{
6966 struct drm_i915_private *dev_priv = dev->dev_private;
6967 static const unsigned int blb_vco[8] = {
6968 [0] = 3200000,
6969 [1] = 4000000,
6970 [2] = 5333333,
6971 [3] = 4800000,
6972 [4] = 6400000,
6973 };
6974 static const unsigned int pnv_vco[8] = {
6975 [0] = 3200000,
6976 [1] = 4000000,
6977 [2] = 5333333,
6978 [3] = 4800000,
6979 [4] = 2666667,
6980 };
6981 static const unsigned int cl_vco[8] = {
6982 [0] = 3200000,
6983 [1] = 4000000,
6984 [2] = 5333333,
6985 [3] = 6400000,
6986 [4] = 3333333,
6987 [5] = 3566667,
6988 [6] = 4266667,
6989 };
6990 static const unsigned int elk_vco[8] = {
6991 [0] = 3200000,
6992 [1] = 4000000,
6993 [2] = 5333333,
6994 [3] = 4800000,
6995 };
6996 static const unsigned int ctg_vco[8] = {
6997 [0] = 3200000,
6998 [1] = 4000000,
6999 [2] = 5333333,
7000 [3] = 6400000,
7001 [4] = 2666667,
7002 [5] = 4266667,
7003 };
7004 const unsigned int *vco_table;
7005 unsigned int vco;
7006 uint8_t tmp = 0;
7007
7008 /* FIXME other chipsets? */
7009 if (IS_GM45(dev))
7010 vco_table = ctg_vco;
7011 else if (IS_G4X(dev))
7012 vco_table = elk_vco;
7013 else if (IS_CRESTLINE(dev))
7014 vco_table = cl_vco;
7015 else if (IS_PINEVIEW(dev))
7016 vco_table = pnv_vco;
7017 else if (IS_G33(dev))
7018 vco_table = blb_vco;
7019 else
7020 return 0;
7021
7022 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7023
7024 vco = vco_table[tmp & 0x7];
7025 if (vco == 0)
7026 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7027 else
7028 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7029
7030 return vco;
7031}
7032
7033static int gm45_get_display_clock_speed(struct drm_device *dev)
7034{
7035 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7036 uint16_t tmp = 0;
7037
7038 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7039
7040 cdclk_sel = (tmp >> 12) & 0x1;
7041
7042 switch (vco) {
7043 case 2666667:
7044 case 4000000:
7045 case 5333333:
7046 return cdclk_sel ? 333333 : 222222;
7047 case 3200000:
7048 return cdclk_sel ? 320000 : 228571;
7049 default:
7050 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7051 return 222222;
7052 }
7053}
7054
7055static int i965gm_get_display_clock_speed(struct drm_device *dev)
7056{
7057 static const uint8_t div_3200[] = { 16, 10, 8 };
7058 static const uint8_t div_4000[] = { 20, 12, 10 };
7059 static const uint8_t div_5333[] = { 24, 16, 14 };
7060 const uint8_t *div_table;
7061 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7062 uint16_t tmp = 0;
7063
7064 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7065
7066 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7067
7068 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7069 goto fail;
7070
7071 switch (vco) {
7072 case 3200000:
7073 div_table = div_3200;
7074 break;
7075 case 4000000:
7076 div_table = div_4000;
7077 break;
7078 case 5333333:
7079 div_table = div_5333;
7080 break;
7081 default:
7082 goto fail;
7083 }
7084
7085 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7086
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007087fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007088 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7089 return 200000;
7090}
7091
7092static int g33_get_display_clock_speed(struct drm_device *dev)
7093{
7094 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7095 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7096 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7097 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7098 const uint8_t *div_table;
7099 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7100 uint16_t tmp = 0;
7101
7102 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7103
7104 cdclk_sel = (tmp >> 4) & 0x7;
7105
7106 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7107 goto fail;
7108
7109 switch (vco) {
7110 case 3200000:
7111 div_table = div_3200;
7112 break;
7113 case 4000000:
7114 div_table = div_4000;
7115 break;
7116 case 4800000:
7117 div_table = div_4800;
7118 break;
7119 case 5333333:
7120 div_table = div_5333;
7121 break;
7122 default:
7123 goto fail;
7124 }
7125
7126 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7127
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007128fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007129 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7130 return 190476;
7131}
7132
Zhenyu Wang2c072452009-06-05 15:38:42 +08007133static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007134intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007135{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007136 while (*num > DATA_LINK_M_N_MASK ||
7137 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007138 *num >>= 1;
7139 *den >>= 1;
7140 }
7141}
7142
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007143static void compute_m_n(unsigned int m, unsigned int n,
7144 uint32_t *ret_m, uint32_t *ret_n)
7145{
7146 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7147 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7148 intel_reduce_m_n_ratio(ret_m, ret_n);
7149}
7150
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007151void
7152intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7153 int pixel_clock, int link_clock,
7154 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007155{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007156 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007157
7158 compute_m_n(bits_per_pixel * pixel_clock,
7159 link_clock * nlanes * 8,
7160 &m_n->gmch_m, &m_n->gmch_n);
7161
7162 compute_m_n(pixel_clock, link_clock,
7163 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007164}
7165
Chris Wilsona7615032011-01-12 17:04:08 +00007166static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7167{
Jani Nikulad330a952014-01-21 11:24:25 +02007168 if (i915.panel_use_ssc >= 0)
7169 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007170 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007171 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007172}
7173
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007174static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7175 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007176{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007177 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007178 struct drm_i915_private *dev_priv = dev->dev_private;
7179 int refclk;
7180
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007181 WARN_ON(!crtc_state->base.state);
7182
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007183 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007184 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007185 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007186 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007187 refclk = dev_priv->vbt.lvds_ssc_freq;
7188 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007189 } else if (!IS_GEN2(dev)) {
7190 refclk = 96000;
7191 } else {
7192 refclk = 48000;
7193 }
7194
7195 return refclk;
7196}
7197
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007198static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007199{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007200 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007201}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007202
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007203static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7204{
7205 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007206}
7207
Daniel Vetterf47709a2013-03-28 10:42:02 +01007208static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007209 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007210 intel_clock_t *reduced_clock)
7211{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007212 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007213 u32 fp, fp2 = 0;
7214
7215 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007216 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007217 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007218 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007219 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007220 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007221 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007222 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007223 }
7224
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007225 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007226
Daniel Vetterf47709a2013-03-28 10:42:02 +01007227 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007228 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007229 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007230 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007231 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007232 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007233 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007234 }
7235}
7236
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007237static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7238 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007239{
7240 u32 reg_val;
7241
7242 /*
7243 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7244 * and set it to a reasonable value instead.
7245 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007246 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007247 reg_val &= 0xffffff00;
7248 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007249 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007250
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007251 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007252 reg_val &= 0x8cffffff;
7253 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007254 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007255
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007256 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007257 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007258 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007259
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007260 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007261 reg_val &= 0x00ffffff;
7262 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007263 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007264}
7265
Daniel Vetterb5518422013-05-03 11:49:48 +02007266static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7267 struct intel_link_m_n *m_n)
7268{
7269 struct drm_device *dev = crtc->base.dev;
7270 struct drm_i915_private *dev_priv = dev->dev_private;
7271 int pipe = crtc->pipe;
7272
Daniel Vettere3b95f12013-05-03 11:49:49 +02007273 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7274 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7275 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7276 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007277}
7278
7279static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007280 struct intel_link_m_n *m_n,
7281 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007282{
7283 struct drm_device *dev = crtc->base.dev;
7284 struct drm_i915_private *dev_priv = dev->dev_private;
7285 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007286 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007287
7288 if (INTEL_INFO(dev)->gen >= 5) {
7289 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7290 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7291 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7292 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007293 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7294 * for gen < 8) and if DRRS is supported (to make sure the
7295 * registers are not unnecessarily accessed).
7296 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307297 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007298 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007299 I915_WRITE(PIPE_DATA_M2(transcoder),
7300 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7301 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7302 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7303 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7304 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007305 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007306 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7307 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7308 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7309 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007310 }
7311}
7312
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307313void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007314{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307315 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7316
7317 if (m_n == M1_N1) {
7318 dp_m_n = &crtc->config->dp_m_n;
7319 dp_m2_n2 = &crtc->config->dp_m2_n2;
7320 } else if (m_n == M2_N2) {
7321
7322 /*
7323 * M2_N2 registers are not supported. Hence m2_n2 divider value
7324 * needs to be programmed into M1_N1.
7325 */
7326 dp_m_n = &crtc->config->dp_m2_n2;
7327 } else {
7328 DRM_ERROR("Unsupported divider value\n");
7329 return;
7330 }
7331
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007332 if (crtc->config->has_pch_encoder)
7333 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007334 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307335 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007336}
7337
Daniel Vetter251ac862015-06-18 10:30:24 +02007338static void vlv_compute_dpll(struct intel_crtc *crtc,
7339 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007340{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007341 u32 dpll, dpll_md;
7342
7343 /*
7344 * Enable DPIO clock input. We should never disable the reference
7345 * clock for pipe B, since VGA hotplug / manual detection depends
7346 * on it.
7347 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007348 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7349 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007350 /* We should never disable this, set it here for state tracking */
7351 if (crtc->pipe == PIPE_B)
7352 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7353 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007354 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007355
Ville Syrjäläd288f652014-10-28 13:20:22 +02007356 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007357 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007358 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007359}
7360
Ville Syrjäläd288f652014-10-28 13:20:22 +02007361static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007362 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007363{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007364 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007365 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007366 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007367 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007368 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007369 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007370
Ville Syrjäläa5805162015-05-26 20:42:30 +03007371 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007372
Ville Syrjäläd288f652014-10-28 13:20:22 +02007373 bestn = pipe_config->dpll.n;
7374 bestm1 = pipe_config->dpll.m1;
7375 bestm2 = pipe_config->dpll.m2;
7376 bestp1 = pipe_config->dpll.p1;
7377 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007378
Jesse Barnes89b667f2013-04-18 14:51:36 -07007379 /* See eDP HDMI DPIO driver vbios notes doc */
7380
7381 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007382 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007383 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007384
7385 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007386 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007387
7388 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007389 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007390 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007391 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007392
7393 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007394 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007395
7396 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007397 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7398 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7399 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007400 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007401
7402 /*
7403 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7404 * but we don't support that).
7405 * Note: don't use the DAC post divider as it seems unstable.
7406 */
7407 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007408 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007409
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007410 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007411 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007412
Jesse Barnes89b667f2013-04-18 14:51:36 -07007413 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007414 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007415 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7416 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007417 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007418 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007419 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007420 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007421 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007422
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007423 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007424 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007425 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007426 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007427 0x0df40000);
7428 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007429 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007430 0x0df70000);
7431 } else { /* HDMI or VGA */
7432 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007433 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007434 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007435 0x0df70000);
7436 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007437 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007438 0x0df40000);
7439 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007440
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007441 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007442 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007443 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7444 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007445 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007446 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007447
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007448 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007449 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007450}
7451
Daniel Vetter251ac862015-06-18 10:30:24 +02007452static void chv_compute_dpll(struct intel_crtc *crtc,
7453 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007454{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007455 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7456 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007457 DPLL_VCO_ENABLE;
7458 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007459 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007460
Ville Syrjäläd288f652014-10-28 13:20:22 +02007461 pipe_config->dpll_hw_state.dpll_md =
7462 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007463}
7464
Ville Syrjäläd288f652014-10-28 13:20:22 +02007465static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007466 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007467{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007468 struct drm_device *dev = crtc->base.dev;
7469 struct drm_i915_private *dev_priv = dev->dev_private;
7470 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007471 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007472 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307473 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007474 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307475 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307476 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007477
Ville Syrjäläd288f652014-10-28 13:20:22 +02007478 bestn = pipe_config->dpll.n;
7479 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7480 bestm1 = pipe_config->dpll.m1;
7481 bestm2 = pipe_config->dpll.m2 >> 22;
7482 bestp1 = pipe_config->dpll.p1;
7483 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307484 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307485 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307486 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007487
7488 /*
7489 * Enable Refclk and SSC
7490 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007491 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007492 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007493
Ville Syrjäläa5805162015-05-26 20:42:30 +03007494 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007495
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007496 /* p1 and p2 divider */
7497 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7498 5 << DPIO_CHV_S1_DIV_SHIFT |
7499 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7500 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7501 1 << DPIO_CHV_K_DIV_SHIFT);
7502
7503 /* Feedback post-divider - m2 */
7504 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7505
7506 /* Feedback refclk divider - n and m1 */
7507 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7508 DPIO_CHV_M1_DIV_BY_2 |
7509 1 << DPIO_CHV_N_DIV_SHIFT);
7510
7511 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007512 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007513
7514 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307515 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7516 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7517 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7518 if (bestm2_frac)
7519 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7520 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007521
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307522 /* Program digital lock detect threshold */
7523 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7524 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7525 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7526 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7527 if (!bestm2_frac)
7528 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7529 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7530
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007531 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307532 if (vco == 5400000) {
7533 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7534 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7535 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7536 tribuf_calcntr = 0x9;
7537 } else if (vco <= 6200000) {
7538 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7539 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7540 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7541 tribuf_calcntr = 0x9;
7542 } else if (vco <= 6480000) {
7543 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7544 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7545 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7546 tribuf_calcntr = 0x8;
7547 } else {
7548 /* Not supported. Apply the same limits as in the max case */
7549 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7550 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7551 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7552 tribuf_calcntr = 0;
7553 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007554 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7555
Ville Syrjälä968040b2015-03-11 22:52:08 +02007556 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307557 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7558 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7559 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7560
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007561 /* AFC Recal */
7562 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7563 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7564 DPIO_AFC_RECAL);
7565
Ville Syrjäläa5805162015-05-26 20:42:30 +03007566 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007567}
7568
Ville Syrjäläd288f652014-10-28 13:20:22 +02007569/**
7570 * vlv_force_pll_on - forcibly enable just the PLL
7571 * @dev_priv: i915 private structure
7572 * @pipe: pipe PLL to enable
7573 * @dpll: PLL configuration
7574 *
7575 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7576 * in cases where we need the PLL enabled even when @pipe is not going to
7577 * be enabled.
7578 */
7579void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7580 const struct dpll *dpll)
7581{
7582 struct intel_crtc *crtc =
7583 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007584 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007585 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007586 .pixel_multiplier = 1,
7587 .dpll = *dpll,
7588 };
7589
7590 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007591 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007592 chv_prepare_pll(crtc, &pipe_config);
7593 chv_enable_pll(crtc, &pipe_config);
7594 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007595 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007596 vlv_prepare_pll(crtc, &pipe_config);
7597 vlv_enable_pll(crtc, &pipe_config);
7598 }
7599}
7600
7601/**
7602 * vlv_force_pll_off - forcibly disable just the PLL
7603 * @dev_priv: i915 private structure
7604 * @pipe: pipe PLL to disable
7605 *
7606 * Disable the PLL for @pipe. To be used in cases where we need
7607 * the PLL enabled even when @pipe is not going to be enabled.
7608 */
7609void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7610{
7611 if (IS_CHERRYVIEW(dev))
7612 chv_disable_pll(to_i915(dev), pipe);
7613 else
7614 vlv_disable_pll(to_i915(dev), pipe);
7615}
7616
Daniel Vetter251ac862015-06-18 10:30:24 +02007617static void i9xx_compute_dpll(struct intel_crtc *crtc,
7618 struct intel_crtc_state *crtc_state,
7619 intel_clock_t *reduced_clock,
7620 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007621{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007622 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007623 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007624 u32 dpll;
7625 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007626 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007627
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007628 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307629
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007630 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7631 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007632
7633 dpll = DPLL_VGA_MODE_DIS;
7634
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007635 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007636 dpll |= DPLLB_MODE_LVDS;
7637 else
7638 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007639
Daniel Vetteref1b4602013-06-01 17:17:04 +02007640 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007641 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007642 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007643 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007644
7645 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007646 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007647
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007648 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007649 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007650
7651 /* compute bitmask from p1 value */
7652 if (IS_PINEVIEW(dev))
7653 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7654 else {
7655 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7656 if (IS_G4X(dev) && reduced_clock)
7657 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7658 }
7659 switch (clock->p2) {
7660 case 5:
7661 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7662 break;
7663 case 7:
7664 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7665 break;
7666 case 10:
7667 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7668 break;
7669 case 14:
7670 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7671 break;
7672 }
7673 if (INTEL_INFO(dev)->gen >= 4)
7674 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7675
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007676 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007677 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007678 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007679 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7680 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7681 else
7682 dpll |= PLL_REF_INPUT_DREFCLK;
7683
7684 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007685 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007686
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007687 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007688 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007689 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007690 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007691 }
7692}
7693
Daniel Vetter251ac862015-06-18 10:30:24 +02007694static void i8xx_compute_dpll(struct intel_crtc *crtc,
7695 struct intel_crtc_state *crtc_state,
7696 intel_clock_t *reduced_clock,
7697 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007698{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007699 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007700 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007701 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007702 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007703
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007704 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307705
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007706 dpll = DPLL_VGA_MODE_DIS;
7707
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007708 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007709 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7710 } else {
7711 if (clock->p1 == 2)
7712 dpll |= PLL_P1_DIVIDE_BY_TWO;
7713 else
7714 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7715 if (clock->p2 == 4)
7716 dpll |= PLL_P2_DIVIDE_BY_4;
7717 }
7718
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007719 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007720 dpll |= DPLL_DVO_2X_MODE;
7721
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007722 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007723 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7724 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7725 else
7726 dpll |= PLL_REF_INPUT_DREFCLK;
7727
7728 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007729 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007730}
7731
Daniel Vetter8a654f32013-06-01 17:16:22 +02007732static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007733{
7734 struct drm_device *dev = intel_crtc->base.dev;
7735 struct drm_i915_private *dev_priv = dev->dev_private;
7736 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007737 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007738 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007739 uint32_t crtc_vtotal, crtc_vblank_end;
7740 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007741
7742 /* We need to be careful not to changed the adjusted mode, for otherwise
7743 * the hw state checker will get angry at the mismatch. */
7744 crtc_vtotal = adjusted_mode->crtc_vtotal;
7745 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007746
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007747 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007748 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007749 crtc_vtotal -= 1;
7750 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007751
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007752 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007753 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7754 else
7755 vsyncshift = adjusted_mode->crtc_hsync_start -
7756 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007757 if (vsyncshift < 0)
7758 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007759 }
7760
7761 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007762 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007763
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007764 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007765 (adjusted_mode->crtc_hdisplay - 1) |
7766 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007767 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007768 (adjusted_mode->crtc_hblank_start - 1) |
7769 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007770 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007771 (adjusted_mode->crtc_hsync_start - 1) |
7772 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7773
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007774 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007775 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007776 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007777 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007778 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007779 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007780 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007781 (adjusted_mode->crtc_vsync_start - 1) |
7782 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7783
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007784 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7785 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7786 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7787 * bits. */
7788 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7789 (pipe == PIPE_B || pipe == PIPE_C))
7790 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7791
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007792 /* pipesrc controls the size that is scaled from, which should
7793 * always be the user's requested size.
7794 */
7795 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007796 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7797 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007798}
7799
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007800static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007801 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007802{
7803 struct drm_device *dev = crtc->base.dev;
7804 struct drm_i915_private *dev_priv = dev->dev_private;
7805 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7806 uint32_t tmp;
7807
7808 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007809 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7810 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007811 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007812 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7813 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007814 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007815 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7816 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007817
7818 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007819 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7820 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007821 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007822 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7823 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007824 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007825 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7826 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007827
7828 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007829 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7830 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7831 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007832 }
7833
7834 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007835 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7836 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7837
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007838 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7839 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007840}
7841
Daniel Vetterf6a83282014-02-11 15:28:57 -08007842void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007843 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007844{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007845 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7846 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7847 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7848 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007849
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007850 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7851 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7852 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7853 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007854
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007855 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007856 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007857
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007858 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7859 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007860
7861 mode->hsync = drm_mode_hsync(mode);
7862 mode->vrefresh = drm_mode_vrefresh(mode);
7863 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007864}
7865
Daniel Vetter84b046f2013-02-19 18:48:54 +01007866static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7867{
7868 struct drm_device *dev = intel_crtc->base.dev;
7869 struct drm_i915_private *dev_priv = dev->dev_private;
7870 uint32_t pipeconf;
7871
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007872 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007873
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007874 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7875 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7876 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007877
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007878 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007879 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007880
Daniel Vetterff9ce462013-04-24 14:57:17 +02007881 /* only g4x and later have fancy bpc/dither controls */
7882 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007883 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007884 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007885 pipeconf |= PIPECONF_DITHER_EN |
7886 PIPECONF_DITHER_TYPE_SP;
7887
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007888 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007889 case 18:
7890 pipeconf |= PIPECONF_6BPC;
7891 break;
7892 case 24:
7893 pipeconf |= PIPECONF_8BPC;
7894 break;
7895 case 30:
7896 pipeconf |= PIPECONF_10BPC;
7897 break;
7898 default:
7899 /* Case prevented by intel_choose_pipe_bpp_dither. */
7900 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007901 }
7902 }
7903
7904 if (HAS_PIPE_CXSR(dev)) {
7905 if (intel_crtc->lowfreq_avail) {
7906 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7907 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7908 } else {
7909 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007910 }
7911 }
7912
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007913 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007914 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007915 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007916 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7917 else
7918 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7919 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007920 pipeconf |= PIPECONF_PROGRESSIVE;
7921
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007922 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007923 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007924
Daniel Vetter84b046f2013-02-19 18:48:54 +01007925 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7926 POSTING_READ(PIPECONF(intel_crtc->pipe));
7927}
7928
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007929static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7930 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007931{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007932 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007933 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007934 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007935 intel_clock_t clock;
7936 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08007937 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007938 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007939 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007940 struct drm_connector_state *connector_state;
7941 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007942
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007943 memset(&crtc_state->dpll_hw_state, 0,
7944 sizeof(crtc_state->dpll_hw_state));
7945
Jani Nikulaa65347b2015-11-27 12:21:46 +02007946 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007947 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007948
Jani Nikulaa65347b2015-11-27 12:21:46 +02007949 for_each_connector_in_state(state, connector, connector_state, i) {
7950 if (connector_state->crtc == &crtc->base)
7951 num_connectors++;
7952 }
7953
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007954 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007955 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007956
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007957 /*
7958 * Returns a set of divisors for the desired target clock with
7959 * the given refclk, or FALSE. The returned values represent
7960 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7961 * 2) / p1 / p2.
7962 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007963 limit = intel_limit(crtc_state, refclk);
7964 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007965 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007966 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007967 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007968 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7969 return -EINVAL;
7970 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007971
Jani Nikulaf2335332013-09-13 11:03:09 +03007972 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007973 crtc_state->dpll.n = clock.n;
7974 crtc_state->dpll.m1 = clock.m1;
7975 crtc_state->dpll.m2 = clock.m2;
7976 crtc_state->dpll.p1 = clock.p1;
7977 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007978 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007979
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007980 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007981 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007982 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007983 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007984 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007985 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007986 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007987 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007988 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007989 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007990 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007991
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007992 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007993}
7994
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007995static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007996 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007997{
7998 struct drm_device *dev = crtc->base.dev;
7999 struct drm_i915_private *dev_priv = dev->dev_private;
8000 uint32_t tmp;
8001
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008002 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8003 return;
8004
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008005 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008006 if (!(tmp & PFIT_ENABLE))
8007 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008008
Daniel Vetter06922822013-07-11 13:35:40 +02008009 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008010 if (INTEL_INFO(dev)->gen < 4) {
8011 if (crtc->pipe != PIPE_B)
8012 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008013 } else {
8014 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8015 return;
8016 }
8017
Daniel Vetter06922822013-07-11 13:35:40 +02008018 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008019 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8020 if (INTEL_INFO(dev)->gen < 5)
8021 pipe_config->gmch_pfit.lvds_border_bits =
8022 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8023}
8024
Jesse Barnesacbec812013-09-20 11:29:32 -07008025static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008026 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008027{
8028 struct drm_device *dev = crtc->base.dev;
8029 struct drm_i915_private *dev_priv = dev->dev_private;
8030 int pipe = pipe_config->cpu_transcoder;
8031 intel_clock_t clock;
8032 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008033 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008034
Shobhit Kumarf573de52014-07-30 20:32:37 +05308035 /* In case of MIPI DPLL will not even be used */
8036 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8037 return;
8038
Ville Syrjäläa5805162015-05-26 20:42:30 +03008039 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008040 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008041 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008042
8043 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8044 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8045 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8046 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8047 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8048
Imre Deakdccbea32015-06-22 23:35:51 +03008049 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008050}
8051
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008052static void
8053i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8054 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008055{
8056 struct drm_device *dev = crtc->base.dev;
8057 struct drm_i915_private *dev_priv = dev->dev_private;
8058 u32 val, base, offset;
8059 int pipe = crtc->pipe, plane = crtc->plane;
8060 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008061 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008062 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008063 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008064
Damien Lespiau42a7b082015-02-05 19:35:13 +00008065 val = I915_READ(DSPCNTR(plane));
8066 if (!(val & DISPLAY_PLANE_ENABLE))
8067 return;
8068
Damien Lespiaud9806c92015-01-21 14:07:19 +00008069 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008070 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008071 DRM_DEBUG_KMS("failed to alloc fb\n");
8072 return;
8073 }
8074
Damien Lespiau1b842c82015-01-21 13:50:54 +00008075 fb = &intel_fb->base;
8076
Daniel Vetter18c52472015-02-10 17:16:09 +00008077 if (INTEL_INFO(dev)->gen >= 4) {
8078 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008079 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008080 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8081 }
8082 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008083
8084 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008085 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008086 fb->pixel_format = fourcc;
8087 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008088
8089 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008090 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008091 offset = I915_READ(DSPTILEOFF(plane));
8092 else
8093 offset = I915_READ(DSPLINOFF(plane));
8094 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8095 } else {
8096 base = I915_READ(DSPADDR(plane));
8097 }
8098 plane_config->base = base;
8099
8100 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008101 fb->width = ((val >> 16) & 0xfff) + 1;
8102 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008103
8104 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008105 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008106
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008107 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008108 fb->pixel_format,
8109 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008110
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008111 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008112
Damien Lespiau2844a922015-01-20 12:51:48 +00008113 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8114 pipe_name(pipe), plane, fb->width, fb->height,
8115 fb->bits_per_pixel, base, fb->pitches[0],
8116 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008117
Damien Lespiau2d140302015-02-05 17:22:18 +00008118 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008119}
8120
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008121static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008122 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008123{
8124 struct drm_device *dev = crtc->base.dev;
8125 struct drm_i915_private *dev_priv = dev->dev_private;
8126 int pipe = pipe_config->cpu_transcoder;
8127 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8128 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008129 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008130 int refclk = 100000;
8131
Ville Syrjäläa5805162015-05-26 20:42:30 +03008132 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008133 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8134 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8135 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8136 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008137 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008138 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008139
8140 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008141 clock.m2 = (pll_dw0 & 0xff) << 22;
8142 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8143 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008144 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8145 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8146 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8147
Imre Deakdccbea32015-06-22 23:35:51 +03008148 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008149}
8150
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008151static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008152 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008153{
8154 struct drm_device *dev = crtc->base.dev;
8155 struct drm_i915_private *dev_priv = dev->dev_private;
8156 uint32_t tmp;
8157
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008158 if (!intel_display_power_is_enabled(dev_priv,
8159 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008160 return false;
8161
Daniel Vettere143a212013-07-04 12:01:15 +02008162 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008163 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008164
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008165 tmp = I915_READ(PIPECONF(crtc->pipe));
8166 if (!(tmp & PIPECONF_ENABLE))
8167 return false;
8168
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008169 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8170 switch (tmp & PIPECONF_BPC_MASK) {
8171 case PIPECONF_6BPC:
8172 pipe_config->pipe_bpp = 18;
8173 break;
8174 case PIPECONF_8BPC:
8175 pipe_config->pipe_bpp = 24;
8176 break;
8177 case PIPECONF_10BPC:
8178 pipe_config->pipe_bpp = 30;
8179 break;
8180 default:
8181 break;
8182 }
8183 }
8184
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008185 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8186 pipe_config->limited_color_range = true;
8187
Ville Syrjälä282740f2013-09-04 18:30:03 +03008188 if (INTEL_INFO(dev)->gen < 4)
8189 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8190
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008191 intel_get_pipe_timings(crtc, pipe_config);
8192
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008193 i9xx_get_pfit_config(crtc, pipe_config);
8194
Daniel Vetter6c49f242013-06-06 12:45:25 +02008195 if (INTEL_INFO(dev)->gen >= 4) {
8196 tmp = I915_READ(DPLL_MD(crtc->pipe));
8197 pipe_config->pixel_multiplier =
8198 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8199 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008200 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008201 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8202 tmp = I915_READ(DPLL(crtc->pipe));
8203 pipe_config->pixel_multiplier =
8204 ((tmp & SDVO_MULTIPLIER_MASK)
8205 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8206 } else {
8207 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8208 * port and will be fixed up in the encoder->get_config
8209 * function. */
8210 pipe_config->pixel_multiplier = 1;
8211 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008212 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8213 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008214 /*
8215 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8216 * on 830. Filter it out here so that we don't
8217 * report errors due to that.
8218 */
8219 if (IS_I830(dev))
8220 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8221
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008222 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8223 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008224 } else {
8225 /* Mask out read-only status bits. */
8226 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8227 DPLL_PORTC_READY_MASK |
8228 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008229 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008230
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008231 if (IS_CHERRYVIEW(dev))
8232 chv_crtc_clock_get(crtc, pipe_config);
8233 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008234 vlv_crtc_clock_get(crtc, pipe_config);
8235 else
8236 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008237
Ville Syrjälä0f646142015-08-26 19:39:18 +03008238 /*
8239 * Normally the dotclock is filled in by the encoder .get_config()
8240 * but in case the pipe is enabled w/o any ports we need a sane
8241 * default.
8242 */
8243 pipe_config->base.adjusted_mode.crtc_clock =
8244 pipe_config->port_clock / pipe_config->pixel_multiplier;
8245
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008246 return true;
8247}
8248
Paulo Zanonidde86e22012-12-01 12:04:25 -02008249static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008250{
8251 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008252 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008253 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008254 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008255 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008256 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008257 bool has_ck505 = false;
8258 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008259
8260 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008261 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008262 switch (encoder->type) {
8263 case INTEL_OUTPUT_LVDS:
8264 has_panel = true;
8265 has_lvds = true;
8266 break;
8267 case INTEL_OUTPUT_EDP:
8268 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008269 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008270 has_cpu_edp = true;
8271 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008272 default:
8273 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008274 }
8275 }
8276
Keith Packard99eb6a02011-09-26 14:29:12 -07008277 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008278 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008279 can_ssc = has_ck505;
8280 } else {
8281 has_ck505 = false;
8282 can_ssc = true;
8283 }
8284
Imre Deak2de69052013-05-08 13:14:04 +03008285 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8286 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008287
8288 /* Ironlake: try to setup display ref clock before DPLL
8289 * enabling. This is only under driver's control after
8290 * PCH B stepping, previous chipset stepping should be
8291 * ignoring this setting.
8292 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008293 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008294
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008295 /* As we must carefully and slowly disable/enable each source in turn,
8296 * compute the final state we want first and check if we need to
8297 * make any changes at all.
8298 */
8299 final = val;
8300 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008301 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008302 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008303 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008304 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8305
8306 final &= ~DREF_SSC_SOURCE_MASK;
8307 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8308 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008309
Keith Packard199e5d72011-09-22 12:01:57 -07008310 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008311 final |= DREF_SSC_SOURCE_ENABLE;
8312
8313 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8314 final |= DREF_SSC1_ENABLE;
8315
8316 if (has_cpu_edp) {
8317 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8318 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8319 else
8320 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8321 } else
8322 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8323 } else {
8324 final |= DREF_SSC_SOURCE_DISABLE;
8325 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8326 }
8327
8328 if (final == val)
8329 return;
8330
8331 /* Always enable nonspread source */
8332 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8333
8334 if (has_ck505)
8335 val |= DREF_NONSPREAD_CK505_ENABLE;
8336 else
8337 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8338
8339 if (has_panel) {
8340 val &= ~DREF_SSC_SOURCE_MASK;
8341 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008342
Keith Packard199e5d72011-09-22 12:01:57 -07008343 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008344 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008345 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008346 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008347 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008348 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008349
8350 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008351 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008352 POSTING_READ(PCH_DREF_CONTROL);
8353 udelay(200);
8354
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008355 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008356
8357 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008358 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008359 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008360 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008361 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008362 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008363 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008364 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008365 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008366
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008367 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008368 POSTING_READ(PCH_DREF_CONTROL);
8369 udelay(200);
8370 } else {
8371 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8372
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008373 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008374
8375 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008376 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008377
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008378 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008379 POSTING_READ(PCH_DREF_CONTROL);
8380 udelay(200);
8381
8382 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008383 val &= ~DREF_SSC_SOURCE_MASK;
8384 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008385
8386 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008387 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008388
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008389 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008390 POSTING_READ(PCH_DREF_CONTROL);
8391 udelay(200);
8392 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008393
8394 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008395}
8396
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008397static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008398{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008399 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008400
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008401 tmp = I915_READ(SOUTH_CHICKEN2);
8402 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8403 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008404
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008405 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8406 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8407 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008408
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008409 tmp = I915_READ(SOUTH_CHICKEN2);
8410 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8411 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008412
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008413 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8414 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8415 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008416}
8417
8418/* WaMPhyProgramming:hsw */
8419static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8420{
8421 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008422
8423 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8424 tmp &= ~(0xFF << 24);
8425 tmp |= (0x12 << 24);
8426 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8427
Paulo Zanonidde86e22012-12-01 12:04:25 -02008428 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8429 tmp |= (1 << 11);
8430 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8431
8432 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8433 tmp |= (1 << 11);
8434 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8435
Paulo Zanonidde86e22012-12-01 12:04:25 -02008436 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8437 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8438 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8439
8440 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8441 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8442 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8443
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008444 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8445 tmp &= ~(7 << 13);
8446 tmp |= (5 << 13);
8447 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008448
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008449 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8450 tmp &= ~(7 << 13);
8451 tmp |= (5 << 13);
8452 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008453
8454 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8455 tmp &= ~0xFF;
8456 tmp |= 0x1C;
8457 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8458
8459 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8460 tmp &= ~0xFF;
8461 tmp |= 0x1C;
8462 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8463
8464 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8465 tmp &= ~(0xFF << 16);
8466 tmp |= (0x1C << 16);
8467 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8468
8469 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8470 tmp &= ~(0xFF << 16);
8471 tmp |= (0x1C << 16);
8472 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8473
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008474 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8475 tmp |= (1 << 27);
8476 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008477
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008478 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8479 tmp |= (1 << 27);
8480 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008481
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008482 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8483 tmp &= ~(0xF << 28);
8484 tmp |= (4 << 28);
8485 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008486
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008487 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8488 tmp &= ~(0xF << 28);
8489 tmp |= (4 << 28);
8490 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008491}
8492
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008493/* Implements 3 different sequences from BSpec chapter "Display iCLK
8494 * Programming" based on the parameters passed:
8495 * - Sequence to enable CLKOUT_DP
8496 * - Sequence to enable CLKOUT_DP without spread
8497 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8498 */
8499static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8500 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008501{
8502 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008503 uint32_t reg, tmp;
8504
8505 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8506 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008507 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008508 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008509
Ville Syrjäläa5805162015-05-26 20:42:30 +03008510 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008511
8512 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8513 tmp &= ~SBI_SSCCTL_DISABLE;
8514 tmp |= SBI_SSCCTL_PATHALT;
8515 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8516
8517 udelay(24);
8518
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008519 if (with_spread) {
8520 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8521 tmp &= ~SBI_SSCCTL_PATHALT;
8522 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008523
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008524 if (with_fdi) {
8525 lpt_reset_fdi_mphy(dev_priv);
8526 lpt_program_fdi_mphy(dev_priv);
8527 }
8528 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008529
Ville Syrjäläc2699522015-08-27 23:55:59 +03008530 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008531 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8532 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8533 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008534
Ville Syrjäläa5805162015-05-26 20:42:30 +03008535 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008536}
8537
Paulo Zanoni47701c32013-07-23 11:19:25 -03008538/* Sequence to disable CLKOUT_DP */
8539static void lpt_disable_clkout_dp(struct drm_device *dev)
8540{
8541 struct drm_i915_private *dev_priv = dev->dev_private;
8542 uint32_t reg, tmp;
8543
Ville Syrjäläa5805162015-05-26 20:42:30 +03008544 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008545
Ville Syrjäläc2699522015-08-27 23:55:59 +03008546 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008547 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8548 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8549 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8550
8551 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8552 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8553 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8554 tmp |= SBI_SSCCTL_PATHALT;
8555 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8556 udelay(32);
8557 }
8558 tmp |= SBI_SSCCTL_DISABLE;
8559 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8560 }
8561
Ville Syrjäläa5805162015-05-26 20:42:30 +03008562 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008563}
8564
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008565static void lpt_init_pch_refclk(struct drm_device *dev)
8566{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008567 struct intel_encoder *encoder;
8568 bool has_vga = false;
8569
Damien Lespiaub2784e12014-08-05 11:29:37 +01008570 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008571 switch (encoder->type) {
8572 case INTEL_OUTPUT_ANALOG:
8573 has_vga = true;
8574 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008575 default:
8576 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008577 }
8578 }
8579
Paulo Zanoni47701c32013-07-23 11:19:25 -03008580 if (has_vga)
8581 lpt_enable_clkout_dp(dev, true, true);
8582 else
8583 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008584}
8585
Paulo Zanonidde86e22012-12-01 12:04:25 -02008586/*
8587 * Initialize reference clocks when the driver loads
8588 */
8589void intel_init_pch_refclk(struct drm_device *dev)
8590{
8591 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8592 ironlake_init_pch_refclk(dev);
8593 else if (HAS_PCH_LPT(dev))
8594 lpt_init_pch_refclk(dev);
8595}
8596
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008597static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008598{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008599 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008600 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008601 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008602 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008603 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008604 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008605 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008606 bool is_lvds = false;
8607
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008608 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008609 if (connector_state->crtc != crtc_state->base.crtc)
8610 continue;
8611
8612 encoder = to_intel_encoder(connector_state->best_encoder);
8613
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008614 switch (encoder->type) {
8615 case INTEL_OUTPUT_LVDS:
8616 is_lvds = true;
8617 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008618 default:
8619 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008620 }
8621 num_connectors++;
8622 }
8623
8624 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008625 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008626 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008627 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008628 }
8629
8630 return 120000;
8631}
8632
Daniel Vetter6ff93602013-04-19 11:24:36 +02008633static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008634{
8635 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8637 int pipe = intel_crtc->pipe;
8638 uint32_t val;
8639
Daniel Vetter78114072013-06-13 00:54:57 +02008640 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008641
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008642 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008643 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008644 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008645 break;
8646 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008647 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008648 break;
8649 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008650 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008651 break;
8652 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008653 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008654 break;
8655 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008656 /* Case prevented by intel_choose_pipe_bpp_dither. */
8657 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008658 }
8659
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008660 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008661 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8662
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008663 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008664 val |= PIPECONF_INTERLACED_ILK;
8665 else
8666 val |= PIPECONF_PROGRESSIVE;
8667
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008668 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008669 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008670
Paulo Zanonic8203562012-09-12 10:06:29 -03008671 I915_WRITE(PIPECONF(pipe), val);
8672 POSTING_READ(PIPECONF(pipe));
8673}
8674
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008675/*
8676 * Set up the pipe CSC unit.
8677 *
8678 * Currently only full range RGB to limited range RGB conversion
8679 * is supported, but eventually this should handle various
8680 * RGB<->YCbCr scenarios as well.
8681 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008682static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008683{
8684 struct drm_device *dev = crtc->dev;
8685 struct drm_i915_private *dev_priv = dev->dev_private;
8686 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8687 int pipe = intel_crtc->pipe;
8688 uint16_t coeff = 0x7800; /* 1.0 */
8689
8690 /*
8691 * TODO: Check what kind of values actually come out of the pipe
8692 * with these coeff/postoff values and adjust to get the best
8693 * accuracy. Perhaps we even need to take the bpc value into
8694 * consideration.
8695 */
8696
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008697 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008698 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8699
8700 /*
8701 * GY/GU and RY/RU should be the other way around according
8702 * to BSpec, but reality doesn't agree. Just set them up in
8703 * a way that results in the correct picture.
8704 */
8705 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8706 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8707
8708 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8709 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8710
8711 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8712 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8713
8714 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8715 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8716 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8717
8718 if (INTEL_INFO(dev)->gen > 6) {
8719 uint16_t postoff = 0;
8720
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008721 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008722 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008723
8724 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8725 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8726 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8727
8728 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8729 } else {
8730 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8731
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008732 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008733 mode |= CSC_BLACK_SCREEN_OFFSET;
8734
8735 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8736 }
8737}
8738
Daniel Vetter6ff93602013-04-19 11:24:36 +02008739static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008740{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008741 struct drm_device *dev = crtc->dev;
8742 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008744 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008745 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008746 uint32_t val;
8747
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008748 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008749
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008750 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008751 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8752
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008753 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008754 val |= PIPECONF_INTERLACED_ILK;
8755 else
8756 val |= PIPECONF_PROGRESSIVE;
8757
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008758 I915_WRITE(PIPECONF(cpu_transcoder), val);
8759 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008760
8761 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8762 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008763
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308764 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008765 val = 0;
8766
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008767 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008768 case 18:
8769 val |= PIPEMISC_DITHER_6_BPC;
8770 break;
8771 case 24:
8772 val |= PIPEMISC_DITHER_8_BPC;
8773 break;
8774 case 30:
8775 val |= PIPEMISC_DITHER_10_BPC;
8776 break;
8777 case 36:
8778 val |= PIPEMISC_DITHER_12_BPC;
8779 break;
8780 default:
8781 /* Case prevented by pipe_config_set_bpp. */
8782 BUG();
8783 }
8784
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008785 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008786 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8787
8788 I915_WRITE(PIPEMISC(pipe), val);
8789 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008790}
8791
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008792static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008793 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008794 intel_clock_t *clock,
8795 bool *has_reduced_clock,
8796 intel_clock_t *reduced_clock)
8797{
8798 struct drm_device *dev = crtc->dev;
8799 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008800 int refclk;
8801 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008802 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008803
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008804 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008805
8806 /*
8807 * Returns a set of divisors for the desired target clock with the given
8808 * refclk, or FALSE. The returned values represent the clock equation:
8809 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8810 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008811 limit = intel_limit(crtc_state, refclk);
8812 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008813 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008814 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008815 if (!ret)
8816 return false;
8817
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008818 return true;
8819}
8820
Paulo Zanonid4b19312012-11-29 11:29:32 -02008821int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8822{
8823 /*
8824 * Account for spread spectrum to avoid
8825 * oversubscribing the link. Max center spread
8826 * is 2.5%; use 5% for safety's sake.
8827 */
8828 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008829 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008830}
8831
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008832static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008833{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008834 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008835}
8836
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008837static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008838 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008839 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008840 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008841{
8842 struct drm_crtc *crtc = &intel_crtc->base;
8843 struct drm_device *dev = crtc->dev;
8844 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008845 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008846 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008847 struct drm_connector_state *connector_state;
8848 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008849 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008850 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008851 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008852
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008853 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008854 if (connector_state->crtc != crtc_state->base.crtc)
8855 continue;
8856
8857 encoder = to_intel_encoder(connector_state->best_encoder);
8858
8859 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008860 case INTEL_OUTPUT_LVDS:
8861 is_lvds = true;
8862 break;
8863 case INTEL_OUTPUT_SDVO:
8864 case INTEL_OUTPUT_HDMI:
8865 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008866 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008867 default:
8868 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008869 }
8870
8871 num_connectors++;
8872 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008873
Chris Wilsonc1858122010-12-03 21:35:48 +00008874 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008875 factor = 21;
8876 if (is_lvds) {
8877 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008878 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008879 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008880 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008881 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008882 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008883
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008884 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008885 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008886
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008887 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8888 *fp2 |= FP_CB_TUNE;
8889
Chris Wilson5eddb702010-09-11 13:48:45 +01008890 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008891
Eric Anholta07d6782011-03-30 13:01:08 -07008892 if (is_lvds)
8893 dpll |= DPLLB_MODE_LVDS;
8894 else
8895 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008896
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008897 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008898 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008899
8900 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008901 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008902 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008903 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008904
Eric Anholta07d6782011-03-30 13:01:08 -07008905 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008906 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008907 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008908 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008909
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008910 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008911 case 5:
8912 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8913 break;
8914 case 7:
8915 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8916 break;
8917 case 10:
8918 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8919 break;
8920 case 14:
8921 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8922 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008923 }
8924
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008925 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008926 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008927 else
8928 dpll |= PLL_REF_INPUT_DREFCLK;
8929
Daniel Vetter959e16d2013-06-05 13:34:21 +02008930 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008931}
8932
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008933static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8934 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008935{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008936 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008937 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008938 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008939 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008940 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008941 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008942
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008943 memset(&crtc_state->dpll_hw_state, 0,
8944 sizeof(crtc_state->dpll_hw_state));
8945
Ville Syrjälä7905df22015-11-25 16:35:30 +02008946 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008947
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008948 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8949 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8950
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008951 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008952 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008953 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008954 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8955 return -EINVAL;
8956 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008957 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008958 if (!crtc_state->clock_set) {
8959 crtc_state->dpll.n = clock.n;
8960 crtc_state->dpll.m1 = clock.m1;
8961 crtc_state->dpll.m2 = clock.m2;
8962 crtc_state->dpll.p1 = clock.p1;
8963 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008964 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008965
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008966 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008967 if (crtc_state->has_pch_encoder) {
8968 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008969 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008970 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008971
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008972 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008973 &fp, &reduced_clock,
8974 has_reduced_clock ? &fp2 : NULL);
8975
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008976 crtc_state->dpll_hw_state.dpll = dpll;
8977 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008978 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008979 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008980 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008981 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008982
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008983 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008984 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008985 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008986 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008987 return -EINVAL;
8988 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008989 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008990
Rodrigo Viviab585de2015-03-24 12:40:09 -07008991 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008992 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008993 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008994 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008995
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008996 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008997}
8998
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008999static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9000 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009001{
9002 struct drm_device *dev = crtc->base.dev;
9003 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009004 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009005
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009006 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9007 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9008 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9009 & ~TU_SIZE_MASK;
9010 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9011 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9012 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9013}
9014
9015static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9016 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009017 struct intel_link_m_n *m_n,
9018 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009019{
9020 struct drm_device *dev = crtc->base.dev;
9021 struct drm_i915_private *dev_priv = dev->dev_private;
9022 enum pipe pipe = crtc->pipe;
9023
9024 if (INTEL_INFO(dev)->gen >= 5) {
9025 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9026 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9027 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9028 & ~TU_SIZE_MASK;
9029 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9030 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9031 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009032 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9033 * gen < 8) and if DRRS is supported (to make sure the
9034 * registers are not unnecessarily read).
9035 */
9036 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009037 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009038 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9039 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9040 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9041 & ~TU_SIZE_MASK;
9042 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9043 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9044 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9045 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009046 } else {
9047 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9048 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9049 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9050 & ~TU_SIZE_MASK;
9051 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9052 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9053 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9054 }
9055}
9056
9057void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009058 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009059{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009060 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009061 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9062 else
9063 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009064 &pipe_config->dp_m_n,
9065 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009066}
9067
Daniel Vetter72419202013-04-04 13:28:53 +02009068static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009069 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009070{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009071 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009072 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009073}
9074
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009075static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009076 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009077{
9078 struct drm_device *dev = crtc->base.dev;
9079 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009080 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9081 uint32_t ps_ctrl = 0;
9082 int id = -1;
9083 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009084
Chandra Kondurua1b22782015-04-07 15:28:45 -07009085 /* find scaler attached to this pipe */
9086 for (i = 0; i < crtc->num_scalers; i++) {
9087 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9088 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9089 id = i;
9090 pipe_config->pch_pfit.enabled = true;
9091 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9092 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9093 break;
9094 }
9095 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009096
Chandra Kondurua1b22782015-04-07 15:28:45 -07009097 scaler_state->scaler_id = id;
9098 if (id >= 0) {
9099 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9100 } else {
9101 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009102 }
9103}
9104
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009105static void
9106skylake_get_initial_plane_config(struct intel_crtc *crtc,
9107 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009108{
9109 struct drm_device *dev = crtc->base.dev;
9110 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009111 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009112 int pipe = crtc->pipe;
9113 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009114 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009115 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009116 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009117
Damien Lespiaud9806c92015-01-21 14:07:19 +00009118 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009119 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009120 DRM_DEBUG_KMS("failed to alloc fb\n");
9121 return;
9122 }
9123
Damien Lespiau1b842c82015-01-21 13:50:54 +00009124 fb = &intel_fb->base;
9125
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009126 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009127 if (!(val & PLANE_CTL_ENABLE))
9128 goto error;
9129
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009130 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9131 fourcc = skl_format_to_fourcc(pixel_format,
9132 val & PLANE_CTL_ORDER_RGBX,
9133 val & PLANE_CTL_ALPHA_MASK);
9134 fb->pixel_format = fourcc;
9135 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9136
Damien Lespiau40f46282015-02-27 11:15:21 +00009137 tiling = val & PLANE_CTL_TILED_MASK;
9138 switch (tiling) {
9139 case PLANE_CTL_TILED_LINEAR:
9140 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9141 break;
9142 case PLANE_CTL_TILED_X:
9143 plane_config->tiling = I915_TILING_X;
9144 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9145 break;
9146 case PLANE_CTL_TILED_Y:
9147 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9148 break;
9149 case PLANE_CTL_TILED_YF:
9150 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9151 break;
9152 default:
9153 MISSING_CASE(tiling);
9154 goto error;
9155 }
9156
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009157 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9158 plane_config->base = base;
9159
9160 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9161
9162 val = I915_READ(PLANE_SIZE(pipe, 0));
9163 fb->height = ((val >> 16) & 0xfff) + 1;
9164 fb->width = ((val >> 0) & 0x1fff) + 1;
9165
9166 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009167 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9168 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009169 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9170
9171 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009172 fb->pixel_format,
9173 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009174
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009175 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009176
9177 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9178 pipe_name(pipe), fb->width, fb->height,
9179 fb->bits_per_pixel, base, fb->pitches[0],
9180 plane_config->size);
9181
Damien Lespiau2d140302015-02-05 17:22:18 +00009182 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009183 return;
9184
9185error:
9186 kfree(fb);
9187}
9188
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009189static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009190 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009191{
9192 struct drm_device *dev = crtc->base.dev;
9193 struct drm_i915_private *dev_priv = dev->dev_private;
9194 uint32_t tmp;
9195
9196 tmp = I915_READ(PF_CTL(crtc->pipe));
9197
9198 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009199 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009200 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9201 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009202
9203 /* We currently do not free assignements of panel fitters on
9204 * ivb/hsw (since we don't use the higher upscaling modes which
9205 * differentiates them) so just WARN about this case for now. */
9206 if (IS_GEN7(dev)) {
9207 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9208 PF_PIPE_SEL_IVB(crtc->pipe));
9209 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009210 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009211}
9212
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009213static void
9214ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9215 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009216{
9217 struct drm_device *dev = crtc->base.dev;
9218 struct drm_i915_private *dev_priv = dev->dev_private;
9219 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009220 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009221 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009222 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009223 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009224 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009225
Damien Lespiau42a7b082015-02-05 19:35:13 +00009226 val = I915_READ(DSPCNTR(pipe));
9227 if (!(val & DISPLAY_PLANE_ENABLE))
9228 return;
9229
Damien Lespiaud9806c92015-01-21 14:07:19 +00009230 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009231 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009232 DRM_DEBUG_KMS("failed to alloc fb\n");
9233 return;
9234 }
9235
Damien Lespiau1b842c82015-01-21 13:50:54 +00009236 fb = &intel_fb->base;
9237
Daniel Vetter18c52472015-02-10 17:16:09 +00009238 if (INTEL_INFO(dev)->gen >= 4) {
9239 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009240 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009241 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9242 }
9243 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009244
9245 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009246 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009247 fb->pixel_format = fourcc;
9248 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009249
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009250 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009251 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009252 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009253 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009254 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009255 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009256 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009257 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009258 }
9259 plane_config->base = base;
9260
9261 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009262 fb->width = ((val >> 16) & 0xfff) + 1;
9263 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009264
9265 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009266 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009267
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009268 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009269 fb->pixel_format,
9270 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009271
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009272 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009273
Damien Lespiau2844a922015-01-20 12:51:48 +00009274 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9275 pipe_name(pipe), fb->width, fb->height,
9276 fb->bits_per_pixel, base, fb->pitches[0],
9277 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009278
Damien Lespiau2d140302015-02-05 17:22:18 +00009279 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009280}
9281
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009282static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009283 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009284{
9285 struct drm_device *dev = crtc->base.dev;
9286 struct drm_i915_private *dev_priv = dev->dev_private;
9287 uint32_t tmp;
9288
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009289 if (!intel_display_power_is_enabled(dev_priv,
9290 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009291 return false;
9292
Daniel Vettere143a212013-07-04 12:01:15 +02009293 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009294 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009295
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009296 tmp = I915_READ(PIPECONF(crtc->pipe));
9297 if (!(tmp & PIPECONF_ENABLE))
9298 return false;
9299
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009300 switch (tmp & PIPECONF_BPC_MASK) {
9301 case PIPECONF_6BPC:
9302 pipe_config->pipe_bpp = 18;
9303 break;
9304 case PIPECONF_8BPC:
9305 pipe_config->pipe_bpp = 24;
9306 break;
9307 case PIPECONF_10BPC:
9308 pipe_config->pipe_bpp = 30;
9309 break;
9310 case PIPECONF_12BPC:
9311 pipe_config->pipe_bpp = 36;
9312 break;
9313 default:
9314 break;
9315 }
9316
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009317 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9318 pipe_config->limited_color_range = true;
9319
Daniel Vetterab9412b2013-05-03 11:49:46 +02009320 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009321 struct intel_shared_dpll *pll;
9322
Daniel Vetter88adfff2013-03-28 10:42:01 +01009323 pipe_config->has_pch_encoder = true;
9324
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009325 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9326 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9327 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009328
9329 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009330
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009331 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009332 pipe_config->shared_dpll =
9333 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009334 } else {
9335 tmp = I915_READ(PCH_DPLL_SEL);
9336 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9337 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9338 else
9339 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9340 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009341
9342 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9343
9344 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9345 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009346
9347 tmp = pipe_config->dpll_hw_state.dpll;
9348 pipe_config->pixel_multiplier =
9349 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9350 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009351
9352 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009353 } else {
9354 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009355 }
9356
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009357 intel_get_pipe_timings(crtc, pipe_config);
9358
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009359 ironlake_get_pfit_config(crtc, pipe_config);
9360
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009361 return true;
9362}
9363
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009364static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9365{
9366 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009367 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009368
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009369 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009370 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009371 pipe_name(crtc->pipe));
9372
Rob Clarke2c719b2014-12-15 13:56:32 -05009373 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9374 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009375 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9376 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009377 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9378 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009379 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009380 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009381 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009382 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009383 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009384 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009385 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009386 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009387 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009388
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009389 /*
9390 * In theory we can still leave IRQs enabled, as long as only the HPD
9391 * interrupts remain enabled. We used to check for that, but since it's
9392 * gen-specific and since we only disable LCPLL after we fully disable
9393 * the interrupts, the check below should be enough.
9394 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009395 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009396}
9397
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009398static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9399{
9400 struct drm_device *dev = dev_priv->dev;
9401
9402 if (IS_HASWELL(dev))
9403 return I915_READ(D_COMP_HSW);
9404 else
9405 return I915_READ(D_COMP_BDW);
9406}
9407
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009408static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9409{
9410 struct drm_device *dev = dev_priv->dev;
9411
9412 if (IS_HASWELL(dev)) {
9413 mutex_lock(&dev_priv->rps.hw_lock);
9414 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9415 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009416 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009417 mutex_unlock(&dev_priv->rps.hw_lock);
9418 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009419 I915_WRITE(D_COMP_BDW, val);
9420 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009421 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009422}
9423
9424/*
9425 * This function implements pieces of two sequences from BSpec:
9426 * - Sequence for display software to disable LCPLL
9427 * - Sequence for display software to allow package C8+
9428 * The steps implemented here are just the steps that actually touch the LCPLL
9429 * register. Callers should take care of disabling all the display engine
9430 * functions, doing the mode unset, fixing interrupts, etc.
9431 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009432static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9433 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009434{
9435 uint32_t val;
9436
9437 assert_can_disable_lcpll(dev_priv);
9438
9439 val = I915_READ(LCPLL_CTL);
9440
9441 if (switch_to_fclk) {
9442 val |= LCPLL_CD_SOURCE_FCLK;
9443 I915_WRITE(LCPLL_CTL, val);
9444
9445 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9446 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9447 DRM_ERROR("Switching to FCLK failed\n");
9448
9449 val = I915_READ(LCPLL_CTL);
9450 }
9451
9452 val |= LCPLL_PLL_DISABLE;
9453 I915_WRITE(LCPLL_CTL, val);
9454 POSTING_READ(LCPLL_CTL);
9455
9456 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9457 DRM_ERROR("LCPLL still locked\n");
9458
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009459 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009460 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009461 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009462 ndelay(100);
9463
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009464 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9465 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009466 DRM_ERROR("D_COMP RCOMP still in progress\n");
9467
9468 if (allow_power_down) {
9469 val = I915_READ(LCPLL_CTL);
9470 val |= LCPLL_POWER_DOWN_ALLOW;
9471 I915_WRITE(LCPLL_CTL, val);
9472 POSTING_READ(LCPLL_CTL);
9473 }
9474}
9475
9476/*
9477 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9478 * source.
9479 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009480static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009481{
9482 uint32_t val;
9483
9484 val = I915_READ(LCPLL_CTL);
9485
9486 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9487 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9488 return;
9489
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009490 /*
9491 * Make sure we're not on PC8 state before disabling PC8, otherwise
9492 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009493 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009494 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009495
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009496 if (val & LCPLL_POWER_DOWN_ALLOW) {
9497 val &= ~LCPLL_POWER_DOWN_ALLOW;
9498 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009499 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009500 }
9501
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009502 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009503 val |= D_COMP_COMP_FORCE;
9504 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009505 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009506
9507 val = I915_READ(LCPLL_CTL);
9508 val &= ~LCPLL_PLL_DISABLE;
9509 I915_WRITE(LCPLL_CTL, val);
9510
9511 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9512 DRM_ERROR("LCPLL not locked yet\n");
9513
9514 if (val & LCPLL_CD_SOURCE_FCLK) {
9515 val = I915_READ(LCPLL_CTL);
9516 val &= ~LCPLL_CD_SOURCE_FCLK;
9517 I915_WRITE(LCPLL_CTL, val);
9518
9519 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9520 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9521 DRM_ERROR("Switching back to LCPLL failed\n");
9522 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009523
Mika Kuoppala59bad942015-01-16 11:34:40 +02009524 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009525 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009526}
9527
Paulo Zanoni765dab672014-03-07 20:08:18 -03009528/*
9529 * Package states C8 and deeper are really deep PC states that can only be
9530 * reached when all the devices on the system allow it, so even if the graphics
9531 * device allows PC8+, it doesn't mean the system will actually get to these
9532 * states. Our driver only allows PC8+ when going into runtime PM.
9533 *
9534 * The requirements for PC8+ are that all the outputs are disabled, the power
9535 * well is disabled and most interrupts are disabled, and these are also
9536 * requirements for runtime PM. When these conditions are met, we manually do
9537 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9538 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9539 * hang the machine.
9540 *
9541 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9542 * the state of some registers, so when we come back from PC8+ we need to
9543 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9544 * need to take care of the registers kept by RC6. Notice that this happens even
9545 * if we don't put the device in PCI D3 state (which is what currently happens
9546 * because of the runtime PM support).
9547 *
9548 * For more, read "Display Sequences for Package C8" on the hardware
9549 * documentation.
9550 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009551void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009552{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009553 struct drm_device *dev = dev_priv->dev;
9554 uint32_t val;
9555
Paulo Zanonic67a4702013-08-19 13:18:09 -03009556 DRM_DEBUG_KMS("Enabling package C8+\n");
9557
Ville Syrjäläc2699522015-08-27 23:55:59 +03009558 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009559 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9560 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9561 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9562 }
9563
9564 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009565 hsw_disable_lcpll(dev_priv, true, true);
9566}
9567
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009568void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009569{
9570 struct drm_device *dev = dev_priv->dev;
9571 uint32_t val;
9572
Paulo Zanonic67a4702013-08-19 13:18:09 -03009573 DRM_DEBUG_KMS("Disabling package C8+\n");
9574
9575 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009576 lpt_init_pch_refclk(dev);
9577
Ville Syrjäläc2699522015-08-27 23:55:59 +03009578 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009579 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9580 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9581 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9582 }
9583
9584 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009585}
9586
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009587static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309588{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009589 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009590 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309591
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009592 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309593}
9594
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009595/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009596static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009597{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009598 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009599 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009600 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009601
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009602 for_each_intel_crtc(state->dev, intel_crtc) {
9603 int pixel_rate;
9604
9605 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9606 if (IS_ERR(crtc_state))
9607 return PTR_ERR(crtc_state);
9608
9609 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009610 continue;
9611
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009612 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009613
9614 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009615 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009616 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9617
9618 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9619 }
9620
9621 return max_pixel_rate;
9622}
9623
9624static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9625{
9626 struct drm_i915_private *dev_priv = dev->dev_private;
9627 uint32_t val, data;
9628 int ret;
9629
9630 if (WARN((I915_READ(LCPLL_CTL) &
9631 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9632 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9633 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9634 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9635 "trying to change cdclk frequency with cdclk not enabled\n"))
9636 return;
9637
9638 mutex_lock(&dev_priv->rps.hw_lock);
9639 ret = sandybridge_pcode_write(dev_priv,
9640 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9641 mutex_unlock(&dev_priv->rps.hw_lock);
9642 if (ret) {
9643 DRM_ERROR("failed to inform pcode about cdclk change\n");
9644 return;
9645 }
9646
9647 val = I915_READ(LCPLL_CTL);
9648 val |= LCPLL_CD_SOURCE_FCLK;
9649 I915_WRITE(LCPLL_CTL, val);
9650
9651 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9652 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9653 DRM_ERROR("Switching to FCLK failed\n");
9654
9655 val = I915_READ(LCPLL_CTL);
9656 val &= ~LCPLL_CLK_FREQ_MASK;
9657
9658 switch (cdclk) {
9659 case 450000:
9660 val |= LCPLL_CLK_FREQ_450;
9661 data = 0;
9662 break;
9663 case 540000:
9664 val |= LCPLL_CLK_FREQ_54O_BDW;
9665 data = 1;
9666 break;
9667 case 337500:
9668 val |= LCPLL_CLK_FREQ_337_5_BDW;
9669 data = 2;
9670 break;
9671 case 675000:
9672 val |= LCPLL_CLK_FREQ_675_BDW;
9673 data = 3;
9674 break;
9675 default:
9676 WARN(1, "invalid cdclk frequency\n");
9677 return;
9678 }
9679
9680 I915_WRITE(LCPLL_CTL, val);
9681
9682 val = I915_READ(LCPLL_CTL);
9683 val &= ~LCPLL_CD_SOURCE_FCLK;
9684 I915_WRITE(LCPLL_CTL, val);
9685
9686 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9687 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9688 DRM_ERROR("Switching back to LCPLL failed\n");
9689
9690 mutex_lock(&dev_priv->rps.hw_lock);
9691 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9692 mutex_unlock(&dev_priv->rps.hw_lock);
9693
9694 intel_update_cdclk(dev);
9695
9696 WARN(cdclk != dev_priv->cdclk_freq,
9697 "cdclk requested %d kHz but got %d kHz\n",
9698 cdclk, dev_priv->cdclk_freq);
9699}
9700
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009701static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009702{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009703 struct drm_i915_private *dev_priv = to_i915(state->dev);
9704 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009705 int cdclk;
9706
9707 /*
9708 * FIXME should also account for plane ratio
9709 * once 64bpp pixel formats are supported.
9710 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009711 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009712 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009713 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009714 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009715 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009716 cdclk = 450000;
9717 else
9718 cdclk = 337500;
9719
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009720 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009721 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9722 cdclk, dev_priv->max_cdclk_freq);
9723 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009724 }
9725
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009726 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009727
9728 return 0;
9729}
9730
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009731static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009732{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009733 struct drm_device *dev = old_state->dev;
9734 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009735
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009736 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009737}
9738
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009739static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9740 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009741{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009742 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009743 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009744
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009745 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009746
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009747 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009748}
9749
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309750static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9751 enum port port,
9752 struct intel_crtc_state *pipe_config)
9753{
9754 switch (port) {
9755 case PORT_A:
9756 pipe_config->ddi_pll_sel = SKL_DPLL0;
9757 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9758 break;
9759 case PORT_B:
9760 pipe_config->ddi_pll_sel = SKL_DPLL1;
9761 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9762 break;
9763 case PORT_C:
9764 pipe_config->ddi_pll_sel = SKL_DPLL2;
9765 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9766 break;
9767 default:
9768 DRM_ERROR("Incorrect port type\n");
9769 }
9770}
9771
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009772static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9773 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009774 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009775{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009776 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009777
9778 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9779 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9780
9781 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009782 case SKL_DPLL0:
9783 /*
9784 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9785 * of the shared DPLL framework and thus needs to be read out
9786 * separately
9787 */
9788 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9789 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9790 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009791 case SKL_DPLL1:
9792 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9793 break;
9794 case SKL_DPLL2:
9795 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9796 break;
9797 case SKL_DPLL3:
9798 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9799 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009800 }
9801}
9802
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009803static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9804 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009805 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009806{
9807 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9808
9809 switch (pipe_config->ddi_pll_sel) {
9810 case PORT_CLK_SEL_WRPLL1:
9811 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9812 break;
9813 case PORT_CLK_SEL_WRPLL2:
9814 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9815 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009816 case PORT_CLK_SEL_SPLL:
9817 pipe_config->shared_dpll = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009818 break;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009819 }
9820}
9821
Daniel Vetter26804af2014-06-25 22:01:55 +03009822static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009823 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009824{
9825 struct drm_device *dev = crtc->base.dev;
9826 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009827 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009828 enum port port;
9829 uint32_t tmp;
9830
9831 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9832
9833 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9834
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009835 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009836 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309837 else if (IS_BROXTON(dev))
9838 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009839 else
9840 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009841
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009842 if (pipe_config->shared_dpll >= 0) {
9843 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9844
9845 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9846 &pipe_config->dpll_hw_state));
9847 }
9848
Daniel Vetter26804af2014-06-25 22:01:55 +03009849 /*
9850 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9851 * DDI E. So just check whether this pipe is wired to DDI E and whether
9852 * the PCH transcoder is on.
9853 */
Damien Lespiauca370452013-12-03 13:56:24 +00009854 if (INTEL_INFO(dev)->gen < 9 &&
9855 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009856 pipe_config->has_pch_encoder = true;
9857
9858 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9859 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9860 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9861
9862 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9863 }
9864}
9865
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009866static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009867 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009868{
9869 struct drm_device *dev = crtc->base.dev;
9870 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009871 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009872 uint32_t tmp;
9873
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009874 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009875 POWER_DOMAIN_PIPE(crtc->pipe)))
9876 return false;
9877
Daniel Vettere143a212013-07-04 12:01:15 +02009878 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009879 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9880
Daniel Vettereccb1402013-05-22 00:50:22 +02009881 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9882 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9883 enum pipe trans_edp_pipe;
9884 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9885 default:
9886 WARN(1, "unknown pipe linked to edp transcoder\n");
9887 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9888 case TRANS_DDI_EDP_INPUT_A_ON:
9889 trans_edp_pipe = PIPE_A;
9890 break;
9891 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9892 trans_edp_pipe = PIPE_B;
9893 break;
9894 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9895 trans_edp_pipe = PIPE_C;
9896 break;
9897 }
9898
9899 if (trans_edp_pipe == crtc->pipe)
9900 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9901 }
9902
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009903 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009904 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009905 return false;
9906
Daniel Vettereccb1402013-05-22 00:50:22 +02009907 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009908 if (!(tmp & PIPECONF_ENABLE))
9909 return false;
9910
Daniel Vetter26804af2014-06-25 22:01:55 +03009911 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009912
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009913 intel_get_pipe_timings(crtc, pipe_config);
9914
Chandra Kondurua1b22782015-04-07 15:28:45 -07009915 if (INTEL_INFO(dev)->gen >= 9) {
9916 skl_init_scalers(dev, crtc, pipe_config);
9917 }
9918
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009919 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009920
9921 if (INTEL_INFO(dev)->gen >= 9) {
9922 pipe_config->scaler_state.scaler_id = -1;
9923 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9924 }
9925
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009926 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009927 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009928 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009929 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009930 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009931 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009932
Jesse Barnese59150d2014-01-07 13:30:45 -08009933 if (IS_HASWELL(dev))
9934 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9935 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009936
Clint Taylorebb69c92014-09-30 10:30:22 -07009937 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9938 pipe_config->pixel_multiplier =
9939 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9940 } else {
9941 pipe_config->pixel_multiplier = 1;
9942 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009943
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009944 return true;
9945}
9946
Chris Wilson560b85b2010-08-07 11:01:38 +01009947static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9948{
9949 struct drm_device *dev = crtc->dev;
9950 struct drm_i915_private *dev_priv = dev->dev_private;
9951 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009952 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009953
Ville Syrjälädc41c152014-08-13 11:57:05 +03009954 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009955 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9956 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009957 unsigned int stride = roundup_pow_of_two(width) * 4;
9958
9959 switch (stride) {
9960 default:
9961 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9962 width, stride);
9963 stride = 256;
9964 /* fallthrough */
9965 case 256:
9966 case 512:
9967 case 1024:
9968 case 2048:
9969 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009970 }
9971
Ville Syrjälädc41c152014-08-13 11:57:05 +03009972 cntl |= CURSOR_ENABLE |
9973 CURSOR_GAMMA_ENABLE |
9974 CURSOR_FORMAT_ARGB |
9975 CURSOR_STRIDE(stride);
9976
9977 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009978 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009979
Ville Syrjälädc41c152014-08-13 11:57:05 +03009980 if (intel_crtc->cursor_cntl != 0 &&
9981 (intel_crtc->cursor_base != base ||
9982 intel_crtc->cursor_size != size ||
9983 intel_crtc->cursor_cntl != cntl)) {
9984 /* On these chipsets we can only modify the base/size/stride
9985 * whilst the cursor is disabled.
9986 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009987 I915_WRITE(CURCNTR(PIPE_A), 0);
9988 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009989 intel_crtc->cursor_cntl = 0;
9990 }
9991
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009992 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009993 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009994 intel_crtc->cursor_base = base;
9995 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009996
9997 if (intel_crtc->cursor_size != size) {
9998 I915_WRITE(CURSIZE, size);
9999 intel_crtc->cursor_size = size;
10000 }
10001
Chris Wilson4b0e3332014-05-30 16:35:26 +030010002 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010003 I915_WRITE(CURCNTR(PIPE_A), cntl);
10004 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010005 intel_crtc->cursor_cntl = cntl;
10006 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010007}
10008
10009static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
10010{
10011 struct drm_device *dev = crtc->dev;
10012 struct drm_i915_private *dev_priv = dev->dev_private;
10013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10014 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010015 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +010010016
Chris Wilson4b0e3332014-05-30 16:35:26 +030010017 cntl = 0;
10018 if (base) {
10019 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -080010020 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010021 case 64:
10022 cntl |= CURSOR_MODE_64_ARGB_AX;
10023 break;
10024 case 128:
10025 cntl |= CURSOR_MODE_128_ARGB_AX;
10026 break;
10027 case 256:
10028 cntl |= CURSOR_MODE_256_ARGB_AX;
10029 break;
10030 default:
Matt Roper3dd512f2015-02-27 10:12:00 -080010031 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010032 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010033 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010034 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010035
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010036 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010037 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +010010038 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010039
Matt Roper8e7d6882015-01-21 16:35:41 -080010040 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010041 cntl |= CURSOR_ROTATE_180;
10042
Chris Wilson4b0e3332014-05-30 16:35:26 +030010043 if (intel_crtc->cursor_cntl != cntl) {
10044 I915_WRITE(CURCNTR(pipe), cntl);
10045 POSTING_READ(CURCNTR(pipe));
10046 intel_crtc->cursor_cntl = cntl;
10047 }
10048
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010049 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010050 I915_WRITE(CURBASE(pipe), base);
10051 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010052
10053 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010054}
10055
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010056/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010057static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10058 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010059{
10060 struct drm_device *dev = crtc->dev;
10061 struct drm_i915_private *dev_priv = dev->dev_private;
10062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10063 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010064 struct drm_plane_state *cursor_state = crtc->cursor->state;
10065 int x = cursor_state->crtc_x;
10066 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010067 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010068
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010069 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010070 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010071
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010072 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010073 base = 0;
10074
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010075 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010076 base = 0;
10077
10078 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010079 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010080 base = 0;
10081
10082 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10083 x = -x;
10084 }
10085 pos |= x << CURSOR_X_SHIFT;
10086
10087 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010088 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010089 base = 0;
10090
10091 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10092 y = -y;
10093 }
10094 pos |= y << CURSOR_Y_SHIFT;
10095
Chris Wilson4b0e3332014-05-30 16:35:26 +030010096 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010097 return;
10098
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010099 I915_WRITE(CURPOS(pipe), pos);
10100
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010101 /* ILK+ do this automagically */
10102 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010103 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010104 base += (cursor_state->crtc_h *
10105 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010106 }
10107
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010108 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010109 i845_update_cursor(crtc, base);
10110 else
10111 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010112}
10113
Ville Syrjälädc41c152014-08-13 11:57:05 +030010114static bool cursor_size_ok(struct drm_device *dev,
10115 uint32_t width, uint32_t height)
10116{
10117 if (width == 0 || height == 0)
10118 return false;
10119
10120 /*
10121 * 845g/865g are special in that they are only limited by
10122 * the width of their cursors, the height is arbitrary up to
10123 * the precision of the register. Everything else requires
10124 * square cursors, limited to a few power-of-two sizes.
10125 */
10126 if (IS_845G(dev) || IS_I865G(dev)) {
10127 if ((width & 63) != 0)
10128 return false;
10129
10130 if (width > (IS_845G(dev) ? 64 : 512))
10131 return false;
10132
10133 if (height > 1023)
10134 return false;
10135 } else {
10136 switch (width | height) {
10137 case 256:
10138 case 128:
10139 if (IS_GEN2(dev))
10140 return false;
10141 case 64:
10142 break;
10143 default:
10144 return false;
10145 }
10146 }
10147
10148 return true;
10149}
10150
Jesse Barnes79e53942008-11-07 14:24:08 -080010151static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010152 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010153{
James Simmons72034252010-08-03 01:33:19 +010010154 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010156
James Simmons72034252010-08-03 01:33:19 +010010157 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010158 intel_crtc->lut_r[i] = red[i] >> 8;
10159 intel_crtc->lut_g[i] = green[i] >> 8;
10160 intel_crtc->lut_b[i] = blue[i] >> 8;
10161 }
10162
10163 intel_crtc_load_lut(crtc);
10164}
10165
Jesse Barnes79e53942008-11-07 14:24:08 -080010166/* VESA 640x480x72Hz mode to set on the pipe */
10167static struct drm_display_mode load_detect_mode = {
10168 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10169 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10170};
10171
Daniel Vettera8bb6812014-02-10 18:00:39 +010010172struct drm_framebuffer *
10173__intel_framebuffer_create(struct drm_device *dev,
10174 struct drm_mode_fb_cmd2 *mode_cmd,
10175 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010176{
10177 struct intel_framebuffer *intel_fb;
10178 int ret;
10179
10180 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010181 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010182 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010183
10184 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010185 if (ret)
10186 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010187
10188 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010189
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010190err:
10191 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010192 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010193}
10194
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010195static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010196intel_framebuffer_create(struct drm_device *dev,
10197 struct drm_mode_fb_cmd2 *mode_cmd,
10198 struct drm_i915_gem_object *obj)
10199{
10200 struct drm_framebuffer *fb;
10201 int ret;
10202
10203 ret = i915_mutex_lock_interruptible(dev);
10204 if (ret)
10205 return ERR_PTR(ret);
10206 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10207 mutex_unlock(&dev->struct_mutex);
10208
10209 return fb;
10210}
10211
Chris Wilsond2dff872011-04-19 08:36:26 +010010212static u32
10213intel_framebuffer_pitch_for_width(int width, int bpp)
10214{
10215 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10216 return ALIGN(pitch, 64);
10217}
10218
10219static u32
10220intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10221{
10222 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010223 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010224}
10225
10226static struct drm_framebuffer *
10227intel_framebuffer_create_for_mode(struct drm_device *dev,
10228 struct drm_display_mode *mode,
10229 int depth, int bpp)
10230{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010231 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010232 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010233 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010234
10235 obj = i915_gem_alloc_object(dev,
10236 intel_framebuffer_size_for_mode(mode, bpp));
10237 if (obj == NULL)
10238 return ERR_PTR(-ENOMEM);
10239
10240 mode_cmd.width = mode->hdisplay;
10241 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010242 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10243 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010244 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010245
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010246 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10247 if (IS_ERR(fb))
10248 drm_gem_object_unreference_unlocked(&obj->base);
10249
10250 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010251}
10252
10253static struct drm_framebuffer *
10254mode_fits_in_fbdev(struct drm_device *dev,
10255 struct drm_display_mode *mode)
10256{
Daniel Vetter06957262015-08-10 13:34:08 +020010257#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010258 struct drm_i915_private *dev_priv = dev->dev_private;
10259 struct drm_i915_gem_object *obj;
10260 struct drm_framebuffer *fb;
10261
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010262 if (!dev_priv->fbdev)
10263 return NULL;
10264
10265 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010266 return NULL;
10267
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010268 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010269 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010270
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010271 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010272 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10273 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010274 return NULL;
10275
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010276 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010277 return NULL;
10278
10279 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010280#else
10281 return NULL;
10282#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010283}
10284
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010285static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10286 struct drm_crtc *crtc,
10287 struct drm_display_mode *mode,
10288 struct drm_framebuffer *fb,
10289 int x, int y)
10290{
10291 struct drm_plane_state *plane_state;
10292 int hdisplay, vdisplay;
10293 int ret;
10294
10295 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10296 if (IS_ERR(plane_state))
10297 return PTR_ERR(plane_state);
10298
10299 if (mode)
10300 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10301 else
10302 hdisplay = vdisplay = 0;
10303
10304 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10305 if (ret)
10306 return ret;
10307 drm_atomic_set_fb_for_plane(plane_state, fb);
10308 plane_state->crtc_x = 0;
10309 plane_state->crtc_y = 0;
10310 plane_state->crtc_w = hdisplay;
10311 plane_state->crtc_h = vdisplay;
10312 plane_state->src_x = x << 16;
10313 plane_state->src_y = y << 16;
10314 plane_state->src_w = hdisplay << 16;
10315 plane_state->src_h = vdisplay << 16;
10316
10317 return 0;
10318}
10319
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010320bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010321 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010322 struct intel_load_detect_pipe *old,
10323 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010324{
10325 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010326 struct intel_encoder *intel_encoder =
10327 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010328 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010329 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010330 struct drm_crtc *crtc = NULL;
10331 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010332 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010333 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010334 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010335 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010336 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010337 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010338
Chris Wilsond2dff872011-04-19 08:36:26 +010010339 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010340 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010341 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010342
Rob Clark51fd3712013-11-19 12:10:12 -050010343retry:
10344 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10345 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010346 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010347
Jesse Barnes79e53942008-11-07 14:24:08 -080010348 /*
10349 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010350 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010351 * - if the connector already has an assigned crtc, use it (but make
10352 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010353 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010354 * - try to find the first unused crtc that can drive this connector,
10355 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010356 */
10357
10358 /* See if we already have a CRTC for this connector */
10359 if (encoder->crtc) {
10360 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010361
Rob Clark51fd3712013-11-19 12:10:12 -050010362 ret = drm_modeset_lock(&crtc->mutex, ctx);
10363 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010364 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010365 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10366 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010367 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010368
Daniel Vetter24218aa2012-08-12 19:27:11 +020010369 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010370 old->load_detect_temp = false;
10371
10372 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010373 if (connector->dpms != DRM_MODE_DPMS_ON)
10374 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010375
Chris Wilson71731882011-04-19 23:10:58 +010010376 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010377 }
10378
10379 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010380 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010381 i++;
10382 if (!(encoder->possible_crtcs & (1 << i)))
10383 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010384 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010385 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010386
10387 crtc = possible_crtc;
10388 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010389 }
10390
10391 /*
10392 * If we didn't find an unused CRTC, don't use any.
10393 */
10394 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010395 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010396 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010397 }
10398
Rob Clark51fd3712013-11-19 12:10:12 -050010399 ret = drm_modeset_lock(&crtc->mutex, ctx);
10400 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010401 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010402 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10403 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010404 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010405
10406 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010407 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010408 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010409 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010410
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010411 state = drm_atomic_state_alloc(dev);
10412 if (!state)
10413 return false;
10414
10415 state->acquire_ctx = ctx;
10416
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010417 connector_state = drm_atomic_get_connector_state(state, connector);
10418 if (IS_ERR(connector_state)) {
10419 ret = PTR_ERR(connector_state);
10420 goto fail;
10421 }
10422
10423 connector_state->crtc = crtc;
10424 connector_state->best_encoder = &intel_encoder->base;
10425
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010426 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10427 if (IS_ERR(crtc_state)) {
10428 ret = PTR_ERR(crtc_state);
10429 goto fail;
10430 }
10431
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010432 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010433
Chris Wilson64927112011-04-20 07:25:26 +010010434 if (!mode)
10435 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010436
Chris Wilsond2dff872011-04-19 08:36:26 +010010437 /* We need a framebuffer large enough to accommodate all accesses
10438 * that the plane may generate whilst we perform load detection.
10439 * We can not rely on the fbcon either being present (we get called
10440 * during its initialisation to detect all boot displays, or it may
10441 * not even exist) or that it is large enough to satisfy the
10442 * requested mode.
10443 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010444 fb = mode_fits_in_fbdev(dev, mode);
10445 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010446 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010447 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10448 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010449 } else
10450 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010451 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010452 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010453 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010454 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010455
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010456 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10457 if (ret)
10458 goto fail;
10459
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010460 drm_mode_copy(&crtc_state->base.mode, mode);
10461
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010462 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010463 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010464 if (old->release_fb)
10465 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010466 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010467 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010468 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010469
Jesse Barnes79e53942008-11-07 14:24:08 -080010470 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010471 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010472 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010473
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010474fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010475 drm_atomic_state_free(state);
10476 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010477
Rob Clark51fd3712013-11-19 12:10:12 -050010478 if (ret == -EDEADLK) {
10479 drm_modeset_backoff(ctx);
10480 goto retry;
10481 }
10482
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010483 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010484}
10485
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010486void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010487 struct intel_load_detect_pipe *old,
10488 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010489{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010490 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010491 struct intel_encoder *intel_encoder =
10492 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010493 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010494 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010496 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010497 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010498 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010499 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010500
Chris Wilsond2dff872011-04-19 08:36:26 +010010501 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010502 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010503 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010504
Chris Wilson8261b192011-04-19 23:18:09 +010010505 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010506 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010507 if (!state)
10508 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010509
10510 state->acquire_ctx = ctx;
10511
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010512 connector_state = drm_atomic_get_connector_state(state, connector);
10513 if (IS_ERR(connector_state))
10514 goto fail;
10515
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010516 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10517 if (IS_ERR(crtc_state))
10518 goto fail;
10519
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010520 connector_state->best_encoder = NULL;
10521 connector_state->crtc = NULL;
10522
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010523 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010524
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010525 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10526 0, 0);
10527 if (ret)
10528 goto fail;
10529
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010530 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010531 if (ret)
10532 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010533
Daniel Vetter36206362012-12-10 20:42:17 +010010534 if (old->release_fb) {
10535 drm_framebuffer_unregister_private(old->release_fb);
10536 drm_framebuffer_unreference(old->release_fb);
10537 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010538
Chris Wilson0622a532011-04-21 09:32:11 +010010539 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010540 }
10541
Eric Anholtc751ce42010-03-25 11:48:48 -070010542 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010543 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10544 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010545
10546 return;
10547fail:
10548 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10549 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010550}
10551
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010552static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010553 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010554{
10555 struct drm_i915_private *dev_priv = dev->dev_private;
10556 u32 dpll = pipe_config->dpll_hw_state.dpll;
10557
10558 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010559 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010560 else if (HAS_PCH_SPLIT(dev))
10561 return 120000;
10562 else if (!IS_GEN2(dev))
10563 return 96000;
10564 else
10565 return 48000;
10566}
10567
Jesse Barnes79e53942008-11-07 14:24:08 -080010568/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010569static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010570 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010571{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010572 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010573 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010574 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010575 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010576 u32 fp;
10577 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010578 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010579 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010580
10581 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010582 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010583 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010584 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010585
10586 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010587 if (IS_PINEVIEW(dev)) {
10588 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10589 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010590 } else {
10591 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10592 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10593 }
10594
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010595 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010596 if (IS_PINEVIEW(dev))
10597 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10598 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010599 else
10600 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010601 DPLL_FPA01_P1_POST_DIV_SHIFT);
10602
10603 switch (dpll & DPLL_MODE_MASK) {
10604 case DPLLB_MODE_DAC_SERIAL:
10605 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10606 5 : 10;
10607 break;
10608 case DPLLB_MODE_LVDS:
10609 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10610 7 : 14;
10611 break;
10612 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010613 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010614 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010615 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010616 }
10617
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010618 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010619 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010620 else
Imre Deakdccbea32015-06-22 23:35:51 +030010621 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010622 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010623 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010624 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010625
10626 if (is_lvds) {
10627 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10628 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010629
10630 if (lvds & LVDS_CLKB_POWER_UP)
10631 clock.p2 = 7;
10632 else
10633 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010634 } else {
10635 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10636 clock.p1 = 2;
10637 else {
10638 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10639 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10640 }
10641 if (dpll & PLL_P2_DIVIDE_BY_4)
10642 clock.p2 = 4;
10643 else
10644 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010645 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010646
Imre Deakdccbea32015-06-22 23:35:51 +030010647 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010648 }
10649
Ville Syrjälä18442d02013-09-13 16:00:08 +030010650 /*
10651 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010652 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010653 * encoder's get_config() function.
10654 */
Imre Deakdccbea32015-06-22 23:35:51 +030010655 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010656}
10657
Ville Syrjälä6878da02013-09-13 15:59:11 +030010658int intel_dotclock_calculate(int link_freq,
10659 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010660{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010661 /*
10662 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010663 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010664 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010665 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010666 *
10667 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010668 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010669 */
10670
Ville Syrjälä6878da02013-09-13 15:59:11 +030010671 if (!m_n->link_n)
10672 return 0;
10673
10674 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10675}
10676
Ville Syrjälä18442d02013-09-13 16:00:08 +030010677static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010678 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010679{
10680 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010681
10682 /* read out port_clock from the DPLL */
10683 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010684
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010685 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010686 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010687 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010688 * agree once we know their relationship in the encoder's
10689 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010690 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010691 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010692 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10693 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010694}
10695
10696/** Returns the currently programmed mode of the given pipe. */
10697struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10698 struct drm_crtc *crtc)
10699{
Jesse Barnes548f2452011-02-17 10:40:53 -080010700 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010701 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010702 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010703 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010704 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010705 int htot = I915_READ(HTOTAL(cpu_transcoder));
10706 int hsync = I915_READ(HSYNC(cpu_transcoder));
10707 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10708 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010709 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010710
10711 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10712 if (!mode)
10713 return NULL;
10714
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010715 /*
10716 * Construct a pipe_config sufficient for getting the clock info
10717 * back out of crtc_clock_get.
10718 *
10719 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10720 * to use a real value here instead.
10721 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010722 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010723 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010724 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10725 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10726 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010727 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10728
Ville Syrjälä773ae032013-09-23 17:48:20 +030010729 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010730 mode->hdisplay = (htot & 0xffff) + 1;
10731 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10732 mode->hsync_start = (hsync & 0xffff) + 1;
10733 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10734 mode->vdisplay = (vtot & 0xffff) + 1;
10735 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10736 mode->vsync_start = (vsync & 0xffff) + 1;
10737 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10738
10739 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010740
10741 return mode;
10742}
10743
Chris Wilsonf047e392012-07-21 12:31:41 +010010744void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010745{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010746 struct drm_i915_private *dev_priv = dev->dev_private;
10747
Chris Wilsonf62a0072014-02-21 17:55:39 +000010748 if (dev_priv->mm.busy)
10749 return;
10750
Paulo Zanoni43694d62014-03-07 20:08:08 -030010751 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010752 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010753 if (INTEL_INFO(dev)->gen >= 6)
10754 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010755 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010756}
10757
10758void intel_mark_idle(struct drm_device *dev)
10759{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010760 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010761
Chris Wilsonf62a0072014-02-21 17:55:39 +000010762 if (!dev_priv->mm.busy)
10763 return;
10764
10765 dev_priv->mm.busy = false;
10766
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010767 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010768 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010769
Paulo Zanoni43694d62014-03-07 20:08:08 -030010770 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010771}
10772
Jesse Barnes79e53942008-11-07 14:24:08 -080010773static void intel_crtc_destroy(struct drm_crtc *crtc)
10774{
10775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010776 struct drm_device *dev = crtc->dev;
10777 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010778
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010779 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010780 work = intel_crtc->unpin_work;
10781 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010782 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010783
10784 if (work) {
10785 cancel_work_sync(&work->work);
10786 kfree(work);
10787 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010788
10789 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010790
Jesse Barnes79e53942008-11-07 14:24:08 -080010791 kfree(intel_crtc);
10792}
10793
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010794static void intel_unpin_work_fn(struct work_struct *__work)
10795{
10796 struct intel_unpin_work *work =
10797 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010798 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10799 struct drm_device *dev = crtc->base.dev;
10800 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010801
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010802 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010803 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010804 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010805
John Harrisonf06cc1b2014-11-24 18:49:37 +000010806 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010807 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010808 mutex_unlock(&dev->struct_mutex);
10809
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010810 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010811 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010812
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010813 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10814 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010815
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010816 kfree(work);
10817}
10818
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010819static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010820 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010821{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10823 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010824 unsigned long flags;
10825
10826 /* Ignore early vblank irqs */
10827 if (intel_crtc == NULL)
10828 return;
10829
Daniel Vetterf3260382014-09-15 14:55:23 +020010830 /*
10831 * This is called both by irq handlers and the reset code (to complete
10832 * lost pageflips) so needs the full irqsave spinlocks.
10833 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010834 spin_lock_irqsave(&dev->event_lock, flags);
10835 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010836
10837 /* Ensure we don't miss a work->pending update ... */
10838 smp_rmb();
10839
10840 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010841 spin_unlock_irqrestore(&dev->event_lock, flags);
10842 return;
10843 }
10844
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010845 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010846
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010847 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010848}
10849
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010850void intel_finish_page_flip(struct drm_device *dev, int pipe)
10851{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010852 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010853 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10854
Mario Kleiner49b14a52010-12-09 07:00:07 +010010855 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010856}
10857
10858void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10859{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010860 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010861 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10862
Mario Kleiner49b14a52010-12-09 07:00:07 +010010863 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010864}
10865
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010866/* Is 'a' after or equal to 'b'? */
10867static bool g4x_flip_count_after_eq(u32 a, u32 b)
10868{
10869 return !((a - b) & 0x80000000);
10870}
10871
10872static bool page_flip_finished(struct intel_crtc *crtc)
10873{
10874 struct drm_device *dev = crtc->base.dev;
10875 struct drm_i915_private *dev_priv = dev->dev_private;
10876
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010877 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10878 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10879 return true;
10880
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010881 /*
10882 * The relevant registers doen't exist on pre-ctg.
10883 * As the flip done interrupt doesn't trigger for mmio
10884 * flips on gmch platforms, a flip count check isn't
10885 * really needed there. But since ctg has the registers,
10886 * include it in the check anyway.
10887 */
10888 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10889 return true;
10890
10891 /*
10892 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10893 * used the same base address. In that case the mmio flip might
10894 * have completed, but the CS hasn't even executed the flip yet.
10895 *
10896 * A flip count check isn't enough as the CS might have updated
10897 * the base address just after start of vblank, but before we
10898 * managed to process the interrupt. This means we'd complete the
10899 * CS flip too soon.
10900 *
10901 * Combining both checks should get us a good enough result. It may
10902 * still happen that the CS flip has been executed, but has not
10903 * yet actually completed. But in case the base address is the same
10904 * anyway, we don't really care.
10905 */
10906 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10907 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010908 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010909 crtc->unpin_work->flip_count);
10910}
10911
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010912void intel_prepare_page_flip(struct drm_device *dev, int plane)
10913{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010914 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010915 struct intel_crtc *intel_crtc =
10916 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10917 unsigned long flags;
10918
Daniel Vetterf3260382014-09-15 14:55:23 +020010919
10920 /*
10921 * This is called both by irq handlers and the reset code (to complete
10922 * lost pageflips) so needs the full irqsave spinlocks.
10923 *
10924 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010925 * generate a page-flip completion irq, i.e. every modeset
10926 * is also accompanied by a spurious intel_prepare_page_flip().
10927 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010928 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010929 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010930 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010931 spin_unlock_irqrestore(&dev->event_lock, flags);
10932}
10933
Chris Wilson60426392015-10-10 10:44:32 +010010934static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010935{
10936 /* Ensure that the work item is consistent when activating it ... */
10937 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010938 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010939 /* and that it is marked active as soon as the irq could fire. */
10940 smp_wmb();
10941}
10942
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010943static int intel_gen2_queue_flip(struct drm_device *dev,
10944 struct drm_crtc *crtc,
10945 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010946 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010947 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010948 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010949{
John Harrison6258fbe2015-05-29 17:43:48 +010010950 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010951 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010952 u32 flip_mask;
10953 int ret;
10954
John Harrison5fb9de12015-05-29 17:44:07 +010010955 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010956 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010957 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010958
10959 /* Can't queue multiple flips, so wait for the previous
10960 * one to finish before executing the next.
10961 */
10962 if (intel_crtc->plane)
10963 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10964 else
10965 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010966 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10967 intel_ring_emit(ring, MI_NOOP);
10968 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10969 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10970 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010971 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010972 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010973
Chris Wilson60426392015-10-10 10:44:32 +010010974 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010975 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010976}
10977
10978static int intel_gen3_queue_flip(struct drm_device *dev,
10979 struct drm_crtc *crtc,
10980 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010981 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010982 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010983 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010984{
John Harrison6258fbe2015-05-29 17:43:48 +010010985 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010986 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010987 u32 flip_mask;
10988 int ret;
10989
John Harrison5fb9de12015-05-29 17:44:07 +010010990 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010991 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010992 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010993
10994 if (intel_crtc->plane)
10995 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10996 else
10997 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010998 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10999 intel_ring_emit(ring, MI_NOOP);
11000 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11001 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11002 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011003 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011004 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011005
Chris Wilson60426392015-10-10 10:44:32 +010011006 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011007 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011008}
11009
11010static int intel_gen4_queue_flip(struct drm_device *dev,
11011 struct drm_crtc *crtc,
11012 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011013 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011014 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011015 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011016{
John Harrison6258fbe2015-05-29 17:43:48 +010011017 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011018 struct drm_i915_private *dev_priv = dev->dev_private;
11019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11020 uint32_t pf, pipesrc;
11021 int ret;
11022
John Harrison5fb9de12015-05-29 17:44:07 +010011023 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011024 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011025 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011026
11027 /* i965+ uses the linear or tiled offsets from the
11028 * Display Registers (which do not change across a page-flip)
11029 * so we need only reprogram the base address.
11030 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011031 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11032 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11033 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011034 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011035 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011036
11037 /* XXX Enabling the panel-fitter across page-flip is so far
11038 * untested on non-native modes, so ignore it for now.
11039 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11040 */
11041 pf = 0;
11042 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011043 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011044
Chris Wilson60426392015-10-10 10:44:32 +010011045 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011046 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011047}
11048
11049static int intel_gen6_queue_flip(struct drm_device *dev,
11050 struct drm_crtc *crtc,
11051 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011052 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011053 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011054 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011055{
John Harrison6258fbe2015-05-29 17:43:48 +010011056 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011057 struct drm_i915_private *dev_priv = dev->dev_private;
11058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11059 uint32_t pf, pipesrc;
11060 int ret;
11061
John Harrison5fb9de12015-05-29 17:44:07 +010011062 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011063 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011064 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011065
Daniel Vetter6d90c952012-04-26 23:28:05 +020011066 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11067 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11068 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011069 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011070
Chris Wilson99d9acd2012-04-17 20:37:00 +010011071 /* Contrary to the suggestions in the documentation,
11072 * "Enable Panel Fitter" does not seem to be required when page
11073 * flipping with a non-native mode, and worse causes a normal
11074 * modeset to fail.
11075 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11076 */
11077 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011078 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011079 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011080
Chris Wilson60426392015-10-10 10:44:32 +010011081 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011082 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011083}
11084
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011085static int intel_gen7_queue_flip(struct drm_device *dev,
11086 struct drm_crtc *crtc,
11087 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011088 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011089 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011090 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011091{
John Harrison6258fbe2015-05-29 17:43:48 +010011092 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011094 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011095 int len, ret;
11096
Robin Schroereba905b2014-05-18 02:24:50 +020011097 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011098 case PLANE_A:
11099 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11100 break;
11101 case PLANE_B:
11102 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11103 break;
11104 case PLANE_C:
11105 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11106 break;
11107 default:
11108 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011109 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011110 }
11111
Chris Wilsonffe74d72013-08-26 20:58:12 +010011112 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011113 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011114 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011115 /*
11116 * On Gen 8, SRM is now taking an extra dword to accommodate
11117 * 48bits addresses, and we need a NOOP for the batch size to
11118 * stay even.
11119 */
11120 if (IS_GEN8(dev))
11121 len += 2;
11122 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011123
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011124 /*
11125 * BSpec MI_DISPLAY_FLIP for IVB:
11126 * "The full packet must be contained within the same cache line."
11127 *
11128 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11129 * cacheline, if we ever start emitting more commands before
11130 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11131 * then do the cacheline alignment, and finally emit the
11132 * MI_DISPLAY_FLIP.
11133 */
John Harrisonbba09b12015-05-29 17:44:06 +010011134 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011135 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011136 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011137
John Harrison5fb9de12015-05-29 17:44:07 +010011138 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011139 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011140 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011141
Chris Wilsonffe74d72013-08-26 20:58:12 +010011142 /* Unmask the flip-done completion message. Note that the bspec says that
11143 * we should do this for both the BCS and RCS, and that we must not unmask
11144 * more than one flip event at any time (or ensure that one flip message
11145 * can be sent by waiting for flip-done prior to queueing new flips).
11146 * Experimentation says that BCS works despite DERRMR masking all
11147 * flip-done completion events and that unmasking all planes at once
11148 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11149 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11150 */
11151 if (ring->id == RCS) {
11152 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011153 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011154 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11155 DERRMR_PIPEB_PRI_FLIP_DONE |
11156 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011157 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011158 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011159 MI_SRM_LRM_GLOBAL_GTT);
11160 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011161 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011162 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011163 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011164 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011165 if (IS_GEN8(dev)) {
11166 intel_ring_emit(ring, 0);
11167 intel_ring_emit(ring, MI_NOOP);
11168 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011169 }
11170
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011171 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011172 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011173 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011174 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011175
Chris Wilson60426392015-10-10 10:44:32 +010011176 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011177 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011178}
11179
Sourab Gupta84c33a62014-06-02 16:47:17 +053011180static bool use_mmio_flip(struct intel_engine_cs *ring,
11181 struct drm_i915_gem_object *obj)
11182{
11183 /*
11184 * This is not being used for older platforms, because
11185 * non-availability of flip done interrupt forces us to use
11186 * CS flips. Older platforms derive flip done using some clever
11187 * tricks involving the flip_pending status bits and vblank irqs.
11188 * So using MMIO flips there would disrupt this mechanism.
11189 */
11190
Chris Wilson8e09bf82014-07-08 10:40:30 +010011191 if (ring == NULL)
11192 return true;
11193
Sourab Gupta84c33a62014-06-02 16:47:17 +053011194 if (INTEL_INFO(ring->dev)->gen < 5)
11195 return false;
11196
11197 if (i915.use_mmio_flip < 0)
11198 return false;
11199 else if (i915.use_mmio_flip > 0)
11200 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011201 else if (i915.enable_execlists)
11202 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011203 else if (obj->base.dma_buf &&
11204 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11205 false))
11206 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011207 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011208 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011209}
11210
Chris Wilson60426392015-10-10 10:44:32 +010011211static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011212 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011213 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011214{
11215 struct drm_device *dev = intel_crtc->base.dev;
11216 struct drm_i915_private *dev_priv = dev->dev_private;
11217 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011218 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011219 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011220
11221 ctl = I915_READ(PLANE_CTL(pipe, 0));
11222 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011223 switch (fb->modifier[0]) {
11224 case DRM_FORMAT_MOD_NONE:
11225 break;
11226 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011227 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011228 break;
11229 case I915_FORMAT_MOD_Y_TILED:
11230 ctl |= PLANE_CTL_TILED_Y;
11231 break;
11232 case I915_FORMAT_MOD_Yf_TILED:
11233 ctl |= PLANE_CTL_TILED_YF;
11234 break;
11235 default:
11236 MISSING_CASE(fb->modifier[0]);
11237 }
Damien Lespiauff944562014-11-20 14:58:16 +000011238
11239 /*
11240 * The stride is either expressed as a multiple of 64 bytes chunks for
11241 * linear buffers or in number of tiles for tiled buffers.
11242 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011243 if (intel_rotation_90_or_270(rotation)) {
11244 /* stride = Surface height in tiles */
11245 tile_height = intel_tile_height(dev, fb->pixel_format,
11246 fb->modifier[0], 0);
11247 stride = DIV_ROUND_UP(fb->height, tile_height);
11248 } else {
11249 stride = fb->pitches[0] /
11250 intel_fb_stride_alignment(dev, fb->modifier[0],
11251 fb->pixel_format);
11252 }
Damien Lespiauff944562014-11-20 14:58:16 +000011253
11254 /*
11255 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11256 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11257 */
11258 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11259 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11260
Chris Wilson60426392015-10-10 10:44:32 +010011261 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011262 POSTING_READ(PLANE_SURF(pipe, 0));
11263}
11264
Chris Wilson60426392015-10-10 10:44:32 +010011265static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11266 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011267{
11268 struct drm_device *dev = intel_crtc->base.dev;
11269 struct drm_i915_private *dev_priv = dev->dev_private;
11270 struct intel_framebuffer *intel_fb =
11271 to_intel_framebuffer(intel_crtc->base.primary->fb);
11272 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011273 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011274 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011275
Sourab Gupta84c33a62014-06-02 16:47:17 +053011276 dspcntr = I915_READ(reg);
11277
Damien Lespiauc5d97472014-10-25 00:11:11 +010011278 if (obj->tiling_mode != I915_TILING_NONE)
11279 dspcntr |= DISPPLANE_TILED;
11280 else
11281 dspcntr &= ~DISPPLANE_TILED;
11282
Sourab Gupta84c33a62014-06-02 16:47:17 +053011283 I915_WRITE(reg, dspcntr);
11284
Chris Wilson60426392015-10-10 10:44:32 +010011285 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011286 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011287}
11288
11289/*
11290 * XXX: This is the temporary way to update the plane registers until we get
11291 * around to using the usual plane update functions for MMIO flips
11292 */
Chris Wilson60426392015-10-10 10:44:32 +010011293static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011294{
Chris Wilson60426392015-10-10 10:44:32 +010011295 struct intel_crtc *crtc = mmio_flip->crtc;
11296 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011297
Chris Wilson60426392015-10-10 10:44:32 +010011298 spin_lock_irq(&crtc->base.dev->event_lock);
11299 work = crtc->unpin_work;
11300 spin_unlock_irq(&crtc->base.dev->event_lock);
11301 if (work == NULL)
11302 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011303
Chris Wilson60426392015-10-10 10:44:32 +010011304 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011305
Chris Wilson60426392015-10-10 10:44:32 +010011306 intel_pipe_update_start(crtc);
11307
11308 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011309 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011310 else
11311 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011312 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011313
Chris Wilson60426392015-10-10 10:44:32 +010011314 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011315}
11316
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011317static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011318{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011319 struct intel_mmio_flip *mmio_flip =
11320 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011321 struct intel_framebuffer *intel_fb =
11322 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11323 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011324
Chris Wilson60426392015-10-10 10:44:32 +010011325 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011326 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011327 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011328 false, NULL,
11329 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011330 i915_gem_request_unreference__unlocked(mmio_flip->req);
11331 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011332
Alex Goinsfd8e0582015-11-25 18:43:38 -080011333 /* For framebuffer backed by dmabuf, wait for fence */
11334 if (obj->base.dma_buf)
11335 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11336 false, false,
11337 MAX_SCHEDULE_TIMEOUT) < 0);
11338
Chris Wilson60426392015-10-10 10:44:32 +010011339 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011340 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011341}
11342
11343static int intel_queue_mmio_flip(struct drm_device *dev,
11344 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011345 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011346{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011347 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011348
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011349 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11350 if (mmio_flip == NULL)
11351 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011352
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011353 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011354 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011355 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011356 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011357
11358 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11359 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011360
Sourab Gupta84c33a62014-06-02 16:47:17 +053011361 return 0;
11362}
11363
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011364static int intel_default_queue_flip(struct drm_device *dev,
11365 struct drm_crtc *crtc,
11366 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011367 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011368 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011369 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011370{
11371 return -ENODEV;
11372}
11373
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011374static bool __intel_pageflip_stall_check(struct drm_device *dev,
11375 struct drm_crtc *crtc)
11376{
11377 struct drm_i915_private *dev_priv = dev->dev_private;
11378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11379 struct intel_unpin_work *work = intel_crtc->unpin_work;
11380 u32 addr;
11381
11382 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11383 return true;
11384
Chris Wilson908565c2015-08-12 13:08:22 +010011385 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11386 return false;
11387
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011388 if (!work->enable_stall_check)
11389 return false;
11390
11391 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011392 if (work->flip_queued_req &&
11393 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011394 return false;
11395
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011396 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011397 }
11398
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011399 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011400 return false;
11401
11402 /* Potential stall - if we see that the flip has happened,
11403 * assume a missed interrupt. */
11404 if (INTEL_INFO(dev)->gen >= 4)
11405 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11406 else
11407 addr = I915_READ(DSPADDR(intel_crtc->plane));
11408
11409 /* There is a potential issue here with a false positive after a flip
11410 * to the same address. We could address this by checking for a
11411 * non-incrementing frame counter.
11412 */
11413 return addr == work->gtt_offset;
11414}
11415
11416void intel_check_page_flip(struct drm_device *dev, int pipe)
11417{
11418 struct drm_i915_private *dev_priv = dev->dev_private;
11419 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11420 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011421 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011422
Dave Gordon6c51d462015-03-06 15:34:26 +000011423 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011424
11425 if (crtc == NULL)
11426 return;
11427
Daniel Vetterf3260382014-09-15 14:55:23 +020011428 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011429 work = intel_crtc->unpin_work;
11430 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011431 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011432 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011433 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011434 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011435 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011436 if (work != NULL &&
11437 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11438 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011439 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011440}
11441
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011442static int intel_crtc_page_flip(struct drm_crtc *crtc,
11443 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011444 struct drm_pending_vblank_event *event,
11445 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011446{
11447 struct drm_device *dev = crtc->dev;
11448 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011449 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011450 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011452 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011453 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011454 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011455 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011456 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011457 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011458 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011459
Matt Roper2ff8fde2014-07-08 07:50:07 -070011460 /*
11461 * drm_mode_page_flip_ioctl() should already catch this, but double
11462 * check to be safe. In the future we may enable pageflipping from
11463 * a disabled primary plane.
11464 */
11465 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11466 return -EBUSY;
11467
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011468 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011469 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011470 return -EINVAL;
11471
11472 /*
11473 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11474 * Note that pitch changes could also affect these register.
11475 */
11476 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011477 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11478 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011479 return -EINVAL;
11480
Chris Wilsonf900db42014-02-20 09:26:13 +000011481 if (i915_terminally_wedged(&dev_priv->gpu_error))
11482 goto out_hang;
11483
Daniel Vetterb14c5672013-09-19 12:18:32 +020011484 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011485 if (work == NULL)
11486 return -ENOMEM;
11487
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011488 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011489 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011490 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011491 INIT_WORK(&work->work, intel_unpin_work_fn);
11492
Daniel Vetter87b6b102014-05-15 15:33:46 +020011493 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011494 if (ret)
11495 goto free_work;
11496
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011497 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011498 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011499 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011500 /* Before declaring the flip queue wedged, check if
11501 * the hardware completed the operation behind our backs.
11502 */
11503 if (__intel_pageflip_stall_check(dev, crtc)) {
11504 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11505 page_flip_completed(intel_crtc);
11506 } else {
11507 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011508 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011509
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011510 drm_crtc_vblank_put(crtc);
11511 kfree(work);
11512 return -EBUSY;
11513 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011514 }
11515 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011516 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011517
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011518 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11519 flush_workqueue(dev_priv->wq);
11520
Jesse Barnes75dfca82010-02-10 15:09:44 -080011521 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011522 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011523 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011524
Matt Roperf4510a22014-04-01 15:22:40 -070011525 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011526 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011527
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011528 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011529
Chris Wilson89ed88b2015-02-16 14:31:49 +000011530 ret = i915_mutex_lock_interruptible(dev);
11531 if (ret)
11532 goto cleanup;
11533
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011534 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011535 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011536
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011537 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011538 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011539
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011540 if (IS_VALLEYVIEW(dev)) {
11541 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011542 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011543 /* vlv: DISPLAY_FLIP fails to change tiling */
11544 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011545 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011546 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011547 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011548 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011549 if (ring == NULL || ring->id != RCS)
11550 ring = &dev_priv->ring[BCS];
11551 } else {
11552 ring = &dev_priv->ring[RCS];
11553 }
11554
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011555 mmio_flip = use_mmio_flip(ring, obj);
11556
11557 /* When using CS flips, we want to emit semaphores between rings.
11558 * However, when using mmio flips we will create a task to do the
11559 * synchronisation, so all we want here is to pin the framebuffer
11560 * into the display plane and skip any waits.
11561 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011562 if (!mmio_flip) {
11563 ret = i915_gem_object_sync(obj, ring, &request);
11564 if (ret)
11565 goto cleanup_pending;
11566 }
11567
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011568 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011569 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011570 if (ret)
11571 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011572
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011573 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11574 obj, 0);
11575 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011576
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011577 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011578 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011579 if (ret)
11580 goto cleanup_unpin;
11581
John Harrisonf06cc1b2014-11-24 18:49:37 +000011582 i915_gem_request_assign(&work->flip_queued_req,
11583 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011584 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011585 if (!request) {
11586 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11587 if (ret)
11588 goto cleanup_unpin;
11589 }
11590
11591 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011592 page_flip_flags);
11593 if (ret)
11594 goto cleanup_unpin;
11595
John Harrison6258fbe2015-05-29 17:43:48 +010011596 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011597 }
11598
John Harrison91af1272015-06-18 13:14:56 +010011599 if (request)
John Harrison75289872015-05-29 17:43:49 +010011600 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011601
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011602 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011603 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011604
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011605 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011606 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011607 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011608
Paulo Zanonid029bca2015-10-15 10:44:46 -030011609 intel_fbc_deactivate(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011610 intel_frontbuffer_flip_prepare(dev,
11611 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011612
Jesse Barnese5510fa2010-07-01 16:48:37 -070011613 trace_i915_flip_request(intel_crtc->plane, obj);
11614
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011615 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011616
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011617cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011618 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011619cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011620 if (request)
11621 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011622 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011623 mutex_unlock(&dev->struct_mutex);
11624cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011625 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011626 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011627
Chris Wilson89ed88b2015-02-16 14:31:49 +000011628 drm_gem_object_unreference_unlocked(&obj->base);
11629 drm_framebuffer_unreference(work->old_fb);
11630
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011631 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011632 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011633 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011634
Daniel Vetter87b6b102014-05-15 15:33:46 +020011635 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011636free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011637 kfree(work);
11638
Chris Wilsonf900db42014-02-20 09:26:13 +000011639 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011640 struct drm_atomic_state *state;
11641 struct drm_plane_state *plane_state;
11642
Chris Wilsonf900db42014-02-20 09:26:13 +000011643out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011644 state = drm_atomic_state_alloc(dev);
11645 if (!state)
11646 return -ENOMEM;
11647 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11648
11649retry:
11650 plane_state = drm_atomic_get_plane_state(state, primary);
11651 ret = PTR_ERR_OR_ZERO(plane_state);
11652 if (!ret) {
11653 drm_atomic_set_fb_for_plane(plane_state, fb);
11654
11655 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11656 if (!ret)
11657 ret = drm_atomic_commit(state);
11658 }
11659
11660 if (ret == -EDEADLK) {
11661 drm_modeset_backoff(state->acquire_ctx);
11662 drm_atomic_state_clear(state);
11663 goto retry;
11664 }
11665
11666 if (ret)
11667 drm_atomic_state_free(state);
11668
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011669 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011670 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011671 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011672 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011673 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011674 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011675 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011676}
11677
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011678
11679/**
11680 * intel_wm_need_update - Check whether watermarks need updating
11681 * @plane: drm plane
11682 * @state: new plane state
11683 *
11684 * Check current plane state versus the new one to determine whether
11685 * watermarks need to be recalculated.
11686 *
11687 * Returns true or false.
11688 */
11689static bool intel_wm_need_update(struct drm_plane *plane,
11690 struct drm_plane_state *state)
11691{
Matt Roperd21fbe82015-09-24 15:53:12 -070011692 struct intel_plane_state *new = to_intel_plane_state(state);
11693 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11694
11695 /* Update watermarks on tiling or size changes. */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011696 if (!plane->state->fb || !state->fb ||
11697 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011698 plane->state->rotation != state->rotation ||
11699 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11700 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11701 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11702 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011703 return true;
11704
11705 return false;
11706}
11707
Matt Roperd21fbe82015-09-24 15:53:12 -070011708static bool needs_scaling(struct intel_plane_state *state)
11709{
11710 int src_w = drm_rect_width(&state->src) >> 16;
11711 int src_h = drm_rect_height(&state->src) >> 16;
11712 int dst_w = drm_rect_width(&state->dst);
11713 int dst_h = drm_rect_height(&state->dst);
11714
11715 return (src_w != dst_w || src_h != dst_h);
11716}
11717
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011718int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11719 struct drm_plane_state *plane_state)
11720{
11721 struct drm_crtc *crtc = crtc_state->crtc;
11722 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11723 struct drm_plane *plane = plane_state->plane;
11724 struct drm_device *dev = crtc->dev;
11725 struct drm_i915_private *dev_priv = dev->dev_private;
11726 struct intel_plane_state *old_plane_state =
11727 to_intel_plane_state(plane->state);
11728 int idx = intel_crtc->base.base.id, ret;
11729 int i = drm_plane_index(plane);
11730 bool mode_changed = needs_modeset(crtc_state);
11731 bool was_crtc_enabled = crtc->state->active;
11732 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011733 bool turn_off, turn_on, visible, was_visible;
11734 struct drm_framebuffer *fb = plane_state->fb;
11735
11736 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11737 plane->type != DRM_PLANE_TYPE_CURSOR) {
11738 ret = skl_update_scaler_plane(
11739 to_intel_crtc_state(crtc_state),
11740 to_intel_plane_state(plane_state));
11741 if (ret)
11742 return ret;
11743 }
11744
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011745 was_visible = old_plane_state->visible;
11746 visible = to_intel_plane_state(plane_state)->visible;
11747
11748 if (!was_crtc_enabled && WARN_ON(was_visible))
11749 was_visible = false;
11750
11751 if (!is_crtc_enabled && WARN_ON(visible))
11752 visible = false;
11753
11754 if (!was_visible && !visible)
11755 return 0;
11756
11757 turn_off = was_visible && (!visible || mode_changed);
11758 turn_on = visible && (!was_visible || mode_changed);
11759
11760 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11761 plane->base.id, fb ? fb->base.id : -1);
11762
11763 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11764 plane->base.id, was_visible, visible,
11765 turn_off, turn_on, mode_changed);
11766
Ville Syrjälä852eb002015-06-24 22:00:07 +030011767 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011768 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011769 /* must disable cxsr around plane enable/disable */
11770 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11771 intel_crtc->atomic.disable_cxsr = true;
11772 /* to potentially re-enable cxsr */
11773 intel_crtc->atomic.wait_vblank = true;
11774 intel_crtc->atomic.update_wm_post = true;
11775 }
11776 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011777 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011778 /* must disable cxsr around plane enable/disable */
11779 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11780 if (is_crtc_enabled)
11781 intel_crtc->atomic.wait_vblank = true;
11782 intel_crtc->atomic.disable_cxsr = true;
11783 }
11784 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011785 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011786 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011787
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011788 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011789 intel_crtc->atomic.fb_bits |=
11790 to_intel_plane(plane)->frontbuffer_bit;
11791
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011792 switch (plane->type) {
11793 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011794 intel_crtc->atomic.pre_disable_primary = turn_off;
11795 intel_crtc->atomic.post_enable_primary = turn_on;
11796
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011797 if (turn_off) {
11798 /*
11799 * FIXME: Actually if we will still have any other
11800 * plane enabled on the pipe we could let IPS enabled
11801 * still, but for now lets consider that when we make
11802 * primary invisible by setting DSPCNTR to 0 on
11803 * update_primary_plane function IPS needs to be
11804 * disable.
11805 */
11806 intel_crtc->atomic.disable_ips = true;
11807
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011808 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011809 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011810
11811 /*
11812 * FBC does not work on some platforms for rotated
11813 * planes, so disable it when rotation is not 0 and
11814 * update it when rotation is set back to 0.
11815 *
11816 * FIXME: This is redundant with the fbc update done in
11817 * the primary plane enable function except that that
11818 * one is done too late. We eventually need to unify
11819 * this.
11820 */
11821
11822 if (visible &&
11823 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11824 dev_priv->fbc.crtc == intel_crtc &&
11825 plane_state->rotation != BIT(DRM_ROTATE_0))
11826 intel_crtc->atomic.disable_fbc = true;
11827
11828 /*
11829 * BDW signals flip done immediately if the plane
11830 * is disabled, even if the plane enable is already
11831 * armed to occur at the next vblank :(
11832 */
11833 if (turn_on && IS_BROADWELL(dev))
11834 intel_crtc->atomic.wait_vblank = true;
11835
11836 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11837 break;
11838 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011839 break;
11840 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011841 /*
11842 * WaCxSRDisabledForSpriteScaling:ivb
11843 *
11844 * cstate->update_wm was already set above, so this flag will
11845 * take effect when we commit and program watermarks.
11846 */
11847 if (IS_IVYBRIDGE(dev) &&
11848 needs_scaling(to_intel_plane_state(plane_state)) &&
11849 !needs_scaling(old_plane_state)) {
11850 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11851 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011852 intel_crtc->atomic.wait_vblank = true;
11853 intel_crtc->atomic.update_sprite_watermarks |=
11854 1 << i;
11855 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011856
11857 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011858 }
11859 return 0;
11860}
11861
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011862static bool encoders_cloneable(const struct intel_encoder *a,
11863 const struct intel_encoder *b)
11864{
11865 /* masks could be asymmetric, so check both ways */
11866 return a == b || (a->cloneable & (1 << b->type) &&
11867 b->cloneable & (1 << a->type));
11868}
11869
11870static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11871 struct intel_crtc *crtc,
11872 struct intel_encoder *encoder)
11873{
11874 struct intel_encoder *source_encoder;
11875 struct drm_connector *connector;
11876 struct drm_connector_state *connector_state;
11877 int i;
11878
11879 for_each_connector_in_state(state, connector, connector_state, i) {
11880 if (connector_state->crtc != &crtc->base)
11881 continue;
11882
11883 source_encoder =
11884 to_intel_encoder(connector_state->best_encoder);
11885 if (!encoders_cloneable(encoder, source_encoder))
11886 return false;
11887 }
11888
11889 return true;
11890}
11891
11892static bool check_encoder_cloning(struct drm_atomic_state *state,
11893 struct intel_crtc *crtc)
11894{
11895 struct intel_encoder *encoder;
11896 struct drm_connector *connector;
11897 struct drm_connector_state *connector_state;
11898 int i;
11899
11900 for_each_connector_in_state(state, connector, connector_state, i) {
11901 if (connector_state->crtc != &crtc->base)
11902 continue;
11903
11904 encoder = to_intel_encoder(connector_state->best_encoder);
11905 if (!check_single_encoder_cloning(state, crtc, encoder))
11906 return false;
11907 }
11908
11909 return true;
11910}
11911
11912static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11913 struct drm_crtc_state *crtc_state)
11914{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011915 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011916 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011918 struct intel_crtc_state *pipe_config =
11919 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011920 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011921 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011922 bool mode_changed = needs_modeset(crtc_state);
11923
11924 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11925 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11926 return -EINVAL;
11927 }
11928
Ville Syrjälä852eb002015-06-24 22:00:07 +030011929 if (mode_changed && !crtc_state->active)
11930 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011931
Maarten Lankhorstad421372015-06-15 12:33:42 +020011932 if (mode_changed && crtc_state->enable &&
11933 dev_priv->display.crtc_compute_clock &&
11934 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11935 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11936 pipe_config);
11937 if (ret)
11938 return ret;
11939 }
11940
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011941 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011942 if (dev_priv->display.compute_pipe_wm) {
11943 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
11944 if (ret)
11945 return ret;
11946 }
11947
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011948 if (INTEL_INFO(dev)->gen >= 9) {
11949 if (mode_changed)
11950 ret = skl_update_scaler_crtc(pipe_config);
11951
11952 if (!ret)
11953 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11954 pipe_config);
11955 }
11956
11957 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011958}
11959
Jani Nikula65b38e02015-04-13 11:26:56 +030011960static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011961 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11962 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011963 .atomic_begin = intel_begin_crtc_commit,
11964 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011965 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011966};
11967
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011968static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11969{
11970 struct intel_connector *connector;
11971
11972 for_each_intel_connector(dev, connector) {
11973 if (connector->base.encoder) {
11974 connector->base.state->best_encoder =
11975 connector->base.encoder;
11976 connector->base.state->crtc =
11977 connector->base.encoder->crtc;
11978 } else {
11979 connector->base.state->best_encoder = NULL;
11980 connector->base.state->crtc = NULL;
11981 }
11982 }
11983}
11984
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011985static void
Robin Schroereba905b2014-05-18 02:24:50 +020011986connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011987 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011988{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011989 int bpp = pipe_config->pipe_bpp;
11990
11991 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11992 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011993 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011994
11995 /* Don't use an invalid EDID bpc value */
11996 if (connector->base.display_info.bpc &&
11997 connector->base.display_info.bpc * 3 < bpp) {
11998 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11999 bpp, connector->base.display_info.bpc*3);
12000 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12001 }
12002
12003 /* Clamp bpp to 8 on screens without EDID 1.4 */
12004 if (connector->base.display_info.bpc == 0 && bpp > 24) {
12005 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12006 bpp);
12007 pipe_config->pipe_bpp = 24;
12008 }
12009}
12010
12011static int
12012compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012013 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012014{
12015 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012016 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012017 struct drm_connector *connector;
12018 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012019 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012020
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012021 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012022 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012023 else if (INTEL_INFO(dev)->gen >= 5)
12024 bpp = 12*3;
12025 else
12026 bpp = 8*3;
12027
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012028
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012029 pipe_config->pipe_bpp = bpp;
12030
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012031 state = pipe_config->base.state;
12032
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012033 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012034 for_each_connector_in_state(state, connector, connector_state, i) {
12035 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012036 continue;
12037
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012038 connected_sink_compute_bpp(to_intel_connector(connector),
12039 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012040 }
12041
12042 return bpp;
12043}
12044
Daniel Vetter644db712013-09-19 14:53:58 +020012045static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12046{
12047 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12048 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012049 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012050 mode->crtc_hdisplay, mode->crtc_hsync_start,
12051 mode->crtc_hsync_end, mode->crtc_htotal,
12052 mode->crtc_vdisplay, mode->crtc_vsync_start,
12053 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12054}
12055
Daniel Vetterc0b03412013-05-28 12:05:54 +020012056static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012057 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012058 const char *context)
12059{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012060 struct drm_device *dev = crtc->base.dev;
12061 struct drm_plane *plane;
12062 struct intel_plane *intel_plane;
12063 struct intel_plane_state *state;
12064 struct drm_framebuffer *fb;
12065
12066 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12067 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012068
12069 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12070 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12071 pipe_config->pipe_bpp, pipe_config->dither);
12072 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12073 pipe_config->has_pch_encoder,
12074 pipe_config->fdi_lanes,
12075 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12076 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12077 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012078 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012079 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012080 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012081 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12082 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12083 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012084
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012085 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012086 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012087 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012088 pipe_config->dp_m2_n2.gmch_m,
12089 pipe_config->dp_m2_n2.gmch_n,
12090 pipe_config->dp_m2_n2.link_m,
12091 pipe_config->dp_m2_n2.link_n,
12092 pipe_config->dp_m2_n2.tu);
12093
Daniel Vetter55072d12014-11-20 16:10:28 +010012094 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12095 pipe_config->has_audio,
12096 pipe_config->has_infoframe);
12097
Daniel Vetterc0b03412013-05-28 12:05:54 +020012098 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012099 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012100 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012101 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12102 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012103 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012104 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12105 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012106 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12107 crtc->num_scalers,
12108 pipe_config->scaler_state.scaler_users,
12109 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012110 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12111 pipe_config->gmch_pfit.control,
12112 pipe_config->gmch_pfit.pgm_ratios,
12113 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012114 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012115 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012116 pipe_config->pch_pfit.size,
12117 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012118 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012119 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012120
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012121 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012122 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012123 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012124 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012125 pipe_config->ddi_pll_sel,
12126 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012127 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012128 pipe_config->dpll_hw_state.pll0,
12129 pipe_config->dpll_hw_state.pll1,
12130 pipe_config->dpll_hw_state.pll2,
12131 pipe_config->dpll_hw_state.pll3,
12132 pipe_config->dpll_hw_state.pll6,
12133 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012134 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012135 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012136 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012137 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012138 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12139 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12140 pipe_config->ddi_pll_sel,
12141 pipe_config->dpll_hw_state.ctrl1,
12142 pipe_config->dpll_hw_state.cfgcr1,
12143 pipe_config->dpll_hw_state.cfgcr2);
12144 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012145 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012146 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012147 pipe_config->dpll_hw_state.wrpll,
12148 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012149 } else {
12150 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12151 "fp0: 0x%x, fp1: 0x%x\n",
12152 pipe_config->dpll_hw_state.dpll,
12153 pipe_config->dpll_hw_state.dpll_md,
12154 pipe_config->dpll_hw_state.fp0,
12155 pipe_config->dpll_hw_state.fp1);
12156 }
12157
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012158 DRM_DEBUG_KMS("planes on this crtc\n");
12159 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12160 intel_plane = to_intel_plane(plane);
12161 if (intel_plane->pipe != crtc->pipe)
12162 continue;
12163
12164 state = to_intel_plane_state(plane->state);
12165 fb = state->base.fb;
12166 if (!fb) {
12167 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12168 "disabled, scaler_id = %d\n",
12169 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12170 plane->base.id, intel_plane->pipe,
12171 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12172 drm_plane_index(plane), state->scaler_id);
12173 continue;
12174 }
12175
12176 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12177 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12178 plane->base.id, intel_plane->pipe,
12179 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12180 drm_plane_index(plane));
12181 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12182 fb->base.id, fb->width, fb->height, fb->pixel_format);
12183 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12184 state->scaler_id,
12185 state->src.x1 >> 16, state->src.y1 >> 16,
12186 drm_rect_width(&state->src) >> 16,
12187 drm_rect_height(&state->src) >> 16,
12188 state->dst.x1, state->dst.y1,
12189 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12190 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012191}
12192
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012193static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012194{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012195 struct drm_device *dev = state->dev;
12196 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012197 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012198 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012199 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012200 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012201
12202 /*
12203 * Walk the connector list instead of the encoder
12204 * list to detect the problem on ddi platforms
12205 * where there's just one encoder per digital port.
12206 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012207 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012208 if (!connector_state->best_encoder)
12209 continue;
12210
12211 encoder = to_intel_encoder(connector_state->best_encoder);
12212
12213 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012214
12215 switch (encoder->type) {
12216 unsigned int port_mask;
12217 case INTEL_OUTPUT_UNKNOWN:
12218 if (WARN_ON(!HAS_DDI(dev)))
12219 break;
12220 case INTEL_OUTPUT_DISPLAYPORT:
12221 case INTEL_OUTPUT_HDMI:
12222 case INTEL_OUTPUT_EDP:
12223 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12224
12225 /* the same port mustn't appear more than once */
12226 if (used_ports & port_mask)
12227 return false;
12228
12229 used_ports |= port_mask;
12230 default:
12231 break;
12232 }
12233 }
12234
12235 return true;
12236}
12237
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012238static void
12239clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12240{
12241 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012242 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012243 struct intel_dpll_hw_state dpll_hw_state;
12244 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012245 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012246 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012247
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012248 /* FIXME: before the switch to atomic started, a new pipe_config was
12249 * kzalloc'd. Code that depends on any field being zero should be
12250 * fixed, so that the crtc_state can be safely duplicated. For now,
12251 * only fields that are know to not cause problems are preserved. */
12252
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012253 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012254 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012255 shared_dpll = crtc_state->shared_dpll;
12256 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012257 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012258 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012259
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012260 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012261
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012262 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012263 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012264 crtc_state->shared_dpll = shared_dpll;
12265 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012266 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012267 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012268}
12269
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012270static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012271intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012272 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012273{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012274 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012275 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012276 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012277 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012278 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012279 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012280 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012281
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012282 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012283
Daniel Vettere143a212013-07-04 12:01:15 +020012284 pipe_config->cpu_transcoder =
12285 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012286
Imre Deak2960bc92013-07-30 13:36:32 +030012287 /*
12288 * Sanitize sync polarity flags based on requested ones. If neither
12289 * positive or negative polarity is requested, treat this as meaning
12290 * negative polarity.
12291 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012292 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012293 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012294 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012295
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012296 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012297 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012298 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012299
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012300 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12301 pipe_config);
12302 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012303 goto fail;
12304
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012305 /*
12306 * Determine the real pipe dimensions. Note that stereo modes can
12307 * increase the actual pipe size due to the frame doubling and
12308 * insertion of additional space for blanks between the frame. This
12309 * is stored in the crtc timings. We use the requested mode to do this
12310 * computation to clearly distinguish it from the adjusted mode, which
12311 * can be changed by the connectors in the below retry loop.
12312 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012313 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012314 &pipe_config->pipe_src_w,
12315 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012316
Daniel Vettere29c22c2013-02-21 00:00:16 +010012317encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012318 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012319 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012320 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012321
Daniel Vetter135c81b2013-07-21 21:37:09 +020012322 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012323 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12324 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012325
Daniel Vetter7758a112012-07-08 19:40:39 +020012326 /* Pass our mode to the connectors and the CRTC to give them a chance to
12327 * adjust it according to limitations or connector properties, and also
12328 * a chance to reject the mode entirely.
12329 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012330 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012331 if (connector_state->crtc != crtc)
12332 continue;
12333
12334 encoder = to_intel_encoder(connector_state->best_encoder);
12335
Daniel Vetterefea6e82013-07-21 21:36:59 +020012336 if (!(encoder->compute_config(encoder, pipe_config))) {
12337 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012338 goto fail;
12339 }
12340 }
12341
Daniel Vetterff9a6752013-06-01 17:16:21 +020012342 /* Set default port clock if not overwritten by the encoder. Needs to be
12343 * done afterwards in case the encoder adjusts the mode. */
12344 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012345 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012346 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012347
Daniel Vettera43f6e02013-06-07 23:10:32 +020012348 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012349 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012350 DRM_DEBUG_KMS("CRTC fixup failed\n");
12351 goto fail;
12352 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012353
12354 if (ret == RETRY) {
12355 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12356 ret = -EINVAL;
12357 goto fail;
12358 }
12359
12360 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12361 retry = false;
12362 goto encoder_retry;
12363 }
12364
Daniel Vettere8fa4272015-08-12 11:43:34 +020012365 /* Dithering seems to not pass-through bits correctly when it should, so
12366 * only enable it on 6bpc panels. */
12367 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012368 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012369 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012370
Daniel Vetter7758a112012-07-08 19:40:39 +020012371fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012372 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012373}
12374
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012375static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012376intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012377{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012378 struct drm_crtc *crtc;
12379 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012380 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012381
Ville Syrjälä76688512014-01-10 11:28:06 +020012382 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012383 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012384 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012385
12386 /* Update hwmode for vblank functions */
12387 if (crtc->state->active)
12388 crtc->hwmode = crtc->state->adjusted_mode;
12389 else
12390 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012391
12392 /*
12393 * Update legacy state to satisfy fbc code. This can
12394 * be removed when fbc uses the atomic state.
12395 */
12396 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12397 struct drm_plane_state *plane_state = crtc->primary->state;
12398
12399 crtc->primary->fb = plane_state->fb;
12400 crtc->x = plane_state->src_x >> 16;
12401 crtc->y = plane_state->src_y >> 16;
12402 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012403 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012404}
12405
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012406static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012407{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012408 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012409
12410 if (clock1 == clock2)
12411 return true;
12412
12413 if (!clock1 || !clock2)
12414 return false;
12415
12416 diff = abs(clock1 - clock2);
12417
12418 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12419 return true;
12420
12421 return false;
12422}
12423
Daniel Vetter25c5b262012-07-08 22:08:04 +020012424#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12425 list_for_each_entry((intel_crtc), \
12426 &(dev)->mode_config.crtc_list, \
12427 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012428 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012429
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012430static bool
12431intel_compare_m_n(unsigned int m, unsigned int n,
12432 unsigned int m2, unsigned int n2,
12433 bool exact)
12434{
12435 if (m == m2 && n == n2)
12436 return true;
12437
12438 if (exact || !m || !n || !m2 || !n2)
12439 return false;
12440
12441 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12442
12443 if (m > m2) {
12444 while (m > m2) {
12445 m2 <<= 1;
12446 n2 <<= 1;
12447 }
12448 } else if (m < m2) {
12449 while (m < m2) {
12450 m <<= 1;
12451 n <<= 1;
12452 }
12453 }
12454
12455 return m == m2 && n == n2;
12456}
12457
12458static bool
12459intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12460 struct intel_link_m_n *m2_n2,
12461 bool adjust)
12462{
12463 if (m_n->tu == m2_n2->tu &&
12464 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12465 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12466 intel_compare_m_n(m_n->link_m, m_n->link_n,
12467 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12468 if (adjust)
12469 *m2_n2 = *m_n;
12470
12471 return true;
12472 }
12473
12474 return false;
12475}
12476
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012477static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012478intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012479 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012480 struct intel_crtc_state *pipe_config,
12481 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012482{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012483 bool ret = true;
12484
12485#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12486 do { \
12487 if (!adjust) \
12488 DRM_ERROR(fmt, ##__VA_ARGS__); \
12489 else \
12490 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12491 } while (0)
12492
Daniel Vetter66e985c2013-06-05 13:34:20 +020012493#define PIPE_CONF_CHECK_X(name) \
12494 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012495 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012496 "(expected 0x%08x, found 0x%08x)\n", \
12497 current_config->name, \
12498 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012499 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012500 }
12501
Daniel Vetter08a24032013-04-19 11:25:34 +020012502#define PIPE_CONF_CHECK_I(name) \
12503 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012504 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012505 "(expected %i, found %i)\n", \
12506 current_config->name, \
12507 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012508 ret = false; \
12509 }
12510
12511#define PIPE_CONF_CHECK_M_N(name) \
12512 if (!intel_compare_link_m_n(&current_config->name, \
12513 &pipe_config->name,\
12514 adjust)) { \
12515 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12516 "(expected tu %i gmch %i/%i link %i/%i, " \
12517 "found tu %i, gmch %i/%i link %i/%i)\n", \
12518 current_config->name.tu, \
12519 current_config->name.gmch_m, \
12520 current_config->name.gmch_n, \
12521 current_config->name.link_m, \
12522 current_config->name.link_n, \
12523 pipe_config->name.tu, \
12524 pipe_config->name.gmch_m, \
12525 pipe_config->name.gmch_n, \
12526 pipe_config->name.link_m, \
12527 pipe_config->name.link_n); \
12528 ret = false; \
12529 }
12530
12531#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12532 if (!intel_compare_link_m_n(&current_config->name, \
12533 &pipe_config->name, adjust) && \
12534 !intel_compare_link_m_n(&current_config->alt_name, \
12535 &pipe_config->name, adjust)) { \
12536 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12537 "(expected tu %i gmch %i/%i link %i/%i, " \
12538 "or tu %i gmch %i/%i link %i/%i, " \
12539 "found tu %i, gmch %i/%i link %i/%i)\n", \
12540 current_config->name.tu, \
12541 current_config->name.gmch_m, \
12542 current_config->name.gmch_n, \
12543 current_config->name.link_m, \
12544 current_config->name.link_n, \
12545 current_config->alt_name.tu, \
12546 current_config->alt_name.gmch_m, \
12547 current_config->alt_name.gmch_n, \
12548 current_config->alt_name.link_m, \
12549 current_config->alt_name.link_n, \
12550 pipe_config->name.tu, \
12551 pipe_config->name.gmch_m, \
12552 pipe_config->name.gmch_n, \
12553 pipe_config->name.link_m, \
12554 pipe_config->name.link_n); \
12555 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012556 }
12557
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012558/* This is required for BDW+ where there is only one set of registers for
12559 * switching between high and low RR.
12560 * This macro can be used whenever a comparison has to be made between one
12561 * hw state and multiple sw state variables.
12562 */
12563#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12564 if ((current_config->name != pipe_config->name) && \
12565 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012566 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012567 "(expected %i or %i, found %i)\n", \
12568 current_config->name, \
12569 current_config->alt_name, \
12570 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012571 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012572 }
12573
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012574#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12575 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012576 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012577 "(expected %i, found %i)\n", \
12578 current_config->name & (mask), \
12579 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012580 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012581 }
12582
Ville Syrjälä5e550652013-09-06 23:29:07 +030012583#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12584 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012585 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012586 "(expected %i, found %i)\n", \
12587 current_config->name, \
12588 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012589 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012590 }
12591
Daniel Vetterbb760062013-06-06 14:55:52 +020012592#define PIPE_CONF_QUIRK(quirk) \
12593 ((current_config->quirks | pipe_config->quirks) & (quirk))
12594
Daniel Vettereccb1402013-05-22 00:50:22 +020012595 PIPE_CONF_CHECK_I(cpu_transcoder);
12596
Daniel Vetter08a24032013-04-19 11:25:34 +020012597 PIPE_CONF_CHECK_I(has_pch_encoder);
12598 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012599 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012600
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012601 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012602 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012603
12604 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012605 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012606
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012607 if (current_config->has_drrs)
12608 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12609 } else
12610 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012611
Jani Nikulaa65347b2015-11-27 12:21:46 +020012612 PIPE_CONF_CHECK_I(has_dsi_encoder);
12613
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012614 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12615 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12616 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12617 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12618 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12619 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012620
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012621 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12622 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12623 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12624 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12625 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12626 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012627
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012628 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012629 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012630 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12631 IS_VALLEYVIEW(dev))
12632 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012633 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012634
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012635 PIPE_CONF_CHECK_I(has_audio);
12636
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012637 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012638 DRM_MODE_FLAG_INTERLACE);
12639
Daniel Vetterbb760062013-06-06 14:55:52 +020012640 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012641 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012642 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012643 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012644 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012645 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012646 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012647 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012648 DRM_MODE_FLAG_NVSYNC);
12649 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012650
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012651 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012652 /* pfit ratios are autocomputed by the hw on gen4+ */
12653 if (INTEL_INFO(dev)->gen < 4)
12654 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012655 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012656
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012657 if (!adjust) {
12658 PIPE_CONF_CHECK_I(pipe_src_w);
12659 PIPE_CONF_CHECK_I(pipe_src_h);
12660
12661 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12662 if (current_config->pch_pfit.enabled) {
12663 PIPE_CONF_CHECK_X(pch_pfit.pos);
12664 PIPE_CONF_CHECK_X(pch_pfit.size);
12665 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012666
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012667 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012668 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012669
Jesse Barnese59150d2014-01-07 13:30:45 -080012670 /* BDW+ don't expose a synchronous way to read the state */
12671 if (IS_HASWELL(dev))
12672 PIPE_CONF_CHECK_I(ips_enabled);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012673
Ville Syrjälä282740f2013-09-04 18:30:03 +030012674 PIPE_CONF_CHECK_I(double_wide);
12675
Daniel Vetter26804af2014-06-25 22:01:55 +030012676 PIPE_CONF_CHECK_X(ddi_pll_sel);
12677
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012678 PIPE_CONF_CHECK_I(shared_dpll);
12679 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
12680 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
12681 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12682 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012683 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012684 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012685 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12686 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12687 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012688
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012689 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12690 PIPE_CONF_CHECK_I(pipe_bpp);
12691
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012692 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012693 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012694
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012695#undef PIPE_CONF_CHECK_X
12696#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012697#undef PIPE_CONF_CHECK_I_ALT
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012698#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012699#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012700#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012701#undef INTEL_ERR_OR_DBG_KMS
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012702
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012703 return ret;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012704}
12705
Damien Lespiau08db6652014-11-04 17:06:52 +000012706static void check_wm_state(struct drm_device *dev)
12707{
12708 struct drm_i915_private *dev_priv = dev->dev_private;
12709 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12710 struct intel_crtc *intel_crtc;
12711 int plane;
12712
12713 if (INTEL_INFO(dev)->gen < 9)
12714 return;
12715
12716 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12717 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12718
12719 for_each_intel_crtc(dev, intel_crtc) {
12720 struct skl_ddb_entry *hw_entry, *sw_entry;
12721 const enum pipe pipe = intel_crtc->pipe;
12722
12723 if (!intel_crtc->active)
12724 continue;
12725
12726 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012727 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012728 hw_entry = &hw_ddb.plane[pipe][plane];
12729 sw_entry = &sw_ddb->plane[pipe][plane];
12730
12731 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12732 continue;
12733
12734 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12735 "(expected (%u,%u), found (%u,%u))\n",
12736 pipe_name(pipe), plane + 1,
12737 sw_entry->start, sw_entry->end,
12738 hw_entry->start, hw_entry->end);
12739 }
12740
12741 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012742 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12743 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012744
12745 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12746 continue;
12747
12748 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12749 "(expected (%u,%u), found (%u,%u))\n",
12750 pipe_name(pipe),
12751 sw_entry->start, sw_entry->end,
12752 hw_entry->start, hw_entry->end);
12753 }
12754}
12755
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012756static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012757check_connector_state(struct drm_device *dev,
12758 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012759{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012760 struct drm_connector_state *old_conn_state;
12761 struct drm_connector *connector;
12762 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012763
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012764 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12765 struct drm_encoder *encoder = connector->encoder;
12766 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012767
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012768 /* This also checks the encoder/connector hw state with the
12769 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012770 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012771
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012772 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012773 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012774 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012775}
12776
12777static void
12778check_encoder_state(struct drm_device *dev)
12779{
12780 struct intel_encoder *encoder;
12781 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012782
Damien Lespiaub2784e12014-08-05 11:29:37 +010012783 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012784 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012785 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012786
12787 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12788 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012789 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012790
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012791 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012792 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012793 continue;
12794 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012795
12796 I915_STATE_WARN(connector->base.state->crtc !=
12797 encoder->base.crtc,
12798 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012799 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012800
Rob Clarke2c719b2014-12-15 13:56:32 -050012801 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012802 "encoder's enabled state mismatch "
12803 "(expected %i, found %i)\n",
12804 !!encoder->base.crtc, enabled);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012805
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012806 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012807 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012808
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012809 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012810 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012811 "encoder detached but still enabled on pipe %c.\n",
12812 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012813 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012814 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012815}
12816
12817static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012818check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012819{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012820 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012821 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012822 struct drm_crtc_state *old_crtc_state;
12823 struct drm_crtc *crtc;
12824 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012825
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012826 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12827 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12828 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012829 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012830
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012831 if (!needs_modeset(crtc->state) &&
12832 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012833 continue;
12834
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012835 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12836 pipe_config = to_intel_crtc_state(old_crtc_state);
12837 memset(pipe_config, 0, sizeof(*pipe_config));
12838 pipe_config->base.crtc = crtc;
12839 pipe_config->base.state = old_state;
12840
12841 DRM_DEBUG_KMS("[CRTC:%d]\n",
12842 crtc->base.id);
12843
12844 active = dev_priv->display.get_pipe_config(intel_crtc,
12845 pipe_config);
12846
12847 /* hw state is inconsistent with the pipe quirk */
12848 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12849 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12850 active = crtc->state->active;
12851
12852 I915_STATE_WARN(crtc->state->active != active,
12853 "crtc active state doesn't match with hw state "
12854 "(expected %i, found %i)\n", crtc->state->active, active);
12855
12856 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12857 "transitional active state does not match atomic hw state "
12858 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12859
12860 for_each_encoder_on_crtc(dev, crtc, encoder) {
12861 enum pipe pipe;
12862
12863 active = encoder->get_hw_state(encoder, &pipe);
12864 I915_STATE_WARN(active != crtc->state->active,
12865 "[ENCODER:%i] active %i with crtc active %i\n",
12866 encoder->base.base.id, active, crtc->state->active);
12867
12868 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12869 "Encoder connected to wrong pipe %c\n",
12870 pipe_name(pipe));
12871
12872 if (active)
12873 encoder->get_config(encoder, pipe_config);
12874 }
12875
12876 if (!crtc->state->active)
12877 continue;
12878
12879 sw_config = to_intel_crtc_state(crtc->state);
12880 if (!intel_pipe_config_compare(dev, sw_config,
12881 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012882 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012883 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012884 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012885 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012886 "[sw state]");
12887 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012888 }
12889}
12890
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012891static void
12892check_shared_dpll_state(struct drm_device *dev)
12893{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012894 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012895 struct intel_crtc *crtc;
12896 struct intel_dpll_hw_state dpll_hw_state;
12897 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012898
12899 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12900 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12901 int enabled_crtcs = 0, active_crtcs = 0;
12902 bool active;
12903
12904 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12905
12906 DRM_DEBUG_KMS("%s\n", pll->name);
12907
12908 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12909
Rob Clarke2c719b2014-12-15 13:56:32 -050012910 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012911 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012912 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012913 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012914 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012915 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012916 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012917 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012918 "pll on state mismatch (expected %i, found %i)\n",
12919 pll->on, active);
12920
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012921 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012922 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012923 enabled_crtcs++;
12924 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12925 active_crtcs++;
12926 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012927 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012928 "pll active crtcs mismatch (expected %i, found %i)\n",
12929 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012930 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012931 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012932 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012933
Rob Clarke2c719b2014-12-15 13:56:32 -050012934 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012935 sizeof(dpll_hw_state)),
12936 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012937 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012938}
12939
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012940static void
12941intel_modeset_check_state(struct drm_device *dev,
12942 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012943{
Damien Lespiau08db6652014-11-04 17:06:52 +000012944 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012945 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012946 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012947 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012948 check_shared_dpll_state(dev);
12949}
12950
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012951void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012952 int dotclock)
12953{
12954 /*
12955 * FDI already provided one idea for the dotclock.
12956 * Yell if the encoder disagrees.
12957 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012958 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012959 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012960 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012961}
12962
Ville Syrjälä80715b22014-05-15 20:23:23 +030012963static void update_scanline_offset(struct intel_crtc *crtc)
12964{
12965 struct drm_device *dev = crtc->base.dev;
12966
12967 /*
12968 * The scanline counter increments at the leading edge of hsync.
12969 *
12970 * On most platforms it starts counting from vtotal-1 on the
12971 * first active line. That means the scanline counter value is
12972 * always one less than what we would expect. Ie. just after
12973 * start of vblank, which also occurs at start of hsync (on the
12974 * last active line), the scanline counter will read vblank_start-1.
12975 *
12976 * On gen2 the scanline counter starts counting from 1 instead
12977 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12978 * to keep the value positive), instead of adding one.
12979 *
12980 * On HSW+ the behaviour of the scanline counter depends on the output
12981 * type. For DP ports it behaves like most other platforms, but on HDMI
12982 * there's an extra 1 line difference. So we need to add two instead of
12983 * one to the value.
12984 */
12985 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012986 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012987 int vtotal;
12988
Ville Syrjälä124abe02015-09-08 13:40:45 +030012989 vtotal = adjusted_mode->crtc_vtotal;
12990 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012991 vtotal /= 2;
12992
12993 crtc->scanline_offset = vtotal - 1;
12994 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012995 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012996 crtc->scanline_offset = 2;
12997 } else
12998 crtc->scanline_offset = 1;
12999}
13000
Maarten Lankhorstad421372015-06-15 12:33:42 +020013001static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013002{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013003 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013004 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013005 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013006 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013007 struct intel_crtc_state *intel_crtc_state;
13008 struct drm_crtc *crtc;
13009 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013010 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013011
13012 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013013 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013014
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013015 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020013016 int dpll;
13017
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013018 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030013019 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013020 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013021
Maarten Lankhorstad421372015-06-15 12:33:42 +020013022 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013023 continue;
13024
Maarten Lankhorstad421372015-06-15 12:33:42 +020013025 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013026
Maarten Lankhorstad421372015-06-15 12:33:42 +020013027 if (!shared_dpll)
13028 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13029
13030 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013031 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013032}
13033
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013034/*
13035 * This implements the workaround described in the "notes" section of the mode
13036 * set sequence documentation. When going from no pipes or single pipe to
13037 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13038 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13039 */
13040static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13041{
13042 struct drm_crtc_state *crtc_state;
13043 struct intel_crtc *intel_crtc;
13044 struct drm_crtc *crtc;
13045 struct intel_crtc_state *first_crtc_state = NULL;
13046 struct intel_crtc_state *other_crtc_state = NULL;
13047 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13048 int i;
13049
13050 /* look at all crtc's that are going to be enabled in during modeset */
13051 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13052 intel_crtc = to_intel_crtc(crtc);
13053
13054 if (!crtc_state->active || !needs_modeset(crtc_state))
13055 continue;
13056
13057 if (first_crtc_state) {
13058 other_crtc_state = to_intel_crtc_state(crtc_state);
13059 break;
13060 } else {
13061 first_crtc_state = to_intel_crtc_state(crtc_state);
13062 first_pipe = intel_crtc->pipe;
13063 }
13064 }
13065
13066 /* No workaround needed? */
13067 if (!first_crtc_state)
13068 return 0;
13069
13070 /* w/a possibly needed, check how many crtc's are already enabled. */
13071 for_each_intel_crtc(state->dev, intel_crtc) {
13072 struct intel_crtc_state *pipe_config;
13073
13074 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13075 if (IS_ERR(pipe_config))
13076 return PTR_ERR(pipe_config);
13077
13078 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13079
13080 if (!pipe_config->base.active ||
13081 needs_modeset(&pipe_config->base))
13082 continue;
13083
13084 /* 2 or more enabled crtcs means no need for w/a */
13085 if (enabled_pipe != INVALID_PIPE)
13086 return 0;
13087
13088 enabled_pipe = intel_crtc->pipe;
13089 }
13090
13091 if (enabled_pipe != INVALID_PIPE)
13092 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13093 else if (other_crtc_state)
13094 other_crtc_state->hsw_workaround_pipe = first_pipe;
13095
13096 return 0;
13097}
13098
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013099static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13100{
13101 struct drm_crtc *crtc;
13102 struct drm_crtc_state *crtc_state;
13103 int ret = 0;
13104
13105 /* add all active pipes to the state */
13106 for_each_crtc(state->dev, crtc) {
13107 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13108 if (IS_ERR(crtc_state))
13109 return PTR_ERR(crtc_state);
13110
13111 if (!crtc_state->active || needs_modeset(crtc_state))
13112 continue;
13113
13114 crtc_state->mode_changed = true;
13115
13116 ret = drm_atomic_add_affected_connectors(state, crtc);
13117 if (ret)
13118 break;
13119
13120 ret = drm_atomic_add_affected_planes(state, crtc);
13121 if (ret)
13122 break;
13123 }
13124
13125 return ret;
13126}
13127
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013128static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013129{
13130 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013131 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013132 int ret;
13133
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013134 if (!check_digital_port_conflicts(state)) {
13135 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13136 return -EINVAL;
13137 }
13138
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013139 /*
13140 * See if the config requires any additional preparation, e.g.
13141 * to adjust global state with pipes off. We need to do this
13142 * here so we can get the modeset_pipe updated config for the new
13143 * mode set on this crtc. For other crtcs we need to use the
13144 * adjusted_mode bits in the crtc directly.
13145 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013146 if (dev_priv->display.modeset_calc_cdclk) {
13147 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013148
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013149 ret = dev_priv->display.modeset_calc_cdclk(state);
13150
13151 cdclk = to_intel_atomic_state(state)->cdclk;
13152 if (!ret && cdclk != dev_priv->cdclk_freq)
13153 ret = intel_modeset_all_pipes(state);
13154
13155 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013156 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013157 } else
13158 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013159
Maarten Lankhorstad421372015-06-15 12:33:42 +020013160 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013161
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013162 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013163 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013164
Maarten Lankhorstad421372015-06-15 12:33:42 +020013165 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013166}
13167
Matt Roperaa363132015-09-24 15:53:18 -070013168/*
13169 * Handle calculation of various watermark data at the end of the atomic check
13170 * phase. The code here should be run after the per-crtc and per-plane 'check'
13171 * handlers to ensure that all derived state has been updated.
13172 */
13173static void calc_watermark_data(struct drm_atomic_state *state)
13174{
13175 struct drm_device *dev = state->dev;
13176 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13177 struct drm_crtc *crtc;
13178 struct drm_crtc_state *cstate;
13179 struct drm_plane *plane;
13180 struct drm_plane_state *pstate;
13181
13182 /*
13183 * Calculate watermark configuration details now that derived
13184 * plane/crtc state is all properly updated.
13185 */
13186 drm_for_each_crtc(crtc, dev) {
13187 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13188 crtc->state;
13189
13190 if (cstate->active)
13191 intel_state->wm_config.num_pipes_active++;
13192 }
13193 drm_for_each_legacy_plane(plane, dev) {
13194 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13195 plane->state;
13196
13197 if (!to_intel_plane_state(pstate)->visible)
13198 continue;
13199
13200 intel_state->wm_config.sprites_enabled = true;
13201 if (pstate->crtc_w != pstate->src_w >> 16 ||
13202 pstate->crtc_h != pstate->src_h >> 16)
13203 intel_state->wm_config.sprites_scaled = true;
13204 }
13205}
13206
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013207/**
13208 * intel_atomic_check - validate state object
13209 * @dev: drm device
13210 * @state: state to validate
13211 */
13212static int intel_atomic_check(struct drm_device *dev,
13213 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013214{
Matt Roperaa363132015-09-24 15:53:18 -070013215 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013216 struct drm_crtc *crtc;
13217 struct drm_crtc_state *crtc_state;
13218 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013219 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013220
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013221 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013222 if (ret)
13223 return ret;
13224
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013225 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013226 struct intel_crtc_state *pipe_config =
13227 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013228
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013229 memset(&to_intel_crtc(crtc)->atomic, 0,
13230 sizeof(struct intel_crtc_atomic_commit));
13231
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013232 /* Catch I915_MODE_FLAG_INHERITED */
13233 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13234 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013235
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013236 if (!crtc_state->enable) {
13237 if (needs_modeset(crtc_state))
13238 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013239 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013240 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013241
Daniel Vetter26495482015-07-15 14:15:52 +020013242 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013243 continue;
13244
Daniel Vetter26495482015-07-15 14:15:52 +020013245 /* FIXME: For only active_changed we shouldn't need to do any
13246 * state recomputation at all. */
13247
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013248 ret = drm_atomic_add_affected_connectors(state, crtc);
13249 if (ret)
13250 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013251
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013252 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013253 if (ret)
13254 return ret;
13255
Jani Nikula73831232015-11-19 10:26:30 +020013256 if (i915.fastboot &&
13257 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013258 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013259 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013260 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013261 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013262 }
13263
13264 if (needs_modeset(crtc_state)) {
13265 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013266
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013267 ret = drm_atomic_add_affected_planes(state, crtc);
13268 if (ret)
13269 return ret;
13270 }
13271
Daniel Vetter26495482015-07-15 14:15:52 +020013272 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13273 needs_modeset(crtc_state) ?
13274 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013275 }
13276
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013277 if (any_ms) {
13278 ret = intel_modeset_checks(state);
13279
13280 if (ret)
13281 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013282 } else
Matt Roperaa363132015-09-24 15:53:18 -070013283 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013284
Matt Roperaa363132015-09-24 15:53:18 -070013285 ret = drm_atomic_helper_check_planes(state->dev, state);
13286 if (ret)
13287 return ret;
13288
13289 calc_watermark_data(state);
13290
13291 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013292}
13293
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013294static int intel_atomic_prepare_commit(struct drm_device *dev,
13295 struct drm_atomic_state *state,
13296 bool async)
13297{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013298 struct drm_i915_private *dev_priv = dev->dev_private;
13299 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013300 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013301 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013302 struct drm_crtc *crtc;
13303 int i, ret;
13304
13305 if (async) {
13306 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13307 return -EINVAL;
13308 }
13309
13310 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13311 ret = intel_crtc_wait_for_pending_flips(crtc);
13312 if (ret)
13313 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013314
13315 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13316 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013317 }
13318
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013319 ret = mutex_lock_interruptible(&dev->struct_mutex);
13320 if (ret)
13321 return ret;
13322
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013323 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013324 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13325 u32 reset_counter;
13326
13327 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13328 mutex_unlock(&dev->struct_mutex);
13329
13330 for_each_plane_in_state(state, plane, plane_state, i) {
13331 struct intel_plane_state *intel_plane_state =
13332 to_intel_plane_state(plane_state);
13333
13334 if (!intel_plane_state->wait_req)
13335 continue;
13336
13337 ret = __i915_wait_request(intel_plane_state->wait_req,
13338 reset_counter, true,
13339 NULL, NULL);
13340
13341 /* Swallow -EIO errors to allow updates during hw lockup. */
13342 if (ret == -EIO)
13343 ret = 0;
13344
13345 if (ret)
13346 break;
13347 }
13348
13349 if (!ret)
13350 return 0;
13351
13352 mutex_lock(&dev->struct_mutex);
13353 drm_atomic_helper_cleanup_planes(dev, state);
13354 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013355
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013356 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013357 return ret;
Daniel Vettera6778b32012-07-02 09:56:42 +020013358}
13359
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013360/**
13361 * intel_atomic_commit - commit validated state object
13362 * @dev: DRM device
13363 * @state: the top-level driver state object
13364 * @async: asynchronous commit
13365 *
13366 * This function commits a top-level state object that has been validated
13367 * with drm_atomic_helper_check().
13368 *
13369 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13370 * we can only handle plane-related operations and do not yet support
13371 * asynchronous commit.
13372 *
13373 * RETURNS
13374 * Zero for success or -errno.
13375 */
13376static int intel_atomic_commit(struct drm_device *dev,
13377 struct drm_atomic_state *state,
13378 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013379{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013380 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013381 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013382 struct drm_crtc *crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013383 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013384 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013385 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013386
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013387 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013388 if (ret) {
13389 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013390 return ret;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013391 }
13392
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013393 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013394 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013395
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013396 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13398
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013399 if (!needs_modeset(crtc->state))
13400 continue;
13401
13402 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013403 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013404
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013405 if (crtc_state->active) {
13406 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13407 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013408 intel_crtc->active = false;
13409 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013410
13411 /*
13412 * Underruns don't always raise
13413 * interrupts, so check manually.
13414 */
13415 intel_check_cpu_fifo_underruns(dev_priv);
13416 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013417 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013418 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013419
Daniel Vetterea9d7582012-07-10 10:42:52 +020013420 /* Only after disabling all output pipelines that will be changed can we
13421 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013422 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013423
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013424 if (any_ms) {
13425 intel_shared_dpll_commit(state);
13426
13427 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013428 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013429 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013430
Daniel Vettera6778b32012-07-02 09:56:42 +020013431 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013432 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13434 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013435 bool update_pipe = !modeset &&
13436 to_intel_crtc_state(crtc->state)->update_pipe;
13437 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013438
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013439 if (modeset)
13440 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13441
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013442 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013443 update_scanline_offset(to_intel_crtc(crtc));
13444 dev_priv->display.crtc_enable(crtc);
13445 }
13446
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013447 if (update_pipe) {
13448 put_domains = modeset_get_crtc_power_domains(crtc);
13449
13450 /* make sure intel_modeset_check_state runs */
13451 any_ms = true;
13452 }
13453
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013454 if (!modeset)
13455 intel_pre_plane_update(intel_crtc);
13456
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013457 if (crtc->state->active &&
13458 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013459 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013460
13461 if (put_domains)
13462 modeset_put_power_domains(dev_priv, put_domains);
13463
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013464 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013465
13466 if (modeset)
13467 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013468 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013469
Daniel Vettera6778b32012-07-02 09:56:42 +020013470 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013471
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013472 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013473
13474 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013475 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013476 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013477
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013478 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013479 intel_modeset_check_state(dev, state);
13480
13481 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013482
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013483 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013484}
13485
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013486void intel_crtc_restore_mode(struct drm_crtc *crtc)
13487{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013488 struct drm_device *dev = crtc->dev;
13489 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013490 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013491 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013492
13493 state = drm_atomic_state_alloc(dev);
13494 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013495 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013496 crtc->base.id);
13497 return;
13498 }
13499
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013500 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013501
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013502retry:
13503 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13504 ret = PTR_ERR_OR_ZERO(crtc_state);
13505 if (!ret) {
13506 if (!crtc_state->active)
13507 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013508
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013509 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013510 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013511 }
13512
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013513 if (ret == -EDEADLK) {
13514 drm_atomic_state_clear(state);
13515 drm_modeset_backoff(state->acquire_ctx);
13516 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013517 }
13518
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013519 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013520out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013521 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013522}
13523
Daniel Vetter25c5b262012-07-08 22:08:04 +020013524#undef for_each_intel_crtc_masked
13525
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013526static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013527 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013528 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013529 .destroy = intel_crtc_destroy,
13530 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013531 .atomic_duplicate_state = intel_crtc_duplicate_state,
13532 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013533};
13534
Daniel Vetter53589012013-06-05 13:34:16 +020013535static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13536 struct intel_shared_dpll *pll,
13537 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013538{
Daniel Vetter53589012013-06-05 13:34:16 +020013539 uint32_t val;
13540
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013541 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013542 return false;
13543
Daniel Vetter53589012013-06-05 13:34:16 +020013544 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013545 hw_state->dpll = val;
13546 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13547 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013548
13549 return val & DPLL_VCO_ENABLE;
13550}
13551
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013552static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13553 struct intel_shared_dpll *pll)
13554{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013555 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13556 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013557}
13558
Daniel Vettere7b903d2013-06-05 13:34:14 +020013559static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13560 struct intel_shared_dpll *pll)
13561{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013562 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013563 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013564
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013565 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013566
13567 /* Wait for the clocks to stabilize. */
13568 POSTING_READ(PCH_DPLL(pll->id));
13569 udelay(150);
13570
13571 /* The pixel multiplier can only be updated once the
13572 * DPLL is enabled and the clocks are stable.
13573 *
13574 * So write it again.
13575 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013576 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013577 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013578 udelay(200);
13579}
13580
13581static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13582 struct intel_shared_dpll *pll)
13583{
13584 struct drm_device *dev = dev_priv->dev;
13585 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013586
13587 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013588 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013589 if (intel_crtc_to_shared_dpll(crtc) == pll)
13590 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13591 }
13592
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013593 I915_WRITE(PCH_DPLL(pll->id), 0);
13594 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013595 udelay(200);
13596}
13597
Daniel Vetter46edb022013-06-05 13:34:12 +020013598static char *ibx_pch_dpll_names[] = {
13599 "PCH DPLL A",
13600 "PCH DPLL B",
13601};
13602
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013603static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013604{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013605 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013606 int i;
13607
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013608 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013609
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013610 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013611 dev_priv->shared_dplls[i].id = i;
13612 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013613 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013614 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13615 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013616 dev_priv->shared_dplls[i].get_hw_state =
13617 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013618 }
13619}
13620
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013621static void intel_shared_dpll_init(struct drm_device *dev)
13622{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013623 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013624
Daniel Vetter9cd86932014-06-25 22:01:57 +030013625 if (HAS_DDI(dev))
13626 intel_ddi_pll_init(dev);
13627 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013628 ibx_pch_dpll_init(dev);
13629 else
13630 dev_priv->num_shared_dpll = 0;
13631
13632 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013633}
13634
Matt Roper6beb8c232014-12-01 15:40:14 -080013635/**
13636 * intel_prepare_plane_fb - Prepare fb for usage on plane
13637 * @plane: drm plane to prepare for
13638 * @fb: framebuffer to prepare for presentation
13639 *
13640 * Prepares a framebuffer for usage on a display plane. Generally this
13641 * involves pinning the underlying object and updating the frontbuffer tracking
13642 * bits. Some older platforms need special physical address handling for
13643 * cursor planes.
13644 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013645 * Must be called with struct_mutex held.
13646 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013647 * Returns 0 on success, negative error code on failure.
13648 */
13649int
13650intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013651 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013652{
13653 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013654 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013655 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013656 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013657 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013658 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013659
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013660 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013661 return 0;
13662
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013663 if (old_obj) {
13664 struct drm_crtc_state *crtc_state =
13665 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
Matt Roper465c1202014-05-29 08:06:54 -070013666
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013667 /* Big Hammer, we also need to ensure that any pending
13668 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13669 * current scanout is retired before unpinning the old
13670 * framebuffer. Note that we rely on userspace rendering
13671 * into the buffer attached to the pipe they are waiting
13672 * on. If not, userspace generates a GPU hang with IPEHR
13673 * point to the MI_WAIT_FOR_EVENT.
13674 *
13675 * This should only fail upon a hung GPU, in which case we
13676 * can safely continue.
13677 */
13678 if (needs_modeset(crtc_state))
13679 ret = i915_gem_object_wait_rendering(old_obj, true);
13680
13681 /* Swallow -EIO errors to allow updates during hw lockup. */
13682 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013683 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013684 }
13685
Alex Goins3c28ff22015-11-25 18:43:39 -080013686 /* For framebuffer backed by dmabuf, wait for fence */
13687 if (obj && obj->base.dma_buf) {
13688 ret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13689 false, true,
13690 MAX_SCHEDULE_TIMEOUT);
13691 if (ret == -ERESTARTSYS)
13692 return ret;
13693
13694 WARN_ON(ret < 0);
13695 }
13696
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013697 if (!obj) {
13698 ret = 0;
13699 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013700 INTEL_INFO(dev)->cursor_needs_physical) {
13701 int align = IS_I830(dev) ? 16 * 1024 : 256;
13702 ret = i915_gem_object_attach_phys(obj, align);
13703 if (ret)
13704 DRM_DEBUG_KMS("failed to attach phys object\n");
13705 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013706 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013707 }
13708
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013709 if (ret == 0) {
13710 if (obj) {
13711 struct intel_plane_state *plane_state =
13712 to_intel_plane_state(new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013713
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013714 i915_gem_request_assign(&plane_state->wait_req,
13715 obj->last_write_req);
13716 }
13717
Matt Roper6beb8c232014-12-01 15:40:14 -080013718 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013719 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013720
13721 return ret;
13722}
13723
Matt Roper38f3ce32014-12-02 07:45:25 -080013724/**
13725 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13726 * @plane: drm plane to clean up for
13727 * @fb: old framebuffer that was on plane
13728 *
13729 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013730 *
13731 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013732 */
13733void
13734intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013735 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013736{
13737 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013738 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013739 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013740 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13741 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013742
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013743 old_intel_state = to_intel_plane_state(old_state);
13744
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013745 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013746 return;
13747
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013748 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13749 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013750 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013751
13752 /* prepare_fb aborted? */
13753 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13754 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13755 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013756
13757 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13758
Matt Roper465c1202014-05-29 08:06:54 -070013759}
13760
Chandra Konduru6156a452015-04-27 13:48:39 -070013761int
13762skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13763{
13764 int max_scale;
13765 struct drm_device *dev;
13766 struct drm_i915_private *dev_priv;
13767 int crtc_clock, cdclk;
13768
13769 if (!intel_crtc || !crtc_state)
13770 return DRM_PLANE_HELPER_NO_SCALING;
13771
13772 dev = intel_crtc->base.dev;
13773 dev_priv = dev->dev_private;
13774 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013775 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013776
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013777 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013778 return DRM_PLANE_HELPER_NO_SCALING;
13779
13780 /*
13781 * skl max scale is lower of:
13782 * close to 3 but not 3, -1 is for that purpose
13783 * or
13784 * cdclk/crtc_clock
13785 */
13786 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13787
13788 return max_scale;
13789}
13790
Matt Roper465c1202014-05-29 08:06:54 -070013791static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013792intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013793 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013794 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013795{
Matt Roper2b875c22014-12-01 15:40:13 -080013796 struct drm_crtc *crtc = state->base.crtc;
13797 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013798 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013799 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13800 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013801
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013802 /* use scaler when colorkey is not required */
13803 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013804 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013805 min_scale = 1;
13806 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013807 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013808 }
Sonika Jindald8106362015-04-10 14:37:28 +053013809
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013810 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13811 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013812 min_scale, max_scale,
13813 can_position, true,
13814 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013815}
13816
Gustavo Padovan14af2932014-10-24 14:51:31 +010013817static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013818intel_commit_primary_plane(struct drm_plane *plane,
13819 struct intel_plane_state *state)
13820{
Matt Roper2b875c22014-12-01 15:40:13 -080013821 struct drm_crtc *crtc = state->base.crtc;
13822 struct drm_framebuffer *fb = state->base.fb;
13823 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013824 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013825
Matt Roperea2c67b2014-12-23 10:41:52 -080013826 crtc = crtc ? crtc : plane->crtc;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013827
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013828 dev_priv->display.update_primary_plane(crtc, fb,
13829 state->src.x1 >> 16,
13830 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013831}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013832
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013833static void
13834intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013835 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013836{
13837 struct drm_device *dev = plane->dev;
13838 struct drm_i915_private *dev_priv = dev->dev_private;
13839
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013840 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13841}
13842
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013843static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13844 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013845{
13846 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013848 struct intel_crtc_state *old_intel_state =
13849 to_intel_crtc_state(old_crtc_state);
13850 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013851
Ville Syrjäläf015c552015-06-24 22:00:02 +030013852 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013853 intel_update_watermarks(crtc);
13854
Matt Roperc34c9ee2014-12-23 10:41:50 -080013855 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013856 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013857
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013858 if (modeset)
13859 return;
13860
13861 if (to_intel_crtc_state(crtc->state)->update_pipe)
13862 intel_update_pipe_config(intel_crtc, old_intel_state);
13863 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013864 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013865}
13866
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013867static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13868 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013869{
Matt Roper32b7eee2014-12-24 07:59:06 -080013870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013871
Maarten Lankhorst62852622015-09-23 16:29:38 +020013872 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013873}
13874
Matt Ropercf4c7c12014-12-04 10:27:42 -080013875/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013876 * intel_plane_destroy - destroy a plane
13877 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013878 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013879 * Common destruction function for all types of planes (primary, cursor,
13880 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013881 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013882void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013883{
13884 struct intel_plane *intel_plane = to_intel_plane(plane);
13885 drm_plane_cleanup(plane);
13886 kfree(intel_plane);
13887}
13888
Matt Roper65a3fea2015-01-21 16:35:42 -080013889const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013890 .update_plane = drm_atomic_helper_update_plane,
13891 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013892 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013893 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013894 .atomic_get_property = intel_plane_atomic_get_property,
13895 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013896 .atomic_duplicate_state = intel_plane_duplicate_state,
13897 .atomic_destroy_state = intel_plane_destroy_state,
13898
Matt Roper465c1202014-05-29 08:06:54 -070013899};
13900
13901static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13902 int pipe)
13903{
13904 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013905 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013906 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013907 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013908
13909 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13910 if (primary == NULL)
13911 return NULL;
13912
Matt Roper8e7d6882015-01-21 16:35:41 -080013913 state = intel_create_plane_state(&primary->base);
13914 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013915 kfree(primary);
13916 return NULL;
13917 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013918 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013919
Matt Roper465c1202014-05-29 08:06:54 -070013920 primary->can_scale = false;
13921 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013922 if (INTEL_INFO(dev)->gen >= 9) {
13923 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013924 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013925 }
Matt Roper465c1202014-05-29 08:06:54 -070013926 primary->pipe = pipe;
13927 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013928 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013929 primary->check_plane = intel_check_primary_plane;
13930 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013931 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013932 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13933 primary->plane = !pipe;
13934
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013935 if (INTEL_INFO(dev)->gen >= 9) {
13936 intel_primary_formats = skl_primary_formats;
13937 num_formats = ARRAY_SIZE(skl_primary_formats);
13938 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013939 intel_primary_formats = i965_primary_formats;
13940 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013941 } else {
13942 intel_primary_formats = i8xx_primary_formats;
13943 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013944 }
13945
13946 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013947 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013948 intel_primary_formats, num_formats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020013949 DRM_PLANE_TYPE_PRIMARY, NULL);
Sonika Jindal48404c12014-08-22 14:06:04 +053013950
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013951 if (INTEL_INFO(dev)->gen >= 4)
13952 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013953
Matt Roperea2c67b2014-12-23 10:41:52 -080013954 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13955
Matt Roper465c1202014-05-29 08:06:54 -070013956 return &primary->base;
13957}
13958
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013959void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13960{
13961 if (!dev->mode_config.rotation_property) {
13962 unsigned long flags = BIT(DRM_ROTATE_0) |
13963 BIT(DRM_ROTATE_180);
13964
13965 if (INTEL_INFO(dev)->gen >= 9)
13966 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13967
13968 dev->mode_config.rotation_property =
13969 drm_mode_create_rotation_property(dev, flags);
13970 }
13971 if (dev->mode_config.rotation_property)
13972 drm_object_attach_property(&plane->base.base,
13973 dev->mode_config.rotation_property,
13974 plane->base.state->rotation);
13975}
13976
Matt Roper3d7d6512014-06-10 08:28:13 -070013977static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013978intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013979 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013980 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013981{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013982 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013983 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013984 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013985 unsigned stride;
13986 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013987
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013988 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13989 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013990 DRM_PLANE_HELPER_NO_SCALING,
13991 DRM_PLANE_HELPER_NO_SCALING,
13992 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013993 if (ret)
13994 return ret;
13995
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013996 /* if we want to turn off the cursor ignore width and height */
13997 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013998 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013999
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014000 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014001 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014002 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14003 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014004 return -EINVAL;
14005 }
14006
Matt Roperea2c67b2014-12-23 10:41:52 -080014007 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14008 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014009 DRM_DEBUG_KMS("buffer is too small\n");
14010 return -ENOMEM;
14011 }
14012
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014013 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014014 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014015 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014016 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014017
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014018 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014019}
14020
Matt Roperf4a2cf22014-12-01 15:40:12 -080014021static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014022intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014023 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014024{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014025 intel_crtc_update_cursor(crtc, false);
14026}
14027
14028static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030014029intel_commit_cursor_plane(struct drm_plane *plane,
14030 struct intel_plane_state *state)
14031{
Matt Roper2b875c22014-12-01 15:40:13 -080014032 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080014033 struct drm_device *dev = plane->dev;
14034 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014035 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014036 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014037
Matt Roperea2c67b2014-12-23 10:41:52 -080014038 crtc = crtc ? crtc : plane->crtc;
14039 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070014040
Gustavo Padovana912f122014-12-01 15:40:10 -080014041 if (intel_crtc->cursor_bo == obj)
14042 goto update;
14043
Matt Roperf4a2cf22014-12-01 15:40:12 -080014044 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014045 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014046 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014047 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014048 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014049 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014050
Gustavo Padovana912f122014-12-01 15:40:10 -080014051 intel_crtc->cursor_addr = addr;
14052 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080014053
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020014054update:
Maarten Lankhorst62852622015-09-23 16:29:38 +020014055 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070014056}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014057
Matt Roper3d7d6512014-06-10 08:28:13 -070014058static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14059 int pipe)
14060{
14061 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014062 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014063
14064 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14065 if (cursor == NULL)
14066 return NULL;
14067
Matt Roper8e7d6882015-01-21 16:35:41 -080014068 state = intel_create_plane_state(&cursor->base);
14069 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014070 kfree(cursor);
14071 return NULL;
14072 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014073 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014074
Matt Roper3d7d6512014-06-10 08:28:13 -070014075 cursor->can_scale = false;
14076 cursor->max_downscale = 1;
14077 cursor->pipe = pipe;
14078 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014079 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014080 cursor->check_plane = intel_check_cursor_plane;
14081 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014082 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014083
14084 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014085 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014086 intel_cursor_formats,
14087 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014088 DRM_PLANE_TYPE_CURSOR, NULL);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014089
14090 if (INTEL_INFO(dev)->gen >= 4) {
14091 if (!dev->mode_config.rotation_property)
14092 dev->mode_config.rotation_property =
14093 drm_mode_create_rotation_property(dev,
14094 BIT(DRM_ROTATE_0) |
14095 BIT(DRM_ROTATE_180));
14096 if (dev->mode_config.rotation_property)
14097 drm_object_attach_property(&cursor->base.base,
14098 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014099 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014100 }
14101
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014102 if (INTEL_INFO(dev)->gen >=9)
14103 state->scaler_id = -1;
14104
Matt Roperea2c67b2014-12-23 10:41:52 -080014105 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14106
Matt Roper3d7d6512014-06-10 08:28:13 -070014107 return &cursor->base;
14108}
14109
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014110static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14111 struct intel_crtc_state *crtc_state)
14112{
14113 int i;
14114 struct intel_scaler *intel_scaler;
14115 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14116
14117 for (i = 0; i < intel_crtc->num_scalers; i++) {
14118 intel_scaler = &scaler_state->scalers[i];
14119 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014120 intel_scaler->mode = PS_SCALER_MODE_DYN;
14121 }
14122
14123 scaler_state->scaler_id = -1;
14124}
14125
Hannes Ederb358d0a2008-12-18 21:18:47 +010014126static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014127{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014128 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014129 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014130 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014131 struct drm_plane *primary = NULL;
14132 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014133 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014134
Daniel Vetter955382f2013-09-19 14:05:45 +020014135 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014136 if (intel_crtc == NULL)
14137 return;
14138
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014139 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14140 if (!crtc_state)
14141 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014142 intel_crtc->config = crtc_state;
14143 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014144 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014145
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014146 /* initialize shared scalers */
14147 if (INTEL_INFO(dev)->gen >= 9) {
14148 if (pipe == PIPE_C)
14149 intel_crtc->num_scalers = 1;
14150 else
14151 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14152
14153 skl_init_scalers(dev, intel_crtc, crtc_state);
14154 }
14155
Matt Roper465c1202014-05-29 08:06:54 -070014156 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014157 if (!primary)
14158 goto fail;
14159
14160 cursor = intel_cursor_plane_create(dev, pipe);
14161 if (!cursor)
14162 goto fail;
14163
Matt Roper465c1202014-05-29 08:06:54 -070014164 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020014165 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070014166 if (ret)
14167 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014168
14169 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014170 for (i = 0; i < 256; i++) {
14171 intel_crtc->lut_r[i] = i;
14172 intel_crtc->lut_g[i] = i;
14173 intel_crtc->lut_b[i] = i;
14174 }
14175
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014176 /*
14177 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014178 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014179 */
Jesse Barnes80824002009-09-10 15:28:06 -070014180 intel_crtc->pipe = pipe;
14181 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014182 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014183 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014184 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014185 }
14186
Chris Wilson4b0e3332014-05-30 16:35:26 +030014187 intel_crtc->cursor_base = ~0;
14188 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014189 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014190
Ville Syrjälä852eb002015-06-24 22:00:07 +030014191 intel_crtc->wm.cxsr_allowed = true;
14192
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014193 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14194 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14195 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14196 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14197
Jesse Barnes79e53942008-11-07 14:24:08 -080014198 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014199
14200 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014201 return;
14202
14203fail:
14204 if (primary)
14205 drm_plane_cleanup(primary);
14206 if (cursor)
14207 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014208 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014209 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014210}
14211
Jesse Barnes752aa882013-10-31 18:55:49 +020014212enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14213{
14214 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014215 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014216
Rob Clark51fd3712013-11-19 12:10:12 -050014217 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014218
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014219 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014220 return INVALID_PIPE;
14221
14222 return to_intel_crtc(encoder->crtc)->pipe;
14223}
14224
Carl Worth08d7b3d2009-04-29 14:43:54 -070014225int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014226 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014227{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014228 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014229 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014230 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014231
Rob Clark7707e652014-07-17 23:30:04 -040014232 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014233
Rob Clark7707e652014-07-17 23:30:04 -040014234 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014235 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014236 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014237 }
14238
Rob Clark7707e652014-07-17 23:30:04 -040014239 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014240 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014241
Daniel Vetterc05422d2009-08-11 16:05:30 +020014242 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014243}
14244
Daniel Vetter66a92782012-07-12 20:08:18 +020014245static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014246{
Daniel Vetter66a92782012-07-12 20:08:18 +020014247 struct drm_device *dev = encoder->base.dev;
14248 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014249 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014250 int entry = 0;
14251
Damien Lespiaub2784e12014-08-05 11:29:37 +010014252 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014253 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014254 index_mask |= (1 << entry);
14255
Jesse Barnes79e53942008-11-07 14:24:08 -080014256 entry++;
14257 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014258
Jesse Barnes79e53942008-11-07 14:24:08 -080014259 return index_mask;
14260}
14261
Chris Wilson4d302442010-12-14 19:21:29 +000014262static bool has_edp_a(struct drm_device *dev)
14263{
14264 struct drm_i915_private *dev_priv = dev->dev_private;
14265
14266 if (!IS_MOBILE(dev))
14267 return false;
14268
14269 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14270 return false;
14271
Damien Lespiaue3589902014-02-07 19:12:50 +000014272 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014273 return false;
14274
14275 return true;
14276}
14277
Jesse Barnes84b4e042014-06-25 08:24:29 -070014278static bool intel_crt_present(struct drm_device *dev)
14279{
14280 struct drm_i915_private *dev_priv = dev->dev_private;
14281
Damien Lespiau884497e2013-12-03 13:56:23 +000014282 if (INTEL_INFO(dev)->gen >= 9)
14283 return false;
14284
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014285 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014286 return false;
14287
14288 if (IS_CHERRYVIEW(dev))
14289 return false;
14290
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014291 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14292 return false;
14293
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014294 /* DDI E can't be used if DDI A requires 4 lanes */
14295 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14296 return false;
14297
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014298 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014299 return false;
14300
14301 return true;
14302}
14303
Jesse Barnes79e53942008-11-07 14:24:08 -080014304static void intel_setup_outputs(struct drm_device *dev)
14305{
Eric Anholt725e30a2009-01-22 13:01:02 -080014306 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014307 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014308 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014309
Daniel Vetterc9093352013-06-06 22:22:47 +020014310 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014311
Jesse Barnes84b4e042014-06-25 08:24:29 -070014312 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014313 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014314
Vandana Kannanc776eb22014-08-19 12:05:01 +053014315 if (IS_BROXTON(dev)) {
14316 /*
14317 * FIXME: Broxton doesn't support port detection via the
14318 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14319 * detect the ports.
14320 */
14321 intel_ddi_init(dev, PORT_A);
14322 intel_ddi_init(dev, PORT_B);
14323 intel_ddi_init(dev, PORT_C);
14324 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014325 int found;
14326
Jesse Barnesde31fac2015-03-06 15:53:32 -080014327 /*
14328 * Haswell uses DDI functions to detect digital outputs.
14329 * On SKL pre-D0 the strap isn't connected, so we assume
14330 * it's there.
14331 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014332 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014333 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014334 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014335 intel_ddi_init(dev, PORT_A);
14336
14337 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14338 * register */
14339 found = I915_READ(SFUSE_STRAP);
14340
14341 if (found & SFUSE_STRAP_DDIB_DETECTED)
14342 intel_ddi_init(dev, PORT_B);
14343 if (found & SFUSE_STRAP_DDIC_DETECTED)
14344 intel_ddi_init(dev, PORT_C);
14345 if (found & SFUSE_STRAP_DDID_DETECTED)
14346 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014347 /*
14348 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14349 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014350 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014351 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14352 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14353 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14354 intel_ddi_init(dev, PORT_E);
14355
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014356 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014357 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014358 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014359
14360 if (has_edp_a(dev))
14361 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014362
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014363 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014364 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014365 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014366 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014367 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014368 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014369 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014370 }
14371
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014372 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014373 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014374
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014375 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014376 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014377
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014378 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014379 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014380
Daniel Vetter270b3042012-10-27 15:52:05 +020014381 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014382 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014383 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014384 /*
14385 * The DP_DETECTED bit is the latched state of the DDC
14386 * SDA pin at boot. However since eDP doesn't require DDC
14387 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14388 * eDP ports may have been muxed to an alternate function.
14389 * Thus we can't rely on the DP_DETECTED bit alone to detect
14390 * eDP ports. Consult the VBT as well as DP_DETECTED to
14391 * detect eDP ports.
14392 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014393 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014394 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014395 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14396 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014397 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014398 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014399
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014400 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014401 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014402 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14403 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014404 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014405 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014406
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014407 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014408 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014409 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14410 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14411 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14412 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014413 }
14414
Jani Nikula3cfca972013-08-27 15:12:26 +030014415 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014416 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014417 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014418
Paulo Zanonie2debe92013-02-18 19:00:27 -030014419 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014420 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014421 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014422 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014423 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014424 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014425 }
Ma Ling27185ae2009-08-24 13:50:23 +080014426
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014427 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014428 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014429 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014430
14431 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014432
Paulo Zanonie2debe92013-02-18 19:00:27 -030014433 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014434 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014435 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014436 }
Ma Ling27185ae2009-08-24 13:50:23 +080014437
Paulo Zanonie2debe92013-02-18 19:00:27 -030014438 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014439
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014440 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014441 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014442 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014443 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014444 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014445 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014446 }
Ma Ling27185ae2009-08-24 13:50:23 +080014447
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014448 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014449 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014450 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014451 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014452 intel_dvo_init(dev);
14453
Zhenyu Wang103a1962009-11-27 11:44:36 +080014454 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014455 intel_tv_init(dev);
14456
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014457 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014458
Damien Lespiaub2784e12014-08-05 11:29:37 +010014459 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014460 encoder->base.possible_crtcs = encoder->crtc_mask;
14461 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014462 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014463 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014464
Paulo Zanonidde86e22012-12-01 12:04:25 -020014465 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014466
14467 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014468}
14469
14470static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14471{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014472 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014473 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014474
Daniel Vetteref2d6332014-02-10 18:00:38 +010014475 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014476 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014477 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014478 drm_gem_object_unreference(&intel_fb->obj->base);
14479 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014480 kfree(intel_fb);
14481}
14482
14483static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014484 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014485 unsigned int *handle)
14486{
14487 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014488 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014489
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014490 if (obj->userptr.mm) {
14491 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14492 return -EINVAL;
14493 }
14494
Chris Wilson05394f32010-11-08 19:18:58 +000014495 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014496}
14497
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014498static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14499 struct drm_file *file,
14500 unsigned flags, unsigned color,
14501 struct drm_clip_rect *clips,
14502 unsigned num_clips)
14503{
14504 struct drm_device *dev = fb->dev;
14505 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14506 struct drm_i915_gem_object *obj = intel_fb->obj;
14507
14508 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014509 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014510 mutex_unlock(&dev->struct_mutex);
14511
14512 return 0;
14513}
14514
Jesse Barnes79e53942008-11-07 14:24:08 -080014515static const struct drm_framebuffer_funcs intel_fb_funcs = {
14516 .destroy = intel_user_framebuffer_destroy,
14517 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014518 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014519};
14520
Damien Lespiaub3218032015-02-27 11:15:18 +000014521static
14522u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14523 uint32_t pixel_format)
14524{
14525 u32 gen = INTEL_INFO(dev)->gen;
14526
14527 if (gen >= 9) {
14528 /* "The stride in bytes must not exceed the of the size of 8K
14529 * pixels and 32K bytes."
14530 */
14531 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14532 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14533 return 32*1024;
14534 } else if (gen >= 4) {
14535 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14536 return 16*1024;
14537 else
14538 return 32*1024;
14539 } else if (gen >= 3) {
14540 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14541 return 8*1024;
14542 else
14543 return 16*1024;
14544 } else {
14545 /* XXX DSPC is limited to 4k tiled */
14546 return 8*1024;
14547 }
14548}
14549
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014550static int intel_framebuffer_init(struct drm_device *dev,
14551 struct intel_framebuffer *intel_fb,
14552 struct drm_mode_fb_cmd2 *mode_cmd,
14553 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014554{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014555 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014556 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014557 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014558
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014559 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14560
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014561 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14562 /* Enforce that fb modifier and tiling mode match, but only for
14563 * X-tiled. This is needed for FBC. */
14564 if (!!(obj->tiling_mode == I915_TILING_X) !=
14565 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14566 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14567 return -EINVAL;
14568 }
14569 } else {
14570 if (obj->tiling_mode == I915_TILING_X)
14571 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14572 else if (obj->tiling_mode == I915_TILING_Y) {
14573 DRM_DEBUG("No Y tiling for legacy addfb\n");
14574 return -EINVAL;
14575 }
14576 }
14577
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014578 /* Passed in modifier sanity checking. */
14579 switch (mode_cmd->modifier[0]) {
14580 case I915_FORMAT_MOD_Y_TILED:
14581 case I915_FORMAT_MOD_Yf_TILED:
14582 if (INTEL_INFO(dev)->gen < 9) {
14583 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14584 mode_cmd->modifier[0]);
14585 return -EINVAL;
14586 }
14587 case DRM_FORMAT_MOD_NONE:
14588 case I915_FORMAT_MOD_X_TILED:
14589 break;
14590 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014591 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14592 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014593 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014594 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014595
Damien Lespiaub3218032015-02-27 11:15:18 +000014596 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14597 mode_cmd->pixel_format);
14598 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14599 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14600 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014601 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014602 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014603
Damien Lespiaub3218032015-02-27 11:15:18 +000014604 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14605 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014606 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014607 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14608 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014609 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014610 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014611 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014612 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014613
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014614 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014615 mode_cmd->pitches[0] != obj->stride) {
14616 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14617 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014618 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014619 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014620
Ville Syrjälä57779d02012-10-31 17:50:14 +020014621 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014622 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014623 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014624 case DRM_FORMAT_RGB565:
14625 case DRM_FORMAT_XRGB8888:
14626 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014627 break;
14628 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014629 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014630 DRM_DEBUG("unsupported pixel format: %s\n",
14631 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014632 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014633 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014634 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014635 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014636 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14637 DRM_DEBUG("unsupported pixel format: %s\n",
14638 drm_get_format_name(mode_cmd->pixel_format));
14639 return -EINVAL;
14640 }
14641 break;
14642 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014643 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014644 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014645 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014646 DRM_DEBUG("unsupported pixel format: %s\n",
14647 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014648 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014649 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014650 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014651 case DRM_FORMAT_ABGR2101010:
14652 if (!IS_VALLEYVIEW(dev)) {
14653 DRM_DEBUG("unsupported pixel format: %s\n",
14654 drm_get_format_name(mode_cmd->pixel_format));
14655 return -EINVAL;
14656 }
14657 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014658 case DRM_FORMAT_YUYV:
14659 case DRM_FORMAT_UYVY:
14660 case DRM_FORMAT_YVYU:
14661 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014662 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014663 DRM_DEBUG("unsupported pixel format: %s\n",
14664 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014665 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014666 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014667 break;
14668 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014669 DRM_DEBUG("unsupported pixel format: %s\n",
14670 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014671 return -EINVAL;
14672 }
14673
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014674 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14675 if (mode_cmd->offsets[0] != 0)
14676 return -EINVAL;
14677
Damien Lespiauec2c9812015-01-20 12:51:45 +000014678 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014679 mode_cmd->pixel_format,
14680 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014681 /* FIXME drm helper for size checks (especially planar formats)? */
14682 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14683 return -EINVAL;
14684
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014685 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14686 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014687 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014688
Jesse Barnes79e53942008-11-07 14:24:08 -080014689 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14690 if (ret) {
14691 DRM_ERROR("framebuffer init failed %d\n", ret);
14692 return ret;
14693 }
14694
Jesse Barnes79e53942008-11-07 14:24:08 -080014695 return 0;
14696}
14697
Jesse Barnes79e53942008-11-07 14:24:08 -080014698static struct drm_framebuffer *
14699intel_user_framebuffer_create(struct drm_device *dev,
14700 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014701 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014702{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014703 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014704 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014705 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014706
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014707 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014708 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014709 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014710 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014711
Daniel Vetter92907cb2015-11-23 09:04:05 +010014712 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014713 if (IS_ERR(fb))
14714 drm_gem_object_unreference_unlocked(&obj->base);
14715
14716 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014717}
14718
Daniel Vetter06957262015-08-10 13:34:08 +020014719#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014720static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014721{
14722}
14723#endif
14724
Jesse Barnes79e53942008-11-07 14:24:08 -080014725static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014726 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014727 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014728 .atomic_check = intel_atomic_check,
14729 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014730 .atomic_state_alloc = intel_atomic_state_alloc,
14731 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014732};
14733
Jesse Barnese70236a2009-09-21 10:42:27 -070014734/* Set up chip specific display functions */
14735static void intel_init_display(struct drm_device *dev)
14736{
14737 struct drm_i915_private *dev_priv = dev->dev_private;
14738
Daniel Vetteree9300b2013-06-03 22:40:22 +020014739 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14740 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014741 else if (IS_CHERRYVIEW(dev))
14742 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014743 else if (IS_VALLEYVIEW(dev))
14744 dev_priv->display.find_dpll = vlv_find_best_dpll;
14745 else if (IS_PINEVIEW(dev))
14746 dev_priv->display.find_dpll = pnv_find_best_dpll;
14747 else
14748 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14749
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014750 if (INTEL_INFO(dev)->gen >= 9) {
14751 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014752 dev_priv->display.get_initial_plane_config =
14753 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014754 dev_priv->display.crtc_compute_clock =
14755 haswell_crtc_compute_clock;
14756 dev_priv->display.crtc_enable = haswell_crtc_enable;
14757 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014758 dev_priv->display.update_primary_plane =
14759 skylake_update_primary_plane;
14760 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014761 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014762 dev_priv->display.get_initial_plane_config =
14763 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014764 dev_priv->display.crtc_compute_clock =
14765 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014766 dev_priv->display.crtc_enable = haswell_crtc_enable;
14767 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014768 dev_priv->display.update_primary_plane =
14769 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014770 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014771 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014772 dev_priv->display.get_initial_plane_config =
14773 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014774 dev_priv->display.crtc_compute_clock =
14775 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014776 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14777 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014778 dev_priv->display.update_primary_plane =
14779 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014780 } else if (IS_VALLEYVIEW(dev)) {
14781 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014782 dev_priv->display.get_initial_plane_config =
14783 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014784 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014785 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14786 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014787 dev_priv->display.update_primary_plane =
14788 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014789 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014790 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014791 dev_priv->display.get_initial_plane_config =
14792 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014793 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014794 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14795 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014796 dev_priv->display.update_primary_plane =
14797 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014798 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014799
Jesse Barnese70236a2009-09-21 10:42:27 -070014800 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014801 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014802 dev_priv->display.get_display_clock_speed =
14803 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014804 else if (IS_BROXTON(dev))
14805 dev_priv->display.get_display_clock_speed =
14806 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014807 else if (IS_BROADWELL(dev))
14808 dev_priv->display.get_display_clock_speed =
14809 broadwell_get_display_clock_speed;
14810 else if (IS_HASWELL(dev))
14811 dev_priv->display.get_display_clock_speed =
14812 haswell_get_display_clock_speed;
14813 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014814 dev_priv->display.get_display_clock_speed =
14815 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014816 else if (IS_GEN5(dev))
14817 dev_priv->display.get_display_clock_speed =
14818 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014819 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014820 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014821 dev_priv->display.get_display_clock_speed =
14822 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014823 else if (IS_GM45(dev))
14824 dev_priv->display.get_display_clock_speed =
14825 gm45_get_display_clock_speed;
14826 else if (IS_CRESTLINE(dev))
14827 dev_priv->display.get_display_clock_speed =
14828 i965gm_get_display_clock_speed;
14829 else if (IS_PINEVIEW(dev))
14830 dev_priv->display.get_display_clock_speed =
14831 pnv_get_display_clock_speed;
14832 else if (IS_G33(dev) || IS_G4X(dev))
14833 dev_priv->display.get_display_clock_speed =
14834 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014835 else if (IS_I915G(dev))
14836 dev_priv->display.get_display_clock_speed =
14837 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014838 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014839 dev_priv->display.get_display_clock_speed =
14840 i9xx_misc_get_display_clock_speed;
14841 else if (IS_I915GM(dev))
14842 dev_priv->display.get_display_clock_speed =
14843 i915gm_get_display_clock_speed;
14844 else if (IS_I865G(dev))
14845 dev_priv->display.get_display_clock_speed =
14846 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014847 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014848 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014849 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014850 else { /* 830 */
14851 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014852 dev_priv->display.get_display_clock_speed =
14853 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014854 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014855
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014856 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014857 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014858 } else if (IS_GEN6(dev)) {
14859 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014860 } else if (IS_IVYBRIDGE(dev)) {
14861 /* FIXME: detect B0+ stepping and use auto training */
14862 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014863 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014864 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014865 if (IS_BROADWELL(dev)) {
14866 dev_priv->display.modeset_commit_cdclk =
14867 broadwell_modeset_commit_cdclk;
14868 dev_priv->display.modeset_calc_cdclk =
14869 broadwell_modeset_calc_cdclk;
14870 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014871 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014872 dev_priv->display.modeset_commit_cdclk =
14873 valleyview_modeset_commit_cdclk;
14874 dev_priv->display.modeset_calc_cdclk =
14875 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014876 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014877 dev_priv->display.modeset_commit_cdclk =
14878 broxton_modeset_commit_cdclk;
14879 dev_priv->display.modeset_calc_cdclk =
14880 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014881 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014882
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014883 switch (INTEL_INFO(dev)->gen) {
14884 case 2:
14885 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14886 break;
14887
14888 case 3:
14889 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14890 break;
14891
14892 case 4:
14893 case 5:
14894 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14895 break;
14896
14897 case 6:
14898 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14899 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014900 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014901 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014902 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14903 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014904 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014905 /* Drop through - unsupported since execlist only. */
14906 default:
14907 /* Default just returns -ENODEV to indicate unsupported */
14908 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014909 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014910
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014911 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014912}
14913
Jesse Barnesb690e962010-07-19 13:53:12 -070014914/*
14915 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14916 * resume, or other times. This quirk makes sure that's the case for
14917 * affected systems.
14918 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014919static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014920{
14921 struct drm_i915_private *dev_priv = dev->dev_private;
14922
14923 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014924 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014925}
14926
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014927static void quirk_pipeb_force(struct drm_device *dev)
14928{
14929 struct drm_i915_private *dev_priv = dev->dev_private;
14930
14931 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14932 DRM_INFO("applying pipe b force quirk\n");
14933}
14934
Keith Packard435793d2011-07-12 14:56:22 -070014935/*
14936 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14937 */
14938static void quirk_ssc_force_disable(struct drm_device *dev)
14939{
14940 struct drm_i915_private *dev_priv = dev->dev_private;
14941 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014942 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014943}
14944
Carsten Emde4dca20e2012-03-15 15:56:26 +010014945/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014946 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14947 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014948 */
14949static void quirk_invert_brightness(struct drm_device *dev)
14950{
14951 struct drm_i915_private *dev_priv = dev->dev_private;
14952 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014953 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014954}
14955
Scot Doyle9c72cc62014-07-03 23:27:50 +000014956/* Some VBT's incorrectly indicate no backlight is present */
14957static void quirk_backlight_present(struct drm_device *dev)
14958{
14959 struct drm_i915_private *dev_priv = dev->dev_private;
14960 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14961 DRM_INFO("applying backlight present quirk\n");
14962}
14963
Jesse Barnesb690e962010-07-19 13:53:12 -070014964struct intel_quirk {
14965 int device;
14966 int subsystem_vendor;
14967 int subsystem_device;
14968 void (*hook)(struct drm_device *dev);
14969};
14970
Egbert Eich5f85f172012-10-14 15:46:38 +020014971/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14972struct intel_dmi_quirk {
14973 void (*hook)(struct drm_device *dev);
14974 const struct dmi_system_id (*dmi_id_list)[];
14975};
14976
14977static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14978{
14979 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14980 return 1;
14981}
14982
14983static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14984 {
14985 .dmi_id_list = &(const struct dmi_system_id[]) {
14986 {
14987 .callback = intel_dmi_reverse_brightness,
14988 .ident = "NCR Corporation",
14989 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14990 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14991 },
14992 },
14993 { } /* terminating entry */
14994 },
14995 .hook = quirk_invert_brightness,
14996 },
14997};
14998
Ben Widawskyc43b5632012-04-16 14:07:40 -070014999static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015000 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15001 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15002
Jesse Barnesb690e962010-07-19 13:53:12 -070015003 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15004 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15005
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015006 /* 830 needs to leave pipe A & dpll A up */
15007 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15008
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015009 /* 830 needs to leave pipe B & dpll B up */
15010 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15011
Keith Packard435793d2011-07-12 14:56:22 -070015012 /* Lenovo U160 cannot use SSC on LVDS */
15013 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015014
15015 /* Sony Vaio Y cannot use SSC on LVDS */
15016 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015017
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015018 /* Acer Aspire 5734Z must invert backlight brightness */
15019 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15020
15021 /* Acer/eMachines G725 */
15022 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15023
15024 /* Acer/eMachines e725 */
15025 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15026
15027 /* Acer/Packard Bell NCL20 */
15028 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15029
15030 /* Acer Aspire 4736Z */
15031 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015032
15033 /* Acer Aspire 5336 */
15034 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015035
15036 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15037 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015038
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015039 /* Acer C720 Chromebook (Core i3 4005U) */
15040 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15041
jens steinb2a96012014-10-28 20:25:53 +010015042 /* Apple Macbook 2,1 (Core 2 T7400) */
15043 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15044
Jani Nikula1b9448b2015-11-05 11:49:59 +020015045 /* Apple Macbook 4,1 */
15046 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15047
Scot Doyled4967d82014-07-03 23:27:52 +000015048 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15049 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015050
15051 /* HP Chromebook 14 (Celeron 2955U) */
15052 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015053
15054 /* Dell Chromebook 11 */
15055 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015056
15057 /* Dell Chromebook 11 (2015 version) */
15058 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015059};
15060
15061static void intel_init_quirks(struct drm_device *dev)
15062{
15063 struct pci_dev *d = dev->pdev;
15064 int i;
15065
15066 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15067 struct intel_quirk *q = &intel_quirks[i];
15068
15069 if (d->device == q->device &&
15070 (d->subsystem_vendor == q->subsystem_vendor ||
15071 q->subsystem_vendor == PCI_ANY_ID) &&
15072 (d->subsystem_device == q->subsystem_device ||
15073 q->subsystem_device == PCI_ANY_ID))
15074 q->hook(dev);
15075 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015076 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15077 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15078 intel_dmi_quirks[i].hook(dev);
15079 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015080}
15081
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015082/* Disable the VGA plane that we never use */
15083static void i915_disable_vga(struct drm_device *dev)
15084{
15085 struct drm_i915_private *dev_priv = dev->dev_private;
15086 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015087 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015088
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015089 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015090 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015091 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015092 sr1 = inb(VGA_SR_DATA);
15093 outb(sr1 | 1<<5, VGA_SR_DATA);
15094 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15095 udelay(300);
15096
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015097 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015098 POSTING_READ(vga_reg);
15099}
15100
Daniel Vetterf8175862012-04-10 15:50:11 +020015101void intel_modeset_init_hw(struct drm_device *dev)
15102{
Ville Syrjäläb6283052015-06-03 15:45:07 +030015103 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030015104 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015105 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015106 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015107}
15108
Jesse Barnes79e53942008-11-07 14:24:08 -080015109void intel_modeset_init(struct drm_device *dev)
15110{
Jesse Barnes652c3932009-08-17 13:31:43 -070015111 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015112 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015113 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015114 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015115
15116 drm_mode_config_init(dev);
15117
15118 dev->mode_config.min_width = 0;
15119 dev->mode_config.min_height = 0;
15120
Dave Airlie019d96c2011-09-29 16:20:42 +010015121 dev->mode_config.preferred_depth = 24;
15122 dev->mode_config.prefer_shadow = 1;
15123
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015124 dev->mode_config.allow_fb_modifiers = true;
15125
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015126 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015127
Jesse Barnesb690e962010-07-19 13:53:12 -070015128 intel_init_quirks(dev);
15129
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015130 intel_init_pm(dev);
15131
Ben Widawskye3c74752013-04-05 13:12:39 -070015132 if (INTEL_INFO(dev)->num_pipes == 0)
15133 return;
15134
Lukas Wunner69f92f62015-07-15 13:57:35 +020015135 /*
15136 * There may be no VBT; and if the BIOS enabled SSC we can
15137 * just keep using it to avoid unnecessary flicker. Whereas if the
15138 * BIOS isn't using it, don't assume it will work even if the VBT
15139 * indicates as much.
15140 */
15141 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15142 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15143 DREF_SSC1_ENABLE);
15144
15145 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15146 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15147 bios_lvds_use_ssc ? "en" : "dis",
15148 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15149 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15150 }
15151 }
15152
Jesse Barnese70236a2009-09-21 10:42:27 -070015153 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015154 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015155
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015156 if (IS_GEN2(dev)) {
15157 dev->mode_config.max_width = 2048;
15158 dev->mode_config.max_height = 2048;
15159 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015160 dev->mode_config.max_width = 4096;
15161 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015162 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015163 dev->mode_config.max_width = 8192;
15164 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015165 }
Damien Lespiau068be562014-03-28 14:17:49 +000015166
Ville Syrjälädc41c152014-08-13 11:57:05 +030015167 if (IS_845G(dev) || IS_I865G(dev)) {
15168 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15169 dev->mode_config.cursor_height = 1023;
15170 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015171 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15172 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15173 } else {
15174 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15175 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15176 }
15177
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015178 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015179
Zhao Yakui28c97732009-10-09 11:39:41 +080015180 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015181 INTEL_INFO(dev)->num_pipes,
15182 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015183
Damien Lespiau055e3932014-08-18 13:49:10 +010015184 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015185 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015186 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015187 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015188 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015189 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015190 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015191 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015192 }
15193
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015194 intel_update_czclk(dev_priv);
15195 intel_update_cdclk(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080015196
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015197 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015198
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015199 /* Just disable it once at startup */
15200 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015201 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015202
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015203 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015204 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015205 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015206
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015207 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015208 struct intel_initial_plane_config plane_config = {};
15209
Jesse Barnes46f297f2014-03-07 08:57:48 -080015210 if (!crtc->active)
15211 continue;
15212
Jesse Barnes46f297f2014-03-07 08:57:48 -080015213 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015214 * Note that reserving the BIOS fb up front prevents us
15215 * from stuffing other stolen allocations like the ring
15216 * on top. This prevents some ugliness at boot time, and
15217 * can even allow for smooth boot transitions if the BIOS
15218 * fb is large enough for the active pipe configuration.
15219 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015220 dev_priv->display.get_initial_plane_config(crtc,
15221 &plane_config);
15222
15223 /*
15224 * If the fb is shared between multiple heads, we'll
15225 * just get the first one.
15226 */
15227 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015228 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015229}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015230
Daniel Vetter7fad7982012-07-04 17:51:47 +020015231static void intel_enable_pipe_a(struct drm_device *dev)
15232{
15233 struct intel_connector *connector;
15234 struct drm_connector *crt = NULL;
15235 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015236 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015237
15238 /* We can't just switch on the pipe A, we need to set things up with a
15239 * proper mode and output configuration. As a gross hack, enable pipe A
15240 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015241 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015242 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15243 crt = &connector->base;
15244 break;
15245 }
15246 }
15247
15248 if (!crt)
15249 return;
15250
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015251 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015252 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015253}
15254
Daniel Vetterfa555832012-10-10 23:14:00 +020015255static bool
15256intel_check_plane_mapping(struct intel_crtc *crtc)
15257{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015258 struct drm_device *dev = crtc->base.dev;
15259 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015260 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015261
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015262 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015263 return true;
15264
Ville Syrjälä649636e2015-09-22 19:50:01 +030015265 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015266
15267 if ((val & DISPLAY_PLANE_ENABLE) &&
15268 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15269 return false;
15270
15271 return true;
15272}
15273
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015274static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15275{
15276 struct drm_device *dev = crtc->base.dev;
15277 struct intel_encoder *encoder;
15278
15279 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15280 return true;
15281
15282 return false;
15283}
15284
Daniel Vetter24929352012-07-02 20:28:59 +020015285static void intel_sanitize_crtc(struct intel_crtc *crtc)
15286{
15287 struct drm_device *dev = crtc->base.dev;
15288 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015289 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015290
Daniel Vetter24929352012-07-02 20:28:59 +020015291 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015292 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15293
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015294 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015295 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015296 if (crtc->active) {
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015297 struct intel_plane *plane;
15298
Daniel Vetter96256042015-02-13 21:03:42 +010015299 drm_crtc_vblank_on(&crtc->base);
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015300
15301 /* Disable everything but the primary plane */
15302 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15303 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15304 continue;
15305
15306 plane->disable_plane(&plane->base, &crtc->base);
15307 }
Daniel Vetter96256042015-02-13 21:03:42 +010015308 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015309
Daniel Vetter24929352012-07-02 20:28:59 +020015310 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015311 * disable the crtc (and hence change the state) if it is wrong. Note
15312 * that gen4+ has a fixed plane -> pipe mapping. */
15313 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015314 bool plane;
15315
Daniel Vetter24929352012-07-02 20:28:59 +020015316 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15317 crtc->base.base.id);
15318
15319 /* Pipe has the wrong plane attached and the plane is active.
15320 * Temporarily change the plane mapping and disable everything
15321 * ... */
15322 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015323 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015324 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015325 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015326 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015327 }
Daniel Vetter24929352012-07-02 20:28:59 +020015328
Daniel Vetter7fad7982012-07-04 17:51:47 +020015329 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15330 crtc->pipe == PIPE_A && !crtc->active) {
15331 /* BIOS forgot to enable pipe A, this mostly happens after
15332 * resume. Force-enable the pipe to fix this, the update_dpms
15333 * call below we restore the pipe to the right state, but leave
15334 * the required bits on. */
15335 intel_enable_pipe_a(dev);
15336 }
15337
Daniel Vetter24929352012-07-02 20:28:59 +020015338 /* Adjust the state of the output pipe according to whether we
15339 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015340 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015341 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015342
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015343 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015344 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015345
15346 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015347 * functions or because of calls to intel_crtc_disable_noatomic,
15348 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015349 * pipe A quirk. */
15350 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15351 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015352 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015353 crtc->active ? "enabled" : "disabled");
15354
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015355 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015356 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015357 crtc->base.enabled = crtc->active;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015358 crtc->base.state->connector_mask = 0;
Daniel Vetter24929352012-07-02 20:28:59 +020015359
15360 /* Because we only establish the connector -> encoder ->
15361 * crtc links if something is active, this means the
15362 * crtc is now deactivated. Break the links. connector
15363 * -> encoder links are only establish when things are
15364 * actually up, hence no need to break them. */
15365 WARN_ON(crtc->active);
15366
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015367 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015368 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015369 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015370
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015371 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015372 /*
15373 * We start out with underrun reporting disabled to avoid races.
15374 * For correct bookkeeping mark this on active crtcs.
15375 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015376 * Also on gmch platforms we dont have any hardware bits to
15377 * disable the underrun reporting. Which means we need to start
15378 * out with underrun reporting disabled also on inactive pipes,
15379 * since otherwise we'll complain about the garbage we read when
15380 * e.g. coming up after runtime pm.
15381 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015382 * No protection against concurrent access is required - at
15383 * worst a fifo underrun happens which also sets this to false.
15384 */
15385 crtc->cpu_fifo_underrun_disabled = true;
15386 crtc->pch_fifo_underrun_disabled = true;
15387 }
Daniel Vetter24929352012-07-02 20:28:59 +020015388}
15389
15390static void intel_sanitize_encoder(struct intel_encoder *encoder)
15391{
15392 struct intel_connector *connector;
15393 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015394 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015395
15396 /* We need to check both for a crtc link (meaning that the
15397 * encoder is active and trying to read from a pipe) and the
15398 * pipe itself being active. */
15399 bool has_active_crtc = encoder->base.crtc &&
15400 to_intel_crtc(encoder->base.crtc)->active;
15401
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015402 for_each_intel_connector(dev, connector) {
15403 if (connector->base.encoder != &encoder->base)
15404 continue;
15405
15406 active = true;
15407 break;
15408 }
15409
15410 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015411 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15412 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015413 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015414
15415 /* Connector is active, but has no active pipe. This is
15416 * fallout from our resume register restoring. Disable
15417 * the encoder manually again. */
15418 if (encoder->base.crtc) {
15419 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15420 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015421 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015422 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015423 if (encoder->post_disable)
15424 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015425 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015426 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015427
15428 /* Inconsistent output/port/pipe state happens presumably due to
15429 * a bug in one of the get_hw_state functions. Or someplace else
15430 * in our code, like the register restore mess on resume. Clamp
15431 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015432 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015433 if (connector->encoder != encoder)
15434 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015435 connector->base.dpms = DRM_MODE_DPMS_OFF;
15436 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015437 }
15438 }
15439 /* Enabled encoders without active connectors will be fixed in
15440 * the crtc fixup. */
15441}
15442
Imre Deak04098752014-02-18 00:02:16 +020015443void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015444{
15445 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015446 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015447
Imre Deak04098752014-02-18 00:02:16 +020015448 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15449 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15450 i915_disable_vga(dev);
15451 }
15452}
15453
15454void i915_redisable_vga(struct drm_device *dev)
15455{
15456 struct drm_i915_private *dev_priv = dev->dev_private;
15457
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015458 /* This function can be called both from intel_modeset_setup_hw_state or
15459 * at a very early point in our resume sequence, where the power well
15460 * structures are not yet restored. Since this function is at a very
15461 * paranoid "someone might have enabled VGA while we were not looking"
15462 * level, just check if the power well is enabled instead of trying to
15463 * follow the "don't touch the power well if we don't need it" policy
15464 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015465 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015466 return;
15467
Imre Deak04098752014-02-18 00:02:16 +020015468 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015469}
15470
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015471static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015472{
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015473 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015474
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015475 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015476}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015477
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015478/* FIXME read out full plane state for all planes */
15479static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015480{
Maarten Lankhorst18e93452015-09-23 16:11:41 +020015481 struct drm_plane *primary = crtc->base.primary;
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015482 struct intel_plane_state *plane_state =
Maarten Lankhorst18e93452015-09-23 16:11:41 +020015483 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015484
Matt Roper19b8d382015-09-24 15:53:17 -070015485 plane_state->visible = crtc->active &&
Maarten Lankhorst18e93452015-09-23 16:11:41 +020015486 primary_get_hw_state(to_intel_plane(primary));
15487
15488 if (plane_state->visible)
15489 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015490}
15491
Daniel Vetter30e984d2013-06-05 13:34:17 +020015492static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015493{
15494 struct drm_i915_private *dev_priv = dev->dev_private;
15495 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015496 struct intel_crtc *crtc;
15497 struct intel_encoder *encoder;
15498 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015499 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015500
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015501 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015502 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015503 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015504 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015505
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015506 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015507 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015508
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015509 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015510 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015511
Ville Syrjälä0836e6d2015-09-10 18:59:08 +030015512 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015513
15514 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15515 crtc->base.base.id,
15516 crtc->active ? "enabled" : "disabled");
15517 }
15518
Daniel Vetter53589012013-06-05 13:34:16 +020015519 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15520 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15521
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015522 pll->on = pll->get_hw_state(dev_priv, pll,
15523 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015524 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015525 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015526 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015527 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015528 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015529 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015530 }
Daniel Vetter53589012013-06-05 13:34:16 +020015531 }
Daniel Vetter53589012013-06-05 13:34:16 +020015532
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015533 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015534 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015535
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015536 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015537 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015538 }
15539
Damien Lespiaub2784e12014-08-05 11:29:37 +010015540 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015541 pipe = 0;
15542
15543 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015544 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15545 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015546 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015547 } else {
15548 encoder->base.crtc = NULL;
15549 }
15550
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015551 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015552 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015553 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015554 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015555 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015556 }
15557
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015558 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015559 if (connector->get_hw_state(connector)) {
15560 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015561
15562 encoder = connector->encoder;
15563 connector->base.encoder = &encoder->base;
15564
15565 if (encoder->base.crtc &&
15566 encoder->base.crtc->state->active) {
15567 /*
15568 * This has to be done during hardware readout
15569 * because anything calling .crtc_disable may
15570 * rely on the connector_mask being accurate.
15571 */
15572 encoder->base.crtc->state->connector_mask |=
15573 1 << drm_connector_index(&connector->base);
15574 }
15575
Daniel Vetter24929352012-07-02 20:28:59 +020015576 } else {
15577 connector->base.dpms = DRM_MODE_DPMS_OFF;
15578 connector->base.encoder = NULL;
15579 }
15580 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15581 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015582 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015583 connector->base.encoder ? "enabled" : "disabled");
15584 }
Ville Syrjäläc4816c72015-09-10 18:59:07 +030015585
15586 for_each_intel_crtc(dev, crtc) {
15587 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15588
15589 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15590 if (crtc->base.state->active) {
15591 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15592 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15593 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15594
15595 /*
15596 * The initial mode needs to be set in order to keep
15597 * the atomic core happy. It wants a valid mode if the
15598 * crtc's enabled, so we do the above call.
15599 *
15600 * At this point some state updated by the connectors
15601 * in their ->detect() callback has not run yet, so
15602 * no recalculation can be done yet.
15603 *
15604 * Even if we could do a recalculation and modeset
15605 * right now it would cause a double modeset if
15606 * fbdev or userspace chooses a different initial mode.
15607 *
15608 * If that happens, someone indicated they wanted a
15609 * mode change, which means it's safe to do a full
15610 * recalculation.
15611 */
15612 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015613
15614 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15615 update_scanline_offset(crtc);
Ville Syrjäläc4816c72015-09-10 18:59:07 +030015616 }
15617 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015618}
15619
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015620/* Scan out the current hw modeset state,
15621 * and sanitizes it to the current state
15622 */
15623static void
15624intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015625{
15626 struct drm_i915_private *dev_priv = dev->dev_private;
15627 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015628 struct intel_crtc *crtc;
15629 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015630 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015631
15632 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015633
15634 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015635 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015636 intel_sanitize_encoder(encoder);
15637 }
15638
Damien Lespiau055e3932014-08-18 13:49:10 +010015639 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015640 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15641 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015642 intel_dump_pipe_config(crtc, crtc->config,
15643 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015644 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015645
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015646 intel_modeset_update_connector_atomic_state(dev);
15647
Daniel Vetter35c95372013-07-17 06:55:04 +020015648 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15649 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15650
15651 if (!pll->on || pll->active)
15652 continue;
15653
15654 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15655
15656 pll->disable(dev_priv, pll);
15657 pll->on = false;
15658 }
15659
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015660 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015661 vlv_wm_get_hw_state(dev);
15662 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015663 skl_wm_get_hw_state(dev);
15664 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015665 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015666
15667 for_each_intel_crtc(dev, crtc) {
15668 unsigned long put_domains;
15669
15670 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15671 if (WARN_ON(put_domains))
15672 modeset_put_power_domains(dev_priv, put_domains);
15673 }
15674 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015675}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015676
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015677void intel_display_resume(struct drm_device *dev)
15678{
15679 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15680 struct intel_connector *conn;
15681 struct intel_plane *plane;
15682 struct drm_crtc *crtc;
15683 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015684
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015685 if (!state)
15686 return;
15687
15688 state->acquire_ctx = dev->mode_config.acquire_ctx;
15689
15690 /* preserve complete old state, including dpll */
15691 intel_atomic_get_shared_dpll_state(state);
15692
15693 for_each_crtc(dev, crtc) {
15694 struct drm_crtc_state *crtc_state =
15695 drm_atomic_get_crtc_state(state, crtc);
15696
15697 ret = PTR_ERR_OR_ZERO(crtc_state);
15698 if (ret)
15699 goto err;
15700
15701 /* force a restore */
15702 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015703 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015704
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015705 for_each_intel_plane(dev, plane) {
15706 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15707 if (ret)
15708 goto err;
15709 }
15710
15711 for_each_intel_connector(dev, conn) {
15712 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15713 if (ret)
15714 goto err;
15715 }
15716
15717 intel_modeset_setup_hw_state(dev);
15718
15719 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015720 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015721 if (!ret)
15722 return;
15723
15724err:
15725 DRM_ERROR("Restoring old state failed with %i\n", ret);
15726 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015727}
15728
15729void intel_modeset_gem_init(struct drm_device *dev)
15730{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015731 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015732 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015733 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015734
Imre Deakae484342014-03-31 15:10:44 +030015735 mutex_lock(&dev->struct_mutex);
15736 intel_init_gt_powersave(dev);
15737 mutex_unlock(&dev->struct_mutex);
15738
Chris Wilson1833b132012-05-09 11:56:28 +010015739 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015740
15741 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015742
15743 /*
15744 * Make sure any fbs we allocated at startup are properly
15745 * pinned & fenced. When we do the allocation it's too early
15746 * for this.
15747 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015748 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015749 obj = intel_fb_obj(c->primary->fb);
15750 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015751 continue;
15752
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015753 mutex_lock(&dev->struct_mutex);
15754 ret = intel_pin_and_fence_fb_obj(c->primary,
15755 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020015756 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015757 mutex_unlock(&dev->struct_mutex);
15758 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015759 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15760 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015761 drm_framebuffer_unreference(c->primary->fb);
15762 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015763 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015764 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015765 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015766 }
15767 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015768
15769 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015770}
15771
Imre Deak4932e2c2014-02-11 17:12:48 +020015772void intel_connector_unregister(struct intel_connector *intel_connector)
15773{
15774 struct drm_connector *connector = &intel_connector->base;
15775
15776 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015777 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015778}
15779
Jesse Barnes79e53942008-11-07 14:24:08 -080015780void intel_modeset_cleanup(struct drm_device *dev)
15781{
Jesse Barnes652c3932009-08-17 13:31:43 -070015782 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015783 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015784
Imre Deak2eb52522014-11-19 15:30:05 +020015785 intel_disable_gt_powersave(dev);
15786
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015787 intel_backlight_unregister(dev);
15788
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015789 /*
15790 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015791 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015792 * experience fancy races otherwise.
15793 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015794 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015795
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015796 /*
15797 * Due to the hpd irq storm handling the hotplug work can re-arm the
15798 * poll handlers. Hence disable polling after hpd handling is shut down.
15799 */
Keith Packardf87ea762010-10-03 19:36:26 -070015800 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015801
Jesse Barnes723bfd72010-10-07 16:01:13 -070015802 intel_unregister_dsm_handler();
15803
Paulo Zanoni7733b492015-07-07 15:26:04 -030015804 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015805
Chris Wilson1630fe72011-07-08 12:22:42 +010015806 /* flush any delayed tasks or pending work */
15807 flush_scheduled_work();
15808
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015809 /* destroy the backlight and sysfs files before encoders/connectors */
15810 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015811 struct intel_connector *intel_connector;
15812
15813 intel_connector = to_intel_connector(connector);
15814 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015815 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015816
Jesse Barnes79e53942008-11-07 14:24:08 -080015817 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015818
15819 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015820
15821 mutex_lock(&dev->struct_mutex);
15822 intel_cleanup_gt_powersave(dev);
15823 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf5949142016-01-13 11:55:28 +010015824
15825 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015826}
15827
Dave Airlie28d52042009-09-21 14:33:58 +100015828/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015829 * Return which encoder is currently attached for connector.
15830 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015831struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015832{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015833 return &intel_attached_encoder(connector)->base;
15834}
Jesse Barnes79e53942008-11-07 14:24:08 -080015835
Chris Wilsondf0e9242010-09-09 16:20:55 +010015836void intel_connector_attach_encoder(struct intel_connector *connector,
15837 struct intel_encoder *encoder)
15838{
15839 connector->encoder = encoder;
15840 drm_mode_connector_attach_encoder(&connector->base,
15841 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015842}
Dave Airlie28d52042009-09-21 14:33:58 +100015843
15844/*
15845 * set vga decode state - true == enable VGA decode
15846 */
15847int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15848{
15849 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015850 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015851 u16 gmch_ctrl;
15852
Chris Wilson75fa0412014-02-07 18:37:02 -020015853 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15854 DRM_ERROR("failed to read control word\n");
15855 return -EIO;
15856 }
15857
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015858 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15859 return 0;
15860
Dave Airlie28d52042009-09-21 14:33:58 +100015861 if (state)
15862 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15863 else
15864 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015865
15866 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15867 DRM_ERROR("failed to write control word\n");
15868 return -EIO;
15869 }
15870
Dave Airlie28d52042009-09-21 14:33:58 +100015871 return 0;
15872}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015873
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015874struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015875
15876 u32 power_well_driver;
15877
Chris Wilson63b66e52013-08-08 15:12:06 +020015878 int num_transcoders;
15879
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015880 struct intel_cursor_error_state {
15881 u32 control;
15882 u32 position;
15883 u32 base;
15884 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015885 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015886
15887 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015888 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015889 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015890 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015891 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015892
15893 struct intel_plane_error_state {
15894 u32 control;
15895 u32 stride;
15896 u32 size;
15897 u32 pos;
15898 u32 addr;
15899 u32 surface;
15900 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015901 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015902
15903 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015904 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015905 enum transcoder cpu_transcoder;
15906
15907 u32 conf;
15908
15909 u32 htotal;
15910 u32 hblank;
15911 u32 hsync;
15912 u32 vtotal;
15913 u32 vblank;
15914 u32 vsync;
15915 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015916};
15917
15918struct intel_display_error_state *
15919intel_display_capture_error_state(struct drm_device *dev)
15920{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015921 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015922 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015923 int transcoders[] = {
15924 TRANSCODER_A,
15925 TRANSCODER_B,
15926 TRANSCODER_C,
15927 TRANSCODER_EDP,
15928 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015929 int i;
15930
Chris Wilson63b66e52013-08-08 15:12:06 +020015931 if (INTEL_INFO(dev)->num_pipes == 0)
15932 return NULL;
15933
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015934 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015935 if (error == NULL)
15936 return NULL;
15937
Imre Deak190be112013-11-25 17:15:31 +020015938 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015939 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15940
Damien Lespiau055e3932014-08-18 13:49:10 +010015941 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015942 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015943 __intel_display_power_is_enabled(dev_priv,
15944 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015945 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015946 continue;
15947
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015948 error->cursor[i].control = I915_READ(CURCNTR(i));
15949 error->cursor[i].position = I915_READ(CURPOS(i));
15950 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015951
15952 error->plane[i].control = I915_READ(DSPCNTR(i));
15953 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015954 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015955 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015956 error->plane[i].pos = I915_READ(DSPPOS(i));
15957 }
Paulo Zanonica291362013-03-06 20:03:14 -030015958 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15959 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015960 if (INTEL_INFO(dev)->gen >= 4) {
15961 error->plane[i].surface = I915_READ(DSPSURF(i));
15962 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15963 }
15964
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015965 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015966
Sonika Jindal3abfce72014-07-21 15:23:43 +053015967 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015968 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015969 }
15970
15971 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15972 if (HAS_DDI(dev_priv->dev))
15973 error->num_transcoders++; /* Account for eDP. */
15974
15975 for (i = 0; i < error->num_transcoders; i++) {
15976 enum transcoder cpu_transcoder = transcoders[i];
15977
Imre Deakddf9c532013-11-27 22:02:02 +020015978 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015979 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015980 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015981 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015982 continue;
15983
Chris Wilson63b66e52013-08-08 15:12:06 +020015984 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15985
15986 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15987 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15988 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15989 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15990 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15991 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15992 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015993 }
15994
15995 return error;
15996}
15997
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015998#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15999
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016000void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016001intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016002 struct drm_device *dev,
16003 struct intel_display_error_state *error)
16004{
Damien Lespiau055e3932014-08-18 13:49:10 +010016005 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016006 int i;
16007
Chris Wilson63b66e52013-08-08 15:12:06 +020016008 if (!error)
16009 return;
16010
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016011 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016012 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016013 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016014 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016015 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016016 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016017 err_printf(m, " Power: %s\n",
16018 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016019 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016020 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016021
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016022 err_printf(m, "Plane [%d]:\n", i);
16023 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16024 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016025 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016026 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16027 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016028 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016029 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016030 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016031 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016032 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16033 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016034 }
16035
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016036 err_printf(m, "Cursor [%d]:\n", i);
16037 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16038 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16039 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016040 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016041
16042 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016043 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016044 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016045 err_printf(m, " Power: %s\n",
16046 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020016047 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16048 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16049 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16050 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16051 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16052 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16053 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16054 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016055}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016056
16057void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
16058{
16059 struct intel_crtc *crtc;
16060
16061 for_each_intel_crtc(dev, crtc) {
16062 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016063
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016064 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016065
16066 work = crtc->unpin_work;
16067
16068 if (work && work->event &&
16069 work->event->base.file_priv == file) {
16070 kfree(work->event);
16071 work->event = NULL;
16072 }
16073
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016074 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016075 }
16076}