blob: e66f9b9ad0ac5653f03c881cd1ea688410fede12 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Evan Cheng11db0682010-08-11 06:22:01 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
62def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
63def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
64def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Chenga8e29892007-01-19 07:51:42 +000071// Node definitions.
72def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000073def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
74
Bill Wendlingc69107c2007-11-13 09:19:02 +000075def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000076 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079
80def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000081 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
82 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000083def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000084 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
85 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000087 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
88 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
Chris Lattner48be23c2008-01-15 22:02:54 +000090def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000091 [SDNPHasChain, SDNPOptInFlag]>;
92
93def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
94 [SDNPInFlag]>;
95def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
96 [SDNPInFlag]>;
97
98def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
100
101def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
102 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000103def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
104 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Evan Cheng218977b2010-07-13 19:27:42 +0000106def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
107 [SDNPHasChain]>;
108
Bill Wendlingac3b9352010-08-29 03:02:28 +0000109def ARMand : SDNode<"ARMISD::AND", SDT_ARMAnd,
110 [SDNPOutFlag]>;
111
Evan Chenga8e29892007-01-19 07:51:42 +0000112def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
113 [SDNPOutFlag]>;
114
David Goodwinc0309b42009-06-29 15:33:01 +0000115def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000116 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000117
Evan Chenga8e29892007-01-19 07:51:42 +0000118def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
119
120def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
122def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000123
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000124def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000125def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
126 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000127def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
128 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000129
Evan Cheng11db0682010-08-11 06:22:01 +0000130def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
131 [SDNPHasChain]>;
132def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
135 [SDNPHasChain]>;
136def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Dale Johannesen51e28e62010-06-03 21:09:53 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
142 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
151def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
152def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
153def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
154def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
157def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
161def HasNEON : Predicate<"Subtarget->hasNEON()">;
162def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000163def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
165def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000166def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000167def IsThumb : Predicate<"Subtarget->isThumb()">;
168def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
169def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
170def IsARM : Predicate<"!Subtarget->isThumb()">;
171def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
172def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000173
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000174// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def UseMovt : Predicate<"Subtarget->useMovt()">;
176def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
177def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000178
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000179//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000180// ARM Flag Definitions.
181
182class RegConstraint<string C> {
183 string Constraints = C;
184}
185
186//===----------------------------------------------------------------------===//
187// ARM specific transformation functions and pattern fragments.
188//
189
Evan Chenga8e29892007-01-19 07:51:42 +0000190// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
191// so_imm_neg def below.
192def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
196// so_imm_not_XFORM - Return a so_imm value packed into the format described for
197// so_imm_not def below.
198def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
202// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
203def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000205 return v == 8 || v == 16 || v == 24;
206}]>;
207
208/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
209def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
213/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
214def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000216}]>;
217
Jim Grosbach64171712010-02-16 21:07:46 +0000218def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
220 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
221 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chenga2515702007-03-19 07:09:02 +0000223def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000224 PatLeaf<(imm), [{
225 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
226 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000227
228// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
229def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000230 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
234/// e.g., 0xf000ffff
235def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000236 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000237 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000238}] > {
239 let PrintMethod = "printBitfieldInvMaskImmOperand";
240}
241
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000242/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243def hi16 : SDNodeXForm<imm, [{
244 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
245}]>;
246
247def lo16AllZero : PatLeaf<(i32 imm), [{
248 // Returns true if all low 16-bits are 0.
249 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000250}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000251
Jim Grosbach64171712010-02-16 21:07:46 +0000252/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000253/// [0.65535].
254def imm0_65535 : PatLeaf<(i32 imm), [{
255 return (uint32_t)N->getZExtValue() < 65536;
256}]>;
257
Evan Cheng37f25d92008-08-28 23:39:26 +0000258class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
259class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000260
Jim Grosbach0a145f32010-02-16 20:17:57 +0000261/// adde and sube predicates - True based on whether the carry flag output
262/// will be needed or not.
263def adde_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def sube_dead_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
268 [{return !N->hasAnyUseOfValue(1);}]>;
269def adde_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272def sube_live_carry :
273 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
274 [{return N->hasAnyUseOfValue(1);}]>;
275
Evan Chenga8e29892007-01-19 07:51:42 +0000276//===----------------------------------------------------------------------===//
277// Operand Definitions.
278//
279
280// Branch target.
281def brtarget : Operand<OtherVT>;
282
Evan Chenga8e29892007-01-19 07:51:42 +0000283// A list of registers separated by comma. Used by load/store multiple.
284def reglist : Operand<i32> {
285 let PrintMethod = "printRegisterList";
286}
287
288// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
289def cpinst_operand : Operand<i32> {
290 let PrintMethod = "printCPInstOperand";
291}
292
293def jtblock_operand : Operand<i32> {
294 let PrintMethod = "printJTBlockOperand";
295}
Evan Cheng66ac5312009-07-25 00:33:29 +0000296def jt2block_operand : Operand<i32> {
297 let PrintMethod = "printJT2BlockOperand";
298}
Evan Chenga8e29892007-01-19 07:51:42 +0000299
300// Local PC labels.
301def pclabel : Operand<i32> {
302 let PrintMethod = "printPCLabel";
303}
304
Bob Wilson22f5dc72010-08-16 18:27:34 +0000305// shift_imm: An integer that encodes a shift amount and the type of shift
306// (currently either asr or lsl) using the same encoding used for the
307// immediates in so_reg operands.
308def shift_imm : Operand<i32> {
309 let PrintMethod = "printShiftImmOperand";
310}
311
Evan Chenga8e29892007-01-19 07:51:42 +0000312// shifter_operand operands: so_reg and so_imm.
313def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000314 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000315 [shl,srl,sra,rotr]> {
316 let PrintMethod = "printSORegOperand";
317 let MIOperandInfo = (ops GPR, GPR, i32imm);
318}
319
320// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
321// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
322// represented in the imm field in the same 12-bit form that they are encoded
323// into so_imm instructions: the 8-bit immediate is the least significant bits
324// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000325def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000326 let PrintMethod = "printSOImmOperand";
327}
328
Evan Chengc70d1842007-03-20 08:11:30 +0000329// Break so_imm's up into two pieces. This handles immediates with up to 16
330// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
331// get the first/second pieces.
332def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000333 PatLeaf<(imm), [{
334 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
335 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000336 let PrintMethod = "printSOImm2PartOperand";
337}
338
339def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000340 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000342}]>;
343
344def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000345 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000347}]>;
348
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000349def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
350 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
351 }]> {
352 let PrintMethod = "printSOImm2PartOperand";
353}
354
355def so_neg_imm2part_1 : SDNodeXForm<imm, [{
356 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
357 return CurDAG->getTargetConstant(V, MVT::i32);
358}]>;
359
360def so_neg_imm2part_2 : SDNodeXForm<imm, [{
361 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
362 return CurDAG->getTargetConstant(V, MVT::i32);
363}]>;
364
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000365/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
366def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
367 return (int32_t)N->getZExtValue() < 32;
368}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000369
370// Define ARM specific addressing modes.
371
372// addrmode2 := reg +/- reg shop imm
373// addrmode2 := reg +/- imm12
374//
375def addrmode2 : Operand<i32>,
376 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
377 let PrintMethod = "printAddrMode2Operand";
378 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
379}
380
381def am2offset : Operand<i32>,
382 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
383 let PrintMethod = "printAddrMode2OffsetOperand";
384 let MIOperandInfo = (ops GPR, i32imm);
385}
386
387// addrmode3 := reg +/- reg
388// addrmode3 := reg +/- imm8
389//
390def addrmode3 : Operand<i32>,
391 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
392 let PrintMethod = "printAddrMode3Operand";
393 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
394}
395
396def am3offset : Operand<i32>,
397 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
398 let PrintMethod = "printAddrMode3OffsetOperand";
399 let MIOperandInfo = (ops GPR, i32imm);
400}
401
402// addrmode4 := reg, <mode|W>
403//
404def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000405 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000406 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000407 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000408}
409
410// addrmode5 := reg +/- imm8*4
411//
412def addrmode5 : Operand<i32>,
413 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
414 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000415 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000416}
417
Bob Wilson8b024a52009-07-01 23:16:05 +0000418// addrmode6 := reg with optional writeback
419//
420def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000421 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000422 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000423 let MIOperandInfo = (ops GPR:$addr, i32imm);
424}
425
426def am6offset : Operand<i32> {
427 let PrintMethod = "printAddrMode6OffsetOperand";
428 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000429}
430
Evan Chenga8e29892007-01-19 07:51:42 +0000431// addrmodepc := pc + reg
432//
433def addrmodepc : Operand<i32>,
434 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
435 let PrintMethod = "printAddrModePCOperand";
436 let MIOperandInfo = (ops GPR, i32imm);
437}
438
Bob Wilson4f38b382009-08-21 21:58:55 +0000439def nohash_imm : Operand<i32> {
440 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000441}
442
Evan Chenga8e29892007-01-19 07:51:42 +0000443//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000444
Evan Cheng37f25d92008-08-28 23:39:26 +0000445include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000446
447//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000448// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000449//
450
Evan Cheng3924f782008-08-29 07:36:24 +0000451/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000452/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000453multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
454 bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000455 // The register-immediate version is re-materializable. This is useful
456 // in particular for taking the address of a local.
457 let isReMaterializable = 1 in {
Evan Chengedda31c2008-11-05 18:35:52 +0000458 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000459 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000460 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
461 let Inst{25} = 1;
462 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000463 }
Evan Chengedda31c2008-11-05 18:35:52 +0000464 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000465 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000466 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000467 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000468 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000469 let isCommutable = Commutable;
470 }
Evan Chengedda31c2008-11-05 18:35:52 +0000471 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000472 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000473 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
474 let Inst{25} = 0;
475 }
Evan Chenga8e29892007-01-19 07:51:42 +0000476}
477
Evan Cheng1e249e32009-06-25 20:59:23 +0000478/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000479/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000480let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000481multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
482 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000483 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000484 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000485 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000486 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000487 let Inst{25} = 1;
488 }
Evan Chengedda31c2008-11-05 18:35:52 +0000489 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000490 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000491 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
492 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000493 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000494 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000495 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000496 }
Evan Chengedda31c2008-11-05 18:35:52 +0000497 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000498 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000499 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000500 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000501 let Inst{25} = 0;
502 }
Evan Cheng071a2792007-09-11 19:55:27 +0000503}
Evan Chengc85e8322007-07-05 07:13:32 +0000504}
505
506/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000507/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000508/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000509let isCompare = 1, Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000510multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
511 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000512 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000513 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000514 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000515 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000516 let Inst{25} = 1;
517 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000518 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000519 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000520 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000521 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000522 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000523 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000524 let isCommutable = Commutable;
525 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000526 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000527 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000528 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000529 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000530 let Inst{25} = 0;
531 }
Evan Cheng071a2792007-09-11 19:55:27 +0000532}
Evan Chenga8e29892007-01-19 07:51:42 +0000533}
534
Evan Chenga8e29892007-01-19 07:51:42 +0000535/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
536/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000537/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
538multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000539 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000540 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000541 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000542 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000543 let Inst{11-10} = 0b00;
544 let Inst{19-16} = 0b1111;
545 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000546 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000547 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000548 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000549 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000550 let Inst{19-16} = 0b1111;
551 }
Evan Chenga8e29892007-01-19 07:51:42 +0000552}
553
Johnny Chen2ec5e492010-02-22 21:50:40 +0000554multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
555 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
556 IIC_iUNAr, opc, "\t$dst, $src",
557 [/* For disassembly only; pattern left blank */]>,
558 Requires<[IsARM, HasV6]> {
559 let Inst{11-10} = 0b00;
560 let Inst{19-16} = 0b1111;
561 }
562 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
563 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
564 [/* For disassembly only; pattern left blank */]>,
565 Requires<[IsARM, HasV6]> {
566 let Inst{19-16} = 0b1111;
567 }
568}
569
Evan Chenga8e29892007-01-19 07:51:42 +0000570/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
571/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000572multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
573 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000574 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000575 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000576 Requires<[IsARM, HasV6]> {
577 let Inst{11-10} = 0b00;
578 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000579 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
580 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000581 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000582 [(set GPR:$dst, (opnode GPR:$LHS,
583 (rotr GPR:$RHS, rot_imm:$rot)))]>,
584 Requires<[IsARM, HasV6]>;
585}
586
Johnny Chen2ec5e492010-02-22 21:50:40 +0000587// For disassembly only.
588multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
589 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
590 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
591 [/* For disassembly only; pattern left blank */]>,
592 Requires<[IsARM, HasV6]> {
593 let Inst{11-10} = 0b00;
594 }
595 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
596 i32imm:$rot),
597 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
598 [/* For disassembly only; pattern left blank */]>,
599 Requires<[IsARM, HasV6]>;
600}
601
Evan Cheng62674222009-06-25 23:34:10 +0000602/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
603let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000604multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
605 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000606 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000607 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000608 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000609 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000610 let Inst{25} = 1;
611 }
Evan Cheng62674222009-06-25 23:34:10 +0000612 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000613 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000614 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000615 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000616 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000617 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000618 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000619 }
Evan Cheng62674222009-06-25 23:34:10 +0000620 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000621 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000622 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000623 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000624 let Inst{25} = 0;
625 }
Jim Grosbache5165492009-11-09 00:11:35 +0000626}
627// Carry setting variants
628let Defs = [CPSR] in {
629multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
630 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000631 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000632 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000633 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000634 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000635 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000636 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000637 }
Evan Cheng62674222009-06-25 23:34:10 +0000638 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000639 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000640 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000641 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000642 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000643 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000644 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000645 }
Evan Cheng62674222009-06-25 23:34:10 +0000646 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000647 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000648 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000649 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000650 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000651 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000652 }
Evan Cheng071a2792007-09-11 19:55:27 +0000653}
Evan Chengc85e8322007-07-05 07:13:32 +0000654}
Jim Grosbache5165492009-11-09 00:11:35 +0000655}
Evan Chengc85e8322007-07-05 07:13:32 +0000656
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000657//===----------------------------------------------------------------------===//
658// Instructions
659//===----------------------------------------------------------------------===//
660
Evan Chenga8e29892007-01-19 07:51:42 +0000661//===----------------------------------------------------------------------===//
662// Miscellaneous Instructions.
663//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000664
Evan Chenga8e29892007-01-19 07:51:42 +0000665/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
666/// the function. The first operand is the ID# for this instruction, the second
667/// is the index into the MachineConstantPool that this is, the third is the
668/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000669let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000670def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000671PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000672 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000673 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000674
Jim Grosbach4642ad32010-02-22 23:10:38 +0000675// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
676// from removing one half of the matched pairs. That breaks PEI, which assumes
677// these will always be in pairs, and asserts if it finds otherwise. Better way?
678let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000679def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000680PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000681 "${:comment} ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000682 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000683
Jim Grosbach64171712010-02-16 21:07:46 +0000684def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000685PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000686 "${:comment} ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000687 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000688}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000689
Johnny Chenf4d81052010-02-12 22:53:19 +0000690def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000691 [/* For disassembly only; pattern left blank */]>,
692 Requires<[IsARM, HasV6T2]> {
693 let Inst{27-16} = 0b001100100000;
694 let Inst{7-0} = 0b00000000;
695}
696
Johnny Chenf4d81052010-02-12 22:53:19 +0000697def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
698 [/* For disassembly only; pattern left blank */]>,
699 Requires<[IsARM, HasV6T2]> {
700 let Inst{27-16} = 0b001100100000;
701 let Inst{7-0} = 0b00000001;
702}
703
704def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
705 [/* For disassembly only; pattern left blank */]>,
706 Requires<[IsARM, HasV6T2]> {
707 let Inst{27-16} = 0b001100100000;
708 let Inst{7-0} = 0b00000010;
709}
710
711def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
712 [/* For disassembly only; pattern left blank */]>,
713 Requires<[IsARM, HasV6T2]> {
714 let Inst{27-16} = 0b001100100000;
715 let Inst{7-0} = 0b00000011;
716}
717
Johnny Chen2ec5e492010-02-22 21:50:40 +0000718def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
719 "\t$dst, $a, $b",
720 [/* For disassembly only; pattern left blank */]>,
721 Requires<[IsARM, HasV6]> {
722 let Inst{27-20} = 0b01101000;
723 let Inst{7-4} = 0b1011;
724}
725
Johnny Chenf4d81052010-02-12 22:53:19 +0000726def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
727 [/* For disassembly only; pattern left blank */]>,
728 Requires<[IsARM, HasV6T2]> {
729 let Inst{27-16} = 0b001100100000;
730 let Inst{7-0} = 0b00000100;
731}
732
Johnny Chenc6f7b272010-02-11 18:12:29 +0000733// The i32imm operand $val can be used by a debugger to store more information
734// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000735def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000736 [/* For disassembly only; pattern left blank */]>,
737 Requires<[IsARM]> {
738 let Inst{27-20} = 0b00010010;
739 let Inst{7-4} = 0b0111;
740}
741
Johnny Chenb98e1602010-02-12 18:55:33 +0000742// Change Processor State is a system instruction -- for disassembly only.
743// The singleton $opt operand contains the following information:
744// opt{4-0} = mode from Inst{4-0}
745// opt{5} = changemode from Inst{17}
746// opt{8-6} = AIF from Inst{8-6}
747// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000748def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000749 [/* For disassembly only; pattern left blank */]>,
750 Requires<[IsARM]> {
751 let Inst{31-28} = 0b1111;
752 let Inst{27-20} = 0b00010000;
753 let Inst{16} = 0;
754 let Inst{5} = 0;
755}
756
Johnny Chenb92a23f2010-02-21 04:42:01 +0000757// Preload signals the memory system of possible future data/instruction access.
758// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000759//
760// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
761// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000762multiclass APreLoad<bit data, bit read, string opc> {
763
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000764 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000765 !strconcat(opc, "\t[$base, $imm]"), []> {
766 let Inst{31-26} = 0b111101;
767 let Inst{25} = 0; // 0 for immediate form
768 let Inst{24} = data;
769 let Inst{22} = read;
770 let Inst{21-20} = 0b01;
771 }
772
773 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
774 !strconcat(opc, "\t$addr"), []> {
775 let Inst{31-26} = 0b111101;
776 let Inst{25} = 1; // 1 for register form
777 let Inst{24} = data;
778 let Inst{22} = read;
779 let Inst{21-20} = 0b01;
780 let Inst{4} = 0;
781 }
782}
783
784defm PLD : APreLoad<1, 1, "pld">;
785defm PLDW : APreLoad<1, 0, "pldw">;
786defm PLI : APreLoad<0, 1, "pli">;
787
Johnny Chena1e76212010-02-13 02:51:09 +0000788def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
789 [/* For disassembly only; pattern left blank */]>,
790 Requires<[IsARM]> {
791 let Inst{31-28} = 0b1111;
792 let Inst{27-20} = 0b00010000;
793 let Inst{16} = 1;
794 let Inst{9} = 1;
795 let Inst{7-4} = 0b0000;
796}
797
798def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
799 [/* For disassembly only; pattern left blank */]>,
800 Requires<[IsARM]> {
801 let Inst{31-28} = 0b1111;
802 let Inst{27-20} = 0b00010000;
803 let Inst{16} = 1;
804 let Inst{9} = 0;
805 let Inst{7-4} = 0b0000;
806}
807
Johnny Chenf4d81052010-02-12 22:53:19 +0000808def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000809 [/* For disassembly only; pattern left blank */]>,
810 Requires<[IsARM, HasV7]> {
811 let Inst{27-16} = 0b001100100000;
812 let Inst{7-4} = 0b1111;
813}
814
Johnny Chenba6e0332010-02-11 17:14:31 +0000815// A5.4 Permanently UNDEFINED instructions.
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000816// FIXME: Temporary emitted as raw bytes until this pseudo-op will be added to
817// binutils
Evan Chengfb3611d2010-05-11 07:26:32 +0000818let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000819def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000820 ".long 0xe7ffdefe ${:comment} trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000821 Requires<[IsARM]> {
822 let Inst{27-25} = 0b011;
823 let Inst{24-20} = 0b11111;
824 let Inst{7-5} = 0b111;
825 let Inst{4} = 0b1;
826}
827
Evan Cheng12c3a532008-11-06 17:48:05 +0000828// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000829let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000830def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000831 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000832 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000833
Evan Cheng325474e2008-01-07 23:56:57 +0000834let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000835def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000836 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000837 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000838
Evan Chengd87293c2008-11-06 08:47:38 +0000839def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000840 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000841 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
842
Evan Chengd87293c2008-11-06 08:47:38 +0000843def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000844 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000845 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
846
Evan Chengd87293c2008-11-06 08:47:38 +0000847def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000848 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000849 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
850
Evan Chengd87293c2008-11-06 08:47:38 +0000851def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000852 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000853 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
854}
Chris Lattner13c63102008-01-06 05:55:01 +0000855let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000856def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000857 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000858 [(store GPR:$src, addrmodepc:$addr)]>;
859
Evan Chengd87293c2008-11-06 08:47:38 +0000860def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000861 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000862 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
863
Evan Chengd87293c2008-11-06 08:47:38 +0000864def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000865 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000866 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
867}
Evan Cheng12c3a532008-11-06 17:48:05 +0000868} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000869
Evan Chenge07715c2009-06-23 05:25:29 +0000870
871// LEApcrel - Load a pc-relative address into a register without offending the
872// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000873let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000874let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000875def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000876 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000877 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000878
Jim Grosbacha967d112010-06-21 21:27:27 +0000879} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +0000880def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000881 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000882 Pseudo, IIC_iALUi,
883 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000884 let Inst{25} = 1;
885}
Evan Chenge07715c2009-06-23 05:25:29 +0000886
Evan Chenga8e29892007-01-19 07:51:42 +0000887//===----------------------------------------------------------------------===//
888// Control Flow Instructions.
889//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000890
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000891let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
892 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000893 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000894 "bx", "\tlr", [(ARMretflag)]>,
895 Requires<[IsARM, HasV4T]> {
896 let Inst{3-0} = 0b1110;
897 let Inst{7-4} = 0b0001;
898 let Inst{19-8} = 0b111111111111;
899 let Inst{27-20} = 0b00010010;
900 }
901
902 // ARMV4 only
903 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
904 "mov", "\tpc, lr", [(ARMretflag)]>,
905 Requires<[IsARM, NoV4T]> {
906 let Inst{11-0} = 0b000000001110;
907 let Inst{15-12} = 0b1111;
908 let Inst{19-16} = 0b0000;
909 let Inst{27-20} = 0b00011010;
910 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000911}
Rafael Espindola27185192006-09-29 21:20:16 +0000912
Bob Wilson04ea6e52009-10-28 00:37:03 +0000913// Indirect branches
914let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000915 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000916 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000917 [(brind GPR:$dst)]>,
918 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000919 let Inst{7-4} = 0b0001;
920 let Inst{19-8} = 0b111111111111;
921 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000922 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000923 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000924
925 // ARMV4 only
926 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
927 [(brind GPR:$dst)]>,
928 Requires<[IsARM, NoV4T]> {
929 let Inst{11-4} = 0b00000000;
930 let Inst{15-12} = 0b1111;
931 let Inst{19-16} = 0b0000;
932 let Inst{27-20} = 0b00011010;
933 let Inst{31-28} = 0b1110;
934 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000935}
936
Evan Chenga8e29892007-01-19 07:51:42 +0000937// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000938// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000939let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
940 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000941 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
942 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000943 IndexModeUpd, LdStMulFrm, IIC_Br,
Bob Wilsonab346052010-03-16 17:46:45 +0000944 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000945 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000946
Bob Wilson54fc1242009-06-22 21:01:46 +0000947// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000948let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000949 Defs = [R0, R1, R2, R3, R12, LR,
950 D0, D1, D2, D3, D4, D5, D6, D7,
951 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000952 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000953 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000954 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000955 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000956 Requires<[IsARM, IsNotDarwin]> {
957 let Inst{31-28} = 0b1110;
958 }
Evan Cheng277f0742007-06-19 21:05:09 +0000959
Evan Cheng12c3a532008-11-06 17:48:05 +0000960 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000961 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000962 [(ARMcall_pred tglobaladdr:$func)]>,
963 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000964
Evan Chenga8e29892007-01-19 07:51:42 +0000965 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000966 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000967 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000968 [(ARMcall GPR:$func)]>,
969 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000970 let Inst{7-4} = 0b0011;
971 let Inst{19-8} = 0b111111111111;
972 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000973 }
974
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000975 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000976 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
977 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000978 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000979 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000980 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000981 let Inst{7-4} = 0b0001;
982 let Inst{19-8} = 0b111111111111;
983 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000984 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000985
986 // ARMv4
987 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
988 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
989 [(ARMcall_nolink tGPR:$func)]>,
990 Requires<[IsARM, NoV4T, IsNotDarwin]> {
991 let Inst{11-4} = 0b00000000;
992 let Inst{15-12} = 0b1111;
993 let Inst{19-16} = 0b0000;
994 let Inst{27-20} = 0b00011010;
995 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000996}
997
998// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000999let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001000 Defs = [R0, R1, R2, R3, R9, R12, LR,
1001 D0, D1, D2, D3, D4, D5, D6, D7,
1002 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001003 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001004 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001005 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001006 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1007 let Inst{31-28} = 0b1110;
1008 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001009
1010 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001011 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001012 [(ARMcall_pred tglobaladdr:$func)]>,
1013 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001014
1015 // ARMv5T and above
1016 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001017 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001018 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1019 let Inst{7-4} = 0b0011;
1020 let Inst{19-8} = 0b111111111111;
1021 let Inst{27-20} = 0b00010010;
1022 }
1023
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001024 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001025 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1026 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001027 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001028 [(ARMcall_nolink tGPR:$func)]>,
1029 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001030 let Inst{7-4} = 0b0001;
1031 let Inst{19-8} = 0b111111111111;
1032 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001033 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001034
1035 // ARMv4
1036 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1037 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1038 [(ARMcall_nolink tGPR:$func)]>,
1039 Requires<[IsARM, NoV4T, IsDarwin]> {
1040 let Inst{11-4} = 0b00000000;
1041 let Inst{15-12} = 0b1111;
1042 let Inst{19-16} = 0b0000;
1043 let Inst{27-20} = 0b00011010;
1044 }
Rafael Espindola35574632006-07-18 17:00:30 +00001045}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001046
Dale Johannesen51e28e62010-06-03 21:09:53 +00001047// Tail calls.
1048
1049let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1050 // Darwin versions.
1051 let Defs = [R0, R1, R2, R3, R9, R12,
1052 D0, D1, D2, D3, D4, D5, D6, D7,
1053 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1054 D27, D28, D29, D30, D31, PC],
1055 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001056 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1057 Pseudo, IIC_Br,
1058 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001059
Evan Cheng6523d2f2010-06-19 00:11:54 +00001060 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1061 Pseudo, IIC_Br,
1062 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001063
Evan Cheng6523d2f2010-06-19 00:11:54 +00001064 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001065 IIC_Br, "b\t$dst @ TAILCALL",
1066 []>, Requires<[IsDarwin]>;
1067
1068 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001069 IIC_Br, "b.w\t$dst @ TAILCALL",
1070 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001071
Evan Cheng6523d2f2010-06-19 00:11:54 +00001072 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1073 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1074 []>, Requires<[IsDarwin]> {
1075 let Inst{7-4} = 0b0001;
1076 let Inst{19-8} = 0b111111111111;
1077 let Inst{27-20} = 0b00010010;
1078 let Inst{31-28} = 0b1110;
1079 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001080 }
1081
1082 // Non-Darwin versions (the difference is R9).
1083 let Defs = [R0, R1, R2, R3, R12,
1084 D0, D1, D2, D3, D4, D5, D6, D7,
1085 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1086 D27, D28, D29, D30, D31, PC],
1087 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001088 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1089 Pseudo, IIC_Br,
1090 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001091
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001092 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001093 Pseudo, IIC_Br,
1094 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001095
Evan Cheng6523d2f2010-06-19 00:11:54 +00001096 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1097 IIC_Br, "b\t$dst @ TAILCALL",
1098 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001099
Evan Cheng6523d2f2010-06-19 00:11:54 +00001100 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1101 IIC_Br, "b.w\t$dst @ TAILCALL",
1102 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001103
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001104 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001105 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1106 []>, Requires<[IsNotDarwin]> {
1107 let Inst{7-4} = 0b0001;
1108 let Inst{19-8} = 0b111111111111;
1109 let Inst{27-20} = 0b00010010;
1110 let Inst{31-28} = 0b1110;
1111 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001112 }
1113}
1114
David Goodwin1a8f36e2009-08-12 18:31:53 +00001115let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001116 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001117 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001118 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001119 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001120 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001121
Owen Anderson20ab2902007-11-12 07:39:39 +00001122 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001123 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001124 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001125 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001126 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001127 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001128 let Inst{20} = 0; // S Bit
1129 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001130 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001131 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001132 def BR_JTm : JTI<(outs),
1133 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001134 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001135 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1136 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001137 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001138 let Inst{20} = 1; // L bit
1139 let Inst{21} = 0; // W bit
1140 let Inst{22} = 0; // B bit
1141 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001142 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001143 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001144 def BR_JTadd : JTI<(outs),
1145 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001146 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001147 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1148 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001149 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001150 let Inst{20} = 0; // S bit
1151 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001152 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001153 }
1154 } // isNotDuplicable = 1, isIndirectBranch = 1
1155 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001156
Evan Chengc85e8322007-07-05 07:13:32 +00001157 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001158 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001159 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001160 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001161 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001162}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001163
Johnny Chena1e76212010-02-13 02:51:09 +00001164// Branch and Exchange Jazelle -- for disassembly only
1165def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1166 [/* For disassembly only; pattern left blank */]> {
1167 let Inst{23-20} = 0b0010;
1168 //let Inst{19-8} = 0xfff;
1169 let Inst{7-4} = 0b0010;
1170}
1171
Johnny Chen0296f3e2010-02-16 21:59:54 +00001172// Secure Monitor Call is a system instruction -- for disassembly only
1173def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1174 [/* For disassembly only; pattern left blank */]> {
1175 let Inst{23-20} = 0b0110;
1176 let Inst{7-4} = 0b0111;
1177}
1178
Johnny Chen64dfb782010-02-16 20:04:27 +00001179// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001180let isCall = 1 in {
1181def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1182 [/* For disassembly only; pattern left blank */]>;
1183}
1184
Johnny Chenfb566792010-02-17 21:39:10 +00001185// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001186def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1187 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001188 [/* For disassembly only; pattern left blank */]> {
1189 let Inst{31-28} = 0b1111;
1190 let Inst{22-20} = 0b110; // W = 1
1191}
1192
1193def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1194 NoItinerary, "srs${addr:submode}\tsp, $mode",
1195 [/* For disassembly only; pattern left blank */]> {
1196 let Inst{31-28} = 0b1111;
1197 let Inst{22-20} = 0b100; // W = 0
1198}
1199
Johnny Chenfb566792010-02-17 21:39:10 +00001200// Return From Exception is a system instruction -- for disassembly only
1201def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1202 NoItinerary, "rfe${addr:submode}\t$base!",
1203 [/* For disassembly only; pattern left blank */]> {
1204 let Inst{31-28} = 0b1111;
1205 let Inst{22-20} = 0b011; // W = 1
1206}
1207
1208def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1209 NoItinerary, "rfe${addr:submode}\t$base",
1210 [/* For disassembly only; pattern left blank */]> {
1211 let Inst{31-28} = 0b1111;
1212 let Inst{22-20} = 0b001; // W = 0
1213}
1214
Evan Chenga8e29892007-01-19 07:51:42 +00001215//===----------------------------------------------------------------------===//
1216// Load / store Instructions.
1217//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001218
Evan Chenga8e29892007-01-19 07:51:42 +00001219// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001220let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001221def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001222 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001223 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001224
Evan Chengfa775d02007-03-19 07:20:03 +00001225// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001226let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1227 isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001228def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001229 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001230
Evan Chenga8e29892007-01-19 07:51:42 +00001231// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001232def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001233 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001234 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001235
Jim Grosbach64171712010-02-16 21:07:46 +00001236def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001237 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001238 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001239
Evan Chenga8e29892007-01-19 07:51:42 +00001240// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001241def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001242 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001243 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001244
David Goodwin5d598aa2009-08-19 18:00:44 +00001245def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001246 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001247 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001248
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001249let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001250// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001251def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001252 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001253 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001254
Evan Chenga8e29892007-01-19 07:51:42 +00001255// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001256def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001257 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001258 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001259
Evan Chengd87293c2008-11-06 08:47:38 +00001260def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001261 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001262 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001263
Evan Chengd87293c2008-11-06 08:47:38 +00001264def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001265 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001266 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001267
Evan Chengd87293c2008-11-06 08:47:38 +00001268def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001269 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001270 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001271
Evan Chengd87293c2008-11-06 08:47:38 +00001272def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001273 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001274 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001275
Evan Chengd87293c2008-11-06 08:47:38 +00001276def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001277 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001278 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001279
Evan Chengd87293c2008-11-06 08:47:38 +00001280def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001281 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001282 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001283
Evan Chengd87293c2008-11-06 08:47:38 +00001284def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001285 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001286 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001287
Evan Chengd87293c2008-11-06 08:47:38 +00001288def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001289 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001290 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001291
Evan Chengd87293c2008-11-06 08:47:38 +00001292def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001293 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001294 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001295
1296// For disassembly only
1297def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1298 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1299 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1300 Requires<[IsARM, HasV5TE]>;
1301
1302// For disassembly only
1303def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1304 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1305 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1306 Requires<[IsARM, HasV5TE]>;
1307
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001308} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001309
Johnny Chenadb561d2010-02-18 03:27:42 +00001310// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001311
1312def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1313 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1314 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1315 let Inst{21} = 1; // overwrite
1316}
1317
1318def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001319 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1320 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1321 let Inst{21} = 1; // overwrite
1322}
1323
1324def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chen1cfa0942010-04-15 23:12:47 +00001325 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001326 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1327 let Inst{21} = 1; // overwrite
1328}
1329
1330def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1331 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1332 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1333 let Inst{21} = 1; // overwrite
1334}
1335
1336def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1337 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1338 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001339 let Inst{21} = 1; // overwrite
1340}
1341
Evan Chenga8e29892007-01-19 07:51:42 +00001342// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001343def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001344 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001345 [(store GPR:$src, addrmode2:$addr)]>;
1346
1347// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001348def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1349 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001350 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1351
David Goodwin5d598aa2009-08-19 18:00:44 +00001352def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001353 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001354 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1355
1356// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001357let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001358def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001359 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001360 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001361
1362// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001363def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001364 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001365 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001366 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001367 [(set GPR:$base_wb,
1368 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1369
Evan Chengd87293c2008-11-06 08:47:38 +00001370def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001371 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001372 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001373 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001374 [(set GPR:$base_wb,
1375 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1376
Evan Chengd87293c2008-11-06 08:47:38 +00001377def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001378 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001379 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001380 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001381 [(set GPR:$base_wb,
1382 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1383
Evan Chengd87293c2008-11-06 08:47:38 +00001384def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001385 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001386 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001387 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001388 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1389 GPR:$base, am3offset:$offset))]>;
1390
Evan Chengd87293c2008-11-06 08:47:38 +00001391def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001392 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001393 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001394 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001395 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1396 GPR:$base, am2offset:$offset))]>;
1397
Evan Chengd87293c2008-11-06 08:47:38 +00001398def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001399 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001400 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001401 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001402 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1403 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001404
Johnny Chen39a4bb32010-02-18 22:31:18 +00001405// For disassembly only
1406def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1407 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1408 StMiscFrm, IIC_iStoreru,
1409 "strd", "\t$src1, $src2, [$base, $offset]!",
1410 "$base = $base_wb", []>;
1411
1412// For disassembly only
1413def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1414 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1415 StMiscFrm, IIC_iStoreru,
1416 "strd", "\t$src1, $src2, [$base], $offset",
1417 "$base = $base_wb", []>;
1418
Johnny Chenad4df4c2010-03-01 19:22:00 +00001419// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001420
1421def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001422 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001423 StFrm, IIC_iStoreru,
1424 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1425 [/* For disassembly only; pattern left blank */]> {
1426 let Inst{21} = 1; // overwrite
1427}
1428
1429def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001430 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001431 StFrm, IIC_iStoreru,
1432 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1433 [/* For disassembly only; pattern left blank */]> {
1434 let Inst{21} = 1; // overwrite
1435}
1436
Johnny Chenad4df4c2010-03-01 19:22:00 +00001437def STRHT: AI3sthpo<(outs GPR:$base_wb),
1438 (ins GPR:$src, GPR:$base,am3offset:$offset),
1439 StMiscFrm, IIC_iStoreru,
1440 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1441 [/* For disassembly only; pattern left blank */]> {
1442 let Inst{21} = 1; // overwrite
1443}
1444
Evan Chenga8e29892007-01-19 07:51:42 +00001445//===----------------------------------------------------------------------===//
1446// Load / store multiple Instructions.
1447//
1448
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001449let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001450def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001451 reglist:$dsts, variable_ops),
1452 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001453 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001454
Bob Wilson815baeb2010-03-13 01:08:20 +00001455def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1456 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001457 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001458 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001459 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001460} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001461
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001462let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001463def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001464 reglist:$srcs, variable_ops),
1465 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001466 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1467
1468def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1469 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001470 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001471 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001472 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001473} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001474
1475//===----------------------------------------------------------------------===//
1476// Move Instructions.
1477//
1478
Evan Chengcd799b92009-06-12 20:46:18 +00001479let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001480def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001481 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001482 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001483 let Inst{25} = 0;
1484}
1485
Dale Johannesen38d5f042010-06-15 22:24:08 +00001486// A version for the smaller set of tail call registers.
1487let neverHasSideEffects = 1 in
1488def MOVr_TC : AsI1<0b1101, (outs tcGPR:$dst), (ins tcGPR:$src), DPFrm,
1489 IIC_iMOVr, "mov", "\t$dst, $src", []>, UnaryDP {
1490 let Inst{11-4} = 0b00000000;
1491 let Inst{25} = 0;
1492}
1493
Jim Grosbach64171712010-02-16 21:07:46 +00001494def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001495 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001496 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001497 let Inst{25} = 0;
1498}
Evan Chenga2515702007-03-19 07:09:02 +00001499
Evan Chengb3379fb2009-02-05 08:42:55 +00001500let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001501def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001502 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001503 let Inst{25} = 1;
1504}
1505
1506let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001507def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001508 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001509 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001510 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001511 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001512 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001513 let Inst{25} = 1;
1514}
1515
Evan Cheng5adb66a2009-09-28 09:14:39 +00001516let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001517def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1518 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001519 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001520 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001521 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001522 lo16AllZero:$imm))]>, UnaryDP,
1523 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001524 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001525 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001526}
Evan Cheng13ab0202007-07-10 18:08:01 +00001527
Evan Cheng20956592009-10-21 08:15:52 +00001528def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1529 Requires<[IsARM, HasV6T2]>;
1530
David Goodwinca01a8d2009-09-01 18:32:09 +00001531let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001532def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001533 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001534 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001535
1536// These aren't really mov instructions, but we have to define them this way
1537// due to flag operands.
1538
Evan Cheng071a2792007-09-11 19:55:27 +00001539let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001540def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001541 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001542 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001543def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001544 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001545 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001546}
Evan Chenga8e29892007-01-19 07:51:42 +00001547
Evan Chenga8e29892007-01-19 07:51:42 +00001548//===----------------------------------------------------------------------===//
1549// Extend Instructions.
1550//
1551
1552// Sign extenders
1553
Evan Cheng97f48c32008-11-06 22:15:19 +00001554defm SXTB : AI_unary_rrot<0b01101010,
1555 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1556defm SXTH : AI_unary_rrot<0b01101011,
1557 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001558
Evan Cheng97f48c32008-11-06 22:15:19 +00001559defm SXTAB : AI_bin_rrot<0b01101010,
1560 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1561defm SXTAH : AI_bin_rrot<0b01101011,
1562 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001563
Johnny Chen2ec5e492010-02-22 21:50:40 +00001564// For disassembly only
1565defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1566
1567// For disassembly only
1568defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001569
1570// Zero extenders
1571
1572let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001573defm UXTB : AI_unary_rrot<0b01101110,
1574 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1575defm UXTH : AI_unary_rrot<0b01101111,
1576 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1577defm UXTB16 : AI_unary_rrot<0b01101100,
1578 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001579
Jim Grosbach542f6422010-07-28 23:25:44 +00001580// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1581// The transformation should probably be done as a combiner action
1582// instead so we can include a check for masking back in the upper
1583// eight bits of the source into the lower eight bits of the result.
1584//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1585// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001586def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001587 (UXTB16r_rot GPR:$Src, 8)>;
1588
Evan Cheng97f48c32008-11-06 22:15:19 +00001589defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001590 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001591defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001592 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001593}
1594
Evan Chenga8e29892007-01-19 07:51:42 +00001595// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001596// For disassembly only
1597defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001598
Evan Chenga8e29892007-01-19 07:51:42 +00001599
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001600def SBFX : I<(outs GPR:$dst),
1601 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1602 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001603 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001604 Requires<[IsARM, HasV6T2]> {
1605 let Inst{27-21} = 0b0111101;
1606 let Inst{6-4} = 0b101;
1607}
1608
1609def UBFX : I<(outs GPR:$dst),
1610 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1611 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001612 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001613 Requires<[IsARM, HasV6T2]> {
1614 let Inst{27-21} = 0b0111111;
1615 let Inst{6-4} = 0b101;
1616}
1617
Evan Chenga8e29892007-01-19 07:51:42 +00001618//===----------------------------------------------------------------------===//
1619// Arithmetic Instructions.
1620//
1621
Jim Grosbach26421962008-10-14 20:36:24 +00001622defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001623 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001624defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001625 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001626
Evan Chengc85e8322007-07-05 07:13:32 +00001627// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001628defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1629 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1630defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001631 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001632
Evan Cheng62674222009-06-25 23:34:10 +00001633defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001634 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001635defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001636 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001637defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001638 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001639defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001640 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001641
Evan Chengedda31c2008-11-05 18:35:52 +00001642def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001643 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1644 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001645 let Inst{25} = 1;
1646}
Evan Cheng13ab0202007-07-10 18:08:01 +00001647
Bob Wilsoncff71782010-08-05 18:23:43 +00001648// The reg/reg form is only defined for the disassembler; for codegen it is
1649// equivalent to SUBrr.
1650def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001651 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1652 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001653 let Inst{25} = 0;
1654 let Inst{11-4} = 0b00000000;
1655}
1656
Evan Chengedda31c2008-11-05 18:35:52 +00001657def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001658 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1659 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001660 let Inst{25} = 0;
1661}
Evan Chengc85e8322007-07-05 07:13:32 +00001662
1663// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001664let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001665def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001666 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001667 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001668 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001669 let Inst{25} = 1;
1670}
Evan Chengedda31c2008-11-05 18:35:52 +00001671def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001672 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001673 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001674 let Inst{20} = 1;
1675 let Inst{25} = 0;
1676}
Evan Cheng071a2792007-09-11 19:55:27 +00001677}
Evan Chengc85e8322007-07-05 07:13:32 +00001678
Evan Cheng62674222009-06-25 23:34:10 +00001679let Uses = [CPSR] in {
1680def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001681 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001682 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1683 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001684 let Inst{25} = 1;
1685}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001686// The reg/reg form is only defined for the disassembler; for codegen it is
1687// equivalent to SUBrr.
1688def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1689 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1690 [/* For disassembly only; pattern left blank */]> {
1691 let Inst{25} = 0;
1692 let Inst{11-4} = 0b00000000;
1693}
Evan Cheng62674222009-06-25 23:34:10 +00001694def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001695 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001696 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1697 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001698 let Inst{25} = 0;
1699}
Evan Cheng62674222009-06-25 23:34:10 +00001700}
1701
1702// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001703let Defs = [CPSR], Uses = [CPSR] in {
1704def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001705 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001706 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1707 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001708 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001709 let Inst{25} = 1;
1710}
Evan Cheng1e249e32009-06-25 20:59:23 +00001711def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001712 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001713 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1714 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001715 let Inst{20} = 1;
1716 let Inst{25} = 0;
1717}
Evan Cheng071a2792007-09-11 19:55:27 +00001718}
Evan Cheng2c614c52007-06-06 10:17:05 +00001719
Evan Chenga8e29892007-01-19 07:51:42 +00001720// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001721// The assume-no-carry-in form uses the negation of the input since add/sub
1722// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1723// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1724// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001725def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1726 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001727def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1728 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1729// The with-carry-in form matches bitwise not instead of the negation.
1730// Effectively, the inverse interpretation of the carry flag already accounts
1731// for part of the negation.
1732def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1733 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001734
1735// Note: These are implemented in C++ code, because they have to generate
1736// ADD/SUBrs instructions, which use a complex pattern that a xform function
1737// cannot produce.
1738// (mul X, 2^n+1) -> (add (X << n), X)
1739// (mul X, 2^n-1) -> (rsb X, (X << n))
1740
Johnny Chen667d1272010-02-22 18:50:54 +00001741// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001742// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001743class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1744 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001745 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001746 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001747 let Inst{27-20} = op27_20;
1748 let Inst{7-4} = op7_4;
1749}
1750
Johnny Chen667d1272010-02-22 18:50:54 +00001751// Saturating add/subtract -- for disassembly only
1752
Nate Begeman692433b2010-07-29 17:56:55 +00001753def QADD : AAI<0b00010000, 0b0101, "qadd",
1754 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001755def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1756def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1757def QASX : AAI<0b01100010, 0b0011, "qasx">;
1758def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1759def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1760def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001761def QSUB : AAI<0b00010010, 0b0101, "qsub",
1762 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001763def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1764def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1765def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1766def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1767def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1768def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1769def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1770def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1771
1772// Signed/Unsigned add/subtract -- for disassembly only
1773
1774def SASX : AAI<0b01100001, 0b0011, "sasx">;
1775def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1776def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1777def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1778def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1779def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1780def UASX : AAI<0b01100101, 0b0011, "uasx">;
1781def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1782def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1783def USAX : AAI<0b01100101, 0b0101, "usax">;
1784def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1785def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1786
1787// Signed/Unsigned halving add/subtract -- for disassembly only
1788
1789def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1790def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1791def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1792def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1793def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1794def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1795def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1796def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1797def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1798def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1799def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1800def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1801
Johnny Chenadc77332010-02-26 22:04:29 +00001802// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001803
Johnny Chenadc77332010-02-26 22:04:29 +00001804def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001805 MulFrm /* for convenience */, NoItinerary, "usad8",
1806 "\t$dst, $a, $b", []>,
1807 Requires<[IsARM, HasV6]> {
1808 let Inst{27-20} = 0b01111000;
1809 let Inst{15-12} = 0b1111;
1810 let Inst{7-4} = 0b0001;
1811}
1812def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1813 MulFrm /* for convenience */, NoItinerary, "usada8",
1814 "\t$dst, $a, $b, $acc", []>,
1815 Requires<[IsARM, HasV6]> {
1816 let Inst{27-20} = 0b01111000;
1817 let Inst{7-4} = 0b0001;
1818}
1819
1820// Signed/Unsigned saturate -- for disassembly only
1821
Bob Wilson22f5dc72010-08-16 18:27:34 +00001822def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001823 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1824 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001825 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001826 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001827}
1828
Bob Wilson9a1c1892010-08-11 00:01:18 +00001829def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001830 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1831 [/* For disassembly only; pattern left blank */]> {
1832 let Inst{27-20} = 0b01101010;
1833 let Inst{7-4} = 0b0011;
1834}
1835
Bob Wilson22f5dc72010-08-16 18:27:34 +00001836def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001837 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1838 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001839 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001840 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001841}
1842
Bob Wilson9a1c1892010-08-11 00:01:18 +00001843def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001844 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1845 [/* For disassembly only; pattern left blank */]> {
1846 let Inst{27-20} = 0b01101110;
1847 let Inst{7-4} = 0b0011;
1848}
Evan Chenga8e29892007-01-19 07:51:42 +00001849
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001850def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
1851def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001852
Evan Chenga8e29892007-01-19 07:51:42 +00001853//===----------------------------------------------------------------------===//
1854// Bitwise Instructions.
1855//
1856
Jim Grosbach26421962008-10-14 20:36:24 +00001857defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001858 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Bill Wendling2d811d32010-08-31 22:05:37 +00001859defm ANDS : AI1_bin_s_irs<0b0000, "and",
1860 BinOpFrag<(ARMand node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001861defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001862 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001863defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001864 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001865defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001866 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001867
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001868def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001869 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001870 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001871 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1872 Requires<[IsARM, HasV6T2]> {
1873 let Inst{27-21} = 0b0111110;
1874 let Inst{6-0} = 0b0011111;
1875}
1876
Johnny Chenb2503c02010-02-17 06:31:48 +00001877// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001878def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00001879 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001880 "bfi", "\t$dst, $val, $imm", "$src = $dst",
1881 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
1882 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00001883 Requires<[IsARM, HasV6T2]> {
1884 let Inst{27-21} = 0b0111110;
1885 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1886}
1887
David Goodwin5d598aa2009-08-19 18:00:44 +00001888def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001889 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001890 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001891 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001892 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001893}
Evan Chengedda31c2008-11-05 18:35:52 +00001894def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001895 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001896 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1897 let Inst{25} = 0;
1898}
Evan Chengb3379fb2009-02-05 08:42:55 +00001899let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001900def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001901 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001902 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1903 let Inst{25} = 1;
1904}
Evan Chenga8e29892007-01-19 07:51:42 +00001905
1906def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1907 (BICri GPR:$src, so_imm_not:$imm)>;
1908
1909//===----------------------------------------------------------------------===//
1910// Multiply Instructions.
1911//
1912
Evan Cheng8de898a2009-06-26 00:19:44 +00001913let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001914def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001915 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001916 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001917
Evan Chengfbc9d412008-11-06 01:21:28 +00001918def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001919 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001920 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001921
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001922def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001923 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001924 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1925 Requires<[IsARM, HasV6T2]>;
1926
Evan Chenga8e29892007-01-19 07:51:42 +00001927// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001928let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001929let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001930def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001931 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001932 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001933
Evan Chengfbc9d412008-11-06 01:21:28 +00001934def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001935 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001936 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001937}
Evan Chenga8e29892007-01-19 07:51:42 +00001938
1939// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001940def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001941 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001942 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001943
Evan Chengfbc9d412008-11-06 01:21:28 +00001944def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001945 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001946 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001947
Evan Chengfbc9d412008-11-06 01:21:28 +00001948def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001949 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001950 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001951 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001952} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001953
1954// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001955def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001956 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001957 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001958 Requires<[IsARM, HasV6]> {
1959 let Inst{7-4} = 0b0001;
1960 let Inst{15-12} = 0b1111;
1961}
Evan Cheng13ab0202007-07-10 18:08:01 +00001962
Johnny Chen2ec5e492010-02-22 21:50:40 +00001963def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1964 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1965 [/* For disassembly only; pattern left blank */]>,
1966 Requires<[IsARM, HasV6]> {
1967 let Inst{7-4} = 0b0011; // R = 1
1968 let Inst{15-12} = 0b1111;
1969}
1970
Evan Chengfbc9d412008-11-06 01:21:28 +00001971def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001972 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001973 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001974 Requires<[IsARM, HasV6]> {
1975 let Inst{7-4} = 0b0001;
1976}
Evan Chenga8e29892007-01-19 07:51:42 +00001977
Johnny Chen2ec5e492010-02-22 21:50:40 +00001978def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1979 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1980 [/* For disassembly only; pattern left blank */]>,
1981 Requires<[IsARM, HasV6]> {
1982 let Inst{7-4} = 0b0011; // R = 1
1983}
Evan Chenga8e29892007-01-19 07:51:42 +00001984
Evan Chengfbc9d412008-11-06 01:21:28 +00001985def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001986 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001987 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001988 Requires<[IsARM, HasV6]> {
1989 let Inst{7-4} = 0b1101;
1990}
Evan Chenga8e29892007-01-19 07:51:42 +00001991
Johnny Chen2ec5e492010-02-22 21:50:40 +00001992def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1993 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1994 [/* For disassembly only; pattern left blank */]>,
1995 Requires<[IsARM, HasV6]> {
1996 let Inst{7-4} = 0b1111; // R = 1
1997}
1998
Raul Herbster37fb5b12007-08-30 23:25:47 +00001999multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002000 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002001 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002002 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
2003 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002004 Requires<[IsARM, HasV5TE]> {
2005 let Inst{5} = 0;
2006 let Inst{6} = 0;
2007 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002008
Evan Chengeb4f52e2008-11-06 03:35:07 +00002009 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002010 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002011 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002012 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002013 Requires<[IsARM, HasV5TE]> {
2014 let Inst{5} = 0;
2015 let Inst{6} = 1;
2016 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002017
Evan Chengeb4f52e2008-11-06 03:35:07 +00002018 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002019 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002020 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002021 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002022 Requires<[IsARM, HasV5TE]> {
2023 let Inst{5} = 1;
2024 let Inst{6} = 0;
2025 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002026
Evan Chengeb4f52e2008-11-06 03:35:07 +00002027 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002028 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002029 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2030 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002031 Requires<[IsARM, HasV5TE]> {
2032 let Inst{5} = 1;
2033 let Inst{6} = 1;
2034 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002035
Evan Chengeb4f52e2008-11-06 03:35:07 +00002036 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002037 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002038 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002039 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002040 Requires<[IsARM, HasV5TE]> {
2041 let Inst{5} = 1;
2042 let Inst{6} = 0;
2043 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002044
Evan Chengeb4f52e2008-11-06 03:35:07 +00002045 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002046 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002047 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002048 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002049 Requires<[IsARM, HasV5TE]> {
2050 let Inst{5} = 1;
2051 let Inst{6} = 1;
2052 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002053}
2054
Raul Herbster37fb5b12007-08-30 23:25:47 +00002055
2056multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002057 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002058 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002059 [(set GPR:$dst, (add GPR:$acc,
2060 (opnode (sext_inreg GPR:$a, i16),
2061 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002062 Requires<[IsARM, HasV5TE]> {
2063 let Inst{5} = 0;
2064 let Inst{6} = 0;
2065 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002066
Evan Chengeb4f52e2008-11-06 03:35:07 +00002067 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002068 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002069 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002070 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002071 Requires<[IsARM, HasV5TE]> {
2072 let Inst{5} = 0;
2073 let Inst{6} = 1;
2074 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002075
Evan Chengeb4f52e2008-11-06 03:35:07 +00002076 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002077 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002078 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002079 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002080 Requires<[IsARM, HasV5TE]> {
2081 let Inst{5} = 1;
2082 let Inst{6} = 0;
2083 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002084
Evan Chengeb4f52e2008-11-06 03:35:07 +00002085 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002086 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2087 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2088 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002089 Requires<[IsARM, HasV5TE]> {
2090 let Inst{5} = 1;
2091 let Inst{6} = 1;
2092 }
Evan Chenga8e29892007-01-19 07:51:42 +00002093
Evan Chengeb4f52e2008-11-06 03:35:07 +00002094 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002095 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002096 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002097 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002098 Requires<[IsARM, HasV5TE]> {
2099 let Inst{5} = 0;
2100 let Inst{6} = 0;
2101 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002102
Evan Chengeb4f52e2008-11-06 03:35:07 +00002103 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002104 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002105 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002106 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002107 Requires<[IsARM, HasV5TE]> {
2108 let Inst{5} = 0;
2109 let Inst{6} = 1;
2110 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002111}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002112
Raul Herbster37fb5b12007-08-30 23:25:47 +00002113defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2114defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002115
Johnny Chen83498e52010-02-12 21:59:23 +00002116// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2117def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2118 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2119 [/* For disassembly only; pattern left blank */]>,
2120 Requires<[IsARM, HasV5TE]> {
2121 let Inst{5} = 0;
2122 let Inst{6} = 0;
2123}
2124
2125def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2126 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2127 [/* For disassembly only; pattern left blank */]>,
2128 Requires<[IsARM, HasV5TE]> {
2129 let Inst{5} = 0;
2130 let Inst{6} = 1;
2131}
2132
2133def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2134 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2135 [/* For disassembly only; pattern left blank */]>,
2136 Requires<[IsARM, HasV5TE]> {
2137 let Inst{5} = 1;
2138 let Inst{6} = 0;
2139}
2140
2141def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2142 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2143 [/* For disassembly only; pattern left blank */]>,
2144 Requires<[IsARM, HasV5TE]> {
2145 let Inst{5} = 1;
2146 let Inst{6} = 1;
2147}
2148
Johnny Chen667d1272010-02-22 18:50:54 +00002149// Helper class for AI_smld -- for disassembly only
2150class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2151 InstrItinClass itin, string opc, string asm>
2152 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2153 let Inst{4} = 1;
2154 let Inst{5} = swap;
2155 let Inst{6} = sub;
2156 let Inst{7} = 0;
2157 let Inst{21-20} = 0b00;
2158 let Inst{22} = long;
2159 let Inst{27-23} = 0b01110;
2160}
2161
2162multiclass AI_smld<bit sub, string opc> {
2163
2164 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2165 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2166
2167 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2168 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2169
2170 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2171 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2172
2173 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2174 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2175
2176}
2177
2178defm SMLA : AI_smld<0, "smla">;
2179defm SMLS : AI_smld<1, "smls">;
2180
Johnny Chen2ec5e492010-02-22 21:50:40 +00002181multiclass AI_sdml<bit sub, string opc> {
2182
2183 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2184 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2185 let Inst{15-12} = 0b1111;
2186 }
2187
2188 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2189 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2190 let Inst{15-12} = 0b1111;
2191 }
2192
2193}
2194
2195defm SMUA : AI_sdml<0, "smua">;
2196defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002197
Evan Chenga8e29892007-01-19 07:51:42 +00002198//===----------------------------------------------------------------------===//
2199// Misc. Arithmetic Instructions.
2200//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002201
David Goodwin5d598aa2009-08-19 18:00:44 +00002202def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002203 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002204 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2205 let Inst{7-4} = 0b0001;
2206 let Inst{11-8} = 0b1111;
2207 let Inst{19-16} = 0b1111;
2208}
Rafael Espindola199dd672006-10-17 13:13:23 +00002209
Jim Grosbach3482c802010-01-18 19:58:49 +00002210def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002211 "rbit", "\t$dst, $src",
2212 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2213 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002214 let Inst{7-4} = 0b0011;
2215 let Inst{11-8} = 0b1111;
2216 let Inst{19-16} = 0b1111;
2217}
2218
David Goodwin5d598aa2009-08-19 18:00:44 +00002219def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002220 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002221 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2222 let Inst{7-4} = 0b0011;
2223 let Inst{11-8} = 0b1111;
2224 let Inst{19-16} = 0b1111;
2225}
Rafael Espindola199dd672006-10-17 13:13:23 +00002226
David Goodwin5d598aa2009-08-19 18:00:44 +00002227def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002228 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002229 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002230 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2231 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2232 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2233 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002234 Requires<[IsARM, HasV6]> {
2235 let Inst{7-4} = 0b1011;
2236 let Inst{11-8} = 0b1111;
2237 let Inst{19-16} = 0b1111;
2238}
Rafael Espindola27185192006-09-29 21:20:16 +00002239
David Goodwin5d598aa2009-08-19 18:00:44 +00002240def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002241 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002242 [(set GPR:$dst,
2243 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002244 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2245 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002246 Requires<[IsARM, HasV6]> {
2247 let Inst{7-4} = 0b1011;
2248 let Inst{11-8} = 0b1111;
2249 let Inst{19-16} = 0b1111;
2250}
Rafael Espindola27185192006-09-29 21:20:16 +00002251
Bob Wilsonf955f292010-08-17 17:23:19 +00002252def lsl_shift_imm : SDNodeXForm<imm, [{
2253 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2254 return CurDAG->getTargetConstant(Sh, MVT::i32);
2255}]>;
2256
2257def lsl_amt : PatLeaf<(i32 imm), [{
2258 return (N->getZExtValue() < 32);
2259}], lsl_shift_imm>;
2260
Evan Cheng8b59db32008-11-07 01:41:35 +00002261def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002262 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2263 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002264 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002265 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002266 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002267 Requires<[IsARM, HasV6]> {
2268 let Inst{6-4} = 0b001;
2269}
Rafael Espindola27185192006-09-29 21:20:16 +00002270
Evan Chenga8e29892007-01-19 07:51:42 +00002271// Alternate cases for PKHBT where identities eliminate some nodes.
2272def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2273 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002274def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2275 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002276
Bob Wilsonf955f292010-08-17 17:23:19 +00002277def asr_shift_imm : SDNodeXForm<imm, [{
2278 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2279 return CurDAG->getTargetConstant(Sh, MVT::i32);
2280}]>;
2281
2282def asr_amt : PatLeaf<(i32 imm), [{
2283 return (N->getZExtValue() <= 32);
2284}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002285
Bob Wilsondc66eda2010-08-16 22:26:55 +00002286// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2287// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002288def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002289 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2290 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002291 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002292 (and (sra GPR:$src2, asr_amt:$sh),
2293 0xFFFF)))]>,
2294 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002295 let Inst{6-4} = 0b101;
2296}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002297
Evan Chenga8e29892007-01-19 07:51:42 +00002298// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2299// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002300def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002301 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002302def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002303 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2304 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002305
Evan Chenga8e29892007-01-19 07:51:42 +00002306//===----------------------------------------------------------------------===//
2307// Comparison Instructions...
2308//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002309
Jim Grosbach26421962008-10-14 20:36:24 +00002310defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002311 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002312
2313// FIXME: There seems to be a (potential) hardware bug with the CMN instruction
2314// and comparison with 0. These two pieces of code should give identical
2315// results:
2316//
2317// rsbs r1, r1, 0
2318// cmp r0, r1
2319// mov r0, #0
2320// it ls
2321// mov r0, #1
2322//
2323// and:
2324//
2325// cmn r0, r1
2326// mov r0, #0
2327// it ls
2328// mov r0, #1
2329//
2330// However, the CMN gives the *opposite* result when r1 is 0. This is because
2331// the carry flag is set in the CMP case but not in the CMN case. In short, the
2332// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2333// value of r0 and the carry bit (because the "carry bit" parameter to
2334// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2335// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2336// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2337// parameter to AddWithCarry is defined as 0).
2338//
2339// The AddWithCarry in the CMP case seems to be relying upon the identity:
2340//
2341// ~x + 1 = -x
2342//
2343// However when x is 0 and unsigned, this doesn't hold:
2344//
2345// x = 0
2346// ~x = 0xFFFF FFFF
2347// ~x + 1 = 0x1 0000 0000
2348// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2349//
2350// Therefore, we should disable *all* versions of CMN, especially when comparing
2351// against zero, until we can limit when the CMN instruction is used (when we
2352// know that the RHS is not 0) or when we have a hardware fix for this.
2353//
2354// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2355//
2356// This is related to <rdar://problem/7569620>.
2357//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002358//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2359// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002360
Evan Chenga8e29892007-01-19 07:51:42 +00002361// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002362defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002363 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002364defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002365 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002366
David Goodwinc0309b42009-06-29 15:33:01 +00002367defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2368 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2369defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2370 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002371
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002372//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2373// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002374
David Goodwinc0309b42009-06-29 15:33:01 +00002375def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002376 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002377
Evan Cheng218977b2010-07-13 19:27:42 +00002378// Pseudo i64 compares for some floating point compares.
2379let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2380 Defs = [CPSR] in {
2381def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002382 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
2383 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002384 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, imm:$cc",
2385 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2386
2387def BCCZi64 : PseudoInst<(outs),
2388 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst),
2389 IIC_Br,
2390 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, 0, 0, imm:$cc",
2391 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2392} // usesCustomInserter
2393
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002394
Evan Chenga8e29892007-01-19 07:51:42 +00002395// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002396// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002397// a two-value operand where a dag node expects two operands. :(
Evan Chengea420b22010-05-19 01:52:25 +00002398let neverHasSideEffects = 1 in {
Evan Chengd87293c2008-11-06 08:47:38 +00002399def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002400 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002401 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002402 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002403 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002404 let Inst{25} = 0;
2405}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002406
Evan Chengd87293c2008-11-06 08:47:38 +00002407def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002408 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002409 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002410 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002411 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002412 let Inst{25} = 0;
2413}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002414
Evan Chengd87293c2008-11-06 08:47:38 +00002415def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002416 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002417 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002418 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002419 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002420 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002421}
Evan Chengea420b22010-05-19 01:52:25 +00002422} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002423
Jim Grosbach3728e962009-12-10 00:11:09 +00002424//===----------------------------------------------------------------------===//
2425// Atomic operations intrinsics
2426//
2427
2428// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002429let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002430def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002431 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002432 let Inst{31-4} = 0xf57ff05;
2433 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002434 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002435 let Inst{3-0} = 0b1111;
2436}
Jim Grosbach3728e962009-12-10 00:11:09 +00002437
Johnny Chen7def14f2010-08-11 23:35:12 +00002438def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002439 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002440 let Inst{31-4} = 0xf57ff04;
2441 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002442 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002443 let Inst{3-0} = 0b1111;
2444}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002445
Johnny Chen7def14f2010-08-11 23:35:12 +00002446def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002447 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002448 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002449 Requires<[IsARM, HasV6]> {
2450 // FIXME: add support for options other than a full system DMB
2451 // FIXME: add encoding
2452}
2453
Johnny Chen7def14f2010-08-11 23:35:12 +00002454def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002455 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002456 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002457 Requires<[IsARM, HasV6]> {
2458 // FIXME: add support for options other than a full system DSB
2459 // FIXME: add encoding
2460}
Jim Grosbach3728e962009-12-10 00:11:09 +00002461}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002462
Johnny Chen1adc40c2010-08-12 20:46:17 +00002463// Memory Barrier Operations Variants -- for disassembly only
2464
2465def memb_opt : Operand<i32> {
2466 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002467}
2468
Johnny Chen1adc40c2010-08-12 20:46:17 +00002469class AMBI<bits<4> op7_4, string opc>
2470 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2471 [/* For disassembly only; pattern left blank */]>,
2472 Requires<[IsARM, HasDB]> {
2473 let Inst{31-8} = 0xf57ff0;
2474 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002475}
2476
2477// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002478def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002479
2480// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002481def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002482
2483// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002484def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2485 Requires<[IsARM, HasDB]> {
2486 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002487 let Inst{3-0} = 0b1111;
2488}
2489
Jim Grosbach66869102009-12-11 18:52:41 +00002490let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002491 let Uses = [CPSR] in {
2492 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2493 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2494 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2495 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2496 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2497 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2498 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2499 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2500 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2501 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2502 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2503 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2504 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2505 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2506 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2507 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2508 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2509 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2510 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2511 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2512 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2513 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2514 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2515 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2516 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2517 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2518 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2519 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2520 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2521 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2522 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2523 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2524 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2525 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2526 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2527 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2528 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2529 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2530 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2531 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2532 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2533 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2534 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2535 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2536 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2537 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2538 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2539 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2540 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2541 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2542 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2543 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2544 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2545 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2546 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2547 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2548 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2549 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2550 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2551 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2552 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2553 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2554 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2555 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2556 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2557 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2558 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2559 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2560 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2561 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2562 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2563 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2564
2565 def ATOMIC_SWAP_I8 : PseudoInst<
2566 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2567 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2568 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2569 def ATOMIC_SWAP_I16 : PseudoInst<
2570 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2571 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2572 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2573 def ATOMIC_SWAP_I32 : PseudoInst<
2574 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2575 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2576 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2577
Jim Grosbache801dc42009-12-12 01:40:06 +00002578 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2579 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2580 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2581 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2582 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2583 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2584 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2585 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2586 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2587 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2588 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2589 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2590}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002591}
2592
2593let mayLoad = 1 in {
2594def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2595 "ldrexb", "\t$dest, [$ptr]",
2596 []>;
2597def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2598 "ldrexh", "\t$dest, [$ptr]",
2599 []>;
2600def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2601 "ldrex", "\t$dest, [$ptr]",
2602 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002603def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002604 NoItinerary,
2605 "ldrexd", "\t$dest, $dest2, [$ptr]",
2606 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002607}
2608
Jim Grosbach587b0722009-12-16 19:44:06 +00002609let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002610def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002611 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002612 "strexb", "\t$success, $src, [$ptr]",
2613 []>;
2614def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2615 NoItinerary,
2616 "strexh", "\t$success, $src, [$ptr]",
2617 []>;
2618def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002619 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002620 "strex", "\t$success, $src, [$ptr]",
2621 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002622def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002623 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2624 NoItinerary,
2625 "strexd", "\t$success, $src, $src2, [$ptr]",
2626 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002627}
2628
Johnny Chenb9436272010-02-17 22:37:58 +00002629// Clear-Exclusive is for disassembly only.
2630def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2631 [/* For disassembly only; pattern left blank */]>,
2632 Requires<[IsARM, HasV7]> {
2633 let Inst{31-20} = 0xf57;
2634 let Inst{7-4} = 0b0001;
2635}
2636
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002637// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2638let mayLoad = 1 in {
2639def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2640 "swp", "\t$dst, $src, [$ptr]",
2641 [/* For disassembly only; pattern left blank */]> {
2642 let Inst{27-23} = 0b00010;
2643 let Inst{22} = 0; // B = 0
2644 let Inst{21-20} = 0b00;
2645 let Inst{7-4} = 0b1001;
2646}
2647
2648def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2649 "swpb", "\t$dst, $src, [$ptr]",
2650 [/* For disassembly only; pattern left blank */]> {
2651 let Inst{27-23} = 0b00010;
2652 let Inst{22} = 1; // B = 1
2653 let Inst{21-20} = 0b00;
2654 let Inst{7-4} = 0b1001;
2655}
2656}
2657
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002658//===----------------------------------------------------------------------===//
2659// TLS Instructions
2660//
2661
2662// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002663let isCall = 1,
2664 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002665 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002666 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002667 [(set R0, ARMthread_pointer)]>;
2668}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002669
Evan Chenga8e29892007-01-19 07:51:42 +00002670//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002671// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002672// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002673// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002674// Since by its nature we may be coming from some other function to get
2675// here, and we're using the stack frame for the containing function to
2676// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002677// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002678// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002679// except for our own input by listing the relevant registers in Defs. By
2680// doing so, we also cause the prologue/epilogue code to actively preserve
2681// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002682// A constant value is passed in $val, and we use the location as a scratch.
2683let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002684 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2685 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002686 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002687 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002688 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002689 AddrModeNone, SizeSpecial, IndexModeNone,
2690 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002691 "add\t$val, pc, #8\t${:comment} eh_setjmp begin\n\t"
2692 "str\t$val, [$src, #+4]\n\t"
2693 "mov\tr0, #0\n\t"
2694 "add\tpc, pc, #0\n\t"
2695 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002696 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2697 Requires<[IsARM, HasVFP2]>;
2698}
2699
2700let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002701 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2702 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002703 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2704 AddrModeNone, SizeSpecial, IndexModeNone,
2705 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002706 "add\t$val, pc, #8\n ${:comment} eh_setjmp begin\n\t"
2707 "str\t$val, [$src, #+4]\n\t"
2708 "mov\tr0, #0\n\t"
2709 "add\tpc, pc, #0\n\t"
2710 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002711 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2712 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002713}
2714
Jim Grosbach5eb19512010-05-22 01:06:18 +00002715// FIXME: Non-Darwin version(s)
2716let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2717 Defs = [ R7, LR, SP ] in {
2718def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2719 AddrModeNone, SizeSpecial, IndexModeNone,
2720 Pseudo, NoItinerary,
2721 "ldr\tsp, [$src, #8]\n\t"
2722 "ldr\t$scratch, [$src, #4]\n\t"
2723 "ldr\tr7, [$src]\n\t"
2724 "bx\t$scratch", "",
2725 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2726 Requires<[IsARM, IsDarwin]>;
2727}
2728
Jim Grosbach0e0da732009-05-12 23:59:14 +00002729//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002730// Non-Instruction Patterns
2731//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002732
Evan Chenga8e29892007-01-19 07:51:42 +00002733// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002734
Evan Chenga8e29892007-01-19 07:51:42 +00002735// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002736let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002737def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002738 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002739 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002740 [(set GPR:$dst, so_imm2part:$src)]>,
2741 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002742
Evan Chenga8e29892007-01-19 07:51:42 +00002743def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002744 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2745 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002746def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002747 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2748 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002749def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2750 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2751 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002752def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2753 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2754 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002755
Evan Cheng5adb66a2009-09-28 09:14:39 +00002756// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002757// This is a single pseudo instruction, the benefit is that it can be remat'd
2758// as a single unit instead of having to handle reg inputs.
2759// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002760let isReMaterializable = 1 in
2761def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002762 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002763 [(set GPR:$dst, (i32 imm:$src))]>,
2764 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002765
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002766// ConstantPool, GlobalAddress, and JumpTable
2767def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2768 Requires<[IsARM, DontUseMovt]>;
2769def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2770def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2771 Requires<[IsARM, UseMovt]>;
2772def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2773 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2774
Evan Chenga8e29892007-01-19 07:51:42 +00002775// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002776
Dale Johannesen51e28e62010-06-03 21:09:53 +00002777// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002778def : ARMPat<(ARMtcret tcGPR:$dst),
2779 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002780
2781def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2782 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2783
2784def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2785 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2786
Dale Johannesen38d5f042010-06-15 22:24:08 +00002787def : ARMPat<(ARMtcret tcGPR:$dst),
2788 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002789
2790def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2791 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2792
2793def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2794 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002795
Evan Chenga8e29892007-01-19 07:51:42 +00002796// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002797def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002798 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002799def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002800 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002801
Evan Chenga8e29892007-01-19 07:51:42 +00002802// zextload i1 -> zextload i8
2803def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002804
Evan Chenga8e29892007-01-19 07:51:42 +00002805// extload -> zextload
2806def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2807def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2808def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002809
Evan Cheng83b5cf02008-11-05 23:22:34 +00002810def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2811def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2812
Evan Cheng34b12d22007-01-19 20:27:35 +00002813// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002814def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2815 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002816 (SMULBB GPR:$a, GPR:$b)>;
2817def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2818 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002819def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2820 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002821 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002822def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002823 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002824def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2825 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002826 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002827def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002828 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002829def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2830 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002831 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002832def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002833 (SMULWB GPR:$a, GPR:$b)>;
2834
2835def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002836 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2837 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002838 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2839def : ARMV5TEPat<(add GPR:$acc,
2840 (mul sext_16_node:$a, sext_16_node:$b)),
2841 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2842def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002843 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2844 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002845 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2846def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002847 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002848 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2849def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002850 (mul (sra GPR:$a, (i32 16)),
2851 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002852 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2853def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002854 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002855 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2856def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002857 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2858 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002859 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2860def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002861 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002862 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2863
Evan Chenga8e29892007-01-19 07:51:42 +00002864//===----------------------------------------------------------------------===//
2865// Thumb Support
2866//
2867
2868include "ARMInstrThumb.td"
2869
2870//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002871// Thumb2 Support
2872//
2873
2874include "ARMInstrThumb2.td"
2875
2876//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002877// Floating Point Support
2878//
2879
2880include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002881
2882//===----------------------------------------------------------------------===//
2883// Advanced SIMD (NEON) Support
2884//
2885
2886include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002887
2888//===----------------------------------------------------------------------===//
2889// Coprocessor Instructions. For disassembly only.
2890//
2891
2892def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2893 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2894 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2895 [/* For disassembly only; pattern left blank */]> {
2896 let Inst{4} = 0;
2897}
2898
2899def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2900 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2901 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2902 [/* For disassembly only; pattern left blank */]> {
2903 let Inst{31-28} = 0b1111;
2904 let Inst{4} = 0;
2905}
2906
Johnny Chen64dfb782010-02-16 20:04:27 +00002907class ACI<dag oops, dag iops, string opc, string asm>
2908 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2909 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2910 let Inst{27-25} = 0b110;
2911}
2912
2913multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2914
2915 def _OFFSET : ACI<(outs),
2916 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2917 opc, "\tp$cop, cr$CRd, $addr"> {
2918 let Inst{31-28} = op31_28;
2919 let Inst{24} = 1; // P = 1
2920 let Inst{21} = 0; // W = 0
2921 let Inst{22} = 0; // D = 0
2922 let Inst{20} = load;
2923 }
2924
2925 def _PRE : ACI<(outs),
2926 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2927 opc, "\tp$cop, cr$CRd, $addr!"> {
2928 let Inst{31-28} = op31_28;
2929 let Inst{24} = 1; // P = 1
2930 let Inst{21} = 1; // W = 1
2931 let Inst{22} = 0; // D = 0
2932 let Inst{20} = load;
2933 }
2934
2935 def _POST : ACI<(outs),
2936 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2937 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2938 let Inst{31-28} = op31_28;
2939 let Inst{24} = 0; // P = 0
2940 let Inst{21} = 1; // W = 1
2941 let Inst{22} = 0; // D = 0
2942 let Inst{20} = load;
2943 }
2944
2945 def _OPTION : ACI<(outs),
2946 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2947 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2948 let Inst{31-28} = op31_28;
2949 let Inst{24} = 0; // P = 0
2950 let Inst{23} = 1; // U = 1
2951 let Inst{21} = 0; // W = 0
2952 let Inst{22} = 0; // D = 0
2953 let Inst{20} = load;
2954 }
2955
2956 def L_OFFSET : ACI<(outs),
2957 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002958 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002959 let Inst{31-28} = op31_28;
2960 let Inst{24} = 1; // P = 1
2961 let Inst{21} = 0; // W = 0
2962 let Inst{22} = 1; // D = 1
2963 let Inst{20} = load;
2964 }
2965
2966 def L_PRE : ACI<(outs),
2967 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002968 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002969 let Inst{31-28} = op31_28;
2970 let Inst{24} = 1; // P = 1
2971 let Inst{21} = 1; // W = 1
2972 let Inst{22} = 1; // D = 1
2973 let Inst{20} = load;
2974 }
2975
2976 def L_POST : ACI<(outs),
2977 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002978 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002979 let Inst{31-28} = op31_28;
2980 let Inst{24} = 0; // P = 0
2981 let Inst{21} = 1; // W = 1
2982 let Inst{22} = 1; // D = 1
2983 let Inst{20} = load;
2984 }
2985
2986 def L_OPTION : ACI<(outs),
2987 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002988 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002989 let Inst{31-28} = op31_28;
2990 let Inst{24} = 0; // P = 0
2991 let Inst{23} = 1; // U = 1
2992 let Inst{21} = 0; // W = 0
2993 let Inst{22} = 1; // D = 1
2994 let Inst{20} = load;
2995 }
2996}
2997
2998defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2999defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3000defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3001defm STC2 : LdStCop<0b1111, 0, "stc2">;
3002
Johnny Chen906d57f2010-02-12 01:44:23 +00003003def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3004 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3005 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3006 [/* For disassembly only; pattern left blank */]> {
3007 let Inst{20} = 0;
3008 let Inst{4} = 1;
3009}
3010
3011def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3012 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3013 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3014 [/* For disassembly only; pattern left blank */]> {
3015 let Inst{31-28} = 0b1111;
3016 let Inst{20} = 0;
3017 let Inst{4} = 1;
3018}
3019
3020def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3021 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3022 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3023 [/* For disassembly only; pattern left blank */]> {
3024 let Inst{20} = 1;
3025 let Inst{4} = 1;
3026}
3027
3028def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3029 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3030 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3031 [/* For disassembly only; pattern left blank */]> {
3032 let Inst{31-28} = 0b1111;
3033 let Inst{20} = 1;
3034 let Inst{4} = 1;
3035}
3036
3037def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3038 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3039 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3040 [/* For disassembly only; pattern left blank */]> {
3041 let Inst{23-20} = 0b0100;
3042}
3043
3044def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3045 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3046 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3047 [/* For disassembly only; pattern left blank */]> {
3048 let Inst{31-28} = 0b1111;
3049 let Inst{23-20} = 0b0100;
3050}
3051
3052def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3053 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3054 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3055 [/* For disassembly only; pattern left blank */]> {
3056 let Inst{23-20} = 0b0101;
3057}
3058
3059def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3060 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3061 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3062 [/* For disassembly only; pattern left blank */]> {
3063 let Inst{31-28} = 0b1111;
3064 let Inst{23-20} = 0b0101;
3065}
3066
Johnny Chenb98e1602010-02-12 18:55:33 +00003067//===----------------------------------------------------------------------===//
3068// Move between special register and ARM core register -- for disassembly only
3069//
3070
3071def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3072 [/* For disassembly only; pattern left blank */]> {
3073 let Inst{23-20} = 0b0000;
3074 let Inst{7-4} = 0b0000;
3075}
3076
3077def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3078 [/* For disassembly only; pattern left blank */]> {
3079 let Inst{23-20} = 0b0100;
3080 let Inst{7-4} = 0b0000;
3081}
3082
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003083def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3084 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003085 [/* For disassembly only; pattern left blank */]> {
3086 let Inst{23-20} = 0b0010;
3087 let Inst{7-4} = 0b0000;
3088}
3089
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003090def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3091 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003092 [/* For disassembly only; pattern left blank */]> {
3093 let Inst{23-20} = 0b0010;
3094 let Inst{7-4} = 0b0000;
3095}
3096
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003097def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3098 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003099 [/* For disassembly only; pattern left blank */]> {
3100 let Inst{23-20} = 0b0110;
3101 let Inst{7-4} = 0b0000;
3102}
3103
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003104def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3105 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003106 [/* For disassembly only; pattern left blank */]> {
3107 let Inst{23-20} = 0b0110;
3108 let Inst{7-4} = 0b0000;
3109}