blob: 222a399c28c1b25ec4a1d9bb00aae9097f854a73 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000017#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000026#include "MCTargetDesc/ARMAddressingModes.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng55d42002011-01-08 01:24:27 +000036#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/MachineBasicBlock.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineFunction.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
Bill Wendling2a850152011-10-05 00:02:33 +000041#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000042#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000043#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000044#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000045#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000046#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng55d42002011-01-08 01:24:27 +000048#include "llvm/ADT/StringExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000049#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000050#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000051#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000052#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000053#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000054#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000055using namespace llvm;
56
Dale Johannesen51e28e62010-06-03 21:09:53 +000057STATISTIC(NumTailCalls, "Number of tail calls");
Evan Chengfc8475b2011-01-19 02:16:49 +000058STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Dale Johannesen51e28e62010-06-03 21:09:53 +000059
Bob Wilson703af3a2010-08-13 22:43:33 +000060// This option should go away when tail calls fully work.
61static cl::opt<bool>
62EnableARMTailCalls("arm-tail-calls", cl::Hidden,
63 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
64 cl::init(false));
65
Eric Christopher836c6242010-12-15 23:47:29 +000066cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000067EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000068 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000069 cl::init(false));
70
Evan Cheng46df4eb2010-06-16 07:35:02 +000071static cl::opt<bool>
72ARMInterworking("arm-interworking", cl::Hidden,
73 cl::desc("Enable / disable ARM interworking (for debugging only)"),
74 cl::init(true));
75
Cameron Zwaricha86686e2011-06-10 20:59:24 +000076namespace llvm {
77 class ARMCCState : public CCState {
78 public:
79 ARMCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
80 const TargetMachine &TM, SmallVector<CCValAssign, 16> &locs,
81 LLVMContext &C, ParmContext PC)
82 : CCState(CC, isVarArg, MF, TM, locs, C) {
83 assert(((PC == Call) || (PC == Prologue)) &&
84 "ARMCCState users must specify whether their context is call"
85 "or prologue generation.");
86 CallOrPrologue = PC;
87 }
88 };
89}
90
Stuart Hastingsc7315872011-04-20 16:47:52 +000091// The APCS parameter registers.
92static const unsigned GPRArgRegs[] = {
93 ARM::R0, ARM::R1, ARM::R2, ARM::R3
94};
95
Owen Andersone50ed302009-08-10 22:56:29 +000096void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
97 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000098 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000100 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
101 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000102
Owen Anderson70671842009-08-10 20:18:46 +0000103 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000104 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000105 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000106 }
107
Owen Andersone50ed302009-08-10 22:56:29 +0000108 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Duncan Sands28b77e92011-09-06 19:07:46 +0000110 setOperationAction(ISD::SETCC, VT.getSimpleVT(), Custom);
Eli Friedman5c89cb82011-10-24 23:08:52 +0000111 setOperationAction(ISD::INSERT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +0000112 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000113 if (ElemTy != MVT::i32) {
114 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
115 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
116 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
117 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
118 }
Owen Anderson70671842009-08-10 20:18:46 +0000119 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
120 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000121 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Bob Wilson5e8b8332011-01-07 04:59:04 +0000122 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Legal);
Bob Wilsond0910c42010-04-06 22:02:24 +0000123 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
124 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000126 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
127 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
128 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000129 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
130 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000131 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
132 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
133 setTruncStoreAction(VT.getSimpleVT(),
134 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000135 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000136 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000137
138 // Promote all bit-wise operations.
139 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000140 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000141 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
142 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000143 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000144 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000145 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000146 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000147 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000148 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000149 }
Bob Wilson16330762009-09-16 00:17:28 +0000150
151 // Neon does not support vector divide/remainder operations.
152 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
153 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
154 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
155 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
156 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
157 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000158}
159
Owen Andersone50ed302009-08-10 22:56:29 +0000160void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000161 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000163}
164
Owen Andersone50ed302009-08-10 22:56:29 +0000165void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000166 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000168}
169
Chris Lattnerf0144122009-07-28 03:13:23 +0000170static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
171 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000172 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000173
Chris Lattner80ec2792009-08-02 00:34:36 +0000174 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000175}
176
Evan Chenga8e29892007-01-19 07:51:42 +0000177ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000178 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000179 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000180 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000181 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Duncan Sands28b77e92011-09-06 19:07:46 +0000183 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000186 // Uses VFP for Thumb libfuncs if available.
187 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
188 // Single-precision floating-point arithmetic.
189 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
190 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
191 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
192 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000193
Evan Chengb1df8f22007-04-27 08:15:43 +0000194 // Double-precision floating-point arithmetic.
195 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
196 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
197 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
198 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000199
Evan Chengb1df8f22007-04-27 08:15:43 +0000200 // Single-precision comparisons.
201 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
202 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
203 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
204 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
205 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
206 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
207 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
208 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000209
Evan Chengb1df8f22007-04-27 08:15:43 +0000210 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
214 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000218
Evan Chengb1df8f22007-04-27 08:15:43 +0000219 // Double-precision comparisons.
220 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
221 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
222 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
223 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
224 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
225 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
226 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
227 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000228
Evan Chengb1df8f22007-04-27 08:15:43 +0000229 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
230 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
231 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
232 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
233 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
234 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
235 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
236 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chengb1df8f22007-04-27 08:15:43 +0000238 // Floating-point to integer conversions.
239 // i64 conversions are done via library routines even when generating VFP
240 // instructions, so use the same ones.
241 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
242 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
243 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
244 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000245
Evan Chengb1df8f22007-04-27 08:15:43 +0000246 // Conversions between floating types.
247 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
248 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
249
250 // Integer to floating-point conversions.
251 // i64 conversions are done via library routines even when generating VFP
252 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000253 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
254 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000255 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
256 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
257 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
258 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
259 }
Evan Chenga8e29892007-01-19 07:51:42 +0000260 }
261
Bob Wilson2f954612009-05-22 17:38:41 +0000262 // These libcalls are not available in 32-bit.
263 setLibcallName(RTLIB::SHL_I128, 0);
264 setLibcallName(RTLIB::SRL_I128, 0);
265 setLibcallName(RTLIB::SRA_I128, 0);
266
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000267 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000268 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000269 // RTABI chapter 4.1.2, Table 2
270 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
271 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
272 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
273 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
274 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
278
279 // Double-precision floating-point comparison helper functions
280 // RTABI chapter 4.1.2, Table 3
281 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
282 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
283 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
284 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
285 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
286 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
287 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
288 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
289 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
290 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
291 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
292 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
293 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
294 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
295 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
296 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
297 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
298 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
299 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
300 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
301 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
302 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
303 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
304 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
305
306 // Single-precision floating-point arithmetic helper functions
307 // RTABI chapter 4.1.2, Table 4
308 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
309 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
310 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
311 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
312 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
316
317 // Single-precision floating-point comparison helper functions
318 // RTABI chapter 4.1.2, Table 5
319 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
320 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
321 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
322 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
323 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
324 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
325 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
326 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
327 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
328 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
329 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
330 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
331 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
332 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
333 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
334 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
335 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
336 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
337 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
338 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
339 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
340 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
341 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
342 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
343
344 // Floating-point to integer conversions.
345 // RTABI chapter 4.1.2, Table 6
346 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
347 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
348 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
349 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
350 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
351 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
352 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
353 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
354 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
356 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
361 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
362
363 // Conversions between floating types.
364 // RTABI chapter 4.1.2, Table 7
365 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
366 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
367 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000368 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000369
370 // Integer to floating-point conversions.
371 // RTABI chapter 4.1.2, Table 8
372 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
373 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
374 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
375 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
376 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
377 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
378 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
379 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
380 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
381 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
382 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
383 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
384 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
385 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
386 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
387 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
388
389 // Long long helper functions
390 // RTABI chapter 4.2, Table 9
391 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
392 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
393 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
394 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
395 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
396 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
397 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
398 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
399 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
400 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
401 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
402 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
403
404 // Integer division functions
405 // RTABI chapter 4.3.1
406 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
407 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
408 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
409 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
410 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
411 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
412 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
413 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
414 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
415 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
416 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000417 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Renato Golin1ec11fb2011-05-22 21:41:23 +0000418
419 // Memory operations
420 // RTABI chapter 4.3.4
421 setLibcallName(RTLIB::MEMCPY, "__aeabi_memcpy");
422 setLibcallName(RTLIB::MEMMOVE, "__aeabi_memmove");
423 setLibcallName(RTLIB::MEMSET, "__aeabi_memset");
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000424 }
425
Bob Wilson2fef4572011-10-07 16:59:21 +0000426 // Use divmod compiler-rt calls for iOS 5.0 and later.
427 if (Subtarget->getTargetTriple().getOS() == Triple::IOS &&
428 !Subtarget->getTargetTriple().isOSVersionLT(5, 0)) {
429 setLibcallName(RTLIB::SDIVREM_I32, "__divmodsi4");
430 setLibcallName(RTLIB::UDIVREM_I32, "__udivmodsi4");
431 }
432
David Goodwinf1daf7d2009-07-08 23:10:31 +0000433 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000435 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000437 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000439 if (!Subtarget->isFPOnlySP())
440 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000441
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000443 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000444
445 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 addDRTypeForNEON(MVT::v2f32);
447 addDRTypeForNEON(MVT::v8i8);
448 addDRTypeForNEON(MVT::v4i16);
449 addDRTypeForNEON(MVT::v2i32);
450 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000451
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 addQRTypeForNEON(MVT::v4f32);
453 addQRTypeForNEON(MVT::v2f64);
454 addQRTypeForNEON(MVT::v16i8);
455 addQRTypeForNEON(MVT::v8i16);
456 addQRTypeForNEON(MVT::v4i32);
457 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000458
Bob Wilson74dc72e2009-09-15 23:55:57 +0000459 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
460 // neither Neon nor VFP support any arithmetic operations on it.
461 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
462 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
463 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
464 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
465 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000467 setOperationAction(ISD::SETCC, MVT::v2f64, Expand);
Bob Wilson74dc72e2009-09-15 23:55:57 +0000468 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
469 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
470 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
471 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
472 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
473 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
474 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
475 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
476 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
477 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
478 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
479 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
480 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
481 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
482 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
483 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
484 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
485
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000486 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
487
Bob Wilson642b3292009-09-16 00:32:15 +0000488 // Neon does not support some operations on v1i64 and v2i64 types.
489 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000490 // Custom handling for some quad-vector types to detect VMULL.
491 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
492 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
493 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begeman7973f352011-02-11 20:53:29 +0000494 // Custom handling for some vector types to avoid expensive expansions
495 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
496 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
497 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
498 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000499 setOperationAction(ISD::SETCC, MVT::v1i64, Expand);
500 setOperationAction(ISD::SETCC, MVT::v2i64, Expand);
Cameron Zwarich3007d332011-03-29 21:41:55 +0000501 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
502 // a destination type that is wider than the source.
503 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
504 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000505
Bob Wilson1c3ef902011-02-07 17:43:21 +0000506 setTargetDAGCombine(ISD::INTRINSIC_VOID);
507 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson5bafff32009-06-22 23:27:02 +0000508 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
509 setTargetDAGCombine(ISD::SHL);
510 setTargetDAGCombine(ISD::SRL);
511 setTargetDAGCombine(ISD::SRA);
512 setTargetDAGCombine(ISD::SIGN_EXTEND);
513 setTargetDAGCombine(ISD::ZERO_EXTEND);
514 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000515 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000516 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000517 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000518 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
519 setTargetDAGCombine(ISD::STORE);
Chad Rosieref01edf2011-06-24 19:23:04 +0000520 setTargetDAGCombine(ISD::FP_TO_SINT);
521 setTargetDAGCombine(ISD::FP_TO_UINT);
522 setTargetDAGCombine(ISD::FDIV);
Nadav Rotem004a24b2011-10-15 20:03:12 +0000523
524 setLoadExtAction(ISD::EXTLOAD, MVT::v4i8, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000525 }
526
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000527 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000528
529 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000531
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000532 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000534
Evan Chenga8e29892007-01-19 07:51:42 +0000535 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000536 if (!Subtarget->isThumb1Only()) {
537 for (unsigned im = (unsigned)ISD::PRE_INC;
538 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setIndexedLoadAction(im, MVT::i1, Legal);
540 setIndexedLoadAction(im, MVT::i8, Legal);
541 setIndexedLoadAction(im, MVT::i16, Legal);
542 setIndexedLoadAction(im, MVT::i32, Legal);
543 setIndexedStoreAction(im, MVT::i1, Legal);
544 setIndexedStoreAction(im, MVT::i8, Legal);
545 setIndexedStoreAction(im, MVT::i16, Legal);
546 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000547 }
Evan Chenga8e29892007-01-19 07:51:42 +0000548 }
549
550 // i64 operation support.
Eric Christopher2cc40132011-04-19 18:49:19 +0000551 setOperationAction(ISD::MUL, MVT::i64, Expand);
552 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000553 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
555 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000556 }
Jim Grosbacha7603982011-07-01 21:12:19 +0000557 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops()
558 || (Subtarget->isThumb2() && !Subtarget->hasThumb2DSP()))
Eric Christopher2cc40132011-04-19 18:49:19 +0000559 setOperationAction(ISD::MULHS, MVT::i32, Expand);
560
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000561 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000562 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000563 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000564 setOperationAction(ISD::SRL, MVT::i64, Custom);
565 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000566
Evan Cheng342e3162011-08-30 01:34:54 +0000567 if (!Subtarget->isThumb1Only()) {
568 // FIXME: We should do this for Thumb1 as well.
569 setOperationAction(ISD::ADDC, MVT::i32, Custom);
570 setOperationAction(ISD::ADDE, MVT::i32, Custom);
571 setOperationAction(ISD::SUBC, MVT::i32, Custom);
572 setOperationAction(ISD::SUBE, MVT::i32, Custom);
573 }
574
Evan Chenga8e29892007-01-19 07:51:42 +0000575 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000577 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000579 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000581
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000582 // Only ARMv6 has BSWAP.
583 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000585
Evan Chenga8e29892007-01-19 07:51:42 +0000586 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000587 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000588 // v7M has a hardware divider
589 setOperationAction(ISD::SDIV, MVT::i32, Expand);
590 setOperationAction(ISD::UDIV, MVT::i32, Expand);
591 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 setOperationAction(ISD::SREM, MVT::i32, Expand);
593 setOperationAction(ISD::UREM, MVT::i32, Expand);
594 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
595 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000596
Owen Anderson825b72b2009-08-11 20:47:22 +0000597 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
598 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
599 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
600 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000601 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000602
Evan Cheng4da0c7c2011-04-08 21:37:21 +0000603 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Chengfb3611d2010-05-11 07:26:32 +0000604
Evan Chenga8e29892007-01-19 07:51:42 +0000605 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::VASTART, MVT::Other, Custom);
607 setOperationAction(ISD::VAARG, MVT::Other, Expand);
608 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
609 setOperationAction(ISD::VAEND, MVT::Other, Expand);
610 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
611 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000612 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikov5899a602011-01-24 22:38:45 +0000613 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
614 setExceptionPointerRegister(ARM::R0);
615 setExceptionSelectorRegister(ARM::R1);
616
Evan Cheng3a1588a2010-04-15 22:20:34 +0000617 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000618 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
619 // the default expansion.
Eli Friedman4db5aca2011-08-29 18:23:02 +0000620 // FIXME: This should be checking for v6k, not just v6.
Evan Cheng11db0682010-08-11 06:22:01 +0000621 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000622 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000623 // membarrier needs custom lowering; the rest are legal and handled
624 // normally.
625 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000626 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Eli Friedman2bdffe42011-08-31 00:31:29 +0000627 // Custom lowering for 64-bit ops
628 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
629 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
630 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
631 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
632 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
633 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Eli Friedman4d3f3292011-08-31 17:52:22 +0000634 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Eli Friedman26689ac2011-08-03 21:06:02 +0000635 // Automatically insert fences (dmb ist) around ATOMIC_SWAP etc.
636 setInsertFencesForAtomic(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000637 } else {
638 // Set them all for expansion, which will force libcalls.
639 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000640 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000641 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000642 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000643 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000644 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000645 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000646 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000647 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000648 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000649 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000650 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000651 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000652 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Eli Friedman7cc15662011-09-15 22:18:49 +0000653 // Mark ATOMIC_LOAD and ATOMIC_STORE custom so we can handle the
654 // Unordered/Monotonic case.
655 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
656 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000657 // Since the libcalls include locking, fold in the fences
658 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000659 }
Evan Chenga8e29892007-01-19 07:51:42 +0000660
Evan Cheng416941d2010-11-04 05:19:35 +0000661 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000662
Eli Friedmana2c6f452010-06-26 04:36:50 +0000663 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
664 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
666 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000667 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000669
Nate Begemand1fb5832010-08-03 21:31:55 +0000670 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000671 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
672 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000673 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000674 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
675 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000676
677 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000679 if (Subtarget->isTargetDarwin()) {
680 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
681 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000682 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
John McCall5f8fd542011-05-29 19:50:32 +0000683 setLibcallName(RTLIB::UNWIND_RESUME, "_Unwind_SjLj_Resume");
Jim Grosbache97f9682010-07-07 00:07:57 +0000684 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000685
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 setOperationAction(ISD::SETCC, MVT::i32, Expand);
687 setOperationAction(ISD::SETCC, MVT::f32, Expand);
688 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000689 setOperationAction(ISD::SELECT, MVT::i32, Custom);
690 setOperationAction(ISD::SELECT, MVT::f32, Custom);
691 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
693 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
694 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000695
Owen Anderson825b72b2009-08-11 20:47:22 +0000696 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
697 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
698 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
699 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
700 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000701
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000702 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 setOperationAction(ISD::FSIN, MVT::f64, Expand);
704 setOperationAction(ISD::FSIN, MVT::f32, Expand);
705 setOperationAction(ISD::FCOS, MVT::f32, Expand);
706 setOperationAction(ISD::FCOS, MVT::f64, Expand);
707 setOperationAction(ISD::FREM, MVT::f64, Expand);
708 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000709 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000710 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
711 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000712 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000713 setOperationAction(ISD::FPOW, MVT::f64, Expand);
714 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000715
Cameron Zwarich33390842011-07-08 21:39:21 +0000716 setOperationAction(ISD::FMA, MVT::f64, Expand);
717 setOperationAction(ISD::FMA, MVT::f32, Expand);
718
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000719 // Various VFP goodness
720 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000721 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
722 if (Subtarget->hasVFP2()) {
723 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
724 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
725 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
726 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
727 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000728 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000729 if (!Subtarget->hasFP16()) {
730 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
731 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000732 }
Evan Cheng110cf482008-04-01 01:50:16 +0000733 }
Evan Chenga8e29892007-01-19 07:51:42 +0000734
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000735 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000736 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000737 setTargetDAGCombine(ISD::ADD);
738 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000739 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000740
Owen Anderson080c0922010-11-05 19:27:46 +0000741 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000742 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000743 if (Subtarget->hasNEON())
744 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000745
Evan Chenga8e29892007-01-19 07:51:42 +0000746 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000747
Evan Chengf7d87ee2010-05-21 00:43:17 +0000748 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
749 setSchedulingPreference(Sched::RegPressure);
750 else
751 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000752
Evan Cheng05219282011-01-06 06:52:41 +0000753 //// temporary - rewrite interface to use type
754 maxStoresPerMemcpy = maxStoresPerMemcpyOptSize = 1;
Lang Hames75757f92011-10-26 20:56:52 +0000755 maxStoresPerMemset = 16;
756 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengf6799392010-06-26 01:52:05 +0000757
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000758 // On ARM arguments smaller than 4 bytes are extended, so all arguments
759 // are at least 4 bytes aligned.
760 setMinStackArgumentAlignment(4);
761
Evan Chengfff606d2010-09-24 19:07:23 +0000762 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000763
764 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000765}
766
Andrew Trick32cec0a2011-01-19 02:35:27 +0000767// FIXME: It might make sense to define the representative register class as the
768// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
769// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
770// SPR's representative would be DPR_VFP2. This should work well if register
771// pressure tracking were modified such that a register use would increment the
772// pressure of the register class's representative and all of it's super
773// classes' representatives transitively. We have not implemented this because
774// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000775// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick32cec0a2011-01-19 02:35:27 +0000776// and extractions.
Evan Cheng4f6b4672010-07-21 06:09:07 +0000777std::pair<const TargetRegisterClass*, uint8_t>
778ARMTargetLowering::findRepresentativeClass(EVT VT) const{
779 const TargetRegisterClass *RRC = 0;
780 uint8_t Cost = 1;
781 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000782 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000783 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000784 // Use DPR as representative register class for all floating point
785 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
786 // the cost is 1 for both f32 and f64.
787 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000788 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000789 RRC = ARM::DPRRegisterClass;
Andrew Trick32cec0a2011-01-19 02:35:27 +0000790 // When NEON is used for SP, only half of the register file is available
791 // because operations that define both SP and DP results will be constrained
792 // to the VFP2 class (D0-D15). We currently model this constraint prior to
793 // coalescing by double-counting the SP regs. See the FIXME above.
794 if (Subtarget->useNEONForSinglePrecisionFP())
795 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000796 break;
797 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
798 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000799 RRC = ARM::DPRRegisterClass;
800 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000801 break;
802 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000803 RRC = ARM::DPRRegisterClass;
804 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000805 break;
806 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000807 RRC = ARM::DPRRegisterClass;
808 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000809 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000810 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000811 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000812}
813
Evan Chenga8e29892007-01-19 07:51:42 +0000814const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
815 switch (Opcode) {
816 default: return 0;
817 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng53519f02011-01-21 18:55:51 +0000818 case ARMISD::WrapperDYN: return "ARMISD::WrapperDYN";
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000819 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Chenga8e29892007-01-19 07:51:42 +0000820 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
821 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000822 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000823 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
824 case ARMISD::tCALL: return "ARMISD::tCALL";
825 case ARMISD::BRCOND: return "ARMISD::BRCOND";
826 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000827 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000828 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
829 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
830 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000831 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000832 case ARMISD::CMPFP: return "ARMISD::CMPFP";
833 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000834 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000835 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
836 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000837
Jim Grosbach3482c802010-01-18 19:58:49 +0000838 case ARMISD::RBIT: return "ARMISD::RBIT";
839
Bob Wilson76a312b2010-03-19 22:51:32 +0000840 case ARMISD::FTOSI: return "ARMISD::FTOSI";
841 case ARMISD::FTOUI: return "ARMISD::FTOUI";
842 case ARMISD::SITOF: return "ARMISD::SITOF";
843 case ARMISD::UITOF: return "ARMISD::UITOF";
844
Evan Chenga8e29892007-01-19 07:51:42 +0000845 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
846 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
847 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000848
Evan Cheng342e3162011-08-30 01:34:54 +0000849 case ARMISD::ADDC: return "ARMISD::ADDC";
850 case ARMISD::ADDE: return "ARMISD::ADDE";
851 case ARMISD::SUBC: return "ARMISD::SUBC";
852 case ARMISD::SUBE: return "ARMISD::SUBE";
853
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000854 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
855 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000856
Evan Chengc5942082009-10-28 06:55:03 +0000857 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
858 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000859 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000860
Dale Johannesen51e28e62010-06-03 21:09:53 +0000861 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000862
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000863 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000864
Evan Cheng86198642009-08-07 00:34:42 +0000865 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
866
Jim Grosbach3728e962009-12-10 00:11:09 +0000867 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000868 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000869
Evan Chengdfed19f2010-11-03 06:34:55 +0000870 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
871
Bob Wilson5bafff32009-06-22 23:27:02 +0000872 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000873 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000874 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000875 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
876 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000877 case ARMISD::VCGEU: return "ARMISD::VCGEU";
878 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000879 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
880 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000881 case ARMISD::VCGTU: return "ARMISD::VCGTU";
882 case ARMISD::VTST: return "ARMISD::VTST";
883
884 case ARMISD::VSHL: return "ARMISD::VSHL";
885 case ARMISD::VSHRs: return "ARMISD::VSHRs";
886 case ARMISD::VSHRu: return "ARMISD::VSHRu";
887 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
888 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
889 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
890 case ARMISD::VSHRN: return "ARMISD::VSHRN";
891 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
892 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
893 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
894 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
895 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
896 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
897 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
898 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
899 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
900 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
901 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
902 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
903 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
904 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000905 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000906 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000907 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000908 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000909 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000910 case ARMISD::VREV64: return "ARMISD::VREV64";
911 case ARMISD::VREV32: return "ARMISD::VREV32";
912 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000913 case ARMISD::VZIP: return "ARMISD::VZIP";
914 case ARMISD::VUZP: return "ARMISD::VUZP";
915 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendling69a05a72011-03-14 23:02:38 +0000916 case ARMISD::VTBL1: return "ARMISD::VTBL1";
917 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000918 case ARMISD::VMULLs: return "ARMISD::VMULLs";
919 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000920 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000921 case ARMISD::FMAX: return "ARMISD::FMAX";
922 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000923 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000924 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
925 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000926 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000927 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
928 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
929 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson1c3ef902011-02-07 17:43:21 +0000930 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
931 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
932 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
933 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
934 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
935 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
936 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
937 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
938 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
939 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
940 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
941 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
942 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
943 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
944 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
945 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
946 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Chenga8e29892007-01-19 07:51:42 +0000947 }
948}
949
Duncan Sands28b77e92011-09-06 19:07:46 +0000950EVT ARMTargetLowering::getSetCCResultType(EVT VT) const {
951 if (!VT.isVector()) return getPointerTy();
952 return VT.changeVectorElementTypeToInteger();
953}
954
Evan Cheng06b666c2010-05-15 02:18:07 +0000955/// getRegClassFor - Return the register class that should be used for the
956/// specified value type.
957TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
958 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
959 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
960 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000961 if (Subtarget->hasNEON()) {
962 if (VT == MVT::v4i64)
963 return ARM::QQPRRegisterClass;
964 else if (VT == MVT::v8i64)
965 return ARM::QQQQPRRegisterClass;
966 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000967 return TargetLowering::getRegClassFor(VT);
968}
969
Eric Christopherab695882010-07-21 22:26:11 +0000970// Create a fast isel object.
971FastISel *
972ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
973 return ARM::createFastISel(funcInfo);
974}
975
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000976/// getMaximalGlobalOffset - Returns the maximal possible offset which can
977/// be used for loads / stores from the global.
978unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
979 return (Subtarget->isThumb1Only() ? 127 : 4095);
980}
981
Evan Cheng1cc39842010-05-20 23:26:43 +0000982Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000983 unsigned NumVals = N->getNumValues();
984 if (!NumVals)
985 return Sched::RegPressure;
986
987 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000988 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000989 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +0000990 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000991 if (VT.isFloatingPoint() || VT.isVector())
Dan Gohman692c1d82011-10-24 17:55:11 +0000992 return Sched::ILP;
Evan Cheng1cc39842010-05-20 23:26:43 +0000993 }
Evan Chengc10f5432010-05-28 23:25:23 +0000994
995 if (!N->isMachineOpcode())
996 return Sched::RegPressure;
997
998 // Load are scheduled for latency even if there instruction itinerary
999 // is not available.
1000 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Chenge837dea2011-06-28 19:10:37 +00001001 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +00001002
Evan Chenge837dea2011-06-28 19:10:37 +00001003 if (MCID.getNumDefs() == 0)
Evan Chengd7e473c2010-10-29 18:07:31 +00001004 return Sched::RegPressure;
1005 if (!Itins->isEmpty() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001006 Itins->getOperandCycle(MCID.getSchedClass(), 0) > 2)
Dan Gohman692c1d82011-10-24 17:55:11 +00001007 return Sched::ILP;
Evan Chengc10f5432010-05-28 23:25:23 +00001008
Evan Cheng1cc39842010-05-20 23:26:43 +00001009 return Sched::RegPressure;
1010}
1011
Evan Chenga8e29892007-01-19 07:51:42 +00001012//===----------------------------------------------------------------------===//
1013// Lowering Code
1014//===----------------------------------------------------------------------===//
1015
Evan Chenga8e29892007-01-19 07:51:42 +00001016/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
1017static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
1018 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001019 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +00001020 case ISD::SETNE: return ARMCC::NE;
1021 case ISD::SETEQ: return ARMCC::EQ;
1022 case ISD::SETGT: return ARMCC::GT;
1023 case ISD::SETGE: return ARMCC::GE;
1024 case ISD::SETLT: return ARMCC::LT;
1025 case ISD::SETLE: return ARMCC::LE;
1026 case ISD::SETUGT: return ARMCC::HI;
1027 case ISD::SETUGE: return ARMCC::HS;
1028 case ISD::SETULT: return ARMCC::LO;
1029 case ISD::SETULE: return ARMCC::LS;
1030 }
1031}
1032
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001033/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
1034static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +00001035 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +00001036 CondCode2 = ARMCC::AL;
1037 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001038 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +00001039 case ISD::SETEQ:
1040 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1041 case ISD::SETGT:
1042 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1043 case ISD::SETGE:
1044 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1045 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001046 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +00001047 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1048 case ISD::SETO: CondCode = ARMCC::VC; break;
1049 case ISD::SETUO: CondCode = ARMCC::VS; break;
1050 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1051 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1052 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1053 case ISD::SETLT:
1054 case ISD::SETULT: CondCode = ARMCC::LT; break;
1055 case ISD::SETLE:
1056 case ISD::SETULE: CondCode = ARMCC::LE; break;
1057 case ISD::SETNE:
1058 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1059 }
Evan Chenga8e29892007-01-19 07:51:42 +00001060}
1061
Bob Wilson1f595bb2009-04-17 19:07:39 +00001062//===----------------------------------------------------------------------===//
1063// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +00001064//===----------------------------------------------------------------------===//
1065
1066#include "ARMGenCallingConv.inc"
1067
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001068/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1069/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001070CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001071 bool Return,
1072 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001073 switch (CC) {
1074 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001075 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001076 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +00001077 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +00001078 if (!Subtarget->isAAPCS_ABI())
1079 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1080 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1081 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1082 }
1083 // Fallthrough
1084 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001085 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +00001086 if (!Subtarget->isAAPCS_ABI())
1087 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1088 else if (Subtarget->hasVFP2() &&
1089 FloatABIType == FloatABI::Hard && !isVarArg)
1090 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1091 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1092 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001093 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +00001094 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001095 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001096 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001097 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001098 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001099 }
1100}
1101
Dan Gohman98ca4f22009-08-05 01:29:28 +00001102/// LowerCallResult - Lower the result values of a call into the
1103/// appropriate copies out of appropriate physical registers.
1104SDValue
1105ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001106 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001107 const SmallVectorImpl<ISD::InputArg> &Ins,
1108 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001109 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001110
Bob Wilson1f595bb2009-04-17 19:07:39 +00001111 // Assign locations to each value returned by this call.
1112 SmallVector<CCValAssign, 16> RVLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001113 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1114 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001115 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001116 CCAssignFnForNode(CallConv, /* Return*/ true,
1117 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001118
1119 // Copy all of the result registers out of their specified physreg.
1120 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1121 CCValAssign VA = RVLocs[i];
1122
Bob Wilson80915242009-04-25 00:33:20 +00001123 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001124 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001125 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001126 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001127 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001128 Chain = Lo.getValue(1);
1129 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001130 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001131 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001132 InFlag);
1133 Chain = Hi.getValue(1);
1134 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001135 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001136
Owen Anderson825b72b2009-08-11 20:47:22 +00001137 if (VA.getLocVT() == MVT::v2f64) {
1138 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1139 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1140 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001141
1142 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001143 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001144 Chain = Lo.getValue(1);
1145 InFlag = Lo.getValue(2);
1146 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001147 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001148 Chain = Hi.getValue(1);
1149 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001150 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001151 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1152 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001153 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001154 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001155 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1156 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001157 Chain = Val.getValue(1);
1158 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001159 }
Bob Wilson80915242009-04-25 00:33:20 +00001160
1161 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001162 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001163 case CCValAssign::Full: break;
1164 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001165 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001166 break;
1167 }
1168
Dan Gohman98ca4f22009-08-05 01:29:28 +00001169 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001170 }
1171
Dan Gohman98ca4f22009-08-05 01:29:28 +00001172 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001173}
1174
Bob Wilsondee46d72009-04-17 20:35:10 +00001175/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001176SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001177ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1178 SDValue StackPtr, SDValue Arg,
1179 DebugLoc dl, SelectionDAG &DAG,
1180 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001181 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001182 unsigned LocMemOffset = VA.getLocMemOffset();
1183 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1184 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001185 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001186 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001187 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001188}
1189
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001191 SDValue Chain, SDValue &Arg,
1192 RegsToPassVector &RegsToPass,
1193 CCValAssign &VA, CCValAssign &NextVA,
1194 SDValue &StackPtr,
1195 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001196 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001197
Jim Grosbache5165492009-11-09 00:11:35 +00001198 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001199 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001200 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1201
1202 if (NextVA.isRegLoc())
1203 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1204 else {
1205 assert(NextVA.isMemLoc());
1206 if (StackPtr.getNode() == 0)
1207 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1208
Dan Gohman98ca4f22009-08-05 01:29:28 +00001209 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1210 dl, DAG, NextVA,
1211 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001212 }
1213}
1214
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001216/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1217/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001218SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001219ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001220 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001221 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001222 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001223 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001224 const SmallVectorImpl<ISD::InputArg> &Ins,
1225 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001226 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001227 MachineFunction &MF = DAG.getMachineFunction();
1228 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1229 bool IsSibCall = false;
Bob Wilson6d2f9ce2011-10-07 17:17:49 +00001230 // Disable tail calls if they're not supported.
1231 if (!EnableARMTailCalls && !Subtarget->supportsTailCall())
Bob Wilson703af3a2010-08-13 22:43:33 +00001232 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001233 if (isTailCall) {
1234 // Check if it's really possible to do a tail call.
1235 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1236 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001237 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001238 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1239 // detected sibcalls.
1240 if (isTailCall) {
1241 ++NumTailCalls;
1242 IsSibCall = true;
1243 }
1244 }
Evan Chenga8e29892007-01-19 07:51:42 +00001245
Bob Wilson1f595bb2009-04-17 19:07:39 +00001246 // Analyze operands of the call, assigning locations to each operand.
1247 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001248 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1249 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001250 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001251 CCAssignFnForNode(CallConv, /* Return*/ false,
1252 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001253
Bob Wilson1f595bb2009-04-17 19:07:39 +00001254 // Get a count of how many bytes are to be pushed on the stack.
1255 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001256
Dale Johannesen51e28e62010-06-03 21:09:53 +00001257 // For tail calls, memory operands are available in our caller's stack.
1258 if (IsSibCall)
1259 NumBytes = 0;
1260
Evan Chenga8e29892007-01-19 07:51:42 +00001261 // Adjust the stack pointer for the new arguments...
1262 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001263 if (!IsSibCall)
1264 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001265
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001266 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001267
Bob Wilson5bafff32009-06-22 23:27:02 +00001268 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001269 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001270
Bob Wilson1f595bb2009-04-17 19:07:39 +00001271 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001272 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001273 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1274 i != e;
1275 ++i, ++realArgIdx) {
1276 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001277 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001278 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001279 bool isByVal = Flags.isByVal();
Evan Chenga8e29892007-01-19 07:51:42 +00001280
Bob Wilson1f595bb2009-04-17 19:07:39 +00001281 // Promote the value if needed.
1282 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001283 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001284 case CCValAssign::Full: break;
1285 case CCValAssign::SExt:
1286 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1287 break;
1288 case CCValAssign::ZExt:
1289 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1290 break;
1291 case CCValAssign::AExt:
1292 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1293 break;
1294 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001295 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001296 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001297 }
1298
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001299 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001300 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001301 if (VA.getLocVT() == MVT::v2f64) {
1302 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1303 DAG.getConstant(0, MVT::i32));
1304 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1305 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001306
Dan Gohman98ca4f22009-08-05 01:29:28 +00001307 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001308 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1309
1310 VA = ArgLocs[++i]; // skip ahead to next loc
1311 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001312 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001313 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1314 } else {
1315 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001316
Dan Gohman98ca4f22009-08-05 01:29:28 +00001317 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1318 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001319 }
1320 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001321 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001322 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001323 }
1324 } else if (VA.isRegLoc()) {
1325 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastingsc7315872011-04-20 16:47:52 +00001326 } else if (isByVal) {
1327 assert(VA.isMemLoc());
1328 unsigned offset = 0;
1329
1330 // True if this byval aggregate will be split between registers
1331 // and memory.
1332 if (CCInfo.isFirstByValRegValid()) {
1333 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1334 unsigned int i, j;
1335 for (i = 0, j = CCInfo.getFirstByValReg(); j < ARM::R4; i++, j++) {
1336 SDValue Const = DAG.getConstant(4*i, MVT::i32);
1337 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1338 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1339 MachinePointerInfo(),
1340 false, false, 0);
1341 MemOpChains.push_back(Load.getValue(1));
1342 RegsToPass.push_back(std::make_pair(j, Load));
1343 }
1344 offset = ARM::R4 - CCInfo.getFirstByValReg();
1345 CCInfo.clearFirstByValReg();
1346 }
1347
1348 unsigned LocMemOffset = VA.getLocMemOffset();
1349 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset);
1350 SDValue Dst = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
1351 StkPtrOff);
1352 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset);
1353 SDValue Src = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg, SrcOffset);
1354 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset,
1355 MVT::i32);
Dan Gohman6f3ddef2011-10-29 00:41:52 +00001356 // TODO: Disable AlwaysInline when it becomes possible
1357 // to emit a nested call sequence.
Stuart Hastingsc7315872011-04-20 16:47:52 +00001358 MemOpChains.push_back(DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode,
1359 Flags.getByValAlign(),
1360 /*isVolatile=*/false,
Dan Gohman6f3ddef2011-10-29 00:41:52 +00001361 /*AlwaysInline=*/true,
Stuart Hastingsc7315872011-04-20 16:47:52 +00001362 MachinePointerInfo(0),
1363 MachinePointerInfo(0)));
1364
1365 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001366 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001367
Dan Gohman98ca4f22009-08-05 01:29:28 +00001368 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1369 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001370 }
Evan Chenga8e29892007-01-19 07:51:42 +00001371 }
1372
1373 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001374 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001375 &MemOpChains[0], MemOpChains.size());
1376
1377 // Build a sequence of copy-to-reg nodes chained together with token chain
1378 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001379 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001380 // Tail call byval lowering might overwrite argument registers so in case of
1381 // tail call optimization the copies to registers are lowered later.
1382 if (!isTailCall)
1383 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1384 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1385 RegsToPass[i].second, InFlag);
1386 InFlag = Chain.getValue(1);
1387 }
Evan Chenga8e29892007-01-19 07:51:42 +00001388
Dale Johannesen51e28e62010-06-03 21:09:53 +00001389 // For tail calls lower the arguments to the 'real' stack slot.
1390 if (isTailCall) {
1391 // Force all the incoming stack arguments to be loaded from the stack
1392 // before any new outgoing arguments are stored to the stack, because the
1393 // outgoing stack slots may alias the incoming argument stack slots, and
1394 // the alias isn't otherwise explicit. This is slightly more conservative
1395 // than necessary, because it means that each store effectively depends
1396 // on every argument instead of just those arguments it would clobber.
1397
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001398 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001399 InFlag = SDValue();
1400 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1401 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1402 RegsToPass[i].second, InFlag);
1403 InFlag = Chain.getValue(1);
1404 }
1405 InFlag =SDValue();
1406 }
1407
Bill Wendling056292f2008-09-16 21:48:12 +00001408 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1409 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1410 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001411 bool isDirect = false;
1412 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001413 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001414 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001415
1416 if (EnableARMLongCalls) {
1417 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1418 && "long-calls with non-static relocation model!");
1419 // Handle a global address or an external symbol. If it's not one of
1420 // those, the target's already in a register, so we don't need to do
1421 // anything extra.
1422 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001423 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001424 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001425 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001426 ARMConstantPoolValue *CPV =
1427 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 0);
1428
Jim Grosbache7b52522010-04-14 22:28:31 +00001429 // Get the address of the callee into a register
1430 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1431 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1432 Callee = DAG.getLoad(getPointerTy(), dl,
1433 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001434 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001435 false, false, 0);
1436 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1437 const char *Sym = S->getSymbol();
1438
1439 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001440 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingfe31e672011-10-01 08:58:29 +00001441 ARMConstantPoolValue *CPV =
1442 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1443 ARMPCLabelIndex, 0);
Jim Grosbache7b52522010-04-14 22:28:31 +00001444 // Get the address of the callee into a register
1445 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1446 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1447 Callee = DAG.getLoad(getPointerTy(), dl,
1448 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001449 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001450 false, false, 0);
1451 }
1452 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001453 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001454 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001455 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001456 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001457 getTargetMachine().getRelocationModel() != Reloc::Static;
1458 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001459 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001460 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001461 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001462 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001463 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001464 ARMConstantPoolValue *CPV =
1465 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001466 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001467 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001468 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001469 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001470 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001471 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001472 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001473 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001474 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001475 } else {
1476 // On ELF targets for PIC code, direct calls should go through the PLT
1477 unsigned OpFlags = 0;
1478 if (Subtarget->isTargetELF() &&
1479 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1480 OpFlags = ARMII::MO_PLT;
1481 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1482 }
Bill Wendling056292f2008-09-16 21:48:12 +00001483 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001484 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001485 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001486 getTargetMachine().getRelocationModel() != Reloc::Static;
1487 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001488 // tBX takes a register source operand.
1489 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001490 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001491 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingfe31e672011-10-01 08:58:29 +00001492 ARMConstantPoolValue *CPV =
1493 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1494 ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001495 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001496 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001497 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001498 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001499 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001500 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001501 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001502 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001503 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001504 } else {
1505 unsigned OpFlags = 0;
1506 // On ELF targets for PIC code, direct calls should go through the PLT
1507 if (Subtarget->isTargetELF() &&
1508 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1509 OpFlags = ARMII::MO_PLT;
1510 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1511 }
Evan Chenga8e29892007-01-19 07:51:42 +00001512 }
1513
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001514 // FIXME: handle tail calls differently.
1515 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001516 if (Subtarget->isThumb()) {
1517 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001518 CallOpc = ARMISD::CALL_NOLINK;
1519 else
1520 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1521 } else {
1522 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001523 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1524 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001525 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001526
Dan Gohman475871a2008-07-27 21:46:04 +00001527 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001528 Ops.push_back(Chain);
1529 Ops.push_back(Callee);
1530
1531 // Add argument registers to the end of the list so that they are known live
1532 // into the call.
1533 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1534 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1535 RegsToPass[i].second.getValueType()));
1536
Gabor Greifba36cb52008-08-28 21:40:38 +00001537 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001538 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001539
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001540 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001541 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001542 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001543
Duncan Sands4bdcb612008-07-02 17:40:58 +00001544 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001545 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001546 InFlag = Chain.getValue(1);
1547
Chris Lattnere563bbc2008-10-11 22:08:30 +00001548 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1549 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001550 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001551 InFlag = Chain.getValue(1);
1552
Bob Wilson1f595bb2009-04-17 19:07:39 +00001553 // Handle result values, copying them out of physregs into vregs that we
1554 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001555 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1556 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001557}
1558
Stuart Hastingsf222e592011-02-28 17:17:53 +00001559/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastingsc7315872011-04-20 16:47:52 +00001560/// on the stack. Remember the next parameter register to allocate,
1561/// and then confiscate the rest of the parameter registers to insure
Stuart Hastingsf222e592011-02-28 17:17:53 +00001562/// this.
1563void
Stuart Hastingsc7315872011-04-20 16:47:52 +00001564llvm::ARMTargetLowering::HandleByVal(CCState *State, unsigned &size) const {
1565 unsigned reg = State->AllocateReg(GPRArgRegs, 4);
1566 assert((State->getCallOrPrologue() == Prologue ||
1567 State->getCallOrPrologue() == Call) &&
1568 "unhandled ParmContext");
1569 if ((!State->isFirstByValRegValid()) &&
1570 (ARM::R0 <= reg) && (reg <= ARM::R3)) {
1571 State->setFirstByValReg(reg);
1572 // At a call site, a byval parameter that is split between
1573 // registers and memory needs its size truncated here. In a
1574 // function prologue, such byval parameters are reassembled in
1575 // memory, and are not truncated.
1576 if (State->getCallOrPrologue() == Call) {
1577 unsigned excess = 4 * (ARM::R4 - reg);
1578 assert(size >= excess && "expected larger existing stack allocation");
1579 size -= excess;
1580 }
1581 }
1582 // Confiscate any remaining parameter registers to preclude their
1583 // assignment to subsequent parameters.
1584 while (State->AllocateReg(GPRArgRegs, 4))
1585 ;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001586}
1587
Dale Johannesen51e28e62010-06-03 21:09:53 +00001588/// MatchingStackOffset - Return true if the given stack call argument is
1589/// already available in the same position (relatively) of the caller's
1590/// incoming argument stack.
1591static
1592bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1593 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1594 const ARMInstrInfo *TII) {
1595 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1596 int FI = INT_MAX;
1597 if (Arg.getOpcode() == ISD::CopyFromReg) {
1598 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001599 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesen51e28e62010-06-03 21:09:53 +00001600 return false;
1601 MachineInstr *Def = MRI->getVRegDef(VR);
1602 if (!Def)
1603 return false;
1604 if (!Flags.isByVal()) {
1605 if (!TII->isLoadFromStackSlot(Def, FI))
1606 return false;
1607 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001608 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001609 }
1610 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1611 if (Flags.isByVal())
1612 // ByVal argument is passed in as a pointer but it's now being
1613 // dereferenced. e.g.
1614 // define @foo(%struct.X* %A) {
1615 // tail call @bar(%struct.X* byval %A)
1616 // }
1617 return false;
1618 SDValue Ptr = Ld->getBasePtr();
1619 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1620 if (!FINode)
1621 return false;
1622 FI = FINode->getIndex();
1623 } else
1624 return false;
1625
1626 assert(FI != INT_MAX);
1627 if (!MFI->isFixedObjectIndex(FI))
1628 return false;
1629 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1630}
1631
1632/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1633/// for tail call optimization. Targets which want to do tail call
1634/// optimization should implement this function.
1635bool
1636ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1637 CallingConv::ID CalleeCC,
1638 bool isVarArg,
1639 bool isCalleeStructRet,
1640 bool isCallerStructRet,
1641 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001642 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001643 const SmallVectorImpl<ISD::InputArg> &Ins,
1644 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001645 const Function *CallerF = DAG.getMachineFunction().getFunction();
1646 CallingConv::ID CallerCC = CallerF->getCallingConv();
1647 bool CCMatch = CallerCC == CalleeCC;
1648
1649 // Look for obvious safe cases to perform tail call optimization that do not
1650 // require ABI changes. This is what gcc calls sibcall.
1651
Jim Grosbach7616b642010-06-16 23:45:49 +00001652 // Do not sibcall optimize vararg calls unless the call site is not passing
1653 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001654 if (isVarArg && !Outs.empty())
1655 return false;
1656
1657 // Also avoid sibcall optimization if either caller or callee uses struct
1658 // return semantics.
1659 if (isCalleeStructRet || isCallerStructRet)
1660 return false;
1661
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001662 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Jim Grosbach8dc41f32011-07-08 20:18:11 +00001663 // emitEpilogue is not ready for them. Thumb tail calls also use t2B, as
1664 // the Thumb1 16-bit unconditional branch doesn't have sufficient relocation
1665 // support in the assembler and linker to be used. This would need to be
1666 // fixed to fully support tail calls in Thumb1.
1667 //
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001668 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1669 // LR. This means if we need to reload LR, it takes an extra instructions,
1670 // which outweighs the value of the tail call; but here we don't know yet
1671 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001672 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001673 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001674
1675 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1676 // but we need to make sure there are enough registers; the only valid
1677 // registers are the 4 used for parameters. We don't currently do this
1678 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001679 if (Subtarget->isThumb1Only())
1680 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001681
Dale Johannesen51e28e62010-06-03 21:09:53 +00001682 // If the calling conventions do not match, then we'd better make sure the
1683 // results are returned in the same way as what the caller expects.
1684 if (!CCMatch) {
1685 SmallVector<CCValAssign, 16> RVLocs1;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001686 ARMCCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
1687 getTargetMachine(), RVLocs1, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001688 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1689
1690 SmallVector<CCValAssign, 16> RVLocs2;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001691 ARMCCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
1692 getTargetMachine(), RVLocs2, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001693 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1694
1695 if (RVLocs1.size() != RVLocs2.size())
1696 return false;
1697 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1698 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1699 return false;
1700 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1701 return false;
1702 if (RVLocs1[i].isRegLoc()) {
1703 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1704 return false;
1705 } else {
1706 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1707 return false;
1708 }
1709 }
1710 }
1711
1712 // If the callee takes no arguments then go on to check the results of the
1713 // call.
1714 if (!Outs.empty()) {
1715 // Check if stack adjustment is needed. For now, do not do this if any
1716 // argument is passed on the stack.
1717 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001718 ARMCCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
1719 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001720 CCInfo.AnalyzeCallOperands(Outs,
1721 CCAssignFnForNode(CalleeCC, false, isVarArg));
1722 if (CCInfo.getNextStackOffset()) {
1723 MachineFunction &MF = DAG.getMachineFunction();
1724
1725 // Check if the arguments are already laid out in the right way as
1726 // the caller's fixed stack objects.
1727 MachineFrameInfo *MFI = MF.getFrameInfo();
1728 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1729 const ARMInstrInfo *TII =
1730 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001731 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1732 i != e;
1733 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001734 CCValAssign &VA = ArgLocs[i];
1735 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001736 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001737 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001738 if (VA.getLocInfo() == CCValAssign::Indirect)
1739 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001740 if (VA.needsCustom()) {
1741 // f64 and vector types are split into multiple registers or
1742 // register/stack-slot combinations. The types will not match
1743 // the registers; give up on memory f64 refs until we figure
1744 // out what to do about this.
1745 if (!VA.isRegLoc())
1746 return false;
1747 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001748 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001749 if (RegVT == MVT::v2f64) {
1750 if (!ArgLocs[++i].isRegLoc())
1751 return false;
1752 if (!ArgLocs[++i].isRegLoc())
1753 return false;
1754 }
1755 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001756 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1757 MFI, MRI, TII))
1758 return false;
1759 }
1760 }
1761 }
1762 }
1763
1764 return true;
1765}
1766
Dan Gohman98ca4f22009-08-05 01:29:28 +00001767SDValue
1768ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001769 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001770 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001771 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001772 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001773
Bob Wilsondee46d72009-04-17 20:35:10 +00001774 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001775 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001776
Bob Wilsondee46d72009-04-17 20:35:10 +00001777 // CCState - Info about the registers and stack slots.
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001778 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1779 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001780
Dan Gohman98ca4f22009-08-05 01:29:28 +00001781 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001782 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1783 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001784
1785 // If this is the first return lowered for this function, add
1786 // the regs to the liveout set for the function.
1787 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1788 for (unsigned i = 0; i != RVLocs.size(); ++i)
1789 if (RVLocs[i].isRegLoc())
1790 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001791 }
1792
Bob Wilson1f595bb2009-04-17 19:07:39 +00001793 SDValue Flag;
1794
1795 // Copy the result values into the output registers.
1796 for (unsigned i = 0, realRVLocIdx = 0;
1797 i != RVLocs.size();
1798 ++i, ++realRVLocIdx) {
1799 CCValAssign &VA = RVLocs[i];
1800 assert(VA.isRegLoc() && "Can only return in registers!");
1801
Dan Gohmanc9403652010-07-07 15:54:55 +00001802 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001803
1804 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001805 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001806 case CCValAssign::Full: break;
1807 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001808 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001809 break;
1810 }
1811
Bob Wilson1f595bb2009-04-17 19:07:39 +00001812 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001814 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001815 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1816 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001817 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001818 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001819
1820 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1821 Flag = Chain.getValue(1);
1822 VA = RVLocs[++i]; // skip ahead to next loc
1823 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1824 HalfGPRs.getValue(1), Flag);
1825 Flag = Chain.getValue(1);
1826 VA = RVLocs[++i]; // skip ahead to next loc
1827
1828 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001829 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1830 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001831 }
1832 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1833 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001834 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001835 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001836 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001837 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001838 VA = RVLocs[++i]; // skip ahead to next loc
1839 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1840 Flag);
1841 } else
1842 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1843
Bob Wilsondee46d72009-04-17 20:35:10 +00001844 // Guarantee that all emitted copies are
1845 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001846 Flag = Chain.getValue(1);
1847 }
1848
1849 SDValue result;
1850 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001851 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001852 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001854
1855 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001856}
1857
Evan Cheng3d2125c2010-11-30 23:55:39 +00001858bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const {
1859 if (N->getNumValues() != 1)
1860 return false;
1861 if (!N->hasNUsesOfValue(1, 0))
1862 return false;
1863
1864 unsigned NumCopies = 0;
1865 SDNode* Copies[2];
1866 SDNode *Use = *N->use_begin();
1867 if (Use->getOpcode() == ISD::CopyToReg) {
1868 Copies[NumCopies++] = Use;
1869 } else if (Use->getOpcode() == ARMISD::VMOVRRD) {
1870 // f64 returned in a pair of GPRs.
1871 for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end();
1872 UI != UE; ++UI) {
1873 if (UI->getOpcode() != ISD::CopyToReg)
1874 return false;
1875 Copies[UI.getUse().getResNo()] = *UI;
1876 ++NumCopies;
1877 }
1878 } else if (Use->getOpcode() == ISD::BITCAST) {
1879 // f32 returned in a single GPR.
1880 if (!Use->hasNUsesOfValue(1, 0))
1881 return false;
1882 Use = *Use->use_begin();
1883 if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0))
1884 return false;
1885 Copies[NumCopies++] = Use;
1886 } else {
1887 return false;
1888 }
1889
1890 if (NumCopies != 1 && NumCopies != 2)
1891 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001892
1893 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001894 for (unsigned i = 0; i < NumCopies; ++i) {
1895 SDNode *Copy = Copies[i];
1896 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1897 UI != UE; ++UI) {
1898 if (UI->getOpcode() == ISD::CopyToReg) {
1899 SDNode *Use = *UI;
1900 if (Use == Copies[0] || Use == Copies[1])
1901 continue;
1902 return false;
1903 }
1904 if (UI->getOpcode() != ARMISD::RET_FLAG)
1905 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001906 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001907 }
1908 }
1909
Evan Cheng1bf891a2010-12-01 22:59:46 +00001910 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001911}
1912
Evan Cheng485fafc2011-03-21 01:19:09 +00001913bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1914 if (!EnableARMTailCalls)
1915 return false;
1916
1917 if (!CI->isTailCall())
1918 return false;
1919
1920 return !Subtarget->isThumb1Only();
1921}
1922
Bob Wilsonb62d2572009-11-03 00:02:05 +00001923// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1924// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1925// one of the above mentioned nodes. It has to be wrapped because otherwise
1926// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1927// be used to form addressing mode. These wrapped nodes will be selected
1928// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001929static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001930 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001931 // FIXME there is no actual debug info here
1932 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001933 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001934 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001935 if (CP->isMachineConstantPoolEntry())
1936 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1937 CP->getAlignment());
1938 else
1939 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1940 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001941 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001942}
1943
Jim Grosbache1102ca2010-07-19 17:20:38 +00001944unsigned ARMTargetLowering::getJumpTableEncoding() const {
1945 return MachineJumpTableInfo::EK_Inline;
1946}
1947
Dan Gohmand858e902010-04-17 15:26:15 +00001948SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1949 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001950 MachineFunction &MF = DAG.getMachineFunction();
1951 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1952 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001953 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001954 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001955 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001956 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1957 SDValue CPAddr;
1958 if (RelocM == Reloc::Static) {
1959 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1960 } else {
1961 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001962 ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001963 ARMConstantPoolValue *CPV =
1964 ARMConstantPoolConstant::Create(BA, ARMPCLabelIndex,
1965 ARMCP::CPBlockAddress, PCAdj);
Bob Wilson907eebd2009-11-02 20:59:23 +00001966 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1967 }
1968 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1969 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001970 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001971 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001972 if (RelocM == Reloc::Static)
1973 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001974 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001975 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001976}
1977
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001978// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001979SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001980ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001981 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001982 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001983 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001984 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001985 MachineFunction &MF = DAG.getMachineFunction();
1986 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001987 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001988 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00001989 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
1990 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001991 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001993 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001994 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001995 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001996 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001997
Evan Chenge7e0d622009-11-06 22:24:13 +00001998 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001999 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002000
2001 // call __tls_get_addr.
2002 ArgListTy Args;
2003 ArgListEntry Entry;
2004 Entry.Node = Argument;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002005 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002006 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00002007 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00002008 std::pair<SDValue, SDValue> CallResult =
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002009 LowerCallTo(Chain, (Type *) Type::getInt32Ty(*DAG.getContext()),
Evan Cheng59bc0602009-08-14 19:11:20 +00002010 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002011 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00002012 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002013 return CallResult.first;
2014}
2015
2016// Lower ISD::GlobalTLSAddress using the "initial exec" or
2017// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00002018SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002019ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00002020 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00002021 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002022 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002023 SDValue Offset;
2024 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00002025 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002026 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00002027 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002028
Chris Lattner4fb63d02009-07-15 04:12:33 +00002029 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002030 MachineFunction &MF = DAG.getMachineFunction();
2031 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002032 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge7e0d622009-11-06 22:24:13 +00002033 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002034 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
2035 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002036 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2037 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF,
2038 true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002039 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002040 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002041 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002042 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002043 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002044 Chain = Offset.getValue(1);
2045
Evan Chenge7e0d622009-11-06 22:24:13 +00002046 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002047 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002048
Evan Cheng9eda6892009-10-31 03:39:36 +00002049 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002050 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002051 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002052 } else {
2053 // local exec model
Bill Wendling5bb77992011-10-01 08:00:54 +00002054 ARMConstantPoolValue *CPV =
2055 ARMConstantPoolConstant::Create(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002056 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002057 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002058 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002059 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002060 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002061 }
2062
2063 // The address of the thread local variable is the add of the thread
2064 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002065 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002066}
2067
Dan Gohman475871a2008-07-27 21:46:04 +00002068SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002069ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002070 // TODO: implement the "local dynamic" model
2071 assert(Subtarget->isTargetELF() &&
2072 "TLS not implemented for non-ELF targets");
2073 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
2074 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
2075 // otherwise use the "Local Exec" TLS Model
2076 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
2077 return LowerToTLSGeneralDynamicModel(GA, DAG);
2078 else
2079 return LowerToTLSExecModels(GA, DAG);
2080}
2081
Dan Gohman475871a2008-07-27 21:46:04 +00002082SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002083 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002084 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002085 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002086 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002087 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2088 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00002089 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002090 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002091 ARMConstantPoolConstant::Create(GV,
2092 UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002093 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002094 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002095 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002096 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002097 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002098 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002099 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002100 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002101 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002102 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002103 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002104 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002105 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002106 }
2107
2108 // If we have T2 ops, we can materialize the address directly via movt/movw
James Molloy015cca62011-10-26 08:53:19 +00002109 // pair. This is always cheaper.
2110 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002111 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002112 // FIXME: Once remat is capable of dealing with instructions with register
2113 // operands, expand this into two nodes.
2114 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2115 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002116 } else {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002117 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2118 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2119 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2120 MachinePointerInfo::getConstantPool(),
2121 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002122 }
2123}
2124
Dan Gohman475871a2008-07-27 21:46:04 +00002125SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002126 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002127 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002128 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002129 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00002130 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002131 MachineFunction &MF = DAG.getMachineFunction();
2132 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2133
Evan Cheng4abce0c2011-05-27 20:11:27 +00002134 // FIXME: Enable this for static codegen when tool issues are fixed.
Evan Chengf31151f2011-10-26 01:17:44 +00002135 if (Subtarget->useMovt() && RelocM != Reloc::Static) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002136 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002137 // FIXME: Once remat is capable of dealing with instructions with register
2138 // operands, expand this into two nodes.
Evan Cheng53519f02011-01-21 18:55:51 +00002139 if (RelocM == Reloc::Static)
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002140 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2141 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2142
Evan Cheng53519f02011-01-21 18:55:51 +00002143 unsigned Wrapper = (RelocM == Reloc::PIC_)
2144 ? ARMISD::WrapperPIC : ARMISD::WrapperDYN;
2145 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT,
Evan Cheng9fe20092011-01-20 08:34:58 +00002146 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Chengfc8475b2011-01-19 02:16:49 +00002147 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2148 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2149 MachinePointerInfo::getGOT(), false, false, 0);
2150 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002151 }
2152
2153 unsigned ARMPCLabelIndex = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002154 SDValue CPAddr;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002155 if (RelocM == Reloc::Static) {
Evan Cheng1606e8e2009-03-13 07:51:59 +00002156 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002157 } else {
2158 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00002159 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2160 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002161 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue,
2162 PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002163 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00002164 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002165 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00002166
Evan Cheng9eda6892009-10-31 03:39:36 +00002167 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002168 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002169 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002170 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002171
2172 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002173 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002174 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00002175 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00002176
Evan Cheng63476a82009-09-03 07:04:02 +00002177 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002178 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00002179 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002180
2181 return Result;
2182}
2183
Dan Gohman475871a2008-07-27 21:46:04 +00002184SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002185 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002186 assert(Subtarget->isTargetELF() &&
2187 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002188 MachineFunction &MF = DAG.getMachineFunction();
2189 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002190 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002191 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002192 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002193 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Bill Wendlingfe31e672011-10-01 08:58:29 +00002194 ARMConstantPoolValue *CPV =
2195 ARMConstantPoolSymbol::Create(*DAG.getContext(), "_GLOBAL_OFFSET_TABLE_",
2196 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002197 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002198 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002199 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002200 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002201 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002202 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002203 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002204}
2205
Jim Grosbach0e0da732009-05-12 23:59:14 +00002206SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00002207ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
2208 const {
2209 DebugLoc dl = Op.getDebugLoc();
2210 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00002211 Op.getOperand(0), Op.getOperand(1));
Jim Grosbache4ad3872010-10-19 23:27:08 +00002212}
2213
2214SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002215ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2216 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002217 SDValue Val = DAG.getConstant(0, MVT::i32);
Bill Wendlingce370cf2011-10-07 21:25:38 +00002218 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl,
2219 DAG.getVTList(MVT::i32, MVT::Other), Op.getOperand(0),
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002220 Op.getOperand(1), Val);
2221}
2222
2223SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002224ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2225 DebugLoc dl = Op.getDebugLoc();
2226 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2227 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2228}
2229
2230SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002231ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002232 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002233 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002234 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002235 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002236 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002237 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002238 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002239 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2240 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002241 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002242 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002243 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002244 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002245 EVT PtrVT = getPointerTy();
2246 DebugLoc dl = Op.getDebugLoc();
2247 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2248 SDValue CPAddr;
2249 unsigned PCAdj = (RelocM != Reloc::PIC_)
2250 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002251 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002252 ARMConstantPoolConstant::Create(MF.getFunction(), ARMPCLabelIndex,
2253 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002254 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002255 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002256 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002257 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002258 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002259 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002260
2261 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002262 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002263 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2264 }
2265 return Result;
2266 }
Evan Cheng92e39162011-03-29 23:06:19 +00002267 case Intrinsic::arm_neon_vmulls:
2268 case Intrinsic::arm_neon_vmullu: {
2269 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2270 ? ARMISD::VMULLs : ARMISD::VMULLu;
2271 return DAG.getNode(NewOpc, Op.getDebugLoc(), Op.getValueType(),
2272 Op.getOperand(1), Op.getOperand(2));
2273 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002274 }
2275}
2276
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002277static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002278 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002279 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002280 if (!Subtarget->hasDataBarrier()) {
2281 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2282 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2283 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002284 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002285 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002286 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002287 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002288 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002289
2290 SDValue Op5 = Op.getOperand(5);
2291 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2292 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2293 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2294 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2295
2296 ARM_MB::MemBOpt DMBOpt;
2297 if (isDeviceBarrier)
2298 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2299 else
2300 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2301 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2302 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002303}
2304
Eli Friedman26689ac2011-08-03 21:06:02 +00002305
2306static SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG,
2307 const ARMSubtarget *Subtarget) {
2308 // FIXME: handle "fence singlethread" more efficiently.
2309 DebugLoc dl = Op.getDebugLoc();
Eli Friedman14648462011-07-27 22:21:52 +00002310 if (!Subtarget->hasDataBarrier()) {
2311 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2312 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2313 // here.
2314 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
2315 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Eli Friedman26689ac2011-08-03 21:06:02 +00002316 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00002317 DAG.getConstant(0, MVT::i32));
2318 }
2319
Eli Friedman26689ac2011-08-03 21:06:02 +00002320 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
Eli Friedman989f61e2011-08-02 22:44:16 +00002321 DAG.getConstant(ARM_MB::ISH, MVT::i32));
Eli Friedman14648462011-07-27 22:21:52 +00002322}
2323
Evan Chengdfed19f2010-11-03 06:34:55 +00002324static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2325 const ARMSubtarget *Subtarget) {
2326 // ARM pre v5TE and Thumb1 does not have preload instructions.
2327 if (!(Subtarget->isThumb2() ||
2328 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2329 // Just preserve the chain.
2330 return Op.getOperand(0);
2331
2332 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002333 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2334 if (!isRead &&
2335 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2336 // ARMv7 with MP extension has PLDW.
2337 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002338
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00002339 unsigned isData = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
2340 if (Subtarget->isThumb()) {
Evan Chengdfed19f2010-11-03 06:34:55 +00002341 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002342 isRead = ~isRead & 1;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00002343 isData = ~isData & 1;
2344 }
Evan Chengdfed19f2010-11-03 06:34:55 +00002345
2346 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002347 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2348 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002349}
2350
Dan Gohman1e93df62010-04-17 14:41:14 +00002351static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2352 MachineFunction &MF = DAG.getMachineFunction();
2353 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2354
Evan Chenga8e29892007-01-19 07:51:42 +00002355 // vastart just stores the address of the VarArgsFrameIndex slot into the
2356 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002357 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002358 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002359 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002360 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002361 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2362 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002363}
2364
Dan Gohman475871a2008-07-27 21:46:04 +00002365SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002366ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2367 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002368 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002369 MachineFunction &MF = DAG.getMachineFunction();
2370 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2371
2372 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002373 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002374 RC = ARM::tGPRRegisterClass;
2375 else
2376 RC = ARM::GPRRegisterClass;
2377
2378 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002379 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002380 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002381
2382 SDValue ArgValue2;
2383 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002384 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002385 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002386
2387 // Create load node to retrieve arguments from the stack.
2388 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002389 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002390 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002391 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002392 } else {
Devang Patel68e6bee2011-02-21 23:21:26 +00002393 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002394 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002395 }
2396
Jim Grosbache5165492009-11-09 00:11:35 +00002397 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002398}
2399
Stuart Hastingsc7315872011-04-20 16:47:52 +00002400void
2401ARMTargetLowering::computeRegArea(CCState &CCInfo, MachineFunction &MF,
2402 unsigned &VARegSize, unsigned &VARegSaveSize)
2403 const {
2404 unsigned NumGPRs;
2405 if (CCInfo.isFirstByValRegValid())
2406 NumGPRs = ARM::R4 - CCInfo.getFirstByValReg();
2407 else {
2408 unsigned int firstUnalloced;
2409 firstUnalloced = CCInfo.getFirstUnallocated(GPRArgRegs,
2410 sizeof(GPRArgRegs) /
2411 sizeof(GPRArgRegs[0]));
2412 NumGPRs = (firstUnalloced <= 3) ? (4 - firstUnalloced) : 0;
2413 }
2414
2415 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
2416 VARegSize = NumGPRs * 4;
2417 VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
2418}
2419
2420// The remaining GPRs hold either the beginning of variable-argument
2421// data, or the beginning of an aggregate passed by value (usuall
2422// byval). Either way, we allocate stack slots adjacent to the data
2423// provided by our caller, and store the unallocated registers there.
2424// If this is a variadic function, the va_list pointer will begin with
2425// these values; otherwise, this reassembles a (byval) structure that
2426// was split between registers and memory.
2427void
2428ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
2429 DebugLoc dl, SDValue &Chain,
2430 unsigned ArgOffset) const {
2431 MachineFunction &MF = DAG.getMachineFunction();
2432 MachineFrameInfo *MFI = MF.getFrameInfo();
2433 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2434 unsigned firstRegToSaveIndex;
2435 if (CCInfo.isFirstByValRegValid())
2436 firstRegToSaveIndex = CCInfo.getFirstByValReg() - ARM::R0;
2437 else {
2438 firstRegToSaveIndex = CCInfo.getFirstUnallocated
2439 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
2440 }
2441
2442 unsigned VARegSize, VARegSaveSize;
2443 computeRegArea(CCInfo, MF, VARegSize, VARegSaveSize);
2444 if (VARegSaveSize) {
2445 // If this function is vararg, store any remaining integer argument regs
2446 // to their spots on the stack so that they may be loaded by deferencing
2447 // the result of va_next.
2448 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Eric Christopher5ac179c2011-04-29 23:12:01 +00002449 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(VARegSaveSize,
2450 ArgOffset + VARegSaveSize
2451 - VARegSize,
Stuart Hastingsc7315872011-04-20 16:47:52 +00002452 false));
2453 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2454 getPointerTy());
2455
2456 SmallVector<SDValue, 4> MemOps;
2457 for (; firstRegToSaveIndex < 4; ++firstRegToSaveIndex) {
2458 TargetRegisterClass *RC;
2459 if (AFI->isThumb1OnlyFunction())
2460 RC = ARM::tGPRRegisterClass;
2461 else
2462 RC = ARM::GPRRegisterClass;
2463
2464 unsigned VReg = MF.addLiveIn(GPRArgRegs[firstRegToSaveIndex], RC);
2465 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
2466 SDValue Store =
2467 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Eric Christopher5ac179c2011-04-29 23:12:01 +00002468 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
Stuart Hastingsc7315872011-04-20 16:47:52 +00002469 false, false, 0);
2470 MemOps.push_back(Store);
2471 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
2472 DAG.getConstant(4, getPointerTy()));
2473 }
2474 if (!MemOps.empty())
2475 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2476 &MemOps[0], MemOps.size());
2477 } else
2478 // This will point to the next argument passed via stack.
2479 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
2480}
2481
Bob Wilson5bafff32009-06-22 23:27:02 +00002482SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002483ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002484 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002485 const SmallVectorImpl<ISD::InputArg>
2486 &Ins,
2487 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002488 SmallVectorImpl<SDValue> &InVals)
2489 const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002490 MachineFunction &MF = DAG.getMachineFunction();
2491 MachineFrameInfo *MFI = MF.getFrameInfo();
2492
Bob Wilson1f595bb2009-04-17 19:07:39 +00002493 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2494
2495 // Assign locations to all of the incoming arguments.
2496 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00002497 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2498 getTargetMachine(), ArgLocs, *DAG.getContext(), Prologue);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002499 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002500 CCAssignFnForNode(CallConv, /* Return*/ false,
2501 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002502
2503 SmallVector<SDValue, 16> ArgValues;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002504 int lastInsIndex = -1;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002505
Stuart Hastingsf222e592011-02-28 17:17:53 +00002506 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002507 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2508 CCValAssign &VA = ArgLocs[i];
2509
Bob Wilsondee46d72009-04-17 20:35:10 +00002510 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002511 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002512 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002513
Bob Wilson1f595bb2009-04-17 19:07:39 +00002514 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002515 // f64 and vector types are split up into multiple registers or
2516 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002518 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002519 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002520 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002521 SDValue ArgValue2;
2522 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002523 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002524 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2525 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002526 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002527 false, false, 0);
2528 } else {
2529 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2530 Chain, DAG, dl);
2531 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002532 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2533 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002534 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002535 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002536 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2537 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002538 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002539
Bob Wilson5bafff32009-06-22 23:27:02 +00002540 } else {
2541 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002542
Owen Anderson825b72b2009-08-11 20:47:22 +00002543 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002544 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002545 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002546 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002547 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002548 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002549 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002550 RC = (AFI->isThumb1OnlyFunction() ?
2551 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002552 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002553 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002554
2555 // Transform the arguments in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002556 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002557 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002558 }
2559
2560 // If this is an 8 or 16-bit value, it is really passed promoted
2561 // to 32 bits. Insert an assert[sz]ext to capture this, then
2562 // truncate to the right size.
2563 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002564 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002565 case CCValAssign::Full: break;
2566 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002567 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002568 break;
2569 case CCValAssign::SExt:
2570 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2571 DAG.getValueType(VA.getValVT()));
2572 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2573 break;
2574 case CCValAssign::ZExt:
2575 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2576 DAG.getValueType(VA.getValVT()));
2577 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2578 break;
2579 }
2580
Dan Gohman98ca4f22009-08-05 01:29:28 +00002581 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002582
2583 } else { // VA.isRegLoc()
2584
2585 // sanity check
2586 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002587 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002588
Stuart Hastingsf222e592011-02-28 17:17:53 +00002589 int index = ArgLocs[i].getValNo();
Owen Anderson76706012011-04-05 21:48:57 +00002590
Stuart Hastingsf222e592011-02-28 17:17:53 +00002591 // Some Ins[] entries become multiple ArgLoc[] entries.
2592 // Process them only once.
2593 if (index != lastInsIndex)
2594 {
2595 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher471e4222011-06-08 23:55:35 +00002596 // FIXME: For now, all byval parameter objects are marked mutable.
Eric Christopher5ac179c2011-04-29 23:12:01 +00002597 // This can be changed with more analysis.
2598 // In case of tail call optimization mark all arguments mutable.
2599 // Since they could be overwritten by lowering of arguments in case of
2600 // a tail call.
Stuart Hastingsf222e592011-02-28 17:17:53 +00002601 if (Flags.isByVal()) {
Stuart Hastingsc7315872011-04-20 16:47:52 +00002602 unsigned VARegSize, VARegSaveSize;
2603 computeRegArea(CCInfo, MF, VARegSize, VARegSaveSize);
2604 VarArgStyleRegisters(CCInfo, DAG, dl, Chain, 0);
2605 unsigned Bytes = Flags.getByValSize() - VARegSize;
Evan Chengee2e0e32011-03-30 23:44:13 +00002606 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
Stuart Hastingsc7315872011-04-20 16:47:52 +00002607 int FI = MFI->CreateFixedObject(Bytes,
2608 VA.getLocMemOffset(), false);
Stuart Hastingsf222e592011-02-28 17:17:53 +00002609 InVals.push_back(DAG.getFrameIndex(FI, getPointerTy()));
2610 } else {
2611 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
2612 VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002613
Stuart Hastingsf222e592011-02-28 17:17:53 +00002614 // Create load nodes to retrieve arguments from the stack.
2615 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2616 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2617 MachinePointerInfo::getFixedStack(FI),
2618 false, false, 0));
2619 }
2620 lastInsIndex = index;
2621 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00002622 }
2623 }
2624
2625 // varargs
Stuart Hastingsc7315872011-04-20 16:47:52 +00002626 if (isVarArg)
2627 VarArgStyleRegisters(CCInfo, DAG, dl, Chain, CCInfo.getNextStackOffset());
Evan Chenga8e29892007-01-19 07:51:42 +00002628
Dan Gohman98ca4f22009-08-05 01:29:28 +00002629 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002630}
2631
2632/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002633static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002634 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002635 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002636 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002637 // Maybe this has already been legalized into the constant pool?
2638 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002639 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002640 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002641 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002642 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002643 }
2644 }
2645 return false;
2646}
2647
Evan Chenga8e29892007-01-19 07:51:42 +00002648/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2649/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002650SDValue
2651ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002652 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002653 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002654 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002655 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002656 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002657 // Constant does not fit, try adjusting it by one?
2658 switch (CC) {
2659 default: break;
2660 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002661 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002662 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002663 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002664 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002665 }
2666 break;
2667 case ISD::SETULT:
2668 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002669 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002670 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002671 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002672 }
2673 break;
2674 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002675 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002676 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002677 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002678 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002679 }
2680 break;
2681 case ISD::SETULE:
2682 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002683 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002684 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002685 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002686 }
2687 break;
2688 }
2689 }
2690 }
2691
2692 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002693 ARMISD::NodeType CompareType;
2694 switch (CondCode) {
2695 default:
2696 CompareType = ARMISD::CMP;
2697 break;
2698 case ARMCC::EQ:
2699 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002700 // Uses only Z Flag
2701 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002702 break;
2703 }
Evan Cheng218977b2010-07-13 19:27:42 +00002704 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002705 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002706}
2707
2708/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002709SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002710ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002711 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002712 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002713 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002714 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002715 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002716 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2717 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002718}
2719
Bob Wilson79f56c92011-03-08 01:17:20 +00002720/// duplicateCmp - Glue values can have only one use, so this function
2721/// duplicates a comparison node.
2722SDValue
2723ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
2724 unsigned Opc = Cmp.getOpcode();
2725 DebugLoc DL = Cmp.getDebugLoc();
2726 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
2727 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2728
2729 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
2730 Cmp = Cmp.getOperand(0);
2731 Opc = Cmp.getOpcode();
2732 if (Opc == ARMISD::CMPFP)
2733 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2734 else {
2735 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
2736 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
2737 }
2738 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
2739}
2740
Bill Wendlingde2b1512010-08-11 08:43:16 +00002741SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2742 SDValue Cond = Op.getOperand(0);
2743 SDValue SelectTrue = Op.getOperand(1);
2744 SDValue SelectFalse = Op.getOperand(2);
2745 DebugLoc dl = Op.getDebugLoc();
2746
2747 // Convert:
2748 //
2749 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2750 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2751 //
2752 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2753 const ConstantSDNode *CMOVTrue =
2754 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2755 const ConstantSDNode *CMOVFalse =
2756 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2757
2758 if (CMOVTrue && CMOVFalse) {
2759 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2760 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2761
2762 SDValue True;
2763 SDValue False;
2764 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2765 True = SelectTrue;
2766 False = SelectFalse;
2767 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2768 True = SelectFalse;
2769 False = SelectTrue;
2770 }
2771
2772 if (True.getNode() && False.getNode()) {
Evan Chengb936e302011-05-18 18:59:17 +00002773 EVT VT = Op.getValueType();
Bill Wendlingde2b1512010-08-11 08:43:16 +00002774 SDValue ARMcc = Cond.getOperand(2);
2775 SDValue CCR = Cond.getOperand(3);
Bob Wilson79f56c92011-03-08 01:17:20 +00002776 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Evan Chengb936e302011-05-18 18:59:17 +00002777 assert(True.getValueType() == VT);
2778 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
Bill Wendlingde2b1512010-08-11 08:43:16 +00002779 }
2780 }
2781 }
2782
2783 return DAG.getSelectCC(dl, Cond,
2784 DAG.getConstant(0, Cond.getValueType()),
2785 SelectTrue, SelectFalse, ISD::SETNE);
2786}
2787
Dan Gohmand858e902010-04-17 15:26:15 +00002788SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002789 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002790 SDValue LHS = Op.getOperand(0);
2791 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002792 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002793 SDValue TrueVal = Op.getOperand(2);
2794 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002795 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002796
Owen Anderson825b72b2009-08-11 20:47:22 +00002797 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002798 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002799 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002800 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Jim Grosbachb04546f2011-09-13 20:30:37 +00002801 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002802 }
2803
2804 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002805 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002806
Evan Cheng218977b2010-07-13 19:27:42 +00002807 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2808 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002809 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002810 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002811 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002812 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002813 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002814 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002815 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002816 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002817 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002818 }
2819 return Result;
2820}
2821
Evan Cheng218977b2010-07-13 19:27:42 +00002822/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2823/// to morph to an integer compare sequence.
2824static bool canChangeToInt(SDValue Op, bool &SeenZero,
2825 const ARMSubtarget *Subtarget) {
2826 SDNode *N = Op.getNode();
2827 if (!N->hasOneUse())
2828 // Otherwise it requires moving the value from fp to integer registers.
2829 return false;
2830 if (!N->getNumValues())
2831 return false;
2832 EVT VT = Op.getValueType();
2833 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2834 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2835 // vmrs are very slow, e.g. cortex-a8.
2836 return false;
2837
2838 if (isFloatingPointZero(Op)) {
2839 SeenZero = true;
2840 return true;
2841 }
2842 return ISD::isNormalLoad(N);
2843}
2844
2845static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2846 if (isFloatingPointZero(Op))
2847 return DAG.getConstant(0, MVT::i32);
2848
2849 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2850 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002851 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002852 Ld->isVolatile(), Ld->isNonTemporal(),
2853 Ld->getAlignment());
2854
2855 llvm_unreachable("Unknown VFP cmp argument!");
2856}
2857
2858static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2859 SDValue &RetVal1, SDValue &RetVal2) {
2860 if (isFloatingPointZero(Op)) {
2861 RetVal1 = DAG.getConstant(0, MVT::i32);
2862 RetVal2 = DAG.getConstant(0, MVT::i32);
2863 return;
2864 }
2865
2866 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2867 SDValue Ptr = Ld->getBasePtr();
2868 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2869 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002870 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002871 Ld->isVolatile(), Ld->isNonTemporal(),
2872 Ld->getAlignment());
2873
2874 EVT PtrType = Ptr.getValueType();
2875 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2876 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2877 PtrType, Ptr, DAG.getConstant(4, PtrType));
2878 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2879 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002880 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002881 Ld->isVolatile(), Ld->isNonTemporal(),
2882 NewAlign);
2883 return;
2884 }
2885
2886 llvm_unreachable("Unknown VFP cmp argument!");
2887}
2888
2889/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2890/// f32 and even f64 comparisons to integer ones.
2891SDValue
2892ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2893 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002894 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002895 SDValue LHS = Op.getOperand(2);
2896 SDValue RHS = Op.getOperand(3);
2897 SDValue Dest = Op.getOperand(4);
2898 DebugLoc dl = Op.getDebugLoc();
2899
2900 bool SeenZero = false;
2901 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2902 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002903 // If one of the operand is zero, it's safe to ignore the NaN case since
2904 // we only care about equality comparisons.
2905 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Bob Wilson1b772f92011-03-08 01:17:16 +00002906 // If unsafe fp math optimization is enabled and there are no other uses of
2907 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng218977b2010-07-13 19:27:42 +00002908 // to an integer comparison.
2909 if (CC == ISD::SETOEQ)
2910 CC = ISD::SETEQ;
2911 else if (CC == ISD::SETUNE)
2912 CC = ISD::SETNE;
2913
2914 SDValue ARMcc;
2915 if (LHS.getValueType() == MVT::f32) {
2916 LHS = bitcastf32Toi32(LHS, DAG);
2917 RHS = bitcastf32Toi32(RHS, DAG);
2918 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2919 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2920 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2921 Chain, Dest, ARMcc, CCR, Cmp);
2922 }
2923
2924 SDValue LHS1, LHS2;
2925 SDValue RHS1, RHS2;
2926 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2927 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2928 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2929 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002930 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002931 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2932 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2933 }
2934
2935 return SDValue();
2936}
2937
2938SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2939 SDValue Chain = Op.getOperand(0);
2940 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2941 SDValue LHS = Op.getOperand(2);
2942 SDValue RHS = Op.getOperand(3);
2943 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002944 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002945
Owen Anderson825b72b2009-08-11 20:47:22 +00002946 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002947 SDValue ARMcc;
2948 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002949 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002950 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002951 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002952 }
2953
Owen Anderson825b72b2009-08-11 20:47:22 +00002954 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002955
2956 if (UnsafeFPMath &&
2957 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2958 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2959 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2960 if (Result.getNode())
2961 return Result;
2962 }
2963
Evan Chenga8e29892007-01-19 07:51:42 +00002964 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002965 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002966
Evan Cheng218977b2010-07-13 19:27:42 +00002967 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2968 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002969 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002970 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002971 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002972 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002973 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002974 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2975 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002976 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002977 }
2978 return Res;
2979}
2980
Dan Gohmand858e902010-04-17 15:26:15 +00002981SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002982 SDValue Chain = Op.getOperand(0);
2983 SDValue Table = Op.getOperand(1);
2984 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002985 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002986
Owen Andersone50ed302009-08-10 22:56:29 +00002987 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002988 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2989 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002990 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002991 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002992 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002993 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2994 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002995 if (Subtarget->isThumb2()) {
2996 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2997 // which does another jump to the destination. This also makes it easier
2998 // to translate it to TBB / TBH later.
2999 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00003000 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00003001 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003002 }
Evan Cheng66ac5312009-07-25 00:33:29 +00003003 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00003004 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003005 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00003006 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00003007 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003008 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00003009 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003010 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00003011 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003012 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00003013 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003014 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003015 }
Evan Chenga8e29892007-01-19 07:51:42 +00003016}
3017
Bob Wilson76a312b2010-03-19 22:51:32 +00003018static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
3019 DebugLoc dl = Op.getDebugLoc();
3020 unsigned Opc;
3021
3022 switch (Op.getOpcode()) {
3023 default:
3024 assert(0 && "Invalid opcode!");
3025 case ISD::FP_TO_SINT:
3026 Opc = ARMISD::FTOSI;
3027 break;
3028 case ISD::FP_TO_UINT:
3029 Opc = ARMISD::FTOUI;
3030 break;
3031 }
3032 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003033 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00003034}
3035
Cameron Zwarich3007d332011-03-29 21:41:55 +00003036static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3037 EVT VT = Op.getValueType();
3038 DebugLoc dl = Op.getDebugLoc();
3039
Duncan Sands1f6a3292011-08-12 14:54:45 +00003040 assert(Op.getOperand(0).getValueType() == MVT::v4i16 &&
3041 "Invalid type for custom lowering!");
Cameron Zwarich3007d332011-03-29 21:41:55 +00003042 if (VT != MVT::v4f32)
3043 return DAG.UnrollVectorOp(Op.getNode());
3044
3045 unsigned CastOpc;
3046 unsigned Opc;
3047 switch (Op.getOpcode()) {
3048 default:
3049 assert(0 && "Invalid opcode!");
3050 case ISD::SINT_TO_FP:
3051 CastOpc = ISD::SIGN_EXTEND;
3052 Opc = ISD::SINT_TO_FP;
3053 break;
3054 case ISD::UINT_TO_FP:
3055 CastOpc = ISD::ZERO_EXTEND;
3056 Opc = ISD::UINT_TO_FP;
3057 break;
3058 }
3059
3060 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
3061 return DAG.getNode(Opc, dl, VT, Op);
3062}
3063
Bob Wilson76a312b2010-03-19 22:51:32 +00003064static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3065 EVT VT = Op.getValueType();
Cameron Zwarich3007d332011-03-29 21:41:55 +00003066 if (VT.isVector())
3067 return LowerVectorINT_TO_FP(Op, DAG);
3068
Bob Wilson76a312b2010-03-19 22:51:32 +00003069 DebugLoc dl = Op.getDebugLoc();
3070 unsigned Opc;
3071
3072 switch (Op.getOpcode()) {
3073 default:
3074 assert(0 && "Invalid opcode!");
3075 case ISD::SINT_TO_FP:
3076 Opc = ARMISD::SITOF;
3077 break;
3078 case ISD::UINT_TO_FP:
3079 Opc = ARMISD::UITOF;
3080 break;
3081 }
3082
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003083 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00003084 return DAG.getNode(Opc, dl, VT, Op);
3085}
3086
Evan Cheng515fe3a2010-07-08 02:08:50 +00003087SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003088 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00003089 SDValue Tmp0 = Op.getOperand(0);
3090 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00003091 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003092 EVT VT = Op.getValueType();
3093 EVT SrcVT = Tmp1.getValueType();
Evan Chenge573fb32011-02-23 02:24:55 +00003094 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
3095 Tmp0.getOpcode() == ARMISD::VMOVDRR;
3096 bool UseNEON = !InGPR && Subtarget->hasNEON();
3097
3098 if (UseNEON) {
3099 // Use VBSL to copy the sign bit.
3100 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
3101 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
3102 DAG.getTargetConstant(EncodedVal, MVT::i32));
3103 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
3104 if (VT == MVT::f64)
3105 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3106 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
3107 DAG.getConstant(32, MVT::i32));
3108 else /*if (VT == MVT::f32)*/
3109 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
3110 if (SrcVT == MVT::f32) {
3111 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
3112 if (VT == MVT::f64)
3113 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3114 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
3115 DAG.getConstant(32, MVT::i32));
Evan Cheng9eec66e2011-04-15 01:31:00 +00003116 } else if (VT == MVT::f32)
3117 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
3118 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
3119 DAG.getConstant(32, MVT::i32));
Evan Chenge573fb32011-02-23 02:24:55 +00003120 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
3121 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
3122
3123 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
3124 MVT::i32);
3125 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
3126 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
3127 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson76706012011-04-05 21:48:57 +00003128
Evan Chenge573fb32011-02-23 02:24:55 +00003129 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
3130 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
3131 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Chengc24ab5c2011-02-28 18:45:27 +00003132 if (VT == MVT::f32) {
Evan Chenge573fb32011-02-23 02:24:55 +00003133 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
3134 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
3135 DAG.getConstant(0, MVT::i32));
3136 } else {
3137 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
3138 }
3139
3140 return Res;
3141 }
Evan Chengc143dd42011-02-11 02:28:55 +00003142
3143 // Bitcast operand 1 to i32.
3144 if (SrcVT == MVT::f64)
3145 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3146 &Tmp1, 1).getValue(1);
3147 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
3148
Evan Chenge573fb32011-02-23 02:24:55 +00003149 // Or in the signbit with integer operations.
3150 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
3151 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
3152 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
3153 if (VT == MVT::f32) {
3154 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
3155 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
3156 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3157 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Chengc143dd42011-02-11 02:28:55 +00003158 }
3159
Evan Chenge573fb32011-02-23 02:24:55 +00003160 // f64: Or the high part with signbit and then combine two parts.
3161 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3162 &Tmp0, 1);
3163 SDValue Lo = Tmp0.getValue(0);
3164 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
3165 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
3166 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chenga8e29892007-01-19 07:51:42 +00003167}
3168
Evan Cheng2457f2c2010-05-22 01:47:14 +00003169SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
3170 MachineFunction &MF = DAG.getMachineFunction();
3171 MachineFrameInfo *MFI = MF.getFrameInfo();
3172 MFI->setReturnAddressIsTaken(true);
3173
3174 EVT VT = Op.getValueType();
3175 DebugLoc dl = Op.getDebugLoc();
3176 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
3177 if (Depth) {
3178 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
3179 SDValue Offset = DAG.getConstant(4, MVT::i32);
3180 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
3181 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003182 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003183 }
3184
3185 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patel68e6bee2011-02-21 23:21:26 +00003186 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00003187 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
3188}
3189
Dan Gohmand858e902010-04-17 15:26:15 +00003190SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00003191 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3192 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003193
Owen Andersone50ed302009-08-10 22:56:29 +00003194 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00003195 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
3196 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00003197 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00003198 ? ARM::R7 : ARM::R11;
3199 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
3200 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003201 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
3202 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00003203 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003204 return FrameAddr;
3205}
3206
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003207/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00003208/// expand a bit convert where either the source or destination type is i64 to
3209/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
3210/// operand type is illegal (e.g., v2f32 for a target that doesn't support
3211/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003212static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00003213 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3214 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003215 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00003216
Bob Wilson9f3f0612010-04-17 05:30:19 +00003217 // This function is only supposed to be called for i64 types, either as the
3218 // source or destination of the bit convert.
3219 EVT SrcVT = Op.getValueType();
3220 EVT DstVT = N->getValueType(0);
3221 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003222 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003223
Bob Wilson9f3f0612010-04-17 05:30:19 +00003224 // Turn i64->f64 into VMOVDRR.
3225 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003226 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3227 DAG.getConstant(0, MVT::i32));
3228 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3229 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003230 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00003231 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00003232 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003233
Jim Grosbache5165492009-11-09 00:11:35 +00003234 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00003235 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
3236 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
3237 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
3238 // Merge the pieces into a single i64 value.
3239 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
3240 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003241
Bob Wilson9f3f0612010-04-17 05:30:19 +00003242 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00003243}
3244
Bob Wilson5bafff32009-06-22 23:27:02 +00003245/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003246/// Zero vectors are used to represent vector negation and in those cases
3247/// will be implemented with the NEON VNEG instruction. However, VNEG does
3248/// not support i64 elements, so sometimes the zero vectors will need to be
3249/// explicitly constructed. Regardless, use a canonical VMOV to create the
3250/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003251static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003252 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00003253 // The canonical modified immediate encoding of a zero vector is....0!
3254 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
3255 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
3256 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003257 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00003258}
3259
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003260/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
3261/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003262SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
3263 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003264 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3265 EVT VT = Op.getValueType();
3266 unsigned VTBits = VT.getSizeInBits();
3267 DebugLoc dl = Op.getDebugLoc();
3268 SDValue ShOpLo = Op.getOperand(0);
3269 SDValue ShOpHi = Op.getOperand(1);
3270 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003271 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003272 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003273
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003274 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
3275
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003276 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3277 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3278 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
3279 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3280 DAG.getConstant(VTBits, MVT::i32));
3281 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
3282 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003283 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003284
3285 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3286 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003287 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003288 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003289 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003290 CCR, Cmp);
3291
3292 SDValue Ops[2] = { Lo, Hi };
3293 return DAG.getMergeValues(Ops, 2, dl);
3294}
3295
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003296/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3297/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003298SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3299 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003300 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3301 EVT VT = Op.getValueType();
3302 unsigned VTBits = VT.getSizeInBits();
3303 DebugLoc dl = Op.getDebugLoc();
3304 SDValue ShOpLo = Op.getOperand(0);
3305 SDValue ShOpHi = Op.getOperand(1);
3306 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003307 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003308
3309 assert(Op.getOpcode() == ISD::SHL_PARTS);
3310 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3311 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3312 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3313 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3314 DAG.getConstant(VTBits, MVT::i32));
3315 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3316 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3317
3318 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3319 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3320 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003321 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003322 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003323 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003324 CCR, Cmp);
3325
3326 SDValue Ops[2] = { Lo, Hi };
3327 return DAG.getMergeValues(Ops, 2, dl);
3328}
3329
Jim Grosbach4725ca72010-09-08 03:54:02 +00003330SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00003331 SelectionDAG &DAG) const {
3332 // The rounding mode is in bits 23:22 of the FPSCR.
3333 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3334 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3335 // so that the shift + and get folded into a bitfield extract.
3336 DebugLoc dl = Op.getDebugLoc();
3337 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3338 DAG.getConstant(Intrinsic::arm_get_fpscr,
3339 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003340 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00003341 DAG.getConstant(1U << 22, MVT::i32));
3342 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3343 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003344 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00003345 DAG.getConstant(3, MVT::i32));
3346}
3347
Jim Grosbach3482c802010-01-18 19:58:49 +00003348static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3349 const ARMSubtarget *ST) {
3350 EVT VT = N->getValueType(0);
3351 DebugLoc dl = N->getDebugLoc();
3352
3353 if (!ST->hasV6T2Ops())
3354 return SDValue();
3355
3356 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3357 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3358}
3359
Bob Wilson5bafff32009-06-22 23:27:02 +00003360static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
3361 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003362 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003363 DebugLoc dl = N->getDebugLoc();
3364
Bob Wilsond5448bb2010-11-18 21:16:28 +00003365 if (!VT.isVector())
3366 return SDValue();
3367
Bob Wilson5bafff32009-06-22 23:27:02 +00003368 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00003369 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003370
Bob Wilsond5448bb2010-11-18 21:16:28 +00003371 // Left shifts translate directly to the vshiftu intrinsic.
3372 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00003373 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00003374 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
3375 N->getOperand(0), N->getOperand(1));
3376
3377 assert((N->getOpcode() == ISD::SRA ||
3378 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
3379
3380 // NEON uses the same intrinsics for both left and right shifts. For
3381 // right shifts, the shift amounts are negative, so negate the vector of
3382 // shift amounts.
3383 EVT ShiftVT = N->getOperand(1).getValueType();
3384 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
3385 getZeroVector(ShiftVT, DAG, dl),
3386 N->getOperand(1));
3387 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
3388 Intrinsic::arm_neon_vshifts :
3389 Intrinsic::arm_neon_vshiftu);
3390 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3391 DAG.getConstant(vshiftInt, MVT::i32),
3392 N->getOperand(0), NegatedCount);
3393}
3394
3395static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3396 const ARMSubtarget *ST) {
3397 EVT VT = N->getValueType(0);
3398 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003399
Eli Friedmance392eb2009-08-22 03:13:10 +00003400 // We can get here for a node like i32 = ISD::SHL i32, i64
3401 if (VT != MVT::i64)
3402 return SDValue();
3403
3404 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003405 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003406
Chris Lattner27a6c732007-11-24 07:07:01 +00003407 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3408 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003409 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003410 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003411
Chris Lattner27a6c732007-11-24 07:07:01 +00003412 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003413 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003414
Chris Lattner27a6c732007-11-24 07:07:01 +00003415 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003416 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003417 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003418 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003419 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003420
Chris Lattner27a6c732007-11-24 07:07:01 +00003421 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3422 // captures the result into a carry flag.
3423 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003424 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003425
Chris Lattner27a6c732007-11-24 07:07:01 +00003426 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003427 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003428
Chris Lattner27a6c732007-11-24 07:07:01 +00003429 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003430 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003431}
3432
Bob Wilson5bafff32009-06-22 23:27:02 +00003433static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3434 SDValue TmpOp0, TmpOp1;
3435 bool Invert = false;
3436 bool Swap = false;
3437 unsigned Opc = 0;
3438
3439 SDValue Op0 = Op.getOperand(0);
3440 SDValue Op1 = Op.getOperand(1);
3441 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003442 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003443 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3444 DebugLoc dl = Op.getDebugLoc();
3445
3446 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3447 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003448 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003449 case ISD::SETUNE:
3450 case ISD::SETNE: Invert = true; // Fallthrough
3451 case ISD::SETOEQ:
3452 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3453 case ISD::SETOLT:
3454 case ISD::SETLT: Swap = true; // Fallthrough
3455 case ISD::SETOGT:
3456 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3457 case ISD::SETOLE:
3458 case ISD::SETLE: Swap = true; // Fallthrough
3459 case ISD::SETOGE:
3460 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3461 case ISD::SETUGE: Swap = true; // Fallthrough
3462 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3463 case ISD::SETUGT: Swap = true; // Fallthrough
3464 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3465 case ISD::SETUEQ: Invert = true; // Fallthrough
3466 case ISD::SETONE:
3467 // Expand this to (OLT | OGT).
3468 TmpOp0 = Op0;
3469 TmpOp1 = Op1;
3470 Opc = ISD::OR;
3471 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3472 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3473 break;
3474 case ISD::SETUO: Invert = true; // Fallthrough
3475 case ISD::SETO:
3476 // Expand this to (OLT | OGE).
3477 TmpOp0 = Op0;
3478 TmpOp1 = Op1;
3479 Opc = ISD::OR;
3480 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3481 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3482 break;
3483 }
3484 } else {
3485 // Integer comparisons.
3486 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003487 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003488 case ISD::SETNE: Invert = true;
3489 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3490 case ISD::SETLT: Swap = true;
3491 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3492 case ISD::SETLE: Swap = true;
3493 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3494 case ISD::SETULT: Swap = true;
3495 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3496 case ISD::SETULE: Swap = true;
3497 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3498 }
3499
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003500 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003501 if (Opc == ARMISD::VCEQ) {
3502
3503 SDValue AndOp;
3504 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3505 AndOp = Op0;
3506 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3507 AndOp = Op1;
3508
3509 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003510 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003511 AndOp = AndOp.getOperand(0);
3512
3513 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3514 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003515 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3516 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003517 Invert = !Invert;
3518 }
3519 }
3520 }
3521
3522 if (Swap)
3523 std::swap(Op0, Op1);
3524
Owen Andersonc24cb352010-11-08 23:21:22 +00003525 // If one of the operands is a constant vector zero, attempt to fold the
3526 // comparison to a specialized compare-against-zero form.
3527 SDValue SingleOp;
3528 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3529 SingleOp = Op0;
3530 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3531 if (Opc == ARMISD::VCGE)
3532 Opc = ARMISD::VCLEZ;
3533 else if (Opc == ARMISD::VCGT)
3534 Opc = ARMISD::VCLTZ;
3535 SingleOp = Op1;
3536 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003537
Owen Andersonc24cb352010-11-08 23:21:22 +00003538 SDValue Result;
3539 if (SingleOp.getNode()) {
3540 switch (Opc) {
3541 case ARMISD::VCEQ:
3542 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3543 case ARMISD::VCGE:
3544 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3545 case ARMISD::VCLEZ:
3546 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3547 case ARMISD::VCGT:
3548 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3549 case ARMISD::VCLTZ:
3550 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3551 default:
3552 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3553 }
3554 } else {
3555 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3556 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003557
3558 if (Invert)
3559 Result = DAG.getNOT(dl, Result, VT);
3560
3561 return Result;
3562}
3563
Bob Wilsond3c42842010-06-14 22:19:57 +00003564/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3565/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003566/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003567static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3568 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003569 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003570 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003571
Bob Wilson827b2102010-06-15 19:05:35 +00003572 // SplatBitSize is set to the smallest size that splats the vector, so a
3573 // zero vector will always have SplatBitSize == 8. However, NEON modified
3574 // immediate instructions others than VMOV do not support the 8-bit encoding
3575 // of a zero vector, and the default encoding of zero is supposed to be the
3576 // 32-bit version.
3577 if (SplatBits == 0)
3578 SplatBitSize = 32;
3579
Bob Wilson5bafff32009-06-22 23:27:02 +00003580 switch (SplatBitSize) {
3581 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003582 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003583 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003584 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003585 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003586 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003587 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003588 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003589 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003590
3591 case 16:
3592 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003593 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003594 if ((SplatBits & ~0xff) == 0) {
3595 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003596 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003597 Imm = SplatBits;
3598 break;
3599 }
3600 if ((SplatBits & ~0xff00) == 0) {
3601 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003602 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003603 Imm = SplatBits >> 8;
3604 break;
3605 }
3606 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003607
3608 case 32:
3609 // NEON's 32-bit VMOV supports splat values where:
3610 // * only one byte is nonzero, or
3611 // * the least significant byte is 0xff and the second byte is nonzero, or
3612 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003613 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003614 if ((SplatBits & ~0xff) == 0) {
3615 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003616 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003617 Imm = SplatBits;
3618 break;
3619 }
3620 if ((SplatBits & ~0xff00) == 0) {
3621 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003622 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003623 Imm = SplatBits >> 8;
3624 break;
3625 }
3626 if ((SplatBits & ~0xff0000) == 0) {
3627 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003628 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003629 Imm = SplatBits >> 16;
3630 break;
3631 }
3632 if ((SplatBits & ~0xff000000) == 0) {
3633 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003634 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003635 Imm = SplatBits >> 24;
3636 break;
3637 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003638
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003639 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3640 if (type == OtherModImm) return SDValue();
3641
Bob Wilson5bafff32009-06-22 23:27:02 +00003642 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003643 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3644 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003645 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003646 Imm = SplatBits >> 8;
3647 SplatBits |= 0xff;
3648 break;
3649 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003650
3651 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003652 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3653 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003654 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003655 Imm = SplatBits >> 16;
3656 SplatBits |= 0xffff;
3657 break;
3658 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003659
3660 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3661 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3662 // VMOV.I32. A (very) minor optimization would be to replicate the value
3663 // and fall through here to test for a valid 64-bit splat. But, then the
3664 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003665 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003666
3667 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003668 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003669 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003670 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003671 uint64_t BitMask = 0xff;
3672 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003673 unsigned ImmMask = 1;
3674 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003675 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003676 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003677 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003678 Imm |= ImmMask;
3679 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003680 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003681 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003682 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003683 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003684 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003685 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003686 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003687 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003688 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003689 break;
3690 }
3691
Bob Wilson1a913ed2010-06-11 21:34:50 +00003692 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003693 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003694 return SDValue();
3695 }
3696
Bob Wilsoncba270d2010-07-13 21:16:48 +00003697 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3698 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003699}
3700
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003701static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3702 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003703 unsigned NumElts = VT.getVectorNumElements();
3704 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003705
3706 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3707 if (M[0] < 0)
3708 return false;
3709
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003710 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003711
3712 // If this is a VEXT shuffle, the immediate value is the index of the first
3713 // element. The other shuffle indices must be the successive elements after
3714 // the first one.
3715 unsigned ExpectedElt = Imm;
3716 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003717 // Increment the expected index. If it wraps around, it may still be
3718 // a VEXT but the source vectors must be swapped.
3719 ExpectedElt += 1;
3720 if (ExpectedElt == NumElts * 2) {
3721 ExpectedElt = 0;
3722 ReverseVEXT = true;
3723 }
3724
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003725 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003726 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003727 return false;
3728 }
3729
3730 // Adjust the index value if the source operands will be swapped.
3731 if (ReverseVEXT)
3732 Imm -= NumElts;
3733
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003734 return true;
3735}
3736
Bob Wilson8bb9e482009-07-26 00:39:34 +00003737/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3738/// instruction with the specified blocksize. (The order of the elements
3739/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003740static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3741 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003742 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3743 "Only possible block sizes for VREV are: 16, 32, 64");
3744
Bob Wilson8bb9e482009-07-26 00:39:34 +00003745 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003746 if (EltSz == 64)
3747 return false;
3748
3749 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003750 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003751 // If the first shuffle index is UNDEF, be optimistic.
3752 if (M[0] < 0)
3753 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003754
3755 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3756 return false;
3757
3758 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003759 if (M[i] < 0) continue; // ignore UNDEF indices
3760 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003761 return false;
3762 }
3763
3764 return true;
3765}
3766
Bill Wendling0d4c9d92011-03-15 21:15:20 +00003767static bool isVTBLMask(const SmallVectorImpl<int> &M, EVT VT) {
3768 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
3769 // range, then 0 is placed into the resulting vector. So pretty much any mask
3770 // of 8 elements can work here.
3771 return VT == MVT::v8i8 && M.size() == 8;
3772}
3773
Bob Wilsonc692cb72009-08-21 20:54:19 +00003774static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3775 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003776 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3777 if (EltSz == 64)
3778 return false;
3779
Bob Wilsonc692cb72009-08-21 20:54:19 +00003780 unsigned NumElts = VT.getVectorNumElements();
3781 WhichResult = (M[0] == 0 ? 0 : 1);
3782 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003783 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3784 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003785 return false;
3786 }
3787 return true;
3788}
3789
Bob Wilson324f4f12009-12-03 06:40:55 +00003790/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3791/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3792/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3793static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3794 unsigned &WhichResult) {
3795 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3796 if (EltSz == 64)
3797 return false;
3798
3799 unsigned NumElts = VT.getVectorNumElements();
3800 WhichResult = (M[0] == 0 ? 0 : 1);
3801 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003802 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3803 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003804 return false;
3805 }
3806 return true;
3807}
3808
Bob Wilsonc692cb72009-08-21 20:54:19 +00003809static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3810 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003811 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3812 if (EltSz == 64)
3813 return false;
3814
Bob Wilsonc692cb72009-08-21 20:54:19 +00003815 unsigned NumElts = VT.getVectorNumElements();
3816 WhichResult = (M[0] == 0 ? 0 : 1);
3817 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003818 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003819 if ((unsigned) M[i] != 2 * i + WhichResult)
3820 return false;
3821 }
3822
3823 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003824 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003825 return false;
3826
3827 return true;
3828}
3829
Bob Wilson324f4f12009-12-03 06:40:55 +00003830/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3831/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3832/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3833static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3834 unsigned &WhichResult) {
3835 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3836 if (EltSz == 64)
3837 return false;
3838
3839 unsigned Half = VT.getVectorNumElements() / 2;
3840 WhichResult = (M[0] == 0 ? 0 : 1);
3841 for (unsigned j = 0; j != 2; ++j) {
3842 unsigned Idx = WhichResult;
3843 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003844 int MIdx = M[i + j * Half];
3845 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003846 return false;
3847 Idx += 2;
3848 }
3849 }
3850
3851 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3852 if (VT.is64BitVector() && EltSz == 32)
3853 return false;
3854
3855 return true;
3856}
3857
Bob Wilsonc692cb72009-08-21 20:54:19 +00003858static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3859 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003860 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3861 if (EltSz == 64)
3862 return false;
3863
Bob Wilsonc692cb72009-08-21 20:54:19 +00003864 unsigned NumElts = VT.getVectorNumElements();
3865 WhichResult = (M[0] == 0 ? 0 : 1);
3866 unsigned Idx = WhichResult * NumElts / 2;
3867 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003868 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3869 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003870 return false;
3871 Idx += 1;
3872 }
3873
3874 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003875 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003876 return false;
3877
3878 return true;
3879}
3880
Bob Wilson324f4f12009-12-03 06:40:55 +00003881/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3882/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3883/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3884static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3885 unsigned &WhichResult) {
3886 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3887 if (EltSz == 64)
3888 return false;
3889
3890 unsigned NumElts = VT.getVectorNumElements();
3891 WhichResult = (M[0] == 0 ? 0 : 1);
3892 unsigned Idx = WhichResult * NumElts / 2;
3893 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003894 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3895 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003896 return false;
3897 Idx += 1;
3898 }
3899
3900 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3901 if (VT.is64BitVector() && EltSz == 32)
3902 return false;
3903
3904 return true;
3905}
3906
Dale Johannesenf630c712010-07-29 20:10:08 +00003907// If N is an integer constant that can be moved into a register in one
3908// instruction, return an SDValue of such a constant (will become a MOV
3909// instruction). Otherwise return null.
3910static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3911 const ARMSubtarget *ST, DebugLoc dl) {
3912 uint64_t Val;
3913 if (!isa<ConstantSDNode>(N))
3914 return SDValue();
3915 Val = cast<ConstantSDNode>(N)->getZExtValue();
3916
3917 if (ST->isThumb1Only()) {
3918 if (Val <= 255 || ~Val <= 255)
3919 return DAG.getConstant(Val, MVT::i32);
3920 } else {
3921 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3922 return DAG.getConstant(Val, MVT::i32);
3923 }
3924 return SDValue();
3925}
3926
Bob Wilson5bafff32009-06-22 23:27:02 +00003927// If this is a case we can't handle, return null and let the default
3928// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00003929SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3930 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00003931 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003932 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003933 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003934
3935 APInt SplatBits, SplatUndef;
3936 unsigned SplatBitSize;
3937 bool HasAnyUndefs;
3938 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003939 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003940 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003941 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003942 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003943 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003944 DAG, VmovVT, VT.is128BitVector(),
3945 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003946 if (Val.getNode()) {
3947 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003948 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003949 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003950
3951 // Try an immediate VMVN.
Eli Friedman8e4d0422011-10-13 22:40:23 +00003952 uint64_t NegatedImm = (~SplatBits).getZExtValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003953 Val = isNEONModifiedImm(NegatedImm,
3954 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003955 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003956 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003957 if (Val.getNode()) {
3958 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003959 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003960 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003961 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003962 }
3963
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003964 // Scan through the operands to see if only one value is used.
3965 unsigned NumElts = VT.getVectorNumElements();
3966 bool isOnlyLowElement = true;
3967 bool usesOnlyOneValue = true;
3968 bool isConstant = true;
3969 SDValue Value;
3970 for (unsigned i = 0; i < NumElts; ++i) {
3971 SDValue V = Op.getOperand(i);
3972 if (V.getOpcode() == ISD::UNDEF)
3973 continue;
3974 if (i > 0)
3975 isOnlyLowElement = false;
3976 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3977 isConstant = false;
3978
3979 if (!Value.getNode())
3980 Value = V;
3981 else if (V != Value)
3982 usesOnlyOneValue = false;
3983 }
3984
3985 if (!Value.getNode())
3986 return DAG.getUNDEF(VT);
3987
3988 if (isOnlyLowElement)
3989 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3990
Dale Johannesenf630c712010-07-29 20:10:08 +00003991 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3992
Dale Johannesen575cd142010-10-19 20:00:17 +00003993 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3994 // i32 and try again.
3995 if (usesOnlyOneValue && EltSize <= 32) {
3996 if (!isConstant)
3997 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3998 if (VT.getVectorElementType().isFloatingPoint()) {
3999 SmallVector<SDValue, 8> Ops;
4000 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004001 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00004002 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00004003 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
4004 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00004005 Val = LowerBUILD_VECTOR(Val, DAG, ST);
4006 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004007 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00004008 }
Dale Johannesen575cd142010-10-19 20:00:17 +00004009 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
4010 if (Val.getNode())
4011 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00004012 }
4013
4014 // If all elements are constants and the case above didn't get hit, fall back
4015 // to the default expansion, which will generate a load from the constant
4016 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004017 if (isConstant)
4018 return SDValue();
4019
Bob Wilson11a1dff2011-01-07 21:37:30 +00004020 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
4021 if (NumElts >= 4) {
4022 SDValue shuffle = ReconstructShuffle(Op, DAG);
4023 if (shuffle != SDValue())
4024 return shuffle;
4025 }
4026
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004027 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004028 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
4029 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004030 if (EltSize >= 32) {
4031 // Do the expansion with floating-point types, since that is what the VFP
4032 // registers are defined to use, and since i64 is not legal.
4033 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4034 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004035 SmallVector<SDValue, 8> Ops;
4036 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004037 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004038 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004039 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004040 }
4041
4042 return SDValue();
4043}
4044
Bob Wilson11a1dff2011-01-07 21:37:30 +00004045// Gather data to see if the operation can be modelled as a
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004046// shuffle in combination with VEXTs.
Eric Christopher41262da2011-01-14 23:50:53 +00004047SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
4048 SelectionDAG &DAG) const {
Bob Wilson11a1dff2011-01-07 21:37:30 +00004049 DebugLoc dl = Op.getDebugLoc();
4050 EVT VT = Op.getValueType();
4051 unsigned NumElts = VT.getVectorNumElements();
4052
4053 SmallVector<SDValue, 2> SourceVecs;
4054 SmallVector<unsigned, 2> MinElts;
4055 SmallVector<unsigned, 2> MaxElts;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004056
Bob Wilson11a1dff2011-01-07 21:37:30 +00004057 for (unsigned i = 0; i < NumElts; ++i) {
4058 SDValue V = Op.getOperand(i);
4059 if (V.getOpcode() == ISD::UNDEF)
4060 continue;
4061 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
4062 // A shuffle can only come from building a vector from various
4063 // elements of other vectors.
4064 return SDValue();
Eli Friedman46995fa2011-10-14 23:58:49 +00004065 } else if (V.getOperand(0).getValueType().getVectorElementType() !=
4066 VT.getVectorElementType()) {
4067 // This code doesn't know how to handle shuffles where the vector
4068 // element types do not match (this happens because type legalization
4069 // promotes the return type of EXTRACT_VECTOR_ELT).
4070 // FIXME: It might be appropriate to extend this code to handle
4071 // mismatched types.
4072 return SDValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004073 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004074
Bob Wilson11a1dff2011-01-07 21:37:30 +00004075 // Record this extraction against the appropriate vector if possible...
4076 SDValue SourceVec = V.getOperand(0);
4077 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
4078 bool FoundSource = false;
4079 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
4080 if (SourceVecs[j] == SourceVec) {
4081 if (MinElts[j] > EltNo)
4082 MinElts[j] = EltNo;
4083 if (MaxElts[j] < EltNo)
4084 MaxElts[j] = EltNo;
4085 FoundSource = true;
4086 break;
4087 }
4088 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004089
Bob Wilson11a1dff2011-01-07 21:37:30 +00004090 // Or record a new source if not...
4091 if (!FoundSource) {
4092 SourceVecs.push_back(SourceVec);
4093 MinElts.push_back(EltNo);
4094 MaxElts.push_back(EltNo);
4095 }
4096 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004097
Bob Wilson11a1dff2011-01-07 21:37:30 +00004098 // Currently only do something sane when at most two source vectors
4099 // involved.
4100 if (SourceVecs.size() > 2)
4101 return SDValue();
4102
4103 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
4104 int VEXTOffsets[2] = {0, 0};
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004105
Bob Wilson11a1dff2011-01-07 21:37:30 +00004106 // This loop extracts the usage patterns of the source vectors
4107 // and prepares appropriate SDValues for a shuffle if possible.
4108 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
4109 if (SourceVecs[i].getValueType() == VT) {
4110 // No VEXT necessary
4111 ShuffleSrcs[i] = SourceVecs[i];
4112 VEXTOffsets[i] = 0;
4113 continue;
4114 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
4115 // It probably isn't worth padding out a smaller vector just to
4116 // break it down again in a shuffle.
4117 return SDValue();
4118 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004119
Bob Wilson11a1dff2011-01-07 21:37:30 +00004120 // Since only 64-bit and 128-bit vectors are legal on ARM and
4121 // we've eliminated the other cases...
Bob Wilson70f85732011-01-07 23:40:46 +00004122 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
4123 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004124
Bob Wilson11a1dff2011-01-07 21:37:30 +00004125 if (MaxElts[i] - MinElts[i] >= NumElts) {
4126 // Span too large for a VEXT to cope
4127 return SDValue();
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004128 }
4129
Bob Wilson11a1dff2011-01-07 21:37:30 +00004130 if (MinElts[i] >= NumElts) {
4131 // The extraction can just take the second half
4132 VEXTOffsets[i] = NumElts;
Eric Christopher41262da2011-01-14 23:50:53 +00004133 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4134 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004135 DAG.getIntPtrConstant(NumElts));
4136 } else if (MaxElts[i] < NumElts) {
4137 // The extraction can just take the first half
4138 VEXTOffsets[i] = 0;
Eric Christopher41262da2011-01-14 23:50:53 +00004139 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4140 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004141 DAG.getIntPtrConstant(0));
4142 } else {
4143 // An actual VEXT is needed
4144 VEXTOffsets[i] = MinElts[i];
Eric Christopher41262da2011-01-14 23:50:53 +00004145 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4146 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004147 DAG.getIntPtrConstant(0));
Eric Christopher41262da2011-01-14 23:50:53 +00004148 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4149 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004150 DAG.getIntPtrConstant(NumElts));
4151 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
4152 DAG.getConstant(VEXTOffsets[i], MVT::i32));
4153 }
4154 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004155
Bob Wilson11a1dff2011-01-07 21:37:30 +00004156 SmallVector<int, 8> Mask;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004157
Bob Wilson11a1dff2011-01-07 21:37:30 +00004158 for (unsigned i = 0; i < NumElts; ++i) {
4159 SDValue Entry = Op.getOperand(i);
4160 if (Entry.getOpcode() == ISD::UNDEF) {
4161 Mask.push_back(-1);
4162 continue;
4163 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004164
Bob Wilson11a1dff2011-01-07 21:37:30 +00004165 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher41262da2011-01-14 23:50:53 +00004166 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
4167 .getOperand(1))->getSExtValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004168 if (ExtractVec == SourceVecs[0]) {
4169 Mask.push_back(ExtractElt - VEXTOffsets[0]);
4170 } else {
4171 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
4172 }
4173 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004174
Bob Wilson11a1dff2011-01-07 21:37:30 +00004175 // Final check before we try to produce nonsense...
4176 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher41262da2011-01-14 23:50:53 +00004177 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
4178 &Mask[0]);
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004179
Bob Wilson11a1dff2011-01-07 21:37:30 +00004180 return SDValue();
4181}
4182
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004183/// isShuffleMaskLegal - Targets can use this to indicate that they only
4184/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4185/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4186/// are assumed to be legal.
4187bool
4188ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
4189 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004190 if (VT.getVectorNumElements() == 4 &&
4191 (VT.is128BitVector() || VT.is64BitVector())) {
4192 unsigned PFIndexes[4];
4193 for (unsigned i = 0; i != 4; ++i) {
4194 if (M[i] < 0)
4195 PFIndexes[i] = 8;
4196 else
4197 PFIndexes[i] = M[i];
4198 }
4199
4200 // Compute the index in the perfect shuffle table.
4201 unsigned PFTableIndex =
4202 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
4203 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4204 unsigned Cost = (PFEntry >> 30);
4205
4206 if (Cost <= 4)
4207 return true;
4208 }
4209
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004210 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00004211 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004212
Bob Wilson53dd2452010-06-07 23:53:38 +00004213 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4214 return (EltSize >= 32 ||
4215 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004216 isVREVMask(M, VT, 64) ||
4217 isVREVMask(M, VT, 32) ||
4218 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004219 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling0d4c9d92011-03-15 21:15:20 +00004220 isVTBLMask(M, VT) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004221 isVTRNMask(M, VT, WhichResult) ||
4222 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00004223 isVZIPMask(M, VT, WhichResult) ||
4224 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
4225 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
4226 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004227}
4228
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004229/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4230/// the specified operations to build the shuffle.
4231static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
4232 SDValue RHS, SelectionDAG &DAG,
4233 DebugLoc dl) {
4234 unsigned OpNum = (PFEntry >> 26) & 0x0F;
4235 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
4236 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
4237
4238 enum {
4239 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
4240 OP_VREV,
4241 OP_VDUP0,
4242 OP_VDUP1,
4243 OP_VDUP2,
4244 OP_VDUP3,
4245 OP_VEXT1,
4246 OP_VEXT2,
4247 OP_VEXT3,
4248 OP_VUZPL, // VUZP, left result
4249 OP_VUZPR, // VUZP, right result
4250 OP_VZIPL, // VZIP, left result
4251 OP_VZIPR, // VZIP, right result
4252 OP_VTRNL, // VTRN, left result
4253 OP_VTRNR // VTRN, right result
4254 };
4255
4256 if (OpNum == OP_COPY) {
4257 if (LHSID == (1*9+2)*9+3) return LHS;
4258 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4259 return RHS;
4260 }
4261
4262 SDValue OpLHS, OpRHS;
4263 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4264 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
4265 EVT VT = OpLHS.getValueType();
4266
4267 switch (OpNum) {
4268 default: llvm_unreachable("Unknown shuffle opcode!");
4269 case OP_VREV:
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004270 // VREV divides the vector in half and swaps within the half.
Tanya Lattnerdb282472011-05-18 21:44:54 +00004271 if (VT.getVectorElementType() == MVT::i32 ||
4272 VT.getVectorElementType() == MVT::f32)
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004273 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
4274 // vrev <4 x i16> -> VREV32
4275 if (VT.getVectorElementType() == MVT::i16)
4276 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
4277 // vrev <4 x i8> -> VREV16
4278 assert(VT.getVectorElementType() == MVT::i8);
4279 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004280 case OP_VDUP0:
4281 case OP_VDUP1:
4282 case OP_VDUP2:
4283 case OP_VDUP3:
4284 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004285 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004286 case OP_VEXT1:
4287 case OP_VEXT2:
4288 case OP_VEXT3:
4289 return DAG.getNode(ARMISD::VEXT, dl, VT,
4290 OpLHS, OpRHS,
4291 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
4292 case OP_VUZPL:
4293 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004294 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004295 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
4296 case OP_VZIPL:
4297 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004298 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004299 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
4300 case OP_VTRNL:
4301 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004302 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4303 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004304 }
4305}
4306
Bill Wendling69a05a72011-03-14 23:02:38 +00004307static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
4308 SmallVectorImpl<int> &ShuffleMask,
4309 SelectionDAG &DAG) {
4310 // Check to see if we can use the VTBL instruction.
4311 SDValue V1 = Op.getOperand(0);
4312 SDValue V2 = Op.getOperand(1);
4313 DebugLoc DL = Op.getDebugLoc();
4314
4315 SmallVector<SDValue, 8> VTBLMask;
4316 for (SmallVectorImpl<int>::iterator
4317 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
4318 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
4319
4320 if (V2.getNode()->getOpcode() == ISD::UNDEF)
4321 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
4322 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4323 &VTBLMask[0], 8));
Bill Wendlinga24cb402011-03-15 20:47:26 +00004324
Owen Anderson76706012011-04-05 21:48:57 +00004325 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Bill Wendlinga24cb402011-03-15 20:47:26 +00004326 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4327 &VTBLMask[0], 8));
Bill Wendling69a05a72011-03-14 23:02:38 +00004328}
4329
Bob Wilson5bafff32009-06-22 23:27:02 +00004330static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004331 SDValue V1 = Op.getOperand(0);
4332 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00004333 DebugLoc dl = Op.getDebugLoc();
4334 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004335 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004336 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00004337
Bob Wilson28865062009-08-13 02:13:04 +00004338 // Convert shuffles that are directly supported on NEON to target-specific
4339 // DAG nodes, instead of keeping them as shuffles and matching them again
4340 // during code selection. This is more efficient and avoids the possibility
4341 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00004342 // FIXME: floating-point vectors should be canonicalized to integer vectors
4343 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004344 SVN->getMask(ShuffleMask);
4345
Bob Wilson53dd2452010-06-07 23:53:38 +00004346 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4347 if (EltSize <= 32) {
4348 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
4349 int Lane = SVN->getSplatIndex();
4350 // If this is undef splat, generate it via "just" vdup, if possible.
4351 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00004352
Bob Wilson53dd2452010-06-07 23:53:38 +00004353 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4354 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
4355 }
4356 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
4357 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004358 }
Bob Wilson53dd2452010-06-07 23:53:38 +00004359
4360 bool ReverseVEXT;
4361 unsigned Imm;
4362 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
4363 if (ReverseVEXT)
4364 std::swap(V1, V2);
4365 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
4366 DAG.getConstant(Imm, MVT::i32));
4367 }
4368
4369 if (isVREVMask(ShuffleMask, VT, 64))
4370 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
4371 if (isVREVMask(ShuffleMask, VT, 32))
4372 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
4373 if (isVREVMask(ShuffleMask, VT, 16))
4374 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
4375
4376 // Check for Neon shuffles that modify both input vectors in place.
4377 // If both results are used, i.e., if there are two shuffles with the same
4378 // source operands and with masks corresponding to both results of one of
4379 // these operations, DAG memoization will ensure that a single node is
4380 // used for both shuffles.
4381 unsigned WhichResult;
4382 if (isVTRNMask(ShuffleMask, VT, WhichResult))
4383 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4384 V1, V2).getValue(WhichResult);
4385 if (isVUZPMask(ShuffleMask, VT, WhichResult))
4386 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4387 V1, V2).getValue(WhichResult);
4388 if (isVZIPMask(ShuffleMask, VT, WhichResult))
4389 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4390 V1, V2).getValue(WhichResult);
4391
4392 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
4393 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4394 V1, V1).getValue(WhichResult);
4395 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4396 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4397 V1, V1).getValue(WhichResult);
4398 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4399 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4400 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00004401 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004402
Bob Wilsonc692cb72009-08-21 20:54:19 +00004403 // If the shuffle is not directly supported and it has 4 elements, use
4404 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004405 unsigned NumElts = VT.getVectorNumElements();
4406 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004407 unsigned PFIndexes[4];
4408 for (unsigned i = 0; i != 4; ++i) {
4409 if (ShuffleMask[i] < 0)
4410 PFIndexes[i] = 8;
4411 else
4412 PFIndexes[i] = ShuffleMask[i];
4413 }
4414
4415 // Compute the index in the perfect shuffle table.
4416 unsigned PFTableIndex =
4417 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004418 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4419 unsigned Cost = (PFEntry >> 30);
4420
4421 if (Cost <= 4)
4422 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
4423 }
Bob Wilsond8e17572009-08-12 22:31:50 +00004424
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004425 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004426 if (EltSize >= 32) {
4427 // Do the expansion with floating-point types, since that is what the VFP
4428 // registers are defined to use, and since i64 is not legal.
4429 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4430 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004431 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
4432 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004433 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004434 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00004435 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004436 Ops.push_back(DAG.getUNDEF(EltVT));
4437 else
4438 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
4439 ShuffleMask[i] < (int)NumElts ? V1 : V2,
4440 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
4441 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00004442 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004443 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004444 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00004445 }
4446
Bill Wendling69a05a72011-03-14 23:02:38 +00004447 if (VT == MVT::v8i8) {
4448 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
4449 if (NewOp.getNode())
4450 return NewOp;
4451 }
4452
Bob Wilson22cac0d2009-08-14 05:16:33 +00004453 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004454}
4455
Eli Friedman5c89cb82011-10-24 23:08:52 +00004456static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
4457 // INSERT_VECTOR_ELT is legal only for immediate indexes.
4458 SDValue Lane = Op.getOperand(2);
4459 if (!isa<ConstantSDNode>(Lane))
4460 return SDValue();
4461
4462 return Op;
4463}
4464
Bob Wilson5bafff32009-06-22 23:27:02 +00004465static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00004466 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00004467 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00004468 if (!isa<ConstantSDNode>(Lane))
4469 return SDValue();
4470
4471 SDValue Vec = Op.getOperand(0);
4472 if (Op.getValueType() == MVT::i32 &&
4473 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
4474 DebugLoc dl = Op.getDebugLoc();
4475 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
4476 }
4477
4478 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00004479}
4480
Bob Wilsona6d65862009-08-03 20:36:38 +00004481static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
4482 // The only time a CONCAT_VECTORS operation can have legal types is when
4483 // two 64-bit vectors are concatenated to a 128-bit vector.
4484 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
4485 "unexpected CONCAT_VECTORS");
4486 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004487 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00004488 SDValue Op0 = Op.getOperand(0);
4489 SDValue Op1 = Op.getOperand(1);
4490 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004491 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004492 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00004493 DAG.getIntPtrConstant(0));
4494 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004495 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004496 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00004497 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004498 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004499}
4500
Bob Wilson626613d2010-11-23 19:38:38 +00004501/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
4502/// element has been zero/sign-extended, depending on the isSigned parameter,
4503/// from an integer type half its size.
4504static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
4505 bool isSigned) {
4506 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
4507 EVT VT = N->getValueType(0);
4508 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
4509 SDNode *BVN = N->getOperand(0).getNode();
4510 if (BVN->getValueType(0) != MVT::v4i32 ||
4511 BVN->getOpcode() != ISD::BUILD_VECTOR)
4512 return false;
4513 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4514 unsigned HiElt = 1 - LoElt;
4515 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
4516 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
4517 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
4518 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
4519 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
4520 return false;
4521 if (isSigned) {
4522 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
4523 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
4524 return true;
4525 } else {
4526 if (Hi0->isNullValue() && Hi1->isNullValue())
4527 return true;
4528 }
4529 return false;
4530 }
4531
4532 if (N->getOpcode() != ISD::BUILD_VECTOR)
4533 return false;
4534
4535 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
4536 SDNode *Elt = N->getOperand(i).getNode();
4537 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
4538 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4539 unsigned HalfSize = EltSize / 2;
4540 if (isSigned) {
Bob Wilson9d45de22011-10-18 18:46:49 +00004541 if (!isIntN(HalfSize, C->getSExtValue()))
Bob Wilson626613d2010-11-23 19:38:38 +00004542 return false;
4543 } else {
Bob Wilson9d45de22011-10-18 18:46:49 +00004544 if (!isUIntN(HalfSize, C->getZExtValue()))
Bob Wilson626613d2010-11-23 19:38:38 +00004545 return false;
4546 }
4547 continue;
4548 }
4549 return false;
4550 }
4551
4552 return true;
4553}
4554
4555/// isSignExtended - Check if a node is a vector value that is sign-extended
4556/// or a constant BUILD_VECTOR with sign-extended elements.
4557static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
4558 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
4559 return true;
4560 if (isExtendedBUILD_VECTOR(N, DAG, true))
4561 return true;
4562 return false;
4563}
4564
4565/// isZeroExtended - Check if a node is a vector value that is zero-extended
4566/// or a constant BUILD_VECTOR with zero-extended elements.
4567static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
4568 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
4569 return true;
4570 if (isExtendedBUILD_VECTOR(N, DAG, false))
4571 return true;
4572 return false;
4573}
4574
4575/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
4576/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004577static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
4578 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
4579 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00004580 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
4581 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
4582 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
4583 LD->isNonTemporal(), LD->getAlignment());
4584 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
4585 // have been legalized as a BITCAST from v4i32.
4586 if (N->getOpcode() == ISD::BITCAST) {
4587 SDNode *BVN = N->getOperand(0).getNode();
4588 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
4589 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
4590 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4591 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
4592 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
4593 }
4594 // Construct a new BUILD_VECTOR with elements truncated to half the size.
4595 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
4596 EVT VT = N->getValueType(0);
4597 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4598 unsigned NumElts = VT.getVectorNumElements();
4599 MVT TruncVT = MVT::getIntegerVT(EltSize);
4600 SmallVector<SDValue, 8> Ops;
4601 for (unsigned i = 0; i != NumElts; ++i) {
4602 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4603 const APInt &CInt = C->getAPIntValue();
Jay Foad40f8f622010-12-07 08:25:19 +00004604 Ops.push_back(DAG.getConstant(CInt.trunc(EltSize), TruncVT));
Bob Wilson626613d2010-11-23 19:38:38 +00004605 }
4606 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4607 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004608}
4609
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004610static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
4611 unsigned Opcode = N->getOpcode();
4612 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4613 SDNode *N0 = N->getOperand(0).getNode();
4614 SDNode *N1 = N->getOperand(1).getNode();
4615 return N0->hasOneUse() && N1->hasOneUse() &&
4616 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
4617 }
4618 return false;
4619}
4620
4621static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
4622 unsigned Opcode = N->getOpcode();
4623 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4624 SDNode *N0 = N->getOperand(0).getNode();
4625 SDNode *N1 = N->getOperand(1).getNode();
4626 return N0->hasOneUse() && N1->hasOneUse() &&
4627 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
4628 }
4629 return false;
4630}
4631
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004632static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4633 // Multiplications are only custom-lowered for 128-bit vectors so that
4634 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4635 EVT VT = Op.getValueType();
4636 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4637 SDNode *N0 = Op.getOperand(0).getNode();
4638 SDNode *N1 = Op.getOperand(1).getNode();
4639 unsigned NewOpc = 0;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004640 bool isMLA = false;
4641 bool isN0SExt = isSignExtended(N0, DAG);
4642 bool isN1SExt = isSignExtended(N1, DAG);
4643 if (isN0SExt && isN1SExt)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004644 NewOpc = ARMISD::VMULLs;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004645 else {
4646 bool isN0ZExt = isZeroExtended(N0, DAG);
4647 bool isN1ZExt = isZeroExtended(N1, DAG);
4648 if (isN0ZExt && isN1ZExt)
4649 NewOpc = ARMISD::VMULLu;
4650 else if (isN1SExt || isN1ZExt) {
4651 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
4652 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
4653 if (isN1SExt && isAddSubSExt(N0, DAG)) {
4654 NewOpc = ARMISD::VMULLs;
4655 isMLA = true;
4656 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
4657 NewOpc = ARMISD::VMULLu;
4658 isMLA = true;
4659 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
4660 std::swap(N0, N1);
4661 NewOpc = ARMISD::VMULLu;
4662 isMLA = true;
4663 }
4664 }
4665
4666 if (!NewOpc) {
4667 if (VT == MVT::v2i64)
4668 // Fall through to expand this. It is not legal.
4669 return SDValue();
4670 else
4671 // Other vector multiplications are legal.
4672 return Op;
4673 }
4674 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004675
4676 // Legalize to a VMULL instruction.
4677 DebugLoc DL = Op.getDebugLoc();
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004678 SDValue Op0;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004679 SDValue Op1 = SkipExtension(N1, DAG);
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004680 if (!isMLA) {
4681 Op0 = SkipExtension(N0, DAG);
4682 assert(Op0.getValueType().is64BitVector() &&
4683 Op1.getValueType().is64BitVector() &&
4684 "unexpected types for extended operands to VMULL");
4685 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4686 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004687
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004688 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
4689 // isel lowering to take advantage of no-stall back to back vmul + vmla.
4690 // vmull q0, d4, d6
4691 // vmlal q0, d5, d6
4692 // is faster than
4693 // vaddl q0, d4, d5
4694 // vmovl q1, d6
4695 // vmul q0, q0, q1
4696 SDValue N00 = SkipExtension(N0->getOperand(0).getNode(), DAG);
4697 SDValue N01 = SkipExtension(N0->getOperand(1).getNode(), DAG);
4698 EVT Op1VT = Op1.getValueType();
4699 return DAG.getNode(N0->getOpcode(), DL, VT,
4700 DAG.getNode(NewOpc, DL, VT,
4701 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
4702 DAG.getNode(NewOpc, DL, VT,
4703 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004704}
4705
Owen Anderson76706012011-04-05 21:48:57 +00004706static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00004707LowerSDIV_v4i8(SDValue X, SDValue Y, DebugLoc dl, SelectionDAG &DAG) {
4708 // Convert to float
4709 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
4710 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
4711 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
4712 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
4713 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
4714 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
4715 // Get reciprocal estimate.
4716 // float4 recip = vrecpeq_f32(yf);
Owen Anderson76706012011-04-05 21:48:57 +00004717 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004718 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
4719 // Because char has a smaller range than uchar, we can actually get away
4720 // without any newton steps. This requires that we use a weird bias
4721 // of 0xb000, however (again, this has been exhaustively tested).
4722 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
4723 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
4724 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
4725 Y = DAG.getConstant(0xb000, MVT::i32);
4726 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
4727 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
4728 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
4729 // Convert back to short.
4730 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
4731 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
4732 return X;
4733}
4734
Owen Anderson76706012011-04-05 21:48:57 +00004735static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00004736LowerSDIV_v4i16(SDValue N0, SDValue N1, DebugLoc dl, SelectionDAG &DAG) {
4737 SDValue N2;
4738 // Convert to float.
4739 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
4740 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
4741 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
4742 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
4743 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
4744 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004745
Nate Begeman7973f352011-02-11 20:53:29 +00004746 // Use reciprocal estimate and one refinement step.
4747 // float4 recip = vrecpeq_f32(yf);
4748 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00004749 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004750 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson76706012011-04-05 21:48:57 +00004751 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004752 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
4753 N1, N2);
4754 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4755 // Because short has a smaller range than ushort, we can actually get away
4756 // with only a single newton step. This requires that we use a weird bias
4757 // of 89, however (again, this has been exhaustively tested).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004758 // float4 result = as_float4(as_int4(xf*recip) + 0x89);
Nate Begeman7973f352011-02-11 20:53:29 +00004759 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4760 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004761 N1 = DAG.getConstant(0x89, MVT::i32);
Nate Begeman7973f352011-02-11 20:53:29 +00004762 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4763 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4764 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4765 // Convert back to integer and return.
4766 // return vmovn_s32(vcvt_s32_f32(result));
4767 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4768 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4769 return N0;
4770}
4771
4772static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
4773 EVT VT = Op.getValueType();
4774 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4775 "unexpected type for custom-lowering ISD::SDIV");
4776
4777 DebugLoc dl = Op.getDebugLoc();
4778 SDValue N0 = Op.getOperand(0);
4779 SDValue N1 = Op.getOperand(1);
4780 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00004781
Nate Begeman7973f352011-02-11 20:53:29 +00004782 if (VT == MVT::v8i8) {
4783 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
4784 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004785
Nate Begeman7973f352011-02-11 20:53:29 +00004786 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4787 DAG.getIntPtrConstant(4));
4788 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00004789 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00004790 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4791 DAG.getIntPtrConstant(0));
4792 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4793 DAG.getIntPtrConstant(0));
4794
4795 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
4796 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
4797
4798 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4799 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00004800
Nate Begeman7973f352011-02-11 20:53:29 +00004801 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
4802 return N0;
4803 }
4804 return LowerSDIV_v4i16(N0, N1, dl, DAG);
4805}
4806
4807static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
4808 EVT VT = Op.getValueType();
4809 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
4810 "unexpected type for custom-lowering ISD::UDIV");
4811
4812 DebugLoc dl = Op.getDebugLoc();
4813 SDValue N0 = Op.getOperand(0);
4814 SDValue N1 = Op.getOperand(1);
4815 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00004816
Nate Begeman7973f352011-02-11 20:53:29 +00004817 if (VT == MVT::v8i8) {
4818 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
4819 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00004820
Nate Begeman7973f352011-02-11 20:53:29 +00004821 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4822 DAG.getIntPtrConstant(4));
4823 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00004824 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00004825 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
4826 DAG.getIntPtrConstant(0));
4827 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
4828 DAG.getIntPtrConstant(0));
Owen Anderson76706012011-04-05 21:48:57 +00004829
Nate Begeman7973f352011-02-11 20:53:29 +00004830 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
4831 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson76706012011-04-05 21:48:57 +00004832
Nate Begeman7973f352011-02-11 20:53:29 +00004833 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
4834 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00004835
4836 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Nate Begeman7973f352011-02-11 20:53:29 +00004837 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
4838 N0);
4839 return N0;
4840 }
Owen Anderson76706012011-04-05 21:48:57 +00004841
Nate Begeman7973f352011-02-11 20:53:29 +00004842 // v4i16 sdiv ... Convert to float.
4843 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
4844 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
4845 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
4846 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
4847 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004848 SDValue BN1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Nate Begeman7973f352011-02-11 20:53:29 +00004849
4850 // Use reciprocal estimate and two refinement steps.
4851 // float4 recip = vrecpeq_f32(yf);
4852 // recip *= vrecpsq_f32(yf, recip);
4853 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00004854 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004855 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), BN1);
Owen Anderson76706012011-04-05 21:48:57 +00004856 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004857 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004858 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00004859 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson76706012011-04-05 21:48:57 +00004860 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00004861 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004862 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00004863 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
4864 // Simply multiplying by the reciprocal estimate can leave us a few ulps
4865 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
4866 // and that it will never cause us to return an answer too large).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00004867 // float4 result = as_float4(as_int4(xf*recip) + 2);
Nate Begeman7973f352011-02-11 20:53:29 +00004868 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
4869 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
4870 N1 = DAG.getConstant(2, MVT::i32);
4871 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
4872 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
4873 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
4874 // Convert back to integer and return.
4875 // return vmovn_u32(vcvt_s32_f32(result));
4876 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
4877 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
4878 return N0;
4879}
4880
Evan Cheng342e3162011-08-30 01:34:54 +00004881static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
4882 EVT VT = Op.getNode()->getValueType(0);
4883 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
4884
4885 unsigned Opc;
4886 bool ExtraOp = false;
4887 switch (Op.getOpcode()) {
4888 default: assert(0 && "Invalid code");
4889 case ISD::ADDC: Opc = ARMISD::ADDC; break;
4890 case ISD::ADDE: Opc = ARMISD::ADDE; ExtraOp = true; break;
4891 case ISD::SUBC: Opc = ARMISD::SUBC; break;
4892 case ISD::SUBE: Opc = ARMISD::SUBE; ExtraOp = true; break;
4893 }
4894
4895 if (!ExtraOp)
4896 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
4897 Op.getOperand(1));
4898 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
4899 Op.getOperand(1), Op.getOperand(2));
4900}
4901
Eli Friedman74bf18c2011-09-15 22:26:18 +00004902static SDValue LowerAtomicLoadStore(SDValue Op, SelectionDAG &DAG) {
Eli Friedman7cc15662011-09-15 22:18:49 +00004903 // Monotonic load/store is legal for all targets
4904 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
4905 return Op;
4906
4907 // Aquire/Release load/store is not legal for targets without a
4908 // dmb or equivalent available.
4909 return SDValue();
4910}
4911
4912
Eli Friedman2bdffe42011-08-31 00:31:29 +00004913static void
Eli Friedman4d3f3292011-08-31 17:52:22 +00004914ReplaceATOMIC_OP_64(SDNode *Node, SmallVectorImpl<SDValue>& Results,
4915 SelectionDAG &DAG, unsigned NewOp) {
Eli Friedman2bdffe42011-08-31 00:31:29 +00004916 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +00004917 assert (Node->getValueType(0) == MVT::i64 &&
4918 "Only know how to expand i64 atomics");
Eli Friedman2bdffe42011-08-31 00:31:29 +00004919
Eli Friedman4d3f3292011-08-31 17:52:22 +00004920 SmallVector<SDValue, 6> Ops;
4921 Ops.push_back(Node->getOperand(0)); // Chain
4922 Ops.push_back(Node->getOperand(1)); // Ptr
4923 // Low part of Val1
4924 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4925 Node->getOperand(2), DAG.getIntPtrConstant(0)));
4926 // High part of Val1
4927 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4928 Node->getOperand(2), DAG.getIntPtrConstant(1)));
Andrew Trick3af7a672011-09-20 03:06:13 +00004929 if (NewOp == ARMISD::ATOMCMPXCHG64_DAG) {
Eli Friedman4d3f3292011-08-31 17:52:22 +00004930 // High part of Val1
4931 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4932 Node->getOperand(3), DAG.getIntPtrConstant(0)));
4933 // High part of Val2
4934 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
4935 Node->getOperand(3), DAG.getIntPtrConstant(1)));
4936 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00004937 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4938 SDValue Result =
Eli Friedman4d3f3292011-08-31 17:52:22 +00004939 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops.data(), Ops.size(), MVT::i64,
Eli Friedman2bdffe42011-08-31 00:31:29 +00004940 cast<MemSDNode>(Node)->getMemOperand());
Eli Friedman4d3f3292011-08-31 17:52:22 +00004941 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1) };
Eli Friedman2bdffe42011-08-31 00:31:29 +00004942 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
4943 Results.push_back(Result.getValue(2));
4944}
4945
Dan Gohmand858e902010-04-17 15:26:15 +00004946SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004947 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004948 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004949 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004950 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004951 case ISD::GlobalAddress:
4952 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4953 LowerGlobalAddressELF(Op, DAG);
Bill Wendling69a05a72011-03-14 23:02:38 +00004954 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004955 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004956 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4957 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004958 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004959 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004960 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Eli Friedman14648462011-07-27 22:21:52 +00004961 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004962 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004963 case ISD::SINT_TO_FP:
4964 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4965 case ISD::FP_TO_SINT:
4966 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004967 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004968 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004969 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004970 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004971 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004972 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004973 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004974 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4975 Subtarget);
Evan Cheng21a61792011-03-14 18:02:30 +00004976 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004977 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004978 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004979 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004980 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004981 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004982 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004983 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Duncan Sands28b77e92011-09-06 19:07:46 +00004984 case ISD::SETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004985 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004986 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Eli Friedman5c89cb82011-10-24 23:08:52 +00004987 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004988 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004989 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004990 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004991 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begeman7973f352011-02-11 20:53:29 +00004992 case ISD::SDIV: return LowerSDIV(Op, DAG);
4993 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Cheng342e3162011-08-30 01:34:54 +00004994 case ISD::ADDC:
4995 case ISD::ADDE:
4996 case ISD::SUBC:
4997 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Eli Friedman7cc15662011-09-15 22:18:49 +00004998 case ISD::ATOMIC_LOAD:
Eli Friedman74bf18c2011-09-15 22:26:18 +00004999 case ISD::ATOMIC_STORE: return LowerAtomicLoadStore(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00005000 }
Dan Gohman475871a2008-07-27 21:46:04 +00005001 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005002}
5003
Duncan Sands1607f052008-12-01 11:39:25 +00005004/// ReplaceNodeResults - Replace the results of node with an illegal result
5005/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00005006void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
5007 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005008 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00005009 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00005010 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00005011 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00005012 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00005013 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005014 case ISD::BITCAST:
5015 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00005016 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00005017 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00005018 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00005019 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00005020 break;
Eli Friedman2bdffe42011-08-31 00:31:29 +00005021 case ISD::ATOMIC_LOAD_ADD:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005022 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMADD64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005023 return;
5024 case ISD::ATOMIC_LOAD_AND:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005025 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMAND64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005026 return;
5027 case ISD::ATOMIC_LOAD_NAND:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005028 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMNAND64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005029 return;
5030 case ISD::ATOMIC_LOAD_OR:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005031 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMOR64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005032 return;
5033 case ISD::ATOMIC_LOAD_SUB:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005034 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMSUB64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005035 return;
5036 case ISD::ATOMIC_LOAD_XOR:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005037 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMXOR64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005038 return;
5039 case ISD::ATOMIC_SWAP:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005040 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMSWAP64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005041 return;
Eli Friedman4d3f3292011-08-31 17:52:22 +00005042 case ISD::ATOMIC_CMP_SWAP:
5043 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMCMPXCHG64_DAG);
5044 return;
Duncan Sands1607f052008-12-01 11:39:25 +00005045 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00005046 if (Res.getNode())
5047 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00005048}
Chris Lattner27a6c732007-11-24 07:07:01 +00005049
Evan Chenga8e29892007-01-19 07:51:42 +00005050//===----------------------------------------------------------------------===//
5051// ARM Scheduler Hooks
5052//===----------------------------------------------------------------------===//
5053
5054MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00005055ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
5056 MachineBasicBlock *BB,
5057 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00005058 unsigned dest = MI->getOperand(0).getReg();
5059 unsigned ptr = MI->getOperand(1).getReg();
5060 unsigned oldval = MI->getOperand(2).getReg();
5061 unsigned newval = MI->getOperand(3).getReg();
Jim Grosbach5278eb82009-12-11 01:42:04 +00005062 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5063 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005064 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00005065
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005066 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5067 unsigned scratch =
Cameron Zwarich141ec632011-05-18 02:29:50 +00005068 MRI.createVirtualRegister(isThumb2 ? ARM::rGPRRegisterClass
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005069 : ARM::GPRRegisterClass);
5070
5071 if (isThumb2) {
Cameron Zwarich141ec632011-05-18 02:29:50 +00005072 MRI.constrainRegClass(dest, ARM::rGPRRegisterClass);
5073 MRI.constrainRegClass(oldval, ARM::rGPRRegisterClass);
5074 MRI.constrainRegClass(newval, ARM::rGPRRegisterClass);
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005075 }
5076
Jim Grosbach5278eb82009-12-11 01:42:04 +00005077 unsigned ldrOpc, strOpc;
5078 switch (Size) {
5079 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005080 case 1:
5081 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Evan Chengaa261022011-02-07 18:50:47 +00005082 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005083 break;
5084 case 2:
5085 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5086 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5087 break;
5088 case 4:
5089 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5090 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5091 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00005092 }
5093
5094 MachineFunction *MF = BB->getParent();
5095 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5096 MachineFunction::iterator It = BB;
5097 ++It; // insert the new blocks after the current block
5098
5099 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
5100 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
5101 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5102 MF->insert(It, loop1MBB);
5103 MF->insert(It, loop2MBB);
5104 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005105
5106 // Transfer the remainder of BB and its successor edges to exitMBB.
5107 exitMBB->splice(exitMBB->begin(), BB,
5108 llvm::next(MachineBasicBlock::iterator(MI)),
5109 BB->end());
5110 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005111
5112 // thisMBB:
5113 // ...
5114 // fallthrough --> loop1MBB
5115 BB->addSuccessor(loop1MBB);
5116
5117 // loop1MBB:
5118 // ldrex dest, [ptr]
5119 // cmp dest, oldval
5120 // bne exitMBB
5121 BB = loop1MBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005122 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5123 if (ldrOpc == ARM::t2LDREX)
5124 MIB.addImm(0);
5125 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005126 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00005127 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005128 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5129 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005130 BB->addSuccessor(loop2MBB);
5131 BB->addSuccessor(exitMBB);
5132
5133 // loop2MBB:
5134 // strex scratch, newval, [ptr]
5135 // cmp scratch, #0
5136 // bne loop1MBB
5137 BB = loop2MBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005138 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval).addReg(ptr);
5139 if (strOpc == ARM::t2STREX)
5140 MIB.addImm(0);
5141 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005142 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00005143 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005144 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5145 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005146 BB->addSuccessor(loop1MBB);
5147 BB->addSuccessor(exitMBB);
5148
5149 // exitMBB:
5150 // ...
5151 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00005152
Dan Gohman14152b42010-07-06 20:24:04 +00005153 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00005154
Jim Grosbach5278eb82009-12-11 01:42:04 +00005155 return BB;
5156}
5157
5158MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00005159ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
5160 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00005161 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
5162 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5163
5164 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005165 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00005166 MachineFunction::iterator It = BB;
5167 ++It;
5168
5169 unsigned dest = MI->getOperand(0).getReg();
5170 unsigned ptr = MI->getOperand(1).getReg();
5171 unsigned incr = MI->getOperand(2).getReg();
5172 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005173 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005174
5175 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5176 if (isThumb2) {
5177 MRI.constrainRegClass(dest, ARM::rGPRRegisterClass);
5178 MRI.constrainRegClass(ptr, ARM::rGPRRegisterClass);
5179 }
5180
Jim Grosbachc3c23542009-12-14 04:22:04 +00005181 unsigned ldrOpc, strOpc;
5182 switch (Size) {
5183 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005184 case 1:
5185 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00005186 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005187 break;
5188 case 2:
5189 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5190 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5191 break;
5192 case 4:
5193 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5194 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5195 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00005196 }
5197
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005198 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5199 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5200 MF->insert(It, loopMBB);
5201 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005202
5203 // Transfer the remainder of BB and its successor edges to exitMBB.
5204 exitMBB->splice(exitMBB->begin(), BB,
5205 llvm::next(MachineBasicBlock::iterator(MI)),
5206 BB->end());
5207 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005208
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005209 TargetRegisterClass *TRC =
5210 isThumb2 ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5211 unsigned scratch = MRI.createVirtualRegister(TRC);
5212 unsigned scratch2 = (!BinOpcode) ? incr : MRI.createVirtualRegister(TRC);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005213
5214 // thisMBB:
5215 // ...
5216 // fallthrough --> loopMBB
5217 BB->addSuccessor(loopMBB);
5218
5219 // loopMBB:
5220 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005221 // <binop> scratch2, dest, incr
5222 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00005223 // cmp scratch, #0
5224 // bne- loopMBB
5225 // fallthrough --> exitMBB
5226 BB = loopMBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005227 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5228 if (ldrOpc == ARM::t2LDREX)
5229 MIB.addImm(0);
5230 AddDefaultPred(MIB);
Jim Grosbachc67b5562009-12-15 00:12:35 +00005231 if (BinOpcode) {
5232 // operand order needs to go the other way for NAND
5233 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
5234 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5235 addReg(incr).addReg(dest)).addReg(0);
5236 else
5237 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5238 addReg(dest).addReg(incr)).addReg(0);
5239 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00005240
Jim Grosbachb6aed502011-09-09 18:37:27 +00005241 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
5242 if (strOpc == ARM::t2STREX)
5243 MIB.addImm(0);
5244 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005245 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00005246 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005247 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5248 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005249
5250 BB->addSuccessor(loopMBB);
5251 BB->addSuccessor(exitMBB);
5252
5253 // exitMBB:
5254 // ...
5255 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00005256
Dan Gohman14152b42010-07-06 20:24:04 +00005257 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00005258
Jim Grosbachc3c23542009-12-14 04:22:04 +00005259 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00005260}
5261
Jim Grosbachf7da8822011-04-26 19:44:18 +00005262MachineBasicBlock *
5263ARMTargetLowering::EmitAtomicBinaryMinMax(MachineInstr *MI,
5264 MachineBasicBlock *BB,
5265 unsigned Size,
5266 bool signExtend,
5267 ARMCC::CondCodes Cond) const {
5268 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5269
5270 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5271 MachineFunction *MF = BB->getParent();
5272 MachineFunction::iterator It = BB;
5273 ++It;
5274
5275 unsigned dest = MI->getOperand(0).getReg();
5276 unsigned ptr = MI->getOperand(1).getReg();
5277 unsigned incr = MI->getOperand(2).getReg();
5278 unsigned oldval = dest;
5279 DebugLoc dl = MI->getDebugLoc();
Jim Grosbachf7da8822011-04-26 19:44:18 +00005280 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005281
5282 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5283 if (isThumb2) {
5284 MRI.constrainRegClass(dest, ARM::rGPRRegisterClass);
5285 MRI.constrainRegClass(ptr, ARM::rGPRRegisterClass);
5286 }
5287
Jim Grosbachf7da8822011-04-26 19:44:18 +00005288 unsigned ldrOpc, strOpc, extendOpc;
5289 switch (Size) {
5290 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
5291 case 1:
5292 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
5293 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005294 extendOpc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Jim Grosbachf7da8822011-04-26 19:44:18 +00005295 break;
5296 case 2:
5297 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5298 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005299 extendOpc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Jim Grosbachf7da8822011-04-26 19:44:18 +00005300 break;
5301 case 4:
5302 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5303 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5304 extendOpc = 0;
5305 break;
5306 }
5307
5308 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5309 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5310 MF->insert(It, loopMBB);
5311 MF->insert(It, exitMBB);
5312
5313 // Transfer the remainder of BB and its successor edges to exitMBB.
5314 exitMBB->splice(exitMBB->begin(), BB,
5315 llvm::next(MachineBasicBlock::iterator(MI)),
5316 BB->end());
5317 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
5318
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005319 TargetRegisterClass *TRC =
5320 isThumb2 ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5321 unsigned scratch = MRI.createVirtualRegister(TRC);
5322 unsigned scratch2 = MRI.createVirtualRegister(TRC);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005323
5324 // thisMBB:
5325 // ...
5326 // fallthrough --> loopMBB
5327 BB->addSuccessor(loopMBB);
5328
5329 // loopMBB:
5330 // ldrex dest, ptr
5331 // (sign extend dest, if required)
5332 // cmp dest, incr
5333 // cmov.cond scratch2, dest, incr
5334 // strex scratch, scratch2, ptr
5335 // cmp scratch, #0
5336 // bne- loopMBB
5337 // fallthrough --> exitMBB
5338 BB = loopMBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005339 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5340 if (ldrOpc == ARM::t2LDREX)
5341 MIB.addImm(0);
5342 AddDefaultPred(MIB);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005343
5344 // Sign extend the value, if necessary.
5345 if (signExtend && extendOpc) {
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005346 oldval = MRI.createVirtualRegister(ARM::GPRRegisterClass);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005347 AddDefaultPred(BuildMI(BB, dl, TII->get(extendOpc), oldval)
5348 .addReg(dest)
5349 .addImm(0));
Jim Grosbachf7da8822011-04-26 19:44:18 +00005350 }
5351
5352 // Build compare and cmov instructions.
5353 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5354 .addReg(oldval).addReg(incr));
5355 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr), scratch2)
5356 .addReg(oldval).addReg(incr).addImm(Cond).addReg(ARM::CPSR);
5357
Jim Grosbachb6aed502011-09-09 18:37:27 +00005358 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
5359 if (strOpc == ARM::t2STREX)
5360 MIB.addImm(0);
5361 AddDefaultPred(MIB);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005362 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5363 .addReg(scratch).addImm(0));
5364 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5365 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5366
5367 BB->addSuccessor(loopMBB);
5368 BB->addSuccessor(exitMBB);
5369
5370 // exitMBB:
5371 // ...
5372 BB = exitMBB;
5373
5374 MI->eraseFromParent(); // The instruction is gone now.
5375
5376 return BB;
5377}
5378
Eli Friedman2bdffe42011-08-31 00:31:29 +00005379MachineBasicBlock *
5380ARMTargetLowering::EmitAtomicBinary64(MachineInstr *MI, MachineBasicBlock *BB,
5381 unsigned Op1, unsigned Op2,
Eli Friedman4d3f3292011-08-31 17:52:22 +00005382 bool NeedsCarry, bool IsCmpxchg) const {
Eli Friedman2bdffe42011-08-31 00:31:29 +00005383 // This also handles ATOMIC_SWAP, indicated by Op1==0.
5384 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5385
5386 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5387 MachineFunction *MF = BB->getParent();
5388 MachineFunction::iterator It = BB;
5389 ++It;
5390
5391 unsigned destlo = MI->getOperand(0).getReg();
5392 unsigned desthi = MI->getOperand(1).getReg();
5393 unsigned ptr = MI->getOperand(2).getReg();
5394 unsigned vallo = MI->getOperand(3).getReg();
5395 unsigned valhi = MI->getOperand(4).getReg();
5396 DebugLoc dl = MI->getDebugLoc();
5397 bool isThumb2 = Subtarget->isThumb2();
5398
5399 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5400 if (isThumb2) {
5401 MRI.constrainRegClass(destlo, ARM::rGPRRegisterClass);
5402 MRI.constrainRegClass(desthi, ARM::rGPRRegisterClass);
5403 MRI.constrainRegClass(ptr, ARM::rGPRRegisterClass);
5404 }
5405
5406 unsigned ldrOpc = isThumb2 ? ARM::t2LDREXD : ARM::LDREXD;
5407 unsigned strOpc = isThumb2 ? ARM::t2STREXD : ARM::STREXD;
5408
5409 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Eli Friedman7df496d2011-09-01 22:27:41 +00005410 MachineBasicBlock *contBB = 0, *cont2BB = 0;
Eli Friedman4d3f3292011-08-31 17:52:22 +00005411 if (IsCmpxchg) {
5412 contBB = MF->CreateMachineBasicBlock(LLVM_BB);
5413 cont2BB = MF->CreateMachineBasicBlock(LLVM_BB);
5414 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00005415 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5416 MF->insert(It, loopMBB);
Eli Friedman4d3f3292011-08-31 17:52:22 +00005417 if (IsCmpxchg) {
5418 MF->insert(It, contBB);
5419 MF->insert(It, cont2BB);
5420 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00005421 MF->insert(It, exitMBB);
5422
5423 // Transfer the remainder of BB and its successor edges to exitMBB.
5424 exitMBB->splice(exitMBB->begin(), BB,
5425 llvm::next(MachineBasicBlock::iterator(MI)),
5426 BB->end());
5427 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
5428
5429 TargetRegisterClass *TRC =
5430 isThumb2 ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5431 unsigned storesuccess = MRI.createVirtualRegister(TRC);
5432
5433 // thisMBB:
5434 // ...
5435 // fallthrough --> loopMBB
5436 BB->addSuccessor(loopMBB);
5437
5438 // loopMBB:
5439 // ldrexd r2, r3, ptr
5440 // <binopa> r0, r2, incr
5441 // <binopb> r1, r3, incr
5442 // strexd storesuccess, r0, r1, ptr
5443 // cmp storesuccess, #0
5444 // bne- loopMBB
5445 // fallthrough --> exitMBB
5446 //
5447 // Note that the registers are explicitly specified because there is not any
5448 // way to force the register allocator to allocate a register pair.
5449 //
Andrew Trick3af7a672011-09-20 03:06:13 +00005450 // FIXME: The hardcoded registers are not necessary for Thumb2, but we
Eli Friedman2bdffe42011-08-31 00:31:29 +00005451 // need to properly enforce the restriction that the two output registers
5452 // for ldrexd must be different.
5453 BB = loopMBB;
5454 // Load
5455 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc))
5456 .addReg(ARM::R2, RegState::Define)
5457 .addReg(ARM::R3, RegState::Define).addReg(ptr));
5458 // Copy r2/r3 into dest. (This copy will normally be coalesced.)
5459 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), destlo).addReg(ARM::R2);
5460 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), desthi).addReg(ARM::R3);
Eli Friedman4d3f3292011-08-31 17:52:22 +00005461
5462 if (IsCmpxchg) {
5463 // Add early exit
5464 for (unsigned i = 0; i < 2; i++) {
5465 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr :
5466 ARM::CMPrr))
5467 .addReg(i == 0 ? destlo : desthi)
5468 .addReg(i == 0 ? vallo : valhi));
5469 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5470 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5471 BB->addSuccessor(exitMBB);
5472 BB->addSuccessor(i == 0 ? contBB : cont2BB);
5473 BB = (i == 0 ? contBB : cont2BB);
5474 }
5475
5476 // Copy to physregs for strexd
5477 unsigned setlo = MI->getOperand(5).getReg();
5478 unsigned sethi = MI->getOperand(6).getReg();
5479 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R0).addReg(setlo);
5480 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R1).addReg(sethi);
5481 } else if (Op1) {
Eli Friedman2bdffe42011-08-31 00:31:29 +00005482 // Perform binary operation
5483 AddDefaultPred(BuildMI(BB, dl, TII->get(Op1), ARM::R0)
5484 .addReg(destlo).addReg(vallo))
5485 .addReg(NeedsCarry ? ARM::CPSR : 0, getDefRegState(NeedsCarry));
5486 AddDefaultPred(BuildMI(BB, dl, TII->get(Op2), ARM::R1)
5487 .addReg(desthi).addReg(valhi)).addReg(0);
5488 } else {
5489 // Copy to physregs for strexd
5490 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R0).addReg(vallo);
5491 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R1).addReg(valhi);
5492 }
5493
5494 // Store
5495 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), storesuccess)
5496 .addReg(ARM::R0).addReg(ARM::R1).addReg(ptr));
5497 // Cmp+jump
5498 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5499 .addReg(storesuccess).addImm(0));
5500 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5501 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5502
5503 BB->addSuccessor(loopMBB);
5504 BB->addSuccessor(exitMBB);
5505
5506 // exitMBB:
5507 // ...
5508 BB = exitMBB;
5509
5510 MI->eraseFromParent(); // The instruction is gone now.
5511
5512 return BB;
5513}
5514
Bill Wendlingf1083d42011-10-07 22:08:37 +00005515/// EmitBasePointerRecalculation - For functions using a base pointer, we
5516/// rematerialize it (via the frame pointer).
5517void ARMTargetLowering::
5518EmitBasePointerRecalculation(MachineInstr *MI, MachineBasicBlock *MBB,
5519 MachineBasicBlock *DispatchBB) const {
5520 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5521 const ARMBaseInstrInfo *AII = static_cast<const ARMBaseInstrInfo*>(TII);
5522 MachineFunction &MF = *MI->getParent()->getParent();
5523 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
5524 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
5525
5526 if (!RI.hasBasePointer(MF)) return;
5527
5528 MachineBasicBlock::iterator MBBI = MI;
5529
5530 int32_t NumBytes = AFI->getFramePtrSpillOffset();
5531 unsigned FramePtr = RI.getFrameRegister(MF);
5532 assert(MF.getTarget().getFrameLowering()->hasFP(MF) &&
5533 "Base pointer without frame pointer?");
5534
5535 if (AFI->isThumb2Function())
5536 llvm::emitT2RegPlusImmediate(*MBB, MBBI, MI->getDebugLoc(), ARM::R6,
5537 FramePtr, -NumBytes, ARMCC::AL, 0, *AII);
5538 else if (AFI->isThumbFunction())
5539 llvm::emitThumbRegPlusImmediate(*MBB, MBBI, MI->getDebugLoc(), ARM::R6,
5540 FramePtr, -NumBytes, *AII, RI);
5541 else
5542 llvm::emitARMRegPlusImmediate(*MBB, MBBI, MI->getDebugLoc(), ARM::R6,
5543 FramePtr, -NumBytes, ARMCC::AL, 0, *AII);
5544
5545 if (!RI.needsStackRealignment(MF)) return;
5546
5547 // If there's dynamic realignment, adjust for it.
5548 MachineFrameInfo *MFI = MF.getFrameInfo();
5549 unsigned MaxAlign = MFI->getMaxAlignment();
5550 assert(!AFI->isThumb1OnlyFunction());
5551
5552 // Emit bic r6, r6, MaxAlign
5553 unsigned bicOpc = AFI->isThumbFunction() ? ARM::t2BICri : ARM::BICri;
5554 AddDefaultCC(
5555 AddDefaultPred(
5556 BuildMI(*MBB, MBBI, MI->getDebugLoc(), TII->get(bicOpc), ARM::R6)
5557 .addReg(ARM::R6, RegState::Kill)
5558 .addImm(MaxAlign - 1)));
5559}
5560
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005561/// SetupEntryBlockForSjLj - Insert code into the entry block that creates and
5562/// registers the function context.
5563void ARMTargetLowering::
5564SetupEntryBlockForSjLj(MachineInstr *MI, MachineBasicBlock *MBB,
5565 MachineBasicBlock *DispatchBB, int FI) const {
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005566 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5567 DebugLoc dl = MI->getDebugLoc();
5568 MachineFunction *MF = MBB->getParent();
5569 MachineRegisterInfo *MRI = &MF->getRegInfo();
5570 MachineConstantPool *MCP = MF->getConstantPool();
5571 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
5572 const Function *F = MF->getFunction();
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005573
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005574 bool isThumb = Subtarget->isThumb();
Bill Wendlingff4216a2011-10-03 22:44:15 +00005575 bool isThumb2 = Subtarget->isThumb2();
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005576
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005577 unsigned PCLabelId = AFI->createPICLabelUId();
Bill Wendlingff4216a2011-10-03 22:44:15 +00005578 unsigned PCAdj = (isThumb || isThumb2) ? 4 : 8;
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005579 ARMConstantPoolValue *CPV =
5580 ARMConstantPoolMBB::Create(F->getContext(), DispatchBB, PCLabelId, PCAdj);
5581 unsigned CPI = MCP->getConstantPoolIndex(CPV, 4);
5582
5583 const TargetRegisterClass *TRC =
5584 isThumb ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5585
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005586 // Grab constant pool and fixed stack memory operands.
5587 MachineMemOperand *CPMMO =
5588 MF->getMachineMemOperand(MachinePointerInfo::getConstantPool(),
5589 MachineMemOperand::MOLoad, 4, 4);
5590
5591 MachineMemOperand *FIMMOSt =
5592 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
5593 MachineMemOperand::MOStore, 4, 4);
5594
Bill Wendlingf1083d42011-10-07 22:08:37 +00005595 EmitBasePointerRecalculation(MI, MBB, DispatchBB);
5596
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005597 // Load the address of the dispatch MBB into the jump buffer.
5598 if (isThumb2) {
5599 // Incoming value: jbuf
5600 // ldr.n r5, LCPI1_1
5601 // orr r5, r5, #1
5602 // add r5, pc
5603 // str r5, [$jbuf, #+4] ; &jbuf[1]
5604 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5605 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2LDRpci), NewVReg1)
5606 .addConstantPoolIndex(CPI)
5607 .addMemOperand(CPMMO));
5608 // Set the low bit because of thumb mode.
5609 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5610 AddDefaultCC(
5611 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2ORRri), NewVReg2)
5612 .addReg(NewVReg1, RegState::Kill)
5613 .addImm(0x01)));
5614 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
5615 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg3)
5616 .addReg(NewVReg2, RegState::Kill)
5617 .addImm(PCLabelId);
5618 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2STRi12))
5619 .addReg(NewVReg3, RegState::Kill)
5620 .addFrameIndex(FI)
5621 .addImm(36) // &jbuf[1] :: pc
5622 .addMemOperand(FIMMOSt));
5623 } else if (isThumb) {
5624 // Incoming value: jbuf
5625 // ldr.n r1, LCPI1_4
5626 // add r1, pc
5627 // mov r2, #1
5628 // orrs r1, r2
5629 // add r2, $jbuf, #+4 ; &jbuf[1]
5630 // str r1, [r2]
5631 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5632 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tLDRpci), NewVReg1)
5633 .addConstantPoolIndex(CPI)
5634 .addMemOperand(CPMMO));
5635 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5636 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg2)
5637 .addReg(NewVReg1, RegState::Kill)
5638 .addImm(PCLabelId);
5639 // Set the low bit because of thumb mode.
5640 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
5641 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tMOVi8), NewVReg3)
5642 .addReg(ARM::CPSR, RegState::Define)
5643 .addImm(1));
5644 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
5645 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tORR), NewVReg4)
5646 .addReg(ARM::CPSR, RegState::Define)
5647 .addReg(NewVReg2, RegState::Kill)
5648 .addReg(NewVReg3, RegState::Kill));
5649 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
5650 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tADDrSPi), NewVReg5)
5651 .addFrameIndex(FI)
5652 .addImm(36)); // &jbuf[1] :: pc
5653 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tSTRi))
5654 .addReg(NewVReg4, RegState::Kill)
5655 .addReg(NewVReg5, RegState::Kill)
5656 .addImm(0)
5657 .addMemOperand(FIMMOSt));
5658 } else {
5659 // Incoming value: jbuf
5660 // ldr r1, LCPI1_1
5661 // add r1, pc, r1
5662 // str r1, [$jbuf, #+4] ; &jbuf[1]
5663 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5664 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::LDRi12), NewVReg1)
5665 .addConstantPoolIndex(CPI)
5666 .addImm(0)
5667 .addMemOperand(CPMMO));
5668 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5669 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::PICADD), NewVReg2)
5670 .addReg(NewVReg1, RegState::Kill)
5671 .addImm(PCLabelId));
5672 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::STRi12))
5673 .addReg(NewVReg2, RegState::Kill)
5674 .addFrameIndex(FI)
5675 .addImm(36) // &jbuf[1] :: pc
5676 .addMemOperand(FIMMOSt));
5677 }
5678}
5679
5680MachineBasicBlock *ARMTargetLowering::
5681EmitSjLjDispatchBlock(MachineInstr *MI, MachineBasicBlock *MBB) const {
5682 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5683 DebugLoc dl = MI->getDebugLoc();
5684 MachineFunction *MF = MBB->getParent();
5685 MachineRegisterInfo *MRI = &MF->getRegInfo();
5686 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
5687 MachineFrameInfo *MFI = MF->getFrameInfo();
5688 int FI = MFI->getFunctionContextIndex();
5689
5690 const TargetRegisterClass *TRC =
5691 Subtarget->isThumb() ? ARM::tGPRRegisterClass : ARM::GPRRegisterClass;
5692
Bill Wendling04f15b42011-10-06 21:29:56 +00005693 // Get a mapping of the call site numbers to all of the landing pads they're
5694 // associated with.
Bill Wendling2a850152011-10-05 00:02:33 +00005695 DenseMap<unsigned, SmallVector<MachineBasicBlock*, 2> > CallSiteNumToLPad;
5696 unsigned MaxCSNum = 0;
5697 MachineModuleInfo &MMI = MF->getMMI();
5698 for (MachineFunction::iterator BB = MF->begin(), E = MF->end(); BB != E; ++BB) {
5699 if (!BB->isLandingPad()) continue;
5700
5701 // FIXME: We should assert that the EH_LABEL is the first MI in the landing
5702 // pad.
5703 for (MachineBasicBlock::iterator
5704 II = BB->begin(), IE = BB->end(); II != IE; ++II) {
5705 if (!II->isEHLabel()) continue;
5706
5707 MCSymbol *Sym = II->getOperand(0).getMCSymbol();
Bill Wendling5cbef192011-10-05 23:28:57 +00005708 if (!MMI.hasCallSiteLandingPad(Sym)) continue;
Bill Wendling2a850152011-10-05 00:02:33 +00005709
Bill Wendling5cbef192011-10-05 23:28:57 +00005710 SmallVectorImpl<unsigned> &CallSiteIdxs = MMI.getCallSiteLandingPad(Sym);
5711 for (SmallVectorImpl<unsigned>::iterator
5712 CSI = CallSiteIdxs.begin(), CSE = CallSiteIdxs.end();
5713 CSI != CSE; ++CSI) {
5714 CallSiteNumToLPad[*CSI].push_back(BB);
5715 MaxCSNum = std::max(MaxCSNum, *CSI);
5716 }
Bill Wendling2a850152011-10-05 00:02:33 +00005717 break;
5718 }
5719 }
5720
5721 // Get an ordered list of the machine basic blocks for the jump table.
5722 std::vector<MachineBasicBlock*> LPadList;
Bill Wendling2acf6382011-10-07 23:18:02 +00005723 SmallPtrSet<MachineBasicBlock*, 64> InvokeBBs;
Bill Wendling2a850152011-10-05 00:02:33 +00005724 LPadList.reserve(CallSiteNumToLPad.size());
5725 for (unsigned I = 1; I <= MaxCSNum; ++I) {
5726 SmallVectorImpl<MachineBasicBlock*> &MBBList = CallSiteNumToLPad[I];
5727 for (SmallVectorImpl<MachineBasicBlock*>::iterator
Bill Wendling2acf6382011-10-07 23:18:02 +00005728 II = MBBList.begin(), IE = MBBList.end(); II != IE; ++II) {
Bill Wendling2a850152011-10-05 00:02:33 +00005729 LPadList.push_back(*II);
Bill Wendling2acf6382011-10-07 23:18:02 +00005730 InvokeBBs.insert((*II)->pred_begin(), (*II)->pred_end());
5731 }
Bill Wendling2a850152011-10-05 00:02:33 +00005732 }
5733
Bill Wendling5cbef192011-10-05 23:28:57 +00005734 assert(!LPadList.empty() &&
5735 "No landing pad destinations for the dispatch jump table!");
5736
Bill Wendling04f15b42011-10-06 21:29:56 +00005737 // Create the jump table and associated information.
Bill Wendling2a850152011-10-05 00:02:33 +00005738 MachineJumpTableInfo *JTI =
5739 MF->getOrCreateJumpTableInfo(MachineJumpTableInfo::EK_Inline);
5740 unsigned MJTI = JTI->createJumpTableIndex(LPadList);
5741 unsigned UId = AFI->createJumpTableUId();
5742
Bill Wendling04f15b42011-10-06 21:29:56 +00005743 // Create the MBBs for the dispatch code.
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005744
5745 // Shove the dispatch's address into the return slot in the function context.
5746 MachineBasicBlock *DispatchBB = MF->CreateMachineBasicBlock();
5747 DispatchBB->setIsLandingPad();
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005748
Bill Wendlingbb734682011-10-05 00:39:32 +00005749 MachineBasicBlock *TrapBB = MF->CreateMachineBasicBlock();
Bill Wendling083a8eb2011-10-06 23:37:36 +00005750 BuildMI(TrapBB, dl, TII->get(Subtarget->isThumb() ? ARM::tTRAP : ARM::TRAP));
Bill Wendlingbb734682011-10-05 00:39:32 +00005751 DispatchBB->addSuccessor(TrapBB);
5752
5753 MachineBasicBlock *DispContBB = MF->CreateMachineBasicBlock();
5754 DispatchBB->addSuccessor(DispContBB);
Bill Wendling2a850152011-10-05 00:02:33 +00005755
Bill Wendlinga48ed4f2011-10-17 21:32:56 +00005756 // Insert and MBBs.
Bill Wendling930193c2011-10-06 00:53:33 +00005757 MF->insert(MF->end(), DispatchBB);
5758 MF->insert(MF->end(), DispContBB);
5759 MF->insert(MF->end(), TrapBB);
Bill Wendling930193c2011-10-06 00:53:33 +00005760
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005761 // Insert code into the entry block that creates and registers the function
5762 // context.
5763 SetupEntryBlockForSjLj(MI, MBB, DispatchBB, FI);
5764
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005765 MachineMemOperand *FIMMOLd =
Bill Wendling04f15b42011-10-06 21:29:56 +00005766 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Bill Wendling083a8eb2011-10-06 23:37:36 +00005767 MachineMemOperand::MOLoad |
5768 MachineMemOperand::MOVolatile, 4, 4);
Bill Wendling930193c2011-10-06 00:53:33 +00005769
Bill Wendling952cb502011-10-18 22:49:07 +00005770 unsigned NumLPads = LPadList.size();
Bill Wendling95ce2e92011-10-06 22:53:00 +00005771 if (Subtarget->isThumb2()) {
5772 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5773 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2LDRi12), NewVReg1)
5774 .addFrameIndex(FI)
5775 .addImm(4)
5776 .addMemOperand(FIMMOLd));
Bill Wendlingb9fecf42011-10-18 21:55:58 +00005777
Bill Wendling952cb502011-10-18 22:49:07 +00005778 if (NumLPads < 256) {
5779 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPri))
5780 .addReg(NewVReg1)
5781 .addImm(LPadList.size()));
5782 } else {
5783 unsigned VReg1 = MRI->createVirtualRegister(TRC);
5784 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVi16), VReg1)
Bill Wendling15a1a222011-10-18 23:19:55 +00005785 .addImm(NumLPads & 0xFFFF));
5786
5787 unsigned VReg2 = VReg1;
5788 if ((NumLPads & 0xFFFF0000) != 0) {
5789 VReg2 = MRI->createVirtualRegister(TRC);
5790 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVTi16), VReg2)
5791 .addReg(VReg1)
5792 .addImm(NumLPads >> 16));
5793 }
5794
Bill Wendling952cb502011-10-18 22:49:07 +00005795 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPrr))
5796 .addReg(NewVReg1)
5797 .addReg(VReg2));
5798 }
Bill Wendlingb9fecf42011-10-18 21:55:58 +00005799
Bill Wendling95ce2e92011-10-06 22:53:00 +00005800 BuildMI(DispatchBB, dl, TII->get(ARM::t2Bcc))
5801 .addMBB(TrapBB)
5802 .addImm(ARMCC::HI)
5803 .addReg(ARM::CPSR);
Bill Wendlingbb734682011-10-05 00:39:32 +00005804
Bill Wendlingb9fecf42011-10-18 21:55:58 +00005805 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
5806 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::t2LEApcrelJT),NewVReg3)
Bill Wendling95ce2e92011-10-06 22:53:00 +00005807 .addJumpTableIndex(MJTI)
5808 .addImm(UId));
Bill Wendling2a850152011-10-05 00:02:33 +00005809
Bill Wendlingb9fecf42011-10-18 21:55:58 +00005810 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
Bill Wendling95ce2e92011-10-06 22:53:00 +00005811 AddDefaultCC(
5812 AddDefaultPred(
Bill Wendlingb9fecf42011-10-18 21:55:58 +00005813 BuildMI(DispContBB, dl, TII->get(ARM::t2ADDrs), NewVReg4)
5814 .addReg(NewVReg3, RegState::Kill)
Bill Wendling95ce2e92011-10-06 22:53:00 +00005815 .addReg(NewVReg1)
5816 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
5817
5818 BuildMI(DispContBB, dl, TII->get(ARM::t2BR_JT))
Bill Wendlingb9fecf42011-10-18 21:55:58 +00005819 .addReg(NewVReg4, RegState::Kill)
Bill Wendling2a850152011-10-05 00:02:33 +00005820 .addReg(NewVReg1)
Bill Wendling95ce2e92011-10-06 22:53:00 +00005821 .addJumpTableIndex(MJTI)
5822 .addImm(UId);
5823 } else if (Subtarget->isThumb()) {
Bill Wendling083a8eb2011-10-06 23:37:36 +00005824 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5825 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRspi), NewVReg1)
5826 .addFrameIndex(FI)
5827 .addImm(1)
5828 .addMemOperand(FIMMOLd));
Bill Wendlingf1083d42011-10-07 22:08:37 +00005829
Bill Wendlinga5871dc2011-10-18 23:11:05 +00005830 if (NumLPads < 256) {
5831 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPi8))
5832 .addReg(NewVReg1)
5833 .addImm(NumLPads));
5834 } else {
5835 MachineConstantPool *ConstantPool = MF->getConstantPool();
Bill Wendling922ad782011-10-19 09:24:02 +00005836 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
5837 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
5838
5839 // MachineConstantPool wants an explicit alignment.
5840 unsigned Align = getTargetData()->getPrefTypeAlignment(Int32Ty);
5841 if (Align == 0)
5842 Align = getTargetData()->getTypeAllocSize(C->getType());
5843 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
Bill Wendlinga5871dc2011-10-18 23:11:05 +00005844
5845 unsigned VReg1 = MRI->createVirtualRegister(TRC);
5846 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRpci))
5847 .addReg(VReg1, RegState::Define)
5848 .addConstantPoolIndex(Idx));
5849 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPr))
5850 .addReg(NewVReg1)
5851 .addReg(VReg1));
5852 }
5853
Bill Wendling083a8eb2011-10-06 23:37:36 +00005854 BuildMI(DispatchBB, dl, TII->get(ARM::tBcc))
5855 .addMBB(TrapBB)
5856 .addImm(ARMCC::HI)
5857 .addReg(ARM::CPSR);
5858
5859 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5860 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLSLri), NewVReg2)
5861 .addReg(ARM::CPSR, RegState::Define)
5862 .addReg(NewVReg1)
5863 .addImm(2));
5864
5865 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling217f0e92011-10-06 23:41:14 +00005866 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLEApcrelJT), NewVReg3)
Bill Wendling083a8eb2011-10-06 23:37:36 +00005867 .addJumpTableIndex(MJTI)
5868 .addImm(UId));
5869
5870 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
5871 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg4)
5872 .addReg(ARM::CPSR, RegState::Define)
5873 .addReg(NewVReg2, RegState::Kill)
5874 .addReg(NewVReg3));
5875
5876 MachineMemOperand *JTMMOLd =
5877 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
5878 MachineMemOperand::MOLoad, 4, 4);
5879
5880 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
5881 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLDRi), NewVReg5)
5882 .addReg(NewVReg4, RegState::Kill)
5883 .addImm(0)
5884 .addMemOperand(JTMMOLd));
5885
5886 unsigned NewVReg6 = MRI->createVirtualRegister(TRC);
5887 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg6)
5888 .addReg(ARM::CPSR, RegState::Define)
5889 .addReg(NewVReg5, RegState::Kill)
5890 .addReg(NewVReg3));
5891
5892 BuildMI(DispContBB, dl, TII->get(ARM::tBR_JTr))
5893 .addReg(NewVReg6, RegState::Kill)
5894 .addJumpTableIndex(MJTI)
5895 .addImm(UId);
Bill Wendling95ce2e92011-10-06 22:53:00 +00005896 } else {
5897 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5898 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRi12), NewVReg1)
5899 .addFrameIndex(FI)
5900 .addImm(4)
5901 .addMemOperand(FIMMOLd));
Bill Wendling564392b2011-10-18 22:11:18 +00005902
Bill Wendling85f3a0a2011-10-18 22:52:20 +00005903 if (NumLPads < 256) {
5904 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPri))
5905 .addReg(NewVReg1)
5906 .addImm(NumLPads));
Bill Wendling922ad782011-10-19 09:24:02 +00005907 } else if (Subtarget->hasV6T2Ops() && isUInt<16>(NumLPads)) {
Bill Wendling85f3a0a2011-10-18 22:52:20 +00005908 unsigned VReg1 = MRI->createVirtualRegister(TRC);
5909 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVi16), VReg1)
Bill Wendling15a1a222011-10-18 23:19:55 +00005910 .addImm(NumLPads & 0xFFFF));
5911
5912 unsigned VReg2 = VReg1;
5913 if ((NumLPads & 0xFFFF0000) != 0) {
5914 VReg2 = MRI->createVirtualRegister(TRC);
5915 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVTi16), VReg2)
5916 .addReg(VReg1)
5917 .addImm(NumLPads >> 16));
5918 }
5919
Bill Wendling85f3a0a2011-10-18 22:52:20 +00005920 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
5921 .addReg(NewVReg1)
5922 .addReg(VReg2));
Bill Wendling922ad782011-10-19 09:24:02 +00005923 } else {
5924 MachineConstantPool *ConstantPool = MF->getConstantPool();
5925 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
5926 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
5927
5928 // MachineConstantPool wants an explicit alignment.
5929 unsigned Align = getTargetData()->getPrefTypeAlignment(Int32Ty);
5930 if (Align == 0)
5931 Align = getTargetData()->getTypeAllocSize(C->getType());
5932 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
5933
5934 unsigned VReg1 = MRI->createVirtualRegister(TRC);
5935 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRcp))
5936 .addReg(VReg1, RegState::Define)
Bill Wendling767f8be2011-10-20 20:37:11 +00005937 .addConstantPoolIndex(Idx)
5938 .addImm(0));
Bill Wendling922ad782011-10-19 09:24:02 +00005939 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
5940 .addReg(NewVReg1)
5941 .addReg(VReg1, RegState::Kill));
Bill Wendling85f3a0a2011-10-18 22:52:20 +00005942 }
5943
Bill Wendling95ce2e92011-10-06 22:53:00 +00005944 BuildMI(DispatchBB, dl, TII->get(ARM::Bcc))
5945 .addMBB(TrapBB)
5946 .addImm(ARMCC::HI)
5947 .addReg(ARM::CPSR);
Bill Wendling2a850152011-10-05 00:02:33 +00005948
Bill Wendling564392b2011-10-18 22:11:18 +00005949 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling95ce2e92011-10-06 22:53:00 +00005950 AddDefaultCC(
Bill Wendling564392b2011-10-18 22:11:18 +00005951 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::MOVsi), NewVReg3)
Bill Wendling95ce2e92011-10-06 22:53:00 +00005952 .addReg(NewVReg1)
5953 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
Bill Wendling564392b2011-10-18 22:11:18 +00005954 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
5955 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::LEApcrelJT), NewVReg4)
Bill Wendling95ce2e92011-10-06 22:53:00 +00005956 .addJumpTableIndex(MJTI)
5957 .addImm(UId));
5958
5959 MachineMemOperand *JTMMOLd =
5960 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
5961 MachineMemOperand::MOLoad, 4, 4);
Bill Wendling564392b2011-10-18 22:11:18 +00005962 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
Bill Wendling95ce2e92011-10-06 22:53:00 +00005963 AddDefaultPred(
Bill Wendling564392b2011-10-18 22:11:18 +00005964 BuildMI(DispContBB, dl, TII->get(ARM::LDRrs), NewVReg5)
5965 .addReg(NewVReg3, RegState::Kill)
5966 .addReg(NewVReg4)
Bill Wendling95ce2e92011-10-06 22:53:00 +00005967 .addImm(0)
5968 .addMemOperand(JTMMOLd));
5969
5970 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTadd))
Bill Wendling564392b2011-10-18 22:11:18 +00005971 .addReg(NewVReg5, RegState::Kill)
5972 .addReg(NewVReg4)
Bill Wendling95ce2e92011-10-06 22:53:00 +00005973 .addJumpTableIndex(MJTI)
5974 .addImm(UId);
5975 }
Bill Wendling2a850152011-10-05 00:02:33 +00005976
Bill Wendlingbb734682011-10-05 00:39:32 +00005977 // Add the jump table entries as successors to the MBB.
Bill Wendling2acf6382011-10-07 23:18:02 +00005978 MachineBasicBlock *PrevMBB = 0;
Bill Wendlingbb734682011-10-05 00:39:32 +00005979 for (std::vector<MachineBasicBlock*>::iterator
Bill Wendling2acf6382011-10-07 23:18:02 +00005980 I = LPadList.begin(), E = LPadList.end(); I != E; ++I) {
5981 MachineBasicBlock *CurMBB = *I;
5982 if (PrevMBB != CurMBB)
5983 DispContBB->addSuccessor(CurMBB);
5984 PrevMBB = CurMBB;
5985 }
5986
Bill Wendling24bb9252011-10-17 05:25:09 +00005987 // N.B. the order the invoke BBs are processed in doesn't matter here.
Bill Wendling969c9ef2011-10-14 23:34:37 +00005988 const ARMBaseInstrInfo *AII = static_cast<const ARMBaseInstrInfo*>(TII);
5989 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
5990 const unsigned *SavedRegs = RI.getCalleeSavedRegs(MF);
Bill Wendlingf7b02072011-10-18 18:30:49 +00005991 SmallVector<MachineBasicBlock*, 64> MBBLPads;
Bill Wendling2acf6382011-10-07 23:18:02 +00005992 for (SmallPtrSet<MachineBasicBlock*, 64>::iterator
5993 I = InvokeBBs.begin(), E = InvokeBBs.end(); I != E; ++I) {
5994 MachineBasicBlock *BB = *I;
Bill Wendling969c9ef2011-10-14 23:34:37 +00005995
5996 // Remove the landing pad successor from the invoke block and replace it
5997 // with the new dispatch block.
Bill Wendlingde39d862011-10-26 07:16:18 +00005998 SmallVector<MachineBasicBlock*, 4> Successors(BB->succ_begin(),
5999 BB->succ_end());
6000 while (!Successors.empty()) {
6001 MachineBasicBlock *SMBB = Successors.pop_back_val();
Bill Wendling2acf6382011-10-07 23:18:02 +00006002 if (SMBB->isLandingPad()) {
6003 BB->removeSuccessor(SMBB);
Bill Wendlingf7b02072011-10-18 18:30:49 +00006004 MBBLPads.push_back(SMBB);
Bill Wendling2acf6382011-10-07 23:18:02 +00006005 }
6006 }
6007
6008 BB->addSuccessor(DispatchBB);
Bill Wendling969c9ef2011-10-14 23:34:37 +00006009
6010 // Find the invoke call and mark all of the callee-saved registers as
6011 // 'implicit defined' so that they're spilled. This prevents code from
6012 // moving instructions to before the EH block, where they will never be
6013 // executed.
6014 for (MachineBasicBlock::reverse_iterator
6015 II = BB->rbegin(), IE = BB->rend(); II != IE; ++II) {
6016 if (!II->getDesc().isCall()) continue;
6017
6018 DenseMap<unsigned, bool> DefRegs;
6019 for (MachineInstr::mop_iterator
6020 OI = II->operands_begin(), OE = II->operands_end();
6021 OI != OE; ++OI) {
6022 if (!OI->isReg()) continue;
6023 DefRegs[OI->getReg()] = true;
6024 }
6025
6026 MachineInstrBuilder MIB(&*II);
6027
Bill Wendling5d798592011-10-14 23:55:44 +00006028 for (unsigned i = 0; SavedRegs[i] != 0; ++i) {
Bill Wendlingb8dcb312011-10-22 00:29:28 +00006029 unsigned Reg = SavedRegs[i];
6030 if (Subtarget->isThumb2() &&
6031 !ARM::tGPRRegisterClass->contains(Reg) &&
6032 !ARM::hGPRRegisterClass->contains(Reg))
6033 continue;
6034 else if (Subtarget->isThumb1Only() &&
6035 !ARM::tGPRRegisterClass->contains(Reg))
6036 continue;
6037 else if (!Subtarget->isThumb() &&
6038 !ARM::GPRRegisterClass->contains(Reg))
6039 continue;
6040 if (!DefRegs[Reg])
6041 MIB.addReg(Reg, RegState::ImplicitDefine | RegState::Dead);
Bill Wendling5d798592011-10-14 23:55:44 +00006042 }
Bill Wendling969c9ef2011-10-14 23:34:37 +00006043
6044 break;
6045 }
Bill Wendling2acf6382011-10-07 23:18:02 +00006046 }
Bill Wendlingbb734682011-10-05 00:39:32 +00006047
Bill Wendlingf7b02072011-10-18 18:30:49 +00006048 // Mark all former landing pads as non-landing pads. The dispatch is the only
6049 // landing pad now.
6050 for (SmallVectorImpl<MachineBasicBlock*>::iterator
6051 I = MBBLPads.begin(), E = MBBLPads.end(); I != E; ++I)
6052 (*I)->setIsLandingPad(false);
6053
Bill Wendlingbb734682011-10-05 00:39:32 +00006054 // The instruction is gone now.
6055 MI->eraseFromParent();
6056
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006057 return MBB;
6058}
6059
Evan Cheng218977b2010-07-13 19:27:42 +00006060static
6061MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
6062 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
6063 E = MBB->succ_end(); I != E; ++I)
6064 if (*I != Succ)
6065 return *I;
6066 llvm_unreachable("Expecting a BB with two successors!");
6067}
6068
Jim Grosbache801dc42009-12-12 01:40:06 +00006069MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006070ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006071 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006072 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00006073 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006074 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00006075 switch (MI->getOpcode()) {
Andrew Trick1c3af772011-04-23 03:55:32 +00006076 default: {
Jim Grosbach5278eb82009-12-11 01:42:04 +00006077 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00006078 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick1c3af772011-04-23 03:55:32 +00006079 }
Jim Grosbachee2c2a42011-09-16 21:55:56 +00006080 // The Thumb2 pre-indexed stores have the same MI operands, they just
6081 // define them differently in the .td files from the isel patterns, so
6082 // they need pseudos.
6083 case ARM::t2STR_preidx:
6084 MI->setDesc(TII->get(ARM::t2STR_PRE));
6085 return BB;
6086 case ARM::t2STRB_preidx:
6087 MI->setDesc(TII->get(ARM::t2STRB_PRE));
6088 return BB;
6089 case ARM::t2STRH_preidx:
6090 MI->setDesc(TII->get(ARM::t2STRH_PRE));
6091 return BB;
6092
Jim Grosbach19dec202011-08-05 20:35:44 +00006093 case ARM::STRi_preidx:
6094 case ARM::STRBi_preidx: {
Jim Grosbach6cd57162011-08-09 21:22:41 +00006095 unsigned NewOpc = MI->getOpcode() == ARM::STRi_preidx ?
Jim Grosbach19dec202011-08-05 20:35:44 +00006096 ARM::STR_PRE_IMM : ARM::STRB_PRE_IMM;
6097 // Decode the offset.
6098 unsigned Offset = MI->getOperand(4).getImm();
6099 bool isSub = ARM_AM::getAM2Op(Offset) == ARM_AM::sub;
6100 Offset = ARM_AM::getAM2Offset(Offset);
6101 if (isSub)
6102 Offset = -Offset;
6103
Jim Grosbach4dfe2202011-08-12 21:02:34 +00006104 MachineMemOperand *MMO = *MI->memoperands_begin();
Benjamin Kramer2753ae32011-08-27 17:36:14 +00006105 BuildMI(*BB, MI, dl, TII->get(NewOpc))
Jim Grosbach19dec202011-08-05 20:35:44 +00006106 .addOperand(MI->getOperand(0)) // Rn_wb
6107 .addOperand(MI->getOperand(1)) // Rt
6108 .addOperand(MI->getOperand(2)) // Rn
6109 .addImm(Offset) // offset (skip GPR==zero_reg)
6110 .addOperand(MI->getOperand(5)) // pred
Jim Grosbach4dfe2202011-08-12 21:02:34 +00006111 .addOperand(MI->getOperand(6))
6112 .addMemOperand(MMO);
Jim Grosbach19dec202011-08-05 20:35:44 +00006113 MI->eraseFromParent();
6114 return BB;
6115 }
6116 case ARM::STRr_preidx:
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00006117 case ARM::STRBr_preidx:
6118 case ARM::STRH_preidx: {
6119 unsigned NewOpc;
6120 switch (MI->getOpcode()) {
6121 default: llvm_unreachable("unexpected opcode!");
6122 case ARM::STRr_preidx: NewOpc = ARM::STR_PRE_REG; break;
6123 case ARM::STRBr_preidx: NewOpc = ARM::STRB_PRE_REG; break;
6124 case ARM::STRH_preidx: NewOpc = ARM::STRH_PRE; break;
6125 }
Jim Grosbach19dec202011-08-05 20:35:44 +00006126 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
6127 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
6128 MIB.addOperand(MI->getOperand(i));
6129 MI->eraseFromParent();
6130 return BB;
6131 }
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006132 case ARM::ATOMIC_LOAD_ADD_I8:
6133 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
6134 case ARM::ATOMIC_LOAD_ADD_I16:
6135 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
6136 case ARM::ATOMIC_LOAD_ADD_I32:
6137 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00006138
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006139 case ARM::ATOMIC_LOAD_AND_I8:
6140 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
6141 case ARM::ATOMIC_LOAD_AND_I16:
6142 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
6143 case ARM::ATOMIC_LOAD_AND_I32:
6144 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00006145
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006146 case ARM::ATOMIC_LOAD_OR_I8:
6147 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
6148 case ARM::ATOMIC_LOAD_OR_I16:
6149 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
6150 case ARM::ATOMIC_LOAD_OR_I32:
6151 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00006152
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006153 case ARM::ATOMIC_LOAD_XOR_I8:
6154 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
6155 case ARM::ATOMIC_LOAD_XOR_I16:
6156 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
6157 case ARM::ATOMIC_LOAD_XOR_I32:
6158 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00006159
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006160 case ARM::ATOMIC_LOAD_NAND_I8:
6161 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
6162 case ARM::ATOMIC_LOAD_NAND_I16:
6163 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
6164 case ARM::ATOMIC_LOAD_NAND_I32:
6165 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00006166
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006167 case ARM::ATOMIC_LOAD_SUB_I8:
6168 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
6169 case ARM::ATOMIC_LOAD_SUB_I16:
6170 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
6171 case ARM::ATOMIC_LOAD_SUB_I32:
6172 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00006173
Jim Grosbachf7da8822011-04-26 19:44:18 +00006174 case ARM::ATOMIC_LOAD_MIN_I8:
6175 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::LT);
6176 case ARM::ATOMIC_LOAD_MIN_I16:
6177 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::LT);
6178 case ARM::ATOMIC_LOAD_MIN_I32:
6179 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::LT);
6180
6181 case ARM::ATOMIC_LOAD_MAX_I8:
6182 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::GT);
6183 case ARM::ATOMIC_LOAD_MAX_I16:
6184 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::GT);
6185 case ARM::ATOMIC_LOAD_MAX_I32:
6186 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::GT);
6187
6188 case ARM::ATOMIC_LOAD_UMIN_I8:
6189 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::LO);
6190 case ARM::ATOMIC_LOAD_UMIN_I16:
6191 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::LO);
6192 case ARM::ATOMIC_LOAD_UMIN_I32:
6193 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::LO);
6194
6195 case ARM::ATOMIC_LOAD_UMAX_I8:
6196 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::HI);
6197 case ARM::ATOMIC_LOAD_UMAX_I16:
6198 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::HI);
6199 case ARM::ATOMIC_LOAD_UMAX_I32:
6200 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::HI);
6201
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006202 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
6203 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
6204 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00006205
6206 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
6207 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
6208 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00006209
Eli Friedman2bdffe42011-08-31 00:31:29 +00006210
6211 case ARM::ATOMADD6432:
6212 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006213 isThumb2 ? ARM::t2ADCrr : ARM::ADCrr,
6214 /*NeedsCarry*/ true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006215 case ARM::ATOMSUB6432:
6216 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006217 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
6218 /*NeedsCarry*/ true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006219 case ARM::ATOMOR6432:
6220 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006221 isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006222 case ARM::ATOMXOR6432:
6223 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2EORrr : ARM::EORrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006224 isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006225 case ARM::ATOMAND6432:
6226 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006227 isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006228 case ARM::ATOMSWAP6432:
6229 return EmitAtomicBinary64(MI, BB, 0, 0, false);
Eli Friedman4d3f3292011-08-31 17:52:22 +00006230 case ARM::ATOMCMPXCHG6432:
6231 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
6232 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
6233 /*NeedsCarry*/ false, /*IsCmpxchg*/true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006234
Evan Cheng007ea272009-08-12 05:17:19 +00006235 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00006236 // To "insert" a SELECT_CC instruction, we actually have to insert the
6237 // diamond control-flow pattern. The incoming instruction knows the
6238 // destination vreg to set, the condition code register to branch on, the
6239 // true/false values to select between, and a branch opcode to use.
6240 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006241 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00006242 ++It;
6243
6244 // thisMBB:
6245 // ...
6246 // TrueVal = ...
6247 // cmpTY ccX, r1, r2
6248 // bCC copy1MBB
6249 // fallthrough --> copy0MBB
6250 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006251 MachineFunction *F = BB->getParent();
6252 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6253 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00006254 F->insert(It, copy0MBB);
6255 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006256
6257 // Transfer the remainder of BB and its successor edges to sinkMBB.
6258 sinkMBB->splice(sinkMBB->begin(), BB,
6259 llvm::next(MachineBasicBlock::iterator(MI)),
6260 BB->end());
6261 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6262
Dan Gohman258c58c2010-07-06 15:49:48 +00006263 BB->addSuccessor(copy0MBB);
6264 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00006265
Dan Gohman14152b42010-07-06 20:24:04 +00006266 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
6267 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
6268
Evan Chenga8e29892007-01-19 07:51:42 +00006269 // copy0MBB:
6270 // %FalseValue = ...
6271 // # fallthrough to sinkMBB
6272 BB = copy0MBB;
6273
6274 // Update machine-CFG edges
6275 BB->addSuccessor(sinkMBB);
6276
6277 // sinkMBB:
6278 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6279 // ...
6280 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006281 BuildMI(*BB, BB->begin(), dl,
6282 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00006283 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
6284 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6285
Dan Gohman14152b42010-07-06 20:24:04 +00006286 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00006287 return BB;
6288 }
Evan Cheng86198642009-08-07 00:34:42 +00006289
Evan Cheng218977b2010-07-13 19:27:42 +00006290 case ARM::BCCi64:
6291 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00006292 // If there is an unconditional branch to the other successor, remove it.
6293 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick7fa75ce2011-01-19 02:26:13 +00006294
Evan Cheng218977b2010-07-13 19:27:42 +00006295 // Compare both parts that make up the double comparison separately for
6296 // equality.
6297 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
6298
6299 unsigned LHS1 = MI->getOperand(1).getReg();
6300 unsigned LHS2 = MI->getOperand(2).getReg();
6301 if (RHSisZero) {
6302 AddDefaultPred(BuildMI(BB, dl,
6303 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
6304 .addReg(LHS1).addImm(0));
6305 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
6306 .addReg(LHS2).addImm(0)
6307 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
6308 } else {
6309 unsigned RHS1 = MI->getOperand(3).getReg();
6310 unsigned RHS2 = MI->getOperand(4).getReg();
6311 AddDefaultPred(BuildMI(BB, dl,
6312 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
6313 .addReg(LHS1).addReg(RHS1));
6314 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
6315 .addReg(LHS2).addReg(RHS2)
6316 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
6317 }
6318
6319 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
6320 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
6321 if (MI->getOperand(0).getImm() == ARMCC::NE)
6322 std::swap(destMBB, exitMBB);
6323
6324 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6325 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Owen Anderson51f6a7a2011-09-09 21:48:23 +00006326 if (isThumb2)
6327 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2B)).addMBB(exitMBB));
6328 else
6329 BuildMI(BB, dl, TII->get(ARM::B)) .addMBB(exitMBB);
Evan Cheng218977b2010-07-13 19:27:42 +00006330
6331 MI->eraseFromParent(); // The pseudo instruction is gone now.
6332 return BB;
6333 }
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006334
Bill Wendling5bc85282011-10-17 20:37:20 +00006335 case ARM::Int_eh_sjlj_setjmp:
6336 case ARM::Int_eh_sjlj_setjmp_nofp:
6337 case ARM::tInt_eh_sjlj_setjmp:
6338 case ARM::t2Int_eh_sjlj_setjmp:
6339 case ARM::t2Int_eh_sjlj_setjmp_nofp:
6340 EmitSjLjDispatchBlock(MI, BB);
6341 return BB;
6342
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006343 case ARM::ABS:
6344 case ARM::t2ABS: {
6345 // To insert an ABS instruction, we have to insert the
6346 // diamond control-flow pattern. The incoming instruction knows the
6347 // source vreg to test against 0, the destination vreg to set,
6348 // the condition code register to branch on, the
Andrew Trick7f5f0da2011-10-18 18:40:53 +00006349 // true/false values to select between, and a branch opcode to use.
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006350 // It transforms
6351 // V1 = ABS V0
6352 // into
6353 // V2 = MOVS V0
6354 // BCC (branch to SinkBB if V0 >= 0)
6355 // RSBBB: V3 = RSBri V2, 0 (compute ABS if V2 < 0)
Andrew Trick7f5f0da2011-10-18 18:40:53 +00006356 // SinkBB: V1 = PHI(V2, V3)
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006357 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6358 MachineFunction::iterator BBI = BB;
6359 ++BBI;
6360 MachineFunction *Fn = BB->getParent();
6361 MachineBasicBlock *RSBBB = Fn->CreateMachineBasicBlock(LLVM_BB);
6362 MachineBasicBlock *SinkBB = Fn->CreateMachineBasicBlock(LLVM_BB);
6363 Fn->insert(BBI, RSBBB);
6364 Fn->insert(BBI, SinkBB);
6365
6366 unsigned int ABSSrcReg = MI->getOperand(1).getReg();
6367 unsigned int ABSDstReg = MI->getOperand(0).getReg();
6368 bool isThumb2 = Subtarget->isThumb2();
6369 MachineRegisterInfo &MRI = Fn->getRegInfo();
6370 // In Thumb mode S must not be specified if source register is the SP or
6371 // PC and if destination register is the SP, so restrict register class
6372 unsigned NewMovDstReg = MRI.createVirtualRegister(
6373 isThumb2 ? ARM::rGPRRegisterClass : ARM::GPRRegisterClass);
6374 unsigned NewRsbDstReg = MRI.createVirtualRegister(
6375 isThumb2 ? ARM::rGPRRegisterClass : ARM::GPRRegisterClass);
6376
6377 // Transfer the remainder of BB and its successor edges to sinkMBB.
6378 SinkBB->splice(SinkBB->begin(), BB,
6379 llvm::next(MachineBasicBlock::iterator(MI)),
6380 BB->end());
6381 SinkBB->transferSuccessorsAndUpdatePHIs(BB);
6382
6383 BB->addSuccessor(RSBBB);
6384 BB->addSuccessor(SinkBB);
6385
6386 // fall through to SinkMBB
6387 RSBBB->addSuccessor(SinkBB);
6388
6389 // insert a movs at the end of BB
6390 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2MOVr : ARM::MOVr),
6391 NewMovDstReg)
6392 .addReg(ABSSrcReg, RegState::Kill)
6393 .addImm((unsigned)ARMCC::AL).addReg(0)
6394 .addReg(ARM::CPSR, RegState::Define);
6395
6396 // insert a bcc with opposite CC to ARMCC::MI at the end of BB
Andrew Trick7f5f0da2011-10-18 18:40:53 +00006397 BuildMI(BB, dl,
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006398 TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)).addMBB(SinkBB)
6399 .addImm(ARMCC::getOppositeCondition(ARMCC::MI)).addReg(ARM::CPSR);
6400
6401 // insert rsbri in RSBBB
6402 // Note: BCC and rsbri will be converted into predicated rsbmi
6403 // by if-conversion pass
Andrew Trick7f5f0da2011-10-18 18:40:53 +00006404 BuildMI(*RSBBB, RSBBB->begin(), dl,
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006405 TII->get(isThumb2 ? ARM::t2RSBri : ARM::RSBri), NewRsbDstReg)
6406 .addReg(NewMovDstReg, RegState::Kill)
6407 .addImm(0).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
6408
Andrew Trick7f5f0da2011-10-18 18:40:53 +00006409 // insert PHI in SinkBB,
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006410 // reuse ABSDstReg to not change uses of ABS instruction
6411 BuildMI(*SinkBB, SinkBB->begin(), dl,
6412 TII->get(ARM::PHI), ABSDstReg)
6413 .addReg(NewRsbDstReg).addMBB(RSBBB)
6414 .addReg(NewMovDstReg).addMBB(BB);
6415
6416 // remove ABS instruction
Andrew Trick7f5f0da2011-10-18 18:40:53 +00006417 MI->eraseFromParent();
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006418
6419 // return last added BB
6420 return SinkBB;
6421 }
Evan Chenga8e29892007-01-19 07:51:42 +00006422 }
6423}
6424
Evan Cheng37fefc22011-08-30 19:09:48 +00006425void ARMTargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
6426 SDNode *Node) const {
Andrew Trick90b7b122011-10-18 19:18:52 +00006427 const MCInstrDesc *MCID = &MI->getDesc();
6428 if (!MCID->hasPostISelHook()) {
Andrew Trick3be654f2011-09-21 02:20:46 +00006429 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
6430 "Pseudo flag-setting opcodes must be marked with 'hasPostISelHook'");
6431 return;
6432 }
6433
Andrew Trick4815d562011-09-20 03:17:40 +00006434 // Adjust potentially 's' setting instructions after isel, i.e. ADC, SBC, RSB,
6435 // RSC. Coming out of isel, they have an implicit CPSR def, but the optional
6436 // operand is still set to noreg. If needed, set the optional operand's
6437 // register to CPSR, and remove the redundant implicit def.
Andrew Trick3be654f2011-09-21 02:20:46 +00006438 //
Andrew Trick90b7b122011-10-18 19:18:52 +00006439 // e.g. ADCS (..., CPSR<imp-def>) -> ADC (... opt:CPSR<def>).
Andrew Trick4815d562011-09-20 03:17:40 +00006440
Andrew Trick3be654f2011-09-21 02:20:46 +00006441 // Rename pseudo opcodes.
6442 unsigned NewOpc = convertAddSubFlagsOpcode(MI->getOpcode());
6443 if (NewOpc) {
6444 const ARMBaseInstrInfo *TII =
6445 static_cast<const ARMBaseInstrInfo*>(getTargetMachine().getInstrInfo());
Andrew Trick90b7b122011-10-18 19:18:52 +00006446 MCID = &TII->get(NewOpc);
6447
6448 assert(MCID->getNumOperands() == MI->getDesc().getNumOperands() + 1 &&
6449 "converted opcode should be the same except for cc_out");
6450
6451 MI->setDesc(*MCID);
6452
6453 // Add the optional cc_out operand
6454 MI->addOperand(MachineOperand::CreateReg(0, /*isDef=*/true));
Andrew Trick3be654f2011-09-21 02:20:46 +00006455 }
Andrew Trick90b7b122011-10-18 19:18:52 +00006456 unsigned ccOutIdx = MCID->getNumOperands() - 1;
Andrew Trick4815d562011-09-20 03:17:40 +00006457
6458 // Any ARM instruction that sets the 's' bit should specify an optional
6459 // "cc_out" operand in the last operand position.
Andrew Trick90b7b122011-10-18 19:18:52 +00006460 if (!MCID->hasOptionalDef() || !MCID->OpInfo[ccOutIdx].isOptionalDef()) {
Andrew Trick3be654f2011-09-21 02:20:46 +00006461 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick4815d562011-09-20 03:17:40 +00006462 return;
6463 }
Andrew Trick3be654f2011-09-21 02:20:46 +00006464 // Look for an implicit def of CPSR added by MachineInstr ctor. Remove it
6465 // since we already have an optional CPSR def.
Andrew Trick4815d562011-09-20 03:17:40 +00006466 bool definesCPSR = false;
6467 bool deadCPSR = false;
Andrew Trick90b7b122011-10-18 19:18:52 +00006468 for (unsigned i = MCID->getNumOperands(), e = MI->getNumOperands();
Andrew Trick4815d562011-09-20 03:17:40 +00006469 i != e; ++i) {
6470 const MachineOperand &MO = MI->getOperand(i);
6471 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) {
6472 definesCPSR = true;
6473 if (MO.isDead())
6474 deadCPSR = true;
6475 MI->RemoveOperand(i);
6476 break;
Evan Cheng37fefc22011-08-30 19:09:48 +00006477 }
6478 }
Andrew Trick4815d562011-09-20 03:17:40 +00006479 if (!definesCPSR) {
Andrew Trick3be654f2011-09-21 02:20:46 +00006480 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick4815d562011-09-20 03:17:40 +00006481 return;
6482 }
6483 assert(deadCPSR == !Node->hasAnyUseOfValue(1) && "inconsistent dead flag");
Andrew Trick3be654f2011-09-21 02:20:46 +00006484 if (deadCPSR) {
6485 assert(!MI->getOperand(ccOutIdx).getReg() &&
6486 "expect uninitialized optional cc_out operand");
Andrew Trick4815d562011-09-20 03:17:40 +00006487 return;
Andrew Trick3be654f2011-09-21 02:20:46 +00006488 }
Andrew Trick4815d562011-09-20 03:17:40 +00006489
Andrew Trick3be654f2011-09-21 02:20:46 +00006490 // If this instruction was defined with an optional CPSR def and its dag node
6491 // had a live implicit CPSR def, then activate the optional CPSR def.
Andrew Trick4815d562011-09-20 03:17:40 +00006492 MachineOperand &MO = MI->getOperand(ccOutIdx);
6493 MO.setReg(ARM::CPSR);
6494 MO.setIsDef(true);
Evan Cheng37fefc22011-08-30 19:09:48 +00006495}
6496
Evan Chenga8e29892007-01-19 07:51:42 +00006497//===----------------------------------------------------------------------===//
6498// ARM Optimization Hooks
6499//===----------------------------------------------------------------------===//
6500
Chris Lattnerd1980a52009-03-12 06:52:53 +00006501static
6502SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
6503 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00006504 SelectionDAG &DAG = DCI.DAG;
6505 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00006506 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00006507 unsigned Opc = N->getOpcode();
6508 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
6509 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
6510 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
6511 ISD::CondCode CC = ISD::SETCC_INVALID;
6512
6513 if (isSlctCC) {
6514 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
6515 } else {
6516 SDValue CCOp = Slct.getOperand(0);
6517 if (CCOp.getOpcode() == ISD::SETCC)
6518 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
6519 }
6520
6521 bool DoXform = false;
6522 bool InvCC = false;
6523 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
6524 "Bad input!");
6525
6526 if (LHS.getOpcode() == ISD::Constant &&
6527 cast<ConstantSDNode>(LHS)->isNullValue()) {
6528 DoXform = true;
6529 } else if (CC != ISD::SETCC_INVALID &&
6530 RHS.getOpcode() == ISD::Constant &&
6531 cast<ConstantSDNode>(RHS)->isNullValue()) {
6532 std::swap(LHS, RHS);
6533 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00006534 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00006535 Op0.getOperand(0).getValueType();
6536 bool isInt = OpVT.isInteger();
6537 CC = ISD::getSetCCInverse(CC, isInt);
6538
6539 if (!TLI.isCondCodeLegal(CC, OpVT))
6540 return SDValue(); // Inverse operator isn't legal.
6541
6542 DoXform = true;
6543 InvCC = true;
6544 }
6545
6546 if (DoXform) {
6547 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
6548 if (isSlctCC)
6549 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
6550 Slct.getOperand(0), Slct.getOperand(1), CC);
6551 SDValue CCOp = Slct.getOperand(0);
6552 if (InvCC)
6553 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
6554 CCOp.getOperand(0), CCOp.getOperand(1), CC);
6555 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
6556 CCOp, OtherOp, Result);
6557 }
6558 return SDValue();
6559}
6560
Eric Christopherfa6f5912011-06-29 21:10:36 +00006561// AddCombineToVPADDL- For pair-wise add on neon, use the vpaddl instruction
Tanya Lattner189531f2011-06-14 23:48:48 +00006562// (only after legalization).
6563static SDValue AddCombineToVPADDL(SDNode *N, SDValue N0, SDValue N1,
6564 TargetLowering::DAGCombinerInfo &DCI,
6565 const ARMSubtarget *Subtarget) {
6566
6567 // Only perform optimization if after legalize, and if NEON is available. We
6568 // also expected both operands to be BUILD_VECTORs.
6569 if (DCI.isBeforeLegalize() || !Subtarget->hasNEON()
6570 || N0.getOpcode() != ISD::BUILD_VECTOR
6571 || N1.getOpcode() != ISD::BUILD_VECTOR)
6572 return SDValue();
6573
6574 // Check output type since VPADDL operand elements can only be 8, 16, or 32.
6575 EVT VT = N->getValueType(0);
6576 if (!VT.isInteger() || VT.getVectorElementType() == MVT::i64)
6577 return SDValue();
6578
6579 // Check that the vector operands are of the right form.
6580 // N0 and N1 are BUILD_VECTOR nodes with N number of EXTRACT_VECTOR
6581 // operands, where N is the size of the formed vector.
6582 // Each EXTRACT_VECTOR should have the same input vector and odd or even
6583 // index such that we have a pair wise add pattern.
Tanya Lattner189531f2011-06-14 23:48:48 +00006584
6585 // Grab the vector that all EXTRACT_VECTOR nodes should be referencing.
Bob Wilson7a10ab72011-06-15 06:04:34 +00006586 if (N0->getOperand(0)->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
Tanya Lattner189531f2011-06-14 23:48:48 +00006587 return SDValue();
Bob Wilson7a10ab72011-06-15 06:04:34 +00006588 SDValue Vec = N0->getOperand(0)->getOperand(0);
6589 SDNode *V = Vec.getNode();
6590 unsigned nextIndex = 0;
Tanya Lattner189531f2011-06-14 23:48:48 +00006591
Eric Christopherfa6f5912011-06-29 21:10:36 +00006592 // For each operands to the ADD which are BUILD_VECTORs,
Tanya Lattner189531f2011-06-14 23:48:48 +00006593 // check to see if each of their operands are an EXTRACT_VECTOR with
6594 // the same vector and appropriate index.
6595 for (unsigned i = 0, e = N0->getNumOperands(); i != e; ++i) {
6596 if (N0->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT
6597 && N1->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
Eric Christopherfa6f5912011-06-29 21:10:36 +00006598
Tanya Lattner189531f2011-06-14 23:48:48 +00006599 SDValue ExtVec0 = N0->getOperand(i);
6600 SDValue ExtVec1 = N1->getOperand(i);
Eric Christopherfa6f5912011-06-29 21:10:36 +00006601
Tanya Lattner189531f2011-06-14 23:48:48 +00006602 // First operand is the vector, verify its the same.
6603 if (V != ExtVec0->getOperand(0).getNode() ||
6604 V != ExtVec1->getOperand(0).getNode())
6605 return SDValue();
Eric Christopherfa6f5912011-06-29 21:10:36 +00006606
Tanya Lattner189531f2011-06-14 23:48:48 +00006607 // Second is the constant, verify its correct.
6608 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(ExtVec0->getOperand(1));
6609 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(ExtVec1->getOperand(1));
Eric Christopherfa6f5912011-06-29 21:10:36 +00006610
Tanya Lattner189531f2011-06-14 23:48:48 +00006611 // For the constant, we want to see all the even or all the odd.
6612 if (!C0 || !C1 || C0->getZExtValue() != nextIndex
6613 || C1->getZExtValue() != nextIndex+1)
6614 return SDValue();
6615
6616 // Increment index.
6617 nextIndex+=2;
Eric Christopherfa6f5912011-06-29 21:10:36 +00006618 } else
Tanya Lattner189531f2011-06-14 23:48:48 +00006619 return SDValue();
6620 }
6621
6622 // Create VPADDL node.
6623 SelectionDAG &DAG = DCI.DAG;
6624 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Tanya Lattner189531f2011-06-14 23:48:48 +00006625
6626 // Build operand list.
6627 SmallVector<SDValue, 8> Ops;
6628 Ops.push_back(DAG.getConstant(Intrinsic::arm_neon_vpaddls,
6629 TLI.getPointerTy()));
6630
6631 // Input is the vector.
6632 Ops.push_back(Vec);
Eric Christopherfa6f5912011-06-29 21:10:36 +00006633
Tanya Lattner189531f2011-06-14 23:48:48 +00006634 // Get widened type and narrowed type.
6635 MVT widenType;
6636 unsigned numElem = VT.getVectorNumElements();
6637 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
6638 case MVT::i8: widenType = MVT::getVectorVT(MVT::i16, numElem); break;
6639 case MVT::i16: widenType = MVT::getVectorVT(MVT::i32, numElem); break;
6640 case MVT::i32: widenType = MVT::getVectorVT(MVT::i64, numElem); break;
6641 default:
6642 assert(0 && "Invalid vector element type for padd optimization.");
6643 }
6644
6645 SDValue tmp = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
6646 widenType, &Ops[0], Ops.size());
6647 return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, tmp);
6648}
6649
Bob Wilson3d5792a2010-07-29 20:34:14 +00006650/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
6651/// operands N0 and N1. This is a helper for PerformADDCombine that is
6652/// called with the default operands, and if that fails, with commuted
6653/// operands.
6654static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
Tanya Lattner189531f2011-06-14 23:48:48 +00006655 TargetLowering::DAGCombinerInfo &DCI,
6656 const ARMSubtarget *Subtarget){
6657
6658 // Attempt to create vpaddl for this add.
6659 SDValue Result = AddCombineToVPADDL(N, N0, N1, DCI, Subtarget);
6660 if (Result.getNode())
6661 return Result;
Eric Christopherfa6f5912011-06-29 21:10:36 +00006662
Chris Lattnerd1980a52009-03-12 06:52:53 +00006663 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
6664 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
6665 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
6666 if (Result.getNode()) return Result;
6667 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00006668 return SDValue();
6669}
6670
Bob Wilson3d5792a2010-07-29 20:34:14 +00006671/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
6672///
6673static SDValue PerformADDCombine(SDNode *N,
Tanya Lattner189531f2011-06-14 23:48:48 +00006674 TargetLowering::DAGCombinerInfo &DCI,
6675 const ARMSubtarget *Subtarget) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00006676 SDValue N0 = N->getOperand(0);
6677 SDValue N1 = N->getOperand(1);
6678
6679 // First try with the default operand order.
Tanya Lattner189531f2011-06-14 23:48:48 +00006680 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget);
Bob Wilson3d5792a2010-07-29 20:34:14 +00006681 if (Result.getNode())
6682 return Result;
6683
6684 // If that didn't work, try again with the operands commuted.
Tanya Lattner189531f2011-06-14 23:48:48 +00006685 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget);
Bob Wilson3d5792a2010-07-29 20:34:14 +00006686}
6687
Chris Lattnerd1980a52009-03-12 06:52:53 +00006688/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00006689///
Chris Lattnerd1980a52009-03-12 06:52:53 +00006690static SDValue PerformSUBCombine(SDNode *N,
6691 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00006692 SDValue N0 = N->getOperand(0);
6693 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00006694
Chris Lattnerd1980a52009-03-12 06:52:53 +00006695 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
6696 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
6697 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
6698 if (Result.getNode()) return Result;
6699 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00006700
Chris Lattnerd1980a52009-03-12 06:52:53 +00006701 return SDValue();
6702}
6703
Evan Cheng463d3582011-03-31 19:38:48 +00006704/// PerformVMULCombine
6705/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
6706/// special multiplier accumulator forwarding.
6707/// vmul d3, d0, d2
6708/// vmla d3, d1, d2
6709/// is faster than
6710/// vadd d3, d0, d1
6711/// vmul d3, d3, d2
6712static SDValue PerformVMULCombine(SDNode *N,
6713 TargetLowering::DAGCombinerInfo &DCI,
6714 const ARMSubtarget *Subtarget) {
6715 if (!Subtarget->hasVMLxForwarding())
6716 return SDValue();
6717
6718 SelectionDAG &DAG = DCI.DAG;
6719 SDValue N0 = N->getOperand(0);
6720 SDValue N1 = N->getOperand(1);
6721 unsigned Opcode = N0.getOpcode();
6722 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
6723 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
Chad Rosier689edc82011-06-16 01:21:54 +00006724 Opcode = N1.getOpcode();
Evan Cheng463d3582011-03-31 19:38:48 +00006725 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
6726 Opcode != ISD::FADD && Opcode != ISD::FSUB)
6727 return SDValue();
6728 std::swap(N0, N1);
6729 }
6730
6731 EVT VT = N->getValueType(0);
6732 DebugLoc DL = N->getDebugLoc();
6733 SDValue N00 = N0->getOperand(0);
6734 SDValue N01 = N0->getOperand(1);
6735 return DAG.getNode(Opcode, DL, VT,
6736 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
6737 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
6738}
6739
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006740static SDValue PerformMULCombine(SDNode *N,
6741 TargetLowering::DAGCombinerInfo &DCI,
6742 const ARMSubtarget *Subtarget) {
6743 SelectionDAG &DAG = DCI.DAG;
6744
6745 if (Subtarget->isThumb1Only())
6746 return SDValue();
6747
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006748 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
6749 return SDValue();
6750
6751 EVT VT = N->getValueType(0);
Evan Cheng463d3582011-03-31 19:38:48 +00006752 if (VT.is64BitVector() || VT.is128BitVector())
6753 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006754 if (VT != MVT::i32)
6755 return SDValue();
6756
6757 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
6758 if (!C)
6759 return SDValue();
6760
6761 uint64_t MulAmt = C->getZExtValue();
6762 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
6763 ShiftAmt = ShiftAmt & (32 - 1);
6764 SDValue V = N->getOperand(0);
6765 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006766
Anton Korobeynikov4878b842010-05-16 08:54:20 +00006767 SDValue Res;
6768 MulAmt >>= ShiftAmt;
6769 if (isPowerOf2_32(MulAmt - 1)) {
6770 // (mul x, 2^N + 1) => (add (shl x, N), x)
6771 Res = DAG.getNode(ISD::ADD, DL, VT,
6772 V, DAG.getNode(ISD::SHL, DL, VT,
6773 V, DAG.getConstant(Log2_32(MulAmt-1),
6774 MVT::i32)));
6775 } else if (isPowerOf2_32(MulAmt + 1)) {
6776 // (mul x, 2^N - 1) => (sub (shl x, N), x)
6777 Res = DAG.getNode(ISD::SUB, DL, VT,
6778 DAG.getNode(ISD::SHL, DL, VT,
6779 V, DAG.getConstant(Log2_32(MulAmt+1),
6780 MVT::i32)),
6781 V);
6782 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006783 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00006784
6785 if (ShiftAmt != 0)
6786 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
6787 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006788
6789 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00006790 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00006791 return SDValue();
6792}
6793
Owen Anderson080c0922010-11-05 19:27:46 +00006794static SDValue PerformANDCombine(SDNode *N,
6795 TargetLowering::DAGCombinerInfo &DCI) {
Owen Anderson76706012011-04-05 21:48:57 +00006796
Owen Anderson080c0922010-11-05 19:27:46 +00006797 // Attempt to use immediate-form VBIC
6798 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
6799 DebugLoc dl = N->getDebugLoc();
6800 EVT VT = N->getValueType(0);
6801 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006802
Tanya Lattner0433b212011-04-07 15:24:20 +00006803 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
6804 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00006805
Owen Anderson080c0922010-11-05 19:27:46 +00006806 APInt SplatBits, SplatUndef;
6807 unsigned SplatBitSize;
6808 bool HasAnyUndefs;
6809 if (BVN &&
6810 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
6811 if (SplatBitSize <= 64) {
6812 EVT VbicVT;
6813 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
6814 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006815 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00006816 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00006817 if (Val.getNode()) {
6818 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006819 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00006820 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006821 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00006822 }
6823 }
6824 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006825
Owen Anderson080c0922010-11-05 19:27:46 +00006826 return SDValue();
6827}
6828
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006829/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
6830static SDValue PerformORCombine(SDNode *N,
6831 TargetLowering::DAGCombinerInfo &DCI,
6832 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00006833 // Attempt to use immediate-form VORR
6834 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
6835 DebugLoc dl = N->getDebugLoc();
6836 EVT VT = N->getValueType(0);
6837 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006838
Tanya Lattner0433b212011-04-07 15:24:20 +00006839 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
6840 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00006841
Owen Anderson60f48702010-11-03 23:15:26 +00006842 APInt SplatBits, SplatUndef;
6843 unsigned SplatBitSize;
6844 bool HasAnyUndefs;
6845 if (BVN && Subtarget->hasNEON() &&
6846 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
6847 if (SplatBitSize <= 64) {
6848 EVT VorrVT;
6849 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
6850 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00006851 DAG, VorrVT, VT.is128BitVector(),
6852 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00006853 if (Val.getNode()) {
6854 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006855 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00006856 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006857 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00006858 }
6859 }
6860 }
6861
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00006862 SDValue N0 = N->getOperand(0);
6863 if (N0.getOpcode() != ISD::AND)
6864 return SDValue();
6865 SDValue N1 = N->getOperand(1);
6866
6867 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
6868 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
6869 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
6870 APInt SplatUndef;
6871 unsigned SplatBitSize;
6872 bool HasAnyUndefs;
6873
6874 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
6875 APInt SplatBits0;
6876 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
6877 HasAnyUndefs) && !HasAnyUndefs) {
6878 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
6879 APInt SplatBits1;
6880 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
6881 HasAnyUndefs) && !HasAnyUndefs &&
6882 SplatBits0 == ~SplatBits1) {
6883 // Canonicalize the vector type to make instruction selection simpler.
6884 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
6885 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
6886 N0->getOperand(1), N0->getOperand(0),
Cameron Zwarich5af60ce2011-04-13 21:01:19 +00006887 N1->getOperand(0));
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00006888 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
6889 }
6890 }
6891 }
6892
Jim Grosbach54238562010-07-17 03:30:54 +00006893 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
6894 // reasonable.
6895
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006896 // BFI is only available on V6T2+
6897 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
6898 return SDValue();
6899
Jim Grosbach54238562010-07-17 03:30:54 +00006900 DebugLoc DL = N->getDebugLoc();
6901 // 1) or (and A, mask), val => ARMbfi A, val, mask
6902 // iff (val & mask) == val
6903 //
6904 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
6905 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00006906 // && mask == ~mask2
Jim Grosbach54238562010-07-17 03:30:54 +00006907 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00006908 // && ~mask == mask2
Jim Grosbach54238562010-07-17 03:30:54 +00006909 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006910
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006911 if (VT != MVT::i32)
6912 return SDValue();
6913
Evan Cheng30fb13f2010-12-13 20:32:54 +00006914 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00006915
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006916 // The value and the mask need to be constants so we can verify this is
6917 // actually a bitfield set. If the mask is 0xffff, we can do better
6918 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00006919 SDValue MaskOp = N0.getOperand(1);
6920 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
6921 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006922 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00006923 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006924 if (Mask == 0xffff)
6925 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006926 SDValue Res;
6927 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00006928 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
6929 if (N1C) {
6930 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00006931 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00006932 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006933
Evan Chenga9688c42010-12-11 04:11:38 +00006934 if (ARM::isBitFieldInvertedMask(Mask)) {
6935 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006936
Evan Cheng30fb13f2010-12-13 20:32:54 +00006937 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00006938 DAG.getConstant(Val, MVT::i32),
6939 DAG.getConstant(Mask, MVT::i32));
6940
6941 // Do not add new nodes to DAG combiner worklist.
6942 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006943 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00006944 }
Jim Grosbach54238562010-07-17 03:30:54 +00006945 } else if (N1.getOpcode() == ISD::AND) {
6946 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00006947 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
6948 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00006949 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00006950 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006951
Eric Christopher29aeed12011-03-26 01:21:03 +00006952 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
6953 // as is to match.
Jim Grosbach54238562010-07-17 03:30:54 +00006954 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00006955 (Mask == ~Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00006956 // The pack halfword instruction works better for masks that fit it,
6957 // so use that when it's available.
6958 if (Subtarget->hasT2ExtractPack() &&
6959 (Mask == 0xffff || Mask == 0xffff0000))
6960 return SDValue();
6961 // 2a
Eric Christopher29aeed12011-03-26 01:21:03 +00006962 unsigned amt = CountTrailingZeros_32(Mask2);
Jim Grosbach54238562010-07-17 03:30:54 +00006963 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Eric Christopher29aeed12011-03-26 01:21:03 +00006964 DAG.getConstant(amt, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00006965 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00006966 DAG.getConstant(Mask, MVT::i32));
6967 // Do not add new nodes to DAG combiner worklist.
6968 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006969 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006970 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00006971 (~Mask == Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00006972 // The pack halfword instruction works better for masks that fit it,
6973 // so use that when it's available.
6974 if (Subtarget->hasT2ExtractPack() &&
6975 (Mask2 == 0xffff || Mask2 == 0xffff0000))
6976 return SDValue();
6977 // 2b
6978 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006979 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00006980 DAG.getConstant(lsb, MVT::i32));
6981 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Eric Christopher29aeed12011-03-26 01:21:03 +00006982 DAG.getConstant(Mask2, MVT::i32));
Jim Grosbach54238562010-07-17 03:30:54 +00006983 // Do not add new nodes to DAG combiner worklist.
6984 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00006985 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00006986 }
6987 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006988
Evan Cheng30fb13f2010-12-13 20:32:54 +00006989 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
6990 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
6991 ARM::isBitFieldInvertedMask(~Mask)) {
6992 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
6993 // where lsb(mask) == #shamt and masked bits of B are known zero.
6994 SDValue ShAmt = N00.getOperand(1);
6995 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
6996 unsigned LSB = CountTrailingZeros_32(Mask);
6997 if (ShAmtC != LSB)
6998 return SDValue();
6999
7000 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
7001 DAG.getConstant(~Mask, MVT::i32));
7002
7003 // Do not add new nodes to DAG combiner worklist.
7004 DCI.CombineTo(N, Res, false);
7005 }
7006
Jim Grosbach469bbdb2010-07-16 23:05:05 +00007007 return SDValue();
7008}
7009
Evan Chengbf188ae2011-06-15 01:12:31 +00007010/// PerformBFICombine - (bfi A, (and B, Mask1), Mask2) -> (bfi A, B, Mask2) iff
7011/// the bits being cleared by the AND are not demanded by the BFI.
Evan Cheng0c1aec12010-12-14 03:22:07 +00007012static SDValue PerformBFICombine(SDNode *N,
7013 TargetLowering::DAGCombinerInfo &DCI) {
7014 SDValue N1 = N->getOperand(1);
7015 if (N1.getOpcode() == ISD::AND) {
7016 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
7017 if (!N11C)
7018 return SDValue();
Evan Chengbf188ae2011-06-15 01:12:31 +00007019 unsigned InvMask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
7020 unsigned LSB = CountTrailingZeros_32(~InvMask);
7021 unsigned Width = (32 - CountLeadingZeros_32(~InvMask)) - LSB;
7022 unsigned Mask = (1 << Width)-1;
Evan Cheng0c1aec12010-12-14 03:22:07 +00007023 unsigned Mask2 = N11C->getZExtValue();
Evan Chengbf188ae2011-06-15 01:12:31 +00007024 if ((Mask & (~Mask2)) == 0)
Evan Cheng0c1aec12010-12-14 03:22:07 +00007025 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
7026 N->getOperand(0), N1.getOperand(0),
7027 N->getOperand(2));
7028 }
7029 return SDValue();
7030}
7031
Bob Wilson0b8ccb82010-09-22 22:09:21 +00007032/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
7033/// ARMISD::VMOVRRD.
7034static SDValue PerformVMOVRRDCombine(SDNode *N,
7035 TargetLowering::DAGCombinerInfo &DCI) {
7036 // vmovrrd(vmovdrr x, y) -> x,y
7037 SDValue InDouble = N->getOperand(0);
7038 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
7039 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich4071a712011-04-02 02:40:43 +00007040
7041 // vmovrrd(load f64) -> (load i32), (load i32)
7042 SDNode *InNode = InDouble.getNode();
7043 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
7044 InNode->getValueType(0) == MVT::f64 &&
7045 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
7046 !cast<LoadSDNode>(InNode)->isVolatile()) {
7047 // TODO: Should this be done for non-FrameIndex operands?
7048 LoadSDNode *LD = cast<LoadSDNode>(InNode);
7049
7050 SelectionDAG &DAG = DCI.DAG;
7051 DebugLoc DL = LD->getDebugLoc();
7052 SDValue BasePtr = LD->getBasePtr();
7053 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
7054 LD->getPointerInfo(), LD->isVolatile(),
7055 LD->isNonTemporal(), LD->getAlignment());
7056
7057 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
7058 DAG.getConstant(4, MVT::i32));
7059 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
7060 LD->getPointerInfo(), LD->isVolatile(),
7061 LD->isNonTemporal(),
7062 std::min(4U, LD->getAlignment() / 2));
7063
7064 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
7065 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
7066 DCI.RemoveFromWorklist(LD);
7067 DAG.DeleteNode(LD);
7068 return Result;
7069 }
7070
Bob Wilson0b8ccb82010-09-22 22:09:21 +00007071 return SDValue();
7072}
7073
7074/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
7075/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
7076static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
7077 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
7078 SDValue Op0 = N->getOperand(0);
7079 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007080 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00007081 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007082 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00007083 Op1 = Op1.getOperand(0);
7084 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
7085 Op0.getNode() == Op1.getNode() &&
7086 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007087 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00007088 N->getValueType(0), Op0.getOperand(0));
7089 return SDValue();
7090}
7091
Bob Wilson31600902010-12-21 06:43:19 +00007092/// PerformSTORECombine - Target-specific dag combine xforms for
7093/// ISD::STORE.
7094static SDValue PerformSTORECombine(SDNode *N,
7095 TargetLowering::DAGCombinerInfo &DCI) {
7096 // Bitcast an i64 store extracted from a vector to f64.
7097 // Otherwise, the i64 value will be legalized to a pair of i32 values.
7098 StoreSDNode *St = cast<StoreSDNode>(N);
7099 SDValue StVal = St->getValue();
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00007100 if (!ISD::isNormalStore(St) || St->isVolatile())
7101 return SDValue();
7102
7103 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
7104 StVal.getNode()->hasOneUse() && !St->isVolatile()) {
7105 SelectionDAG &DAG = DCI.DAG;
7106 DebugLoc DL = St->getDebugLoc();
7107 SDValue BasePtr = St->getBasePtr();
7108 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
7109 StVal.getNode()->getOperand(0), BasePtr,
7110 St->getPointerInfo(), St->isVolatile(),
7111 St->isNonTemporal(), St->getAlignment());
7112
7113 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
7114 DAG.getConstant(4, MVT::i32));
7115 return DAG.getStore(NewST1.getValue(0), DL, StVal.getNode()->getOperand(1),
7116 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
7117 St->isNonTemporal(),
7118 std::min(4U, St->getAlignment() / 2));
7119 }
7120
7121 if (StVal.getValueType() != MVT::i64 ||
Bob Wilson31600902010-12-21 06:43:19 +00007122 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
7123 return SDValue();
7124
7125 SelectionDAG &DAG = DCI.DAG;
7126 DebugLoc dl = StVal.getDebugLoc();
7127 SDValue IntVec = StVal.getOperand(0);
7128 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
7129 IntVec.getValueType().getVectorNumElements());
7130 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
7131 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
7132 Vec, StVal.getOperand(1));
7133 dl = N->getDebugLoc();
7134 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
7135 // Make the DAGCombiner fold the bitcasts.
7136 DCI.AddToWorklist(Vec.getNode());
7137 DCI.AddToWorklist(ExtElt.getNode());
7138 DCI.AddToWorklist(V.getNode());
7139 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
7140 St->getPointerInfo(), St->isVolatile(),
7141 St->isNonTemporal(), St->getAlignment(),
7142 St->getTBAAInfo());
7143}
7144
7145/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
7146/// are normal, non-volatile loads. If so, it is profitable to bitcast an
7147/// i64 vector to have f64 elements, since the value can then be loaded
7148/// directly into a VFP register.
7149static bool hasNormalLoadOperand(SDNode *N) {
7150 unsigned NumElts = N->getValueType(0).getVectorNumElements();
7151 for (unsigned i = 0; i < NumElts; ++i) {
7152 SDNode *Elt = N->getOperand(i).getNode();
7153 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
7154 return true;
7155 }
7156 return false;
7157}
7158
Bob Wilson75f02882010-09-17 22:59:05 +00007159/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
7160/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00007161static SDValue PerformBUILD_VECTORCombine(SDNode *N,
7162 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00007163 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
7164 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
7165 // into a pair of GPRs, which is fine when the value is used as a scalar,
7166 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00007167 SelectionDAG &DAG = DCI.DAG;
7168 if (N->getNumOperands() == 2) {
7169 SDValue RV = PerformVMOVDRRCombine(N, DAG);
7170 if (RV.getNode())
7171 return RV;
7172 }
Bob Wilson75f02882010-09-17 22:59:05 +00007173
Bob Wilson31600902010-12-21 06:43:19 +00007174 // Load i64 elements as f64 values so that type legalization does not split
7175 // them up into i32 values.
7176 EVT VT = N->getValueType(0);
7177 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
7178 return SDValue();
7179 DebugLoc dl = N->getDebugLoc();
7180 SmallVector<SDValue, 8> Ops;
7181 unsigned NumElts = VT.getVectorNumElements();
7182 for (unsigned i = 0; i < NumElts; ++i) {
7183 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
7184 Ops.push_back(V);
7185 // Make the DAGCombiner fold the bitcast.
7186 DCI.AddToWorklist(V.getNode());
7187 }
7188 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
7189 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
7190 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
7191}
7192
7193/// PerformInsertEltCombine - Target-specific dag combine xforms for
7194/// ISD::INSERT_VECTOR_ELT.
7195static SDValue PerformInsertEltCombine(SDNode *N,
7196 TargetLowering::DAGCombinerInfo &DCI) {
7197 // Bitcast an i64 load inserted into a vector to f64.
7198 // Otherwise, the i64 value will be legalized to a pair of i32 values.
7199 EVT VT = N->getValueType(0);
7200 SDNode *Elt = N->getOperand(1).getNode();
7201 if (VT.getVectorElementType() != MVT::i64 ||
7202 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
7203 return SDValue();
7204
7205 SelectionDAG &DAG = DCI.DAG;
7206 DebugLoc dl = N->getDebugLoc();
7207 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
7208 VT.getVectorNumElements());
7209 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
7210 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
7211 // Make the DAGCombiner fold the bitcasts.
7212 DCI.AddToWorklist(Vec.getNode());
7213 DCI.AddToWorklist(V.getNode());
7214 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
7215 Vec, V, N->getOperand(2));
7216 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00007217}
7218
Bob Wilsonf20700c2010-10-27 20:38:28 +00007219/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
7220/// ISD::VECTOR_SHUFFLE.
7221static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
7222 // The LLVM shufflevector instruction does not require the shuffle mask
7223 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
7224 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
7225 // operands do not match the mask length, they are extended by concatenating
7226 // them with undef vectors. That is probably the right thing for other
7227 // targets, but for NEON it is better to concatenate two double-register
7228 // size vector operands into a single quad-register size vector. Do that
7229 // transformation here:
7230 // shuffle(concat(v1, undef), concat(v2, undef)) ->
7231 // shuffle(concat(v1, v2), undef)
7232 SDValue Op0 = N->getOperand(0);
7233 SDValue Op1 = N->getOperand(1);
7234 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
7235 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
7236 Op0.getNumOperands() != 2 ||
7237 Op1.getNumOperands() != 2)
7238 return SDValue();
7239 SDValue Concat0Op1 = Op0.getOperand(1);
7240 SDValue Concat1Op1 = Op1.getOperand(1);
7241 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
7242 Concat1Op1.getOpcode() != ISD::UNDEF)
7243 return SDValue();
7244 // Skip the transformation if any of the types are illegal.
7245 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7246 EVT VT = N->getValueType(0);
7247 if (!TLI.isTypeLegal(VT) ||
7248 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
7249 !TLI.isTypeLegal(Concat1Op1.getValueType()))
7250 return SDValue();
7251
7252 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
7253 Op0.getOperand(0), Op1.getOperand(0));
7254 // Translate the shuffle mask.
7255 SmallVector<int, 16> NewMask;
7256 unsigned NumElts = VT.getVectorNumElements();
7257 unsigned HalfElts = NumElts/2;
7258 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7259 for (unsigned n = 0; n < NumElts; ++n) {
7260 int MaskElt = SVN->getMaskElt(n);
7261 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00007262 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00007263 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00007264 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00007265 NewElt = HalfElts + MaskElt - NumElts;
7266 NewMask.push_back(NewElt);
7267 }
7268 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
7269 DAG.getUNDEF(VT), NewMask.data());
7270}
7271
Bob Wilson1c3ef902011-02-07 17:43:21 +00007272/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
7273/// NEON load/store intrinsics to merge base address updates.
7274static SDValue CombineBaseUpdate(SDNode *N,
7275 TargetLowering::DAGCombinerInfo &DCI) {
7276 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
7277 return SDValue();
7278
7279 SelectionDAG &DAG = DCI.DAG;
7280 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
7281 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
7282 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
7283 SDValue Addr = N->getOperand(AddrOpIdx);
7284
7285 // Search for a use of the address operand that is an increment.
7286 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
7287 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
7288 SDNode *User = *UI;
7289 if (User->getOpcode() != ISD::ADD ||
7290 UI.getUse().getResNo() != Addr.getResNo())
7291 continue;
7292
7293 // Check that the add is independent of the load/store. Otherwise, folding
7294 // it would create a cycle.
7295 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
7296 continue;
7297
7298 // Find the new opcode for the updating load/store.
7299 bool isLoad = true;
7300 bool isLaneOp = false;
7301 unsigned NewOpc = 0;
7302 unsigned NumVecs = 0;
7303 if (isIntrinsic) {
7304 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
7305 switch (IntNo) {
7306 default: assert(0 && "unexpected intrinsic for Neon base update");
7307 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
7308 NumVecs = 1; break;
7309 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
7310 NumVecs = 2; break;
7311 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
7312 NumVecs = 3; break;
7313 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
7314 NumVecs = 4; break;
7315 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
7316 NumVecs = 2; isLaneOp = true; break;
7317 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
7318 NumVecs = 3; isLaneOp = true; break;
7319 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
7320 NumVecs = 4; isLaneOp = true; break;
7321 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
7322 NumVecs = 1; isLoad = false; break;
7323 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
7324 NumVecs = 2; isLoad = false; break;
7325 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
7326 NumVecs = 3; isLoad = false; break;
7327 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
7328 NumVecs = 4; isLoad = false; break;
7329 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
7330 NumVecs = 2; isLoad = false; isLaneOp = true; break;
7331 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
7332 NumVecs = 3; isLoad = false; isLaneOp = true; break;
7333 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
7334 NumVecs = 4; isLoad = false; isLaneOp = true; break;
7335 }
7336 } else {
7337 isLaneOp = true;
7338 switch (N->getOpcode()) {
7339 default: assert(0 && "unexpected opcode for Neon base update");
7340 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
7341 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
7342 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
7343 }
7344 }
7345
7346 // Find the size of memory referenced by the load/store.
7347 EVT VecTy;
7348 if (isLoad)
7349 VecTy = N->getValueType(0);
Owen Anderson76706012011-04-05 21:48:57 +00007350 else
Bob Wilson1c3ef902011-02-07 17:43:21 +00007351 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
7352 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
7353 if (isLaneOp)
7354 NumBytes /= VecTy.getVectorNumElements();
7355
7356 // If the increment is a constant, it must match the memory ref size.
7357 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
7358 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
7359 uint64_t IncVal = CInc->getZExtValue();
7360 if (IncVal != NumBytes)
7361 continue;
7362 } else if (NumBytes >= 3 * 16) {
7363 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
7364 // separate instructions that make it harder to use a non-constant update.
7365 continue;
7366 }
7367
7368 // Create the new updating load/store node.
7369 EVT Tys[6];
7370 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
7371 unsigned n;
7372 for (n = 0; n < NumResultVecs; ++n)
7373 Tys[n] = VecTy;
7374 Tys[n++] = MVT::i32;
7375 Tys[n] = MVT::Other;
7376 SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs+2);
7377 SmallVector<SDValue, 8> Ops;
7378 Ops.push_back(N->getOperand(0)); // incoming chain
7379 Ops.push_back(N->getOperand(AddrOpIdx));
7380 Ops.push_back(Inc);
7381 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
7382 Ops.push_back(N->getOperand(i));
7383 }
7384 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
7385 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, N->getDebugLoc(), SDTys,
7386 Ops.data(), Ops.size(),
7387 MemInt->getMemoryVT(),
7388 MemInt->getMemOperand());
7389
7390 // Update the uses.
7391 std::vector<SDValue> NewResults;
7392 for (unsigned i = 0; i < NumResultVecs; ++i) {
7393 NewResults.push_back(SDValue(UpdN.getNode(), i));
7394 }
7395 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
7396 DCI.CombineTo(N, NewResults);
7397 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
7398
7399 break;
Owen Anderson76706012011-04-05 21:48:57 +00007400 }
Bob Wilson1c3ef902011-02-07 17:43:21 +00007401 return SDValue();
7402}
7403
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007404/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
7405/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
7406/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
7407/// return true.
7408static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
7409 SelectionDAG &DAG = DCI.DAG;
7410 EVT VT = N->getValueType(0);
7411 // vldN-dup instructions only support 64-bit vectors for N > 1.
7412 if (!VT.is64BitVector())
7413 return false;
7414
7415 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
7416 SDNode *VLD = N->getOperand(0).getNode();
7417 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
7418 return false;
7419 unsigned NumVecs = 0;
7420 unsigned NewOpc = 0;
7421 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
7422 if (IntNo == Intrinsic::arm_neon_vld2lane) {
7423 NumVecs = 2;
7424 NewOpc = ARMISD::VLD2DUP;
7425 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
7426 NumVecs = 3;
7427 NewOpc = ARMISD::VLD3DUP;
7428 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
7429 NumVecs = 4;
7430 NewOpc = ARMISD::VLD4DUP;
7431 } else {
7432 return false;
7433 }
7434
7435 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
7436 // numbers match the load.
7437 unsigned VLDLaneNo =
7438 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
7439 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
7440 UI != UE; ++UI) {
7441 // Ignore uses of the chain result.
7442 if (UI.getUse().getResNo() == NumVecs)
7443 continue;
7444 SDNode *User = *UI;
7445 if (User->getOpcode() != ARMISD::VDUPLANE ||
7446 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
7447 return false;
7448 }
7449
7450 // Create the vldN-dup node.
7451 EVT Tys[5];
7452 unsigned n;
7453 for (n = 0; n < NumVecs; ++n)
7454 Tys[n] = VT;
7455 Tys[n] = MVT::Other;
7456 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
7457 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
7458 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
7459 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
7460 Ops, 2, VLDMemInt->getMemoryVT(),
7461 VLDMemInt->getMemOperand());
7462
7463 // Update the uses.
7464 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
7465 UI != UE; ++UI) {
7466 unsigned ResNo = UI.getUse().getResNo();
7467 // Ignore uses of the chain result.
7468 if (ResNo == NumVecs)
7469 continue;
7470 SDNode *User = *UI;
7471 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
7472 }
7473
7474 // Now the vldN-lane intrinsic is dead except for its chain result.
7475 // Update uses of the chain.
7476 std::vector<SDValue> VLDDupResults;
7477 for (unsigned n = 0; n < NumVecs; ++n)
7478 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
7479 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
7480 DCI.CombineTo(VLD, VLDDupResults);
7481
7482 return true;
7483}
7484
Bob Wilson9e82bf12010-07-14 01:22:12 +00007485/// PerformVDUPLANECombine - Target-specific dag combine xforms for
7486/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007487static SDValue PerformVDUPLANECombine(SDNode *N,
7488 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00007489 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00007490
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007491 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
7492 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
7493 if (CombineVLDDUP(N, DCI))
7494 return SDValue(N, 0);
7495
7496 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
7497 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007498 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00007499 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00007500 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00007501 return SDValue();
7502
7503 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
7504 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
7505 // The canonical VMOV for a zero vector uses a 32-bit element size.
7506 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7507 unsigned EltBits;
7508 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
7509 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007510 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00007511 if (EltSize > VT.getVectorElementType().getSizeInBits())
7512 return SDValue();
7513
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00007514 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00007515}
7516
Eric Christopherfa6f5912011-06-29 21:10:36 +00007517// isConstVecPow2 - Return true if each vector element is a power of 2, all
Chad Rosieref01edf2011-06-24 19:23:04 +00007518// elements are the same constant, C, and Log2(C) ranges from 1 to 32.
7519static bool isConstVecPow2(SDValue ConstVec, bool isSigned, uint64_t &C)
7520{
Chad Rosier118c9a02011-06-28 17:26:57 +00007521 integerPart cN;
7522 integerPart c0 = 0;
Chad Rosieref01edf2011-06-24 19:23:04 +00007523 for (unsigned I = 0, E = ConstVec.getValueType().getVectorNumElements();
7524 I != E; I++) {
7525 ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(ConstVec.getOperand(I));
7526 if (!C)
7527 return false;
7528
Eric Christopherfa6f5912011-06-29 21:10:36 +00007529 bool isExact;
Chad Rosieref01edf2011-06-24 19:23:04 +00007530 APFloat APF = C->getValueAPF();
7531 if (APF.convertToInteger(&cN, 64, isSigned, APFloat::rmTowardZero, &isExact)
7532 != APFloat::opOK || !isExact)
7533 return false;
7534
7535 c0 = (I == 0) ? cN : c0;
7536 if (!isPowerOf2_64(cN) || c0 != cN || Log2_64(c0) < 1 || Log2_64(c0) > 32)
7537 return false;
7538 }
7539 C = c0;
7540 return true;
7541}
7542
7543/// PerformVCVTCombine - VCVT (floating-point to fixed-point, Advanced SIMD)
7544/// can replace combinations of VMUL and VCVT (floating-point to integer)
7545/// when the VMUL has a constant operand that is a power of 2.
7546///
7547/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
7548/// vmul.f32 d16, d17, d16
7549/// vcvt.s32.f32 d16, d16
7550/// becomes:
7551/// vcvt.s32.f32 d16, d16, #3
7552static SDValue PerformVCVTCombine(SDNode *N,
7553 TargetLowering::DAGCombinerInfo &DCI,
7554 const ARMSubtarget *Subtarget) {
7555 SelectionDAG &DAG = DCI.DAG;
7556 SDValue Op = N->getOperand(0);
7557
7558 if (!Subtarget->hasNEON() || !Op.getValueType().isVector() ||
7559 Op.getOpcode() != ISD::FMUL)
7560 return SDValue();
7561
7562 uint64_t C;
7563 SDValue N0 = Op->getOperand(0);
7564 SDValue ConstVec = Op->getOperand(1);
7565 bool isSigned = N->getOpcode() == ISD::FP_TO_SINT;
7566
Eric Christopherfa6f5912011-06-29 21:10:36 +00007567 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
Chad Rosieref01edf2011-06-24 19:23:04 +00007568 !isConstVecPow2(ConstVec, isSigned, C))
7569 return SDValue();
7570
7571 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfp2fxs :
7572 Intrinsic::arm_neon_vcvtfp2fxu;
7573 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
7574 N->getValueType(0),
Eric Christopherfa6f5912011-06-29 21:10:36 +00007575 DAG.getConstant(IntrinsicOpcode, MVT::i32), N0,
Chad Rosieref01edf2011-06-24 19:23:04 +00007576 DAG.getConstant(Log2_64(C), MVT::i32));
7577}
7578
7579/// PerformVDIVCombine - VCVT (fixed-point to floating-point, Advanced SIMD)
7580/// can replace combinations of VCVT (integer to floating-point) and VDIV
7581/// when the VDIV has a constant operand that is a power of 2.
7582///
7583/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
7584/// vcvt.f32.s32 d16, d16
7585/// vdiv.f32 d16, d17, d16
7586/// becomes:
7587/// vcvt.f32.s32 d16, d16, #3
7588static SDValue PerformVDIVCombine(SDNode *N,
7589 TargetLowering::DAGCombinerInfo &DCI,
7590 const ARMSubtarget *Subtarget) {
7591 SelectionDAG &DAG = DCI.DAG;
7592 SDValue Op = N->getOperand(0);
7593 unsigned OpOpcode = Op.getNode()->getOpcode();
7594
7595 if (!Subtarget->hasNEON() || !N->getValueType(0).isVector() ||
7596 (OpOpcode != ISD::SINT_TO_FP && OpOpcode != ISD::UINT_TO_FP))
7597 return SDValue();
7598
7599 uint64_t C;
7600 SDValue ConstVec = N->getOperand(1);
7601 bool isSigned = OpOpcode == ISD::SINT_TO_FP;
7602
7603 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
7604 !isConstVecPow2(ConstVec, isSigned, C))
7605 return SDValue();
7606
Eric Christopherfa6f5912011-06-29 21:10:36 +00007607 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfxs2fp :
Chad Rosieref01edf2011-06-24 19:23:04 +00007608 Intrinsic::arm_neon_vcvtfxu2fp;
7609 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
7610 Op.getValueType(),
Eric Christopherfa6f5912011-06-29 21:10:36 +00007611 DAG.getConstant(IntrinsicOpcode, MVT::i32),
Chad Rosieref01edf2011-06-24 19:23:04 +00007612 Op.getOperand(0), DAG.getConstant(Log2_64(C), MVT::i32));
7613}
7614
7615/// Getvshiftimm - Check if this is a valid build_vector for the immediate
Bob Wilson5bafff32009-06-22 23:27:02 +00007616/// operand of a vector shift operation, where all the elements of the
7617/// build_vector must have the same constant integer value.
7618static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
7619 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007620 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00007621 Op = Op.getOperand(0);
7622 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
7623 APInt SplatBits, SplatUndef;
7624 unsigned SplatBitSize;
7625 bool HasAnyUndefs;
7626 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
7627 HasAnyUndefs, ElementBits) ||
7628 SplatBitSize > ElementBits)
7629 return false;
7630 Cnt = SplatBits.getSExtValue();
7631 return true;
7632}
7633
7634/// isVShiftLImm - Check if this is a valid build_vector for the immediate
7635/// operand of a vector shift left operation. That value must be in the range:
7636/// 0 <= Value < ElementBits for a left shift; or
7637/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00007638static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00007639 assert(VT.isVector() && "vector shift count is not a vector type");
7640 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
7641 if (! getVShiftImm(Op, ElementBits, Cnt))
7642 return false;
7643 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
7644}
7645
7646/// isVShiftRImm - Check if this is a valid build_vector for the immediate
7647/// operand of a vector shift right operation. For a shift opcode, the value
7648/// is positive, but for an intrinsic the value count must be negative. The
7649/// absolute value must be in the range:
7650/// 1 <= |Value| <= ElementBits for a right shift; or
7651/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00007652static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00007653 int64_t &Cnt) {
7654 assert(VT.isVector() && "vector shift count is not a vector type");
7655 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
7656 if (! getVShiftImm(Op, ElementBits, Cnt))
7657 return false;
7658 if (isIntrinsic)
7659 Cnt = -Cnt;
7660 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
7661}
7662
7663/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
7664static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
7665 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
7666 switch (IntNo) {
7667 default:
7668 // Don't do anything for most intrinsics.
7669 break;
7670
7671 // Vector shifts: check for immediate versions and lower them.
7672 // Note: This is done during DAG combining instead of DAG legalizing because
7673 // the build_vectors for 64-bit vector element shift counts are generally
7674 // not legal, and it is hard to see their values after they get legalized to
7675 // loads from a constant pool.
7676 case Intrinsic::arm_neon_vshifts:
7677 case Intrinsic::arm_neon_vshiftu:
7678 case Intrinsic::arm_neon_vshiftls:
7679 case Intrinsic::arm_neon_vshiftlu:
7680 case Intrinsic::arm_neon_vshiftn:
7681 case Intrinsic::arm_neon_vrshifts:
7682 case Intrinsic::arm_neon_vrshiftu:
7683 case Intrinsic::arm_neon_vrshiftn:
7684 case Intrinsic::arm_neon_vqshifts:
7685 case Intrinsic::arm_neon_vqshiftu:
7686 case Intrinsic::arm_neon_vqshiftsu:
7687 case Intrinsic::arm_neon_vqshiftns:
7688 case Intrinsic::arm_neon_vqshiftnu:
7689 case Intrinsic::arm_neon_vqshiftnsu:
7690 case Intrinsic::arm_neon_vqrshiftns:
7691 case Intrinsic::arm_neon_vqrshiftnu:
7692 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00007693 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00007694 int64_t Cnt;
7695 unsigned VShiftOpc = 0;
7696
7697 switch (IntNo) {
7698 case Intrinsic::arm_neon_vshifts:
7699 case Intrinsic::arm_neon_vshiftu:
7700 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
7701 VShiftOpc = ARMISD::VSHL;
7702 break;
7703 }
7704 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
7705 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
7706 ARMISD::VSHRs : ARMISD::VSHRu);
7707 break;
7708 }
7709 return SDValue();
7710
7711 case Intrinsic::arm_neon_vshiftls:
7712 case Intrinsic::arm_neon_vshiftlu:
7713 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
7714 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007715 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007716
7717 case Intrinsic::arm_neon_vrshifts:
7718 case Intrinsic::arm_neon_vrshiftu:
7719 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
7720 break;
7721 return SDValue();
7722
7723 case Intrinsic::arm_neon_vqshifts:
7724 case Intrinsic::arm_neon_vqshiftu:
7725 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
7726 break;
7727 return SDValue();
7728
7729 case Intrinsic::arm_neon_vqshiftsu:
7730 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
7731 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007732 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007733
7734 case Intrinsic::arm_neon_vshiftn:
7735 case Intrinsic::arm_neon_vrshiftn:
7736 case Intrinsic::arm_neon_vqshiftns:
7737 case Intrinsic::arm_neon_vqshiftnu:
7738 case Intrinsic::arm_neon_vqshiftnsu:
7739 case Intrinsic::arm_neon_vqrshiftns:
7740 case Intrinsic::arm_neon_vqrshiftnu:
7741 case Intrinsic::arm_neon_vqrshiftnsu:
7742 // Narrowing shifts require an immediate right shift.
7743 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
7744 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00007745 llvm_unreachable("invalid shift count for narrowing vector shift "
7746 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007747
7748 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007749 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00007750 }
7751
7752 switch (IntNo) {
7753 case Intrinsic::arm_neon_vshifts:
7754 case Intrinsic::arm_neon_vshiftu:
7755 // Opcode already set above.
7756 break;
7757 case Intrinsic::arm_neon_vshiftls:
7758 case Intrinsic::arm_neon_vshiftlu:
7759 if (Cnt == VT.getVectorElementType().getSizeInBits())
7760 VShiftOpc = ARMISD::VSHLLi;
7761 else
7762 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
7763 ARMISD::VSHLLs : ARMISD::VSHLLu);
7764 break;
7765 case Intrinsic::arm_neon_vshiftn:
7766 VShiftOpc = ARMISD::VSHRN; break;
7767 case Intrinsic::arm_neon_vrshifts:
7768 VShiftOpc = ARMISD::VRSHRs; break;
7769 case Intrinsic::arm_neon_vrshiftu:
7770 VShiftOpc = ARMISD::VRSHRu; break;
7771 case Intrinsic::arm_neon_vrshiftn:
7772 VShiftOpc = ARMISD::VRSHRN; break;
7773 case Intrinsic::arm_neon_vqshifts:
7774 VShiftOpc = ARMISD::VQSHLs; break;
7775 case Intrinsic::arm_neon_vqshiftu:
7776 VShiftOpc = ARMISD::VQSHLu; break;
7777 case Intrinsic::arm_neon_vqshiftsu:
7778 VShiftOpc = ARMISD::VQSHLsu; break;
7779 case Intrinsic::arm_neon_vqshiftns:
7780 VShiftOpc = ARMISD::VQSHRNs; break;
7781 case Intrinsic::arm_neon_vqshiftnu:
7782 VShiftOpc = ARMISD::VQSHRNu; break;
7783 case Intrinsic::arm_neon_vqshiftnsu:
7784 VShiftOpc = ARMISD::VQSHRNsu; break;
7785 case Intrinsic::arm_neon_vqrshiftns:
7786 VShiftOpc = ARMISD::VQRSHRNs; break;
7787 case Intrinsic::arm_neon_vqrshiftnu:
7788 VShiftOpc = ARMISD::VQRSHRNu; break;
7789 case Intrinsic::arm_neon_vqrshiftnsu:
7790 VShiftOpc = ARMISD::VQRSHRNsu; break;
7791 }
7792
7793 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00007794 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007795 }
7796
7797 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00007798 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00007799 int64_t Cnt;
7800 unsigned VShiftOpc = 0;
7801
7802 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
7803 VShiftOpc = ARMISD::VSLI;
7804 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
7805 VShiftOpc = ARMISD::VSRI;
7806 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00007807 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00007808 }
7809
7810 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
7811 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00007812 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007813 }
7814
7815 case Intrinsic::arm_neon_vqrshifts:
7816 case Intrinsic::arm_neon_vqrshiftu:
7817 // No immediate versions of these to check for.
7818 break;
7819 }
7820
7821 return SDValue();
7822}
7823
7824/// PerformShiftCombine - Checks for immediate versions of vector shifts and
7825/// lowers them. As with the vector shift intrinsics, this is done during DAG
7826/// combining instead of DAG legalizing because the build_vectors for 64-bit
7827/// vector element shift counts are generally not legal, and it is hard to see
7828/// their values after they get legalized to loads from a constant pool.
7829static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
7830 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00007831 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00007832
7833 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00007834 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7835 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00007836 return SDValue();
7837
7838 assert(ST->hasNEON() && "unexpected vector shift");
7839 int64_t Cnt;
7840
7841 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007842 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00007843
7844 case ISD::SHL:
7845 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
7846 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00007847 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007848 break;
7849
7850 case ISD::SRA:
7851 case ISD::SRL:
7852 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
7853 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
7854 ARMISD::VSHRs : ARMISD::VSHRu);
7855 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00007856 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00007857 }
7858 }
7859 return SDValue();
7860}
7861
7862/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
7863/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
7864static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
7865 const ARMSubtarget *ST) {
7866 SDValue N0 = N->getOperand(0);
7867
7868 // Check for sign- and zero-extensions of vector extract operations of 8-
7869 // and 16-bit vector elements. NEON supports these directly. They are
7870 // handled during DAG combining because type legalization will promote them
7871 // to 32-bit types and it is messy to recognize the operations after that.
7872 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
7873 SDValue Vec = N0.getOperand(0);
7874 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00007875 EVT VT = N->getValueType(0);
7876 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00007877 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7878
Owen Anderson825b72b2009-08-11 20:47:22 +00007879 if (VT == MVT::i32 &&
7880 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00007881 TLI.isTypeLegal(Vec.getValueType()) &&
7882 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00007883
7884 unsigned Opc = 0;
7885 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007886 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00007887 case ISD::SIGN_EXTEND:
7888 Opc = ARMISD::VGETLANEs;
7889 break;
7890 case ISD::ZERO_EXTEND:
7891 case ISD::ANY_EXTEND:
7892 Opc = ARMISD::VGETLANEu;
7893 break;
7894 }
7895 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
7896 }
7897 }
7898
7899 return SDValue();
7900}
7901
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007902/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
7903/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
7904static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
7905 const ARMSubtarget *ST) {
7906 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00007907 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007908 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
7909 // a NaN; only do the transformation when it matches that behavior.
7910
7911 // For now only do this when using NEON for FP operations; if using VFP, it
7912 // is not obvious that the benefit outweighs the cost of switching to the
7913 // NEON pipeline.
7914 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
7915 N->getValueType(0) != MVT::f32)
7916 return SDValue();
7917
7918 SDValue CondLHS = N->getOperand(0);
7919 SDValue CondRHS = N->getOperand(1);
7920 SDValue LHS = N->getOperand(2);
7921 SDValue RHS = N->getOperand(3);
7922 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
7923
7924 unsigned Opcode = 0;
7925 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00007926 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007927 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00007928 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007929 IsReversed = true ; // x CC y ? y : x
7930 } else {
7931 return SDValue();
7932 }
7933
Bob Wilsone742bb52010-02-24 22:15:53 +00007934 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007935 switch (CC) {
7936 default: break;
7937 case ISD::SETOLT:
7938 case ISD::SETOLE:
7939 case ISD::SETLT:
7940 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007941 case ISD::SETULT:
7942 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00007943 // If LHS is NaN, an ordered comparison will be false and the result will
7944 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
7945 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
7946 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
7947 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
7948 break;
7949 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
7950 // will return -0, so vmin can only be used for unsafe math or if one of
7951 // the operands is known to be nonzero.
7952 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
7953 !UnsafeFPMath &&
7954 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
7955 break;
7956 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007957 break;
7958
7959 case ISD::SETOGT:
7960 case ISD::SETOGE:
7961 case ISD::SETGT:
7962 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007963 case ISD::SETUGT:
7964 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00007965 // If LHS is NaN, an ordered comparison will be false and the result will
7966 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
7967 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
7968 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
7969 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
7970 break;
7971 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
7972 // will return +0, so vmax can only be used for unsafe math or if one of
7973 // the operands is known to be nonzero.
7974 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
7975 !UnsafeFPMath &&
7976 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
7977 break;
7978 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00007979 break;
7980 }
7981
7982 if (!Opcode)
7983 return SDValue();
7984 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
7985}
7986
Evan Chenge721f5c2011-07-13 00:42:17 +00007987/// PerformCMOVCombine - Target-specific DAG combining for ARMISD::CMOV.
7988SDValue
7989ARMTargetLowering::PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const {
7990 SDValue Cmp = N->getOperand(4);
7991 if (Cmp.getOpcode() != ARMISD::CMPZ)
7992 // Only looking at EQ and NE cases.
7993 return SDValue();
7994
7995 EVT VT = N->getValueType(0);
7996 DebugLoc dl = N->getDebugLoc();
7997 SDValue LHS = Cmp.getOperand(0);
7998 SDValue RHS = Cmp.getOperand(1);
7999 SDValue FalseVal = N->getOperand(0);
8000 SDValue TrueVal = N->getOperand(1);
8001 SDValue ARMcc = N->getOperand(2);
Jim Grosbachb04546f2011-09-13 20:30:37 +00008002 ARMCC::CondCodes CC =
8003 (ARMCC::CondCodes)cast<ConstantSDNode>(ARMcc)->getZExtValue();
Evan Chenge721f5c2011-07-13 00:42:17 +00008004
8005 // Simplify
8006 // mov r1, r0
8007 // cmp r1, x
8008 // mov r0, y
8009 // moveq r0, x
8010 // to
8011 // cmp r0, x
8012 // movne r0, y
8013 //
8014 // mov r1, r0
8015 // cmp r1, x
8016 // mov r0, x
8017 // movne r0, y
8018 // to
8019 // cmp r0, x
8020 // movne r0, y
8021 /// FIXME: Turn this into a target neutral optimization?
8022 SDValue Res;
Evan Cheng9b88d2d2011-09-28 23:16:31 +00008023 if (CC == ARMCC::NE && FalseVal == RHS && FalseVal != LHS) {
Evan Chenge721f5c2011-07-13 00:42:17 +00008024 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, TrueVal, ARMcc,
8025 N->getOperand(3), Cmp);
8026 } else if (CC == ARMCC::EQ && TrueVal == RHS) {
8027 SDValue ARMcc;
8028 SDValue NewCmp = getARMCmp(LHS, RHS, ISD::SETNE, ARMcc, DAG, dl);
8029 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, FalseVal, ARMcc,
8030 N->getOperand(3), NewCmp);
8031 }
8032
8033 if (Res.getNode()) {
8034 APInt KnownZero, KnownOne;
8035 APInt Mask = APInt::getAllOnesValue(VT.getScalarType().getSizeInBits());
8036 DAG.ComputeMaskedBits(SDValue(N,0), Mask, KnownZero, KnownOne);
8037 // Capture demanded bits information that would be otherwise lost.
8038 if (KnownZero == 0xfffffffe)
8039 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
8040 DAG.getValueType(MVT::i1));
8041 else if (KnownZero == 0xffffff00)
8042 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
8043 DAG.getValueType(MVT::i8));
8044 else if (KnownZero == 0xffff0000)
8045 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
8046 DAG.getValueType(MVT::i16));
8047 }
8048
8049 return Res;
8050}
8051
Dan Gohman475871a2008-07-27 21:46:04 +00008052SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00008053 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00008054 switch (N->getOpcode()) {
8055 default: break;
Tanya Lattner189531f2011-06-14 23:48:48 +00008056 case ISD::ADD: return PerformADDCombine(N, DCI, Subtarget);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00008057 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00008058 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008059 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00008060 case ISD::AND: return PerformANDCombine(N, DCI);
Evan Cheng0c1aec12010-12-14 03:22:07 +00008061 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00008062 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00008063 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00008064 case ISD::STORE: return PerformSTORECombine(N, DCI);
8065 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
8066 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00008067 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008068 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Chad Rosieref01edf2011-06-24 19:23:04 +00008069 case ISD::FP_TO_SINT:
8070 case ISD::FP_TO_UINT: return PerformVCVTCombine(N, DCI, Subtarget);
8071 case ISD::FDIV: return PerformVDIVCombine(N, DCI, Subtarget);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00008072 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00008073 case ISD::SHL:
8074 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00008075 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00008076 case ISD::SIGN_EXTEND:
8077 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00008078 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
8079 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Evan Chenge721f5c2011-07-13 00:42:17 +00008080 case ARMISD::CMOV: return PerformCMOVCombine(N, DCI.DAG);
Bob Wilson1c3ef902011-02-07 17:43:21 +00008081 case ARMISD::VLD2DUP:
8082 case ARMISD::VLD3DUP:
8083 case ARMISD::VLD4DUP:
8084 return CombineBaseUpdate(N, DCI);
8085 case ISD::INTRINSIC_VOID:
8086 case ISD::INTRINSIC_W_CHAIN:
8087 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
8088 case Intrinsic::arm_neon_vld1:
8089 case Intrinsic::arm_neon_vld2:
8090 case Intrinsic::arm_neon_vld3:
8091 case Intrinsic::arm_neon_vld4:
8092 case Intrinsic::arm_neon_vld2lane:
8093 case Intrinsic::arm_neon_vld3lane:
8094 case Intrinsic::arm_neon_vld4lane:
8095 case Intrinsic::arm_neon_vst1:
8096 case Intrinsic::arm_neon_vst2:
8097 case Intrinsic::arm_neon_vst3:
8098 case Intrinsic::arm_neon_vst4:
8099 case Intrinsic::arm_neon_vst2lane:
8100 case Intrinsic::arm_neon_vst3lane:
8101 case Intrinsic::arm_neon_vst4lane:
8102 return CombineBaseUpdate(N, DCI);
8103 default: break;
8104 }
8105 break;
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00008106 }
Dan Gohman475871a2008-07-27 21:46:04 +00008107 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00008108}
8109
Evan Cheng31959b12011-02-02 01:06:55 +00008110bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
8111 EVT VT) const {
8112 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
8113}
8114
Bill Wendlingaf566342009-08-15 21:21:19 +00008115bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00008116 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00008117 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00008118
8119 switch (VT.getSimpleVT().SimpleTy) {
8120 default:
8121 return false;
8122 case MVT::i8:
8123 case MVT::i16:
8124 case MVT::i32:
8125 return true;
8126 // FIXME: VLD1 etc with standard alignment is legal.
8127 }
8128}
8129
Lang Hames1a1d1fc2011-11-02 22:52:45 +00008130static bool memOpAlign(unsigned DstAlign, unsigned SrcAlign,
8131 unsigned AlignCheck) {
8132 return ((SrcAlign == 0 || SrcAlign % AlignCheck == 0) &&
8133 (DstAlign == 0 || DstAlign % AlignCheck == 0));
8134}
8135
8136EVT ARMTargetLowering::getOptimalMemOpType(uint64_t Size,
8137 unsigned DstAlign, unsigned SrcAlign,
8138 bool NonScalarIntSafe,
8139 bool MemcpyStrSrc,
8140 MachineFunction &MF) const {
8141 const Function *F = MF.getFunction();
8142
8143 // See if we can use NEON instructions for this...
8144 if (NonScalarIntSafe &&
8145 !F->hasFnAttr(Attribute::NoImplicitFloat) &&
8146 Subtarget->hasNEON()) {
8147 if (memOpAlign(SrcAlign, DstAlign, 16) && Size >= 16) {
8148 return MVT::v4i32;
8149 } else if (memOpAlign(SrcAlign, DstAlign, 8) && Size >= 8) {
8150 return MVT::v2i32;
8151 }
8152 }
8153
8154 // Let the target-independent logic figure it out.
8155 return MVT::Other;
8156}
8157
Evan Chenge6c835f2009-08-14 20:09:37 +00008158static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
8159 if (V < 0)
8160 return false;
8161
8162 unsigned Scale = 1;
8163 switch (VT.getSimpleVT().SimpleTy) {
8164 default: return false;
8165 case MVT::i1:
8166 case MVT::i8:
8167 // Scale == 1;
8168 break;
8169 case MVT::i16:
8170 // Scale == 2;
8171 Scale = 2;
8172 break;
8173 case MVT::i32:
8174 // Scale == 4;
8175 Scale = 4;
8176 break;
8177 }
8178
8179 if ((V & (Scale - 1)) != 0)
8180 return false;
8181 V /= Scale;
8182 return V == (V & ((1LL << 5) - 1));
8183}
8184
8185static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
8186 const ARMSubtarget *Subtarget) {
8187 bool isNeg = false;
8188 if (V < 0) {
8189 isNeg = true;
8190 V = - V;
8191 }
8192
8193 switch (VT.getSimpleVT().SimpleTy) {
8194 default: return false;
8195 case MVT::i1:
8196 case MVT::i8:
8197 case MVT::i16:
8198 case MVT::i32:
8199 // + imm12 or - imm8
8200 if (isNeg)
8201 return V == (V & ((1LL << 8) - 1));
8202 return V == (V & ((1LL << 12) - 1));
8203 case MVT::f32:
8204 case MVT::f64:
8205 // Same as ARM mode. FIXME: NEON?
8206 if (!Subtarget->hasVFP2())
8207 return false;
8208 if ((V & 3) != 0)
8209 return false;
8210 V >>= 2;
8211 return V == (V & ((1LL << 8) - 1));
8212 }
8213}
8214
Evan Chengb01fad62007-03-12 23:30:29 +00008215/// isLegalAddressImmediate - Return true if the integer value can be used
8216/// as the offset of the target addressing mode for load / store of the
8217/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00008218static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00008219 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00008220 if (V == 0)
8221 return true;
8222
Evan Cheng65011532009-03-09 19:15:00 +00008223 if (!VT.isSimple())
8224 return false;
8225
Evan Chenge6c835f2009-08-14 20:09:37 +00008226 if (Subtarget->isThumb1Only())
8227 return isLegalT1AddressImmediate(V, VT);
8228 else if (Subtarget->isThumb2())
8229 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00008230
Evan Chenge6c835f2009-08-14 20:09:37 +00008231 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00008232 if (V < 0)
8233 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00008234 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00008235 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00008236 case MVT::i1:
8237 case MVT::i8:
8238 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00008239 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00008240 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008241 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00008242 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00008243 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008244 case MVT::f32:
8245 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00008246 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00008247 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00008248 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00008249 return false;
8250 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00008251 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00008252 }
Evan Chenga8e29892007-01-19 07:51:42 +00008253}
8254
Evan Chenge6c835f2009-08-14 20:09:37 +00008255bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
8256 EVT VT) const {
8257 int Scale = AM.Scale;
8258 if (Scale < 0)
8259 return false;
8260
8261 switch (VT.getSimpleVT().SimpleTy) {
8262 default: return false;
8263 case MVT::i1:
8264 case MVT::i8:
8265 case MVT::i16:
8266 case MVT::i32:
8267 if (Scale == 1)
8268 return true;
8269 // r + r << imm
8270 Scale = Scale & ~1;
8271 return Scale == 2 || Scale == 4 || Scale == 8;
8272 case MVT::i64:
8273 // r + r
8274 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
8275 return true;
8276 return false;
8277 case MVT::isVoid:
8278 // Note, we allow "void" uses (basically, uses that aren't loads or
8279 // stores), because arm allows folding a scale into many arithmetic
8280 // operations. This should be made more precise and revisited later.
8281
8282 // Allow r << imm, but the imm has to be a multiple of two.
8283 if (Scale & 1) return false;
8284 return isPowerOf2_32(Scale);
8285 }
8286}
8287
Chris Lattner37caf8c2007-04-09 23:33:39 +00008288/// isLegalAddressingMode - Return true if the addressing mode represented
8289/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00008290bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008291 Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008292 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00008293 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00008294 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00008295
Chris Lattner37caf8c2007-04-09 23:33:39 +00008296 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00008297 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00008298 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00008299
Chris Lattner37caf8c2007-04-09 23:33:39 +00008300 switch (AM.Scale) {
8301 case 0: // no scale reg, must be "r+i" or "r", or "i".
8302 break;
8303 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00008304 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00008305 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00008306 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00008307 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00008308 // ARM doesn't support any R+R*scale+imm addr modes.
8309 if (AM.BaseOffs)
8310 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00008311
Bob Wilson2c7dab12009-04-08 17:55:28 +00008312 if (!VT.isSimple())
8313 return false;
8314
Evan Chenge6c835f2009-08-14 20:09:37 +00008315 if (Subtarget->isThumb2())
8316 return isLegalT2ScaledAddressingMode(AM, VT);
8317
Chris Lattnereb13d1b2007-04-10 03:48:29 +00008318 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00008319 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00008320 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00008321 case MVT::i1:
8322 case MVT::i8:
8323 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00008324 if (Scale < 0) Scale = -Scale;
8325 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00008326 return true;
8327 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00008328 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008329 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00008330 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00008331 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00008332 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00008333 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00008334 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00008335
Owen Anderson825b72b2009-08-11 20:47:22 +00008336 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00008337 // Note, we allow "void" uses (basically, uses that aren't loads or
8338 // stores), because arm allows folding a scale into many arithmetic
8339 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00008340
Chris Lattner37caf8c2007-04-09 23:33:39 +00008341 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00008342 if (Scale & 1) return false;
8343 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00008344 }
8345 break;
Evan Chengb01fad62007-03-12 23:30:29 +00008346 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00008347 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00008348}
8349
Evan Cheng77e47512009-11-11 19:05:52 +00008350/// isLegalICmpImmediate - Return true if the specified immediate is legal
8351/// icmp immediate, that is the target has icmp instructions which can compare
8352/// a register against the immediate without having to materialize the
8353/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00008354bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00008355 if (!Subtarget->isThumb())
8356 return ARM_AM::getSOImmVal(Imm) != -1;
8357 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00008358 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00008359 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00008360}
8361
Dan Gohmancca82142011-05-03 00:46:49 +00008362/// isLegalAddImmediate - Return true if the specified immediate is legal
8363/// add immediate, that is the target has add instructions which can add
8364/// a register with the immediate without having to materialize the
8365/// immediate into a register.
8366bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
8367 return ARM_AM::getSOImmVal(Imm) != -1;
8368}
8369
Owen Andersone50ed302009-08-10 22:56:29 +00008370static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00008371 bool isSEXTLoad, SDValue &Base,
8372 SDValue &Offset, bool &isInc,
8373 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00008374 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
8375 return false;
8376
Owen Anderson825b72b2009-08-11 20:47:22 +00008377 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00008378 // AddressingMode 3
8379 Base = Ptr->getOperand(0);
8380 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008381 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00008382 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00008383 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00008384 isInc = false;
8385 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
8386 return true;
8387 }
8388 }
8389 isInc = (Ptr->getOpcode() == ISD::ADD);
8390 Offset = Ptr->getOperand(1);
8391 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00008392 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00008393 // AddressingMode 2
8394 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008395 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00008396 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00008397 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00008398 isInc = false;
8399 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
8400 Base = Ptr->getOperand(0);
8401 return true;
8402 }
8403 }
8404
8405 if (Ptr->getOpcode() == ISD::ADD) {
8406 isInc = true;
Evan Chengee04a6d2011-07-20 23:34:39 +00008407 ARM_AM::ShiftOpc ShOpcVal=
8408 ARM_AM::getShiftOpcForNode(Ptr->getOperand(0).getOpcode());
Evan Chenga8e29892007-01-19 07:51:42 +00008409 if (ShOpcVal != ARM_AM::no_shift) {
8410 Base = Ptr->getOperand(1);
8411 Offset = Ptr->getOperand(0);
8412 } else {
8413 Base = Ptr->getOperand(0);
8414 Offset = Ptr->getOperand(1);
8415 }
8416 return true;
8417 }
8418
8419 isInc = (Ptr->getOpcode() == ISD::ADD);
8420 Base = Ptr->getOperand(0);
8421 Offset = Ptr->getOperand(1);
8422 return true;
8423 }
8424
Jim Grosbache5165492009-11-09 00:11:35 +00008425 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00008426 return false;
8427}
8428
Owen Andersone50ed302009-08-10 22:56:29 +00008429static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00008430 bool isSEXTLoad, SDValue &Base,
8431 SDValue &Offset, bool &isInc,
8432 SelectionDAG &DAG) {
8433 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
8434 return false;
8435
8436 Base = Ptr->getOperand(0);
8437 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
8438 int RHSC = (int)RHS->getZExtValue();
8439 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
8440 assert(Ptr->getOpcode() == ISD::ADD);
8441 isInc = false;
8442 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
8443 return true;
8444 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
8445 isInc = Ptr->getOpcode() == ISD::ADD;
8446 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
8447 return true;
8448 }
8449 }
8450
8451 return false;
8452}
8453
Evan Chenga8e29892007-01-19 07:51:42 +00008454/// getPreIndexedAddressParts - returns true by value, base pointer and
8455/// offset pointer and addressing mode by reference if the node's address
8456/// can be legally represented as pre-indexed load / store address.
8457bool
Dan Gohman475871a2008-07-27 21:46:04 +00008458ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
8459 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00008460 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00008461 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00008462 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00008463 return false;
8464
Owen Andersone50ed302009-08-10 22:56:29 +00008465 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00008466 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00008467 bool isSEXTLoad = false;
8468 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
8469 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00008470 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00008471 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
8472 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
8473 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00008474 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00008475 } else
8476 return false;
8477
8478 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00008479 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00008480 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00008481 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
8482 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00008483 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00008484 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00008485 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00008486 if (!isLegal)
8487 return false;
8488
8489 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
8490 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00008491}
8492
8493/// getPostIndexedAddressParts - returns true by value, base pointer and
8494/// offset pointer and addressing mode by reference if this node can be
8495/// combined with a load / store to form a post-indexed load / store.
8496bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00008497 SDValue &Base,
8498 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00008499 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00008500 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00008501 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00008502 return false;
8503
Owen Andersone50ed302009-08-10 22:56:29 +00008504 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00008505 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00008506 bool isSEXTLoad = false;
8507 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00008508 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00008509 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00008510 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
8511 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00008512 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00008513 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00008514 } else
8515 return false;
8516
8517 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00008518 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00008519 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00008520 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00008521 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00008522 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00008523 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
8524 isInc, DAG);
8525 if (!isLegal)
8526 return false;
8527
Evan Cheng28dad2a2010-05-18 21:31:17 +00008528 if (Ptr != Base) {
8529 // Swap base ptr and offset to catch more post-index load / store when
8530 // it's legal. In Thumb2 mode, offset must be an immediate.
8531 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
8532 !Subtarget->isThumb2())
8533 std::swap(Base, Offset);
8534
8535 // Post-indexed load / store update the base pointer.
8536 if (Ptr != Base)
8537 return false;
8538 }
8539
Evan Chenge88d5ce2009-07-02 07:28:31 +00008540 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
8541 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00008542}
8543
Dan Gohman475871a2008-07-27 21:46:04 +00008544void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008545 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00008546 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008547 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008548 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00008549 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008550 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00008551 switch (Op.getOpcode()) {
8552 default: break;
8553 case ARMISD::CMOV: {
8554 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00008555 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00008556 if (KnownZero == 0 && KnownOne == 0) return;
8557
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008558 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00008559 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
8560 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00008561 KnownZero &= KnownZeroRHS;
8562 KnownOne &= KnownOneRHS;
8563 return;
8564 }
8565 }
8566}
8567
8568//===----------------------------------------------------------------------===//
8569// ARM Inline Assembly Support
8570//===----------------------------------------------------------------------===//
8571
Evan Cheng55d42002011-01-08 01:24:27 +00008572bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
8573 // Looking for "rev" which is V6+.
8574 if (!Subtarget->hasV6Ops())
8575 return false;
8576
8577 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
8578 std::string AsmStr = IA->getAsmString();
8579 SmallVector<StringRef, 4> AsmPieces;
8580 SplitString(AsmStr, AsmPieces, ";\n");
8581
8582 switch (AsmPieces.size()) {
8583 default: return false;
8584 case 1:
8585 AsmStr = AsmPieces[0];
8586 AsmPieces.clear();
8587 SplitString(AsmStr, AsmPieces, " \t,");
8588
8589 // rev $0, $1
8590 if (AsmPieces.size() == 3 &&
8591 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
8592 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008593 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +00008594 if (Ty && Ty->getBitWidth() == 32)
8595 return IntrinsicLowering::LowerToByteSwap(CI);
8596 }
8597 break;
8598 }
8599
8600 return false;
8601}
8602
Evan Chenga8e29892007-01-19 07:51:42 +00008603/// getConstraintType - Given a constraint letter, return the type of
8604/// constraint it is for this target.
8605ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008606ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
8607 if (Constraint.size() == 1) {
8608 switch (Constraint[0]) {
8609 default: break;
8610 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00008611 case 'w': return C_RegisterClass;
Eric Christopher73744df2011-06-30 23:23:01 +00008612 case 'h': return C_RegisterClass;
Eric Christopher89bd71f2011-07-01 00:14:47 +00008613 case 'x': return C_RegisterClass;
Eric Christopherd5dc9ec2011-07-01 00:30:46 +00008614 case 't': return C_RegisterClass;
Eric Christopher5e653c92011-07-01 01:00:07 +00008615 case 'j': return C_Other; // Constant for movw.
Eric Christopheref7f1e72011-07-29 21:18:58 +00008616 // An address with a single base register. Due to the way we
8617 // currently handle addresses it is the same as an 'r' memory constraint.
8618 case 'Q': return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00008619 }
Eric Christopher1312ca82011-06-21 22:10:57 +00008620 } else if (Constraint.size() == 2) {
8621 switch (Constraint[0]) {
8622 default: break;
8623 // All 'U+' constraints are addresses.
8624 case 'U': return C_Memory;
8625 }
Evan Chenga8e29892007-01-19 07:51:42 +00008626 }
Chris Lattner4234f572007-03-25 02:14:49 +00008627 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00008628}
8629
John Thompson44ab89e2010-10-29 17:29:13 +00008630/// Examine constraint type and operand type and determine a weight value.
8631/// This object must already have been set up with the operand type
8632/// and the current alternative constraint selected.
8633TargetLowering::ConstraintWeight
8634ARMTargetLowering::getSingleConstraintMatchWeight(
8635 AsmOperandInfo &info, const char *constraint) const {
8636 ConstraintWeight weight = CW_Invalid;
8637 Value *CallOperandVal = info.CallOperandVal;
8638 // If we don't have a value, we can't do a match,
8639 // but allow it at the lowest weight.
8640 if (CallOperandVal == NULL)
8641 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008642 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00008643 // Look at the constraint type.
8644 switch (*constraint) {
8645 default:
8646 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
8647 break;
8648 case 'l':
8649 if (type->isIntegerTy()) {
8650 if (Subtarget->isThumb())
8651 weight = CW_SpecificReg;
8652 else
8653 weight = CW_Register;
8654 }
8655 break;
8656 case 'w':
8657 if (type->isFloatingPointTy())
8658 weight = CW_Register;
8659 break;
8660 }
8661 return weight;
8662}
8663
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008664typedef std::pair<unsigned, const TargetRegisterClass*> RCPair;
8665RCPair
Evan Chenga8e29892007-01-19 07:51:42 +00008666ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00008667 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00008668 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00008669 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00008670 switch (Constraint[0]) {
Eric Christopher73744df2011-06-30 23:23:01 +00008671 case 'l': // Low regs or general regs.
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00008672 if (Subtarget->isThumb())
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008673 return RCPair(0U, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +00008674 else
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008675 return RCPair(0U, ARM::GPRRegisterClass);
Eric Christopher73744df2011-06-30 23:23:01 +00008676 case 'h': // High regs or no regs.
8677 if (Subtarget->isThumb())
Andrew Trick3af7a672011-09-20 03:06:13 +00008678 return RCPair(0U, ARM::hGPRRegisterClass);
Eric Christopher1070f822011-07-01 00:19:27 +00008679 break;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00008680 case 'r':
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008681 return RCPair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00008682 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00008683 if (VT == MVT::f32)
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008684 return RCPair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00008685 if (VT.getSizeInBits() == 64)
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008686 return RCPair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00008687 if (VT.getSizeInBits() == 128)
Eric Christopher35e6d4d2011-06-30 23:50:52 +00008688 return RCPair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00008689 break;
Eric Christopher89bd71f2011-07-01 00:14:47 +00008690 case 'x':
8691 if (VT == MVT::f32)
Andrew Trick3af7a672011-09-20 03:06:13 +00008692 return RCPair(0U, ARM::SPR_8RegisterClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +00008693 if (VT.getSizeInBits() == 64)
Andrew Trick3af7a672011-09-20 03:06:13 +00008694 return RCPair(0U, ARM::DPR_8RegisterClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +00008695 if (VT.getSizeInBits() == 128)
Andrew Trick3af7a672011-09-20 03:06:13 +00008696 return RCPair(0U, ARM::QPR_8RegisterClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +00008697 break;
Eric Christopherd5dc9ec2011-07-01 00:30:46 +00008698 case 't':
8699 if (VT == MVT::f32)
Andrew Trick3af7a672011-09-20 03:06:13 +00008700 return RCPair(0U, ARM::SPRRegisterClass);
Eric Christopherd5dc9ec2011-07-01 00:30:46 +00008701 break;
Evan Chenga8e29892007-01-19 07:51:42 +00008702 }
8703 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00008704 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00008705 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00008706
Evan Chenga8e29892007-01-19 07:51:42 +00008707 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8708}
8709
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008710/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8711/// vector. If it is invalid, don't add anything to Ops.
8712void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00008713 std::string &Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008714 std::vector<SDValue>&Ops,
8715 SelectionDAG &DAG) const {
8716 SDValue Result(0, 0);
8717
Eric Christopher100c8332011-06-02 23:16:42 +00008718 // Currently only support length 1 constraints.
8719 if (Constraint.length() != 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00008720
Eric Christopher100c8332011-06-02 23:16:42 +00008721 char ConstraintLetter = Constraint[0];
8722 switch (ConstraintLetter) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008723 default: break;
Eric Christopher5e653c92011-07-01 01:00:07 +00008724 case 'j':
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008725 case 'I': case 'J': case 'K': case 'L':
8726 case 'M': case 'N': case 'O':
8727 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
8728 if (!C)
8729 return;
8730
8731 int64_t CVal64 = C->getSExtValue();
8732 int CVal = (int) CVal64;
8733 // None of these constraints allow values larger than 32 bits. Check
8734 // that the value fits in an int.
8735 if (CVal != CVal64)
8736 return;
8737
Eric Christopher100c8332011-06-02 23:16:42 +00008738 switch (ConstraintLetter) {
Eric Christopher5e653c92011-07-01 01:00:07 +00008739 case 'j':
Andrew Trick3af7a672011-09-20 03:06:13 +00008740 // Constant suitable for movw, must be between 0 and
8741 // 65535.
8742 if (Subtarget->hasV6T2Ops())
8743 if (CVal >= 0 && CVal <= 65535)
8744 break;
8745 return;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008746 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008747 if (Subtarget->isThumb1Only()) {
8748 // This must be a constant between 0 and 255, for ADD
8749 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008750 if (CVal >= 0 && CVal <= 255)
8751 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00008752 } else if (Subtarget->isThumb2()) {
8753 // A constant that can be used as an immediate value in a
8754 // data-processing instruction.
8755 if (ARM_AM::getT2SOImmVal(CVal) != -1)
8756 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008757 } else {
8758 // A constant that can be used as an immediate value in a
8759 // data-processing instruction.
8760 if (ARM_AM::getSOImmVal(CVal) != -1)
8761 break;
8762 }
8763 return;
8764
8765 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008766 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008767 // This must be a constant between -255 and -1, for negated ADD
8768 // immediates. This can be used in GCC with an "n" modifier that
8769 // prints the negated value, for use with SUB instructions. It is
8770 // not useful otherwise but is implemented for compatibility.
8771 if (CVal >= -255 && CVal <= -1)
8772 break;
8773 } else {
8774 // This must be a constant between -4095 and 4095. It is not clear
8775 // what this constraint is intended for. Implemented for
8776 // compatibility with GCC.
8777 if (CVal >= -4095 && CVal <= 4095)
8778 break;
8779 }
8780 return;
8781
8782 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008783 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008784 // A 32-bit value where only one byte has a nonzero value. Exclude
8785 // zero to match GCC. This constraint is used by GCC internally for
8786 // constants that can be loaded with a move/shift combination.
8787 // It is not useful otherwise but is implemented for compatibility.
8788 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
8789 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00008790 } else if (Subtarget->isThumb2()) {
8791 // A constant whose bitwise inverse can be used as an immediate
8792 // value in a data-processing instruction. This can be used in GCC
8793 // with a "B" modifier that prints the inverted value, for use with
8794 // BIC and MVN instructions. It is not useful otherwise but is
8795 // implemented for compatibility.
8796 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
8797 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008798 } else {
8799 // A constant whose bitwise inverse can be used as an immediate
8800 // value in a data-processing instruction. This can be used in GCC
8801 // with a "B" modifier that prints the inverted value, for use with
8802 // BIC and MVN instructions. It is not useful otherwise but is
8803 // implemented for compatibility.
8804 if (ARM_AM::getSOImmVal(~CVal) != -1)
8805 break;
8806 }
8807 return;
8808
8809 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008810 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008811 // This must be a constant between -7 and 7,
8812 // for 3-operand ADD/SUB immediate instructions.
8813 if (CVal >= -7 && CVal < 7)
8814 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00008815 } else if (Subtarget->isThumb2()) {
8816 // A constant whose negation can be used as an immediate value in a
8817 // data-processing instruction. This can be used in GCC with an "n"
8818 // modifier that prints the negated value, for use with SUB
8819 // instructions. It is not useful otherwise but is implemented for
8820 // compatibility.
8821 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
8822 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008823 } else {
8824 // A constant whose negation can be used as an immediate value in a
8825 // data-processing instruction. This can be used in GCC with an "n"
8826 // modifier that prints the negated value, for use with SUB
8827 // instructions. It is not useful otherwise but is implemented for
8828 // compatibility.
8829 if (ARM_AM::getSOImmVal(-CVal) != -1)
8830 break;
8831 }
8832 return;
8833
8834 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008835 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008836 // This must be a multiple of 4 between 0 and 1020, for
8837 // ADD sp + immediate.
8838 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
8839 break;
8840 } else {
8841 // A power of two or a constant between 0 and 32. This is used in
8842 // GCC for the shift amount on shifted register operands, but it is
8843 // useful in general for any shift amounts.
8844 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
8845 break;
8846 }
8847 return;
8848
8849 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008850 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008851 // This must be a constant between 0 and 31, for shift amounts.
8852 if (CVal >= 0 && CVal <= 31)
8853 break;
8854 }
8855 return;
8856
8857 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00008858 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008859 // This must be a multiple of 4 between -508 and 508, for
8860 // ADD/SUB sp = sp + immediate.
8861 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
8862 break;
8863 }
8864 return;
8865 }
8866 Result = DAG.getTargetConstant(CVal, Op.getValueType());
8867 break;
8868 }
8869
8870 if (Result.getNode()) {
8871 Ops.push_back(Result);
8872 return;
8873 }
Dale Johannesen1784d162010-06-25 21:55:36 +00008874 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00008875}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00008876
8877bool
8878ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
8879 // The ARM target isn't yet aware of offsets.
8880 return false;
8881}
Evan Cheng39382422009-10-28 01:44:26 +00008882
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008883bool ARM::isBitFieldInvertedMask(unsigned v) {
8884 if (v == 0xffffffff)
8885 return 0;
8886 // there can be 1's on either or both "outsides", all the "inside"
8887 // bits must be 0's
8888 unsigned int lsb = 0, msb = 31;
8889 while (v & (1 << msb)) --msb;
8890 while (v & (1 << lsb)) ++lsb;
8891 for (unsigned int i = lsb; i <= msb; ++i) {
8892 if (v & (1 << i))
8893 return 0;
8894 }
8895 return 1;
8896}
8897
Evan Cheng39382422009-10-28 01:44:26 +00008898/// isFPImmLegal - Returns true if the target can instruction select the
8899/// specified FP immediate natively. If false, the legalizer will
8900/// materialize the FP immediate as a load from a constant pool.
8901bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
8902 if (!Subtarget->hasVFP3())
8903 return false;
8904 if (VT == MVT::f32)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00008905 return ARM_AM::getFP32Imm(Imm) != -1;
Evan Cheng39382422009-10-28 01:44:26 +00008906 if (VT == MVT::f64)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00008907 return ARM_AM::getFP64Imm(Imm) != -1;
Evan Cheng39382422009-10-28 01:44:26 +00008908 return false;
8909}
Bob Wilson65ffec42010-09-21 17:56:22 +00008910
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008911/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00008912/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
8913/// specified in the intrinsic calls.
8914bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
8915 const CallInst &I,
8916 unsigned Intrinsic) const {
8917 switch (Intrinsic) {
8918 case Intrinsic::arm_neon_vld1:
8919 case Intrinsic::arm_neon_vld2:
8920 case Intrinsic::arm_neon_vld3:
8921 case Intrinsic::arm_neon_vld4:
8922 case Intrinsic::arm_neon_vld2lane:
8923 case Intrinsic::arm_neon_vld3lane:
8924 case Intrinsic::arm_neon_vld4lane: {
8925 Info.opc = ISD::INTRINSIC_W_CHAIN;
8926 // Conservatively set memVT to the entire set of vectors loaded.
8927 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
8928 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
8929 Info.ptrVal = I.getArgOperand(0);
8930 Info.offset = 0;
8931 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
8932 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
8933 Info.vol = false; // volatile loads with NEON intrinsics not supported
8934 Info.readMem = true;
8935 Info.writeMem = false;
8936 return true;
8937 }
8938 case Intrinsic::arm_neon_vst1:
8939 case Intrinsic::arm_neon_vst2:
8940 case Intrinsic::arm_neon_vst3:
8941 case Intrinsic::arm_neon_vst4:
8942 case Intrinsic::arm_neon_vst2lane:
8943 case Intrinsic::arm_neon_vst3lane:
8944 case Intrinsic::arm_neon_vst4lane: {
8945 Info.opc = ISD::INTRINSIC_VOID;
8946 // Conservatively set memVT to the entire set of vectors stored.
8947 unsigned NumElts = 0;
8948 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008949 Type *ArgTy = I.getArgOperand(ArgI)->getType();
Bob Wilson65ffec42010-09-21 17:56:22 +00008950 if (!ArgTy->isVectorTy())
8951 break;
8952 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
8953 }
8954 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
8955 Info.ptrVal = I.getArgOperand(0);
8956 Info.offset = 0;
8957 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
8958 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
8959 Info.vol = false; // volatile stores with NEON intrinsics not supported
8960 Info.readMem = false;
8961 Info.writeMem = true;
8962 return true;
8963 }
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00008964 case Intrinsic::arm_strexd: {
8965 Info.opc = ISD::INTRINSIC_W_CHAIN;
8966 Info.memVT = MVT::i64;
8967 Info.ptrVal = I.getArgOperand(2);
8968 Info.offset = 0;
8969 Info.align = 8;
Bruno Cardoso Lopesc75448c2011-06-16 18:11:32 +00008970 Info.vol = true;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00008971 Info.readMem = false;
8972 Info.writeMem = true;
8973 return true;
8974 }
8975 case Intrinsic::arm_ldrexd: {
8976 Info.opc = ISD::INTRINSIC_W_CHAIN;
8977 Info.memVT = MVT::i64;
8978 Info.ptrVal = I.getArgOperand(0);
8979 Info.offset = 0;
8980 Info.align = 8;
Bruno Cardoso Lopesc75448c2011-06-16 18:11:32 +00008981 Info.vol = true;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00008982 Info.readMem = true;
8983 Info.writeMem = false;
8984 return true;
8985 }
Bob Wilson65ffec42010-09-21 17:56:22 +00008986 default:
8987 break;
8988 }
8989
8990 return false;
8991}