blob: d10f4ec2f92d0a6c783bad71a81065af1d73d368 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Eric Christopherdab4dac2010-07-21 09:23:56 +0000346 if (!Subtarget->hasSSE2())
347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000348 // On X86 and X86-64, atomic operations are lowered to locked instructions.
349 // Locked instructions, in turn, have implicit fence semantics (all memory
350 // operations are flushed before issuing the locked instruction, and they
351 // are not buffered), so we can fold away the common pattern of
352 // fence-atomic-fence.
353 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000354
Mon P Wang63307c32008-05-05 19:05:59 +0000355 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000366 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 }
375
Evan Cheng3c992d22006-03-07 02:02:57 +0000376 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000377 if (!Subtarget->isTargetDarwin() &&
378 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000379 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000381 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000382
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
384 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000387 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 setExceptionPointerRegister(X86::RAX);
389 setExceptionSelectorRegister(X86::RDX);
390 } else {
391 setExceptionPointerRegister(X86::EAX);
392 setExceptionSelectorRegister(X86::EDX);
393 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000400
Nate Begemanacc398c2006-01-25 18:21:52 +0000401 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART , MVT::Other, Custom);
403 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000404 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VAARG , MVT::Other, Custom);
406 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000407 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VAARG , MVT::Other, Expand);
409 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 }
Evan Chengae642192007-03-02 23:16:35 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
413 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000414 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000416 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000420
Evan Chengc7ce29b2009-02-13 22:36:38 +0000421 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000422 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
425 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426
Evan Cheng223547a2006-01-31 22:28:30 +0000427 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FABS , MVT::f64, Custom);
429 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
431 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FNEG , MVT::f64, Custom);
433 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000434
Evan Cheng68c47cb2007-01-05 07:55:56 +0000435 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
437 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000438
Evan Chengd25e9e82006-02-02 00:28:23 +0000439 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FSIN , MVT::f64, Expand);
441 setOperationAction(ISD::FCOS , MVT::f64, Expand);
442 setOperationAction(ISD::FSIN , MVT::f32, Expand);
443 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000444
Chris Lattnera54aa942006-01-29 06:26:08 +0000445 // Expand FP immediates into loads from the stack, except for the special
446 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447 addLegalFPImmediate(APFloat(+0.0)); // xorpd
448 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000449 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450 // Use SSE for f32, x87 for f64.
451 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
453 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000454
455 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457
458 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
465 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FSIN , MVT::f32, Expand);
469 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
Nate Begemane1795842008-02-14 08:57:00 +0000471 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472 addLegalFPImmediate(APFloat(+0.0f)); // xorps
473 addLegalFPImmediate(APFloat(+0.0)); // FLD0
474 addLegalFPImmediate(APFloat(+1.0)); // FLD1
475 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
476 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
477
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
480 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000482 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
486 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000487
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
489 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000492
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
495 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000496 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000497 addLegalFPImmediate(APFloat(+0.0)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000501 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
502 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
503 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
504 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000506
Dale Johannesen59a58732007-08-05 18:49:15 +0000507 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000508 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
510 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
511 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000512 {
513 bool ignored;
514 APFloat TmpFlt(+0.0);
515 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
516 &ignored);
517 addLegalFPImmediate(TmpFlt); // FLD0
518 TmpFlt.changeSign();
519 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
520 APFloat TmpFlt2(+1.0);
521 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
522 &ignored);
523 addLegalFPImmediate(TmpFlt2); // FLD1
524 TmpFlt2.changeSign();
525 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
526 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000527
Evan Chengc7ce29b2009-02-13 22:36:38 +0000528 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
530 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000531 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000532 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000533
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
536 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000538
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::FLOG, MVT::f80, Expand);
540 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
542 setOperationAction(ISD::FEXP, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000544
Mon P Wangf007a8b2008-11-06 05:31:54 +0000545 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000546 // (for widening) or expand (for scalarization). Then we will selectively
547 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
549 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
550 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
565 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000598 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000599 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
604 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
605 setTruncStoreAction((MVT::SimpleValueType)VT,
606 (MVT::SimpleValueType)InnerVT, Expand);
607 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
608 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000610 }
611
Evan Chengc7ce29b2009-02-13 22:36:38 +0000612 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
613 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000614 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000615 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
616 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000618
Dale Johannesen76090172010-04-20 22:34:09 +0000619 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000620
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
622 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
623 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
624 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
627 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
628 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
629 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
632 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::AND, MVT::v8i8, Promote);
635 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
636 setOperationAction(ISD::AND, MVT::v4i16, Promote);
637 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
638 setOperationAction(ISD::AND, MVT::v2i32, Promote);
639 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
640 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::OR, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::OR, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::OR, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
667 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000670
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000679
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
683 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
684 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
685 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
686 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000689
690 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
691 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
692 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000694 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
695 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000696 }
697
Evan Cheng92722532009-03-26 23:06:32 +0000698 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000700
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
702 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
703 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
704 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
705 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
706 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
707 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
708 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
709 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
710 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
711 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
712 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000713 }
714
Evan Cheng92722532009-03-26 23:06:32 +0000715 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000716 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000717
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000718 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
719 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000720 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
721 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000724
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
726 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
727 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
728 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
729 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
730 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
731 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
732 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
733 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
735 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
736 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
737 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
738 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
739 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
740 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000741
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
743 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
749 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000752
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000753 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
758
Evan Cheng2c3ae372006-04-12 21:21:57 +0000759 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
761 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000762 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000763 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000764 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000765 // Do not attempt to custom lower non-128-bit vectors
766 if (!VT.is128BitVector())
767 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 setOperationAction(ISD::BUILD_VECTOR,
769 VT.getSimpleVT().SimpleTy, Custom);
770 setOperationAction(ISD::VECTOR_SHUFFLE,
771 VT.getSimpleVT().SimpleTy, Custom);
772 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
773 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000774 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000775
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
778 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
780 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
781 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000782
Nate Begemancdd1eec2008-02-12 22:51:28 +0000783 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
785 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000786 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000787
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000788 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
790 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000791 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000792
793 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000794 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000795 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000796
Owen Andersond6662ad2009-08-10 20:46:15 +0000797 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000799 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000801 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000807 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000808
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000810
Evan Cheng2c3ae372006-04-12 21:21:57 +0000811 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
813 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
814 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
815 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000816
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
818 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000819 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
821 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000822 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000823 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000824
Nate Begeman14d12ca2008-02-11 04:19:36 +0000825 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000826 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
827 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
828 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
829 setOperationAction(ISD::FRINT, MVT::f32, Legal);
830 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
831 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
832 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
833 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
834 setOperationAction(ISD::FRINT, MVT::f64, Legal);
835 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
836
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000839
840 // i8 and i16 vectors are custom , because the source register and source
841 // source memory operand types are not the same width. f32 vectors are
842 // custom since the immediate controlling the insert encodes additional
843 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000848
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000853
854 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000857 }
858 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000859
Nate Begeman30a0de92008-07-17 16:51:19 +0000860 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000862 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000863
David Greene9b9838d2009-06-29 16:47:10 +0000864 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
866 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
867 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000869
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
871 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
872 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
873 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
874 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
875 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
876 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
877 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
878 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
879 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
880 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
881 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
882 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
883 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
884 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000885
886 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
888 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
889 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
890 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
891 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
892 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
893 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
894 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
895 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
896 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
897 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
898 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
899 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
900 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000901
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
903 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
904 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
905 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
908 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
909 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
914 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
915 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
916 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
918 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000919
920#if 0
921 // Not sure we want to do this since there are no 256-bit integer
922 // operations in AVX
923
924 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
925 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
927 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000928
929 // Do not attempt to custom lower non-power-of-2 vectors
930 if (!isPowerOf2_32(VT.getVectorNumElements()))
931 continue;
932
933 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
934 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
935 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
936 }
937
938 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
940 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000941 }
David Greene9b9838d2009-06-29 16:47:10 +0000942#endif
943
944#if 0
945 // Not sure we want to do this since there are no 256-bit integer
946 // operations in AVX
947
948 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
949 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
951 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000952
953 if (!VT.is256BitVector()) {
954 continue;
955 }
956 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000962 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 }
967
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000969#endif
970 }
971
Evan Cheng6be2c582006-04-05 23:38:46 +0000972 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000974
Bill Wendling74c37652008-12-09 22:08:41 +0000975 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000981
Eli Friedman962f5492010-06-02 19:35:46 +0000982 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
983 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000984 //
Eli Friedman962f5492010-06-02 19:35:46 +0000985 // FIXME: We really should do custom legalization for addition and
986 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
987 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000988 if (Subtarget->is64Bit()) {
989 setOperationAction(ISD::SADDO, MVT::i64, Custom);
990 setOperationAction(ISD::UADDO, MVT::i64, Custom);
991 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
992 setOperationAction(ISD::USUBO, MVT::i64, Custom);
993 setOperationAction(ISD::SMULO, MVT::i64, Custom);
994 }
Bill Wendling41ea7e72008-11-24 19:21:46 +0000995
Evan Chengd54f2d52009-03-31 19:38:51 +0000996 if (!Subtarget->is64Bit()) {
997 // These libcalls are not available in 32-bit.
998 setLibcallName(RTLIB::SHL_I128, 0);
999 setLibcallName(RTLIB::SRL_I128, 0);
1000 setLibcallName(RTLIB::SRA_I128, 0);
1001 }
1002
Evan Cheng206ee9d2006-07-07 08:33:52 +00001003 // We have target-specific dag combine patterns for the following nodes:
1004 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001005 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001006 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001007 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001008 setTargetDAGCombine(ISD::SHL);
1009 setTargetDAGCombine(ISD::SRA);
1010 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001011 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001012 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001013 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001014 if (Subtarget->is64Bit())
1015 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001016
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001017 computeRegisterProperties();
1018
Evan Cheng87ed7162006-02-14 08:25:08 +00001019 // FIXME: These should be based on subtarget info. Plus, the values should
1020 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001021 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001022 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001023 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001024 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001025 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001026}
1027
Scott Michel5b8f82e2008-03-10 15:42:14 +00001028
Owen Anderson825b72b2009-08-11 20:47:22 +00001029MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1030 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001031}
1032
1033
Evan Cheng29286502008-01-23 23:17:41 +00001034/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1035/// the desired ByVal argument alignment.
1036static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1037 if (MaxAlign == 16)
1038 return;
1039 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1040 if (VTy->getBitWidth() == 128)
1041 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001042 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1043 unsigned EltAlign = 0;
1044 getMaxByValAlign(ATy->getElementType(), EltAlign);
1045 if (EltAlign > MaxAlign)
1046 MaxAlign = EltAlign;
1047 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1048 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1049 unsigned EltAlign = 0;
1050 getMaxByValAlign(STy->getElementType(i), EltAlign);
1051 if (EltAlign > MaxAlign)
1052 MaxAlign = EltAlign;
1053 if (MaxAlign == 16)
1054 break;
1055 }
1056 }
1057 return;
1058}
1059
1060/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1061/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001062/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1063/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001064unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001065 if (Subtarget->is64Bit()) {
1066 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001067 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001068 if (TyAlign > 8)
1069 return TyAlign;
1070 return 8;
1071 }
1072
Evan Cheng29286502008-01-23 23:17:41 +00001073 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001074 if (Subtarget->hasSSE1())
1075 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001076 return Align;
1077}
Chris Lattner2b02a442007-02-25 08:29:00 +00001078
Evan Chengf0df0312008-05-15 08:39:06 +00001079/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001080/// and store operations as a result of memset, memcpy, and memmove
1081/// lowering. If DstAlign is zero that means it's safe to destination
1082/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1083/// means there isn't a need to check it against alignment requirement,
1084/// probably because the source does not need to be loaded. If
1085/// 'NonScalarIntSafe' is true, that means it's safe to return a
1086/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1087/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1088/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001089/// It returns EVT::Other if the type should be determined using generic
1090/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001091EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001092X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1093 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001094 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001095 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001096 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001097 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1098 // linux. This is because the stack realignment code can't handle certain
1099 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001100 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001101 if (NonScalarIntSafe &&
1102 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001103 if (Size >= 16 &&
1104 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001105 ((DstAlign == 0 || DstAlign >= 16) &&
1106 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001107 Subtarget->getStackAlignment() >= 16) {
1108 if (Subtarget->hasSSE2())
1109 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001110 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001111 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001112 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001113 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001114 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001115 Subtarget->hasSSE2()) {
1116 // Do not use f64 to lower memcpy if source is string constant. It's
1117 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001118 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001119 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001120 }
Evan Chengf0df0312008-05-15 08:39:06 +00001121 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001122 return MVT::i64;
1123 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001124}
1125
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001126/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1127/// current function. The returned value is a member of the
1128/// MachineJumpTableInfo::JTEntryKind enum.
1129unsigned X86TargetLowering::getJumpTableEncoding() const {
1130 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1131 // symbol.
1132 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1133 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001134 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001135
1136 // Otherwise, use the normal jump table encoding heuristics.
1137 return TargetLowering::getJumpTableEncoding();
1138}
1139
Chris Lattner589c6f62010-01-26 06:28:43 +00001140/// getPICBaseSymbol - Return the X86-32 PIC base.
1141MCSymbol *
1142X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1143 MCContext &Ctx) const {
1144 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001145 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1146 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001147}
1148
1149
Chris Lattnerc64daab2010-01-26 05:02:42 +00001150const MCExpr *
1151X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1152 const MachineBasicBlock *MBB,
1153 unsigned uid,MCContext &Ctx) const{
1154 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1155 Subtarget->isPICStyleGOT());
1156 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1157 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001158 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1159 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001160}
1161
Evan Chengcc415862007-11-09 01:32:10 +00001162/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1163/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001164SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001165 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001166 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001167 // This doesn't have DebugLoc associated with it, but is not really the
1168 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001169 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001170 return Table;
1171}
1172
Chris Lattner589c6f62010-01-26 06:28:43 +00001173/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1174/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1175/// MCExpr.
1176const MCExpr *X86TargetLowering::
1177getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1178 MCContext &Ctx) const {
1179 // X86-64 uses RIP relative addressing based on the jump table label.
1180 if (Subtarget->isPICStyleRIPRel())
1181 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1182
1183 // Otherwise, the reference is relative to the PIC base.
1184 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1185}
1186
Bill Wendlingb4202b82009-07-01 18:50:55 +00001187/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001188unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001189 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001190}
1191
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001192bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1193 unsigned &Offset) const {
1194 if (!Subtarget->isTargetLinux())
1195 return false;
1196
1197 if (Subtarget->is64Bit()) {
1198 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1199 Offset = 0x28;
1200 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1201 AddressSpace = 256;
1202 else
1203 AddressSpace = 257;
1204 } else {
1205 // %gs:0x14 on i386
1206 Offset = 0x14;
1207 AddressSpace = 256;
1208 }
1209 return true;
1210}
1211
1212
Chris Lattner2b02a442007-02-25 08:29:00 +00001213//===----------------------------------------------------------------------===//
1214// Return Value Calling Convention Implementation
1215//===----------------------------------------------------------------------===//
1216
Chris Lattner59ed56b2007-02-28 04:55:35 +00001217#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001218
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001219bool
1220X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001221 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001222 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001223 SmallVector<CCValAssign, 16> RVLocs;
1224 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001225 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001226 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001227}
1228
Dan Gohman98ca4f22009-08-05 01:29:28 +00001229SDValue
1230X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001231 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001232 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001233 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001234 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001235 MachineFunction &MF = DAG.getMachineFunction();
1236 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001237
Chris Lattner9774c912007-02-27 05:28:59 +00001238 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001239 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1240 RVLocs, *DAG.getContext());
1241 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001242
Evan Chengdcea1632010-02-04 02:40:39 +00001243 // Add the regs to the liveout set for the function.
1244 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1245 for (unsigned i = 0; i != RVLocs.size(); ++i)
1246 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1247 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001248
Dan Gohman475871a2008-07-27 21:46:04 +00001249 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001250
Dan Gohman475871a2008-07-27 21:46:04 +00001251 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001252 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1253 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001254 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1255 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001256
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001257 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001258 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1259 CCValAssign &VA = RVLocs[i];
1260 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001261 SDValue ValToCopy = OutVals[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00001262
Chris Lattner447ff682008-03-11 03:23:40 +00001263 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1264 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001265 if (VA.getLocReg() == X86::ST0 ||
1266 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001267 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1268 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001269 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001270 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001271 RetOps.push_back(ValToCopy);
1272 // Don't emit a copytoreg.
1273 continue;
1274 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001275
Evan Cheng242b38b2009-02-23 09:03:22 +00001276 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1277 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001278 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001279 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001280 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001281 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001282 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001283 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001284 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001285 }
1286
Dale Johannesendd64c412009-02-04 00:33:20 +00001287 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001288 Flag = Chain.getValue(1);
1289 }
Dan Gohman61a92132008-04-21 23:59:07 +00001290
1291 // The x86-64 ABI for returning structs by value requires that we copy
1292 // the sret argument into %rax for the return. We saved the argument into
1293 // a virtual register in the entry block, so now we copy the value out
1294 // and into %rax.
1295 if (Subtarget->is64Bit() &&
1296 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1297 MachineFunction &MF = DAG.getMachineFunction();
1298 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1299 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001300 assert(Reg &&
1301 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001302 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001303
Dale Johannesendd64c412009-02-04 00:33:20 +00001304 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001305 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001306
1307 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001308 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001309 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001310
Chris Lattner447ff682008-03-11 03:23:40 +00001311 RetOps[0] = Chain; // Update chain.
1312
1313 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001314 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001315 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001316
1317 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001319}
1320
Dan Gohman98ca4f22009-08-05 01:29:28 +00001321/// LowerCallResult - Lower the result values of a call into the
1322/// appropriate copies out of appropriate physical registers.
1323///
1324SDValue
1325X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001326 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001327 const SmallVectorImpl<ISD::InputArg> &Ins,
1328 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001329 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001330
Chris Lattnere32bbf62007-02-28 07:09:55 +00001331 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001332 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001333 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001334 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001335 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001336 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001337
Chris Lattner3085e152007-02-25 08:59:22 +00001338 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001339 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001340 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001341 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001342
Torok Edwin3f142c32009-02-01 18:15:56 +00001343 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001345 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001346 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001347 }
1348
Evan Cheng79fb3b42009-02-20 20:43:02 +00001349 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001350
1351 // If this is a call to a function that returns an fp value on the floating
1352 // point stack, we must guarantee the the value is popped from the stack, so
1353 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1354 // if the return value is not used. We use the FpGET_ST0 instructions
1355 // instead.
1356 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1357 // If we prefer to use the value in xmm registers, copy it out as f80 and
1358 // use a truncate to move it from fp stack reg to xmm reg.
1359 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1360 bool isST0 = VA.getLocReg() == X86::ST0;
1361 unsigned Opc = 0;
1362 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1363 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1364 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1365 SDValue Ops[] = { Chain, InFlag };
1366 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1367 Ops, 2), 1);
1368 Val = Chain.getValue(0);
1369
1370 // Round the f80 to the right size, which also moves it to the appropriate
1371 // xmm register.
1372 if (CopyVT != VA.getValVT())
1373 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1374 // This truncation won't change the value.
1375 DAG.getIntPtrConstant(1));
1376 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001377 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1378 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1379 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001380 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001381 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001382 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1383 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001384 } else {
1385 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001386 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001387 Val = Chain.getValue(0);
1388 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001389 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1390 } else {
1391 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1392 CopyVT, InFlag).getValue(1);
1393 Val = Chain.getValue(0);
1394 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001395 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001396 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001397 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001398
Dan Gohman98ca4f22009-08-05 01:29:28 +00001399 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001400}
1401
1402
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001403//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001404// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001405//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001406// StdCall calling convention seems to be standard for many Windows' API
1407// routines and around. It differs from C calling convention just a little:
1408// callee should clean up the stack, not caller. Symbols should be also
1409// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001410// For info on fast calling convention see Fast Calling Convention (tail call)
1411// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001412
Dan Gohman98ca4f22009-08-05 01:29:28 +00001413/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001414/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001415static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1416 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001417 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001418
Dan Gohman98ca4f22009-08-05 01:29:28 +00001419 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001420}
1421
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001422/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001423/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001424static bool
1425ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1426 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001427 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001428
Dan Gohman98ca4f22009-08-05 01:29:28 +00001429 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001430}
1431
Dan Gohman095cc292008-09-13 01:54:27 +00001432/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1433/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001434CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001435 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001436 if (CC == CallingConv::GHC)
1437 return CC_X86_64_GHC;
1438 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001439 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001440 else
1441 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001442 }
1443
Gordon Henriksen86737662008-01-05 16:56:59 +00001444 if (CC == CallingConv::X86_FastCall)
1445 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001446 else if (CC == CallingConv::X86_ThisCall)
1447 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001448 else if (CC == CallingConv::Fast)
1449 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001450 else if (CC == CallingConv::GHC)
1451 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001452 else
1453 return CC_X86_32_C;
1454}
1455
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001456/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1457/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001458/// the specific parameter attribute. The copy will be passed as a byval
1459/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001460static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001461CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001462 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1463 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001464 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001465 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001466 /*isVolatile*/false, /*AlwaysInline=*/true,
1467 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001468}
1469
Chris Lattner29689432010-03-11 00:22:57 +00001470/// IsTailCallConvention - Return true if the calling convention is one that
1471/// supports tail call optimization.
1472static bool IsTailCallConvention(CallingConv::ID CC) {
1473 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1474}
1475
Evan Cheng0c439eb2010-01-27 00:07:07 +00001476/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1477/// a tailcall target by changing its ABI.
1478static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001479 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001480}
1481
Dan Gohman98ca4f22009-08-05 01:29:28 +00001482SDValue
1483X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001484 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001485 const SmallVectorImpl<ISD::InputArg> &Ins,
1486 DebugLoc dl, SelectionDAG &DAG,
1487 const CCValAssign &VA,
1488 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001489 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001490 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001491 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001492 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001493 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001494 EVT ValVT;
1495
1496 // If value is passed by pointer we have address passed instead of the value
1497 // itself.
1498 if (VA.getLocInfo() == CCValAssign::Indirect)
1499 ValVT = VA.getLocVT();
1500 else
1501 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001502
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001503 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001504 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001505 // In case of tail call optimization mark all arguments mutable. Since they
1506 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001507 if (Flags.isByVal()) {
1508 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001509 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001510 return DAG.getFrameIndex(FI, getPointerTy());
1511 } else {
1512 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001513 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001514 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1515 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001516 PseudoSourceValue::getFixedStack(FI), 0,
1517 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001518 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001519}
1520
Dan Gohman475871a2008-07-27 21:46:04 +00001521SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001522X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001523 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001524 bool isVarArg,
1525 const SmallVectorImpl<ISD::InputArg> &Ins,
1526 DebugLoc dl,
1527 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001528 SmallVectorImpl<SDValue> &InVals)
1529 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001530 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001531 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001532
Gordon Henriksen86737662008-01-05 16:56:59 +00001533 const Function* Fn = MF.getFunction();
1534 if (Fn->hasExternalLinkage() &&
1535 Subtarget->isTargetCygMing() &&
1536 Fn->getName() == "main")
1537 FuncInfo->setForceFramePointer(true);
1538
Evan Cheng1bc78042006-04-26 01:20:17 +00001539 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001540 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001541 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001542
Chris Lattner29689432010-03-11 00:22:57 +00001543 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1544 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001545
Chris Lattner638402b2007-02-28 07:00:42 +00001546 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001547 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001548 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1549 ArgLocs, *DAG.getContext());
1550 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001551
Chris Lattnerf39f7712007-02-28 05:46:49 +00001552 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001553 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001554 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1555 CCValAssign &VA = ArgLocs[i];
1556 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1557 // places.
1558 assert(VA.getValNo() != LastVal &&
1559 "Don't support value assigned to multiple locs yet");
1560 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001561
Chris Lattnerf39f7712007-02-28 05:46:49 +00001562 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001563 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001564 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001565 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001566 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001567 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001568 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001570 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001571 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001572 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001573 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001574 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001575 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1576 RC = X86::VR64RegisterClass;
1577 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001578 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001579
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001580 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001581 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001582
Chris Lattnerf39f7712007-02-28 05:46:49 +00001583 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1584 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1585 // right size.
1586 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001587 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001588 DAG.getValueType(VA.getValVT()));
1589 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001590 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001591 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001592 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001593 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001594
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001595 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001596 // Handle MMX values passed in XMM regs.
1597 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1599 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001600 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1601 } else
1602 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001603 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001604 } else {
1605 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001606 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001607 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001608
1609 // If value is passed via pointer - do a load.
1610 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001611 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1612 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001613
Dan Gohman98ca4f22009-08-05 01:29:28 +00001614 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001615 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001616
Dan Gohman61a92132008-04-21 23:59:07 +00001617 // The x86-64 ABI for returning structs by value requires that we copy
1618 // the sret argument into %rax for the return. Save the argument into
1619 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001620 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001621 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1622 unsigned Reg = FuncInfo->getSRetReturnReg();
1623 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001624 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001625 FuncInfo->setSRetReturnReg(Reg);
1626 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001628 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001629 }
1630
Chris Lattnerf39f7712007-02-28 05:46:49 +00001631 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001632 // Align stack specially for tail calls.
1633 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001634 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001635
Evan Cheng1bc78042006-04-26 01:20:17 +00001636 // If the function takes variable number of arguments, make a frame index for
1637 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001638 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001639 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1640 CallConv != CallingConv::X86_ThisCall)) {
Evan Chenged2ae132010-07-03 00:40:23 +00001641 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001642 }
1643 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001644 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1645
1646 // FIXME: We should really autogenerate these arrays
1647 static const unsigned GPR64ArgRegsWin64[] = {
1648 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001649 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001650 static const unsigned XMMArgRegsWin64[] = {
1651 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1652 };
1653 static const unsigned GPR64ArgRegs64Bit[] = {
1654 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1655 };
1656 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001657 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1658 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1659 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001660 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1661
1662 if (IsWin64) {
1663 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1664 GPR64ArgRegs = GPR64ArgRegsWin64;
1665 XMMArgRegs = XMMArgRegsWin64;
1666 } else {
1667 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1668 GPR64ArgRegs = GPR64ArgRegs64Bit;
1669 XMMArgRegs = XMMArgRegs64Bit;
1670 }
1671 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1672 TotalNumIntRegs);
1673 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1674 TotalNumXMMRegs);
1675
Devang Patel578efa92009-06-05 21:57:13 +00001676 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001677 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001678 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001679 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001680 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001681 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001682 // Kernel mode asks for SSE to be disabled, so don't push them
1683 // on the stack.
1684 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001685
Gordon Henriksen86737662008-01-05 16:56:59 +00001686 // For X86-64, if there are vararg parameters that are passed via
1687 // registers, then we must store them to their spots on the stack so they
1688 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001689 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1690 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1691 FuncInfo->setRegSaveFrameIndex(
1692 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1693 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001694
Gordon Henriksen86737662008-01-05 16:56:59 +00001695 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001696 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001697 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1698 getPointerTy());
1699 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001700 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001701 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1702 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001703 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1704 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001706 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001707 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001708 PseudoSourceValue::getFixedStack(
1709 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001710 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001711 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001712 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001713 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001714
Dan Gohmanface41a2009-08-16 21:24:25 +00001715 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1716 // Now store the XMM (fp + vector) parameter registers.
1717 SmallVector<SDValue, 11> SaveXMMOps;
1718 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001719
Dan Gohmanface41a2009-08-16 21:24:25 +00001720 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1721 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1722 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001723
Dan Gohman1e93df62010-04-17 14:41:14 +00001724 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1725 FuncInfo->getRegSaveFrameIndex()));
1726 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1727 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001728
Dan Gohmanface41a2009-08-16 21:24:25 +00001729 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1730 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1731 X86::VR128RegisterClass);
1732 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1733 SaveXMMOps.push_back(Val);
1734 }
1735 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1736 MVT::Other,
1737 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001738 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001739
1740 if (!MemOps.empty())
1741 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1742 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001743 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001744 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001745
Gordon Henriksen86737662008-01-05 16:56:59 +00001746 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001747 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001748 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001749 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001750 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001751 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001752 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001753 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001754 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001755
Gordon Henriksen86737662008-01-05 16:56:59 +00001756 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001757 // RegSaveFrameIndex is X86-64 only.
1758 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001759 if (CallConv == CallingConv::X86_FastCall ||
1760 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001761 // fastcc functions can't have varargs.
1762 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001763 }
Evan Cheng25caf632006-05-23 21:06:34 +00001764
Dan Gohman98ca4f22009-08-05 01:29:28 +00001765 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001766}
1767
Dan Gohman475871a2008-07-27 21:46:04 +00001768SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001769X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1770 SDValue StackPtr, SDValue Arg,
1771 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001772 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001773 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001774 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001775 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001776 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001777 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001778 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001779 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001780 }
Dale Johannesenace16102009-02-03 19:33:06 +00001781 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001782 PseudoSourceValue::getStack(), LocMemOffset,
1783 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001784}
1785
Bill Wendling64e87322009-01-16 19:25:27 +00001786/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001787/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001788SDValue
1789X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001790 SDValue &OutRetAddr, SDValue Chain,
1791 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001792 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001793 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001794 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001795 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001796
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001797 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001798 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001799 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001800}
1801
1802/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1803/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001804static SDValue
1805EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001806 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001807 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001808 // Store the return address to the appropriate stack slot.
1809 if (!FPDiff) return Chain;
1810 // Calculate the new stack slot for the return address.
1811 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001812 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001813 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001814 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001815 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001816 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001817 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1818 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001819 return Chain;
1820}
1821
Dan Gohman98ca4f22009-08-05 01:29:28 +00001822SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001823X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001824 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001825 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001826 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001827 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001828 const SmallVectorImpl<ISD::InputArg> &Ins,
1829 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001830 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001831 MachineFunction &MF = DAG.getMachineFunction();
1832 bool Is64Bit = Subtarget->is64Bit();
1833 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001834 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835
Evan Cheng5f941932010-02-05 02:21:12 +00001836 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001837 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001838 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1839 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001840 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001841
1842 // Sibcalls are automatically detected tailcalls which do not require
1843 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001844 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001845 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001846
1847 if (isTailCall)
1848 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001849 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001850
Chris Lattner29689432010-03-11 00:22:57 +00001851 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1852 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001853
Chris Lattner638402b2007-02-28 07:00:42 +00001854 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001855 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001856 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1857 ArgLocs, *DAG.getContext());
1858 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001859
Chris Lattner423c5f42007-02-28 05:31:48 +00001860 // Get a count of how many bytes are to be pushed on the stack.
1861 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001862 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001863 // This is a sibcall. The memory operands are available in caller's
1864 // own caller's stack.
1865 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001866 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001867 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001868
Gordon Henriksen86737662008-01-05 16:56:59 +00001869 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001870 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001871 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001872 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001873 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1874 FPDiff = NumBytesCallerPushed - NumBytes;
1875
1876 // Set the delta of movement of the returnaddr stackslot.
1877 // But only set if delta is greater than previous delta.
1878 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1879 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1880 }
1881
Evan Chengf22f9b32010-02-06 03:28:46 +00001882 if (!IsSibcall)
1883 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001884
Dan Gohman475871a2008-07-27 21:46:04 +00001885 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001886 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001887 if (isTailCall && FPDiff)
1888 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1889 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001890
Dan Gohman475871a2008-07-27 21:46:04 +00001891 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1892 SmallVector<SDValue, 8> MemOpChains;
1893 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001894
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001895 // Walk the register/memloc assignments, inserting copies/loads. In the case
1896 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001897 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1898 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001899 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001900 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001901 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001902 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001903
Chris Lattner423c5f42007-02-28 05:31:48 +00001904 // Promote the value if needed.
1905 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001906 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001907 case CCValAssign::Full: break;
1908 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001909 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001910 break;
1911 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001912 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001913 break;
1914 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001915 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1916 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001917 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1918 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1919 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001920 } else
1921 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1922 break;
1923 case CCValAssign::BCvt:
1924 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001925 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001926 case CCValAssign::Indirect: {
1927 // Store the argument.
1928 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001929 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001930 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001931 PseudoSourceValue::getFixedStack(FI), 0,
1932 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001933 Arg = SpillSlot;
1934 break;
1935 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001936 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001937
Chris Lattner423c5f42007-02-28 05:31:48 +00001938 if (VA.isRegLoc()) {
1939 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001940 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001941 assert(VA.isMemLoc());
1942 if (StackPtr.getNode() == 0)
1943 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1944 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1945 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001946 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001947 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001948
Evan Cheng32fe1032006-05-25 00:59:30 +00001949 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001951 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001952
Evan Cheng347d5f72006-04-28 21:29:37 +00001953 // Build a sequence of copy-to-reg nodes chained together with token chain
1954 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001955 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001956 // Tail call byval lowering might overwrite argument registers so in case of
1957 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001958 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001959 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001960 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001961 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001962 InFlag = Chain.getValue(1);
1963 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001964
Chris Lattner88e1fd52009-07-09 04:24:46 +00001965 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001966 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1967 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001968 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001969 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1970 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001971 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001972 InFlag);
1973 InFlag = Chain.getValue(1);
1974 } else {
1975 // If we are tail calling and generating PIC/GOT style code load the
1976 // address of the callee into ECX. The value in ecx is used as target of
1977 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1978 // for tail calls on PIC/GOT architectures. Normally we would just put the
1979 // address of GOT into ebx and then call target@PLT. But for tail calls
1980 // ebx would be restored (since ebx is callee saved) before jumping to the
1981 // target@PLT.
1982
1983 // Note: The actual moving to ECX is done further down.
1984 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1985 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1986 !G->getGlobal()->hasProtectedVisibility())
1987 Callee = LowerGlobalAddress(Callee, DAG);
1988 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001989 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001990 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001991 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001992
Gordon Henriksen86737662008-01-05 16:56:59 +00001993 if (Is64Bit && isVarArg) {
1994 // From AMD64 ABI document:
1995 // For calls that may call functions that use varargs or stdargs
1996 // (prototype-less calls or calls to functions containing ellipsis (...) in
1997 // the declaration) %al is used as hidden argument to specify the number
1998 // of SSE registers used. The contents of %al do not need to match exactly
1999 // the number of registers, but must be an ubound on the number of SSE
2000 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002001
2002 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00002003 // Count the number of XMM registers allocated.
2004 static const unsigned XMMArgRegs[] = {
2005 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2006 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2007 };
2008 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002009 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002010 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002011
Dale Johannesendd64c412009-02-04 00:33:20 +00002012 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002013 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002014 InFlag = Chain.getValue(1);
2015 }
2016
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002017
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002018 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002019 if (isTailCall) {
2020 // Force all the incoming stack arguments to be loaded from the stack
2021 // before any new outgoing arguments are stored to the stack, because the
2022 // outgoing stack slots may alias the incoming argument stack slots, and
2023 // the alias isn't otherwise explicit. This is slightly more conservative
2024 // than necessary, because it means that each store effectively depends
2025 // on every argument instead of just those arguments it would clobber.
2026 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2027
Dan Gohman475871a2008-07-27 21:46:04 +00002028 SmallVector<SDValue, 8> MemOpChains2;
2029 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002030 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002031 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002032 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002033 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002034 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2035 CCValAssign &VA = ArgLocs[i];
2036 if (VA.isRegLoc())
2037 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002038 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002039 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002040 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002041 // Create frame index.
2042 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002043 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002044 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002045 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002046
Duncan Sands276dcbd2008-03-21 09:14:45 +00002047 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002048 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002049 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002050 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002051 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002052 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002053 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002054
Dan Gohman98ca4f22009-08-05 01:29:28 +00002055 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2056 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002057 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002058 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002059 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002060 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002061 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002062 PseudoSourceValue::getFixedStack(FI), 0,
2063 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002064 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002065 }
2066 }
2067
2068 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002069 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002070 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002071
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002072 // Copy arguments to their registers.
2073 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002074 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002075 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002076 InFlag = Chain.getValue(1);
2077 }
Dan Gohman475871a2008-07-27 21:46:04 +00002078 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002079
Gordon Henriksen86737662008-01-05 16:56:59 +00002080 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002081 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002082 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002083 }
2084
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002085 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2086 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2087 // In the 64-bit large code model, we have to make all calls
2088 // through a register, since the call instruction's 32-bit
2089 // pc-relative offset may not be large enough to hold the whole
2090 // address.
2091 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002092 // If the callee is a GlobalAddress node (quite common, every direct call
2093 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2094 // it.
2095
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002096 // We should use extra load for direct calls to dllimported functions in
2097 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002098 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002099 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002100 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002101
Chris Lattner48a7d022009-07-09 05:02:21 +00002102 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2103 // external symbols most go through the PLT in PIC mode. If the symbol
2104 // has hidden or protected visibility, or if it is static or local, then
2105 // we don't need to use the PLT - we can directly call it.
2106 if (Subtarget->isTargetELF() &&
2107 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002108 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002109 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002110 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002111 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2112 Subtarget->getDarwinVers() < 9) {
2113 // PC-relative references to external symbols should go through $stub,
2114 // unless we're building with the leopard linker or later, which
2115 // automatically synthesizes these stubs.
2116 OpFlags = X86II::MO_DARWIN_STUB;
2117 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002118
Devang Patel0d881da2010-07-06 22:08:15 +00002119 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002120 G->getOffset(), OpFlags);
2121 }
Bill Wendling056292f2008-09-16 21:48:12 +00002122 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002123 unsigned char OpFlags = 0;
2124
2125 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2126 // symbols should go through the PLT.
2127 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002128 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002129 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002130 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002131 Subtarget->getDarwinVers() < 9) {
2132 // PC-relative references to external symbols should go through $stub,
2133 // unless we're building with the leopard linker or later, which
2134 // automatically synthesizes these stubs.
2135 OpFlags = X86II::MO_DARWIN_STUB;
2136 }
Eric Christopherfd179292009-08-27 18:07:15 +00002137
Chris Lattner48a7d022009-07-09 05:02:21 +00002138 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2139 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002140 }
2141
Chris Lattnerd96d0722007-02-25 06:40:16 +00002142 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002143 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002144 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002145
Evan Chengf22f9b32010-02-06 03:28:46 +00002146 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002147 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2148 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002149 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002150 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002151
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002152 Ops.push_back(Chain);
2153 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002154
Dan Gohman98ca4f22009-08-05 01:29:28 +00002155 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002156 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002157
Gordon Henriksen86737662008-01-05 16:56:59 +00002158 // Add argument registers to the end of the list so that they are known live
2159 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002160 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2161 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2162 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002163
Evan Cheng586ccac2008-03-18 23:36:35 +00002164 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002165 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002166 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2167
2168 // Add an implicit use of AL for x86 vararg functions.
2169 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002170 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002171
Gabor Greifba36cb52008-08-28 21:40:38 +00002172 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002173 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002174
Dan Gohman98ca4f22009-08-05 01:29:28 +00002175 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002176 // We used to do:
2177 //// If this is the first return lowered for this function, add the regs
2178 //// to the liveout set for the function.
2179 // This isn't right, although it's probably harmless on x86; liveouts
2180 // should be computed from returns not tail calls. Consider a void
2181 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002182 return DAG.getNode(X86ISD::TC_RETURN, dl,
2183 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002184 }
2185
Dale Johannesenace16102009-02-03 19:33:06 +00002186 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002187 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002188
Chris Lattner2d297092006-05-23 18:50:38 +00002189 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002190 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002191 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002192 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002193 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002194 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002195 // pops the hidden struct pointer, so we have to push it back.
2196 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002197 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002198 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002199 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002200
Gordon Henriksenae636f82008-01-03 16:47:34 +00002201 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002202 if (!IsSibcall) {
2203 Chain = DAG.getCALLSEQ_END(Chain,
2204 DAG.getIntPtrConstant(NumBytes, true),
2205 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2206 true),
2207 InFlag);
2208 InFlag = Chain.getValue(1);
2209 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002210
Chris Lattner3085e152007-02-25 08:59:22 +00002211 // Handle result values, copying them out of physregs into vregs that we
2212 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002213 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2214 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002215}
2216
Evan Cheng25ab6902006-09-08 06:48:29 +00002217
2218//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002219// Fast Calling Convention (tail call) implementation
2220//===----------------------------------------------------------------------===//
2221
2222// Like std call, callee cleans arguments, convention except that ECX is
2223// reserved for storing the tail called function address. Only 2 registers are
2224// free for argument passing (inreg). Tail call optimization is performed
2225// provided:
2226// * tailcallopt is enabled
2227// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002228// On X86_64 architecture with GOT-style position independent code only local
2229// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002230// To keep the stack aligned according to platform abi the function
2231// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2232// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002233// If a tail called function callee has more arguments than the caller the
2234// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002235// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002236// original REtADDR, but before the saved framepointer or the spilled registers
2237// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2238// stack layout:
2239// arg1
2240// arg2
2241// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002242// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002243// move area ]
2244// (possible EBP)
2245// ESI
2246// EDI
2247// local1 ..
2248
2249/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2250/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002251unsigned
2252X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2253 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002254 MachineFunction &MF = DAG.getMachineFunction();
2255 const TargetMachine &TM = MF.getTarget();
2256 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2257 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002258 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002259 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002260 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002261 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2262 // Number smaller than 12 so just add the difference.
2263 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2264 } else {
2265 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002266 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002267 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002268 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002269 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002270}
2271
Evan Cheng5f941932010-02-05 02:21:12 +00002272/// MatchingStackOffset - Return true if the given stack call argument is
2273/// already available in the same position (relatively) of the caller's
2274/// incoming argument stack.
2275static
2276bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2277 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2278 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002279 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2280 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002281 if (Arg.getOpcode() == ISD::CopyFromReg) {
2282 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2283 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2284 return false;
2285 MachineInstr *Def = MRI->getVRegDef(VR);
2286 if (!Def)
2287 return false;
2288 if (!Flags.isByVal()) {
2289 if (!TII->isLoadFromStackSlot(Def, FI))
2290 return false;
2291 } else {
2292 unsigned Opcode = Def->getOpcode();
2293 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2294 Def->getOperand(1).isFI()) {
2295 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002296 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002297 } else
2298 return false;
2299 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002300 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2301 if (Flags.isByVal())
2302 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002303 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002304 // define @foo(%struct.X* %A) {
2305 // tail call @bar(%struct.X* byval %A)
2306 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002307 return false;
2308 SDValue Ptr = Ld->getBasePtr();
2309 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2310 if (!FINode)
2311 return false;
2312 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002313 } else
2314 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002315
Evan Cheng4cae1332010-03-05 08:38:04 +00002316 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002317 if (!MFI->isFixedObjectIndex(FI))
2318 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002319 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002320}
2321
Dan Gohman98ca4f22009-08-05 01:29:28 +00002322/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2323/// for tail call optimization. Targets which want to do tail call
2324/// optimization should implement this function.
2325bool
2326X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002327 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002328 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002329 bool isCalleeStructRet,
2330 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002331 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002332 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002333 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002334 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002335 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002336 CalleeCC != CallingConv::C)
2337 return false;
2338
Evan Cheng7096ae42010-01-29 06:45:59 +00002339 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002340 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002341 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002342 CallingConv::ID CallerCC = CallerF->getCallingConv();
2343 bool CCMatch = CallerCC == CalleeCC;
2344
Dan Gohman1797ed52010-02-08 20:27:50 +00002345 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002346 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002347 return true;
2348 return false;
2349 }
2350
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002351 // Look for obvious safe cases to perform tail call optimization that do not
2352 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002353
Evan Cheng2c12cb42010-03-26 16:26:03 +00002354 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2355 // emit a special epilogue.
2356 if (RegInfo->needsStackRealignment(MF))
2357 return false;
2358
Evan Cheng3c262ee2010-03-26 02:13:13 +00002359 // Do not sibcall optimize vararg calls unless the call site is not passing any
2360 // arguments.
2361 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002362 return false;
2363
Evan Chenga375d472010-03-15 18:54:48 +00002364 // Also avoid sibcall optimization if either caller or callee uses struct
2365 // return semantics.
2366 if (isCalleeStructRet || isCallerStructRet)
2367 return false;
2368
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002369 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2370 // Therefore if it's not used by the call it is not safe to optimize this into
2371 // a sibcall.
2372 bool Unused = false;
2373 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2374 if (!Ins[i].Used) {
2375 Unused = true;
2376 break;
2377 }
2378 }
2379 if (Unused) {
2380 SmallVector<CCValAssign, 16> RVLocs;
2381 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2382 RVLocs, *DAG.getContext());
2383 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002384 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002385 CCValAssign &VA = RVLocs[i];
2386 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2387 return false;
2388 }
2389 }
2390
Evan Cheng13617962010-04-30 01:12:32 +00002391 // If the calling conventions do not match, then we'd better make sure the
2392 // results are returned in the same way as what the caller expects.
2393 if (!CCMatch) {
2394 SmallVector<CCValAssign, 16> RVLocs1;
2395 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2396 RVLocs1, *DAG.getContext());
2397 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2398
2399 SmallVector<CCValAssign, 16> RVLocs2;
2400 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2401 RVLocs2, *DAG.getContext());
2402 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2403
2404 if (RVLocs1.size() != RVLocs2.size())
2405 return false;
2406 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2407 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2408 return false;
2409 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2410 return false;
2411 if (RVLocs1[i].isRegLoc()) {
2412 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2413 return false;
2414 } else {
2415 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2416 return false;
2417 }
2418 }
2419 }
2420
Evan Chenga6bff982010-01-30 01:22:00 +00002421 // If the callee takes no arguments then go on to check the results of the
2422 // call.
2423 if (!Outs.empty()) {
2424 // Check if stack adjustment is needed. For now, do not do this if any
2425 // argument is passed on the stack.
2426 SmallVector<CCValAssign, 16> ArgLocs;
2427 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2428 ArgLocs, *DAG.getContext());
2429 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002430 if (CCInfo.getNextStackOffset()) {
2431 MachineFunction &MF = DAG.getMachineFunction();
2432 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2433 return false;
2434 if (Subtarget->isTargetWin64())
2435 // Win64 ABI has additional complications.
2436 return false;
2437
2438 // Check if the arguments are already laid out in the right way as
2439 // the caller's fixed stack objects.
2440 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002441 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2442 const X86InstrInfo *TII =
2443 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002444 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2445 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002446 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002447 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002448 if (VA.getLocInfo() == CCValAssign::Indirect)
2449 return false;
2450 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002451 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2452 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002453 return false;
2454 }
2455 }
2456 }
Evan Cheng9c044672010-05-29 01:35:22 +00002457
2458 // If the tailcall address may be in a register, then make sure it's
2459 // possible to register allocate for it. In 32-bit, the call address can
2460 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002461 // callee-saved registers are restored. These happen to be the same
2462 // registers used to pass 'inreg' arguments so watch out for those.
2463 if (!Subtarget->is64Bit() &&
2464 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002465 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002466 unsigned NumInRegs = 0;
2467 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2468 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002469 if (!VA.isRegLoc())
2470 continue;
2471 unsigned Reg = VA.getLocReg();
2472 switch (Reg) {
2473 default: break;
2474 case X86::EAX: case X86::EDX: case X86::ECX:
2475 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002476 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002477 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002478 }
2479 }
2480 }
Evan Chenga6bff982010-01-30 01:22:00 +00002481 }
Evan Chengb1712452010-01-27 06:25:16 +00002482
Evan Cheng86809cc2010-02-03 03:28:02 +00002483 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002484}
2485
Dan Gohman3df24e62008-09-03 23:12:08 +00002486FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002487X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2488 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002489}
2490
2491
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002492//===----------------------------------------------------------------------===//
2493// Other Lowering Hooks
2494//===----------------------------------------------------------------------===//
2495
2496
Dan Gohmand858e902010-04-17 15:26:15 +00002497SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002498 MachineFunction &MF = DAG.getMachineFunction();
2499 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2500 int ReturnAddrIndex = FuncInfo->getRAIndex();
2501
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002502 if (ReturnAddrIndex == 0) {
2503 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002504 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002505 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002506 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002507 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002508 }
2509
Evan Cheng25ab6902006-09-08 06:48:29 +00002510 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002511}
2512
2513
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002514bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2515 bool hasSymbolicDisplacement) {
2516 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002517 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002518 return false;
2519
2520 // If we don't have a symbolic displacement - we don't have any extra
2521 // restrictions.
2522 if (!hasSymbolicDisplacement)
2523 return true;
2524
2525 // FIXME: Some tweaks might be needed for medium code model.
2526 if (M != CodeModel::Small && M != CodeModel::Kernel)
2527 return false;
2528
2529 // For small code model we assume that latest object is 16MB before end of 31
2530 // bits boundary. We may also accept pretty large negative constants knowing
2531 // that all objects are in the positive half of address space.
2532 if (M == CodeModel::Small && Offset < 16*1024*1024)
2533 return true;
2534
2535 // For kernel code model we know that all object resist in the negative half
2536 // of 32bits address space. We may not accept negative offsets, since they may
2537 // be just off and we may accept pretty large positive ones.
2538 if (M == CodeModel::Kernel && Offset > 0)
2539 return true;
2540
2541 return false;
2542}
2543
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002544/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2545/// specific condition code, returning the condition code and the LHS/RHS of the
2546/// comparison to make.
2547static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2548 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002549 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002550 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2551 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2552 // X > -1 -> X == 0, jump !sign.
2553 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002554 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002555 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2556 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002557 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002558 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002559 // X < 1 -> X <= 0
2560 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002561 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002562 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002563 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002564
Evan Chengd9558e02006-01-06 00:43:03 +00002565 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002566 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002567 case ISD::SETEQ: return X86::COND_E;
2568 case ISD::SETGT: return X86::COND_G;
2569 case ISD::SETGE: return X86::COND_GE;
2570 case ISD::SETLT: return X86::COND_L;
2571 case ISD::SETLE: return X86::COND_LE;
2572 case ISD::SETNE: return X86::COND_NE;
2573 case ISD::SETULT: return X86::COND_B;
2574 case ISD::SETUGT: return X86::COND_A;
2575 case ISD::SETULE: return X86::COND_BE;
2576 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002577 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002578 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002579
Chris Lattner4c78e022008-12-23 23:42:27 +00002580 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002581
Chris Lattner4c78e022008-12-23 23:42:27 +00002582 // If LHS is a foldable load, but RHS is not, flip the condition.
2583 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2584 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2585 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2586 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002587 }
2588
Chris Lattner4c78e022008-12-23 23:42:27 +00002589 switch (SetCCOpcode) {
2590 default: break;
2591 case ISD::SETOLT:
2592 case ISD::SETOLE:
2593 case ISD::SETUGT:
2594 case ISD::SETUGE:
2595 std::swap(LHS, RHS);
2596 break;
2597 }
2598
2599 // On a floating point condition, the flags are set as follows:
2600 // ZF PF CF op
2601 // 0 | 0 | 0 | X > Y
2602 // 0 | 0 | 1 | X < Y
2603 // 1 | 0 | 0 | X == Y
2604 // 1 | 1 | 1 | unordered
2605 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002606 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002607 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002608 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002609 case ISD::SETOLT: // flipped
2610 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002611 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002612 case ISD::SETOLE: // flipped
2613 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002614 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002615 case ISD::SETUGT: // flipped
2616 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002617 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002618 case ISD::SETUGE: // flipped
2619 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002620 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002621 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002622 case ISD::SETNE: return X86::COND_NE;
2623 case ISD::SETUO: return X86::COND_P;
2624 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002625 case ISD::SETOEQ:
2626 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002627 }
Evan Chengd9558e02006-01-06 00:43:03 +00002628}
2629
Evan Cheng4a460802006-01-11 00:33:36 +00002630/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2631/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002632/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002633static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002634 switch (X86CC) {
2635 default:
2636 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002637 case X86::COND_B:
2638 case X86::COND_BE:
2639 case X86::COND_E:
2640 case X86::COND_P:
2641 case X86::COND_A:
2642 case X86::COND_AE:
2643 case X86::COND_NE:
2644 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002645 return true;
2646 }
2647}
2648
Evan Chengeb2f9692009-10-27 19:56:55 +00002649/// isFPImmLegal - Returns true if the target can instruction select the
2650/// specified FP immediate natively. If false, the legalizer will
2651/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002652bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002653 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2654 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2655 return true;
2656 }
2657 return false;
2658}
2659
Nate Begeman9008ca62009-04-27 18:41:29 +00002660/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2661/// the specified range (L, H].
2662static bool isUndefOrInRange(int Val, int Low, int Hi) {
2663 return (Val < 0) || (Val >= Low && Val < Hi);
2664}
2665
2666/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2667/// specified value.
2668static bool isUndefOrEqual(int Val, int CmpVal) {
2669 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002670 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002671 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002672}
2673
Nate Begeman9008ca62009-04-27 18:41:29 +00002674/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2675/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2676/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002677static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002678 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002679 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002680 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002681 return (Mask[0] < 2 && Mask[1] < 2);
2682 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002683}
2684
Nate Begeman9008ca62009-04-27 18:41:29 +00002685bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002686 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002687 N->getMask(M);
2688 return ::isPSHUFDMask(M, N->getValueType(0));
2689}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002690
Nate Begeman9008ca62009-04-27 18:41:29 +00002691/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2692/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002693static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002694 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002695 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002696
Nate Begeman9008ca62009-04-27 18:41:29 +00002697 // Lower quadword copied in order or undef.
2698 for (int i = 0; i != 4; ++i)
2699 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002700 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002701
Evan Cheng506d3df2006-03-29 23:07:14 +00002702 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002703 for (int i = 4; i != 8; ++i)
2704 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002705 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002706
Evan Cheng506d3df2006-03-29 23:07:14 +00002707 return true;
2708}
2709
Nate Begeman9008ca62009-04-27 18:41:29 +00002710bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002711 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002712 N->getMask(M);
2713 return ::isPSHUFHWMask(M, N->getValueType(0));
2714}
Evan Cheng506d3df2006-03-29 23:07:14 +00002715
Nate Begeman9008ca62009-04-27 18:41:29 +00002716/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2717/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002718static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002719 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002720 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002721
Rafael Espindola15684b22009-04-24 12:40:33 +00002722 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002723 for (int i = 4; i != 8; ++i)
2724 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002725 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002726
Rafael Espindola15684b22009-04-24 12:40:33 +00002727 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002728 for (int i = 0; i != 4; ++i)
2729 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002730 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002731
Rafael Espindola15684b22009-04-24 12:40:33 +00002732 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002733}
2734
Nate Begeman9008ca62009-04-27 18:41:29 +00002735bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002736 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002737 N->getMask(M);
2738 return ::isPSHUFLWMask(M, N->getValueType(0));
2739}
2740
Nate Begemana09008b2009-10-19 02:17:23 +00002741/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2742/// is suitable for input to PALIGNR.
2743static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2744 bool hasSSSE3) {
2745 int i, e = VT.getVectorNumElements();
2746
2747 // Do not handle v2i64 / v2f64 shuffles with palignr.
2748 if (e < 4 || !hasSSSE3)
2749 return false;
2750
2751 for (i = 0; i != e; ++i)
2752 if (Mask[i] >= 0)
2753 break;
2754
2755 // All undef, not a palignr.
2756 if (i == e)
2757 return false;
2758
2759 // Determine if it's ok to perform a palignr with only the LHS, since we
2760 // don't have access to the actual shuffle elements to see if RHS is undef.
2761 bool Unary = Mask[i] < (int)e;
2762 bool NeedsUnary = false;
2763
2764 int s = Mask[i] - i;
2765
2766 // Check the rest of the elements to see if they are consecutive.
2767 for (++i; i != e; ++i) {
2768 int m = Mask[i];
2769 if (m < 0)
2770 continue;
2771
2772 Unary = Unary && (m < (int)e);
2773 NeedsUnary = NeedsUnary || (m < s);
2774
2775 if (NeedsUnary && !Unary)
2776 return false;
2777 if (Unary && m != ((s+i) & (e-1)))
2778 return false;
2779 if (!Unary && m != (s+i))
2780 return false;
2781 }
2782 return true;
2783}
2784
2785bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2786 SmallVector<int, 8> M;
2787 N->getMask(M);
2788 return ::isPALIGNRMask(M, N->getValueType(0), true);
2789}
2790
Evan Cheng14aed5e2006-03-24 01:18:28 +00002791/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2792/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002793static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002794 int NumElems = VT.getVectorNumElements();
2795 if (NumElems != 2 && NumElems != 4)
2796 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002797
Nate Begeman9008ca62009-04-27 18:41:29 +00002798 int Half = NumElems / 2;
2799 for (int i = 0; i < Half; ++i)
2800 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002801 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002802 for (int i = Half; i < NumElems; ++i)
2803 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002804 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002805
Evan Cheng14aed5e2006-03-24 01:18:28 +00002806 return true;
2807}
2808
Nate Begeman9008ca62009-04-27 18:41:29 +00002809bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2810 SmallVector<int, 8> M;
2811 N->getMask(M);
2812 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002813}
2814
Evan Cheng213d2cf2007-05-17 18:45:50 +00002815/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002816/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2817/// half elements to come from vector 1 (which would equal the dest.) and
2818/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002819static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002820 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002821
2822 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002823 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002824
Nate Begeman9008ca62009-04-27 18:41:29 +00002825 int Half = NumElems / 2;
2826 for (int i = 0; i < Half; ++i)
2827 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002828 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002829 for (int i = Half; i < NumElems; ++i)
2830 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002831 return false;
2832 return true;
2833}
2834
Nate Begeman9008ca62009-04-27 18:41:29 +00002835static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2836 SmallVector<int, 8> M;
2837 N->getMask(M);
2838 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002839}
2840
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002841/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2842/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002843bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2844 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002845 return false;
2846
Evan Cheng2064a2b2006-03-28 06:50:32 +00002847 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002848 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2849 isUndefOrEqual(N->getMaskElt(1), 7) &&
2850 isUndefOrEqual(N->getMaskElt(2), 2) &&
2851 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002852}
2853
Nate Begeman0b10b912009-11-07 23:17:15 +00002854/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2855/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2856/// <2, 3, 2, 3>
2857bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2858 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2859
2860 if (NumElems != 4)
2861 return false;
2862
2863 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2864 isUndefOrEqual(N->getMaskElt(1), 3) &&
2865 isUndefOrEqual(N->getMaskElt(2), 2) &&
2866 isUndefOrEqual(N->getMaskElt(3), 3);
2867}
2868
Evan Cheng5ced1d82006-04-06 23:23:56 +00002869/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2870/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002871bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2872 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002873
Evan Cheng5ced1d82006-04-06 23:23:56 +00002874 if (NumElems != 2 && NumElems != 4)
2875 return false;
2876
Evan Chengc5cdff22006-04-07 21:53:05 +00002877 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002878 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002879 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002880
Evan Chengc5cdff22006-04-07 21:53:05 +00002881 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002882 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002883 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002884
2885 return true;
2886}
2887
Nate Begeman0b10b912009-11-07 23:17:15 +00002888/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2889/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2890bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002891 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002892
Evan Cheng5ced1d82006-04-06 23:23:56 +00002893 if (NumElems != 2 && NumElems != 4)
2894 return false;
2895
Evan Chengc5cdff22006-04-07 21:53:05 +00002896 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002897 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002898 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002899
Nate Begeman9008ca62009-04-27 18:41:29 +00002900 for (unsigned i = 0; i < NumElems/2; ++i)
2901 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002902 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002903
2904 return true;
2905}
2906
Evan Cheng0038e592006-03-28 00:39:58 +00002907/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2908/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002909static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002910 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002911 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002912 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002913 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002914
Nate Begeman9008ca62009-04-27 18:41:29 +00002915 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2916 int BitI = Mask[i];
2917 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002918 if (!isUndefOrEqual(BitI, j))
2919 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002920 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002921 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002922 return false;
2923 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002924 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002925 return false;
2926 }
Evan Cheng0038e592006-03-28 00:39:58 +00002927 }
Evan Cheng0038e592006-03-28 00:39:58 +00002928 return true;
2929}
2930
Nate Begeman9008ca62009-04-27 18:41:29 +00002931bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2932 SmallVector<int, 8> M;
2933 N->getMask(M);
2934 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002935}
2936
Evan Cheng4fcb9222006-03-28 02:43:26 +00002937/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2938/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002939static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002940 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002941 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002942 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002943 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002944
Nate Begeman9008ca62009-04-27 18:41:29 +00002945 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2946 int BitI = Mask[i];
2947 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002948 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002949 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002950 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002951 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002952 return false;
2953 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002954 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002955 return false;
2956 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002957 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002958 return true;
2959}
2960
Nate Begeman9008ca62009-04-27 18:41:29 +00002961bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2962 SmallVector<int, 8> M;
2963 N->getMask(M);
2964 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002965}
2966
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002967/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2968/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2969/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002970static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002971 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002972 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002973 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002974
Nate Begeman9008ca62009-04-27 18:41:29 +00002975 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2976 int BitI = Mask[i];
2977 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002978 if (!isUndefOrEqual(BitI, j))
2979 return false;
2980 if (!isUndefOrEqual(BitI1, j))
2981 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002982 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002983 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002984}
2985
Nate Begeman9008ca62009-04-27 18:41:29 +00002986bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2987 SmallVector<int, 8> M;
2988 N->getMask(M);
2989 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2990}
2991
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002992/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2993/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2994/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002995static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002996 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002997 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2998 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002999
Nate Begeman9008ca62009-04-27 18:41:29 +00003000 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3001 int BitI = Mask[i];
3002 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003003 if (!isUndefOrEqual(BitI, j))
3004 return false;
3005 if (!isUndefOrEqual(BitI1, j))
3006 return false;
3007 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003008 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003009}
3010
Nate Begeman9008ca62009-04-27 18:41:29 +00003011bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3012 SmallVector<int, 8> M;
3013 N->getMask(M);
3014 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3015}
3016
Evan Cheng017dcc62006-04-21 01:05:10 +00003017/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3018/// specifies a shuffle of elements that is suitable for input to MOVSS,
3019/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003020static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003021 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003022 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003023
3024 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003025
Nate Begeman9008ca62009-04-27 18:41:29 +00003026 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003027 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003028
Nate Begeman9008ca62009-04-27 18:41:29 +00003029 for (int i = 1; i < NumElts; ++i)
3030 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003031 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003032
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003033 return true;
3034}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003035
Nate Begeman9008ca62009-04-27 18:41:29 +00003036bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3037 SmallVector<int, 8> M;
3038 N->getMask(M);
3039 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003040}
3041
Evan Cheng017dcc62006-04-21 01:05:10 +00003042/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3043/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003044/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003045static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 bool V2IsSplat = false, bool V2IsUndef = false) {
3047 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003048 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003049 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003050
Nate Begeman9008ca62009-04-27 18:41:29 +00003051 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003052 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003053
Nate Begeman9008ca62009-04-27 18:41:29 +00003054 for (int i = 1; i < NumOps; ++i)
3055 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3056 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3057 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003058 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003059
Evan Cheng39623da2006-04-20 08:58:49 +00003060 return true;
3061}
3062
Nate Begeman9008ca62009-04-27 18:41:29 +00003063static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003064 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 SmallVector<int, 8> M;
3066 N->getMask(M);
3067 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003068}
3069
Evan Chengd9539472006-04-14 21:59:03 +00003070/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3071/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003072bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3073 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003074 return false;
3075
3076 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003077 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 int Elt = N->getMaskElt(i);
3079 if (Elt >= 0 && Elt != 1)
3080 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003081 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003082
3083 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003084 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003085 int Elt = N->getMaskElt(i);
3086 if (Elt >= 0 && Elt != 3)
3087 return false;
3088 if (Elt == 3)
3089 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003090 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003091 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003092 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003093 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003094}
3095
3096/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3097/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003098bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3099 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003100 return false;
3101
3102 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003103 for (unsigned i = 0; i < 2; ++i)
3104 if (N->getMaskElt(i) > 0)
3105 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003106
3107 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003108 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003109 int Elt = N->getMaskElt(i);
3110 if (Elt >= 0 && Elt != 2)
3111 return false;
3112 if (Elt == 2)
3113 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003114 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003115 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003116 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003117}
3118
Evan Cheng0b457f02008-09-25 20:50:48 +00003119/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3120/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003121bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3122 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003123
Nate Begeman9008ca62009-04-27 18:41:29 +00003124 for (int i = 0; i < e; ++i)
3125 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003126 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003127 for (int i = 0; i < e; ++i)
3128 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003129 return false;
3130 return true;
3131}
3132
Evan Cheng63d33002006-03-22 08:01:21 +00003133/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003134/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003135unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003136 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3137 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3138
Evan Chengb9df0ca2006-03-22 02:53:00 +00003139 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3140 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003141 for (int i = 0; i < NumOperands; ++i) {
3142 int Val = SVOp->getMaskElt(NumOperands-i-1);
3143 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003144 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003145 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003146 if (i != NumOperands - 1)
3147 Mask <<= Shift;
3148 }
Evan Cheng63d33002006-03-22 08:01:21 +00003149 return Mask;
3150}
3151
Evan Cheng506d3df2006-03-29 23:07:14 +00003152/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003153/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003154unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003155 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003156 unsigned Mask = 0;
3157 // 8 nodes, but we only care about the last 4.
3158 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003159 int Val = SVOp->getMaskElt(i);
3160 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003161 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003162 if (i != 4)
3163 Mask <<= 2;
3164 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003165 return Mask;
3166}
3167
3168/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003169/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003170unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003171 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003172 unsigned Mask = 0;
3173 // 8 nodes, but we only care about the first 4.
3174 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003175 int Val = SVOp->getMaskElt(i);
3176 if (Val >= 0)
3177 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003178 if (i != 0)
3179 Mask <<= 2;
3180 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003181 return Mask;
3182}
3183
Nate Begemana09008b2009-10-19 02:17:23 +00003184/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3185/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3186unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3187 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3188 EVT VVT = N->getValueType(0);
3189 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3190 int Val = 0;
3191
3192 unsigned i, e;
3193 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3194 Val = SVOp->getMaskElt(i);
3195 if (Val >= 0)
3196 break;
3197 }
3198 return (Val - i) * EltSize;
3199}
3200
Evan Cheng37b73872009-07-30 08:33:02 +00003201/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3202/// constant +0.0.
3203bool X86::isZeroNode(SDValue Elt) {
3204 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003205 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003206 (isa<ConstantFPSDNode>(Elt) &&
3207 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3208}
3209
Nate Begeman9008ca62009-04-27 18:41:29 +00003210/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3211/// their permute mask.
3212static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3213 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003214 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003215 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003216 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003217
Nate Begeman5a5ca152009-04-29 05:20:52 +00003218 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003219 int idx = SVOp->getMaskElt(i);
3220 if (idx < 0)
3221 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003222 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003223 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003224 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003225 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003226 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003227 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3228 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003229}
3230
Evan Cheng779ccea2007-12-07 21:30:01 +00003231/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3232/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003233static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003234 unsigned NumElems = VT.getVectorNumElements();
3235 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003236 int idx = Mask[i];
3237 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003238 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003239 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003240 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003241 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003242 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003243 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003244}
3245
Evan Cheng533a0aa2006-04-19 20:35:22 +00003246/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3247/// match movhlps. The lower half elements should come from upper half of
3248/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003249/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003250static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3251 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003252 return false;
3253 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003254 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003255 return false;
3256 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003257 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003258 return false;
3259 return true;
3260}
3261
Evan Cheng5ced1d82006-04-06 23:23:56 +00003262/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003263/// is promoted to a vector. It also returns the LoadSDNode by reference if
3264/// required.
3265static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003266 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3267 return false;
3268 N = N->getOperand(0).getNode();
3269 if (!ISD::isNON_EXTLoad(N))
3270 return false;
3271 if (LD)
3272 *LD = cast<LoadSDNode>(N);
3273 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003274}
3275
Evan Cheng533a0aa2006-04-19 20:35:22 +00003276/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3277/// match movlp{s|d}. The lower half elements should come from lower half of
3278/// V1 (and in order), and the upper half elements should come from the upper
3279/// half of V2 (and in order). And since V1 will become the source of the
3280/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003281static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3282 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003283 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003284 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003285 // Is V2 is a vector load, don't do this transformation. We will try to use
3286 // load folding shufps op.
3287 if (ISD::isNON_EXTLoad(V2))
3288 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003289
Nate Begeman5a5ca152009-04-29 05:20:52 +00003290 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003291
Evan Cheng533a0aa2006-04-19 20:35:22 +00003292 if (NumElems != 2 && NumElems != 4)
3293 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003294 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003295 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003296 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003297 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003298 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003299 return false;
3300 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003301}
3302
Evan Cheng39623da2006-04-20 08:58:49 +00003303/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3304/// all the same.
3305static bool isSplatVector(SDNode *N) {
3306 if (N->getOpcode() != ISD::BUILD_VECTOR)
3307 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003308
Dan Gohman475871a2008-07-27 21:46:04 +00003309 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003310 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3311 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003312 return false;
3313 return true;
3314}
3315
Evan Cheng213d2cf2007-05-17 18:45:50 +00003316/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003317/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003318/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003319static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003320 SDValue V1 = N->getOperand(0);
3321 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003322 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3323 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003324 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003325 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003326 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003327 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3328 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003329 if (Opc != ISD::BUILD_VECTOR ||
3330 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003331 return false;
3332 } else if (Idx >= 0) {
3333 unsigned Opc = V1.getOpcode();
3334 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3335 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003336 if (Opc != ISD::BUILD_VECTOR ||
3337 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003338 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003339 }
3340 }
3341 return true;
3342}
3343
3344/// getZeroVector - Returns a vector of specified type with all zero elements.
3345///
Owen Andersone50ed302009-08-10 22:56:29 +00003346static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003347 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003348 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003349
Chris Lattner8a594482007-11-25 00:24:49 +00003350 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3351 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003352 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003353 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003354 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3355 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003356 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3358 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003359 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003360 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3361 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003362 }
Dale Johannesenace16102009-02-03 19:33:06 +00003363 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003364}
3365
Chris Lattner8a594482007-11-25 00:24:49 +00003366/// getOnesVector - Returns a vector of specified type with all bits set.
3367///
Owen Andersone50ed302009-08-10 22:56:29 +00003368static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003369 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003370
Chris Lattner8a594482007-11-25 00:24:49 +00003371 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3372 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003373 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003374 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003375 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003376 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003377 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003378 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003379 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003380}
3381
3382
Evan Cheng39623da2006-04-20 08:58:49 +00003383/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3384/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003385static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003386 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003387 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003388
Evan Cheng39623da2006-04-20 08:58:49 +00003389 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 SmallVector<int, 8> MaskVec;
3391 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003392
Nate Begeman5a5ca152009-04-29 05:20:52 +00003393 for (unsigned i = 0; i != NumElems; ++i) {
3394 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 MaskVec[i] = NumElems;
3396 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003397 }
Evan Cheng39623da2006-04-20 08:58:49 +00003398 }
Evan Cheng39623da2006-04-20 08:58:49 +00003399 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003400 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3401 SVOp->getOperand(1), &MaskVec[0]);
3402 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003403}
3404
Evan Cheng017dcc62006-04-21 01:05:10 +00003405/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3406/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003407static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003408 SDValue V2) {
3409 unsigned NumElems = VT.getVectorNumElements();
3410 SmallVector<int, 8> Mask;
3411 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003412 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003413 Mask.push_back(i);
3414 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003415}
3416
Nate Begeman9008ca62009-04-27 18:41:29 +00003417/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003418static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003419 SDValue V2) {
3420 unsigned NumElems = VT.getVectorNumElements();
3421 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003422 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003423 Mask.push_back(i);
3424 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003425 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003426 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003427}
3428
Nate Begeman9008ca62009-04-27 18:41:29 +00003429/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003430static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003431 SDValue V2) {
3432 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003433 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003434 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003435 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003436 Mask.push_back(i + Half);
3437 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003438 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003439 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003440}
3441
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003442/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003443static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003444 bool HasSSE2) {
3445 if (SV->getValueType(0).getVectorNumElements() <= 4)
3446 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003447
Owen Anderson825b72b2009-08-11 20:47:22 +00003448 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003449 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003450 DebugLoc dl = SV->getDebugLoc();
3451 SDValue V1 = SV->getOperand(0);
3452 int NumElems = VT.getVectorNumElements();
3453 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003454
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 // unpack elements to the correct location
3456 while (NumElems > 4) {
3457 if (EltNo < NumElems/2) {
3458 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3459 } else {
3460 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3461 EltNo -= NumElems/2;
3462 }
3463 NumElems >>= 1;
3464 }
Eric Christopherfd179292009-08-27 18:07:15 +00003465
Nate Begeman9008ca62009-04-27 18:41:29 +00003466 // Perform the splat.
3467 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003468 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003469 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3470 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003471}
3472
Evan Chengba05f722006-04-21 23:03:30 +00003473/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003474/// vector of zero or undef vector. This produces a shuffle where the low
3475/// element of V2 is swizzled into the zero/undef vector, landing at element
3476/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003477static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003478 bool isZero, bool HasSSE2,
3479 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003480 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003481 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003482 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3483 unsigned NumElems = VT.getVectorNumElements();
3484 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003485 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003486 // If this is the insertion idx, put the low elt of V2 here.
3487 MaskVec.push_back(i == Idx ? NumElems : i);
3488 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003489}
3490
Evan Chengf26ffe92008-05-29 08:22:04 +00003491/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3492/// a shuffle that is zero.
3493static
Nate Begeman9008ca62009-04-27 18:41:29 +00003494unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3495 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003496 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003497 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003498 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003499 int Idx = SVOp->getMaskElt(Index);
3500 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003501 ++NumZeros;
3502 continue;
3503 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003504 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003505 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003506 ++NumZeros;
3507 else
3508 break;
3509 }
3510 return NumZeros;
3511}
3512
3513/// isVectorShift - Returns true if the shuffle can be implemented as a
3514/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003515/// FIXME: split into pslldqi, psrldqi, palignr variants.
3516static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003517 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003518 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003519
3520 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003521 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003522 if (!NumZeros) {
3523 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003524 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003525 if (!NumZeros)
3526 return false;
3527 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003528 bool SeenV1 = false;
3529 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003530 for (unsigned i = NumZeros; i < NumElems; ++i) {
3531 unsigned Val = isLeft ? (i - NumZeros) : i;
3532 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3533 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003534 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003535 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003536 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003537 SeenV1 = true;
3538 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003539 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003540 SeenV2 = true;
3541 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003542 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003543 return false;
3544 }
3545 if (SeenV1 && SeenV2)
3546 return false;
3547
Nate Begeman9008ca62009-04-27 18:41:29 +00003548 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003549 ShAmt = NumZeros;
3550 return true;
3551}
3552
3553
Evan Chengc78d3b42006-04-24 18:01:45 +00003554/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3555///
Dan Gohman475871a2008-07-27 21:46:04 +00003556static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003557 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003558 SelectionDAG &DAG,
3559 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003560 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003561 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003562
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003563 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003564 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003565 bool First = true;
3566 for (unsigned i = 0; i < 16; ++i) {
3567 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3568 if (ThisIsNonZero && First) {
3569 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003570 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003571 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003572 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003573 First = false;
3574 }
3575
3576 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003577 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003578 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3579 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003580 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003581 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003582 }
3583 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3585 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3586 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003587 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003589 } else
3590 ThisElt = LastElt;
3591
Gabor Greifba36cb52008-08-28 21:40:38 +00003592 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003594 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003595 }
3596 }
3597
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003599}
3600
Bill Wendlinga348c562007-03-22 18:42:45 +00003601/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003602///
Dan Gohman475871a2008-07-27 21:46:04 +00003603static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003604 unsigned NumNonZero, unsigned NumZero,
3605 SelectionDAG &DAG,
3606 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003607 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003608 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003609
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003610 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003611 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003612 bool First = true;
3613 for (unsigned i = 0; i < 8; ++i) {
3614 bool isNonZero = (NonZeros & (1 << i)) != 0;
3615 if (isNonZero) {
3616 if (First) {
3617 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003619 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003620 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003621 First = false;
3622 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003623 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003624 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003625 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003626 }
3627 }
3628
3629 return V;
3630}
3631
Evan Chengf26ffe92008-05-29 08:22:04 +00003632/// getVShift - Return a vector logical shift node.
3633///
Owen Andersone50ed302009-08-10 22:56:29 +00003634static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003635 unsigned NumBits, SelectionDAG &DAG,
3636 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003637 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003638 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003639 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003640 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3641 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3642 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003643 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003644}
3645
Dan Gohman475871a2008-07-27 21:46:04 +00003646SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003647X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003648 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003649
3650 // Check if the scalar load can be widened into a vector load. And if
3651 // the address is "base + cst" see if the cst can be "absorbed" into
3652 // the shuffle mask.
3653 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3654 SDValue Ptr = LD->getBasePtr();
3655 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3656 return SDValue();
3657 EVT PVT = LD->getValueType(0);
3658 if (PVT != MVT::i32 && PVT != MVT::f32)
3659 return SDValue();
3660
3661 int FI = -1;
3662 int64_t Offset = 0;
3663 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3664 FI = FINode->getIndex();
3665 Offset = 0;
3666 } else if (Ptr.getOpcode() == ISD::ADD &&
3667 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3668 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3669 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3670 Offset = Ptr.getConstantOperandVal(1);
3671 Ptr = Ptr.getOperand(0);
3672 } else {
3673 return SDValue();
3674 }
3675
3676 SDValue Chain = LD->getChain();
3677 // Make sure the stack object alignment is at least 16.
3678 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3679 if (DAG.InferPtrAlignment(Ptr) < 16) {
3680 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003681 // Can't change the alignment. FIXME: It's possible to compute
3682 // the exact stack offset and reference FI + adjust offset instead.
3683 // If someone *really* cares about this. That's the way to implement it.
3684 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003685 } else {
3686 MFI->setObjectAlignment(FI, 16);
3687 }
3688 }
3689
3690 // (Offset % 16) must be multiple of 4. Then address is then
3691 // Ptr + (Offset & ~15).
3692 if (Offset < 0)
3693 return SDValue();
3694 if ((Offset % 16) & 3)
3695 return SDValue();
3696 int64_t StartOffset = Offset & ~15;
3697 if (StartOffset)
3698 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3699 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3700
3701 int EltNo = (Offset - StartOffset) >> 2;
3702 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3703 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003704 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3705 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003706 // Canonicalize it to a v4i32 shuffle.
3707 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3708 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3709 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3710 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3711 }
3712
3713 return SDValue();
3714}
3715
Nate Begeman1449f292010-03-24 22:19:06 +00003716/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3717/// vector of type 'VT', see if the elements can be replaced by a single large
3718/// load which has the same value as a build_vector whose operands are 'elts'.
3719///
3720/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3721///
3722/// FIXME: we'd also like to handle the case where the last elements are zero
3723/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3724/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003725static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3726 DebugLoc &dl, SelectionDAG &DAG) {
3727 EVT EltVT = VT.getVectorElementType();
3728 unsigned NumElems = Elts.size();
3729
Nate Begemanfdea31a2010-03-24 20:49:50 +00003730 LoadSDNode *LDBase = NULL;
3731 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003732
3733 // For each element in the initializer, see if we've found a load or an undef.
3734 // If we don't find an initial load element, or later load elements are
3735 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003736 for (unsigned i = 0; i < NumElems; ++i) {
3737 SDValue Elt = Elts[i];
3738
3739 if (!Elt.getNode() ||
3740 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3741 return SDValue();
3742 if (!LDBase) {
3743 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3744 return SDValue();
3745 LDBase = cast<LoadSDNode>(Elt.getNode());
3746 LastLoadedElt = i;
3747 continue;
3748 }
3749 if (Elt.getOpcode() == ISD::UNDEF)
3750 continue;
3751
3752 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3753 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3754 return SDValue();
3755 LastLoadedElt = i;
3756 }
Nate Begeman1449f292010-03-24 22:19:06 +00003757
3758 // If we have found an entire vector of loads and undefs, then return a large
3759 // load of the entire vector width starting at the base pointer. If we found
3760 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003761 if (LastLoadedElt == NumElems - 1) {
3762 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3763 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3764 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3765 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3766 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3767 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3768 LDBase->isVolatile(), LDBase->isNonTemporal(),
3769 LDBase->getAlignment());
3770 } else if (NumElems == 4 && LastLoadedElt == 1) {
3771 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3772 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3773 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3774 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3775 }
3776 return SDValue();
3777}
3778
Evan Chengc3630942009-12-09 21:00:30 +00003779SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003780X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003781 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003782 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003783 if (ISD::isBuildVectorAllZeros(Op.getNode())
3784 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003785 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3786 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3787 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003789 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003790
Gabor Greifba36cb52008-08-28 21:40:38 +00003791 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003792 return getOnesVector(Op.getValueType(), DAG, dl);
3793 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003794 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003795
Owen Andersone50ed302009-08-10 22:56:29 +00003796 EVT VT = Op.getValueType();
3797 EVT ExtVT = VT.getVectorElementType();
3798 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003799
3800 unsigned NumElems = Op.getNumOperands();
3801 unsigned NumZero = 0;
3802 unsigned NumNonZero = 0;
3803 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003804 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003805 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003806 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003807 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003808 if (Elt.getOpcode() == ISD::UNDEF)
3809 continue;
3810 Values.insert(Elt);
3811 if (Elt.getOpcode() != ISD::Constant &&
3812 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003813 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003814 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003815 NumZero++;
3816 else {
3817 NonZeros |= (1 << i);
3818 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003819 }
3820 }
3821
Dan Gohman7f321562007-06-25 16:23:39 +00003822 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003823 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003824 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003825 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003826
Chris Lattner67f453a2008-03-09 05:42:06 +00003827 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003828 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003829 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003830 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003831
Chris Lattner62098042008-03-09 01:05:04 +00003832 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3833 // the value are obviously zero, truncate the value to i32 and do the
3834 // insertion that way. Only do this if the value is non-constant or if the
3835 // value is a constant being inserted into element 0. It is cheaper to do
3836 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003837 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003838 (!IsAllConstants || Idx == 0)) {
3839 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3840 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003841 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3842 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003843
Chris Lattner62098042008-03-09 01:05:04 +00003844 // Truncate the value (which may itself be a constant) to i32, and
3845 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003847 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003848 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3849 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003850
Chris Lattner62098042008-03-09 01:05:04 +00003851 // Now we have our 32-bit value zero extended in the low element of
3852 // a vector. If Idx != 0, swizzle it into place.
3853 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003854 SmallVector<int, 4> Mask;
3855 Mask.push_back(Idx);
3856 for (unsigned i = 1; i != VecElts; ++i)
3857 Mask.push_back(i);
3858 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003859 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003860 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003861 }
Dale Johannesenace16102009-02-03 19:33:06 +00003862 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003863 }
3864 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003865
Chris Lattner19f79692008-03-08 22:59:52 +00003866 // If we have a constant or non-constant insertion into the low element of
3867 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3868 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003869 // depending on what the source datatype is.
3870 if (Idx == 0) {
3871 if (NumZero == 0) {
3872 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003873 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3874 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003875 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3876 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3877 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3878 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003879 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3880 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3881 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003882 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3883 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3884 Subtarget->hasSSE2(), DAG);
3885 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3886 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003887 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003888
3889 // Is it a vector logical left shift?
3890 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003891 X86::isZeroNode(Op.getOperand(0)) &&
3892 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003893 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003894 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003895 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003896 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003897 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003898 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003899
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003900 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003901 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003902
Chris Lattner19f79692008-03-08 22:59:52 +00003903 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3904 // is a non-constant being inserted into an element other than the low one,
3905 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3906 // movd/movss) to move this into the low element, then shuffle it into
3907 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003908 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003909 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003910
Evan Cheng0db9fe62006-04-25 20:13:52 +00003911 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003912 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3913 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003914 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003915 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003916 MaskVec.push_back(i == Idx ? 0 : 1);
3917 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003918 }
3919 }
3920
Chris Lattner67f453a2008-03-09 05:42:06 +00003921 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003922 if (Values.size() == 1) {
3923 if (EVTBits == 32) {
3924 // Instead of a shuffle like this:
3925 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3926 // Check if it's possible to issue this instead.
3927 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3928 unsigned Idx = CountTrailingZeros_32(NonZeros);
3929 SDValue Item = Op.getOperand(Idx);
3930 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3931 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3932 }
Dan Gohman475871a2008-07-27 21:46:04 +00003933 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003934 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003935
Dan Gohmana3941172007-07-24 22:55:08 +00003936 // A vector full of immediates; various special cases are already
3937 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003938 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003939 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003940
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003941 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003942 if (EVTBits == 64) {
3943 if (NumNonZero == 1) {
3944 // One half is zero or undef.
3945 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003946 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003947 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003948 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3949 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003950 }
Dan Gohman475871a2008-07-27 21:46:04 +00003951 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003952 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003953
3954 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003955 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003956 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003957 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003958 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003959 }
3960
Bill Wendling826f36f2007-03-28 00:57:11 +00003961 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003962 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003963 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003964 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003965 }
3966
3967 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003968 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003969 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003970 if (NumElems == 4 && NumZero > 0) {
3971 for (unsigned i = 0; i < 4; ++i) {
3972 bool isZero = !(NonZeros & (1 << i));
3973 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003974 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003975 else
Dale Johannesenace16102009-02-03 19:33:06 +00003976 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003977 }
3978
3979 for (unsigned i = 0; i < 2; ++i) {
3980 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3981 default: break;
3982 case 0:
3983 V[i] = V[i*2]; // Must be a zero vector.
3984 break;
3985 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003986 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003987 break;
3988 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003989 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003990 break;
3991 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003992 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003993 break;
3994 }
3995 }
3996
Nate Begeman9008ca62009-04-27 18:41:29 +00003997 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003998 bool Reverse = (NonZeros & 0x3) == 2;
3999 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004000 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004001 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4002 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004003 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4004 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004005 }
4006
Nate Begemanfdea31a2010-03-24 20:49:50 +00004007 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4008 // Check for a build vector of consecutive loads.
4009 for (unsigned i = 0; i < NumElems; ++i)
4010 V[i] = Op.getOperand(i);
4011
4012 // Check for elements which are consecutive loads.
4013 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4014 if (LD.getNode())
4015 return LD;
4016
4017 // For SSE 4.1, use inserts into undef.
4018 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004019 V[0] = DAG.getUNDEF(VT);
4020 for (unsigned i = 0; i < NumElems; ++i)
4021 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4022 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4023 Op.getOperand(i), DAG.getIntPtrConstant(i));
4024 return V[0];
4025 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004026
4027 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004028 // e.g. for v4f32
4029 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4030 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4031 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004032 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004033 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004034 NumElems >>= 1;
4035 while (NumElems != 0) {
4036 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004037 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004038 NumElems >>= 1;
4039 }
4040 return V[0];
4041 }
Dan Gohman475871a2008-07-27 21:46:04 +00004042 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004043}
4044
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004045SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004046X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004047 // We support concatenate two MMX registers and place them in a MMX
4048 // register. This is better than doing a stack convert.
4049 DebugLoc dl = Op.getDebugLoc();
4050 EVT ResVT = Op.getValueType();
4051 assert(Op.getNumOperands() == 2);
4052 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4053 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4054 int Mask[2];
4055 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4056 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4057 InVec = Op.getOperand(1);
4058 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4059 unsigned NumElts = ResVT.getVectorNumElements();
4060 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4061 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4062 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4063 } else {
4064 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4065 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4066 Mask[0] = 0; Mask[1] = 2;
4067 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4068 }
4069 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4070}
4071
Nate Begemanb9a47b82009-02-23 08:49:38 +00004072// v8i16 shuffles - Prefer shuffles in the following order:
4073// 1. [all] pshuflw, pshufhw, optional move
4074// 2. [ssse3] 1 x pshufb
4075// 3. [ssse3] 2 x pshufb + 1 x por
4076// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004077static
Nate Begeman9008ca62009-04-27 18:41:29 +00004078SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004079 SelectionDAG &DAG,
4080 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004081 SDValue V1 = SVOp->getOperand(0);
4082 SDValue V2 = SVOp->getOperand(1);
4083 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004084 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004085
Nate Begemanb9a47b82009-02-23 08:49:38 +00004086 // Determine if more than 1 of the words in each of the low and high quadwords
4087 // of the result come from the same quadword of one of the two inputs. Undef
4088 // mask values count as coming from any quadword, for better codegen.
4089 SmallVector<unsigned, 4> LoQuad(4);
4090 SmallVector<unsigned, 4> HiQuad(4);
4091 BitVector InputQuads(4);
4092 for (unsigned i = 0; i < 8; ++i) {
4093 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004094 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004095 MaskVals.push_back(EltIdx);
4096 if (EltIdx < 0) {
4097 ++Quad[0];
4098 ++Quad[1];
4099 ++Quad[2];
4100 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004101 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004102 }
4103 ++Quad[EltIdx / 4];
4104 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004105 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004106
Nate Begemanb9a47b82009-02-23 08:49:38 +00004107 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004108 unsigned MaxQuad = 1;
4109 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004110 if (LoQuad[i] > MaxQuad) {
4111 BestLoQuad = i;
4112 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004113 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004114 }
4115
Nate Begemanb9a47b82009-02-23 08:49:38 +00004116 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004117 MaxQuad = 1;
4118 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004119 if (HiQuad[i] > MaxQuad) {
4120 BestHiQuad = i;
4121 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004122 }
4123 }
4124
Nate Begemanb9a47b82009-02-23 08:49:38 +00004125 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004126 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004127 // single pshufb instruction is necessary. If There are more than 2 input
4128 // quads, disable the next transformation since it does not help SSSE3.
4129 bool V1Used = InputQuads[0] || InputQuads[1];
4130 bool V2Used = InputQuads[2] || InputQuads[3];
4131 if (TLI.getSubtarget()->hasSSSE3()) {
4132 if (InputQuads.count() == 2 && V1Used && V2Used) {
4133 BestLoQuad = InputQuads.find_first();
4134 BestHiQuad = InputQuads.find_next(BestLoQuad);
4135 }
4136 if (InputQuads.count() > 2) {
4137 BestLoQuad = -1;
4138 BestHiQuad = -1;
4139 }
4140 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004141
Nate Begemanb9a47b82009-02-23 08:49:38 +00004142 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4143 // the shuffle mask. If a quad is scored as -1, that means that it contains
4144 // words from all 4 input quadwords.
4145 SDValue NewV;
4146 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004147 SmallVector<int, 8> MaskV;
4148 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4149 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004150 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004151 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4152 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4153 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004154
Nate Begemanb9a47b82009-02-23 08:49:38 +00004155 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4156 // source words for the shuffle, to aid later transformations.
4157 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004158 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004159 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004160 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004161 if (idx != (int)i)
4162 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004163 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004164 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004165 AllWordsInNewV = false;
4166 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004167 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004168
Nate Begemanb9a47b82009-02-23 08:49:38 +00004169 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4170 if (AllWordsInNewV) {
4171 for (int i = 0; i != 8; ++i) {
4172 int idx = MaskVals[i];
4173 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004174 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004175 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004176 if ((idx != i) && idx < 4)
4177 pshufhw = false;
4178 if ((idx != i) && idx > 3)
4179 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004180 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004181 V1 = NewV;
4182 V2Used = false;
4183 BestLoQuad = 0;
4184 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004185 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004186
Nate Begemanb9a47b82009-02-23 08:49:38 +00004187 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4188 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004189 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004190 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004191 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004192 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004193 }
Eric Christopherfd179292009-08-27 18:07:15 +00004194
Nate Begemanb9a47b82009-02-23 08:49:38 +00004195 // If we have SSSE3, and all words of the result are from 1 input vector,
4196 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4197 // is present, fall back to case 4.
4198 if (TLI.getSubtarget()->hasSSSE3()) {
4199 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004200
Nate Begemanb9a47b82009-02-23 08:49:38 +00004201 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004202 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004203 // mask, and elements that come from V1 in the V2 mask, so that the two
4204 // results can be OR'd together.
4205 bool TwoInputs = V1Used && V2Used;
4206 for (unsigned i = 0; i != 8; ++i) {
4207 int EltIdx = MaskVals[i] * 2;
4208 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4210 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004211 continue;
4212 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004213 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4214 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004215 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004216 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004217 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004218 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004219 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004220 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004221 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004222
Nate Begemanb9a47b82009-02-23 08:49:38 +00004223 // Calculate the shuffle mask for the second input, shuffle it, and
4224 // OR it with the first shuffled input.
4225 pshufbMask.clear();
4226 for (unsigned i = 0; i != 8; ++i) {
4227 int EltIdx = MaskVals[i] * 2;
4228 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4230 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004231 continue;
4232 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4234 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004235 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004237 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004238 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004239 MVT::v16i8, &pshufbMask[0], 16));
4240 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4241 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004242 }
4243
4244 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4245 // and update MaskVals with new element order.
4246 BitVector InOrder(8);
4247 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004248 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004249 for (int i = 0; i != 4; ++i) {
4250 int idx = MaskVals[i];
4251 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004252 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004253 InOrder.set(i);
4254 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004255 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004256 InOrder.set(i);
4257 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004258 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004259 }
4260 }
4261 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004262 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004263 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004264 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004265 }
Eric Christopherfd179292009-08-27 18:07:15 +00004266
Nate Begemanb9a47b82009-02-23 08:49:38 +00004267 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4268 // and update MaskVals with the new element order.
4269 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004270 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004271 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004272 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004273 for (unsigned i = 4; i != 8; ++i) {
4274 int idx = MaskVals[i];
4275 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004276 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004277 InOrder.set(i);
4278 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004279 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004280 InOrder.set(i);
4281 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004282 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004283 }
4284 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004285 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004286 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004287 }
Eric Christopherfd179292009-08-27 18:07:15 +00004288
Nate Begemanb9a47b82009-02-23 08:49:38 +00004289 // In case BestHi & BestLo were both -1, which means each quadword has a word
4290 // from each of the four input quadwords, calculate the InOrder bitvector now
4291 // before falling through to the insert/extract cleanup.
4292 if (BestLoQuad == -1 && BestHiQuad == -1) {
4293 NewV = V1;
4294 for (int i = 0; i != 8; ++i)
4295 if (MaskVals[i] < 0 || MaskVals[i] == i)
4296 InOrder.set(i);
4297 }
Eric Christopherfd179292009-08-27 18:07:15 +00004298
Nate Begemanb9a47b82009-02-23 08:49:38 +00004299 // The other elements are put in the right place using pextrw and pinsrw.
4300 for (unsigned i = 0; i != 8; ++i) {
4301 if (InOrder[i])
4302 continue;
4303 int EltIdx = MaskVals[i];
4304 if (EltIdx < 0)
4305 continue;
4306 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004307 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004308 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004309 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004310 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004311 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004312 DAG.getIntPtrConstant(i));
4313 }
4314 return NewV;
4315}
4316
4317// v16i8 shuffles - Prefer shuffles in the following order:
4318// 1. [ssse3] 1 x pshufb
4319// 2. [ssse3] 2 x pshufb + 1 x por
4320// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4321static
Nate Begeman9008ca62009-04-27 18:41:29 +00004322SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004323 SelectionDAG &DAG,
4324 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 SDValue V1 = SVOp->getOperand(0);
4326 SDValue V2 = SVOp->getOperand(1);
4327 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004328 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004329 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004330
Nate Begemanb9a47b82009-02-23 08:49:38 +00004331 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004332 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004333 // present, fall back to case 3.
4334 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4335 bool V1Only = true;
4336 bool V2Only = true;
4337 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004338 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004339 if (EltIdx < 0)
4340 continue;
4341 if (EltIdx < 16)
4342 V2Only = false;
4343 else
4344 V1Only = false;
4345 }
Eric Christopherfd179292009-08-27 18:07:15 +00004346
Nate Begemanb9a47b82009-02-23 08:49:38 +00004347 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4348 if (TLI.getSubtarget()->hasSSSE3()) {
4349 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004350
Nate Begemanb9a47b82009-02-23 08:49:38 +00004351 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004352 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004353 //
4354 // Otherwise, we have elements from both input vectors, and must zero out
4355 // elements that come from V2 in the first mask, and V1 in the second mask
4356 // so that we can OR them together.
4357 bool TwoInputs = !(V1Only || V2Only);
4358 for (unsigned i = 0; i != 16; ++i) {
4359 int EltIdx = MaskVals[i];
4360 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004361 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004362 continue;
4363 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004364 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004365 }
4366 // If all the elements are from V2, assign it to V1 and return after
4367 // building the first pshufb.
4368 if (V2Only)
4369 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004370 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004371 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004372 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004373 if (!TwoInputs)
4374 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004375
Nate Begemanb9a47b82009-02-23 08:49:38 +00004376 // Calculate the shuffle mask for the second input, shuffle it, and
4377 // OR it with the first shuffled input.
4378 pshufbMask.clear();
4379 for (unsigned i = 0; i != 16; ++i) {
4380 int EltIdx = MaskVals[i];
4381 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004382 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004383 continue;
4384 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004385 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004386 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004387 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004388 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004389 MVT::v16i8, &pshufbMask[0], 16));
4390 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004391 }
Eric Christopherfd179292009-08-27 18:07:15 +00004392
Nate Begemanb9a47b82009-02-23 08:49:38 +00004393 // No SSSE3 - Calculate in place words and then fix all out of place words
4394 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4395 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004396 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4397 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004398 SDValue NewV = V2Only ? V2 : V1;
4399 for (int i = 0; i != 8; ++i) {
4400 int Elt0 = MaskVals[i*2];
4401 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004402
Nate Begemanb9a47b82009-02-23 08:49:38 +00004403 // This word of the result is all undef, skip it.
4404 if (Elt0 < 0 && Elt1 < 0)
4405 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004406
Nate Begemanb9a47b82009-02-23 08:49:38 +00004407 // This word of the result is already in the correct place, skip it.
4408 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4409 continue;
4410 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4411 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004412
Nate Begemanb9a47b82009-02-23 08:49:38 +00004413 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4414 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4415 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004416
4417 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4418 // using a single extract together, load it and store it.
4419 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004420 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004421 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004422 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004423 DAG.getIntPtrConstant(i));
4424 continue;
4425 }
4426
Nate Begemanb9a47b82009-02-23 08:49:38 +00004427 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004428 // source byte is not also odd, shift the extracted word left 8 bits
4429 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004430 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004431 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004432 DAG.getIntPtrConstant(Elt1 / 2));
4433 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004434 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004435 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004436 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004437 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4438 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004439 }
4440 // If Elt0 is defined, extract it from the appropriate source. If the
4441 // source byte is not also even, shift the extracted word right 8 bits. If
4442 // Elt1 was also defined, OR the extracted values together before
4443 // inserting them in the result.
4444 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004445 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004446 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4447 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004448 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004449 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004450 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004451 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4452 DAG.getConstant(0x00FF, MVT::i16));
4453 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004454 : InsElt0;
4455 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004456 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004457 DAG.getIntPtrConstant(i));
4458 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004459 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004460}
4461
Evan Cheng7a831ce2007-12-15 03:00:47 +00004462/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004463/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004464/// done when every pair / quad of shuffle mask elements point to elements in
4465/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004466/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4467static
Nate Begeman9008ca62009-04-27 18:41:29 +00004468SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4469 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004470 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004471 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004472 SDValue V1 = SVOp->getOperand(0);
4473 SDValue V2 = SVOp->getOperand(1);
4474 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004475 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004476 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004477 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004478 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004479 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004480 case MVT::v4f32: NewVT = MVT::v2f64; break;
4481 case MVT::v4i32: NewVT = MVT::v2i64; break;
4482 case MVT::v8i16: NewVT = MVT::v4i32; break;
4483 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004484 }
4485
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004486 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004487 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004488 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004489 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004490 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004491 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 int Scale = NumElems / NewWidth;
4493 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004494 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004495 int StartIdx = -1;
4496 for (int j = 0; j < Scale; ++j) {
4497 int EltIdx = SVOp->getMaskElt(i+j);
4498 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004499 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004500 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004501 StartIdx = EltIdx - (EltIdx % Scale);
4502 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004503 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004504 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004505 if (StartIdx == -1)
4506 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004507 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004508 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004509 }
4510
Dale Johannesenace16102009-02-03 19:33:06 +00004511 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4512 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004513 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004514}
4515
Evan Chengd880b972008-05-09 21:53:03 +00004516/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004517///
Owen Andersone50ed302009-08-10 22:56:29 +00004518static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004519 SDValue SrcOp, SelectionDAG &DAG,
4520 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004521 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004522 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004523 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004524 LD = dyn_cast<LoadSDNode>(SrcOp);
4525 if (!LD) {
4526 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4527 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004528 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4529 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004530 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4531 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004532 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004533 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004534 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004535 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4536 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4537 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4538 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004539 SrcOp.getOperand(0)
4540 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004541 }
4542 }
4543 }
4544
Dale Johannesenace16102009-02-03 19:33:06 +00004545 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4546 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004547 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004548 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004549}
4550
Evan Chengace3c172008-07-22 21:13:36 +00004551/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4552/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004553static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004554LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4555 SDValue V1 = SVOp->getOperand(0);
4556 SDValue V2 = SVOp->getOperand(1);
4557 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004558 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004559
Evan Chengace3c172008-07-22 21:13:36 +00004560 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004561 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004562 SmallVector<int, 8> Mask1(4U, -1);
4563 SmallVector<int, 8> PermMask;
4564 SVOp->getMask(PermMask);
4565
Evan Chengace3c172008-07-22 21:13:36 +00004566 unsigned NumHi = 0;
4567 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004568 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004569 int Idx = PermMask[i];
4570 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004571 Locs[i] = std::make_pair(-1, -1);
4572 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004573 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4574 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004575 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004576 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004577 NumLo++;
4578 } else {
4579 Locs[i] = std::make_pair(1, NumHi);
4580 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004581 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004582 NumHi++;
4583 }
4584 }
4585 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004586
Evan Chengace3c172008-07-22 21:13:36 +00004587 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004588 // If no more than two elements come from either vector. This can be
4589 // implemented with two shuffles. First shuffle gather the elements.
4590 // The second shuffle, which takes the first shuffle as both of its
4591 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004592 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004593
Nate Begeman9008ca62009-04-27 18:41:29 +00004594 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004595
Evan Chengace3c172008-07-22 21:13:36 +00004596 for (unsigned i = 0; i != 4; ++i) {
4597 if (Locs[i].first == -1)
4598 continue;
4599 else {
4600 unsigned Idx = (i < 2) ? 0 : 4;
4601 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004602 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004603 }
4604 }
4605
Nate Begeman9008ca62009-04-27 18:41:29 +00004606 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004607 } else if (NumLo == 3 || NumHi == 3) {
4608 // Otherwise, we must have three elements from one vector, call it X, and
4609 // one element from the other, call it Y. First, use a shufps to build an
4610 // intermediate vector with the one element from Y and the element from X
4611 // that will be in the same half in the final destination (the indexes don't
4612 // matter). Then, use a shufps to build the final vector, taking the half
4613 // containing the element from Y from the intermediate, and the other half
4614 // from X.
4615 if (NumHi == 3) {
4616 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004617 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004618 std::swap(V1, V2);
4619 }
4620
4621 // Find the element from V2.
4622 unsigned HiIndex;
4623 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004624 int Val = PermMask[HiIndex];
4625 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004626 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004627 if (Val >= 4)
4628 break;
4629 }
4630
Nate Begeman9008ca62009-04-27 18:41:29 +00004631 Mask1[0] = PermMask[HiIndex];
4632 Mask1[1] = -1;
4633 Mask1[2] = PermMask[HiIndex^1];
4634 Mask1[3] = -1;
4635 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004636
4637 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004638 Mask1[0] = PermMask[0];
4639 Mask1[1] = PermMask[1];
4640 Mask1[2] = HiIndex & 1 ? 6 : 4;
4641 Mask1[3] = HiIndex & 1 ? 4 : 6;
4642 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004643 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004644 Mask1[0] = HiIndex & 1 ? 2 : 0;
4645 Mask1[1] = HiIndex & 1 ? 0 : 2;
4646 Mask1[2] = PermMask[2];
4647 Mask1[3] = PermMask[3];
4648 if (Mask1[2] >= 0)
4649 Mask1[2] += 4;
4650 if (Mask1[3] >= 0)
4651 Mask1[3] += 4;
4652 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004653 }
Evan Chengace3c172008-07-22 21:13:36 +00004654 }
4655
4656 // Break it into (shuffle shuffle_hi, shuffle_lo).
4657 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004658 SmallVector<int,8> LoMask(4U, -1);
4659 SmallVector<int,8> HiMask(4U, -1);
4660
4661 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004662 unsigned MaskIdx = 0;
4663 unsigned LoIdx = 0;
4664 unsigned HiIdx = 2;
4665 for (unsigned i = 0; i != 4; ++i) {
4666 if (i == 2) {
4667 MaskPtr = &HiMask;
4668 MaskIdx = 1;
4669 LoIdx = 0;
4670 HiIdx = 2;
4671 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004672 int Idx = PermMask[i];
4673 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004674 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004675 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004676 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004677 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004678 LoIdx++;
4679 } else {
4680 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004681 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004682 HiIdx++;
4683 }
4684 }
4685
Nate Begeman9008ca62009-04-27 18:41:29 +00004686 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4687 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4688 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004689 for (unsigned i = 0; i != 4; ++i) {
4690 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004691 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004692 } else {
4693 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004694 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004695 }
4696 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004697 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004698}
4699
Dan Gohman475871a2008-07-27 21:46:04 +00004700SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004701X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004702 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004703 SDValue V1 = Op.getOperand(0);
4704 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004705 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004706 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004707 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004708 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004709 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4710 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004711 bool V1IsSplat = false;
4712 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004713
Nate Begeman9008ca62009-04-27 18:41:29 +00004714 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004715 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004716
Nate Begeman9008ca62009-04-27 18:41:29 +00004717 // Promote splats to v4f32.
4718 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004719 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004720 return Op;
4721 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004722 }
4723
Evan Cheng7a831ce2007-12-15 03:00:47 +00004724 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4725 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004727 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004728 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004729 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004730 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004731 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004732 // FIXME: Figure out a cleaner way to do this.
4733 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004734 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004735 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004736 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004737 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4738 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4739 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004740 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004741 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004742 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4743 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004744 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004745 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004746 }
4747 }
Eric Christopherfd179292009-08-27 18:07:15 +00004748
Nate Begeman9008ca62009-04-27 18:41:29 +00004749 if (X86::isPSHUFDMask(SVOp))
4750 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004751
Evan Chengf26ffe92008-05-29 08:22:04 +00004752 // Check if this can be converted into a logical shift.
4753 bool isLeft = false;
4754 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004755 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004756 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004757 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004758 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004759 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004760 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004761 EVT EltVT = VT.getVectorElementType();
4762 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004763 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004764 }
Eric Christopherfd179292009-08-27 18:07:15 +00004765
Nate Begeman9008ca62009-04-27 18:41:29 +00004766 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004767 if (V1IsUndef)
4768 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004769 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004770 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004771 if (!isMMX)
4772 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004773 }
Eric Christopherfd179292009-08-27 18:07:15 +00004774
Nate Begeman9008ca62009-04-27 18:41:29 +00004775 // FIXME: fold these into legal mask.
4776 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4777 X86::isMOVSLDUPMask(SVOp) ||
4778 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004779 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004780 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004781 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004782
Nate Begeman9008ca62009-04-27 18:41:29 +00004783 if (ShouldXformToMOVHLPS(SVOp) ||
4784 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4785 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004786
Evan Chengf26ffe92008-05-29 08:22:04 +00004787 if (isShift) {
4788 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004789 EVT EltVT = VT.getVectorElementType();
4790 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004791 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004792 }
Eric Christopherfd179292009-08-27 18:07:15 +00004793
Evan Cheng9eca5e82006-10-25 21:49:50 +00004794 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004795 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4796 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004797 V1IsSplat = isSplatVector(V1.getNode());
4798 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004799
Chris Lattner8a594482007-11-25 00:24:49 +00004800 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004801 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004802 Op = CommuteVectorShuffle(SVOp, DAG);
4803 SVOp = cast<ShuffleVectorSDNode>(Op);
4804 V1 = SVOp->getOperand(0);
4805 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004806 std::swap(V1IsSplat, V2IsSplat);
4807 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004808 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004809 }
4810
Nate Begeman9008ca62009-04-27 18:41:29 +00004811 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4812 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004813 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004814 return V1;
4815 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4816 // the instruction selector will not match, so get a canonical MOVL with
4817 // swapped operands to undo the commute.
4818 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004819 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004820
Nate Begeman9008ca62009-04-27 18:41:29 +00004821 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4822 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4823 X86::isUNPCKLMask(SVOp) ||
4824 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004825 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004826
Evan Cheng9bbbb982006-10-25 20:48:19 +00004827 if (V2IsSplat) {
4828 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004829 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004830 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004831 SDValue NewMask = NormalizeMask(SVOp, DAG);
4832 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4833 if (NSVOp != SVOp) {
4834 if (X86::isUNPCKLMask(NSVOp, true)) {
4835 return NewMask;
4836 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4837 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004838 }
4839 }
4840 }
4841
Evan Cheng9eca5e82006-10-25 21:49:50 +00004842 if (Commuted) {
4843 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004844 // FIXME: this seems wrong.
4845 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4846 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4847 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4848 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4849 X86::isUNPCKLMask(NewSVOp) ||
4850 X86::isUNPCKHMask(NewSVOp))
4851 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004852 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004853
Nate Begemanb9a47b82009-02-23 08:49:38 +00004854 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004855
4856 // Normalize the node to match x86 shuffle ops if needed
4857 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4858 return CommuteVectorShuffle(SVOp, DAG);
4859
4860 // Check for legal shuffle and return?
4861 SmallVector<int, 16> PermMask;
4862 SVOp->getMask(PermMask);
4863 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004864 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004865
Evan Cheng14b32e12007-12-11 01:46:18 +00004866 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004867 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004868 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004869 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004870 return NewOp;
4871 }
4872
Owen Anderson825b72b2009-08-11 20:47:22 +00004873 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004874 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004875 if (NewOp.getNode())
4876 return NewOp;
4877 }
Eric Christopherfd179292009-08-27 18:07:15 +00004878
Evan Chengace3c172008-07-22 21:13:36 +00004879 // Handle all 4 wide cases with a number of shuffles except for MMX.
4880 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004881 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004882
Dan Gohman475871a2008-07-27 21:46:04 +00004883 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004884}
4885
Dan Gohman475871a2008-07-27 21:46:04 +00004886SDValue
4887X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004888 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004889 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004890 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004891 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004892 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004893 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004894 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004895 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004896 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004897 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004898 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4899 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4900 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004901 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4902 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004903 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004904 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004905 Op.getOperand(0)),
4906 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004907 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004908 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004909 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004910 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004911 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004912 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004913 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4914 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004915 // result has a single use which is a store or a bitcast to i32. And in
4916 // the case of a store, it's not worth it if the index is a constant 0,
4917 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004918 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004919 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004920 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004921 if ((User->getOpcode() != ISD::STORE ||
4922 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4923 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004924 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004925 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004926 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004927 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4928 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004929 Op.getOperand(0)),
4930 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004931 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4932 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004933 // ExtractPS works with constant index.
4934 if (isa<ConstantSDNode>(Op.getOperand(1)))
4935 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004936 }
Dan Gohman475871a2008-07-27 21:46:04 +00004937 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004938}
4939
4940
Dan Gohman475871a2008-07-27 21:46:04 +00004941SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004942X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4943 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004944 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004945 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004946
Evan Cheng62a3f152008-03-24 21:52:23 +00004947 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004948 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004949 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004950 return Res;
4951 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004952
Owen Andersone50ed302009-08-10 22:56:29 +00004953 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004954 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004955 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004956 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004957 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004958 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004959 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004960 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4961 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004962 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004963 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004964 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004965 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004966 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004967 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004968 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004969 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004970 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004971 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004972 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004973 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004974 if (Idx == 0)
4975 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004976
Evan Cheng0db9fe62006-04-25 20:13:52 +00004977 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004978 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004979 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004980 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004981 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004982 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004983 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004984 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004985 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4986 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4987 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004988 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004989 if (Idx == 0)
4990 return Op;
4991
4992 // UNPCKHPD the element to the lowest double word, then movsd.
4993 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4994 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004995 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004996 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004997 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004998 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004999 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005000 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005001 }
5002
Dan Gohman475871a2008-07-27 21:46:04 +00005003 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005004}
5005
Dan Gohman475871a2008-07-27 21:46:04 +00005006SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005007X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5008 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005009 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005010 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005011 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005012
Dan Gohman475871a2008-07-27 21:46:04 +00005013 SDValue N0 = Op.getOperand(0);
5014 SDValue N1 = Op.getOperand(1);
5015 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005016
Dan Gohman8a55ce42009-09-23 21:02:20 +00005017 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005018 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005019 unsigned Opc;
5020 if (VT == MVT::v8i16)
5021 Opc = X86ISD::PINSRW;
5022 else if (VT == MVT::v4i16)
5023 Opc = X86ISD::MMX_PINSRW;
5024 else if (VT == MVT::v16i8)
5025 Opc = X86ISD::PINSRB;
5026 else
5027 Opc = X86ISD::PINSRB;
5028
Nate Begeman14d12ca2008-02-11 04:19:36 +00005029 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5030 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005031 if (N1.getValueType() != MVT::i32)
5032 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5033 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005034 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005035 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005036 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005037 // Bits [7:6] of the constant are the source select. This will always be
5038 // zero here. The DAG Combiner may combine an extract_elt index into these
5039 // bits. For example (insert (extract, 3), 2) could be matched by putting
5040 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005041 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005042 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005043 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005044 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005045 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005046 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005047 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005048 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005049 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005050 // PINSR* works with constant index.
5051 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005052 }
Dan Gohman475871a2008-07-27 21:46:04 +00005053 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005054}
5055
Dan Gohman475871a2008-07-27 21:46:04 +00005056SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005057X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005058 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005059 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005060
5061 if (Subtarget->hasSSE41())
5062 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5063
Dan Gohman8a55ce42009-09-23 21:02:20 +00005064 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005065 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005066
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005067 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005068 SDValue N0 = Op.getOperand(0);
5069 SDValue N1 = Op.getOperand(1);
5070 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005071
Dan Gohman8a55ce42009-09-23 21:02:20 +00005072 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005073 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5074 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005075 if (N1.getValueType() != MVT::i32)
5076 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5077 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005078 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005079 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5080 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005081 }
Dan Gohman475871a2008-07-27 21:46:04 +00005082 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005083}
5084
Dan Gohman475871a2008-07-27 21:46:04 +00005085SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005086X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005087 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005088
5089 if (Op.getValueType() == MVT::v1i64 &&
5090 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005091 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005092
Owen Anderson825b72b2009-08-11 20:47:22 +00005093 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5094 EVT VT = MVT::v2i32;
5095 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005096 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005097 case MVT::v16i8:
5098 case MVT::v8i16:
5099 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005100 break;
5101 }
Dale Johannesenace16102009-02-03 19:33:06 +00005102 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5103 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005104}
5105
Bill Wendling056292f2008-09-16 21:48:12 +00005106// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5107// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5108// one of the above mentioned nodes. It has to be wrapped because otherwise
5109// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5110// be used to form addressing mode. These wrapped nodes will be selected
5111// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005112SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005113X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005114 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005115
Chris Lattner41621a22009-06-26 19:22:52 +00005116 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5117 // global base reg.
5118 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005119 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005120 CodeModel::Model M = getTargetMachine().getCodeModel();
5121
Chris Lattner4f066492009-07-11 20:29:19 +00005122 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005123 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005124 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005125 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005126 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005127 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005128 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005129
Evan Cheng1606e8e2009-03-13 07:51:59 +00005130 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005131 CP->getAlignment(),
5132 CP->getOffset(), OpFlag);
5133 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005134 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005135 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005136 if (OpFlag) {
5137 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005138 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005139 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005140 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005141 }
5142
5143 return Result;
5144}
5145
Dan Gohmand858e902010-04-17 15:26:15 +00005146SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005147 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005148
Chris Lattner18c59872009-06-27 04:16:01 +00005149 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5150 // global base reg.
5151 unsigned char OpFlag = 0;
5152 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005153 CodeModel::Model M = getTargetMachine().getCodeModel();
5154
Chris Lattner4f066492009-07-11 20:29:19 +00005155 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005156 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005157 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005158 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005159 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005160 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005161 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005162
Chris Lattner18c59872009-06-27 04:16:01 +00005163 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5164 OpFlag);
5165 DebugLoc DL = JT->getDebugLoc();
5166 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005167
Chris Lattner18c59872009-06-27 04:16:01 +00005168 // With PIC, the address is actually $g + Offset.
5169 if (OpFlag) {
5170 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5171 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005172 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005173 Result);
5174 }
Eric Christopherfd179292009-08-27 18:07:15 +00005175
Chris Lattner18c59872009-06-27 04:16:01 +00005176 return Result;
5177}
5178
5179SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005180X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005181 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005182
Chris Lattner18c59872009-06-27 04:16:01 +00005183 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5184 // global base reg.
5185 unsigned char OpFlag = 0;
5186 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005187 CodeModel::Model M = getTargetMachine().getCodeModel();
5188
Chris Lattner4f066492009-07-11 20:29:19 +00005189 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005190 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005191 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005192 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005193 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005194 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005195 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005196
Chris Lattner18c59872009-06-27 04:16:01 +00005197 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005198
Chris Lattner18c59872009-06-27 04:16:01 +00005199 DebugLoc DL = Op.getDebugLoc();
5200 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005201
5202
Chris Lattner18c59872009-06-27 04:16:01 +00005203 // With PIC, the address is actually $g + Offset.
5204 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005205 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005206 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5207 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005208 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005209 Result);
5210 }
Eric Christopherfd179292009-08-27 18:07:15 +00005211
Chris Lattner18c59872009-06-27 04:16:01 +00005212 return Result;
5213}
5214
Dan Gohman475871a2008-07-27 21:46:04 +00005215SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005216X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005217 // Create the TargetBlockAddressAddress node.
5218 unsigned char OpFlags =
5219 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005220 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005221 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005222 DebugLoc dl = Op.getDebugLoc();
5223 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5224 /*isTarget=*/true, OpFlags);
5225
Dan Gohmanf705adb2009-10-30 01:28:02 +00005226 if (Subtarget->isPICStyleRIPRel() &&
5227 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005228 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5229 else
5230 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005231
Dan Gohman29cbade2009-11-20 23:18:13 +00005232 // With PIC, the address is actually $g + Offset.
5233 if (isGlobalRelativeToPICBase(OpFlags)) {
5234 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5235 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5236 Result);
5237 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005238
5239 return Result;
5240}
5241
5242SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005243X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005244 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005245 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005246 // Create the TargetGlobalAddress node, folding in the constant
5247 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005248 unsigned char OpFlags =
5249 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005250 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005251 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005252 if (OpFlags == X86II::MO_NO_FLAG &&
5253 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005254 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005255 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005256 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005257 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005258 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005259 }
Eric Christopherfd179292009-08-27 18:07:15 +00005260
Chris Lattner4f066492009-07-11 20:29:19 +00005261 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005262 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005263 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5264 else
5265 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005266
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005267 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005268 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005269 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5270 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005271 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005273
Chris Lattner36c25012009-07-10 07:34:39 +00005274 // For globals that require a load from a stub to get the address, emit the
5275 // load.
5276 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005277 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005278 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005279
Dan Gohman6520e202008-10-18 02:06:02 +00005280 // If there was a non-zero offset that we didn't fold, create an explicit
5281 // addition for it.
5282 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005283 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005284 DAG.getConstant(Offset, getPointerTy()));
5285
Evan Cheng0db9fe62006-04-25 20:13:52 +00005286 return Result;
5287}
5288
Evan Chengda43bcf2008-09-24 00:05:32 +00005289SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005290X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005291 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005292 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005293 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005294}
5295
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005296static SDValue
5297GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005298 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005299 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005300 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005301 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005302 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005303 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005304 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005305 GA->getOffset(),
5306 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005307 if (InFlag) {
5308 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005309 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005310 } else {
5311 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005312 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005313 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005314
5315 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005316 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005317
Rafael Espindola15f1b662009-04-24 12:59:40 +00005318 SDValue Flag = Chain.getValue(1);
5319 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005320}
5321
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005322// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005323static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005324LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005325 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005326 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005327 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5328 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005329 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005330 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005331 InFlag = Chain.getValue(1);
5332
Chris Lattnerb903bed2009-06-26 21:20:29 +00005333 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005334}
5335
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005336// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005337static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005338LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005339 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005340 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5341 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005342}
5343
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005344// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5345// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005346static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005347 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005348 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005349 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005350 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005351 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005352 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005353 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005354 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005355
5356 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005357 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005358
Chris Lattnerb903bed2009-06-26 21:20:29 +00005359 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005360 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5361 // initialexec.
5362 unsigned WrapperKind = X86ISD::Wrapper;
5363 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005364 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005365 } else if (is64Bit) {
5366 assert(model == TLSModel::InitialExec);
5367 OperandFlags = X86II::MO_GOTTPOFF;
5368 WrapperKind = X86ISD::WrapperRIP;
5369 } else {
5370 assert(model == TLSModel::InitialExec);
5371 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005372 }
Eric Christopherfd179292009-08-27 18:07:15 +00005373
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005374 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5375 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005376 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5377 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005378 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005379 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005380
Rafael Espindola9a580232009-02-27 13:37:18 +00005381 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005382 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005383 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005384
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005385 // The address of the thread local variable is the add of the thread
5386 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005387 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005388}
5389
Dan Gohman475871a2008-07-27 21:46:04 +00005390SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005391X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005392
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005393 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005394 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005395
Eric Christopher30ef0e52010-06-03 04:07:48 +00005396 if (Subtarget->isTargetELF()) {
5397 // TODO: implement the "local dynamic" model
5398 // TODO: implement the "initial exec"model for pic executables
5399
5400 // If GV is an alias then use the aliasee for determining
5401 // thread-localness.
5402 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5403 GV = GA->resolveAliasedGlobal(false);
5404
5405 TLSModel::Model model
5406 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5407
5408 switch (model) {
5409 case TLSModel::GeneralDynamic:
5410 case TLSModel::LocalDynamic: // not implemented
5411 if (Subtarget->is64Bit())
5412 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5413 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5414
5415 case TLSModel::InitialExec:
5416 case TLSModel::LocalExec:
5417 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5418 Subtarget->is64Bit());
5419 }
5420 } else if (Subtarget->isTargetDarwin()) {
5421 // Darwin only has one model of TLS. Lower to that.
5422 unsigned char OpFlag = 0;
5423 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5424 X86ISD::WrapperRIP : X86ISD::Wrapper;
5425
5426 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5427 // global base reg.
5428 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5429 !Subtarget->is64Bit();
5430 if (PIC32)
5431 OpFlag = X86II::MO_TLVP_PIC_BASE;
5432 else
5433 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005434 DebugLoc DL = Op.getDebugLoc();
5435 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005436 getPointerTy(),
5437 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005438 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5439
5440 // With PIC32, the address is actually $g + Offset.
5441 if (PIC32)
5442 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5443 DAG.getNode(X86ISD::GlobalBaseReg,
5444 DebugLoc(), getPointerTy()),
5445 Offset);
5446
5447 // Lowering the machine isd will make sure everything is in the right
5448 // location.
5449 SDValue Args[] = { Offset };
5450 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5451
5452 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5453 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5454 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005455
Eric Christopher30ef0e52010-06-03 04:07:48 +00005456 // And our return value (tls address) is in the standard call return value
5457 // location.
5458 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5459 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005460 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005461
5462 assert(false &&
5463 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005464
Torok Edwinc23197a2009-07-14 16:55:14 +00005465 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005466 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005467}
5468
Evan Cheng0db9fe62006-04-25 20:13:52 +00005469
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005470/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005471/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005472SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005473 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005474 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005475 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005476 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005477 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005478 SDValue ShOpLo = Op.getOperand(0);
5479 SDValue ShOpHi = Op.getOperand(1);
5480 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005481 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005482 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005483 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005484
Dan Gohman475871a2008-07-27 21:46:04 +00005485 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005486 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005487 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5488 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005489 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005490 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5491 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005492 }
Evan Chenge3413162006-01-09 18:33:28 +00005493
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5495 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005496 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005497 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005498
Dan Gohman475871a2008-07-27 21:46:04 +00005499 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005500 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005501 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5502 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005503
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005504 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005505 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5506 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005507 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005508 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5509 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005510 }
5511
Dan Gohman475871a2008-07-27 21:46:04 +00005512 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005513 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005514}
Evan Chenga3195e82006-01-12 22:54:21 +00005515
Dan Gohmand858e902010-04-17 15:26:15 +00005516SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5517 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005518 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005519
5520 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005521 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005522 return Op;
5523 }
5524 return SDValue();
5525 }
5526
Owen Anderson825b72b2009-08-11 20:47:22 +00005527 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005528 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005529
Eli Friedman36df4992009-05-27 00:47:34 +00005530 // These are really Legal; return the operand so the caller accepts it as
5531 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005532 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005533 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005534 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005535 Subtarget->is64Bit()) {
5536 return Op;
5537 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005538
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005539 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005540 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005541 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005542 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005543 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005544 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005545 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005546 PseudoSourceValue::getFixedStack(SSFI), 0,
5547 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005548 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5549}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005550
Owen Andersone50ed302009-08-10 22:56:29 +00005551SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005552 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005553 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005554 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005555 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005556 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005557 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005558 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005559 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005560 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005561 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005562 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005563 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005564 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005565
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005566 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005567 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005568 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005569
5570 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5571 // shouldn't be necessary except that RFP cannot be live across
5572 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005573 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005574 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005575 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005576 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005577 SDValue Ops[] = {
5578 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5579 };
5580 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005581 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005582 PseudoSourceValue::getFixedStack(SSFI), 0,
5583 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005584 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005585
Evan Cheng0db9fe62006-04-25 20:13:52 +00005586 return Result;
5587}
5588
Bill Wendling8b8a6362009-01-17 03:56:04 +00005589// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005590SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5591 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005592 // This algorithm is not obvious. Here it is in C code, more or less:
5593 /*
5594 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5595 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5596 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005597
Bill Wendling8b8a6362009-01-17 03:56:04 +00005598 // Copy ints to xmm registers.
5599 __m128i xh = _mm_cvtsi32_si128( hi );
5600 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005601
Bill Wendling8b8a6362009-01-17 03:56:04 +00005602 // Combine into low half of a single xmm register.
5603 __m128i x = _mm_unpacklo_epi32( xh, xl );
5604 __m128d d;
5605 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005606
Bill Wendling8b8a6362009-01-17 03:56:04 +00005607 // Merge in appropriate exponents to give the integer bits the right
5608 // magnitude.
5609 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005610
Bill Wendling8b8a6362009-01-17 03:56:04 +00005611 // Subtract away the biases to deal with the IEEE-754 double precision
5612 // implicit 1.
5613 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005614
Bill Wendling8b8a6362009-01-17 03:56:04 +00005615 // All conversions up to here are exact. The correctly rounded result is
5616 // calculated using the current rounding mode using the following
5617 // horizontal add.
5618 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5619 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5620 // store doesn't really need to be here (except
5621 // maybe to zero the other double)
5622 return sd;
5623 }
5624 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005625
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005626 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005627 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005628
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005629 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005630 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005631 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5632 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5633 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5634 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005635 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005636 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005637
Bill Wendling8b8a6362009-01-17 03:56:04 +00005638 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005639 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005640 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005641 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005642 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005643 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005644 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005645
Owen Anderson825b72b2009-08-11 20:47:22 +00005646 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5647 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005648 Op.getOperand(0),
5649 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005650 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5651 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005652 Op.getOperand(0),
5653 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005654 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5655 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005656 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005657 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005658 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5659 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5660 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005661 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005662 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005664
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005665 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005666 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5668 DAG.getUNDEF(MVT::v2f64), ShufMask);
5669 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5670 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005671 DAG.getIntPtrConstant(0));
5672}
5673
Bill Wendling8b8a6362009-01-17 03:56:04 +00005674// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005675SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5676 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005677 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005678 // FP constant to bias correct the final result.
5679 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005680 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005681
5682 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005683 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5684 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005685 Op.getOperand(0),
5686 DAG.getIntPtrConstant(0)));
5687
Owen Anderson825b72b2009-08-11 20:47:22 +00005688 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5689 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005690 DAG.getIntPtrConstant(0));
5691
5692 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005693 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5694 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005695 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005696 MVT::v2f64, Load)),
5697 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005698 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005699 MVT::v2f64, Bias)));
5700 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5701 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005702 DAG.getIntPtrConstant(0));
5703
5704 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005705 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005706
5707 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005708 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005709
Owen Anderson825b72b2009-08-11 20:47:22 +00005710 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005711 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005712 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005713 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005714 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005715 }
5716
5717 // Handle final rounding.
5718 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005719}
5720
Dan Gohmand858e902010-04-17 15:26:15 +00005721SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5722 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005723 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005724 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005725
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005726 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005727 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5728 // the optimization here.
5729 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005730 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005731
Owen Andersone50ed302009-08-10 22:56:29 +00005732 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005733 EVT DstVT = Op.getValueType();
5734 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005735 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005736 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005737 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005738
5739 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005740 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005741 if (SrcVT == MVT::i32) {
5742 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5743 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5744 getPointerTy(), StackSlot, WordOff);
5745 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5746 StackSlot, NULL, 0, false, false, 0);
5747 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5748 OffsetSlot, NULL, 0, false, false, 0);
5749 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5750 return Fild;
5751 }
5752
5753 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5754 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005755 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005756 // For i64 source, we need to add the appropriate power of 2 if the input
5757 // was negative. This is the same as the optimization in
5758 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5759 // we must be careful to do the computation in x87 extended precision, not
5760 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5761 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5762 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5763 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5764
5765 APInt FF(32, 0x5F800000ULL);
5766
5767 // Check whether the sign bit is set.
5768 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5769 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5770 ISD::SETLT);
5771
5772 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5773 SDValue FudgePtr = DAG.getConstantPool(
5774 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5775 getPointerTy());
5776
5777 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5778 SDValue Zero = DAG.getIntPtrConstant(0);
5779 SDValue Four = DAG.getIntPtrConstant(4);
5780 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5781 Zero, Four);
5782 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5783
5784 // Load the value out, extending it from f32 to f80.
5785 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00005786 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005787 FudgePtr, PseudoSourceValue::getConstantPool(),
5788 0, MVT::f32, false, false, 4);
5789 // Extend everything to 80 bits to force it to be done on x87.
5790 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5791 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005792}
5793
Dan Gohman475871a2008-07-27 21:46:04 +00005794std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005795FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005796 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005797
Owen Andersone50ed302009-08-10 22:56:29 +00005798 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005799
5800 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005801 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5802 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005803 }
5804
Owen Anderson825b72b2009-08-11 20:47:22 +00005805 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5806 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005807 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005808
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005809 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005810 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005811 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005812 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005813 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005814 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005815 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005816 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005817
Evan Cheng87c89352007-10-15 20:11:21 +00005818 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5819 // stack slot.
5820 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005821 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005822 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005823 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005824
Evan Cheng0db9fe62006-04-25 20:13:52 +00005825 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005826 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005827 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005828 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5829 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5830 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005831 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005832
Dan Gohman475871a2008-07-27 21:46:04 +00005833 SDValue Chain = DAG.getEntryNode();
5834 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005835 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005836 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005837 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005838 PseudoSourceValue::getFixedStack(SSFI), 0,
5839 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005840 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005841 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005842 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5843 };
Dale Johannesenace16102009-02-03 19:33:06 +00005844 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005845 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005846 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005847 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5848 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005849
Evan Cheng0db9fe62006-04-25 20:13:52 +00005850 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005851 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005852 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005853
Chris Lattner27a6c732007-11-24 07:07:01 +00005854 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005855}
5856
Dan Gohmand858e902010-04-17 15:26:15 +00005857SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5858 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005859 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005860 if (Op.getValueType() == MVT::v2i32 &&
5861 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005862 return Op;
5863 }
5864 return SDValue();
5865 }
5866
Eli Friedman948e95a2009-05-23 09:59:16 +00005867 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005868 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005869 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5870 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005871
Chris Lattner27a6c732007-11-24 07:07:01 +00005872 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005873 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005874 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005875}
5876
Dan Gohmand858e902010-04-17 15:26:15 +00005877SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5878 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005879 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5880 SDValue FIST = Vals.first, StackSlot = Vals.second;
5881 assert(FIST.getNode() && "Unexpected failure");
5882
5883 // Load the result.
5884 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005885 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005886}
5887
Dan Gohmand858e902010-04-17 15:26:15 +00005888SDValue X86TargetLowering::LowerFABS(SDValue Op,
5889 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005890 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005891 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005892 EVT VT = Op.getValueType();
5893 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005894 if (VT.isVector())
5895 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005896 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005897 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005898 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005899 CV.push_back(C);
5900 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005901 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005902 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005903 CV.push_back(C);
5904 CV.push_back(C);
5905 CV.push_back(C);
5906 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005907 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005908 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005909 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005910 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005911 PseudoSourceValue::getConstantPool(), 0,
5912 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005913 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005914}
5915
Dan Gohmand858e902010-04-17 15:26:15 +00005916SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005917 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005918 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005919 EVT VT = Op.getValueType();
5920 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005921 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005922 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005923 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005924 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005925 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005926 CV.push_back(C);
5927 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005928 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005929 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005930 CV.push_back(C);
5931 CV.push_back(C);
5932 CV.push_back(C);
5933 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005934 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005935 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005936 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005937 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005938 PseudoSourceValue::getConstantPool(), 0,
5939 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005940 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005941 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005942 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5943 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005944 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005945 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005946 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005947 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005948 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005949}
5950
Dan Gohmand858e902010-04-17 15:26:15 +00005951SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005952 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005953 SDValue Op0 = Op.getOperand(0);
5954 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005955 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005956 EVT VT = Op.getValueType();
5957 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005958
5959 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005960 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005961 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005962 SrcVT = VT;
5963 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005964 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005965 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005966 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005967 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005968 }
5969
5970 // At this point the operands and the result should have the same
5971 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005972
Evan Cheng68c47cb2007-01-05 07:55:56 +00005973 // First get the sign bit of second operand.
5974 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005975 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005976 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5977 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005978 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005979 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5980 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5981 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5982 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005983 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005984 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005985 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005986 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005987 PseudoSourceValue::getConstantPool(), 0,
5988 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005989 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005990
5991 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005992 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005993 // Op0 is MVT::f32, Op1 is MVT::f64.
5994 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5995 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5996 DAG.getConstant(32, MVT::i32));
5997 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5998 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005999 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006000 }
6001
Evan Cheng73d6cf12007-01-05 21:37:56 +00006002 // Clear first operand sign bit.
6003 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006004 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006005 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6006 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006007 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006008 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6009 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6010 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6011 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006012 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006013 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006014 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006015 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006016 PseudoSourceValue::getConstantPool(), 0,
6017 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006018 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006019
6020 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006021 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006022}
6023
Dan Gohman076aee32009-03-04 19:44:21 +00006024/// Emit nodes that will be selected as "test Op0,Op0", or something
6025/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006026SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006027 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006028 DebugLoc dl = Op.getDebugLoc();
6029
Dan Gohman31125812009-03-07 01:58:32 +00006030 // CF and OF aren't always set the way we want. Determine which
6031 // of these we need.
6032 bool NeedCF = false;
6033 bool NeedOF = false;
6034 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006035 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006036 case X86::COND_A: case X86::COND_AE:
6037 case X86::COND_B: case X86::COND_BE:
6038 NeedCF = true;
6039 break;
6040 case X86::COND_G: case X86::COND_GE:
6041 case X86::COND_L: case X86::COND_LE:
6042 case X86::COND_O: case X86::COND_NO:
6043 NeedOF = true;
6044 break;
Dan Gohman31125812009-03-07 01:58:32 +00006045 }
6046
Dan Gohman076aee32009-03-04 19:44:21 +00006047 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006048 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6049 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006050 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6051 // Emit a CMP with 0, which is the TEST pattern.
6052 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6053 DAG.getConstant(0, Op.getValueType()));
6054
6055 unsigned Opcode = 0;
6056 unsigned NumOperands = 0;
6057 switch (Op.getNode()->getOpcode()) {
6058 case ISD::ADD:
6059 // Due to an isel shortcoming, be conservative if this add is likely to be
6060 // selected as part of a load-modify-store instruction. When the root node
6061 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6062 // uses of other nodes in the match, such as the ADD in this case. This
6063 // leads to the ADD being left around and reselected, with the result being
6064 // two adds in the output. Alas, even if none our users are stores, that
6065 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6066 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6067 // climbing the DAG back to the root, and it doesn't seem to be worth the
6068 // effort.
6069 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006070 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006071 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6072 goto default_case;
6073
6074 if (ConstantSDNode *C =
6075 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6076 // An add of one will be selected as an INC.
6077 if (C->getAPIntValue() == 1) {
6078 Opcode = X86ISD::INC;
6079 NumOperands = 1;
6080 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006081 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006082
6083 // An add of negative one (subtract of one) will be selected as a DEC.
6084 if (C->getAPIntValue().isAllOnesValue()) {
6085 Opcode = X86ISD::DEC;
6086 NumOperands = 1;
6087 break;
6088 }
Dan Gohman076aee32009-03-04 19:44:21 +00006089 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006090
6091 // Otherwise use a regular EFLAGS-setting add.
6092 Opcode = X86ISD::ADD;
6093 NumOperands = 2;
6094 break;
6095 case ISD::AND: {
6096 // If the primary and result isn't used, don't bother using X86ISD::AND,
6097 // because a TEST instruction will be better.
6098 bool NonFlagUse = false;
6099 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6100 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6101 SDNode *User = *UI;
6102 unsigned UOpNo = UI.getOperandNo();
6103 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6104 // Look pass truncate.
6105 UOpNo = User->use_begin().getOperandNo();
6106 User = *User->use_begin();
6107 }
6108
6109 if (User->getOpcode() != ISD::BRCOND &&
6110 User->getOpcode() != ISD::SETCC &&
6111 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6112 NonFlagUse = true;
6113 break;
6114 }
Dan Gohman076aee32009-03-04 19:44:21 +00006115 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006116
6117 if (!NonFlagUse)
6118 break;
6119 }
6120 // FALL THROUGH
6121 case ISD::SUB:
6122 case ISD::OR:
6123 case ISD::XOR:
6124 // Due to the ISEL shortcoming noted above, be conservative if this op is
6125 // likely to be selected as part of a load-modify-store instruction.
6126 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6127 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6128 if (UI->getOpcode() == ISD::STORE)
6129 goto default_case;
6130
6131 // Otherwise use a regular EFLAGS-setting instruction.
6132 switch (Op.getNode()->getOpcode()) {
6133 default: llvm_unreachable("unexpected operator!");
6134 case ISD::SUB: Opcode = X86ISD::SUB; break;
6135 case ISD::OR: Opcode = X86ISD::OR; break;
6136 case ISD::XOR: Opcode = X86ISD::XOR; break;
6137 case ISD::AND: Opcode = X86ISD::AND; break;
6138 }
6139
6140 NumOperands = 2;
6141 break;
6142 case X86ISD::ADD:
6143 case X86ISD::SUB:
6144 case X86ISD::INC:
6145 case X86ISD::DEC:
6146 case X86ISD::OR:
6147 case X86ISD::XOR:
6148 case X86ISD::AND:
6149 return SDValue(Op.getNode(), 1);
6150 default:
6151 default_case:
6152 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006153 }
6154
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006155 if (Opcode == 0)
6156 // Emit a CMP with 0, which is the TEST pattern.
6157 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6158 DAG.getConstant(0, Op.getValueType()));
6159
6160 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6161 SmallVector<SDValue, 4> Ops;
6162 for (unsigned i = 0; i != NumOperands; ++i)
6163 Ops.push_back(Op.getOperand(i));
6164
6165 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6166 DAG.ReplaceAllUsesWith(Op, New);
6167 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006168}
6169
6170/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6171/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006172SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006173 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006174 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6175 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006176 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006177
6178 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006179 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006180}
6181
Evan Chengd40d03e2010-01-06 19:38:29 +00006182/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6183/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006184SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6185 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006186 SDValue Op0 = And.getOperand(0);
6187 SDValue Op1 = And.getOperand(1);
6188 if (Op0.getOpcode() == ISD::TRUNCATE)
6189 Op0 = Op0.getOperand(0);
6190 if (Op1.getOpcode() == ISD::TRUNCATE)
6191 Op1 = Op1.getOperand(0);
6192
Evan Chengd40d03e2010-01-06 19:38:29 +00006193 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006194 if (Op1.getOpcode() == ISD::SHL)
6195 std::swap(Op0, Op1);
6196 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006197 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6198 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006199 // If we looked past a truncate, check that it's only truncating away
6200 // known zeros.
6201 unsigned BitWidth = Op0.getValueSizeInBits();
6202 unsigned AndBitWidth = And.getValueSizeInBits();
6203 if (BitWidth > AndBitWidth) {
6204 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6205 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6206 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6207 return SDValue();
6208 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006209 LHS = Op1;
6210 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006211 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006212 } else if (Op1.getOpcode() == ISD::Constant) {
6213 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6214 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006215 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6216 LHS = AndLHS.getOperand(0);
6217 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006218 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006219 }
Evan Cheng0488db92007-09-25 01:57:46 +00006220
Evan Chengd40d03e2010-01-06 19:38:29 +00006221 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006222 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006223 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006224 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006225 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006226 // Also promote i16 to i32 for performance / code size reason.
6227 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006228 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006229 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006230
Evan Chengd40d03e2010-01-06 19:38:29 +00006231 // If the operand types disagree, extend the shift amount to match. Since
6232 // BT ignores high bits (like shifts) we can use anyextend.
6233 if (LHS.getValueType() != RHS.getValueType())
6234 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006235
Evan Chengd40d03e2010-01-06 19:38:29 +00006236 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6237 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6238 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6239 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006240 }
6241
Evan Cheng54de3ea2010-01-05 06:52:31 +00006242 return SDValue();
6243}
6244
Dan Gohmand858e902010-04-17 15:26:15 +00006245SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006246 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6247 SDValue Op0 = Op.getOperand(0);
6248 SDValue Op1 = Op.getOperand(1);
6249 DebugLoc dl = Op.getDebugLoc();
6250 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6251
6252 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006253 // Lower (X & (1 << N)) == 0 to BT(X, N).
6254 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6255 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6256 if (Op0.getOpcode() == ISD::AND &&
6257 Op0.hasOneUse() &&
6258 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006259 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006260 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6261 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6262 if (NewSetCC.getNode())
6263 return NewSetCC;
6264 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006265
Evan Cheng2c755ba2010-02-27 07:36:59 +00006266 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6267 if (Op0.getOpcode() == X86ISD::SETCC &&
6268 Op1.getOpcode() == ISD::Constant &&
6269 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6270 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6271 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6272 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6273 bool Invert = (CC == ISD::SETNE) ^
6274 cast<ConstantSDNode>(Op1)->isNullValue();
6275 if (Invert)
6276 CCode = X86::GetOppositeBranchCondition(CCode);
6277 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6278 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6279 }
6280
Evan Chenge5b51ac2010-04-17 06:13:15 +00006281 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006282 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006283 if (X86CC == X86::COND_INVALID)
6284 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006285
Evan Cheng552f09a2010-04-26 19:06:11 +00006286 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006287
6288 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006289 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006290 return DAG.getNode(ISD::AND, dl, MVT::i8,
6291 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6292 DAG.getConstant(X86CC, MVT::i8), Cond),
6293 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006294
Owen Anderson825b72b2009-08-11 20:47:22 +00006295 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6296 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006297}
6298
Dan Gohmand858e902010-04-17 15:26:15 +00006299SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006300 SDValue Cond;
6301 SDValue Op0 = Op.getOperand(0);
6302 SDValue Op1 = Op.getOperand(1);
6303 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006304 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006305 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6306 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006307 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006308
6309 if (isFP) {
6310 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006311 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006312 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6313 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006314 bool Swap = false;
6315
6316 switch (SetCCOpcode) {
6317 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006318 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006319 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006320 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006321 case ISD::SETGT: Swap = true; // Fallthrough
6322 case ISD::SETLT:
6323 case ISD::SETOLT: SSECC = 1; break;
6324 case ISD::SETOGE:
6325 case ISD::SETGE: Swap = true; // Fallthrough
6326 case ISD::SETLE:
6327 case ISD::SETOLE: SSECC = 2; break;
6328 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006329 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006330 case ISD::SETNE: SSECC = 4; break;
6331 case ISD::SETULE: Swap = true;
6332 case ISD::SETUGE: SSECC = 5; break;
6333 case ISD::SETULT: Swap = true;
6334 case ISD::SETUGT: SSECC = 6; break;
6335 case ISD::SETO: SSECC = 7; break;
6336 }
6337 if (Swap)
6338 std::swap(Op0, Op1);
6339
Nate Begemanfb8ead02008-07-25 19:05:58 +00006340 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006341 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006342 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006343 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006344 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6345 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006346 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006347 }
6348 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006349 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006350 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6351 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006352 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006353 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006354 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006355 }
6356 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006357 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006358 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006359
Nate Begeman30a0de92008-07-17 16:51:19 +00006360 // We are handling one of the integer comparisons here. Since SSE only has
6361 // GT and EQ comparisons for integer, swapping operands and multiple
6362 // operations may be required for some comparisons.
6363 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6364 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006365
Owen Anderson825b72b2009-08-11 20:47:22 +00006366 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006367 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006368 case MVT::v8i8:
6369 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6370 case MVT::v4i16:
6371 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6372 case MVT::v2i32:
6373 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6374 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006375 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006376
Nate Begeman30a0de92008-07-17 16:51:19 +00006377 switch (SetCCOpcode) {
6378 default: break;
6379 case ISD::SETNE: Invert = true;
6380 case ISD::SETEQ: Opc = EQOpc; break;
6381 case ISD::SETLT: Swap = true;
6382 case ISD::SETGT: Opc = GTOpc; break;
6383 case ISD::SETGE: Swap = true;
6384 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6385 case ISD::SETULT: Swap = true;
6386 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6387 case ISD::SETUGE: Swap = true;
6388 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6389 }
6390 if (Swap)
6391 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006392
Nate Begeman30a0de92008-07-17 16:51:19 +00006393 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6394 // bits of the inputs before performing those operations.
6395 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006396 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006397 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6398 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006399 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006400 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6401 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006402 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6403 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006404 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006405
Dale Johannesenace16102009-02-03 19:33:06 +00006406 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006407
6408 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006409 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006410 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006411
Nate Begeman30a0de92008-07-17 16:51:19 +00006412 return Result;
6413}
Evan Cheng0488db92007-09-25 01:57:46 +00006414
Evan Cheng370e5342008-12-03 08:38:43 +00006415// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006416static bool isX86LogicalCmp(SDValue Op) {
6417 unsigned Opc = Op.getNode()->getOpcode();
6418 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6419 return true;
6420 if (Op.getResNo() == 1 &&
6421 (Opc == X86ISD::ADD ||
6422 Opc == X86ISD::SUB ||
6423 Opc == X86ISD::SMUL ||
6424 Opc == X86ISD::UMUL ||
6425 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006426 Opc == X86ISD::DEC ||
6427 Opc == X86ISD::OR ||
6428 Opc == X86ISD::XOR ||
6429 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006430 return true;
6431
6432 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006433}
6434
Dan Gohmand858e902010-04-17 15:26:15 +00006435SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006436 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006437 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006438 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006439 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006440
Dan Gohman1a492952009-10-20 16:22:37 +00006441 if (Cond.getOpcode() == ISD::SETCC) {
6442 SDValue NewCond = LowerSETCC(Cond, DAG);
6443 if (NewCond.getNode())
6444 Cond = NewCond;
6445 }
Evan Cheng734503b2006-09-11 02:19:56 +00006446
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006447 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6448 SDValue Op1 = Op.getOperand(1);
6449 SDValue Op2 = Op.getOperand(2);
6450 if (Cond.getOpcode() == X86ISD::SETCC &&
6451 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6452 SDValue Cmp = Cond.getOperand(1);
6453 if (Cmp.getOpcode() == X86ISD::CMP) {
6454 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6455 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6456 ConstantSDNode *RHSC =
6457 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6458 if (N1C && N1C->isAllOnesValue() &&
6459 N2C && N2C->isNullValue() &&
6460 RHSC && RHSC->isNullValue()) {
6461 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006462 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006463 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6464 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6465 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6466 }
6467 }
6468 }
6469
Evan Chengad9c0a32009-12-15 00:53:42 +00006470 // Look pass (and (setcc_carry (cmp ...)), 1).
6471 if (Cond.getOpcode() == ISD::AND &&
6472 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6473 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6474 if (C && C->getAPIntValue() == 1)
6475 Cond = Cond.getOperand(0);
6476 }
6477
Evan Cheng3f41d662007-10-08 22:16:29 +00006478 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6479 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006480 if (Cond.getOpcode() == X86ISD::SETCC ||
6481 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006482 CC = Cond.getOperand(0);
6483
Dan Gohman475871a2008-07-27 21:46:04 +00006484 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006485 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006486 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006487
Evan Cheng3f41d662007-10-08 22:16:29 +00006488 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006489 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006490 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006491 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006492
Chris Lattnerd1980a52009-03-12 06:52:53 +00006493 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6494 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006495 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006496 addTest = false;
6497 }
6498 }
6499
6500 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006501 // Look pass the truncate.
6502 if (Cond.getOpcode() == ISD::TRUNCATE)
6503 Cond = Cond.getOperand(0);
6504
6505 // We know the result of AND is compared against zero. Try to match
6506 // it to BT.
6507 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6508 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6509 if (NewSetCC.getNode()) {
6510 CC = NewSetCC.getOperand(0);
6511 Cond = NewSetCC.getOperand(1);
6512 addTest = false;
6513 }
6514 }
6515 }
6516
6517 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006518 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006519 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006520 }
6521
Evan Cheng0488db92007-09-25 01:57:46 +00006522 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6523 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006524 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6525 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006526 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006527}
6528
Evan Cheng370e5342008-12-03 08:38:43 +00006529// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6530// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6531// from the AND / OR.
6532static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6533 Opc = Op.getOpcode();
6534 if (Opc != ISD::OR && Opc != ISD::AND)
6535 return false;
6536 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6537 Op.getOperand(0).hasOneUse() &&
6538 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6539 Op.getOperand(1).hasOneUse());
6540}
6541
Evan Cheng961d6d42009-02-02 08:19:07 +00006542// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6543// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006544static bool isXor1OfSetCC(SDValue Op) {
6545 if (Op.getOpcode() != ISD::XOR)
6546 return false;
6547 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6548 if (N1C && N1C->getAPIntValue() == 1) {
6549 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6550 Op.getOperand(0).hasOneUse();
6551 }
6552 return false;
6553}
6554
Dan Gohmand858e902010-04-17 15:26:15 +00006555SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006556 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006557 SDValue Chain = Op.getOperand(0);
6558 SDValue Cond = Op.getOperand(1);
6559 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006560 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006561 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006562
Dan Gohman1a492952009-10-20 16:22:37 +00006563 if (Cond.getOpcode() == ISD::SETCC) {
6564 SDValue NewCond = LowerSETCC(Cond, DAG);
6565 if (NewCond.getNode())
6566 Cond = NewCond;
6567 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006568#if 0
6569 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006570 else if (Cond.getOpcode() == X86ISD::ADD ||
6571 Cond.getOpcode() == X86ISD::SUB ||
6572 Cond.getOpcode() == X86ISD::SMUL ||
6573 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006574 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006575#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006576
Evan Chengad9c0a32009-12-15 00:53:42 +00006577 // Look pass (and (setcc_carry (cmp ...)), 1).
6578 if (Cond.getOpcode() == ISD::AND &&
6579 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6580 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6581 if (C && C->getAPIntValue() == 1)
6582 Cond = Cond.getOperand(0);
6583 }
6584
Evan Cheng3f41d662007-10-08 22:16:29 +00006585 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6586 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006587 if (Cond.getOpcode() == X86ISD::SETCC ||
6588 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006589 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006590
Dan Gohman475871a2008-07-27 21:46:04 +00006591 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006592 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006593 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006594 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006595 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006596 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006597 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006598 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006599 default: break;
6600 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006601 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006602 // These can only come from an arithmetic instruction with overflow,
6603 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006604 Cond = Cond.getNode()->getOperand(1);
6605 addTest = false;
6606 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006607 }
Evan Cheng0488db92007-09-25 01:57:46 +00006608 }
Evan Cheng370e5342008-12-03 08:38:43 +00006609 } else {
6610 unsigned CondOpc;
6611 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6612 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006613 if (CondOpc == ISD::OR) {
6614 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6615 // two branches instead of an explicit OR instruction with a
6616 // separate test.
6617 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006618 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006619 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006620 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006621 Chain, Dest, CC, Cmp);
6622 CC = Cond.getOperand(1).getOperand(0);
6623 Cond = Cmp;
6624 addTest = false;
6625 }
6626 } else { // ISD::AND
6627 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6628 // two branches instead of an explicit AND instruction with a
6629 // separate test. However, we only do this if this block doesn't
6630 // have a fall-through edge, because this requires an explicit
6631 // jmp when the condition is false.
6632 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006633 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006634 Op.getNode()->hasOneUse()) {
6635 X86::CondCode CCode =
6636 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6637 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006638 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006639 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006640 // Look for an unconditional branch following this conditional branch.
6641 // We need this because we need to reverse the successors in order
6642 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006643 if (User->getOpcode() == ISD::BR) {
6644 SDValue FalseBB = User->getOperand(1);
6645 SDNode *NewBR =
6646 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006647 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006648 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006649 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006650
Dale Johannesene4d209d2009-02-03 20:21:25 +00006651 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006652 Chain, Dest, CC, Cmp);
6653 X86::CondCode CCode =
6654 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6655 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006656 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006657 Cond = Cmp;
6658 addTest = false;
6659 }
6660 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006661 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006662 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6663 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6664 // It should be transformed during dag combiner except when the condition
6665 // is set by a arithmetics with overflow node.
6666 X86::CondCode CCode =
6667 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6668 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006669 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006670 Cond = Cond.getOperand(0).getOperand(1);
6671 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006672 }
Evan Cheng0488db92007-09-25 01:57:46 +00006673 }
6674
6675 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006676 // Look pass the truncate.
6677 if (Cond.getOpcode() == ISD::TRUNCATE)
6678 Cond = Cond.getOperand(0);
6679
6680 // We know the result of AND is compared against zero. Try to match
6681 // it to BT.
6682 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6683 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6684 if (NewSetCC.getNode()) {
6685 CC = NewSetCC.getOperand(0);
6686 Cond = NewSetCC.getOperand(1);
6687 addTest = false;
6688 }
6689 }
6690 }
6691
6692 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006693 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006694 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006695 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006696 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006697 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006698}
6699
Anton Korobeynikove060b532007-04-17 19:34:00 +00006700
6701// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6702// Calls to _alloca is needed to probe the stack when allocating more than 4k
6703// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6704// that the guard pages used by the OS virtual memory manager are allocated in
6705// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006706SDValue
6707X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006708 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006709 assert(Subtarget->isTargetCygMing() &&
6710 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006711 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006712
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006713 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006714 SDValue Chain = Op.getOperand(0);
6715 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006716 // FIXME: Ensure alignment here
6717
Dan Gohman475871a2008-07-27 21:46:04 +00006718 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006719
Owen Anderson825b72b2009-08-11 20:47:22 +00006720 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006721
Dale Johannesendd64c412009-02-04 00:33:20 +00006722 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006723 Flag = Chain.getValue(1);
6724
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006725 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006726
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006727 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6728 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006729
Dale Johannesendd64c412009-02-04 00:33:20 +00006730 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006731
Dan Gohman475871a2008-07-27 21:46:04 +00006732 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006733 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006734}
6735
Dan Gohmand858e902010-04-17 15:26:15 +00006736SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006737 MachineFunction &MF = DAG.getMachineFunction();
6738 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6739
Dan Gohman69de1932008-02-06 22:27:42 +00006740 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006741 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006742
Evan Cheng25ab6902006-09-08 06:48:29 +00006743 if (!Subtarget->is64Bit()) {
6744 // vastart just stores the address of the VarArgsFrameIndex slot into the
6745 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006746 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6747 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006748 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6749 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006750 }
6751
6752 // __va_list_tag:
6753 // gp_offset (0 - 6 * 8)
6754 // fp_offset (48 - 48 + 8 * 16)
6755 // overflow_arg_area (point to parameters coming in memory).
6756 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006757 SmallVector<SDValue, 8> MemOps;
6758 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006759 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006760 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006761 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6762 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006763 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006764 MemOps.push_back(Store);
6765
6766 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006767 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006768 FIN, DAG.getIntPtrConstant(4));
6769 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006770 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6771 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00006772 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006773 MemOps.push_back(Store);
6774
6775 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006776 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006777 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006778 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6779 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006780 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00006781 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006782 MemOps.push_back(Store);
6783
6784 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006785 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006786 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006787 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6788 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006789 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00006790 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006791 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006792 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006793 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006794}
6795
Dan Gohmand858e902010-04-17 15:26:15 +00006796SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006797 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6798 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00006799
Chris Lattner75361b62010-04-07 22:58:41 +00006800 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006801 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006802}
6803
Dan Gohmand858e902010-04-17 15:26:15 +00006804SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006805 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006806 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006807 SDValue Chain = Op.getOperand(0);
6808 SDValue DstPtr = Op.getOperand(1);
6809 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006810 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6811 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006812 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006813
Dale Johannesendd64c412009-02-04 00:33:20 +00006814 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006815 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6816 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006817}
6818
Dan Gohman475871a2008-07-27 21:46:04 +00006819SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006820X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006821 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006822 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006823 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006824 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006825 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006826 case Intrinsic::x86_sse_comieq_ss:
6827 case Intrinsic::x86_sse_comilt_ss:
6828 case Intrinsic::x86_sse_comile_ss:
6829 case Intrinsic::x86_sse_comigt_ss:
6830 case Intrinsic::x86_sse_comige_ss:
6831 case Intrinsic::x86_sse_comineq_ss:
6832 case Intrinsic::x86_sse_ucomieq_ss:
6833 case Intrinsic::x86_sse_ucomilt_ss:
6834 case Intrinsic::x86_sse_ucomile_ss:
6835 case Intrinsic::x86_sse_ucomigt_ss:
6836 case Intrinsic::x86_sse_ucomige_ss:
6837 case Intrinsic::x86_sse_ucomineq_ss:
6838 case Intrinsic::x86_sse2_comieq_sd:
6839 case Intrinsic::x86_sse2_comilt_sd:
6840 case Intrinsic::x86_sse2_comile_sd:
6841 case Intrinsic::x86_sse2_comigt_sd:
6842 case Intrinsic::x86_sse2_comige_sd:
6843 case Intrinsic::x86_sse2_comineq_sd:
6844 case Intrinsic::x86_sse2_ucomieq_sd:
6845 case Intrinsic::x86_sse2_ucomilt_sd:
6846 case Intrinsic::x86_sse2_ucomile_sd:
6847 case Intrinsic::x86_sse2_ucomigt_sd:
6848 case Intrinsic::x86_sse2_ucomige_sd:
6849 case Intrinsic::x86_sse2_ucomineq_sd: {
6850 unsigned Opc = 0;
6851 ISD::CondCode CC = ISD::SETCC_INVALID;
6852 switch (IntNo) {
6853 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006854 case Intrinsic::x86_sse_comieq_ss:
6855 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006856 Opc = X86ISD::COMI;
6857 CC = ISD::SETEQ;
6858 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006859 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006860 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006861 Opc = X86ISD::COMI;
6862 CC = ISD::SETLT;
6863 break;
6864 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006865 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006866 Opc = X86ISD::COMI;
6867 CC = ISD::SETLE;
6868 break;
6869 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006870 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006871 Opc = X86ISD::COMI;
6872 CC = ISD::SETGT;
6873 break;
6874 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006875 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006876 Opc = X86ISD::COMI;
6877 CC = ISD::SETGE;
6878 break;
6879 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006880 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006881 Opc = X86ISD::COMI;
6882 CC = ISD::SETNE;
6883 break;
6884 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006885 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006886 Opc = X86ISD::UCOMI;
6887 CC = ISD::SETEQ;
6888 break;
6889 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006890 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006891 Opc = X86ISD::UCOMI;
6892 CC = ISD::SETLT;
6893 break;
6894 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006895 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006896 Opc = X86ISD::UCOMI;
6897 CC = ISD::SETLE;
6898 break;
6899 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006900 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006901 Opc = X86ISD::UCOMI;
6902 CC = ISD::SETGT;
6903 break;
6904 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006905 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006906 Opc = X86ISD::UCOMI;
6907 CC = ISD::SETGE;
6908 break;
6909 case Intrinsic::x86_sse_ucomineq_ss:
6910 case Intrinsic::x86_sse2_ucomineq_sd:
6911 Opc = X86ISD::UCOMI;
6912 CC = ISD::SETNE;
6913 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006914 }
Evan Cheng734503b2006-09-11 02:19:56 +00006915
Dan Gohman475871a2008-07-27 21:46:04 +00006916 SDValue LHS = Op.getOperand(1);
6917 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006918 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006919 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006920 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6921 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6922 DAG.getConstant(X86CC, MVT::i8), Cond);
6923 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006924 }
Eric Christopher71c67532009-07-29 00:28:05 +00006925 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006926 // an integer value, not just an instruction so lower it to the ptest
6927 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006928 case Intrinsic::x86_sse41_ptestz:
6929 case Intrinsic::x86_sse41_ptestc:
6930 case Intrinsic::x86_sse41_ptestnzc:{
6931 unsigned X86CC = 0;
6932 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006933 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006934 case Intrinsic::x86_sse41_ptestz:
6935 // ZF = 1
6936 X86CC = X86::COND_E;
6937 break;
6938 case Intrinsic::x86_sse41_ptestc:
6939 // CF = 1
6940 X86CC = X86::COND_B;
6941 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006942 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006943 // ZF and CF = 0
6944 X86CC = X86::COND_A;
6945 break;
6946 }
Eric Christopherfd179292009-08-27 18:07:15 +00006947
Eric Christopher71c67532009-07-29 00:28:05 +00006948 SDValue LHS = Op.getOperand(1);
6949 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006950 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6951 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6952 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6953 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006954 }
Evan Cheng5759f972008-05-04 09:15:50 +00006955
6956 // Fix vector shift instructions where the last operand is a non-immediate
6957 // i32 value.
6958 case Intrinsic::x86_sse2_pslli_w:
6959 case Intrinsic::x86_sse2_pslli_d:
6960 case Intrinsic::x86_sse2_pslli_q:
6961 case Intrinsic::x86_sse2_psrli_w:
6962 case Intrinsic::x86_sse2_psrli_d:
6963 case Intrinsic::x86_sse2_psrli_q:
6964 case Intrinsic::x86_sse2_psrai_w:
6965 case Intrinsic::x86_sse2_psrai_d:
6966 case Intrinsic::x86_mmx_pslli_w:
6967 case Intrinsic::x86_mmx_pslli_d:
6968 case Intrinsic::x86_mmx_pslli_q:
6969 case Intrinsic::x86_mmx_psrli_w:
6970 case Intrinsic::x86_mmx_psrli_d:
6971 case Intrinsic::x86_mmx_psrli_q:
6972 case Intrinsic::x86_mmx_psrai_w:
6973 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006974 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006975 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006976 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006977
6978 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006979 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006980 switch (IntNo) {
6981 case Intrinsic::x86_sse2_pslli_w:
6982 NewIntNo = Intrinsic::x86_sse2_psll_w;
6983 break;
6984 case Intrinsic::x86_sse2_pslli_d:
6985 NewIntNo = Intrinsic::x86_sse2_psll_d;
6986 break;
6987 case Intrinsic::x86_sse2_pslli_q:
6988 NewIntNo = Intrinsic::x86_sse2_psll_q;
6989 break;
6990 case Intrinsic::x86_sse2_psrli_w:
6991 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6992 break;
6993 case Intrinsic::x86_sse2_psrli_d:
6994 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6995 break;
6996 case Intrinsic::x86_sse2_psrli_q:
6997 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6998 break;
6999 case Intrinsic::x86_sse2_psrai_w:
7000 NewIntNo = Intrinsic::x86_sse2_psra_w;
7001 break;
7002 case Intrinsic::x86_sse2_psrai_d:
7003 NewIntNo = Intrinsic::x86_sse2_psra_d;
7004 break;
7005 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007006 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007007 switch (IntNo) {
7008 case Intrinsic::x86_mmx_pslli_w:
7009 NewIntNo = Intrinsic::x86_mmx_psll_w;
7010 break;
7011 case Intrinsic::x86_mmx_pslli_d:
7012 NewIntNo = Intrinsic::x86_mmx_psll_d;
7013 break;
7014 case Intrinsic::x86_mmx_pslli_q:
7015 NewIntNo = Intrinsic::x86_mmx_psll_q;
7016 break;
7017 case Intrinsic::x86_mmx_psrli_w:
7018 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7019 break;
7020 case Intrinsic::x86_mmx_psrli_d:
7021 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7022 break;
7023 case Intrinsic::x86_mmx_psrli_q:
7024 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7025 break;
7026 case Intrinsic::x86_mmx_psrai_w:
7027 NewIntNo = Intrinsic::x86_mmx_psra_w;
7028 break;
7029 case Intrinsic::x86_mmx_psrai_d:
7030 NewIntNo = Intrinsic::x86_mmx_psra_d;
7031 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007032 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007033 }
7034 break;
7035 }
7036 }
Mon P Wangefa42202009-09-03 19:56:25 +00007037
7038 // The vector shift intrinsics with scalars uses 32b shift amounts but
7039 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7040 // to be zero.
7041 SDValue ShOps[4];
7042 ShOps[0] = ShAmt;
7043 ShOps[1] = DAG.getConstant(0, MVT::i32);
7044 if (ShAmtVT == MVT::v4i32) {
7045 ShOps[2] = DAG.getUNDEF(MVT::i32);
7046 ShOps[3] = DAG.getUNDEF(MVT::i32);
7047 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7048 } else {
7049 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7050 }
7051
Owen Andersone50ed302009-08-10 22:56:29 +00007052 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007053 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007054 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007055 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007056 Op.getOperand(1), ShAmt);
7057 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007058 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007059}
Evan Cheng72261582005-12-20 06:22:03 +00007060
Dan Gohmand858e902010-04-17 15:26:15 +00007061SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7062 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007063 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7064 MFI->setReturnAddressIsTaken(true);
7065
Bill Wendling64e87322009-01-16 19:25:27 +00007066 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007067 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007068
7069 if (Depth > 0) {
7070 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7071 SDValue Offset =
7072 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007073 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007074 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007075 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007076 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007077 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007078 }
7079
7080 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007081 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007082 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007083 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007084}
7085
Dan Gohmand858e902010-04-17 15:26:15 +00007086SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007087 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7088 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007089
Owen Andersone50ed302009-08-10 22:56:29 +00007090 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007091 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007092 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7093 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007094 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007095 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007096 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7097 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007098 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007099}
7100
Dan Gohman475871a2008-07-27 21:46:04 +00007101SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007102 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007103 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007104}
7105
Dan Gohmand858e902010-04-17 15:26:15 +00007106SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007107 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007108 SDValue Chain = Op.getOperand(0);
7109 SDValue Offset = Op.getOperand(1);
7110 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007111 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007112
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007113 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7114 getPointerTy());
7115 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007116
Dale Johannesene4d209d2009-02-03 20:21:25 +00007117 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007118 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007119 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007120 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007121 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007122 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007123
Dale Johannesene4d209d2009-02-03 20:21:25 +00007124 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007125 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007126 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007127}
7128
Dan Gohman475871a2008-07-27 21:46:04 +00007129SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007130 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007131 SDValue Root = Op.getOperand(0);
7132 SDValue Trmp = Op.getOperand(1); // trampoline
7133 SDValue FPtr = Op.getOperand(2); // nested function
7134 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007135 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007136
Dan Gohman69de1932008-02-06 22:27:42 +00007137 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007138
7139 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007140 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007141
7142 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007143 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7144 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007145
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007146 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7147 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007148
7149 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7150
7151 // Load the pointer to the nested function into R11.
7152 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007153 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007154 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007155 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007156
Owen Anderson825b72b2009-08-11 20:47:22 +00007157 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7158 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007159 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7160 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007161
7162 // Load the 'nest' parameter value into R10.
7163 // R10 is specified in X86CallingConv.td
7164 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007165 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7166 DAG.getConstant(10, MVT::i64));
7167 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007168 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007169
Owen Anderson825b72b2009-08-11 20:47:22 +00007170 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7171 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007172 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7173 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007174
7175 // Jump to the nested function.
7176 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007177 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7178 DAG.getConstant(20, MVT::i64));
7179 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007180 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007181
7182 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007183 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7184 DAG.getConstant(22, MVT::i64));
7185 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007186 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007187
Dan Gohman475871a2008-07-27 21:46:04 +00007188 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007189 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007190 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007191 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007192 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007193 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007194 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007195 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007196
7197 switch (CC) {
7198 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007199 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007200 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007201 case CallingConv::X86_StdCall: {
7202 // Pass 'nest' parameter in ECX.
7203 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007204 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007205
7206 // Check that ECX wasn't needed by an 'inreg' parameter.
7207 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007208 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007209
Chris Lattner58d74912008-03-12 17:45:29 +00007210 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007211 unsigned InRegCount = 0;
7212 unsigned Idx = 1;
7213
7214 for (FunctionType::param_iterator I = FTy->param_begin(),
7215 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007216 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007217 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007218 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007219
7220 if (InRegCount > 2) {
Chris Lattner75361b62010-04-07 22:58:41 +00007221 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007222 }
7223 }
7224 break;
7225 }
7226 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007227 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007228 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007229 // Pass 'nest' parameter in EAX.
7230 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007231 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007232 break;
7233 }
7234
Dan Gohman475871a2008-07-27 21:46:04 +00007235 SDValue OutChains[4];
7236 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007237
Owen Anderson825b72b2009-08-11 20:47:22 +00007238 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7239 DAG.getConstant(10, MVT::i32));
7240 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007241
Chris Lattnera62fe662010-02-05 19:20:30 +00007242 // This is storing the opcode for MOV32ri.
7243 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007244 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007245 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007246 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007247 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007248
Owen Anderson825b72b2009-08-11 20:47:22 +00007249 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7250 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007251 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7252 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007253
Chris Lattnera62fe662010-02-05 19:20:30 +00007254 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007255 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7256 DAG.getConstant(5, MVT::i32));
7257 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007258 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007259
Owen Anderson825b72b2009-08-11 20:47:22 +00007260 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7261 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007262 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7263 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007264
Dan Gohman475871a2008-07-27 21:46:04 +00007265 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007266 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007267 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007268 }
7269}
7270
Dan Gohmand858e902010-04-17 15:26:15 +00007271SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7272 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007273 /*
7274 The rounding mode is in bits 11:10 of FPSR, and has the following
7275 settings:
7276 00 Round to nearest
7277 01 Round to -inf
7278 10 Round to +inf
7279 11 Round to 0
7280
7281 FLT_ROUNDS, on the other hand, expects the following:
7282 -1 Undefined
7283 0 Round to 0
7284 1 Round to nearest
7285 2 Round to +inf
7286 3 Round to -inf
7287
7288 To perform the conversion, we do:
7289 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7290 */
7291
7292 MachineFunction &MF = DAG.getMachineFunction();
7293 const TargetMachine &TM = MF.getTarget();
7294 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7295 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007296 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007297 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007298
7299 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007300 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007301 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007302
Owen Anderson825b72b2009-08-11 20:47:22 +00007303 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007304 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007305
7306 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007307 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7308 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007309
7310 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007311 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007312 DAG.getNode(ISD::SRL, dl, MVT::i16,
7313 DAG.getNode(ISD::AND, dl, MVT::i16,
7314 CWD, DAG.getConstant(0x800, MVT::i16)),
7315 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007316 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007317 DAG.getNode(ISD::SRL, dl, MVT::i16,
7318 DAG.getNode(ISD::AND, dl, MVT::i16,
7319 CWD, DAG.getConstant(0x400, MVT::i16)),
7320 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007321
Dan Gohman475871a2008-07-27 21:46:04 +00007322 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007323 DAG.getNode(ISD::AND, dl, MVT::i16,
7324 DAG.getNode(ISD::ADD, dl, MVT::i16,
7325 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7326 DAG.getConstant(1, MVT::i16)),
7327 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007328
7329
Duncan Sands83ec4b62008-06-06 12:08:01 +00007330 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007331 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007332}
7333
Dan Gohmand858e902010-04-17 15:26:15 +00007334SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007335 EVT VT = Op.getValueType();
7336 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007337 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007338 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007339
7340 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007341 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007342 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007343 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007344 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007345 }
Evan Cheng18efe262007-12-14 02:13:44 +00007346
Evan Cheng152804e2007-12-14 08:30:15 +00007347 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007348 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007349 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007350
7351 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007352 SDValue Ops[] = {
7353 Op,
7354 DAG.getConstant(NumBits+NumBits-1, OpVT),
7355 DAG.getConstant(X86::COND_E, MVT::i8),
7356 Op.getValue(1)
7357 };
7358 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007359
7360 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007361 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007362
Owen Anderson825b72b2009-08-11 20:47:22 +00007363 if (VT == MVT::i8)
7364 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007365 return Op;
7366}
7367
Dan Gohmand858e902010-04-17 15:26:15 +00007368SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007369 EVT VT = Op.getValueType();
7370 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007371 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007372 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007373
7374 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007375 if (VT == MVT::i8) {
7376 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007377 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007378 }
Evan Cheng152804e2007-12-14 08:30:15 +00007379
7380 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007381 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007382 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007383
7384 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007385 SDValue Ops[] = {
7386 Op,
7387 DAG.getConstant(NumBits, OpVT),
7388 DAG.getConstant(X86::COND_E, MVT::i8),
7389 Op.getValue(1)
7390 };
7391 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007392
Owen Anderson825b72b2009-08-11 20:47:22 +00007393 if (VT == MVT::i8)
7394 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007395 return Op;
7396}
7397
Dan Gohmand858e902010-04-17 15:26:15 +00007398SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007399 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007400 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007401 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007402
Mon P Wangaf9b9522008-12-18 21:42:19 +00007403 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7404 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7405 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7406 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7407 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7408 //
7409 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7410 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7411 // return AloBlo + AloBhi + AhiBlo;
7412
7413 SDValue A = Op.getOperand(0);
7414 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007415
Dale Johannesene4d209d2009-02-03 20:21:25 +00007416 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007417 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7418 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007419 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007420 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7421 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007422 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007423 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007424 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007425 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007426 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007427 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007428 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007429 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007430 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007431 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007432 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7433 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007434 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007435 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7436 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007437 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7438 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007439 return Res;
7440}
7441
7442
Dan Gohmand858e902010-04-17 15:26:15 +00007443SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007444 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7445 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007446 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7447 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007448 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007449 SDValue LHS = N->getOperand(0);
7450 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007451 unsigned BaseOp = 0;
7452 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007453 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007454
7455 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007456 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007457 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007458 // A subtract of one will be selected as a INC. Note that INC doesn't
7459 // set CF, so we can't do this for UADDO.
7460 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7461 if (C->getAPIntValue() == 1) {
7462 BaseOp = X86ISD::INC;
7463 Cond = X86::COND_O;
7464 break;
7465 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007466 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007467 Cond = X86::COND_O;
7468 break;
7469 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007470 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007471 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007472 break;
7473 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007474 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7475 // set CF, so we can't do this for USUBO.
7476 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7477 if (C->getAPIntValue() == 1) {
7478 BaseOp = X86ISD::DEC;
7479 Cond = X86::COND_O;
7480 break;
7481 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007482 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007483 Cond = X86::COND_O;
7484 break;
7485 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007486 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007487 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007488 break;
7489 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007490 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007491 Cond = X86::COND_O;
7492 break;
7493 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007494 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007495 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007496 break;
7497 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007498
Bill Wendling61edeb52008-12-02 01:06:39 +00007499 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007500 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007501 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007502
Bill Wendling61edeb52008-12-02 01:06:39 +00007503 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007504 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007505 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007506
Bill Wendling61edeb52008-12-02 01:06:39 +00007507 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7508 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007509}
7510
Dan Gohmand858e902010-04-17 15:26:15 +00007511SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007512 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007513 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007514 unsigned Reg = 0;
7515 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007516 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007517 default:
7518 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007519 case MVT::i8: Reg = X86::AL; size = 1; break;
7520 case MVT::i16: Reg = X86::AX; size = 2; break;
7521 case MVT::i32: Reg = X86::EAX; size = 4; break;
7522 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007523 assert(Subtarget->is64Bit() && "Node not type legal!");
7524 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007525 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007526 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007527 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007528 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007529 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007530 Op.getOperand(1),
7531 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007532 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007533 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007534 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007535 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007536 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007537 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007538 return cpOut;
7539}
7540
Duncan Sands1607f052008-12-01 11:39:25 +00007541SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007542 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007543 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007544 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007545 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007546 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007547 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007548 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7549 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007550 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007551 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7552 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007553 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007554 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007555 rdx.getValue(1)
7556 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007557 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007558}
7559
Dale Johannesen7d07b482010-05-21 00:52:33 +00007560SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7561 SelectionDAG &DAG) const {
7562 EVT SrcVT = Op.getOperand(0).getValueType();
7563 EVT DstVT = Op.getValueType();
7564 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7565 Subtarget->hasMMX() && !DisableMMX) &&
7566 "Unexpected custom BIT_CONVERT");
7567 assert((DstVT == MVT::i64 ||
7568 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7569 "Unexpected custom BIT_CONVERT");
7570 // i64 <=> MMX conversions are Legal.
7571 if (SrcVT==MVT::i64 && DstVT.isVector())
7572 return Op;
7573 if (DstVT==MVT::i64 && SrcVT.isVector())
7574 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007575 // MMX <=> MMX conversions are Legal.
7576 if (SrcVT.isVector() && DstVT.isVector())
7577 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007578 // All other conversions need to be expanded.
7579 return SDValue();
7580}
Dan Gohmand858e902010-04-17 15:26:15 +00007581SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007582 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007583 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007584 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007585 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007586 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007587 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007588 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007589 Node->getOperand(0),
7590 Node->getOperand(1), negOp,
7591 cast<AtomicSDNode>(Node)->getSrcValue(),
7592 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007593}
7594
Evan Cheng0db9fe62006-04-25 20:13:52 +00007595/// LowerOperation - Provide custom lowering hooks for some operations.
7596///
Dan Gohmand858e902010-04-17 15:26:15 +00007597SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007598 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007599 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007600 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7601 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007602 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007603 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007604 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7605 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7606 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7607 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7608 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7609 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007610 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007611 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007612 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007613 case ISD::SHL_PARTS:
7614 case ISD::SRA_PARTS:
7615 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7616 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007617 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007618 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007619 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007620 case ISD::FABS: return LowerFABS(Op, DAG);
7621 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007622 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007623 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007624 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007625 case ISD::SELECT: return LowerSELECT(Op, DAG);
7626 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007627 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007628 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007629 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007630 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007631 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007632 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7633 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007634 case ISD::FRAME_TO_ARGS_OFFSET:
7635 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007636 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007637 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007638 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007639 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007640 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7641 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007642 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007643 case ISD::SADDO:
7644 case ISD::UADDO:
7645 case ISD::SSUBO:
7646 case ISD::USUBO:
7647 case ISD::SMULO:
7648 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007649 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007650 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007651 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007652}
7653
Duncan Sands1607f052008-12-01 11:39:25 +00007654void X86TargetLowering::
7655ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007656 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007657 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007658 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007659 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007660
7661 SDValue Chain = Node->getOperand(0);
7662 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007663 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007664 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007665 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007666 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007667 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007668 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007669 SDValue Result =
7670 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7671 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007672 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007673 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007674 Results.push_back(Result.getValue(2));
7675}
7676
Duncan Sands126d9072008-07-04 11:47:58 +00007677/// ReplaceNodeResults - Replace a node with an illegal result type
7678/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007679void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7680 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007681 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007682 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007683 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007684 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007685 assert(false && "Do not know how to custom type legalize this operation!");
7686 return;
7687 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007688 std::pair<SDValue,SDValue> Vals =
7689 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007690 SDValue FIST = Vals.first, StackSlot = Vals.second;
7691 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007692 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007693 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007694 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7695 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007696 }
7697 return;
7698 }
7699 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007700 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007701 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007702 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007703 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007704 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007705 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007706 eax.getValue(2));
7707 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7708 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007709 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007710 Results.push_back(edx.getValue(1));
7711 return;
7712 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007713 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007714 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007715 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007716 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007717 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7718 DAG.getConstant(0, MVT::i32));
7719 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7720 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007721 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7722 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007723 cpInL.getValue(1));
7724 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007725 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7726 DAG.getConstant(0, MVT::i32));
7727 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7728 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007729 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007730 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007731 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007732 swapInL.getValue(1));
7733 SDValue Ops[] = { swapInH.getValue(0),
7734 N->getOperand(1),
7735 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007736 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007737 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007738 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007739 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007740 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007741 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007742 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007743 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007744 Results.push_back(cpOutH.getValue(1));
7745 return;
7746 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007747 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007748 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7749 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007750 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007751 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7752 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007753 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007754 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7755 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007756 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007757 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7758 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007759 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007760 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7761 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007762 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007763 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7764 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007765 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007766 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7767 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007768 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007769}
7770
Evan Cheng72261582005-12-20 06:22:03 +00007771const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7772 switch (Opcode) {
7773 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007774 case X86ISD::BSF: return "X86ISD::BSF";
7775 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007776 case X86ISD::SHLD: return "X86ISD::SHLD";
7777 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007778 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007779 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007780 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007781 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007782 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007783 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007784 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7785 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7786 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007787 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007788 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007789 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007790 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007791 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007792 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007793 case X86ISD::COMI: return "X86ISD::COMI";
7794 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007795 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007796 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007797 case X86ISD::CMOV: return "X86ISD::CMOV";
7798 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007799 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007800 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7801 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007802 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007803 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007804 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007805 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007806 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007807 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7808 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007809 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007810 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007811 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007812 case X86ISD::FMAX: return "X86ISD::FMAX";
7813 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007814 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7815 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007816 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00007817 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00007818 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007819 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007820 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007821 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007822 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7823 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007824 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7825 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7826 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7827 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7828 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7829 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007830 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7831 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007832 case X86ISD::VSHL: return "X86ISD::VSHL";
7833 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007834 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7835 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7836 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7837 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7838 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7839 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7840 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7841 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7842 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7843 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007844 case X86ISD::ADD: return "X86ISD::ADD";
7845 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007846 case X86ISD::SMUL: return "X86ISD::SMUL";
7847 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007848 case X86ISD::INC: return "X86ISD::INC";
7849 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007850 case X86ISD::OR: return "X86ISD::OR";
7851 case X86ISD::XOR: return "X86ISD::XOR";
7852 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007853 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007854 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007855 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007856 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007857 }
7858}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007859
Chris Lattnerc9addb72007-03-30 23:15:24 +00007860// isLegalAddressingMode - Return true if the addressing mode represented
7861// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007862bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007863 const Type *Ty) const {
7864 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007865 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007866
Chris Lattnerc9addb72007-03-30 23:15:24 +00007867 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007868 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007869 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007870
Chris Lattnerc9addb72007-03-30 23:15:24 +00007871 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007872 unsigned GVFlags =
7873 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007874
Chris Lattnerdfed4132009-07-10 07:38:24 +00007875 // If a reference to this global requires an extra load, we can't fold it.
7876 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007877 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007878
Chris Lattnerdfed4132009-07-10 07:38:24 +00007879 // If BaseGV requires a register for the PIC base, we cannot also have a
7880 // BaseReg specified.
7881 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007882 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007883
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007884 // If lower 4G is not available, then we must use rip-relative addressing.
7885 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7886 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007887 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007888
Chris Lattnerc9addb72007-03-30 23:15:24 +00007889 switch (AM.Scale) {
7890 case 0:
7891 case 1:
7892 case 2:
7893 case 4:
7894 case 8:
7895 // These scales always work.
7896 break;
7897 case 3:
7898 case 5:
7899 case 9:
7900 // These scales are formed with basereg+scalereg. Only accept if there is
7901 // no basereg yet.
7902 if (AM.HasBaseReg)
7903 return false;
7904 break;
7905 default: // Other stuff never works.
7906 return false;
7907 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007908
Chris Lattnerc9addb72007-03-30 23:15:24 +00007909 return true;
7910}
7911
7912
Evan Cheng2bd122c2007-10-26 01:56:11 +00007913bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007914 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007915 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007916 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7917 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007918 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007919 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007920 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007921}
7922
Owen Andersone50ed302009-08-10 22:56:29 +00007923bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007924 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007925 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007926 unsigned NumBits1 = VT1.getSizeInBits();
7927 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007928 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007929 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007930 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007931}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007932
Dan Gohman97121ba2009-04-08 00:15:30 +00007933bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007934 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007935 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007936}
7937
Owen Andersone50ed302009-08-10 22:56:29 +00007938bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007939 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007940 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007941}
7942
Owen Andersone50ed302009-08-10 22:56:29 +00007943bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007944 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007945 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007946}
7947
Evan Cheng60c07e12006-07-05 22:17:51 +00007948/// isShuffleMaskLegal - Targets can use this to indicate that they only
7949/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7950/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7951/// are assumed to be legal.
7952bool
Eric Christopherfd179292009-08-27 18:07:15 +00007953X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007954 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00007955 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007956 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00007957 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00007958
Nate Begemana09008b2009-10-19 02:17:23 +00007959 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007960 return (VT.getVectorNumElements() == 2 ||
7961 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7962 isMOVLMask(M, VT) ||
7963 isSHUFPMask(M, VT) ||
7964 isPSHUFDMask(M, VT) ||
7965 isPSHUFHWMask(M, VT) ||
7966 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007967 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007968 isUNPCKLMask(M, VT) ||
7969 isUNPCKHMask(M, VT) ||
7970 isUNPCKL_v_undef_Mask(M, VT) ||
7971 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007972}
7973
Dan Gohman7d8143f2008-04-09 20:09:42 +00007974bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007975X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007976 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007977 unsigned NumElts = VT.getVectorNumElements();
7978 // FIXME: This collection of masks seems suspect.
7979 if (NumElts == 2)
7980 return true;
7981 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7982 return (isMOVLMask(Mask, VT) ||
7983 isCommutedMOVLMask(Mask, VT, true) ||
7984 isSHUFPMask(Mask, VT) ||
7985 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007986 }
7987 return false;
7988}
7989
7990//===----------------------------------------------------------------------===//
7991// X86 Scheduler Hooks
7992//===----------------------------------------------------------------------===//
7993
Mon P Wang63307c32008-05-05 19:05:59 +00007994// private utility function
7995MachineBasicBlock *
7996X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7997 MachineBasicBlock *MBB,
7998 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007999 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008000 unsigned LoadOpc,
8001 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008002 unsigned notOpc,
8003 unsigned EAXreg,
8004 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008005 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008006 // For the atomic bitwise operator, we generate
8007 // thisMBB:
8008 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008009 // ld t1 = [bitinstr.addr]
8010 // op t2 = t1, [bitinstr.val]
8011 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008012 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8013 // bz newMBB
8014 // fallthrough -->nextMBB
8015 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8016 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008017 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008018 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008019
Mon P Wang63307c32008-05-05 19:05:59 +00008020 /// First build the CFG
8021 MachineFunction *F = MBB->getParent();
8022 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008023 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8024 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8025 F->insert(MBBIter, newMBB);
8026 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008027
Dan Gohman14152b42010-07-06 20:24:04 +00008028 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8029 nextMBB->splice(nextMBB->begin(), thisMBB,
8030 llvm::next(MachineBasicBlock::iterator(bInstr)),
8031 thisMBB->end());
8032 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008033
Mon P Wang63307c32008-05-05 19:05:59 +00008034 // Update thisMBB to fall through to newMBB
8035 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008036
Mon P Wang63307c32008-05-05 19:05:59 +00008037 // newMBB jumps to itself and fall through to nextMBB
8038 newMBB->addSuccessor(nextMBB);
8039 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008040
Mon P Wang63307c32008-05-05 19:05:59 +00008041 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008042 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008043 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008044 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008045 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008046 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008047 int numArgs = bInstr->getNumOperands() - 1;
8048 for (int i=0; i < numArgs; ++i)
8049 argOpers[i] = &bInstr->getOperand(i+1);
8050
8051 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008052 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008053 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008054
Dale Johannesen140be2d2008-08-19 18:47:28 +00008055 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008056 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008057 for (int i=0; i <= lastAddrIndx; ++i)
8058 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008059
Dale Johannesen140be2d2008-08-19 18:47:28 +00008060 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008061 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008062 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008063 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008064 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008065 tt = t1;
8066
Dale Johannesen140be2d2008-08-19 18:47:28 +00008067 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008068 assert((argOpers[valArgIndx]->isReg() ||
8069 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008070 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008071 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008072 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008073 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008074 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008075 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008076 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008077
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008078 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008079 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008080
Dale Johannesene4d209d2009-02-03 20:21:25 +00008081 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008082 for (int i=0; i <= lastAddrIndx; ++i)
8083 (*MIB).addOperand(*argOpers[i]);
8084 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008085 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008086 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8087 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008088
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008089 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008090 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008091
Mon P Wang63307c32008-05-05 19:05:59 +00008092 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008093 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008094
Dan Gohman14152b42010-07-06 20:24:04 +00008095 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008096 return nextMBB;
8097}
8098
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008099// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008100MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008101X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8102 MachineBasicBlock *MBB,
8103 unsigned regOpcL,
8104 unsigned regOpcH,
8105 unsigned immOpcL,
8106 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008107 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008108 // For the atomic bitwise operator, we generate
8109 // thisMBB (instructions are in pairs, except cmpxchg8b)
8110 // ld t1,t2 = [bitinstr.addr]
8111 // newMBB:
8112 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8113 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008114 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008115 // mov ECX, EBX <- t5, t6
8116 // mov EAX, EDX <- t1, t2
8117 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8118 // mov t3, t4 <- EAX, EDX
8119 // bz newMBB
8120 // result in out1, out2
8121 // fallthrough -->nextMBB
8122
8123 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8124 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008125 const unsigned NotOpc = X86::NOT32r;
8126 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8127 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8128 MachineFunction::iterator MBBIter = MBB;
8129 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008130
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008131 /// First build the CFG
8132 MachineFunction *F = MBB->getParent();
8133 MachineBasicBlock *thisMBB = MBB;
8134 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8135 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8136 F->insert(MBBIter, newMBB);
8137 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008138
Dan Gohman14152b42010-07-06 20:24:04 +00008139 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8140 nextMBB->splice(nextMBB->begin(), thisMBB,
8141 llvm::next(MachineBasicBlock::iterator(bInstr)),
8142 thisMBB->end());
8143 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008144
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008145 // Update thisMBB to fall through to newMBB
8146 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008147
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008148 // newMBB jumps to itself and fall through to nextMBB
8149 newMBB->addSuccessor(nextMBB);
8150 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008151
Dale Johannesene4d209d2009-02-03 20:21:25 +00008152 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008153 // Insert instructions into newMBB based on incoming instruction
8154 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008155 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008156 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008157 MachineOperand& dest1Oper = bInstr->getOperand(0);
8158 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008159 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8160 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008161 argOpers[i] = &bInstr->getOperand(i+2);
8162
Dan Gohman71ea4e52010-05-14 21:01:44 +00008163 // We use some of the operands multiple times, so conservatively just
8164 // clear any kill flags that might be present.
8165 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8166 argOpers[i]->setIsKill(false);
8167 }
8168
Evan Chengad5b52f2010-01-08 19:14:57 +00008169 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008170 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008171
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008172 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008173 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008174 for (int i=0; i <= lastAddrIndx; ++i)
8175 (*MIB).addOperand(*argOpers[i]);
8176 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008177 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008178 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008179 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008180 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008181 MachineOperand newOp3 = *(argOpers[3]);
8182 if (newOp3.isImm())
8183 newOp3.setImm(newOp3.getImm()+4);
8184 else
8185 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008186 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008187 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008188
8189 // t3/4 are defined later, at the bottom of the loop
8190 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8191 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008192 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008193 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008194 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008195 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8196
Evan Cheng306b4ca2010-01-08 23:41:50 +00008197 // The subsequent operations should be using the destination registers of
8198 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008199 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008200 t1 = F->getRegInfo().createVirtualRegister(RC);
8201 t2 = F->getRegInfo().createVirtualRegister(RC);
8202 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8203 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008204 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008205 t1 = dest1Oper.getReg();
8206 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008207 }
8208
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008209 int valArgIndx = lastAddrIndx + 1;
8210 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008211 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008212 "invalid operand");
8213 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8214 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008215 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008216 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008217 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008218 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008219 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008220 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008221 (*MIB).addOperand(*argOpers[valArgIndx]);
8222 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008223 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008224 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008225 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008226 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008227 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008228 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008229 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008230 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008231 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008232 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008233
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008234 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008235 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008236 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008237 MIB.addReg(t2);
8238
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008239 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008240 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008241 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008242 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008243
Dale Johannesene4d209d2009-02-03 20:21:25 +00008244 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008245 for (int i=0; i <= lastAddrIndx; ++i)
8246 (*MIB).addOperand(*argOpers[i]);
8247
8248 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008249 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8250 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008251
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008252 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008253 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008254 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008255 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008256
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008257 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008258 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008259
Dan Gohman14152b42010-07-06 20:24:04 +00008260 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008261 return nextMBB;
8262}
8263
8264// private utility function
8265MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008266X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8267 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008268 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008269 // For the atomic min/max operator, we generate
8270 // thisMBB:
8271 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008272 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008273 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008274 // cmp t1, t2
8275 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008276 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008277 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8278 // bz newMBB
8279 // fallthrough -->nextMBB
8280 //
8281 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8282 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008283 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008284 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008285
Mon P Wang63307c32008-05-05 19:05:59 +00008286 /// First build the CFG
8287 MachineFunction *F = MBB->getParent();
8288 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008289 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8290 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8291 F->insert(MBBIter, newMBB);
8292 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008293
Dan Gohman14152b42010-07-06 20:24:04 +00008294 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8295 nextMBB->splice(nextMBB->begin(), thisMBB,
8296 llvm::next(MachineBasicBlock::iterator(mInstr)),
8297 thisMBB->end());
8298 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008299
Mon P Wang63307c32008-05-05 19:05:59 +00008300 // Update thisMBB to fall through to newMBB
8301 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008302
Mon P Wang63307c32008-05-05 19:05:59 +00008303 // newMBB jumps to newMBB and fall through to nextMBB
8304 newMBB->addSuccessor(nextMBB);
8305 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008306
Dale Johannesene4d209d2009-02-03 20:21:25 +00008307 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008308 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008309 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008310 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008311 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008312 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008313 int numArgs = mInstr->getNumOperands() - 1;
8314 for (int i=0; i < numArgs; ++i)
8315 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008316
Mon P Wang63307c32008-05-05 19:05:59 +00008317 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008318 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008319 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008320
Mon P Wangab3e7472008-05-05 22:56:23 +00008321 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008322 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008323 for (int i=0; i <= lastAddrIndx; ++i)
8324 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008325
Mon P Wang63307c32008-05-05 19:05:59 +00008326 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008327 assert((argOpers[valArgIndx]->isReg() ||
8328 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008329 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008330
8331 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008332 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008333 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008334 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008335 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008336 (*MIB).addOperand(*argOpers[valArgIndx]);
8337
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008338 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008339 MIB.addReg(t1);
8340
Dale Johannesene4d209d2009-02-03 20:21:25 +00008341 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008342 MIB.addReg(t1);
8343 MIB.addReg(t2);
8344
8345 // Generate movc
8346 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008347 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008348 MIB.addReg(t2);
8349 MIB.addReg(t1);
8350
8351 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008352 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008353 for (int i=0; i <= lastAddrIndx; ++i)
8354 (*MIB).addOperand(*argOpers[i]);
8355 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008356 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008357 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8358 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008359
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008360 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008361 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008362
Mon P Wang63307c32008-05-05 19:05:59 +00008363 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008364 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008365
Dan Gohman14152b42010-07-06 20:24:04 +00008366 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008367 return nextMBB;
8368}
8369
Eric Christopherf83a5de2009-08-27 18:08:16 +00008370// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8371// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008372MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008373X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008374 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008375
Eric Christopherb120ab42009-08-18 22:50:32 +00008376 DebugLoc dl = MI->getDebugLoc();
8377 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8378
8379 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008380 if (memArg)
8381 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8382 else
8383 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008384
8385 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8386
8387 for (unsigned i = 0; i < numArgs; ++i) {
8388 MachineOperand &Op = MI->getOperand(i+1);
8389
8390 if (!(Op.isReg() && Op.isImplicit()))
8391 MIB.addOperand(Op);
8392 }
8393
8394 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8395 .addReg(X86::XMM0);
8396
Dan Gohman14152b42010-07-06 20:24:04 +00008397 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00008398
8399 return BB;
8400}
8401
8402MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008403X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8404 MachineInstr *MI,
8405 MachineBasicBlock *MBB) const {
8406 // Emit code to save XMM registers to the stack. The ABI says that the
8407 // number of registers to save is given in %al, so it's theoretically
8408 // possible to do an indirect jump trick to avoid saving all of them,
8409 // however this code takes a simpler approach and just executes all
8410 // of the stores if %al is non-zero. It's less code, and it's probably
8411 // easier on the hardware branch predictor, and stores aren't all that
8412 // expensive anyway.
8413
8414 // Create the new basic blocks. One block contains all the XMM stores,
8415 // and one block is the final destination regardless of whether any
8416 // stores were performed.
8417 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8418 MachineFunction *F = MBB->getParent();
8419 MachineFunction::iterator MBBIter = MBB;
8420 ++MBBIter;
8421 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8422 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8423 F->insert(MBBIter, XMMSaveMBB);
8424 F->insert(MBBIter, EndMBB);
8425
Dan Gohman14152b42010-07-06 20:24:04 +00008426 // Transfer the remainder of MBB and its successor edges to EndMBB.
8427 EndMBB->splice(EndMBB->begin(), MBB,
8428 llvm::next(MachineBasicBlock::iterator(MI)),
8429 MBB->end());
8430 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8431
Dan Gohmand6708ea2009-08-15 01:38:56 +00008432 // The original block will now fall through to the XMM save block.
8433 MBB->addSuccessor(XMMSaveMBB);
8434 // The XMMSaveMBB will fall through to the end block.
8435 XMMSaveMBB->addSuccessor(EndMBB);
8436
8437 // Now add the instructions.
8438 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8439 DebugLoc DL = MI->getDebugLoc();
8440
8441 unsigned CountReg = MI->getOperand(0).getReg();
8442 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8443 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8444
8445 if (!Subtarget->isTargetWin64()) {
8446 // If %al is 0, branch around the XMM save block.
8447 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008448 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008449 MBB->addSuccessor(EndMBB);
8450 }
8451
8452 // In the XMM save block, save all the XMM argument registers.
8453 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8454 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008455 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008456 F->getMachineMemOperand(
8457 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8458 MachineMemOperand::MOStore, Offset,
8459 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008460 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8461 .addFrameIndex(RegSaveFrameIndex)
8462 .addImm(/*Scale=*/1)
8463 .addReg(/*IndexReg=*/0)
8464 .addImm(/*Disp=*/Offset)
8465 .addReg(/*Segment=*/0)
8466 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008467 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008468 }
8469
Dan Gohman14152b42010-07-06 20:24:04 +00008470 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008471
8472 return EndMBB;
8473}
Mon P Wang63307c32008-05-05 19:05:59 +00008474
Evan Cheng60c07e12006-07-05 22:17:51 +00008475MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008476X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008477 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008478 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8479 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008480
Chris Lattner52600972009-09-02 05:57:00 +00008481 // To "insert" a SELECT_CC instruction, we actually have to insert the
8482 // diamond control-flow pattern. The incoming instruction knows the
8483 // destination vreg to set, the condition code register to branch on, the
8484 // true/false values to select between, and a branch opcode to use.
8485 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8486 MachineFunction::iterator It = BB;
8487 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008488
Chris Lattner52600972009-09-02 05:57:00 +00008489 // thisMBB:
8490 // ...
8491 // TrueVal = ...
8492 // cmpTY ccX, r1, r2
8493 // bCC copy1MBB
8494 // fallthrough --> copy0MBB
8495 MachineBasicBlock *thisMBB = BB;
8496 MachineFunction *F = BB->getParent();
8497 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8498 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00008499 F->insert(It, copy0MBB);
8500 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00008501
Bill Wendling730c07e2010-06-25 20:48:10 +00008502 // If the EFLAGS register isn't dead in the terminator, then claim that it's
8503 // live into the sink and copy blocks.
8504 const MachineFunction *MF = BB->getParent();
8505 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
8506 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00008507
Dan Gohman14152b42010-07-06 20:24:04 +00008508 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
8509 const MachineOperand &MO = MI->getOperand(I);
8510 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00008511 unsigned Reg = MO.getReg();
8512 if (Reg != X86::EFLAGS) continue;
8513 copy0MBB->addLiveIn(Reg);
8514 sinkMBB->addLiveIn(Reg);
8515 }
8516
Dan Gohman14152b42010-07-06 20:24:04 +00008517 // Transfer the remainder of BB and its successor edges to sinkMBB.
8518 sinkMBB->splice(sinkMBB->begin(), BB,
8519 llvm::next(MachineBasicBlock::iterator(MI)),
8520 BB->end());
8521 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8522
8523 // Add the true and fallthrough blocks as its successors.
8524 BB->addSuccessor(copy0MBB);
8525 BB->addSuccessor(sinkMBB);
8526
8527 // Create the conditional branch instruction.
8528 unsigned Opc =
8529 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8530 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8531
Chris Lattner52600972009-09-02 05:57:00 +00008532 // copy0MBB:
8533 // %FalseValue = ...
8534 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008535 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008536
Chris Lattner52600972009-09-02 05:57:00 +00008537 // sinkMBB:
8538 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8539 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00008540 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
8541 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008542 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8543 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8544
Dan Gohman14152b42010-07-06 20:24:04 +00008545 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008546 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008547}
8548
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008549MachineBasicBlock *
8550X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008551 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008552 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8553 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008554
8555 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8556 // non-trivial part is impdef of ESP.
8557 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8558 // mingw-w64.
8559
Dan Gohman14152b42010-07-06 20:24:04 +00008560 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008561 .addExternalSymbol("_alloca")
8562 .addReg(X86::EAX, RegState::Implicit)
8563 .addReg(X86::ESP, RegState::Implicit)
8564 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8565 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8566
Dan Gohman14152b42010-07-06 20:24:04 +00008567 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008568 return BB;
8569}
Chris Lattner52600972009-09-02 05:57:00 +00008570
8571MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00008572X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
8573 MachineBasicBlock *BB) const {
8574 // This is pretty easy. We're taking the value that we received from
8575 // our load from the relocation, sticking it in either RDI (x86-64)
8576 // or EAX and doing an indirect call. The return value will then
8577 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00008578 const X86InstrInfo *TII
8579 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008580 DebugLoc DL = MI->getDebugLoc();
8581 MachineFunction *F = BB->getParent();
8582
Eric Christopher54415362010-06-08 22:04:25 +00008583 assert(MI->getOperand(3).isGlobal() && "This should be a global");
8584
Eric Christopher30ef0e52010-06-03 04:07:48 +00008585 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00008586 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8587 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00008588 .addReg(X86::RIP)
8589 .addImm(0).addReg(0)
8590 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8591 MI->getOperand(3).getTargetFlags())
8592 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008593 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00008594 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00008595 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00008596 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8597 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00008598 .addReg(0)
8599 .addImm(0).addReg(0)
8600 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8601 MI->getOperand(3).getTargetFlags())
8602 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008603 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008604 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008605 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00008606 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8607 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00008608 .addReg(TII->getGlobalBaseReg(F))
8609 .addImm(0).addReg(0)
8610 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8611 MI->getOperand(3).getTargetFlags())
8612 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008613 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008614 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008615 }
8616
Dan Gohman14152b42010-07-06 20:24:04 +00008617 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00008618 return BB;
8619}
8620
8621MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008622X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008623 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008624 switch (MI->getOpcode()) {
8625 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008626 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008627 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008628 case X86::TLSCall_32:
8629 case X86::TLSCall_64:
8630 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008631 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008632 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008633 case X86::CMOV_FR32:
8634 case X86::CMOV_FR64:
8635 case X86::CMOV_V4F32:
8636 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008637 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008638 case X86::CMOV_GR16:
8639 case X86::CMOV_GR32:
8640 case X86::CMOV_RFP32:
8641 case X86::CMOV_RFP64:
8642 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008643 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008644
Dale Johannesen849f2142007-07-03 00:53:03 +00008645 case X86::FP32_TO_INT16_IN_MEM:
8646 case X86::FP32_TO_INT32_IN_MEM:
8647 case X86::FP32_TO_INT64_IN_MEM:
8648 case X86::FP64_TO_INT16_IN_MEM:
8649 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008650 case X86::FP64_TO_INT64_IN_MEM:
8651 case X86::FP80_TO_INT16_IN_MEM:
8652 case X86::FP80_TO_INT32_IN_MEM:
8653 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008654 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8655 DebugLoc DL = MI->getDebugLoc();
8656
Evan Cheng60c07e12006-07-05 22:17:51 +00008657 // Change the floating point control register to use "round towards zero"
8658 // mode when truncating to an integer value.
8659 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008660 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00008661 addFrameReference(BuildMI(*BB, MI, DL,
8662 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008663
8664 // Load the old value of the high byte of the control word...
8665 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008666 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00008667 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008668 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008669
8670 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00008671 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008672 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008673
8674 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00008675 addFrameReference(BuildMI(*BB, MI, DL,
8676 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008677
8678 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00008679 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008680 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008681
8682 // Get the X86 opcode to use.
8683 unsigned Opc;
8684 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008685 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008686 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8687 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8688 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8689 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8690 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8691 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008692 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8693 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8694 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008695 }
8696
8697 X86AddressMode AM;
8698 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008699 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008700 AM.BaseType = X86AddressMode::RegBase;
8701 AM.Base.Reg = Op.getReg();
8702 } else {
8703 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008704 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008705 }
8706 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008707 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008708 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008709 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008710 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008711 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008712 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008713 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008714 AM.GV = Op.getGlobal();
8715 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008716 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008717 }
Dan Gohman14152b42010-07-06 20:24:04 +00008718 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008719 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008720
8721 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00008722 addFrameReference(BuildMI(*BB, MI, DL,
8723 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008724
Dan Gohman14152b42010-07-06 20:24:04 +00008725 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008726 return BB;
8727 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008728 // String/text processing lowering.
8729 case X86::PCMPISTRM128REG:
8730 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8731 case X86::PCMPISTRM128MEM:
8732 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8733 case X86::PCMPESTRM128REG:
8734 return EmitPCMP(MI, BB, 5, false /* in mem */);
8735 case X86::PCMPESTRM128MEM:
8736 return EmitPCMP(MI, BB, 5, true /* in mem */);
8737
8738 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008739 case X86::ATOMAND32:
8740 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008741 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008742 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008743 X86::NOT32r, X86::EAX,
8744 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008745 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008746 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8747 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008748 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008749 X86::NOT32r, X86::EAX,
8750 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008751 case X86::ATOMXOR32:
8752 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008753 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008754 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008755 X86::NOT32r, X86::EAX,
8756 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008757 case X86::ATOMNAND32:
8758 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008759 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008760 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008761 X86::NOT32r, X86::EAX,
8762 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008763 case X86::ATOMMIN32:
8764 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8765 case X86::ATOMMAX32:
8766 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8767 case X86::ATOMUMIN32:
8768 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8769 case X86::ATOMUMAX32:
8770 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008771
8772 case X86::ATOMAND16:
8773 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8774 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008775 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008776 X86::NOT16r, X86::AX,
8777 X86::GR16RegisterClass);
8778 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008779 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008780 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008781 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008782 X86::NOT16r, X86::AX,
8783 X86::GR16RegisterClass);
8784 case X86::ATOMXOR16:
8785 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8786 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008787 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008788 X86::NOT16r, X86::AX,
8789 X86::GR16RegisterClass);
8790 case X86::ATOMNAND16:
8791 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8792 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008793 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008794 X86::NOT16r, X86::AX,
8795 X86::GR16RegisterClass, true);
8796 case X86::ATOMMIN16:
8797 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8798 case X86::ATOMMAX16:
8799 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8800 case X86::ATOMUMIN16:
8801 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8802 case X86::ATOMUMAX16:
8803 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8804
8805 case X86::ATOMAND8:
8806 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8807 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008808 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008809 X86::NOT8r, X86::AL,
8810 X86::GR8RegisterClass);
8811 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008812 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008813 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008814 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008815 X86::NOT8r, X86::AL,
8816 X86::GR8RegisterClass);
8817 case X86::ATOMXOR8:
8818 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8819 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008820 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008821 X86::NOT8r, X86::AL,
8822 X86::GR8RegisterClass);
8823 case X86::ATOMNAND8:
8824 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8825 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008826 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008827 X86::NOT8r, X86::AL,
8828 X86::GR8RegisterClass, true);
8829 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008830 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008831 case X86::ATOMAND64:
8832 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008833 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008834 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008835 X86::NOT64r, X86::RAX,
8836 X86::GR64RegisterClass);
8837 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008838 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8839 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008840 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008841 X86::NOT64r, X86::RAX,
8842 X86::GR64RegisterClass);
8843 case X86::ATOMXOR64:
8844 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008845 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008846 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008847 X86::NOT64r, X86::RAX,
8848 X86::GR64RegisterClass);
8849 case X86::ATOMNAND64:
8850 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8851 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008852 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008853 X86::NOT64r, X86::RAX,
8854 X86::GR64RegisterClass, true);
8855 case X86::ATOMMIN64:
8856 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8857 case X86::ATOMMAX64:
8858 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8859 case X86::ATOMUMIN64:
8860 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8861 case X86::ATOMUMAX64:
8862 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008863
8864 // This group does 64-bit operations on a 32-bit host.
8865 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008866 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008867 X86::AND32rr, X86::AND32rr,
8868 X86::AND32ri, X86::AND32ri,
8869 false);
8870 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008871 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008872 X86::OR32rr, X86::OR32rr,
8873 X86::OR32ri, X86::OR32ri,
8874 false);
8875 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008876 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008877 X86::XOR32rr, X86::XOR32rr,
8878 X86::XOR32ri, X86::XOR32ri,
8879 false);
8880 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008881 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008882 X86::AND32rr, X86::AND32rr,
8883 X86::AND32ri, X86::AND32ri,
8884 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008885 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008886 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008887 X86::ADD32rr, X86::ADC32rr,
8888 X86::ADD32ri, X86::ADC32ri,
8889 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008890 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008891 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008892 X86::SUB32rr, X86::SBB32rr,
8893 X86::SUB32ri, X86::SBB32ri,
8894 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008895 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008896 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008897 X86::MOV32rr, X86::MOV32rr,
8898 X86::MOV32ri, X86::MOV32ri,
8899 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008900 case X86::VASTART_SAVE_XMM_REGS:
8901 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008902 }
8903}
8904
8905//===----------------------------------------------------------------------===//
8906// X86 Optimization Hooks
8907//===----------------------------------------------------------------------===//
8908
Dan Gohman475871a2008-07-27 21:46:04 +00008909void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008910 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008911 APInt &KnownZero,
8912 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008913 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008914 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008915 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008916 assert((Opc >= ISD::BUILTIN_OP_END ||
8917 Opc == ISD::INTRINSIC_WO_CHAIN ||
8918 Opc == ISD::INTRINSIC_W_CHAIN ||
8919 Opc == ISD::INTRINSIC_VOID) &&
8920 "Should use MaskedValueIsZero if you don't know whether Op"
8921 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008922
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008923 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008924 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008925 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008926 case X86ISD::ADD:
8927 case X86ISD::SUB:
8928 case X86ISD::SMUL:
8929 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008930 case X86ISD::INC:
8931 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008932 case X86ISD::OR:
8933 case X86ISD::XOR:
8934 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008935 // These nodes' second result is a boolean.
8936 if (Op.getResNo() == 0)
8937 break;
8938 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008939 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008940 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8941 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008942 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008943 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008944}
Chris Lattner259e97c2006-01-31 19:43:35 +00008945
Evan Cheng206ee9d2006-07-07 08:33:52 +00008946/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008947/// node is a GlobalAddress + offset.
8948bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008949 const GlobalValue* &GA,
8950 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008951 if (N->getOpcode() == X86ISD::Wrapper) {
8952 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008953 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008954 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008955 return true;
8956 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008957 }
Evan Chengad4196b2008-05-12 19:56:52 +00008958 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008959}
8960
Evan Cheng206ee9d2006-07-07 08:33:52 +00008961/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8962/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8963/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008964/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008965static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008966 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008967 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008968 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008969 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008970
Eli Friedman7a5e5552009-06-07 06:52:44 +00008971 if (VT.getSizeInBits() != 128)
8972 return SDValue();
8973
Nate Begemanfdea31a2010-03-24 20:49:50 +00008974 SmallVector<SDValue, 16> Elts;
8975 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8976 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8977
8978 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008979}
Evan Chengd880b972008-05-09 21:53:03 +00008980
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008981/// PerformShuffleCombine - Detect vector gather/scatter index generation
8982/// and convert it from being a bunch of shuffles and extracts to a simple
8983/// store and scalar loads to extract the elements.
8984static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8985 const TargetLowering &TLI) {
8986 SDValue InputVector = N->getOperand(0);
8987
8988 // Only operate on vectors of 4 elements, where the alternative shuffling
8989 // gets to be more expensive.
8990 if (InputVector.getValueType() != MVT::v4i32)
8991 return SDValue();
8992
8993 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8994 // single use which is a sign-extend or zero-extend, and all elements are
8995 // used.
8996 SmallVector<SDNode *, 4> Uses;
8997 unsigned ExtractedElements = 0;
8998 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8999 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9000 if (UI.getUse().getResNo() != InputVector.getResNo())
9001 return SDValue();
9002
9003 SDNode *Extract = *UI;
9004 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9005 return SDValue();
9006
9007 if (Extract->getValueType(0) != MVT::i32)
9008 return SDValue();
9009 if (!Extract->hasOneUse())
9010 return SDValue();
9011 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9012 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9013 return SDValue();
9014 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9015 return SDValue();
9016
9017 // Record which element was extracted.
9018 ExtractedElements |=
9019 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9020
9021 Uses.push_back(Extract);
9022 }
9023
9024 // If not all the elements were used, this may not be worthwhile.
9025 if (ExtractedElements != 15)
9026 return SDValue();
9027
9028 // Ok, we've now decided to do the transformation.
9029 DebugLoc dl = InputVector.getDebugLoc();
9030
9031 // Store the value to a temporary stack slot.
9032 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
9033 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
9034 false, false, 0);
9035
9036 // Replace each use (extract) with a load of the appropriate element.
9037 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9038 UE = Uses.end(); UI != UE; ++UI) {
9039 SDNode *Extract = *UI;
9040
9041 // Compute the element's address.
9042 SDValue Idx = Extract->getOperand(1);
9043 unsigned EltSize =
9044 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9045 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9046 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9047
9048 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
9049
9050 // Load the scalar.
9051 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
9052 NULL, 0, false, false, 0);
9053
9054 // Replace the exact with the load.
9055 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9056 }
9057
9058 // The replacement was made in place; don't return anything.
9059 return SDValue();
9060}
9061
Chris Lattner83e6c992006-10-04 06:57:07 +00009062/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009063static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009064 const X86Subtarget *Subtarget) {
9065 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009066 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009067 // Get the LHS/RHS of the select.
9068 SDValue LHS = N->getOperand(1);
9069 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009070
Dan Gohman670e5392009-09-21 18:03:22 +00009071 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009072 // instructions match the semantics of the common C idiom x<y?x:y but not
9073 // x<=y?x:y, because of how they handle negative zero (which can be
9074 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009075 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009076 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009077 Cond.getOpcode() == ISD::SETCC) {
9078 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009079
Chris Lattner47b4ce82009-03-11 05:48:52 +00009080 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009081 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009082 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9083 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009084 switch (CC) {
9085 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009086 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009087 // Converting this to a min would handle NaNs incorrectly, and swapping
9088 // the operands would cause it to handle comparisons between positive
9089 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009090 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009091 if (!UnsafeFPMath &&
9092 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9093 break;
9094 std::swap(LHS, RHS);
9095 }
Dan Gohman670e5392009-09-21 18:03:22 +00009096 Opcode = X86ISD::FMIN;
9097 break;
9098 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009099 // Converting this to a min would handle comparisons between positive
9100 // and negative zero incorrectly.
9101 if (!UnsafeFPMath &&
9102 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9103 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009104 Opcode = X86ISD::FMIN;
9105 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009106 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009107 // Converting this to a min would handle both negative zeros and NaNs
9108 // incorrectly, but we can swap the operands to fix both.
9109 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009110 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009111 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009112 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009113 Opcode = X86ISD::FMIN;
9114 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009115
Dan Gohman670e5392009-09-21 18:03:22 +00009116 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009117 // Converting this to a max would handle comparisons between positive
9118 // and negative zero incorrectly.
9119 if (!UnsafeFPMath &&
9120 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9121 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009122 Opcode = X86ISD::FMAX;
9123 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009124 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009125 // Converting this to a max would handle NaNs incorrectly, and swapping
9126 // the operands would cause it to handle comparisons between positive
9127 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009128 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009129 if (!UnsafeFPMath &&
9130 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9131 break;
9132 std::swap(LHS, RHS);
9133 }
Dan Gohman670e5392009-09-21 18:03:22 +00009134 Opcode = X86ISD::FMAX;
9135 break;
9136 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009137 // Converting this to a max would handle both negative zeros and NaNs
9138 // incorrectly, but we can swap the operands to fix both.
9139 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009140 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009141 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009142 case ISD::SETGE:
9143 Opcode = X86ISD::FMAX;
9144 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009145 }
Dan Gohman670e5392009-09-21 18:03:22 +00009146 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009147 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9148 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009149 switch (CC) {
9150 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009151 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009152 // Converting this to a min would handle comparisons between positive
9153 // and negative zero incorrectly, and swapping the operands would
9154 // cause it to handle NaNs incorrectly.
9155 if (!UnsafeFPMath &&
9156 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +00009157 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009158 break;
9159 std::swap(LHS, RHS);
9160 }
Dan Gohman670e5392009-09-21 18:03:22 +00009161 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009162 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009163 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009164 // Converting this to a min would handle NaNs incorrectly.
9165 if (!UnsafeFPMath &&
9166 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9167 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009168 Opcode = X86ISD::FMIN;
9169 break;
9170 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009171 // Converting this to a min would handle both negative zeros and NaNs
9172 // incorrectly, but we can swap the operands to fix both.
9173 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009174 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009175 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009176 case ISD::SETGE:
9177 Opcode = X86ISD::FMIN;
9178 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009179
Dan Gohman670e5392009-09-21 18:03:22 +00009180 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009181 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009182 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009183 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009184 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009185 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009186 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009187 // Converting this to a max would handle comparisons between positive
9188 // and negative zero incorrectly, and swapping the operands would
9189 // cause it to handle NaNs incorrectly.
9190 if (!UnsafeFPMath &&
9191 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +00009192 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009193 break;
9194 std::swap(LHS, RHS);
9195 }
Dan Gohman670e5392009-09-21 18:03:22 +00009196 Opcode = X86ISD::FMAX;
9197 break;
9198 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009199 // Converting this to a max would handle both negative zeros and NaNs
9200 // incorrectly, but we can swap the operands to fix both.
9201 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009202 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009203 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009204 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009205 Opcode = X86ISD::FMAX;
9206 break;
9207 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009208 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009209
Chris Lattner47b4ce82009-03-11 05:48:52 +00009210 if (Opcode)
9211 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009212 }
Eric Christopherfd179292009-08-27 18:07:15 +00009213
Chris Lattnerd1980a52009-03-12 06:52:53 +00009214 // If this is a select between two integer constants, try to do some
9215 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009216 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9217 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009218 // Don't do this for crazy integer types.
9219 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9220 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009221 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009222 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009223
Chris Lattnercee56e72009-03-13 05:53:31 +00009224 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009225 // Efficiently invertible.
9226 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9227 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9228 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9229 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009230 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009231 }
Eric Christopherfd179292009-08-27 18:07:15 +00009232
Chris Lattnerd1980a52009-03-12 06:52:53 +00009233 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009234 if (FalseC->getAPIntValue() == 0 &&
9235 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009236 if (NeedsCondInvert) // Invert the condition if needed.
9237 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9238 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009239
Chris Lattnerd1980a52009-03-12 06:52:53 +00009240 // Zero extend the condition if needed.
9241 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009242
Chris Lattnercee56e72009-03-13 05:53:31 +00009243 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009244 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009245 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009246 }
Eric Christopherfd179292009-08-27 18:07:15 +00009247
Chris Lattner97a29a52009-03-13 05:22:11 +00009248 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009249 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009250 if (NeedsCondInvert) // Invert the condition if needed.
9251 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9252 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009253
Chris Lattner97a29a52009-03-13 05:22:11 +00009254 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009255 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9256 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009257 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009258 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009259 }
Eric Christopherfd179292009-08-27 18:07:15 +00009260
Chris Lattnercee56e72009-03-13 05:53:31 +00009261 // Optimize cases that will turn into an LEA instruction. This requires
9262 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009263 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009264 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009265 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009266
Chris Lattnercee56e72009-03-13 05:53:31 +00009267 bool isFastMultiplier = false;
9268 if (Diff < 10) {
9269 switch ((unsigned char)Diff) {
9270 default: break;
9271 case 1: // result = add base, cond
9272 case 2: // result = lea base( , cond*2)
9273 case 3: // result = lea base(cond, cond*2)
9274 case 4: // result = lea base( , cond*4)
9275 case 5: // result = lea base(cond, cond*4)
9276 case 8: // result = lea base( , cond*8)
9277 case 9: // result = lea base(cond, cond*8)
9278 isFastMultiplier = true;
9279 break;
9280 }
9281 }
Eric Christopherfd179292009-08-27 18:07:15 +00009282
Chris Lattnercee56e72009-03-13 05:53:31 +00009283 if (isFastMultiplier) {
9284 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9285 if (NeedsCondInvert) // Invert the condition if needed.
9286 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9287 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009288
Chris Lattnercee56e72009-03-13 05:53:31 +00009289 // Zero extend the condition if needed.
9290 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9291 Cond);
9292 // Scale the condition by the difference.
9293 if (Diff != 1)
9294 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9295 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009296
Chris Lattnercee56e72009-03-13 05:53:31 +00009297 // Add the base if non-zero.
9298 if (FalseC->getAPIntValue() != 0)
9299 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9300 SDValue(FalseC, 0));
9301 return Cond;
9302 }
Eric Christopherfd179292009-08-27 18:07:15 +00009303 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009304 }
9305 }
Eric Christopherfd179292009-08-27 18:07:15 +00009306
Dan Gohman475871a2008-07-27 21:46:04 +00009307 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009308}
9309
Chris Lattnerd1980a52009-03-12 06:52:53 +00009310/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9311static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9312 TargetLowering::DAGCombinerInfo &DCI) {
9313 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009314
Chris Lattnerd1980a52009-03-12 06:52:53 +00009315 // If the flag operand isn't dead, don't touch this CMOV.
9316 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9317 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009318
Chris Lattnerd1980a52009-03-12 06:52:53 +00009319 // If this is a select between two integer constants, try to do some
9320 // optimizations. Note that the operands are ordered the opposite of SELECT
9321 // operands.
9322 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9323 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9324 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9325 // larger than FalseC (the false value).
9326 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009327
Chris Lattnerd1980a52009-03-12 06:52:53 +00009328 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9329 CC = X86::GetOppositeBranchCondition(CC);
9330 std::swap(TrueC, FalseC);
9331 }
Eric Christopherfd179292009-08-27 18:07:15 +00009332
Chris Lattnerd1980a52009-03-12 06:52:53 +00009333 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009334 // This is efficient for any integer data type (including i8/i16) and
9335 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009336 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9337 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009338 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9339 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009340
Chris Lattnerd1980a52009-03-12 06:52:53 +00009341 // Zero extend the condition if needed.
9342 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009343
Chris Lattnerd1980a52009-03-12 06:52:53 +00009344 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9345 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009346 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009347 if (N->getNumValues() == 2) // Dead flag value?
9348 return DCI.CombineTo(N, Cond, SDValue());
9349 return Cond;
9350 }
Eric Christopherfd179292009-08-27 18:07:15 +00009351
Chris Lattnercee56e72009-03-13 05:53:31 +00009352 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9353 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009354 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9355 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009356 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9357 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009358
Chris Lattner97a29a52009-03-13 05:22:11 +00009359 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009360 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9361 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009362 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9363 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009364
Chris Lattner97a29a52009-03-13 05:22:11 +00009365 if (N->getNumValues() == 2) // Dead flag value?
9366 return DCI.CombineTo(N, Cond, SDValue());
9367 return Cond;
9368 }
Eric Christopherfd179292009-08-27 18:07:15 +00009369
Chris Lattnercee56e72009-03-13 05:53:31 +00009370 // Optimize cases that will turn into an LEA instruction. This requires
9371 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009372 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009373 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009374 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009375
Chris Lattnercee56e72009-03-13 05:53:31 +00009376 bool isFastMultiplier = false;
9377 if (Diff < 10) {
9378 switch ((unsigned char)Diff) {
9379 default: break;
9380 case 1: // result = add base, cond
9381 case 2: // result = lea base( , cond*2)
9382 case 3: // result = lea base(cond, cond*2)
9383 case 4: // result = lea base( , cond*4)
9384 case 5: // result = lea base(cond, cond*4)
9385 case 8: // result = lea base( , cond*8)
9386 case 9: // result = lea base(cond, cond*8)
9387 isFastMultiplier = true;
9388 break;
9389 }
9390 }
Eric Christopherfd179292009-08-27 18:07:15 +00009391
Chris Lattnercee56e72009-03-13 05:53:31 +00009392 if (isFastMultiplier) {
9393 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9394 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009395 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9396 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009397 // Zero extend the condition if needed.
9398 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9399 Cond);
9400 // Scale the condition by the difference.
9401 if (Diff != 1)
9402 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9403 DAG.getConstant(Diff, Cond.getValueType()));
9404
9405 // Add the base if non-zero.
9406 if (FalseC->getAPIntValue() != 0)
9407 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9408 SDValue(FalseC, 0));
9409 if (N->getNumValues() == 2) // Dead flag value?
9410 return DCI.CombineTo(N, Cond, SDValue());
9411 return Cond;
9412 }
Eric Christopherfd179292009-08-27 18:07:15 +00009413 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009414 }
9415 }
9416 return SDValue();
9417}
9418
9419
Evan Cheng0b0cd912009-03-28 05:57:29 +00009420/// PerformMulCombine - Optimize a single multiply with constant into two
9421/// in order to implement it with two cheaper instructions, e.g.
9422/// LEA + SHL, LEA + LEA.
9423static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9424 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009425 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9426 return SDValue();
9427
Owen Andersone50ed302009-08-10 22:56:29 +00009428 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009429 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009430 return SDValue();
9431
9432 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9433 if (!C)
9434 return SDValue();
9435 uint64_t MulAmt = C->getZExtValue();
9436 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9437 return SDValue();
9438
9439 uint64_t MulAmt1 = 0;
9440 uint64_t MulAmt2 = 0;
9441 if ((MulAmt % 9) == 0) {
9442 MulAmt1 = 9;
9443 MulAmt2 = MulAmt / 9;
9444 } else if ((MulAmt % 5) == 0) {
9445 MulAmt1 = 5;
9446 MulAmt2 = MulAmt / 5;
9447 } else if ((MulAmt % 3) == 0) {
9448 MulAmt1 = 3;
9449 MulAmt2 = MulAmt / 3;
9450 }
9451 if (MulAmt2 &&
9452 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9453 DebugLoc DL = N->getDebugLoc();
9454
9455 if (isPowerOf2_64(MulAmt2) &&
9456 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9457 // If second multiplifer is pow2, issue it first. We want the multiply by
9458 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9459 // is an add.
9460 std::swap(MulAmt1, MulAmt2);
9461
9462 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009463 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009464 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009465 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009466 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009467 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009468 DAG.getConstant(MulAmt1, VT));
9469
Eric Christopherfd179292009-08-27 18:07:15 +00009470 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009471 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009472 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009473 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009474 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009475 DAG.getConstant(MulAmt2, VT));
9476
9477 // Do not add new nodes to DAG combiner worklist.
9478 DCI.CombineTo(N, NewMul, false);
9479 }
9480 return SDValue();
9481}
9482
Evan Chengad9c0a32009-12-15 00:53:42 +00009483static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9484 SDValue N0 = N->getOperand(0);
9485 SDValue N1 = N->getOperand(1);
9486 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9487 EVT VT = N0.getValueType();
9488
9489 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9490 // since the result of setcc_c is all zero's or all ones.
9491 if (N1C && N0.getOpcode() == ISD::AND &&
9492 N0.getOperand(1).getOpcode() == ISD::Constant) {
9493 SDValue N00 = N0.getOperand(0);
9494 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9495 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9496 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9497 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9498 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9499 APInt ShAmt = N1C->getAPIntValue();
9500 Mask = Mask.shl(ShAmt);
9501 if (Mask != 0)
9502 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9503 N00, DAG.getConstant(Mask, VT));
9504 }
9505 }
9506
9507 return SDValue();
9508}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009509
Nate Begeman740ab032009-01-26 00:52:55 +00009510/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9511/// when possible.
9512static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9513 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009514 EVT VT = N->getValueType(0);
9515 if (!VT.isVector() && VT.isInteger() &&
9516 N->getOpcode() == ISD::SHL)
9517 return PerformSHLCombine(N, DAG);
9518
Nate Begeman740ab032009-01-26 00:52:55 +00009519 // On X86 with SSE2 support, we can transform this to a vector shift if
9520 // all elements are shifted by the same amount. We can't do this in legalize
9521 // because the a constant vector is typically transformed to a constant pool
9522 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009523 if (!Subtarget->hasSSE2())
9524 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009525
Owen Anderson825b72b2009-08-11 20:47:22 +00009526 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009527 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009528
Mon P Wang3becd092009-01-28 08:12:05 +00009529 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009530 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009531 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009532 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009533 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9534 unsigned NumElts = VT.getVectorNumElements();
9535 unsigned i = 0;
9536 for (; i != NumElts; ++i) {
9537 SDValue Arg = ShAmtOp.getOperand(i);
9538 if (Arg.getOpcode() == ISD::UNDEF) continue;
9539 BaseShAmt = Arg;
9540 break;
9541 }
9542 for (; i != NumElts; ++i) {
9543 SDValue Arg = ShAmtOp.getOperand(i);
9544 if (Arg.getOpcode() == ISD::UNDEF) continue;
9545 if (Arg != BaseShAmt) {
9546 return SDValue();
9547 }
9548 }
9549 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009550 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009551 SDValue InVec = ShAmtOp.getOperand(0);
9552 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9553 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9554 unsigned i = 0;
9555 for (; i != NumElts; ++i) {
9556 SDValue Arg = InVec.getOperand(i);
9557 if (Arg.getOpcode() == ISD::UNDEF) continue;
9558 BaseShAmt = Arg;
9559 break;
9560 }
9561 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9562 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009563 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009564 if (C->getZExtValue() == SplatIdx)
9565 BaseShAmt = InVec.getOperand(1);
9566 }
9567 }
9568 if (BaseShAmt.getNode() == 0)
9569 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9570 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009571 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009572 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009573
Mon P Wangefa42202009-09-03 19:56:25 +00009574 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009575 if (EltVT.bitsGT(MVT::i32))
9576 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9577 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009578 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009579
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009580 // The shift amount is identical so we can do a vector shift.
9581 SDValue ValOp = N->getOperand(0);
9582 switch (N->getOpcode()) {
9583 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009584 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009585 break;
9586 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009587 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009588 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009589 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009590 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009591 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009592 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009593 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009594 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009595 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009596 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009597 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009598 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009599 break;
9600 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009601 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009602 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009603 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009604 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009605 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009606 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009607 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009608 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009609 break;
9610 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009611 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009612 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009613 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009614 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009615 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009616 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009617 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009618 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009619 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009620 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009621 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009622 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009623 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009624 }
9625 return SDValue();
9626}
9627
Evan Cheng760d1942010-01-04 21:22:48 +00009628static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009629 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009630 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009631 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009632 return SDValue();
9633
Evan Cheng760d1942010-01-04 21:22:48 +00009634 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009635 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009636 return SDValue();
9637
9638 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9639 SDValue N0 = N->getOperand(0);
9640 SDValue N1 = N->getOperand(1);
9641 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9642 std::swap(N0, N1);
9643 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9644 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009645 if (!N0.hasOneUse() || !N1.hasOneUse())
9646 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009647
9648 SDValue ShAmt0 = N0.getOperand(1);
9649 if (ShAmt0.getValueType() != MVT::i8)
9650 return SDValue();
9651 SDValue ShAmt1 = N1.getOperand(1);
9652 if (ShAmt1.getValueType() != MVT::i8)
9653 return SDValue();
9654 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9655 ShAmt0 = ShAmt0.getOperand(0);
9656 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9657 ShAmt1 = ShAmt1.getOperand(0);
9658
9659 DebugLoc DL = N->getDebugLoc();
9660 unsigned Opc = X86ISD::SHLD;
9661 SDValue Op0 = N0.getOperand(0);
9662 SDValue Op1 = N1.getOperand(0);
9663 if (ShAmt0.getOpcode() == ISD::SUB) {
9664 Opc = X86ISD::SHRD;
9665 std::swap(Op0, Op1);
9666 std::swap(ShAmt0, ShAmt1);
9667 }
9668
Evan Cheng8b1190a2010-04-28 01:18:01 +00009669 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009670 if (ShAmt1.getOpcode() == ISD::SUB) {
9671 SDValue Sum = ShAmt1.getOperand(0);
9672 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +00009673 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
9674 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
9675 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
9676 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +00009677 return DAG.getNode(Opc, DL, VT,
9678 Op0, Op1,
9679 DAG.getNode(ISD::TRUNCATE, DL,
9680 MVT::i8, ShAmt0));
9681 }
9682 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9683 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9684 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009685 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009686 return DAG.getNode(Opc, DL, VT,
9687 N0.getOperand(0), N1.getOperand(0),
9688 DAG.getNode(ISD::TRUNCATE, DL,
9689 MVT::i8, ShAmt0));
9690 }
9691
9692 return SDValue();
9693}
9694
Chris Lattner149a4e52008-02-22 02:09:43 +00009695/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009696static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009697 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009698 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9699 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009700 // A preferable solution to the general problem is to figure out the right
9701 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009702
9703 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009704 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009705 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009706 if (VT.getSizeInBits() != 64)
9707 return SDValue();
9708
Devang Patel578efa92009-06-05 21:57:13 +00009709 const Function *F = DAG.getMachineFunction().getFunction();
9710 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009711 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009712 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009713 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009714 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009715 isa<LoadSDNode>(St->getValue()) &&
9716 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9717 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009718 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009719 LoadSDNode *Ld = 0;
9720 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009721 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009722 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009723 // Must be a store of a load. We currently handle two cases: the load
9724 // is a direct child, and it's under an intervening TokenFactor. It is
9725 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009726 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009727 Ld = cast<LoadSDNode>(St->getChain());
9728 else if (St->getValue().hasOneUse() &&
9729 ChainVal->getOpcode() == ISD::TokenFactor) {
9730 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009731 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009732 TokenFactorIndex = i;
9733 Ld = cast<LoadSDNode>(St->getValue());
9734 } else
9735 Ops.push_back(ChainVal->getOperand(i));
9736 }
9737 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009738
Evan Cheng536e6672009-03-12 05:59:15 +00009739 if (!Ld || !ISD::isNormalLoad(Ld))
9740 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009741
Evan Cheng536e6672009-03-12 05:59:15 +00009742 // If this is not the MMX case, i.e. we are just turning i64 load/store
9743 // into f64 load/store, avoid the transformation if there are multiple
9744 // uses of the loaded value.
9745 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9746 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009747
Evan Cheng536e6672009-03-12 05:59:15 +00009748 DebugLoc LdDL = Ld->getDebugLoc();
9749 DebugLoc StDL = N->getDebugLoc();
9750 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9751 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9752 // pair instead.
9753 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009754 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009755 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9756 Ld->getBasePtr(), Ld->getSrcValue(),
9757 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009758 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009759 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009760 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009761 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009762 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009763 Ops.size());
9764 }
Evan Cheng536e6672009-03-12 05:59:15 +00009765 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009766 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009767 St->isVolatile(), St->isNonTemporal(),
9768 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009769 }
Evan Cheng536e6672009-03-12 05:59:15 +00009770
9771 // Otherwise, lower to two pairs of 32-bit loads / stores.
9772 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009773 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9774 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009775
Owen Anderson825b72b2009-08-11 20:47:22 +00009776 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009777 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009778 Ld->isVolatile(), Ld->isNonTemporal(),
9779 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009780 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009781 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009782 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009783 MinAlign(Ld->getAlignment(), 4));
9784
9785 SDValue NewChain = LoLd.getValue(1);
9786 if (TokenFactorIndex != -1) {
9787 Ops.push_back(LoLd);
9788 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009789 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009790 Ops.size());
9791 }
9792
9793 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009794 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9795 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009796
9797 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9798 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009799 St->isVolatile(), St->isNonTemporal(),
9800 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009801 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9802 St->getSrcValue(),
9803 St->getSrcValueOffset() + 4,
9804 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009805 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009806 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009807 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009808 }
Dan Gohman475871a2008-07-27 21:46:04 +00009809 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009810}
9811
Chris Lattner6cf73262008-01-25 06:14:17 +00009812/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9813/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009814static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009815 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9816 // F[X]OR(0.0, x) -> x
9817 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009818 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9819 if (C->getValueAPF().isPosZero())
9820 return N->getOperand(1);
9821 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9822 if (C->getValueAPF().isPosZero())
9823 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009824 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009825}
9826
9827/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009828static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009829 // FAND(0.0, x) -> 0.0
9830 // FAND(x, 0.0) -> 0.0
9831 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9832 if (C->getValueAPF().isPosZero())
9833 return N->getOperand(0);
9834 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9835 if (C->getValueAPF().isPosZero())
9836 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009837 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009838}
9839
Dan Gohmane5af2d32009-01-29 01:59:02 +00009840static SDValue PerformBTCombine(SDNode *N,
9841 SelectionDAG &DAG,
9842 TargetLowering::DAGCombinerInfo &DCI) {
9843 // BT ignores high bits in the bit index operand.
9844 SDValue Op1 = N->getOperand(1);
9845 if (Op1.hasOneUse()) {
9846 unsigned BitWidth = Op1.getValueSizeInBits();
9847 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9848 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009849 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9850 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009851 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009852 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9853 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9854 DCI.CommitTargetLoweringOpt(TLO);
9855 }
9856 return SDValue();
9857}
Chris Lattner83e6c992006-10-04 06:57:07 +00009858
Eli Friedman7a5e5552009-06-07 06:52:44 +00009859static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9860 SDValue Op = N->getOperand(0);
9861 if (Op.getOpcode() == ISD::BIT_CONVERT)
9862 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009863 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009864 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009865 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009866 OpVT.getVectorElementType().getSizeInBits()) {
9867 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9868 }
9869 return SDValue();
9870}
9871
Evan Cheng2e489c42009-12-16 00:53:11 +00009872static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9873 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9874 // (and (i32 x86isd::setcc_carry), 1)
9875 // This eliminates the zext. This transformation is necessary because
9876 // ISD::SETCC is always legalized to i8.
9877 DebugLoc dl = N->getDebugLoc();
9878 SDValue N0 = N->getOperand(0);
9879 EVT VT = N->getValueType(0);
9880 if (N0.getOpcode() == ISD::AND &&
9881 N0.hasOneUse() &&
9882 N0.getOperand(0).hasOneUse()) {
9883 SDValue N00 = N0.getOperand(0);
9884 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9885 return SDValue();
9886 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9887 if (!C || C->getZExtValue() != 1)
9888 return SDValue();
9889 return DAG.getNode(ISD::AND, dl, VT,
9890 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9891 N00.getOperand(0), N00.getOperand(1)),
9892 DAG.getConstant(1, VT));
9893 }
9894
9895 return SDValue();
9896}
9897
Dan Gohman475871a2008-07-27 21:46:04 +00009898SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009899 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009900 SelectionDAG &DAG = DCI.DAG;
9901 switch (N->getOpcode()) {
9902 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009903 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009904 case ISD::EXTRACT_VECTOR_ELT:
9905 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009906 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009907 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009908 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009909 case ISD::SHL:
9910 case ISD::SRA:
9911 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009912 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009913 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009914 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009915 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9916 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009917 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009918 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009919 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009920 }
9921
Dan Gohman475871a2008-07-27 21:46:04 +00009922 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009923}
9924
Evan Chenge5b51ac2010-04-17 06:13:15 +00009925/// isTypeDesirableForOp - Return true if the target has native support for
9926/// the specified value type and it is 'desirable' to use the type for the
9927/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9928/// instruction encodings are longer and some i16 instructions are slow.
9929bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9930 if (!isTypeLegal(VT))
9931 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009932 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +00009933 return true;
9934
9935 switch (Opc) {
9936 default:
9937 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +00009938 case ISD::LOAD:
9939 case ISD::SIGN_EXTEND:
9940 case ISD::ZERO_EXTEND:
9941 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009942 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009943 case ISD::SRL:
9944 case ISD::SUB:
9945 case ISD::ADD:
9946 case ISD::MUL:
9947 case ISD::AND:
9948 case ISD::OR:
9949 case ISD::XOR:
9950 return false;
9951 }
9952}
9953
Evan Chengc82c20b2010-04-24 04:44:57 +00009954static bool MayFoldLoad(SDValue Op) {
9955 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
9956}
9957
9958static bool MayFoldIntoStore(SDValue Op) {
9959 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
9960}
9961
Evan Chenge5b51ac2010-04-17 06:13:15 +00009962/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +00009963/// beneficial for dag combiner to promote the specified node. If true, it
9964/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009965bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009966 EVT VT = Op.getValueType();
9967 if (VT != MVT::i16)
9968 return false;
9969
Evan Cheng4c26e932010-04-19 19:29:22 +00009970 bool Promote = false;
9971 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009972 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +00009973 default: break;
9974 case ISD::LOAD: {
9975 LoadSDNode *LD = cast<LoadSDNode>(Op);
9976 // If the non-extending load has a single use and it's not live out, then it
9977 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009978 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
9979 Op.hasOneUse()*/) {
9980 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9981 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9982 // The only case where we'd want to promote LOAD (rather then it being
9983 // promoted as an operand is when it's only use is liveout.
9984 if (UI->getOpcode() != ISD::CopyToReg)
9985 return false;
9986 }
9987 }
Evan Cheng4c26e932010-04-19 19:29:22 +00009988 Promote = true;
9989 break;
9990 }
9991 case ISD::SIGN_EXTEND:
9992 case ISD::ZERO_EXTEND:
9993 case ISD::ANY_EXTEND:
9994 Promote = true;
9995 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009996 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009997 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +00009998 SDValue N0 = Op.getOperand(0);
9999 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010000 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010001 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010002 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010003 break;
10004 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010005 case ISD::ADD:
10006 case ISD::MUL:
10007 case ISD::AND:
10008 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010009 case ISD::XOR:
10010 Commute = true;
10011 // fallthrough
10012 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010013 SDValue N0 = Op.getOperand(0);
10014 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010015 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010016 return false;
10017 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010018 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010019 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010020 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010021 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010022 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010023 }
10024 }
10025
10026 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010027 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010028}
10029
Evan Cheng60c07e12006-07-05 22:17:51 +000010030//===----------------------------------------------------------------------===//
10031// X86 Inline Assembly Support
10032//===----------------------------------------------------------------------===//
10033
Chris Lattnerb8105652009-07-20 17:51:36 +000010034static bool LowerToBSwap(CallInst *CI) {
10035 // FIXME: this should verify that we are targetting a 486 or better. If not,
10036 // we will turn this bswap into something that will be lowered to logical ops
10037 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10038 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010039
Chris Lattnerb8105652009-07-20 17:51:36 +000010040 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010041 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010042 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010043 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010044 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010045
Chris Lattnerb8105652009-07-20 17:51:36 +000010046 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10047 if (!Ty || Ty->getBitWidth() % 16 != 0)
10048 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010049
Chris Lattnerb8105652009-07-20 17:51:36 +000010050 // Okay, we can do this xform, do so now.
10051 const Type *Tys[] = { Ty };
10052 Module *M = CI->getParent()->getParent()->getParent();
10053 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010054
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010055 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010056 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010057
Chris Lattnerb8105652009-07-20 17:51:36 +000010058 CI->replaceAllUsesWith(Op);
10059 CI->eraseFromParent();
10060 return true;
10061}
10062
10063bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10064 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10065 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10066
10067 std::string AsmStr = IA->getAsmString();
10068
10069 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010070 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010071 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10072
10073 switch (AsmPieces.size()) {
10074 default: return false;
10075 case 1:
10076 AsmStr = AsmPieces[0];
10077 AsmPieces.clear();
10078 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10079
10080 // bswap $0
10081 if (AsmPieces.size() == 2 &&
10082 (AsmPieces[0] == "bswap" ||
10083 AsmPieces[0] == "bswapq" ||
10084 AsmPieces[0] == "bswapl") &&
10085 (AsmPieces[1] == "$0" ||
10086 AsmPieces[1] == "${0:q}")) {
10087 // No need to check constraints, nothing other than the equivalent of
10088 // "=r,0" would be valid here.
10089 return LowerToBSwap(CI);
10090 }
10091 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010092 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010093 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010094 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010095 AsmPieces[1] == "$$8," &&
10096 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010097 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10098 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010099 const std::string &Constraints = IA->getConstraintString();
10100 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010101 std::sort(AsmPieces.begin(), AsmPieces.end());
10102 if (AsmPieces.size() == 4 &&
10103 AsmPieces[0] == "~{cc}" &&
10104 AsmPieces[1] == "~{dirflag}" &&
10105 AsmPieces[2] == "~{flags}" &&
10106 AsmPieces[3] == "~{fpsr}") {
10107 return LowerToBSwap(CI);
10108 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010109 }
10110 break;
10111 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010112 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010113 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010114 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10115 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10116 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010117 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010118 SplitString(AsmPieces[0], Words, " \t");
10119 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10120 Words.clear();
10121 SplitString(AsmPieces[1], Words, " \t");
10122 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10123 Words.clear();
10124 SplitString(AsmPieces[2], Words, " \t,");
10125 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10126 Words[2] == "%edx") {
10127 return LowerToBSwap(CI);
10128 }
10129 }
10130 }
10131 }
10132 break;
10133 }
10134 return false;
10135}
10136
10137
10138
Chris Lattnerf4dff842006-07-11 02:54:03 +000010139/// getConstraintType - Given a constraint letter, return the type of
10140/// constraint it is for this target.
10141X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010142X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10143 if (Constraint.size() == 1) {
10144 switch (Constraint[0]) {
10145 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010146 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010147 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010148 case 'r':
10149 case 'R':
10150 case 'l':
10151 case 'q':
10152 case 'Q':
10153 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010154 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010155 case 'Y':
10156 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010157 case 'e':
10158 case 'Z':
10159 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010160 default:
10161 break;
10162 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010163 }
Chris Lattner4234f572007-03-25 02:14:49 +000010164 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010165}
10166
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010167/// LowerXConstraint - try to replace an X constraint, which matches anything,
10168/// with another that has more specific requirements based on the type of the
10169/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010170const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010171LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010172 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10173 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010174 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010175 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010176 return "Y";
10177 if (Subtarget->hasSSE1())
10178 return "x";
10179 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010180
Chris Lattner5e764232008-04-26 23:02:14 +000010181 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010182}
10183
Chris Lattner48884cd2007-08-25 00:47:38 +000010184/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10185/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010186void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010187 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010188 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010189 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010190 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010191
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010192 switch (Constraint) {
10193 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010194 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010195 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010196 if (C->getZExtValue() <= 31) {
10197 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010198 break;
10199 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010200 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010201 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010202 case 'J':
10203 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010204 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010205 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10206 break;
10207 }
10208 }
10209 return;
10210 case 'K':
10211 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010212 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010213 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10214 break;
10215 }
10216 }
10217 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010218 case 'N':
10219 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010220 if (C->getZExtValue() <= 255) {
10221 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010222 break;
10223 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010224 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010225 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010226 case 'e': {
10227 // 32-bit signed value
10228 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010229 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10230 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010231 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010232 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010233 break;
10234 }
10235 // FIXME gcc accepts some relocatable values here too, but only in certain
10236 // memory models; it's complicated.
10237 }
10238 return;
10239 }
10240 case 'Z': {
10241 // 32-bit unsigned value
10242 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010243 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10244 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010245 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10246 break;
10247 }
10248 }
10249 // FIXME gcc accepts some relocatable values here too, but only in certain
10250 // memory models; it's complicated.
10251 return;
10252 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010253 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010254 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010255 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010256 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010257 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010258 break;
10259 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010260
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010261 // In any sort of PIC mode addresses need to be computed at runtime by
10262 // adding in a register or some sort of table lookup. These can't
10263 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000010264 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010265 return;
10266
Chris Lattnerdc43a882007-05-03 16:52:29 +000010267 // If we are in non-pic codegen mode, we allow the address of a global (with
10268 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010269 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010270 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010271
Chris Lattner49921962009-05-08 18:23:14 +000010272 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10273 while (1) {
10274 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10275 Offset += GA->getOffset();
10276 break;
10277 } else if (Op.getOpcode() == ISD::ADD) {
10278 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10279 Offset += C->getZExtValue();
10280 Op = Op.getOperand(0);
10281 continue;
10282 }
10283 } else if (Op.getOpcode() == ISD::SUB) {
10284 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10285 Offset += -C->getZExtValue();
10286 Op = Op.getOperand(0);
10287 continue;
10288 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010289 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010290
Chris Lattner49921962009-05-08 18:23:14 +000010291 // Otherwise, this isn't something we can handle, reject it.
10292 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010293 }
Eric Christopherfd179292009-08-27 18:07:15 +000010294
Dan Gohman46510a72010-04-15 01:51:59 +000010295 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010296 // If we require an extra load to get this address, as in PIC mode, we
10297 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010298 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10299 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010300 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010301
Devang Patel0d881da2010-07-06 22:08:15 +000010302 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10303 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010304 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010305 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010306 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010307
Gabor Greifba36cb52008-08-28 21:40:38 +000010308 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010309 Ops.push_back(Result);
10310 return;
10311 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010312 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010313}
10314
Chris Lattner259e97c2006-01-31 19:43:35 +000010315std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010316getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010317 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010318 if (Constraint.size() == 1) {
10319 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010320 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010321 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010322 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10323 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010324 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010325 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10326 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10327 X86::R10D,X86::R11D,X86::R12D,
10328 X86::R13D,X86::R14D,X86::R15D,
10329 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010330 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010331 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10332 X86::SI, X86::DI, X86::R8W,X86::R9W,
10333 X86::R10W,X86::R11W,X86::R12W,
10334 X86::R13W,X86::R14W,X86::R15W,
10335 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010336 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010337 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10338 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10339 X86::R10B,X86::R11B,X86::R12B,
10340 X86::R13B,X86::R14B,X86::R15B,
10341 X86::BPL, X86::SPL, 0);
10342
Owen Anderson825b72b2009-08-11 20:47:22 +000010343 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010344 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10345 X86::RSI, X86::RDI, X86::R8, X86::R9,
10346 X86::R10, X86::R11, X86::R12,
10347 X86::R13, X86::R14, X86::R15,
10348 X86::RBP, X86::RSP, 0);
10349
10350 break;
10351 }
Eric Christopherfd179292009-08-27 18:07:15 +000010352 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010353 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010354 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010355 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010356 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010357 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010358 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010359 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010360 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010361 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10362 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010363 }
10364 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010365
Chris Lattner1efa40f2006-02-22 00:56:39 +000010366 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010367}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010368
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010369std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010370X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010371 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010372 // First, see if this is a constraint that directly corresponds to an LLVM
10373 // register class.
10374 if (Constraint.size() == 1) {
10375 // GCC Constraint Letters
10376 switch (Constraint[0]) {
10377 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010378 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010379 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010380 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010381 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010382 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010383 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010384 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010385 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010386 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010387 case 'R': // LEGACY_REGS
10388 if (VT == MVT::i8)
10389 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10390 if (VT == MVT::i16)
10391 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10392 if (VT == MVT::i32 || !Subtarget->is64Bit())
10393 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10394 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010395 case 'f': // FP Stack registers.
10396 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10397 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010398 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010399 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010400 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010401 return std::make_pair(0U, X86::RFP64RegisterClass);
10402 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010403 case 'y': // MMX_REGS if MMX allowed.
10404 if (!Subtarget->hasMMX()) break;
10405 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010406 case 'Y': // SSE_REGS if SSE2 allowed
10407 if (!Subtarget->hasSSE2()) break;
10408 // FALL THROUGH.
10409 case 'x': // SSE_REGS if SSE1 allowed
10410 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010411
Owen Anderson825b72b2009-08-11 20:47:22 +000010412 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010413 default: break;
10414 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010415 case MVT::f32:
10416 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010417 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010418 case MVT::f64:
10419 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010420 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010421 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010422 case MVT::v16i8:
10423 case MVT::v8i16:
10424 case MVT::v4i32:
10425 case MVT::v2i64:
10426 case MVT::v4f32:
10427 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010428 return std::make_pair(0U, X86::VR128RegisterClass);
10429 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010430 break;
10431 }
10432 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010433
Chris Lattnerf76d1802006-07-31 23:26:50 +000010434 // Use the default implementation in TargetLowering to convert the register
10435 // constraint into a member of a register class.
10436 std::pair<unsigned, const TargetRegisterClass*> Res;
10437 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010438
10439 // Not found as a standard register?
10440 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010441 // Map st(0) -> st(7) -> ST0
10442 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10443 tolower(Constraint[1]) == 's' &&
10444 tolower(Constraint[2]) == 't' &&
10445 Constraint[3] == '(' &&
10446 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10447 Constraint[5] == ')' &&
10448 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010449
Chris Lattner56d77c72009-09-13 22:41:48 +000010450 Res.first = X86::ST0+Constraint[4]-'0';
10451 Res.second = X86::RFP80RegisterClass;
10452 return Res;
10453 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010454
Chris Lattner56d77c72009-09-13 22:41:48 +000010455 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010456 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010457 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010458 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010459 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010460 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010461
10462 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010463 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010464 Res.first = X86::EFLAGS;
10465 Res.second = X86::CCRRegisterClass;
10466 return Res;
10467 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010468
Dale Johannesen330169f2008-11-13 21:52:36 +000010469 // 'A' means EAX + EDX.
10470 if (Constraint == "A") {
10471 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010472 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010473 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010474 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010475 return Res;
10476 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010477
Chris Lattnerf76d1802006-07-31 23:26:50 +000010478 // Otherwise, check to see if this is a register class of the wrong value
10479 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10480 // turn into {ax},{dx}.
10481 if (Res.second->hasType(VT))
10482 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010483
Chris Lattnerf76d1802006-07-31 23:26:50 +000010484 // All of the single-register GCC register classes map their values onto
10485 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10486 // really want an 8-bit or 32-bit register, map to the appropriate register
10487 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010488 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010489 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010490 unsigned DestReg = 0;
10491 switch (Res.first) {
10492 default: break;
10493 case X86::AX: DestReg = X86::AL; break;
10494 case X86::DX: DestReg = X86::DL; break;
10495 case X86::CX: DestReg = X86::CL; break;
10496 case X86::BX: DestReg = X86::BL; break;
10497 }
10498 if (DestReg) {
10499 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010500 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010501 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010502 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010503 unsigned DestReg = 0;
10504 switch (Res.first) {
10505 default: break;
10506 case X86::AX: DestReg = X86::EAX; break;
10507 case X86::DX: DestReg = X86::EDX; break;
10508 case X86::CX: DestReg = X86::ECX; break;
10509 case X86::BX: DestReg = X86::EBX; break;
10510 case X86::SI: DestReg = X86::ESI; break;
10511 case X86::DI: DestReg = X86::EDI; break;
10512 case X86::BP: DestReg = X86::EBP; break;
10513 case X86::SP: DestReg = X86::ESP; break;
10514 }
10515 if (DestReg) {
10516 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010517 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010518 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010519 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010520 unsigned DestReg = 0;
10521 switch (Res.first) {
10522 default: break;
10523 case X86::AX: DestReg = X86::RAX; break;
10524 case X86::DX: DestReg = X86::RDX; break;
10525 case X86::CX: DestReg = X86::RCX; break;
10526 case X86::BX: DestReg = X86::RBX; break;
10527 case X86::SI: DestReg = X86::RSI; break;
10528 case X86::DI: DestReg = X86::RDI; break;
10529 case X86::BP: DestReg = X86::RBP; break;
10530 case X86::SP: DestReg = X86::RSP; break;
10531 }
10532 if (DestReg) {
10533 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010534 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010535 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010536 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010537 } else if (Res.second == X86::FR32RegisterClass ||
10538 Res.second == X86::FR64RegisterClass ||
10539 Res.second == X86::VR128RegisterClass) {
10540 // Handle references to XMM physical registers that got mapped into the
10541 // wrong class. This can happen with constraints like {xmm0} where the
10542 // target independent register mapper will just pick the first match it can
10543 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010544 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010545 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010546 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010547 Res.second = X86::FR64RegisterClass;
10548 else if (X86::VR128RegisterClass->hasType(VT))
10549 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010550 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010551
Chris Lattnerf76d1802006-07-31 23:26:50 +000010552 return Res;
10553}