blob: 1a634744806e53f673dfe4eaadaefe8e5fe7986e [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000346 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000348 // On X86 and X86-64, atomic operations are lowered to locked instructions.
349 // Locked instructions, in turn, have implicit fence semantics (all memory
350 // operations are flushed before issuing the locked instruction, and they
351 // are not buffered), so we can fold away the common pattern of
352 // fence-atomic-fence.
353 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000354
Mon P Wang63307c32008-05-05 19:05:59 +0000355 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000366 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 }
375
Evan Cheng3c992d22006-03-07 02:02:57 +0000376 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000377 if (!Subtarget->isTargetDarwin() &&
378 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000379 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000381 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000382
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
384 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000387 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 setExceptionPointerRegister(X86::RAX);
389 setExceptionSelectorRegister(X86::RDX);
390 } else {
391 setExceptionPointerRegister(X86::EAX);
392 setExceptionSelectorRegister(X86::EDX);
393 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000400
Nate Begemanacc398c2006-01-25 18:21:52 +0000401 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART , MVT::Other, Custom);
403 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000404 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VAARG , MVT::Other, Custom);
406 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000407 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VAARG , MVT::Other, Expand);
409 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 }
Evan Chengae642192007-03-02 23:16:35 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
413 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000414 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000416 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000420
Evan Chengc7ce29b2009-02-13 22:36:38 +0000421 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000422 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
425 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426
Evan Cheng223547a2006-01-31 22:28:30 +0000427 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FABS , MVT::f64, Custom);
429 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
431 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FNEG , MVT::f64, Custom);
433 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000434
Evan Cheng68c47cb2007-01-05 07:55:56 +0000435 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
437 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000438
Evan Chengd25e9e82006-02-02 00:28:23 +0000439 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FSIN , MVT::f64, Expand);
441 setOperationAction(ISD::FCOS , MVT::f64, Expand);
442 setOperationAction(ISD::FSIN , MVT::f32, Expand);
443 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000444
Chris Lattnera54aa942006-01-29 06:26:08 +0000445 // Expand FP immediates into loads from the stack, except for the special
446 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447 addLegalFPImmediate(APFloat(+0.0)); // xorpd
448 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000449 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450 // Use SSE for f32, x87 for f64.
451 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
453 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000454
455 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457
458 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
465 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FSIN , MVT::f32, Expand);
469 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
Nate Begemane1795842008-02-14 08:57:00 +0000471 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472 addLegalFPImmediate(APFloat(+0.0f)); // xorps
473 addLegalFPImmediate(APFloat(+0.0)); // FLD0
474 addLegalFPImmediate(APFloat(+1.0)); // FLD1
475 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
476 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
477
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
480 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000482 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
486 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000487
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
489 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000492
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
495 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000496 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000497 addLegalFPImmediate(APFloat(+0.0)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000501 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
502 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
503 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
504 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000506
Dale Johannesen59a58732007-08-05 18:49:15 +0000507 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000508 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
510 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
511 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000512 {
513 bool ignored;
514 APFloat TmpFlt(+0.0);
515 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
516 &ignored);
517 addLegalFPImmediate(TmpFlt); // FLD0
518 TmpFlt.changeSign();
519 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
520 APFloat TmpFlt2(+1.0);
521 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
522 &ignored);
523 addLegalFPImmediate(TmpFlt2); // FLD1
524 TmpFlt2.changeSign();
525 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
526 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000527
Evan Chengc7ce29b2009-02-13 22:36:38 +0000528 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
530 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000531 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000532 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000533
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
536 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000538
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::FLOG, MVT::f80, Expand);
540 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
542 setOperationAction(ISD::FEXP, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000544
Mon P Wangf007a8b2008-11-06 05:31:54 +0000545 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000546 // (for widening) or expand (for scalarization). Then we will selectively
547 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
549 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
550 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
565 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000598 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000599 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
604 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
605 setTruncStoreAction((MVT::SimpleValueType)VT,
606 (MVT::SimpleValueType)InnerVT, Expand);
607 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
608 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000610 }
611
Evan Chengc7ce29b2009-02-13 22:36:38 +0000612 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
613 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000614 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000615 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
616 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000618
Dale Johannesen76090172010-04-20 22:34:09 +0000619 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000620
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
622 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
623 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
624 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
627 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
628 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
629 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
632 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::AND, MVT::v8i8, Promote);
635 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
636 setOperationAction(ISD::AND, MVT::v4i16, Promote);
637 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
638 setOperationAction(ISD::AND, MVT::v2i32, Promote);
639 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
640 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::OR, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::OR, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::OR, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
667 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000670
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000679
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
683 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
684 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
685 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
686 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000689
690 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
691 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
692 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000694 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
695 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000696 }
697
Evan Cheng92722532009-03-26 23:06:32 +0000698 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000700
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
702 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
703 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
704 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
705 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
706 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
707 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
708 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
709 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
710 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
711 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
712 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000713 }
714
Evan Cheng92722532009-03-26 23:06:32 +0000715 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000716 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000717
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000718 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
719 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000720 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
721 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000724
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
726 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
727 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
728 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
729 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
730 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
731 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
732 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
733 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
735 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
736 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
737 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
738 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
739 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
740 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000741
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
743 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
749 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000752
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000753 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
758
Evan Cheng2c3ae372006-04-12 21:21:57 +0000759 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
761 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000762 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000763 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000764 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000765 // Do not attempt to custom lower non-128-bit vectors
766 if (!VT.is128BitVector())
767 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 setOperationAction(ISD::BUILD_VECTOR,
769 VT.getSimpleVT().SimpleTy, Custom);
770 setOperationAction(ISD::VECTOR_SHUFFLE,
771 VT.getSimpleVT().SimpleTy, Custom);
772 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
773 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000774 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000775
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
778 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
780 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
781 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000782
Nate Begemancdd1eec2008-02-12 22:51:28 +0000783 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
785 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000786 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000787
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000788 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
790 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000791 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000792
793 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000794 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000795 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000796
Owen Andersond6662ad2009-08-10 20:46:15 +0000797 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000799 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000801 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000807 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000808
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000810
Evan Cheng2c3ae372006-04-12 21:21:57 +0000811 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
813 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
814 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
815 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000816
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
818 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000819 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
821 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000822 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000823 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000824
Nate Begeman14d12ca2008-02-11 04:19:36 +0000825 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000826 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
827 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
828 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
829 setOperationAction(ISD::FRINT, MVT::f32, Legal);
830 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
831 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
832 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
833 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
834 setOperationAction(ISD::FRINT, MVT::f64, Legal);
835 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
836
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000839
840 // i8 and i16 vectors are custom , because the source register and source
841 // source memory operand types are not the same width. f32 vectors are
842 // custom since the immediate controlling the insert encodes additional
843 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000848
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000853
854 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000857 }
858 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000859
Nate Begeman30a0de92008-07-17 16:51:19 +0000860 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000862 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000863
David Greene9b9838d2009-06-29 16:47:10 +0000864 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
866 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
867 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000869
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
871 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
872 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
873 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
874 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
875 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
876 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
877 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
878 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
879 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
880 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
881 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
882 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
883 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
884 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000885
886 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
888 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
889 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
890 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
891 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
892 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
893 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
894 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
895 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
896 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
897 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
898 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
899 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
900 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000901
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
903 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
904 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
905 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
908 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
909 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
914 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
915 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
916 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
918 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000919
920#if 0
921 // Not sure we want to do this since there are no 256-bit integer
922 // operations in AVX
923
924 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
925 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
927 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000928
929 // Do not attempt to custom lower non-power-of-2 vectors
930 if (!isPowerOf2_32(VT.getVectorNumElements()))
931 continue;
932
933 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
934 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
935 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
936 }
937
938 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
940 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000941 }
David Greene9b9838d2009-06-29 16:47:10 +0000942#endif
943
944#if 0
945 // Not sure we want to do this since there are no 256-bit integer
946 // operations in AVX
947
948 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
949 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
951 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000952
953 if (!VT.is256BitVector()) {
954 continue;
955 }
956 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000962 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 }
967
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000969#endif
970 }
971
Evan Cheng6be2c582006-04-05 23:38:46 +0000972 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000974
Bill Wendling74c37652008-12-09 22:08:41 +0000975 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000981
Eli Friedman962f5492010-06-02 19:35:46 +0000982 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
983 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000984 //
Eli Friedman962f5492010-06-02 19:35:46 +0000985 // FIXME: We really should do custom legalization for addition and
986 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
987 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000988 if (Subtarget->is64Bit()) {
989 setOperationAction(ISD::SADDO, MVT::i64, Custom);
990 setOperationAction(ISD::UADDO, MVT::i64, Custom);
991 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
992 setOperationAction(ISD::USUBO, MVT::i64, Custom);
993 setOperationAction(ISD::SMULO, MVT::i64, Custom);
994 }
Bill Wendling41ea7e72008-11-24 19:21:46 +0000995
Evan Chengd54f2d52009-03-31 19:38:51 +0000996 if (!Subtarget->is64Bit()) {
997 // These libcalls are not available in 32-bit.
998 setLibcallName(RTLIB::SHL_I128, 0);
999 setLibcallName(RTLIB::SRL_I128, 0);
1000 setLibcallName(RTLIB::SRA_I128, 0);
1001 }
1002
Evan Cheng206ee9d2006-07-07 08:33:52 +00001003 // We have target-specific dag combine patterns for the following nodes:
1004 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001005 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001006 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001007 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001008 setTargetDAGCombine(ISD::SHL);
1009 setTargetDAGCombine(ISD::SRA);
1010 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001011 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001012 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001013 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001014 if (Subtarget->is64Bit())
1015 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001016
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001017 computeRegisterProperties();
1018
Evan Cheng87ed7162006-02-14 08:25:08 +00001019 // FIXME: These should be based on subtarget info. Plus, the values should
1020 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001021 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001022 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001023 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001024 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001025 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001026}
1027
Scott Michel5b8f82e2008-03-10 15:42:14 +00001028
Owen Anderson825b72b2009-08-11 20:47:22 +00001029MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1030 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001031}
1032
1033
Evan Cheng29286502008-01-23 23:17:41 +00001034/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1035/// the desired ByVal argument alignment.
1036static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1037 if (MaxAlign == 16)
1038 return;
1039 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1040 if (VTy->getBitWidth() == 128)
1041 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001042 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1043 unsigned EltAlign = 0;
1044 getMaxByValAlign(ATy->getElementType(), EltAlign);
1045 if (EltAlign > MaxAlign)
1046 MaxAlign = EltAlign;
1047 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1048 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1049 unsigned EltAlign = 0;
1050 getMaxByValAlign(STy->getElementType(i), EltAlign);
1051 if (EltAlign > MaxAlign)
1052 MaxAlign = EltAlign;
1053 if (MaxAlign == 16)
1054 break;
1055 }
1056 }
1057 return;
1058}
1059
1060/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1061/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001062/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1063/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001064unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001065 if (Subtarget->is64Bit()) {
1066 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001067 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001068 if (TyAlign > 8)
1069 return TyAlign;
1070 return 8;
1071 }
1072
Evan Cheng29286502008-01-23 23:17:41 +00001073 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001074 if (Subtarget->hasSSE1())
1075 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001076 return Align;
1077}
Chris Lattner2b02a442007-02-25 08:29:00 +00001078
Evan Chengf0df0312008-05-15 08:39:06 +00001079/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001080/// and store operations as a result of memset, memcpy, and memmove
1081/// lowering. If DstAlign is zero that means it's safe to destination
1082/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1083/// means there isn't a need to check it against alignment requirement,
1084/// probably because the source does not need to be loaded. If
1085/// 'NonScalarIntSafe' is true, that means it's safe to return a
1086/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1087/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1088/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001089/// It returns EVT::Other if the type should be determined using generic
1090/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001091EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001092X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1093 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001094 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001095 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001096 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001097 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1098 // linux. This is because the stack realignment code can't handle certain
1099 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001100 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001101 if (NonScalarIntSafe &&
1102 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001103 if (Size >= 16 &&
1104 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001105 ((DstAlign == 0 || DstAlign >= 16) &&
1106 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001107 Subtarget->getStackAlignment() >= 16) {
1108 if (Subtarget->hasSSE2())
1109 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001110 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001111 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001112 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001113 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001114 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001115 Subtarget->hasSSE2()) {
1116 // Do not use f64 to lower memcpy if source is string constant. It's
1117 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001118 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001119 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001120 }
Evan Chengf0df0312008-05-15 08:39:06 +00001121 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001122 return MVT::i64;
1123 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001124}
1125
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001126/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1127/// current function. The returned value is a member of the
1128/// MachineJumpTableInfo::JTEntryKind enum.
1129unsigned X86TargetLowering::getJumpTableEncoding() const {
1130 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1131 // symbol.
1132 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1133 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001134 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001135
1136 // Otherwise, use the normal jump table encoding heuristics.
1137 return TargetLowering::getJumpTableEncoding();
1138}
1139
Chris Lattner589c6f62010-01-26 06:28:43 +00001140/// getPICBaseSymbol - Return the X86-32 PIC base.
1141MCSymbol *
1142X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1143 MCContext &Ctx) const {
1144 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001145 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1146 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001147}
1148
1149
Chris Lattnerc64daab2010-01-26 05:02:42 +00001150const MCExpr *
1151X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1152 const MachineBasicBlock *MBB,
1153 unsigned uid,MCContext &Ctx) const{
1154 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1155 Subtarget->isPICStyleGOT());
1156 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1157 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001158 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1159 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001160}
1161
Evan Chengcc415862007-11-09 01:32:10 +00001162/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1163/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001164SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001165 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001166 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001167 // This doesn't have DebugLoc associated with it, but is not really the
1168 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001169 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001170 return Table;
1171}
1172
Chris Lattner589c6f62010-01-26 06:28:43 +00001173/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1174/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1175/// MCExpr.
1176const MCExpr *X86TargetLowering::
1177getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1178 MCContext &Ctx) const {
1179 // X86-64 uses RIP relative addressing based on the jump table label.
1180 if (Subtarget->isPICStyleRIPRel())
1181 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1182
1183 // Otherwise, the reference is relative to the PIC base.
1184 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1185}
1186
Bill Wendlingb4202b82009-07-01 18:50:55 +00001187/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001188unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001189 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001190}
1191
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001192bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1193 unsigned &Offset) const {
1194 if (!Subtarget->isTargetLinux())
1195 return false;
1196
1197 if (Subtarget->is64Bit()) {
1198 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1199 Offset = 0x28;
1200 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1201 AddressSpace = 256;
1202 else
1203 AddressSpace = 257;
1204 } else {
1205 // %gs:0x14 on i386
1206 Offset = 0x14;
1207 AddressSpace = 256;
1208 }
1209 return true;
1210}
1211
1212
Chris Lattner2b02a442007-02-25 08:29:00 +00001213//===----------------------------------------------------------------------===//
1214// Return Value Calling Convention Implementation
1215//===----------------------------------------------------------------------===//
1216
Chris Lattner59ed56b2007-02-28 04:55:35 +00001217#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001218
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001219bool
1220X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001221 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001222 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001223 SmallVector<CCValAssign, 16> RVLocs;
1224 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001225 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001226 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001227}
1228
Dan Gohman98ca4f22009-08-05 01:29:28 +00001229SDValue
1230X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001231 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001232 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001233 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001234 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001235 MachineFunction &MF = DAG.getMachineFunction();
1236 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001237
Chris Lattner9774c912007-02-27 05:28:59 +00001238 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001239 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1240 RVLocs, *DAG.getContext());
1241 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001242
Evan Chengdcea1632010-02-04 02:40:39 +00001243 // Add the regs to the liveout set for the function.
1244 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1245 for (unsigned i = 0; i != RVLocs.size(); ++i)
1246 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1247 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001248
Dan Gohman475871a2008-07-27 21:46:04 +00001249 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001250
Dan Gohman475871a2008-07-27 21:46:04 +00001251 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001252 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1253 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001254 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1255 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001256
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001257 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001258 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1259 CCValAssign &VA = RVLocs[i];
1260 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001261 SDValue ValToCopy = OutVals[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00001262
Chris Lattner447ff682008-03-11 03:23:40 +00001263 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1264 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001265 if (VA.getLocReg() == X86::ST0 ||
1266 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001267 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1268 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001269 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001270 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001271 RetOps.push_back(ValToCopy);
1272 // Don't emit a copytoreg.
1273 continue;
1274 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001275
Evan Cheng242b38b2009-02-23 09:03:22 +00001276 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1277 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001278 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001279 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001280 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001281 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001282 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001283 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001284 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001285 }
1286
Dale Johannesendd64c412009-02-04 00:33:20 +00001287 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001288 Flag = Chain.getValue(1);
1289 }
Dan Gohman61a92132008-04-21 23:59:07 +00001290
1291 // The x86-64 ABI for returning structs by value requires that we copy
1292 // the sret argument into %rax for the return. We saved the argument into
1293 // a virtual register in the entry block, so now we copy the value out
1294 // and into %rax.
1295 if (Subtarget->is64Bit() &&
1296 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1297 MachineFunction &MF = DAG.getMachineFunction();
1298 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1299 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001300 assert(Reg &&
1301 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001302 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001303
Dale Johannesendd64c412009-02-04 00:33:20 +00001304 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001305 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001306
1307 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001308 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001309 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001310
Chris Lattner447ff682008-03-11 03:23:40 +00001311 RetOps[0] = Chain; // Update chain.
1312
1313 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001314 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001315 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001316
1317 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001319}
1320
Dan Gohman98ca4f22009-08-05 01:29:28 +00001321/// LowerCallResult - Lower the result values of a call into the
1322/// appropriate copies out of appropriate physical registers.
1323///
1324SDValue
1325X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001326 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001327 const SmallVectorImpl<ISD::InputArg> &Ins,
1328 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001329 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001330
Chris Lattnere32bbf62007-02-28 07:09:55 +00001331 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001332 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001333 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001334 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001335 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001336 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001337
Chris Lattner3085e152007-02-25 08:59:22 +00001338 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001339 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001340 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001341 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001342
Torok Edwin3f142c32009-02-01 18:15:56 +00001343 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001345 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001346 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001347 }
1348
Evan Cheng79fb3b42009-02-20 20:43:02 +00001349 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001350
1351 // If this is a call to a function that returns an fp value on the floating
1352 // point stack, we must guarantee the the value is popped from the stack, so
1353 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1354 // if the return value is not used. We use the FpGET_ST0 instructions
1355 // instead.
1356 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1357 // If we prefer to use the value in xmm registers, copy it out as f80 and
1358 // use a truncate to move it from fp stack reg to xmm reg.
1359 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1360 bool isST0 = VA.getLocReg() == X86::ST0;
1361 unsigned Opc = 0;
1362 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1363 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1364 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1365 SDValue Ops[] = { Chain, InFlag };
1366 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1367 Ops, 2), 1);
1368 Val = Chain.getValue(0);
1369
1370 // Round the f80 to the right size, which also moves it to the appropriate
1371 // xmm register.
1372 if (CopyVT != VA.getValVT())
1373 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1374 // This truncation won't change the value.
1375 DAG.getIntPtrConstant(1));
1376 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001377 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1378 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1379 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001380 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001381 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001382 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1383 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001384 } else {
1385 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001386 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001387 Val = Chain.getValue(0);
1388 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001389 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1390 } else {
1391 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1392 CopyVT, InFlag).getValue(1);
1393 Val = Chain.getValue(0);
1394 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001395 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001396 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001397 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001398
Dan Gohman98ca4f22009-08-05 01:29:28 +00001399 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001400}
1401
1402
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001403//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001404// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001405//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001406// StdCall calling convention seems to be standard for many Windows' API
1407// routines and around. It differs from C calling convention just a little:
1408// callee should clean up the stack, not caller. Symbols should be also
1409// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001410// For info on fast calling convention see Fast Calling Convention (tail call)
1411// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001412
Dan Gohman98ca4f22009-08-05 01:29:28 +00001413/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001414/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001415static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1416 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001417 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001418
Dan Gohman98ca4f22009-08-05 01:29:28 +00001419 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001420}
1421
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001422/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001423/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001424static bool
1425ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1426 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001427 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001428
Dan Gohman98ca4f22009-08-05 01:29:28 +00001429 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001430}
1431
Dan Gohman095cc292008-09-13 01:54:27 +00001432/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1433/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001434CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001435 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001436 if (CC == CallingConv::GHC)
1437 return CC_X86_64_GHC;
1438 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001439 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001440 else
1441 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001442 }
1443
Gordon Henriksen86737662008-01-05 16:56:59 +00001444 if (CC == CallingConv::X86_FastCall)
1445 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001446 else if (CC == CallingConv::X86_ThisCall)
1447 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001448 else if (CC == CallingConv::Fast)
1449 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001450 else if (CC == CallingConv::GHC)
1451 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001452 else
1453 return CC_X86_32_C;
1454}
1455
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001456/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1457/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001458/// the specific parameter attribute. The copy will be passed as a byval
1459/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001460static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001461CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001462 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1463 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001464 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001465 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001466 /*isVolatile*/false, /*AlwaysInline=*/true,
1467 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001468}
1469
Chris Lattner29689432010-03-11 00:22:57 +00001470/// IsTailCallConvention - Return true if the calling convention is one that
1471/// supports tail call optimization.
1472static bool IsTailCallConvention(CallingConv::ID CC) {
1473 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1474}
1475
Evan Cheng0c439eb2010-01-27 00:07:07 +00001476/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1477/// a tailcall target by changing its ABI.
1478static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001479 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001480}
1481
Dan Gohman98ca4f22009-08-05 01:29:28 +00001482SDValue
1483X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001484 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001485 const SmallVectorImpl<ISD::InputArg> &Ins,
1486 DebugLoc dl, SelectionDAG &DAG,
1487 const CCValAssign &VA,
1488 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001489 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001490 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001491 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001492 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001493 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001494 EVT ValVT;
1495
1496 // If value is passed by pointer we have address passed instead of the value
1497 // itself.
1498 if (VA.getLocInfo() == CCValAssign::Indirect)
1499 ValVT = VA.getLocVT();
1500 else
1501 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001502
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001503 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001504 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001505 // In case of tail call optimization mark all arguments mutable. Since they
1506 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001507 if (Flags.isByVal()) {
1508 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001509 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001510 return DAG.getFrameIndex(FI, getPointerTy());
1511 } else {
1512 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001513 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001514 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1515 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001516 PseudoSourceValue::getFixedStack(FI), 0,
1517 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001518 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001519}
1520
Dan Gohman475871a2008-07-27 21:46:04 +00001521SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001522X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001523 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001524 bool isVarArg,
1525 const SmallVectorImpl<ISD::InputArg> &Ins,
1526 DebugLoc dl,
1527 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001528 SmallVectorImpl<SDValue> &InVals)
1529 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001530 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001531 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001532
Gordon Henriksen86737662008-01-05 16:56:59 +00001533 const Function* Fn = MF.getFunction();
1534 if (Fn->hasExternalLinkage() &&
1535 Subtarget->isTargetCygMing() &&
1536 Fn->getName() == "main")
1537 FuncInfo->setForceFramePointer(true);
1538
Evan Cheng1bc78042006-04-26 01:20:17 +00001539 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001540 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001541 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001542
Chris Lattner29689432010-03-11 00:22:57 +00001543 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1544 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001545
Chris Lattner638402b2007-02-28 07:00:42 +00001546 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001547 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001548 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1549 ArgLocs, *DAG.getContext());
1550 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001551
Chris Lattnerf39f7712007-02-28 05:46:49 +00001552 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001553 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001554 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1555 CCValAssign &VA = ArgLocs[i];
1556 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1557 // places.
1558 assert(VA.getValNo() != LastVal &&
1559 "Don't support value assigned to multiple locs yet");
1560 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001561
Chris Lattnerf39f7712007-02-28 05:46:49 +00001562 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001563 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001564 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001565 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001566 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001567 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001568 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001570 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001571 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001572 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001573 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001574 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001575 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1576 RC = X86::VR64RegisterClass;
1577 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001578 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001579
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001580 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001581 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001582
Chris Lattnerf39f7712007-02-28 05:46:49 +00001583 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1584 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1585 // right size.
1586 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001587 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001588 DAG.getValueType(VA.getValVT()));
1589 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001590 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001591 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001592 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001593 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001594
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001595 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001596 // Handle MMX values passed in XMM regs.
1597 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1599 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001600 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1601 } else
1602 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001603 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001604 } else {
1605 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001606 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001607 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001608
1609 // If value is passed via pointer - do a load.
1610 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001611 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1612 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001613
Dan Gohman98ca4f22009-08-05 01:29:28 +00001614 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001615 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001616
Dan Gohman61a92132008-04-21 23:59:07 +00001617 // The x86-64 ABI for returning structs by value requires that we copy
1618 // the sret argument into %rax for the return. Save the argument into
1619 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001620 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001621 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1622 unsigned Reg = FuncInfo->getSRetReturnReg();
1623 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001624 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001625 FuncInfo->setSRetReturnReg(Reg);
1626 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001628 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001629 }
1630
Chris Lattnerf39f7712007-02-28 05:46:49 +00001631 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001632 // Align stack specially for tail calls.
1633 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001634 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001635
Evan Cheng1bc78042006-04-26 01:20:17 +00001636 // If the function takes variable number of arguments, make a frame index for
1637 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001638 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001639 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1640 CallConv != CallingConv::X86_ThisCall)) {
Evan Chenged2ae132010-07-03 00:40:23 +00001641 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001642 }
1643 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001644 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1645
1646 // FIXME: We should really autogenerate these arrays
1647 static const unsigned GPR64ArgRegsWin64[] = {
1648 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001649 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001650 static const unsigned XMMArgRegsWin64[] = {
1651 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1652 };
1653 static const unsigned GPR64ArgRegs64Bit[] = {
1654 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1655 };
1656 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001657 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1658 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1659 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001660 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1661
1662 if (IsWin64) {
1663 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1664 GPR64ArgRegs = GPR64ArgRegsWin64;
1665 XMMArgRegs = XMMArgRegsWin64;
1666 } else {
1667 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1668 GPR64ArgRegs = GPR64ArgRegs64Bit;
1669 XMMArgRegs = XMMArgRegs64Bit;
1670 }
1671 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1672 TotalNumIntRegs);
1673 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1674 TotalNumXMMRegs);
1675
Devang Patel578efa92009-06-05 21:57:13 +00001676 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001677 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001678 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001679 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001680 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001681 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001682 // Kernel mode asks for SSE to be disabled, so don't push them
1683 // on the stack.
1684 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001685
Gordon Henriksen86737662008-01-05 16:56:59 +00001686 // For X86-64, if there are vararg parameters that are passed via
1687 // registers, then we must store them to their spots on the stack so they
1688 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001689 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1690 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1691 FuncInfo->setRegSaveFrameIndex(
1692 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1693 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001694
Gordon Henriksen86737662008-01-05 16:56:59 +00001695 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001696 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001697 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1698 getPointerTy());
1699 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001700 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001701 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1702 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001703 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1704 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001706 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001707 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001708 PseudoSourceValue::getFixedStack(
1709 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001710 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001711 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001712 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001713 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001714
Dan Gohmanface41a2009-08-16 21:24:25 +00001715 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1716 // Now store the XMM (fp + vector) parameter registers.
1717 SmallVector<SDValue, 11> SaveXMMOps;
1718 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001719
Dan Gohmanface41a2009-08-16 21:24:25 +00001720 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1721 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1722 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001723
Dan Gohman1e93df62010-04-17 14:41:14 +00001724 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1725 FuncInfo->getRegSaveFrameIndex()));
1726 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1727 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001728
Dan Gohmanface41a2009-08-16 21:24:25 +00001729 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1730 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1731 X86::VR128RegisterClass);
1732 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1733 SaveXMMOps.push_back(Val);
1734 }
1735 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1736 MVT::Other,
1737 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001738 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001739
1740 if (!MemOps.empty())
1741 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1742 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001743 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001744 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001745
Gordon Henriksen86737662008-01-05 16:56:59 +00001746 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001747 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001748 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001749 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001750 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001751 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001752 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001753 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001754 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001755
Gordon Henriksen86737662008-01-05 16:56:59 +00001756 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001757 // RegSaveFrameIndex is X86-64 only.
1758 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001759 if (CallConv == CallingConv::X86_FastCall ||
1760 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001761 // fastcc functions can't have varargs.
1762 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001763 }
Evan Cheng25caf632006-05-23 21:06:34 +00001764
Dan Gohman98ca4f22009-08-05 01:29:28 +00001765 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001766}
1767
Dan Gohman475871a2008-07-27 21:46:04 +00001768SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001769X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1770 SDValue StackPtr, SDValue Arg,
1771 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001772 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001773 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001774 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001775 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001776 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001777 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001778 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001779 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001780 }
Dale Johannesenace16102009-02-03 19:33:06 +00001781 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001782 PseudoSourceValue::getStack(), LocMemOffset,
1783 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001784}
1785
Bill Wendling64e87322009-01-16 19:25:27 +00001786/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001787/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001788SDValue
1789X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001790 SDValue &OutRetAddr, SDValue Chain,
1791 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001792 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001793 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001794 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001795 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001796
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001797 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001798 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001799 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001800}
1801
1802/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1803/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001804static SDValue
1805EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001806 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001807 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001808 // Store the return address to the appropriate stack slot.
1809 if (!FPDiff) return Chain;
1810 // Calculate the new stack slot for the return address.
1811 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001812 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001813 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001814 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001815 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001816 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001817 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1818 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001819 return Chain;
1820}
1821
Dan Gohman98ca4f22009-08-05 01:29:28 +00001822SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001823X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001824 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001825 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001826 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001827 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001828 const SmallVectorImpl<ISD::InputArg> &Ins,
1829 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001830 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001831 MachineFunction &MF = DAG.getMachineFunction();
1832 bool Is64Bit = Subtarget->is64Bit();
1833 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001834 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835
Evan Cheng5f941932010-02-05 02:21:12 +00001836 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001837 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001838 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1839 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001840 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001841
1842 // Sibcalls are automatically detected tailcalls which do not require
1843 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001844 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001845 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001846
1847 if (isTailCall)
1848 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001849 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001850
Chris Lattner29689432010-03-11 00:22:57 +00001851 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1852 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001853
Chris Lattner638402b2007-02-28 07:00:42 +00001854 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001855 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001856 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1857 ArgLocs, *DAG.getContext());
1858 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001859
Chris Lattner423c5f42007-02-28 05:31:48 +00001860 // Get a count of how many bytes are to be pushed on the stack.
1861 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001862 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001863 // This is a sibcall. The memory operands are available in caller's
1864 // own caller's stack.
1865 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001866 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001867 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001868
Gordon Henriksen86737662008-01-05 16:56:59 +00001869 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001870 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001871 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001872 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001873 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1874 FPDiff = NumBytesCallerPushed - NumBytes;
1875
1876 // Set the delta of movement of the returnaddr stackslot.
1877 // But only set if delta is greater than previous delta.
1878 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1879 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1880 }
1881
Evan Chengf22f9b32010-02-06 03:28:46 +00001882 if (!IsSibcall)
1883 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001884
Dan Gohman475871a2008-07-27 21:46:04 +00001885 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001886 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001887 if (isTailCall && FPDiff)
1888 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1889 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001890
Dan Gohman475871a2008-07-27 21:46:04 +00001891 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1892 SmallVector<SDValue, 8> MemOpChains;
1893 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001894
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001895 // Walk the register/memloc assignments, inserting copies/loads. In the case
1896 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001897 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1898 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001899 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001900 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001901 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001902 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001903
Chris Lattner423c5f42007-02-28 05:31:48 +00001904 // Promote the value if needed.
1905 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001906 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001907 case CCValAssign::Full: break;
1908 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001909 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001910 break;
1911 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001912 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001913 break;
1914 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001915 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1916 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001917 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1918 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1919 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001920 } else
1921 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1922 break;
1923 case CCValAssign::BCvt:
1924 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001925 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001926 case CCValAssign::Indirect: {
1927 // Store the argument.
1928 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001929 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001930 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001931 PseudoSourceValue::getFixedStack(FI), 0,
1932 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001933 Arg = SpillSlot;
1934 break;
1935 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001936 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001937
Chris Lattner423c5f42007-02-28 05:31:48 +00001938 if (VA.isRegLoc()) {
1939 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001940 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001941 assert(VA.isMemLoc());
1942 if (StackPtr.getNode() == 0)
1943 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1944 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1945 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001946 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001947 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001948
Evan Cheng32fe1032006-05-25 00:59:30 +00001949 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001951 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001952
Evan Cheng347d5f72006-04-28 21:29:37 +00001953 // Build a sequence of copy-to-reg nodes chained together with token chain
1954 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001955 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001956 // Tail call byval lowering might overwrite argument registers so in case of
1957 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001958 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001959 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001960 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001961 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001962 InFlag = Chain.getValue(1);
1963 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001964
Chris Lattner88e1fd52009-07-09 04:24:46 +00001965 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001966 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1967 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001968 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001969 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1970 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001971 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001972 InFlag);
1973 InFlag = Chain.getValue(1);
1974 } else {
1975 // If we are tail calling and generating PIC/GOT style code load the
1976 // address of the callee into ECX. The value in ecx is used as target of
1977 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1978 // for tail calls on PIC/GOT architectures. Normally we would just put the
1979 // address of GOT into ebx and then call target@PLT. But for tail calls
1980 // ebx would be restored (since ebx is callee saved) before jumping to the
1981 // target@PLT.
1982
1983 // Note: The actual moving to ECX is done further down.
1984 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1985 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1986 !G->getGlobal()->hasProtectedVisibility())
1987 Callee = LowerGlobalAddress(Callee, DAG);
1988 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001989 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001990 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001991 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001992
Gordon Henriksen86737662008-01-05 16:56:59 +00001993 if (Is64Bit && isVarArg) {
1994 // From AMD64 ABI document:
1995 // For calls that may call functions that use varargs or stdargs
1996 // (prototype-less calls or calls to functions containing ellipsis (...) in
1997 // the declaration) %al is used as hidden argument to specify the number
1998 // of SSE registers used. The contents of %al do not need to match exactly
1999 // the number of registers, but must be an ubound on the number of SSE
2000 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002001
2002 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00002003 // Count the number of XMM registers allocated.
2004 static const unsigned XMMArgRegs[] = {
2005 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2006 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2007 };
2008 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002009 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002010 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002011
Dale Johannesendd64c412009-02-04 00:33:20 +00002012 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002013 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002014 InFlag = Chain.getValue(1);
2015 }
2016
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002017
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002018 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002019 if (isTailCall) {
2020 // Force all the incoming stack arguments to be loaded from the stack
2021 // before any new outgoing arguments are stored to the stack, because the
2022 // outgoing stack slots may alias the incoming argument stack slots, and
2023 // the alias isn't otherwise explicit. This is slightly more conservative
2024 // than necessary, because it means that each store effectively depends
2025 // on every argument instead of just those arguments it would clobber.
2026 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2027
Dan Gohman475871a2008-07-27 21:46:04 +00002028 SmallVector<SDValue, 8> MemOpChains2;
2029 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002030 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002031 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002032 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002033 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002034 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2035 CCValAssign &VA = ArgLocs[i];
2036 if (VA.isRegLoc())
2037 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002038 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002039 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002040 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002041 // Create frame index.
2042 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002043 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002044 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002045 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002046
Duncan Sands276dcbd2008-03-21 09:14:45 +00002047 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002048 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002049 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002050 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002051 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002052 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002053 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002054
Dan Gohman98ca4f22009-08-05 01:29:28 +00002055 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2056 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002057 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002058 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002059 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002060 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002061 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002062 PseudoSourceValue::getFixedStack(FI), 0,
2063 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002064 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002065 }
2066 }
2067
2068 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002069 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002070 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002071
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002072 // Copy arguments to their registers.
2073 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002074 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002075 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002076 InFlag = Chain.getValue(1);
2077 }
Dan Gohman475871a2008-07-27 21:46:04 +00002078 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002079
Gordon Henriksen86737662008-01-05 16:56:59 +00002080 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002081 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002082 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002083 }
2084
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002085 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2086 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2087 // In the 64-bit large code model, we have to make all calls
2088 // through a register, since the call instruction's 32-bit
2089 // pc-relative offset may not be large enough to hold the whole
2090 // address.
2091 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002092 // If the callee is a GlobalAddress node (quite common, every direct call
2093 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2094 // it.
2095
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002096 // We should use extra load for direct calls to dllimported functions in
2097 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002098 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002099 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002100 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002101
Chris Lattner48a7d022009-07-09 05:02:21 +00002102 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2103 // external symbols most go through the PLT in PIC mode. If the symbol
2104 // has hidden or protected visibility, or if it is static or local, then
2105 // we don't need to use the PLT - we can directly call it.
2106 if (Subtarget->isTargetELF() &&
2107 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002108 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002109 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002110 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002111 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2112 Subtarget->getDarwinVers() < 9) {
2113 // PC-relative references to external symbols should go through $stub,
2114 // unless we're building with the leopard linker or later, which
2115 // automatically synthesizes these stubs.
2116 OpFlags = X86II::MO_DARWIN_STUB;
2117 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002118
Devang Patel0d881da2010-07-06 22:08:15 +00002119 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002120 G->getOffset(), OpFlags);
2121 }
Bill Wendling056292f2008-09-16 21:48:12 +00002122 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002123 unsigned char OpFlags = 0;
2124
2125 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2126 // symbols should go through the PLT.
2127 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002128 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002129 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002130 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002131 Subtarget->getDarwinVers() < 9) {
2132 // PC-relative references to external symbols should go through $stub,
2133 // unless we're building with the leopard linker or later, which
2134 // automatically synthesizes these stubs.
2135 OpFlags = X86II::MO_DARWIN_STUB;
2136 }
Eric Christopherfd179292009-08-27 18:07:15 +00002137
Chris Lattner48a7d022009-07-09 05:02:21 +00002138 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2139 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002140 }
2141
Chris Lattnerd96d0722007-02-25 06:40:16 +00002142 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002143 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002144 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002145
Evan Chengf22f9b32010-02-06 03:28:46 +00002146 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002147 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2148 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002149 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002150 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002151
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002152 Ops.push_back(Chain);
2153 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002154
Dan Gohman98ca4f22009-08-05 01:29:28 +00002155 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002156 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002157
Gordon Henriksen86737662008-01-05 16:56:59 +00002158 // Add argument registers to the end of the list so that they are known live
2159 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002160 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2161 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2162 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002163
Evan Cheng586ccac2008-03-18 23:36:35 +00002164 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002165 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002166 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2167
2168 // Add an implicit use of AL for x86 vararg functions.
2169 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002170 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002171
Gabor Greifba36cb52008-08-28 21:40:38 +00002172 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002173 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002174
Dan Gohman98ca4f22009-08-05 01:29:28 +00002175 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002176 // We used to do:
2177 //// If this is the first return lowered for this function, add the regs
2178 //// to the liveout set for the function.
2179 // This isn't right, although it's probably harmless on x86; liveouts
2180 // should be computed from returns not tail calls. Consider a void
2181 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002182 return DAG.getNode(X86ISD::TC_RETURN, dl,
2183 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002184 }
2185
Dale Johannesenace16102009-02-03 19:33:06 +00002186 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002187 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002188
Chris Lattner2d297092006-05-23 18:50:38 +00002189 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002190 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002191 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002192 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002193 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002194 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002195 // pops the hidden struct pointer, so we have to push it back.
2196 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002197 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002198 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002199 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002200
Gordon Henriksenae636f82008-01-03 16:47:34 +00002201 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002202 if (!IsSibcall) {
2203 Chain = DAG.getCALLSEQ_END(Chain,
2204 DAG.getIntPtrConstant(NumBytes, true),
2205 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2206 true),
2207 InFlag);
2208 InFlag = Chain.getValue(1);
2209 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002210
Chris Lattner3085e152007-02-25 08:59:22 +00002211 // Handle result values, copying them out of physregs into vregs that we
2212 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002213 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2214 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002215}
2216
Evan Cheng25ab6902006-09-08 06:48:29 +00002217
2218//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002219// Fast Calling Convention (tail call) implementation
2220//===----------------------------------------------------------------------===//
2221
2222// Like std call, callee cleans arguments, convention except that ECX is
2223// reserved for storing the tail called function address. Only 2 registers are
2224// free for argument passing (inreg). Tail call optimization is performed
2225// provided:
2226// * tailcallopt is enabled
2227// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002228// On X86_64 architecture with GOT-style position independent code only local
2229// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002230// To keep the stack aligned according to platform abi the function
2231// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2232// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002233// If a tail called function callee has more arguments than the caller the
2234// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002235// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002236// original REtADDR, but before the saved framepointer or the spilled registers
2237// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2238// stack layout:
2239// arg1
2240// arg2
2241// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002242// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002243// move area ]
2244// (possible EBP)
2245// ESI
2246// EDI
2247// local1 ..
2248
2249/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2250/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002251unsigned
2252X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2253 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002254 MachineFunction &MF = DAG.getMachineFunction();
2255 const TargetMachine &TM = MF.getTarget();
2256 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2257 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002258 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002259 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002260 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002261 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2262 // Number smaller than 12 so just add the difference.
2263 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2264 } else {
2265 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002266 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002267 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002268 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002269 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002270}
2271
Evan Cheng5f941932010-02-05 02:21:12 +00002272/// MatchingStackOffset - Return true if the given stack call argument is
2273/// already available in the same position (relatively) of the caller's
2274/// incoming argument stack.
2275static
2276bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2277 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2278 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002279 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2280 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002281 if (Arg.getOpcode() == ISD::CopyFromReg) {
2282 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2283 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2284 return false;
2285 MachineInstr *Def = MRI->getVRegDef(VR);
2286 if (!Def)
2287 return false;
2288 if (!Flags.isByVal()) {
2289 if (!TII->isLoadFromStackSlot(Def, FI))
2290 return false;
2291 } else {
2292 unsigned Opcode = Def->getOpcode();
2293 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2294 Def->getOperand(1).isFI()) {
2295 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002296 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002297 } else
2298 return false;
2299 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002300 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2301 if (Flags.isByVal())
2302 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002303 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002304 // define @foo(%struct.X* %A) {
2305 // tail call @bar(%struct.X* byval %A)
2306 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002307 return false;
2308 SDValue Ptr = Ld->getBasePtr();
2309 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2310 if (!FINode)
2311 return false;
2312 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002313 } else
2314 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002315
Evan Cheng4cae1332010-03-05 08:38:04 +00002316 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002317 if (!MFI->isFixedObjectIndex(FI))
2318 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002319 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002320}
2321
Dan Gohman98ca4f22009-08-05 01:29:28 +00002322/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2323/// for tail call optimization. Targets which want to do tail call
2324/// optimization should implement this function.
2325bool
2326X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002327 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002328 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002329 bool isCalleeStructRet,
2330 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002331 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002332 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002333 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002334 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002335 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002336 CalleeCC != CallingConv::C)
2337 return false;
2338
Evan Cheng7096ae42010-01-29 06:45:59 +00002339 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002340 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002341 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002342 CallingConv::ID CallerCC = CallerF->getCallingConv();
2343 bool CCMatch = CallerCC == CalleeCC;
2344
Dan Gohman1797ed52010-02-08 20:27:50 +00002345 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002346 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002347 return true;
2348 return false;
2349 }
2350
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002351 // Look for obvious safe cases to perform tail call optimization that do not
2352 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002353
Evan Cheng2c12cb42010-03-26 16:26:03 +00002354 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2355 // emit a special epilogue.
2356 if (RegInfo->needsStackRealignment(MF))
2357 return false;
2358
Evan Cheng3c262ee2010-03-26 02:13:13 +00002359 // Do not sibcall optimize vararg calls unless the call site is not passing any
2360 // arguments.
2361 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002362 return false;
2363
Evan Chenga375d472010-03-15 18:54:48 +00002364 // Also avoid sibcall optimization if either caller or callee uses struct
2365 // return semantics.
2366 if (isCalleeStructRet || isCallerStructRet)
2367 return false;
2368
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002369 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2370 // Therefore if it's not used by the call it is not safe to optimize this into
2371 // a sibcall.
2372 bool Unused = false;
2373 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2374 if (!Ins[i].Used) {
2375 Unused = true;
2376 break;
2377 }
2378 }
2379 if (Unused) {
2380 SmallVector<CCValAssign, 16> RVLocs;
2381 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2382 RVLocs, *DAG.getContext());
2383 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002384 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002385 CCValAssign &VA = RVLocs[i];
2386 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2387 return false;
2388 }
2389 }
2390
Evan Cheng13617962010-04-30 01:12:32 +00002391 // If the calling conventions do not match, then we'd better make sure the
2392 // results are returned in the same way as what the caller expects.
2393 if (!CCMatch) {
2394 SmallVector<CCValAssign, 16> RVLocs1;
2395 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2396 RVLocs1, *DAG.getContext());
2397 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2398
2399 SmallVector<CCValAssign, 16> RVLocs2;
2400 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2401 RVLocs2, *DAG.getContext());
2402 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2403
2404 if (RVLocs1.size() != RVLocs2.size())
2405 return false;
2406 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2407 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2408 return false;
2409 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2410 return false;
2411 if (RVLocs1[i].isRegLoc()) {
2412 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2413 return false;
2414 } else {
2415 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2416 return false;
2417 }
2418 }
2419 }
2420
Evan Chenga6bff982010-01-30 01:22:00 +00002421 // If the callee takes no arguments then go on to check the results of the
2422 // call.
2423 if (!Outs.empty()) {
2424 // Check if stack adjustment is needed. For now, do not do this if any
2425 // argument is passed on the stack.
2426 SmallVector<CCValAssign, 16> ArgLocs;
2427 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2428 ArgLocs, *DAG.getContext());
2429 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002430 if (CCInfo.getNextStackOffset()) {
2431 MachineFunction &MF = DAG.getMachineFunction();
2432 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2433 return false;
2434 if (Subtarget->isTargetWin64())
2435 // Win64 ABI has additional complications.
2436 return false;
2437
2438 // Check if the arguments are already laid out in the right way as
2439 // the caller's fixed stack objects.
2440 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002441 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2442 const X86InstrInfo *TII =
2443 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002444 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2445 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002446 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002447 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002448 if (VA.getLocInfo() == CCValAssign::Indirect)
2449 return false;
2450 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002451 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2452 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002453 return false;
2454 }
2455 }
2456 }
Evan Cheng9c044672010-05-29 01:35:22 +00002457
2458 // If the tailcall address may be in a register, then make sure it's
2459 // possible to register allocate for it. In 32-bit, the call address can
2460 // only target EAX, EDX, or ECX since the tail call must be scheduled after
2461 // callee-saved registers are restored. In 64-bit, it's RAX, RCX, RDX, RSI,
2462 // RDI, R8, R9, R11.
2463 if (!isa<GlobalAddressSDNode>(Callee) &&
2464 !isa<ExternalSymbolSDNode>(Callee)) {
2465 unsigned Limit = Subtarget->is64Bit() ? 8 : 3;
2466 unsigned NumInRegs = 0;
2467 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2468 CCValAssign &VA = ArgLocs[i];
2469 if (VA.isRegLoc()) {
2470 if (++NumInRegs == Limit)
2471 return false;
2472 }
2473 }
2474 }
Evan Chenga6bff982010-01-30 01:22:00 +00002475 }
Evan Chengb1712452010-01-27 06:25:16 +00002476
Evan Cheng86809cc2010-02-03 03:28:02 +00002477 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002478}
2479
Dan Gohman3df24e62008-09-03 23:12:08 +00002480FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002481X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2482 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002483}
2484
2485
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002486//===----------------------------------------------------------------------===//
2487// Other Lowering Hooks
2488//===----------------------------------------------------------------------===//
2489
2490
Dan Gohmand858e902010-04-17 15:26:15 +00002491SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002492 MachineFunction &MF = DAG.getMachineFunction();
2493 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2494 int ReturnAddrIndex = FuncInfo->getRAIndex();
2495
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002496 if (ReturnAddrIndex == 0) {
2497 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002498 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002499 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002500 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002501 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002502 }
2503
Evan Cheng25ab6902006-09-08 06:48:29 +00002504 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002505}
2506
2507
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002508bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2509 bool hasSymbolicDisplacement) {
2510 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002511 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002512 return false;
2513
2514 // If we don't have a symbolic displacement - we don't have any extra
2515 // restrictions.
2516 if (!hasSymbolicDisplacement)
2517 return true;
2518
2519 // FIXME: Some tweaks might be needed for medium code model.
2520 if (M != CodeModel::Small && M != CodeModel::Kernel)
2521 return false;
2522
2523 // For small code model we assume that latest object is 16MB before end of 31
2524 // bits boundary. We may also accept pretty large negative constants knowing
2525 // that all objects are in the positive half of address space.
2526 if (M == CodeModel::Small && Offset < 16*1024*1024)
2527 return true;
2528
2529 // For kernel code model we know that all object resist in the negative half
2530 // of 32bits address space. We may not accept negative offsets, since they may
2531 // be just off and we may accept pretty large positive ones.
2532 if (M == CodeModel::Kernel && Offset > 0)
2533 return true;
2534
2535 return false;
2536}
2537
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002538/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2539/// specific condition code, returning the condition code and the LHS/RHS of the
2540/// comparison to make.
2541static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2542 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002543 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002544 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2545 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2546 // X > -1 -> X == 0, jump !sign.
2547 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002548 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002549 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2550 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002551 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002552 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002553 // X < 1 -> X <= 0
2554 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002555 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002556 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002557 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002558
Evan Chengd9558e02006-01-06 00:43:03 +00002559 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002560 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002561 case ISD::SETEQ: return X86::COND_E;
2562 case ISD::SETGT: return X86::COND_G;
2563 case ISD::SETGE: return X86::COND_GE;
2564 case ISD::SETLT: return X86::COND_L;
2565 case ISD::SETLE: return X86::COND_LE;
2566 case ISD::SETNE: return X86::COND_NE;
2567 case ISD::SETULT: return X86::COND_B;
2568 case ISD::SETUGT: return X86::COND_A;
2569 case ISD::SETULE: return X86::COND_BE;
2570 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002571 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002572 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002573
Chris Lattner4c78e022008-12-23 23:42:27 +00002574 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002575
Chris Lattner4c78e022008-12-23 23:42:27 +00002576 // If LHS is a foldable load, but RHS is not, flip the condition.
2577 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2578 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2579 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2580 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002581 }
2582
Chris Lattner4c78e022008-12-23 23:42:27 +00002583 switch (SetCCOpcode) {
2584 default: break;
2585 case ISD::SETOLT:
2586 case ISD::SETOLE:
2587 case ISD::SETUGT:
2588 case ISD::SETUGE:
2589 std::swap(LHS, RHS);
2590 break;
2591 }
2592
2593 // On a floating point condition, the flags are set as follows:
2594 // ZF PF CF op
2595 // 0 | 0 | 0 | X > Y
2596 // 0 | 0 | 1 | X < Y
2597 // 1 | 0 | 0 | X == Y
2598 // 1 | 1 | 1 | unordered
2599 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002600 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002601 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002602 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002603 case ISD::SETOLT: // flipped
2604 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002605 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002606 case ISD::SETOLE: // flipped
2607 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002608 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002609 case ISD::SETUGT: // flipped
2610 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002611 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002612 case ISD::SETUGE: // flipped
2613 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002614 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002615 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002616 case ISD::SETNE: return X86::COND_NE;
2617 case ISD::SETUO: return X86::COND_P;
2618 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002619 case ISD::SETOEQ:
2620 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002621 }
Evan Chengd9558e02006-01-06 00:43:03 +00002622}
2623
Evan Cheng4a460802006-01-11 00:33:36 +00002624/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2625/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002626/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002627static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002628 switch (X86CC) {
2629 default:
2630 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002631 case X86::COND_B:
2632 case X86::COND_BE:
2633 case X86::COND_E:
2634 case X86::COND_P:
2635 case X86::COND_A:
2636 case X86::COND_AE:
2637 case X86::COND_NE:
2638 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002639 return true;
2640 }
2641}
2642
Evan Chengeb2f9692009-10-27 19:56:55 +00002643/// isFPImmLegal - Returns true if the target can instruction select the
2644/// specified FP immediate natively. If false, the legalizer will
2645/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002646bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002647 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2648 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2649 return true;
2650 }
2651 return false;
2652}
2653
Nate Begeman9008ca62009-04-27 18:41:29 +00002654/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2655/// the specified range (L, H].
2656static bool isUndefOrInRange(int Val, int Low, int Hi) {
2657 return (Val < 0) || (Val >= Low && Val < Hi);
2658}
2659
2660/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2661/// specified value.
2662static bool isUndefOrEqual(int Val, int CmpVal) {
2663 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002664 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002665 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002666}
2667
Nate Begeman9008ca62009-04-27 18:41:29 +00002668/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2669/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2670/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002671static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002672 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002673 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002674 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002675 return (Mask[0] < 2 && Mask[1] < 2);
2676 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002677}
2678
Nate Begeman9008ca62009-04-27 18:41:29 +00002679bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002680 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002681 N->getMask(M);
2682 return ::isPSHUFDMask(M, N->getValueType(0));
2683}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002684
Nate Begeman9008ca62009-04-27 18:41:29 +00002685/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2686/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002687static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002688 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002689 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002690
Nate Begeman9008ca62009-04-27 18:41:29 +00002691 // Lower quadword copied in order or undef.
2692 for (int i = 0; i != 4; ++i)
2693 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002694 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002695
Evan Cheng506d3df2006-03-29 23:07:14 +00002696 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002697 for (int i = 4; i != 8; ++i)
2698 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002699 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002700
Evan Cheng506d3df2006-03-29 23:07:14 +00002701 return true;
2702}
2703
Nate Begeman9008ca62009-04-27 18:41:29 +00002704bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002705 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002706 N->getMask(M);
2707 return ::isPSHUFHWMask(M, N->getValueType(0));
2708}
Evan Cheng506d3df2006-03-29 23:07:14 +00002709
Nate Begeman9008ca62009-04-27 18:41:29 +00002710/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2711/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002712static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002713 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002714 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002715
Rafael Espindola15684b22009-04-24 12:40:33 +00002716 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002717 for (int i = 4; i != 8; ++i)
2718 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002719 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002720
Rafael Espindola15684b22009-04-24 12:40:33 +00002721 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002722 for (int i = 0; i != 4; ++i)
2723 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002724 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002725
Rafael Espindola15684b22009-04-24 12:40:33 +00002726 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002727}
2728
Nate Begeman9008ca62009-04-27 18:41:29 +00002729bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002730 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002731 N->getMask(M);
2732 return ::isPSHUFLWMask(M, N->getValueType(0));
2733}
2734
Nate Begemana09008b2009-10-19 02:17:23 +00002735/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2736/// is suitable for input to PALIGNR.
2737static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2738 bool hasSSSE3) {
2739 int i, e = VT.getVectorNumElements();
2740
2741 // Do not handle v2i64 / v2f64 shuffles with palignr.
2742 if (e < 4 || !hasSSSE3)
2743 return false;
2744
2745 for (i = 0; i != e; ++i)
2746 if (Mask[i] >= 0)
2747 break;
2748
2749 // All undef, not a palignr.
2750 if (i == e)
2751 return false;
2752
2753 // Determine if it's ok to perform a palignr with only the LHS, since we
2754 // don't have access to the actual shuffle elements to see if RHS is undef.
2755 bool Unary = Mask[i] < (int)e;
2756 bool NeedsUnary = false;
2757
2758 int s = Mask[i] - i;
2759
2760 // Check the rest of the elements to see if they are consecutive.
2761 for (++i; i != e; ++i) {
2762 int m = Mask[i];
2763 if (m < 0)
2764 continue;
2765
2766 Unary = Unary && (m < (int)e);
2767 NeedsUnary = NeedsUnary || (m < s);
2768
2769 if (NeedsUnary && !Unary)
2770 return false;
2771 if (Unary && m != ((s+i) & (e-1)))
2772 return false;
2773 if (!Unary && m != (s+i))
2774 return false;
2775 }
2776 return true;
2777}
2778
2779bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2780 SmallVector<int, 8> M;
2781 N->getMask(M);
2782 return ::isPALIGNRMask(M, N->getValueType(0), true);
2783}
2784
Evan Cheng14aed5e2006-03-24 01:18:28 +00002785/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2786/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002787static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002788 int NumElems = VT.getVectorNumElements();
2789 if (NumElems != 2 && NumElems != 4)
2790 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002791
Nate Begeman9008ca62009-04-27 18:41:29 +00002792 int Half = NumElems / 2;
2793 for (int i = 0; i < Half; ++i)
2794 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002795 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002796 for (int i = Half; i < NumElems; ++i)
2797 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002798 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002799
Evan Cheng14aed5e2006-03-24 01:18:28 +00002800 return true;
2801}
2802
Nate Begeman9008ca62009-04-27 18:41:29 +00002803bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2804 SmallVector<int, 8> M;
2805 N->getMask(M);
2806 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002807}
2808
Evan Cheng213d2cf2007-05-17 18:45:50 +00002809/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002810/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2811/// half elements to come from vector 1 (which would equal the dest.) and
2812/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002813static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002814 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002815
2816 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002817 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002818
Nate Begeman9008ca62009-04-27 18:41:29 +00002819 int Half = NumElems / 2;
2820 for (int i = 0; i < Half; ++i)
2821 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002822 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002823 for (int i = Half; i < NumElems; ++i)
2824 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002825 return false;
2826 return true;
2827}
2828
Nate Begeman9008ca62009-04-27 18:41:29 +00002829static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2830 SmallVector<int, 8> M;
2831 N->getMask(M);
2832 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002833}
2834
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002835/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2836/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002837bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2838 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002839 return false;
2840
Evan Cheng2064a2b2006-03-28 06:50:32 +00002841 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002842 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2843 isUndefOrEqual(N->getMaskElt(1), 7) &&
2844 isUndefOrEqual(N->getMaskElt(2), 2) &&
2845 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002846}
2847
Nate Begeman0b10b912009-11-07 23:17:15 +00002848/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2849/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2850/// <2, 3, 2, 3>
2851bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2852 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2853
2854 if (NumElems != 4)
2855 return false;
2856
2857 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2858 isUndefOrEqual(N->getMaskElt(1), 3) &&
2859 isUndefOrEqual(N->getMaskElt(2), 2) &&
2860 isUndefOrEqual(N->getMaskElt(3), 3);
2861}
2862
Evan Cheng5ced1d82006-04-06 23:23:56 +00002863/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2864/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002865bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2866 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002867
Evan Cheng5ced1d82006-04-06 23:23:56 +00002868 if (NumElems != 2 && NumElems != 4)
2869 return false;
2870
Evan Chengc5cdff22006-04-07 21:53:05 +00002871 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002873 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002874
Evan Chengc5cdff22006-04-07 21:53:05 +00002875 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002876 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002877 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002878
2879 return true;
2880}
2881
Nate Begeman0b10b912009-11-07 23:17:15 +00002882/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2883/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2884bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002885 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002886
Evan Cheng5ced1d82006-04-06 23:23:56 +00002887 if (NumElems != 2 && NumElems != 4)
2888 return false;
2889
Evan Chengc5cdff22006-04-07 21:53:05 +00002890 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002891 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002892 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002893
Nate Begeman9008ca62009-04-27 18:41:29 +00002894 for (unsigned i = 0; i < NumElems/2; ++i)
2895 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002896 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002897
2898 return true;
2899}
2900
Evan Cheng0038e592006-03-28 00:39:58 +00002901/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2902/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002903static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002904 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002905 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002906 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002907 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002908
Nate Begeman9008ca62009-04-27 18:41:29 +00002909 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2910 int BitI = Mask[i];
2911 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002912 if (!isUndefOrEqual(BitI, j))
2913 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002914 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002915 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002916 return false;
2917 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002918 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002919 return false;
2920 }
Evan Cheng0038e592006-03-28 00:39:58 +00002921 }
Evan Cheng0038e592006-03-28 00:39:58 +00002922 return true;
2923}
2924
Nate Begeman9008ca62009-04-27 18:41:29 +00002925bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2926 SmallVector<int, 8> M;
2927 N->getMask(M);
2928 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002929}
2930
Evan Cheng4fcb9222006-03-28 02:43:26 +00002931/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2932/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002933static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002934 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002935 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002936 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002937 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002938
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2940 int BitI = Mask[i];
2941 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002942 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002943 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002944 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002945 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002946 return false;
2947 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002948 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002949 return false;
2950 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002951 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002952 return true;
2953}
2954
Nate Begeman9008ca62009-04-27 18:41:29 +00002955bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2956 SmallVector<int, 8> M;
2957 N->getMask(M);
2958 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002959}
2960
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002961/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2962/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2963/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002964static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002965 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002966 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002967 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002968
Nate Begeman9008ca62009-04-27 18:41:29 +00002969 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2970 int BitI = Mask[i];
2971 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002972 if (!isUndefOrEqual(BitI, j))
2973 return false;
2974 if (!isUndefOrEqual(BitI1, j))
2975 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002976 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002977 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002978}
2979
Nate Begeman9008ca62009-04-27 18:41:29 +00002980bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2981 SmallVector<int, 8> M;
2982 N->getMask(M);
2983 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2984}
2985
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002986/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2987/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2988/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002989static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002990 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002991 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2992 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002993
Nate Begeman9008ca62009-04-27 18:41:29 +00002994 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2995 int BitI = Mask[i];
2996 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002997 if (!isUndefOrEqual(BitI, j))
2998 return false;
2999 if (!isUndefOrEqual(BitI1, j))
3000 return false;
3001 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003002 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003003}
3004
Nate Begeman9008ca62009-04-27 18:41:29 +00003005bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3006 SmallVector<int, 8> M;
3007 N->getMask(M);
3008 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3009}
3010
Evan Cheng017dcc62006-04-21 01:05:10 +00003011/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3012/// specifies a shuffle of elements that is suitable for input to MOVSS,
3013/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003014static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003015 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003016 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003017
3018 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003019
Nate Begeman9008ca62009-04-27 18:41:29 +00003020 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003021 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003022
Nate Begeman9008ca62009-04-27 18:41:29 +00003023 for (int i = 1; i < NumElts; ++i)
3024 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003025 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003026
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003027 return true;
3028}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003029
Nate Begeman9008ca62009-04-27 18:41:29 +00003030bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3031 SmallVector<int, 8> M;
3032 N->getMask(M);
3033 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003034}
3035
Evan Cheng017dcc62006-04-21 01:05:10 +00003036/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3037/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003038/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003039static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003040 bool V2IsSplat = false, bool V2IsUndef = false) {
3041 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003042 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003043 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003044
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003046 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003047
Nate Begeman9008ca62009-04-27 18:41:29 +00003048 for (int i = 1; i < NumOps; ++i)
3049 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3050 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3051 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003052 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003053
Evan Cheng39623da2006-04-20 08:58:49 +00003054 return true;
3055}
3056
Nate Begeman9008ca62009-04-27 18:41:29 +00003057static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003058 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003059 SmallVector<int, 8> M;
3060 N->getMask(M);
3061 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003062}
3063
Evan Chengd9539472006-04-14 21:59:03 +00003064/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3065/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003066bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3067 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003068 return false;
3069
3070 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003071 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003072 int Elt = N->getMaskElt(i);
3073 if (Elt >= 0 && Elt != 1)
3074 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003075 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003076
3077 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003078 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003079 int Elt = N->getMaskElt(i);
3080 if (Elt >= 0 && Elt != 3)
3081 return false;
3082 if (Elt == 3)
3083 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003084 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003085 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003086 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003087 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003088}
3089
3090/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3091/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003092bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3093 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003094 return false;
3095
3096 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003097 for (unsigned i = 0; i < 2; ++i)
3098 if (N->getMaskElt(i) > 0)
3099 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003100
3101 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003102 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003103 int Elt = N->getMaskElt(i);
3104 if (Elt >= 0 && Elt != 2)
3105 return false;
3106 if (Elt == 2)
3107 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003108 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003109 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003110 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003111}
3112
Evan Cheng0b457f02008-09-25 20:50:48 +00003113/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3114/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003115bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3116 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003117
Nate Begeman9008ca62009-04-27 18:41:29 +00003118 for (int i = 0; i < e; ++i)
3119 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003120 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003121 for (int i = 0; i < e; ++i)
3122 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003123 return false;
3124 return true;
3125}
3126
Evan Cheng63d33002006-03-22 08:01:21 +00003127/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003128/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003129unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003130 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3131 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3132
Evan Chengb9df0ca2006-03-22 02:53:00 +00003133 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3134 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003135 for (int i = 0; i < NumOperands; ++i) {
3136 int Val = SVOp->getMaskElt(NumOperands-i-1);
3137 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003138 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003139 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003140 if (i != NumOperands - 1)
3141 Mask <<= Shift;
3142 }
Evan Cheng63d33002006-03-22 08:01:21 +00003143 return Mask;
3144}
3145
Evan Cheng506d3df2006-03-29 23:07:14 +00003146/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003147/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003148unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003149 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003150 unsigned Mask = 0;
3151 // 8 nodes, but we only care about the last 4.
3152 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 int Val = SVOp->getMaskElt(i);
3154 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003155 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003156 if (i != 4)
3157 Mask <<= 2;
3158 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003159 return Mask;
3160}
3161
3162/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003163/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003164unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003165 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003166 unsigned Mask = 0;
3167 // 8 nodes, but we only care about the first 4.
3168 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 int Val = SVOp->getMaskElt(i);
3170 if (Val >= 0)
3171 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003172 if (i != 0)
3173 Mask <<= 2;
3174 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003175 return Mask;
3176}
3177
Nate Begemana09008b2009-10-19 02:17:23 +00003178/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3179/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3180unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3181 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3182 EVT VVT = N->getValueType(0);
3183 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3184 int Val = 0;
3185
3186 unsigned i, e;
3187 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3188 Val = SVOp->getMaskElt(i);
3189 if (Val >= 0)
3190 break;
3191 }
3192 return (Val - i) * EltSize;
3193}
3194
Evan Cheng37b73872009-07-30 08:33:02 +00003195/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3196/// constant +0.0.
3197bool X86::isZeroNode(SDValue Elt) {
3198 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003199 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003200 (isa<ConstantFPSDNode>(Elt) &&
3201 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3202}
3203
Nate Begeman9008ca62009-04-27 18:41:29 +00003204/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3205/// their permute mask.
3206static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3207 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003208 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003209 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003210 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003211
Nate Begeman5a5ca152009-04-29 05:20:52 +00003212 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003213 int idx = SVOp->getMaskElt(i);
3214 if (idx < 0)
3215 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003216 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003218 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003219 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003220 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003221 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3222 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003223}
3224
Evan Cheng779ccea2007-12-07 21:30:01 +00003225/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3226/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003227static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003228 unsigned NumElems = VT.getVectorNumElements();
3229 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003230 int idx = Mask[i];
3231 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003232 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003233 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003234 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003235 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003236 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003237 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003238}
3239
Evan Cheng533a0aa2006-04-19 20:35:22 +00003240/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3241/// match movhlps. The lower half elements should come from upper half of
3242/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003243/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003244static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3245 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003246 return false;
3247 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003248 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003249 return false;
3250 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003251 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003252 return false;
3253 return true;
3254}
3255
Evan Cheng5ced1d82006-04-06 23:23:56 +00003256/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003257/// is promoted to a vector. It also returns the LoadSDNode by reference if
3258/// required.
3259static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003260 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3261 return false;
3262 N = N->getOperand(0).getNode();
3263 if (!ISD::isNON_EXTLoad(N))
3264 return false;
3265 if (LD)
3266 *LD = cast<LoadSDNode>(N);
3267 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003268}
3269
Evan Cheng533a0aa2006-04-19 20:35:22 +00003270/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3271/// match movlp{s|d}. The lower half elements should come from lower half of
3272/// V1 (and in order), and the upper half elements should come from the upper
3273/// half of V2 (and in order). And since V1 will become the source of the
3274/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003275static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3276 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003277 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003278 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003279 // Is V2 is a vector load, don't do this transformation. We will try to use
3280 // load folding shufps op.
3281 if (ISD::isNON_EXTLoad(V2))
3282 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003283
Nate Begeman5a5ca152009-04-29 05:20:52 +00003284 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003285
Evan Cheng533a0aa2006-04-19 20:35:22 +00003286 if (NumElems != 2 && NumElems != 4)
3287 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003288 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003289 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003290 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003291 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003292 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003293 return false;
3294 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003295}
3296
Evan Cheng39623da2006-04-20 08:58:49 +00003297/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3298/// all the same.
3299static bool isSplatVector(SDNode *N) {
3300 if (N->getOpcode() != ISD::BUILD_VECTOR)
3301 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003302
Dan Gohman475871a2008-07-27 21:46:04 +00003303 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003304 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3305 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003306 return false;
3307 return true;
3308}
3309
Evan Cheng213d2cf2007-05-17 18:45:50 +00003310/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003311/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003312/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003313static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003314 SDValue V1 = N->getOperand(0);
3315 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003316 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3317 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003318 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003319 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003320 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003321 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3322 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003323 if (Opc != ISD::BUILD_VECTOR ||
3324 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003325 return false;
3326 } else if (Idx >= 0) {
3327 unsigned Opc = V1.getOpcode();
3328 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3329 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003330 if (Opc != ISD::BUILD_VECTOR ||
3331 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003332 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003333 }
3334 }
3335 return true;
3336}
3337
3338/// getZeroVector - Returns a vector of specified type with all zero elements.
3339///
Owen Andersone50ed302009-08-10 22:56:29 +00003340static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003341 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003342 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003343
Chris Lattner8a594482007-11-25 00:24:49 +00003344 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3345 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003346 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003347 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003348 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3349 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003350 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003351 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3352 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003353 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003354 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3355 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003356 }
Dale Johannesenace16102009-02-03 19:33:06 +00003357 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003358}
3359
Chris Lattner8a594482007-11-25 00:24:49 +00003360/// getOnesVector - Returns a vector of specified type with all bits set.
3361///
Owen Andersone50ed302009-08-10 22:56:29 +00003362static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003363 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003364
Chris Lattner8a594482007-11-25 00:24:49 +00003365 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3366 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003367 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003368 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003369 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003370 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003371 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003372 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003373 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003374}
3375
3376
Evan Cheng39623da2006-04-20 08:58:49 +00003377/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3378/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003379static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003380 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003381 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003382
Evan Cheng39623da2006-04-20 08:58:49 +00003383 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003384 SmallVector<int, 8> MaskVec;
3385 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003386
Nate Begeman5a5ca152009-04-29 05:20:52 +00003387 for (unsigned i = 0; i != NumElems; ++i) {
3388 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003389 MaskVec[i] = NumElems;
3390 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003391 }
Evan Cheng39623da2006-04-20 08:58:49 +00003392 }
Evan Cheng39623da2006-04-20 08:58:49 +00003393 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3395 SVOp->getOperand(1), &MaskVec[0]);
3396 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003397}
3398
Evan Cheng017dcc62006-04-21 01:05:10 +00003399/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3400/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003401static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003402 SDValue V2) {
3403 unsigned NumElems = VT.getVectorNumElements();
3404 SmallVector<int, 8> Mask;
3405 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003406 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003407 Mask.push_back(i);
3408 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003409}
3410
Nate Begeman9008ca62009-04-27 18:41:29 +00003411/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003412static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003413 SDValue V2) {
3414 unsigned NumElems = VT.getVectorNumElements();
3415 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003416 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003417 Mask.push_back(i);
3418 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003419 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003420 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003421}
3422
Nate Begeman9008ca62009-04-27 18:41:29 +00003423/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003424static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003425 SDValue V2) {
3426 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003427 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003428 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003429 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 Mask.push_back(i + Half);
3431 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003432 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003433 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003434}
3435
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003436/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003437static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003438 bool HasSSE2) {
3439 if (SV->getValueType(0).getVectorNumElements() <= 4)
3440 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003441
Owen Anderson825b72b2009-08-11 20:47:22 +00003442 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003443 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003444 DebugLoc dl = SV->getDebugLoc();
3445 SDValue V1 = SV->getOperand(0);
3446 int NumElems = VT.getVectorNumElements();
3447 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003448
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 // unpack elements to the correct location
3450 while (NumElems > 4) {
3451 if (EltNo < NumElems/2) {
3452 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3453 } else {
3454 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3455 EltNo -= NumElems/2;
3456 }
3457 NumElems >>= 1;
3458 }
Eric Christopherfd179292009-08-27 18:07:15 +00003459
Nate Begeman9008ca62009-04-27 18:41:29 +00003460 // Perform the splat.
3461 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003462 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003463 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3464 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003465}
3466
Evan Chengba05f722006-04-21 23:03:30 +00003467/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003468/// vector of zero or undef vector. This produces a shuffle where the low
3469/// element of V2 is swizzled into the zero/undef vector, landing at element
3470/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003471static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003472 bool isZero, bool HasSSE2,
3473 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003474 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003475 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003476 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3477 unsigned NumElems = VT.getVectorNumElements();
3478 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003479 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003480 // If this is the insertion idx, put the low elt of V2 here.
3481 MaskVec.push_back(i == Idx ? NumElems : i);
3482 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003483}
3484
Evan Chengf26ffe92008-05-29 08:22:04 +00003485/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3486/// a shuffle that is zero.
3487static
Nate Begeman9008ca62009-04-27 18:41:29 +00003488unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3489 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003490 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003491 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003492 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003493 int Idx = SVOp->getMaskElt(Index);
3494 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003495 ++NumZeros;
3496 continue;
3497 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003498 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003499 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003500 ++NumZeros;
3501 else
3502 break;
3503 }
3504 return NumZeros;
3505}
3506
3507/// isVectorShift - Returns true if the shuffle can be implemented as a
3508/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003509/// FIXME: split into pslldqi, psrldqi, palignr variants.
3510static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003511 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003512 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003513
3514 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003515 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003516 if (!NumZeros) {
3517 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003518 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003519 if (!NumZeros)
3520 return false;
3521 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003522 bool SeenV1 = false;
3523 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003524 for (unsigned i = NumZeros; i < NumElems; ++i) {
3525 unsigned Val = isLeft ? (i - NumZeros) : i;
3526 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3527 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003528 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003529 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003530 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003531 SeenV1 = true;
3532 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003533 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003534 SeenV2 = true;
3535 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003536 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003537 return false;
3538 }
3539 if (SeenV1 && SeenV2)
3540 return false;
3541
Nate Begeman9008ca62009-04-27 18:41:29 +00003542 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003543 ShAmt = NumZeros;
3544 return true;
3545}
3546
3547
Evan Chengc78d3b42006-04-24 18:01:45 +00003548/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3549///
Dan Gohman475871a2008-07-27 21:46:04 +00003550static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003551 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003552 SelectionDAG &DAG,
3553 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003554 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003555 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003556
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003557 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003558 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003559 bool First = true;
3560 for (unsigned i = 0; i < 16; ++i) {
3561 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3562 if (ThisIsNonZero && First) {
3563 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003564 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003565 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003567 First = false;
3568 }
3569
3570 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003571 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003572 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3573 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003574 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003576 }
3577 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003578 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3579 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3580 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003581 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003583 } else
3584 ThisElt = LastElt;
3585
Gabor Greifba36cb52008-08-28 21:40:38 +00003586 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003588 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003589 }
3590 }
3591
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003593}
3594
Bill Wendlinga348c562007-03-22 18:42:45 +00003595/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003596///
Dan Gohman475871a2008-07-27 21:46:04 +00003597static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003598 unsigned NumNonZero, unsigned NumZero,
3599 SelectionDAG &DAG,
3600 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003601 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003602 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003603
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003604 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003605 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003606 bool First = true;
3607 for (unsigned i = 0; i < 8; ++i) {
3608 bool isNonZero = (NonZeros & (1 << i)) != 0;
3609 if (isNonZero) {
3610 if (First) {
3611 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003612 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003613 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003614 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003615 First = false;
3616 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003617 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003619 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003620 }
3621 }
3622
3623 return V;
3624}
3625
Evan Chengf26ffe92008-05-29 08:22:04 +00003626/// getVShift - Return a vector logical shift node.
3627///
Owen Andersone50ed302009-08-10 22:56:29 +00003628static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003629 unsigned NumBits, SelectionDAG &DAG,
3630 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003631 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003632 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003633 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003634 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3635 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3636 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003637 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003638}
3639
Dan Gohman475871a2008-07-27 21:46:04 +00003640SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003641X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003642 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003643
3644 // Check if the scalar load can be widened into a vector load. And if
3645 // the address is "base + cst" see if the cst can be "absorbed" into
3646 // the shuffle mask.
3647 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3648 SDValue Ptr = LD->getBasePtr();
3649 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3650 return SDValue();
3651 EVT PVT = LD->getValueType(0);
3652 if (PVT != MVT::i32 && PVT != MVT::f32)
3653 return SDValue();
3654
3655 int FI = -1;
3656 int64_t Offset = 0;
3657 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3658 FI = FINode->getIndex();
3659 Offset = 0;
3660 } else if (Ptr.getOpcode() == ISD::ADD &&
3661 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3662 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3663 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3664 Offset = Ptr.getConstantOperandVal(1);
3665 Ptr = Ptr.getOperand(0);
3666 } else {
3667 return SDValue();
3668 }
3669
3670 SDValue Chain = LD->getChain();
3671 // Make sure the stack object alignment is at least 16.
3672 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3673 if (DAG.InferPtrAlignment(Ptr) < 16) {
3674 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003675 // Can't change the alignment. FIXME: It's possible to compute
3676 // the exact stack offset and reference FI + adjust offset instead.
3677 // If someone *really* cares about this. That's the way to implement it.
3678 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003679 } else {
3680 MFI->setObjectAlignment(FI, 16);
3681 }
3682 }
3683
3684 // (Offset % 16) must be multiple of 4. Then address is then
3685 // Ptr + (Offset & ~15).
3686 if (Offset < 0)
3687 return SDValue();
3688 if ((Offset % 16) & 3)
3689 return SDValue();
3690 int64_t StartOffset = Offset & ~15;
3691 if (StartOffset)
3692 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3693 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3694
3695 int EltNo = (Offset - StartOffset) >> 2;
3696 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3697 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003698 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3699 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003700 // Canonicalize it to a v4i32 shuffle.
3701 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3702 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3703 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3704 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3705 }
3706
3707 return SDValue();
3708}
3709
Nate Begeman1449f292010-03-24 22:19:06 +00003710/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3711/// vector of type 'VT', see if the elements can be replaced by a single large
3712/// load which has the same value as a build_vector whose operands are 'elts'.
3713///
3714/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3715///
3716/// FIXME: we'd also like to handle the case where the last elements are zero
3717/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3718/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003719static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3720 DebugLoc &dl, SelectionDAG &DAG) {
3721 EVT EltVT = VT.getVectorElementType();
3722 unsigned NumElems = Elts.size();
3723
Nate Begemanfdea31a2010-03-24 20:49:50 +00003724 LoadSDNode *LDBase = NULL;
3725 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003726
3727 // For each element in the initializer, see if we've found a load or an undef.
3728 // If we don't find an initial load element, or later load elements are
3729 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003730 for (unsigned i = 0; i < NumElems; ++i) {
3731 SDValue Elt = Elts[i];
3732
3733 if (!Elt.getNode() ||
3734 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3735 return SDValue();
3736 if (!LDBase) {
3737 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3738 return SDValue();
3739 LDBase = cast<LoadSDNode>(Elt.getNode());
3740 LastLoadedElt = i;
3741 continue;
3742 }
3743 if (Elt.getOpcode() == ISD::UNDEF)
3744 continue;
3745
3746 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3747 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3748 return SDValue();
3749 LastLoadedElt = i;
3750 }
Nate Begeman1449f292010-03-24 22:19:06 +00003751
3752 // If we have found an entire vector of loads and undefs, then return a large
3753 // load of the entire vector width starting at the base pointer. If we found
3754 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003755 if (LastLoadedElt == NumElems - 1) {
3756 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3757 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3758 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3759 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3760 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3761 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3762 LDBase->isVolatile(), LDBase->isNonTemporal(),
3763 LDBase->getAlignment());
3764 } else if (NumElems == 4 && LastLoadedElt == 1) {
3765 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3766 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3767 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3768 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3769 }
3770 return SDValue();
3771}
3772
Evan Chengc3630942009-12-09 21:00:30 +00003773SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003774X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003775 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003776 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003777 if (ISD::isBuildVectorAllZeros(Op.getNode())
3778 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003779 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3780 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3781 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003783 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003784
Gabor Greifba36cb52008-08-28 21:40:38 +00003785 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003786 return getOnesVector(Op.getValueType(), DAG, dl);
3787 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003788 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003789
Owen Andersone50ed302009-08-10 22:56:29 +00003790 EVT VT = Op.getValueType();
3791 EVT ExtVT = VT.getVectorElementType();
3792 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003793
3794 unsigned NumElems = Op.getNumOperands();
3795 unsigned NumZero = 0;
3796 unsigned NumNonZero = 0;
3797 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003798 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003799 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003800 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003801 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003802 if (Elt.getOpcode() == ISD::UNDEF)
3803 continue;
3804 Values.insert(Elt);
3805 if (Elt.getOpcode() != ISD::Constant &&
3806 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003807 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003808 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003809 NumZero++;
3810 else {
3811 NonZeros |= (1 << i);
3812 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003813 }
3814 }
3815
Dan Gohman7f321562007-06-25 16:23:39 +00003816 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003817 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003818 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003819 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003820
Chris Lattner67f453a2008-03-09 05:42:06 +00003821 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003822 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003823 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003824 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003825
Chris Lattner62098042008-03-09 01:05:04 +00003826 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3827 // the value are obviously zero, truncate the value to i32 and do the
3828 // insertion that way. Only do this if the value is non-constant or if the
3829 // value is a constant being inserted into element 0. It is cheaper to do
3830 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003831 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003832 (!IsAllConstants || Idx == 0)) {
3833 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3834 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003835 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3836 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003837
Chris Lattner62098042008-03-09 01:05:04 +00003838 // Truncate the value (which may itself be a constant) to i32, and
3839 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003841 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003842 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3843 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003844
Chris Lattner62098042008-03-09 01:05:04 +00003845 // Now we have our 32-bit value zero extended in the low element of
3846 // a vector. If Idx != 0, swizzle it into place.
3847 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003848 SmallVector<int, 4> Mask;
3849 Mask.push_back(Idx);
3850 for (unsigned i = 1; i != VecElts; ++i)
3851 Mask.push_back(i);
3852 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003853 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003854 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003855 }
Dale Johannesenace16102009-02-03 19:33:06 +00003856 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003857 }
3858 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003859
Chris Lattner19f79692008-03-08 22:59:52 +00003860 // If we have a constant or non-constant insertion into the low element of
3861 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3862 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003863 // depending on what the source datatype is.
3864 if (Idx == 0) {
3865 if (NumZero == 0) {
3866 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3868 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003869 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3870 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3871 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3872 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003873 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3874 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3875 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003876 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3877 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3878 Subtarget->hasSSE2(), DAG);
3879 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3880 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003881 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003882
3883 // Is it a vector logical left shift?
3884 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003885 X86::isZeroNode(Op.getOperand(0)) &&
3886 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003887 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003888 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003889 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003890 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003891 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003892 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003893
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003894 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003895 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003896
Chris Lattner19f79692008-03-08 22:59:52 +00003897 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3898 // is a non-constant being inserted into an element other than the low one,
3899 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3900 // movd/movss) to move this into the low element, then shuffle it into
3901 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003902 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003903 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003904
Evan Cheng0db9fe62006-04-25 20:13:52 +00003905 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003906 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3907 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003908 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003909 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003910 MaskVec.push_back(i == Idx ? 0 : 1);
3911 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003912 }
3913 }
3914
Chris Lattner67f453a2008-03-09 05:42:06 +00003915 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003916 if (Values.size() == 1) {
3917 if (EVTBits == 32) {
3918 // Instead of a shuffle like this:
3919 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3920 // Check if it's possible to issue this instead.
3921 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3922 unsigned Idx = CountTrailingZeros_32(NonZeros);
3923 SDValue Item = Op.getOperand(Idx);
3924 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3925 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3926 }
Dan Gohman475871a2008-07-27 21:46:04 +00003927 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003928 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003929
Dan Gohmana3941172007-07-24 22:55:08 +00003930 // A vector full of immediates; various special cases are already
3931 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003932 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003933 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003934
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003935 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003936 if (EVTBits == 64) {
3937 if (NumNonZero == 1) {
3938 // One half is zero or undef.
3939 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003940 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003941 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003942 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3943 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003944 }
Dan Gohman475871a2008-07-27 21:46:04 +00003945 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003946 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003947
3948 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003949 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003950 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003951 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003952 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003953 }
3954
Bill Wendling826f36f2007-03-28 00:57:11 +00003955 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003956 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003957 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003958 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003959 }
3960
3961 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003962 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003963 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003964 if (NumElems == 4 && NumZero > 0) {
3965 for (unsigned i = 0; i < 4; ++i) {
3966 bool isZero = !(NonZeros & (1 << i));
3967 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003968 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003969 else
Dale Johannesenace16102009-02-03 19:33:06 +00003970 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003971 }
3972
3973 for (unsigned i = 0; i < 2; ++i) {
3974 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3975 default: break;
3976 case 0:
3977 V[i] = V[i*2]; // Must be a zero vector.
3978 break;
3979 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003980 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003981 break;
3982 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003983 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003984 break;
3985 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003986 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003987 break;
3988 }
3989 }
3990
Nate Begeman9008ca62009-04-27 18:41:29 +00003991 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003992 bool Reverse = (NonZeros & 0x3) == 2;
3993 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003994 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003995 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3996 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003997 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3998 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003999 }
4000
Nate Begemanfdea31a2010-03-24 20:49:50 +00004001 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4002 // Check for a build vector of consecutive loads.
4003 for (unsigned i = 0; i < NumElems; ++i)
4004 V[i] = Op.getOperand(i);
4005
4006 // Check for elements which are consecutive loads.
4007 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4008 if (LD.getNode())
4009 return LD;
4010
4011 // For SSE 4.1, use inserts into undef.
4012 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004013 V[0] = DAG.getUNDEF(VT);
4014 for (unsigned i = 0; i < NumElems; ++i)
4015 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4016 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4017 Op.getOperand(i), DAG.getIntPtrConstant(i));
4018 return V[0];
4019 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004020
4021 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004022 // e.g. for v4f32
4023 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4024 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4025 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004026 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004027 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004028 NumElems >>= 1;
4029 while (NumElems != 0) {
4030 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004031 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004032 NumElems >>= 1;
4033 }
4034 return V[0];
4035 }
Dan Gohman475871a2008-07-27 21:46:04 +00004036 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004037}
4038
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004039SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004040X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004041 // We support concatenate two MMX registers and place them in a MMX
4042 // register. This is better than doing a stack convert.
4043 DebugLoc dl = Op.getDebugLoc();
4044 EVT ResVT = Op.getValueType();
4045 assert(Op.getNumOperands() == 2);
4046 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4047 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4048 int Mask[2];
4049 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4050 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4051 InVec = Op.getOperand(1);
4052 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4053 unsigned NumElts = ResVT.getVectorNumElements();
4054 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4055 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4056 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4057 } else {
4058 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4059 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4060 Mask[0] = 0; Mask[1] = 2;
4061 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4062 }
4063 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4064}
4065
Nate Begemanb9a47b82009-02-23 08:49:38 +00004066// v8i16 shuffles - Prefer shuffles in the following order:
4067// 1. [all] pshuflw, pshufhw, optional move
4068// 2. [ssse3] 1 x pshufb
4069// 3. [ssse3] 2 x pshufb + 1 x por
4070// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004071static
Nate Begeman9008ca62009-04-27 18:41:29 +00004072SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004073 SelectionDAG &DAG,
4074 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004075 SDValue V1 = SVOp->getOperand(0);
4076 SDValue V2 = SVOp->getOperand(1);
4077 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004078 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004079
Nate Begemanb9a47b82009-02-23 08:49:38 +00004080 // Determine if more than 1 of the words in each of the low and high quadwords
4081 // of the result come from the same quadword of one of the two inputs. Undef
4082 // mask values count as coming from any quadword, for better codegen.
4083 SmallVector<unsigned, 4> LoQuad(4);
4084 SmallVector<unsigned, 4> HiQuad(4);
4085 BitVector InputQuads(4);
4086 for (unsigned i = 0; i < 8; ++i) {
4087 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004088 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004089 MaskVals.push_back(EltIdx);
4090 if (EltIdx < 0) {
4091 ++Quad[0];
4092 ++Quad[1];
4093 ++Quad[2];
4094 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004095 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004096 }
4097 ++Quad[EltIdx / 4];
4098 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004099 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004100
Nate Begemanb9a47b82009-02-23 08:49:38 +00004101 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004102 unsigned MaxQuad = 1;
4103 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004104 if (LoQuad[i] > MaxQuad) {
4105 BestLoQuad = i;
4106 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004107 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004108 }
4109
Nate Begemanb9a47b82009-02-23 08:49:38 +00004110 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004111 MaxQuad = 1;
4112 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004113 if (HiQuad[i] > MaxQuad) {
4114 BestHiQuad = i;
4115 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004116 }
4117 }
4118
Nate Begemanb9a47b82009-02-23 08:49:38 +00004119 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004120 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004121 // single pshufb instruction is necessary. If There are more than 2 input
4122 // quads, disable the next transformation since it does not help SSSE3.
4123 bool V1Used = InputQuads[0] || InputQuads[1];
4124 bool V2Used = InputQuads[2] || InputQuads[3];
4125 if (TLI.getSubtarget()->hasSSSE3()) {
4126 if (InputQuads.count() == 2 && V1Used && V2Used) {
4127 BestLoQuad = InputQuads.find_first();
4128 BestHiQuad = InputQuads.find_next(BestLoQuad);
4129 }
4130 if (InputQuads.count() > 2) {
4131 BestLoQuad = -1;
4132 BestHiQuad = -1;
4133 }
4134 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004135
Nate Begemanb9a47b82009-02-23 08:49:38 +00004136 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4137 // the shuffle mask. If a quad is scored as -1, that means that it contains
4138 // words from all 4 input quadwords.
4139 SDValue NewV;
4140 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004141 SmallVector<int, 8> MaskV;
4142 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4143 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004144 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4146 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4147 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004148
Nate Begemanb9a47b82009-02-23 08:49:38 +00004149 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4150 // source words for the shuffle, to aid later transformations.
4151 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004152 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004153 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004154 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004155 if (idx != (int)i)
4156 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004157 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004158 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004159 AllWordsInNewV = false;
4160 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004161 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004162
Nate Begemanb9a47b82009-02-23 08:49:38 +00004163 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4164 if (AllWordsInNewV) {
4165 for (int i = 0; i != 8; ++i) {
4166 int idx = MaskVals[i];
4167 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004168 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004169 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004170 if ((idx != i) && idx < 4)
4171 pshufhw = false;
4172 if ((idx != i) && idx > 3)
4173 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004174 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004175 V1 = NewV;
4176 V2Used = false;
4177 BestLoQuad = 0;
4178 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004179 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004180
Nate Begemanb9a47b82009-02-23 08:49:38 +00004181 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4182 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004183 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004184 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004186 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004187 }
Eric Christopherfd179292009-08-27 18:07:15 +00004188
Nate Begemanb9a47b82009-02-23 08:49:38 +00004189 // If we have SSSE3, and all words of the result are from 1 input vector,
4190 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4191 // is present, fall back to case 4.
4192 if (TLI.getSubtarget()->hasSSSE3()) {
4193 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004194
Nate Begemanb9a47b82009-02-23 08:49:38 +00004195 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004196 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004197 // mask, and elements that come from V1 in the V2 mask, so that the two
4198 // results can be OR'd together.
4199 bool TwoInputs = V1Used && V2Used;
4200 for (unsigned i = 0; i != 8; ++i) {
4201 int EltIdx = MaskVals[i] * 2;
4202 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004203 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4204 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004205 continue;
4206 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004207 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4208 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004209 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004210 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004211 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004212 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004213 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004214 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004216
Nate Begemanb9a47b82009-02-23 08:49:38 +00004217 // Calculate the shuffle mask for the second input, shuffle it, and
4218 // OR it with the first shuffled input.
4219 pshufbMask.clear();
4220 for (unsigned i = 0; i != 8; ++i) {
4221 int EltIdx = MaskVals[i] * 2;
4222 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004223 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4224 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004225 continue;
4226 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004227 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4228 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004229 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004231 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004232 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 MVT::v16i8, &pshufbMask[0], 16));
4234 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4235 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004236 }
4237
4238 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4239 // and update MaskVals with new element order.
4240 BitVector InOrder(8);
4241 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004242 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004243 for (int i = 0; i != 4; ++i) {
4244 int idx = MaskVals[i];
4245 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004246 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004247 InOrder.set(i);
4248 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004249 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004250 InOrder.set(i);
4251 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004252 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004253 }
4254 }
4255 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004256 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004258 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004259 }
Eric Christopherfd179292009-08-27 18:07:15 +00004260
Nate Begemanb9a47b82009-02-23 08:49:38 +00004261 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4262 // and update MaskVals with the new element order.
4263 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004264 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004265 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004266 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004267 for (unsigned i = 4; i != 8; ++i) {
4268 int idx = MaskVals[i];
4269 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004270 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004271 InOrder.set(i);
4272 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004273 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004274 InOrder.set(i);
4275 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004276 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004277 }
4278 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004279 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004280 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004281 }
Eric Christopherfd179292009-08-27 18:07:15 +00004282
Nate Begemanb9a47b82009-02-23 08:49:38 +00004283 // In case BestHi & BestLo were both -1, which means each quadword has a word
4284 // from each of the four input quadwords, calculate the InOrder bitvector now
4285 // before falling through to the insert/extract cleanup.
4286 if (BestLoQuad == -1 && BestHiQuad == -1) {
4287 NewV = V1;
4288 for (int i = 0; i != 8; ++i)
4289 if (MaskVals[i] < 0 || MaskVals[i] == i)
4290 InOrder.set(i);
4291 }
Eric Christopherfd179292009-08-27 18:07:15 +00004292
Nate Begemanb9a47b82009-02-23 08:49:38 +00004293 // The other elements are put in the right place using pextrw and pinsrw.
4294 for (unsigned i = 0; i != 8; ++i) {
4295 if (InOrder[i])
4296 continue;
4297 int EltIdx = MaskVals[i];
4298 if (EltIdx < 0)
4299 continue;
4300 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004301 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004302 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004303 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004304 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004305 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004306 DAG.getIntPtrConstant(i));
4307 }
4308 return NewV;
4309}
4310
4311// v16i8 shuffles - Prefer shuffles in the following order:
4312// 1. [ssse3] 1 x pshufb
4313// 2. [ssse3] 2 x pshufb + 1 x por
4314// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4315static
Nate Begeman9008ca62009-04-27 18:41:29 +00004316SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004317 SelectionDAG &DAG,
4318 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 SDValue V1 = SVOp->getOperand(0);
4320 SDValue V2 = SVOp->getOperand(1);
4321 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004322 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004324
Nate Begemanb9a47b82009-02-23 08:49:38 +00004325 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004326 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004327 // present, fall back to case 3.
4328 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4329 bool V1Only = true;
4330 bool V2Only = true;
4331 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004332 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004333 if (EltIdx < 0)
4334 continue;
4335 if (EltIdx < 16)
4336 V2Only = false;
4337 else
4338 V1Only = false;
4339 }
Eric Christopherfd179292009-08-27 18:07:15 +00004340
Nate Begemanb9a47b82009-02-23 08:49:38 +00004341 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4342 if (TLI.getSubtarget()->hasSSSE3()) {
4343 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004344
Nate Begemanb9a47b82009-02-23 08:49:38 +00004345 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004346 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004347 //
4348 // Otherwise, we have elements from both input vectors, and must zero out
4349 // elements that come from V2 in the first mask, and V1 in the second mask
4350 // so that we can OR them together.
4351 bool TwoInputs = !(V1Only || V2Only);
4352 for (unsigned i = 0; i != 16; ++i) {
4353 int EltIdx = MaskVals[i];
4354 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004355 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004356 continue;
4357 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004358 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004359 }
4360 // If all the elements are from V2, assign it to V1 and return after
4361 // building the first pshufb.
4362 if (V2Only)
4363 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004364 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004365 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004366 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004367 if (!TwoInputs)
4368 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004369
Nate Begemanb9a47b82009-02-23 08:49:38 +00004370 // Calculate the shuffle mask for the second input, shuffle it, and
4371 // OR it with the first shuffled input.
4372 pshufbMask.clear();
4373 for (unsigned i = 0; i != 16; ++i) {
4374 int EltIdx = MaskVals[i];
4375 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004376 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004377 continue;
4378 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004379 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004380 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004381 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004382 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004383 MVT::v16i8, &pshufbMask[0], 16));
4384 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004385 }
Eric Christopherfd179292009-08-27 18:07:15 +00004386
Nate Begemanb9a47b82009-02-23 08:49:38 +00004387 // No SSSE3 - Calculate in place words and then fix all out of place words
4388 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4389 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004390 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4391 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004392 SDValue NewV = V2Only ? V2 : V1;
4393 for (int i = 0; i != 8; ++i) {
4394 int Elt0 = MaskVals[i*2];
4395 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004396
Nate Begemanb9a47b82009-02-23 08:49:38 +00004397 // This word of the result is all undef, skip it.
4398 if (Elt0 < 0 && Elt1 < 0)
4399 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004400
Nate Begemanb9a47b82009-02-23 08:49:38 +00004401 // This word of the result is already in the correct place, skip it.
4402 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4403 continue;
4404 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4405 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004406
Nate Begemanb9a47b82009-02-23 08:49:38 +00004407 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4408 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4409 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004410
4411 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4412 // using a single extract together, load it and store it.
4413 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004414 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004415 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004416 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004417 DAG.getIntPtrConstant(i));
4418 continue;
4419 }
4420
Nate Begemanb9a47b82009-02-23 08:49:38 +00004421 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004422 // source byte is not also odd, shift the extracted word left 8 bits
4423 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004424 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004425 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004426 DAG.getIntPtrConstant(Elt1 / 2));
4427 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004428 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004429 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004430 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004431 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4432 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004433 }
4434 // If Elt0 is defined, extract it from the appropriate source. If the
4435 // source byte is not also even, shift the extracted word right 8 bits. If
4436 // Elt1 was also defined, OR the extracted values together before
4437 // inserting them in the result.
4438 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004439 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004440 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4441 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004442 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004443 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004444 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004445 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4446 DAG.getConstant(0x00FF, MVT::i16));
4447 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004448 : InsElt0;
4449 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004450 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004451 DAG.getIntPtrConstant(i));
4452 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004453 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004454}
4455
Evan Cheng7a831ce2007-12-15 03:00:47 +00004456/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004457/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004458/// done when every pair / quad of shuffle mask elements point to elements in
4459/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004460/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4461static
Nate Begeman9008ca62009-04-27 18:41:29 +00004462SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4463 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004464 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004465 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004466 SDValue V1 = SVOp->getOperand(0);
4467 SDValue V2 = SVOp->getOperand(1);
4468 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004469 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004470 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004471 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004472 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004473 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004474 case MVT::v4f32: NewVT = MVT::v2f64; break;
4475 case MVT::v4i32: NewVT = MVT::v2i64; break;
4476 case MVT::v8i16: NewVT = MVT::v4i32; break;
4477 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004478 }
4479
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004480 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004481 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004482 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004483 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004484 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004485 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004486 int Scale = NumElems / NewWidth;
4487 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004488 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004489 int StartIdx = -1;
4490 for (int j = 0; j < Scale; ++j) {
4491 int EltIdx = SVOp->getMaskElt(i+j);
4492 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004493 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004494 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004495 StartIdx = EltIdx - (EltIdx % Scale);
4496 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004497 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004498 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004499 if (StartIdx == -1)
4500 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004501 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004502 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004503 }
4504
Dale Johannesenace16102009-02-03 19:33:06 +00004505 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4506 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004507 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004508}
4509
Evan Chengd880b972008-05-09 21:53:03 +00004510/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004511///
Owen Andersone50ed302009-08-10 22:56:29 +00004512static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004513 SDValue SrcOp, SelectionDAG &DAG,
4514 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004515 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004516 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004517 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004518 LD = dyn_cast<LoadSDNode>(SrcOp);
4519 if (!LD) {
4520 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4521 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004522 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4523 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004524 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4525 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004526 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004527 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004528 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004529 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4530 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4531 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4532 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004533 SrcOp.getOperand(0)
4534 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004535 }
4536 }
4537 }
4538
Dale Johannesenace16102009-02-03 19:33:06 +00004539 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4540 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004541 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004542 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004543}
4544
Evan Chengace3c172008-07-22 21:13:36 +00004545/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4546/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004547static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004548LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4549 SDValue V1 = SVOp->getOperand(0);
4550 SDValue V2 = SVOp->getOperand(1);
4551 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004552 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004553
Evan Chengace3c172008-07-22 21:13:36 +00004554 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004555 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004556 SmallVector<int, 8> Mask1(4U, -1);
4557 SmallVector<int, 8> PermMask;
4558 SVOp->getMask(PermMask);
4559
Evan Chengace3c172008-07-22 21:13:36 +00004560 unsigned NumHi = 0;
4561 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004562 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004563 int Idx = PermMask[i];
4564 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004565 Locs[i] = std::make_pair(-1, -1);
4566 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004567 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4568 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004569 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004570 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004571 NumLo++;
4572 } else {
4573 Locs[i] = std::make_pair(1, NumHi);
4574 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004575 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004576 NumHi++;
4577 }
4578 }
4579 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004580
Evan Chengace3c172008-07-22 21:13:36 +00004581 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004582 // If no more than two elements come from either vector. This can be
4583 // implemented with two shuffles. First shuffle gather the elements.
4584 // The second shuffle, which takes the first shuffle as both of its
4585 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004586 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004587
Nate Begeman9008ca62009-04-27 18:41:29 +00004588 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004589
Evan Chengace3c172008-07-22 21:13:36 +00004590 for (unsigned i = 0; i != 4; ++i) {
4591 if (Locs[i].first == -1)
4592 continue;
4593 else {
4594 unsigned Idx = (i < 2) ? 0 : 4;
4595 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004596 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004597 }
4598 }
4599
Nate Begeman9008ca62009-04-27 18:41:29 +00004600 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004601 } else if (NumLo == 3 || NumHi == 3) {
4602 // Otherwise, we must have three elements from one vector, call it X, and
4603 // one element from the other, call it Y. First, use a shufps to build an
4604 // intermediate vector with the one element from Y and the element from X
4605 // that will be in the same half in the final destination (the indexes don't
4606 // matter). Then, use a shufps to build the final vector, taking the half
4607 // containing the element from Y from the intermediate, and the other half
4608 // from X.
4609 if (NumHi == 3) {
4610 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004611 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004612 std::swap(V1, V2);
4613 }
4614
4615 // Find the element from V2.
4616 unsigned HiIndex;
4617 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004618 int Val = PermMask[HiIndex];
4619 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004620 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004621 if (Val >= 4)
4622 break;
4623 }
4624
Nate Begeman9008ca62009-04-27 18:41:29 +00004625 Mask1[0] = PermMask[HiIndex];
4626 Mask1[1] = -1;
4627 Mask1[2] = PermMask[HiIndex^1];
4628 Mask1[3] = -1;
4629 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004630
4631 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004632 Mask1[0] = PermMask[0];
4633 Mask1[1] = PermMask[1];
4634 Mask1[2] = HiIndex & 1 ? 6 : 4;
4635 Mask1[3] = HiIndex & 1 ? 4 : 6;
4636 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004637 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004638 Mask1[0] = HiIndex & 1 ? 2 : 0;
4639 Mask1[1] = HiIndex & 1 ? 0 : 2;
4640 Mask1[2] = PermMask[2];
4641 Mask1[3] = PermMask[3];
4642 if (Mask1[2] >= 0)
4643 Mask1[2] += 4;
4644 if (Mask1[3] >= 0)
4645 Mask1[3] += 4;
4646 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004647 }
Evan Chengace3c172008-07-22 21:13:36 +00004648 }
4649
4650 // Break it into (shuffle shuffle_hi, shuffle_lo).
4651 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004652 SmallVector<int,8> LoMask(4U, -1);
4653 SmallVector<int,8> HiMask(4U, -1);
4654
4655 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004656 unsigned MaskIdx = 0;
4657 unsigned LoIdx = 0;
4658 unsigned HiIdx = 2;
4659 for (unsigned i = 0; i != 4; ++i) {
4660 if (i == 2) {
4661 MaskPtr = &HiMask;
4662 MaskIdx = 1;
4663 LoIdx = 0;
4664 HiIdx = 2;
4665 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004666 int Idx = PermMask[i];
4667 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004668 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004669 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004670 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004671 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004672 LoIdx++;
4673 } else {
4674 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004675 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004676 HiIdx++;
4677 }
4678 }
4679
Nate Begeman9008ca62009-04-27 18:41:29 +00004680 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4681 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4682 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004683 for (unsigned i = 0; i != 4; ++i) {
4684 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004685 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004686 } else {
4687 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004688 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004689 }
4690 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004691 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004692}
4693
Dan Gohman475871a2008-07-27 21:46:04 +00004694SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004695X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004696 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004697 SDValue V1 = Op.getOperand(0);
4698 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004699 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004700 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004701 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004702 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004703 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4704 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004705 bool V1IsSplat = false;
4706 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004707
Nate Begeman9008ca62009-04-27 18:41:29 +00004708 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004709 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004710
Nate Begeman9008ca62009-04-27 18:41:29 +00004711 // Promote splats to v4f32.
4712 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004713 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004714 return Op;
4715 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004716 }
4717
Evan Cheng7a831ce2007-12-15 03:00:47 +00004718 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4719 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004720 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004721 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004722 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004723 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004724 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004725 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004726 // FIXME: Figure out a cleaner way to do this.
4727 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004728 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004729 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004730 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004731 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4732 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4733 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004734 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004735 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004736 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4737 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004738 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004739 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004740 }
4741 }
Eric Christopherfd179292009-08-27 18:07:15 +00004742
Nate Begeman9008ca62009-04-27 18:41:29 +00004743 if (X86::isPSHUFDMask(SVOp))
4744 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004745
Evan Chengf26ffe92008-05-29 08:22:04 +00004746 // Check if this can be converted into a logical shift.
4747 bool isLeft = false;
4748 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004749 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004750 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004751 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004752 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004753 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004754 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004755 EVT EltVT = VT.getVectorElementType();
4756 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004757 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004758 }
Eric Christopherfd179292009-08-27 18:07:15 +00004759
Nate Begeman9008ca62009-04-27 18:41:29 +00004760 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004761 if (V1IsUndef)
4762 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004763 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004764 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004765 if (!isMMX)
4766 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004767 }
Eric Christopherfd179292009-08-27 18:07:15 +00004768
Nate Begeman9008ca62009-04-27 18:41:29 +00004769 // FIXME: fold these into legal mask.
4770 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4771 X86::isMOVSLDUPMask(SVOp) ||
4772 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004773 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004774 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004775 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004776
Nate Begeman9008ca62009-04-27 18:41:29 +00004777 if (ShouldXformToMOVHLPS(SVOp) ||
4778 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4779 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004780
Evan Chengf26ffe92008-05-29 08:22:04 +00004781 if (isShift) {
4782 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004783 EVT EltVT = VT.getVectorElementType();
4784 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004785 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004786 }
Eric Christopherfd179292009-08-27 18:07:15 +00004787
Evan Cheng9eca5e82006-10-25 21:49:50 +00004788 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004789 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4790 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004791 V1IsSplat = isSplatVector(V1.getNode());
4792 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004793
Chris Lattner8a594482007-11-25 00:24:49 +00004794 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004795 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004796 Op = CommuteVectorShuffle(SVOp, DAG);
4797 SVOp = cast<ShuffleVectorSDNode>(Op);
4798 V1 = SVOp->getOperand(0);
4799 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004800 std::swap(V1IsSplat, V2IsSplat);
4801 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004802 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004803 }
4804
Nate Begeman9008ca62009-04-27 18:41:29 +00004805 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4806 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004807 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004808 return V1;
4809 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4810 // the instruction selector will not match, so get a canonical MOVL with
4811 // swapped operands to undo the commute.
4812 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004813 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004814
Nate Begeman9008ca62009-04-27 18:41:29 +00004815 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4816 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4817 X86::isUNPCKLMask(SVOp) ||
4818 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004819 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004820
Evan Cheng9bbbb982006-10-25 20:48:19 +00004821 if (V2IsSplat) {
4822 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004823 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004824 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004825 SDValue NewMask = NormalizeMask(SVOp, DAG);
4826 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4827 if (NSVOp != SVOp) {
4828 if (X86::isUNPCKLMask(NSVOp, true)) {
4829 return NewMask;
4830 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4831 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004832 }
4833 }
4834 }
4835
Evan Cheng9eca5e82006-10-25 21:49:50 +00004836 if (Commuted) {
4837 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004838 // FIXME: this seems wrong.
4839 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4840 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4841 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4842 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4843 X86::isUNPCKLMask(NewSVOp) ||
4844 X86::isUNPCKHMask(NewSVOp))
4845 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004846 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004847
Nate Begemanb9a47b82009-02-23 08:49:38 +00004848 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004849
4850 // Normalize the node to match x86 shuffle ops if needed
4851 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4852 return CommuteVectorShuffle(SVOp, DAG);
4853
4854 // Check for legal shuffle and return?
4855 SmallVector<int, 16> PermMask;
4856 SVOp->getMask(PermMask);
4857 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004858 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004859
Evan Cheng14b32e12007-12-11 01:46:18 +00004860 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004861 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004862 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004863 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004864 return NewOp;
4865 }
4866
Owen Anderson825b72b2009-08-11 20:47:22 +00004867 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004868 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004869 if (NewOp.getNode())
4870 return NewOp;
4871 }
Eric Christopherfd179292009-08-27 18:07:15 +00004872
Evan Chengace3c172008-07-22 21:13:36 +00004873 // Handle all 4 wide cases with a number of shuffles except for MMX.
4874 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004875 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004876
Dan Gohman475871a2008-07-27 21:46:04 +00004877 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004878}
4879
Dan Gohman475871a2008-07-27 21:46:04 +00004880SDValue
4881X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004882 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004883 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004884 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004885 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004886 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004887 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004888 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004889 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004890 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004891 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004892 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4893 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4894 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004895 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4896 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004897 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004898 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004899 Op.getOperand(0)),
4900 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004901 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004902 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004903 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004904 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004905 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004906 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004907 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4908 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004909 // result has a single use which is a store or a bitcast to i32. And in
4910 // the case of a store, it's not worth it if the index is a constant 0,
4911 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004912 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004913 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004914 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004915 if ((User->getOpcode() != ISD::STORE ||
4916 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4917 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004918 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004919 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004920 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004921 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4922 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004923 Op.getOperand(0)),
4924 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004925 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4926 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004927 // ExtractPS works with constant index.
4928 if (isa<ConstantSDNode>(Op.getOperand(1)))
4929 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004930 }
Dan Gohman475871a2008-07-27 21:46:04 +00004931 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004932}
4933
4934
Dan Gohman475871a2008-07-27 21:46:04 +00004935SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004936X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4937 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004938 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004939 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004940
Evan Cheng62a3f152008-03-24 21:52:23 +00004941 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004942 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004943 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004944 return Res;
4945 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004946
Owen Andersone50ed302009-08-10 22:56:29 +00004947 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004948 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004949 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004950 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004951 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004952 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004953 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004954 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4955 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004956 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004957 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004958 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004959 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004960 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004961 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004962 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004963 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004964 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004965 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004966 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004967 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004968 if (Idx == 0)
4969 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004970
Evan Cheng0db9fe62006-04-25 20:13:52 +00004971 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004972 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004973 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004974 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004975 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004976 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004977 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004978 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004979 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4980 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4981 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004982 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004983 if (Idx == 0)
4984 return Op;
4985
4986 // UNPCKHPD the element to the lowest double word, then movsd.
4987 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4988 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004989 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004990 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004991 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004992 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004993 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004994 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004995 }
4996
Dan Gohman475871a2008-07-27 21:46:04 +00004997 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004998}
4999
Dan Gohman475871a2008-07-27 21:46:04 +00005000SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005001X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5002 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005003 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005004 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005005 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005006
Dan Gohman475871a2008-07-27 21:46:04 +00005007 SDValue N0 = Op.getOperand(0);
5008 SDValue N1 = Op.getOperand(1);
5009 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005010
Dan Gohman8a55ce42009-09-23 21:02:20 +00005011 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005012 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005013 unsigned Opc;
5014 if (VT == MVT::v8i16)
5015 Opc = X86ISD::PINSRW;
5016 else if (VT == MVT::v4i16)
5017 Opc = X86ISD::MMX_PINSRW;
5018 else if (VT == MVT::v16i8)
5019 Opc = X86ISD::PINSRB;
5020 else
5021 Opc = X86ISD::PINSRB;
5022
Nate Begeman14d12ca2008-02-11 04:19:36 +00005023 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5024 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005025 if (N1.getValueType() != MVT::i32)
5026 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5027 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005028 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005029 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005030 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005031 // Bits [7:6] of the constant are the source select. This will always be
5032 // zero here. The DAG Combiner may combine an extract_elt index into these
5033 // bits. For example (insert (extract, 3), 2) could be matched by putting
5034 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005035 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005036 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005037 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005038 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005039 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005040 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005041 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005042 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005043 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005044 // PINSR* works with constant index.
5045 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005046 }
Dan Gohman475871a2008-07-27 21:46:04 +00005047 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005048}
5049
Dan Gohman475871a2008-07-27 21:46:04 +00005050SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005051X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005052 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005053 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005054
5055 if (Subtarget->hasSSE41())
5056 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5057
Dan Gohman8a55ce42009-09-23 21:02:20 +00005058 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005059 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005060
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005061 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005062 SDValue N0 = Op.getOperand(0);
5063 SDValue N1 = Op.getOperand(1);
5064 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005065
Dan Gohman8a55ce42009-09-23 21:02:20 +00005066 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005067 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5068 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005069 if (N1.getValueType() != MVT::i32)
5070 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5071 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005072 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005073 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5074 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005075 }
Dan Gohman475871a2008-07-27 21:46:04 +00005076 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005077}
5078
Dan Gohman475871a2008-07-27 21:46:04 +00005079SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005080X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005081 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005082
5083 if (Op.getValueType() == MVT::v1i64 &&
5084 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005085 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005086
Owen Anderson825b72b2009-08-11 20:47:22 +00005087 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5088 EVT VT = MVT::v2i32;
5089 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005090 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005091 case MVT::v16i8:
5092 case MVT::v8i16:
5093 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005094 break;
5095 }
Dale Johannesenace16102009-02-03 19:33:06 +00005096 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5097 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005098}
5099
Bill Wendling056292f2008-09-16 21:48:12 +00005100// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5101// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5102// one of the above mentioned nodes. It has to be wrapped because otherwise
5103// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5104// be used to form addressing mode. These wrapped nodes will be selected
5105// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005106SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005107X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005108 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005109
Chris Lattner41621a22009-06-26 19:22:52 +00005110 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5111 // global base reg.
5112 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005113 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005114 CodeModel::Model M = getTargetMachine().getCodeModel();
5115
Chris Lattner4f066492009-07-11 20:29:19 +00005116 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005117 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005118 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005119 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005120 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005121 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005122 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005123
Evan Cheng1606e8e2009-03-13 07:51:59 +00005124 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005125 CP->getAlignment(),
5126 CP->getOffset(), OpFlag);
5127 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005128 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005129 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005130 if (OpFlag) {
5131 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005132 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005133 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005134 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005135 }
5136
5137 return Result;
5138}
5139
Dan Gohmand858e902010-04-17 15:26:15 +00005140SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005141 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005142
Chris Lattner18c59872009-06-27 04:16:01 +00005143 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5144 // global base reg.
5145 unsigned char OpFlag = 0;
5146 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005147 CodeModel::Model M = getTargetMachine().getCodeModel();
5148
Chris Lattner4f066492009-07-11 20:29:19 +00005149 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005150 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005151 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005152 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005153 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005154 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005155 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005156
Chris Lattner18c59872009-06-27 04:16:01 +00005157 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5158 OpFlag);
5159 DebugLoc DL = JT->getDebugLoc();
5160 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005161
Chris Lattner18c59872009-06-27 04:16:01 +00005162 // With PIC, the address is actually $g + Offset.
5163 if (OpFlag) {
5164 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5165 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005166 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005167 Result);
5168 }
Eric Christopherfd179292009-08-27 18:07:15 +00005169
Chris Lattner18c59872009-06-27 04:16:01 +00005170 return Result;
5171}
5172
5173SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005174X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005175 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005176
Chris Lattner18c59872009-06-27 04:16:01 +00005177 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5178 // global base reg.
5179 unsigned char OpFlag = 0;
5180 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005181 CodeModel::Model M = getTargetMachine().getCodeModel();
5182
Chris Lattner4f066492009-07-11 20:29:19 +00005183 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005184 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005185 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005186 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005187 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005188 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005189 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005190
Chris Lattner18c59872009-06-27 04:16:01 +00005191 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005192
Chris Lattner18c59872009-06-27 04:16:01 +00005193 DebugLoc DL = Op.getDebugLoc();
5194 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005195
5196
Chris Lattner18c59872009-06-27 04:16:01 +00005197 // With PIC, the address is actually $g + Offset.
5198 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005199 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005200 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5201 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005202 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005203 Result);
5204 }
Eric Christopherfd179292009-08-27 18:07:15 +00005205
Chris Lattner18c59872009-06-27 04:16:01 +00005206 return Result;
5207}
5208
Dan Gohman475871a2008-07-27 21:46:04 +00005209SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005210X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005211 // Create the TargetBlockAddressAddress node.
5212 unsigned char OpFlags =
5213 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005214 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005215 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005216 DebugLoc dl = Op.getDebugLoc();
5217 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5218 /*isTarget=*/true, OpFlags);
5219
Dan Gohmanf705adb2009-10-30 01:28:02 +00005220 if (Subtarget->isPICStyleRIPRel() &&
5221 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005222 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5223 else
5224 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005225
Dan Gohman29cbade2009-11-20 23:18:13 +00005226 // With PIC, the address is actually $g + Offset.
5227 if (isGlobalRelativeToPICBase(OpFlags)) {
5228 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5229 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5230 Result);
5231 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005232
5233 return Result;
5234}
5235
5236SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005237X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005238 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005239 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005240 // Create the TargetGlobalAddress node, folding in the constant
5241 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005242 unsigned char OpFlags =
5243 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005244 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005245 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005246 if (OpFlags == X86II::MO_NO_FLAG &&
5247 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005248 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005249 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005250 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005251 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005252 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005253 }
Eric Christopherfd179292009-08-27 18:07:15 +00005254
Chris Lattner4f066492009-07-11 20:29:19 +00005255 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005256 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005257 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5258 else
5259 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005260
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005261 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005262 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005263 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5264 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005265 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005266 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005267
Chris Lattner36c25012009-07-10 07:34:39 +00005268 // For globals that require a load from a stub to get the address, emit the
5269 // load.
5270 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005271 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005272 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005273
Dan Gohman6520e202008-10-18 02:06:02 +00005274 // If there was a non-zero offset that we didn't fold, create an explicit
5275 // addition for it.
5276 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005277 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005278 DAG.getConstant(Offset, getPointerTy()));
5279
Evan Cheng0db9fe62006-04-25 20:13:52 +00005280 return Result;
5281}
5282
Evan Chengda43bcf2008-09-24 00:05:32 +00005283SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005284X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005285 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005286 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005287 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005288}
5289
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005290static SDValue
5291GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005292 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005293 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005294 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005295 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005296 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005297 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005298 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005299 GA->getOffset(),
5300 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005301 if (InFlag) {
5302 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005303 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005304 } else {
5305 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005306 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005307 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005308
5309 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005310 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005311
Rafael Espindola15f1b662009-04-24 12:59:40 +00005312 SDValue Flag = Chain.getValue(1);
5313 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005314}
5315
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005316// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005317static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005318LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005319 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005320 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005321 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5322 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005323 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005324 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005325 InFlag = Chain.getValue(1);
5326
Chris Lattnerb903bed2009-06-26 21:20:29 +00005327 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005328}
5329
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005330// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005331static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005332LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005333 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005334 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5335 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005336}
5337
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005338// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5339// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005340static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005341 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005342 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005343 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005344 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005345 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005346 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005347 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005348 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005349
5350 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005351 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005352
Chris Lattnerb903bed2009-06-26 21:20:29 +00005353 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005354 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5355 // initialexec.
5356 unsigned WrapperKind = X86ISD::Wrapper;
5357 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005358 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005359 } else if (is64Bit) {
5360 assert(model == TLSModel::InitialExec);
5361 OperandFlags = X86II::MO_GOTTPOFF;
5362 WrapperKind = X86ISD::WrapperRIP;
5363 } else {
5364 assert(model == TLSModel::InitialExec);
5365 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005366 }
Eric Christopherfd179292009-08-27 18:07:15 +00005367
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005368 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5369 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005370 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5371 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005372 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005373 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005374
Rafael Espindola9a580232009-02-27 13:37:18 +00005375 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005376 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005377 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005378
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005379 // The address of the thread local variable is the add of the thread
5380 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005381 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005382}
5383
Dan Gohman475871a2008-07-27 21:46:04 +00005384SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005385X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005386
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005387 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005388 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005389
Eric Christopher30ef0e52010-06-03 04:07:48 +00005390 if (Subtarget->isTargetELF()) {
5391 // TODO: implement the "local dynamic" model
5392 // TODO: implement the "initial exec"model for pic executables
5393
5394 // If GV is an alias then use the aliasee for determining
5395 // thread-localness.
5396 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5397 GV = GA->resolveAliasedGlobal(false);
5398
5399 TLSModel::Model model
5400 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5401
5402 switch (model) {
5403 case TLSModel::GeneralDynamic:
5404 case TLSModel::LocalDynamic: // not implemented
5405 if (Subtarget->is64Bit())
5406 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5407 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5408
5409 case TLSModel::InitialExec:
5410 case TLSModel::LocalExec:
5411 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5412 Subtarget->is64Bit());
5413 }
5414 } else if (Subtarget->isTargetDarwin()) {
5415 // Darwin only has one model of TLS. Lower to that.
5416 unsigned char OpFlag = 0;
5417 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5418 X86ISD::WrapperRIP : X86ISD::Wrapper;
5419
5420 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5421 // global base reg.
5422 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5423 !Subtarget->is64Bit();
5424 if (PIC32)
5425 OpFlag = X86II::MO_TLVP_PIC_BASE;
5426 else
5427 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005428 DebugLoc DL = Op.getDebugLoc();
5429 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005430 getPointerTy(),
5431 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005432 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5433
5434 // With PIC32, the address is actually $g + Offset.
5435 if (PIC32)
5436 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5437 DAG.getNode(X86ISD::GlobalBaseReg,
5438 DebugLoc(), getPointerTy()),
5439 Offset);
5440
5441 // Lowering the machine isd will make sure everything is in the right
5442 // location.
5443 SDValue Args[] = { Offset };
5444 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5445
5446 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5447 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5448 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005449
Eric Christopher30ef0e52010-06-03 04:07:48 +00005450 // And our return value (tls address) is in the standard call return value
5451 // location.
5452 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5453 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005454 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005455
5456 assert(false &&
5457 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005458
Torok Edwinc23197a2009-07-14 16:55:14 +00005459 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005460 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005461}
5462
Evan Cheng0db9fe62006-04-25 20:13:52 +00005463
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005464/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005465/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005466SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005467 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005468 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005469 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005470 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005471 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005472 SDValue ShOpLo = Op.getOperand(0);
5473 SDValue ShOpHi = Op.getOperand(1);
5474 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005475 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005476 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005477 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005478
Dan Gohman475871a2008-07-27 21:46:04 +00005479 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005480 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005481 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5482 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005483 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005484 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5485 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005486 }
Evan Chenge3413162006-01-09 18:33:28 +00005487
Owen Anderson825b72b2009-08-11 20:47:22 +00005488 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5489 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005490 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005491 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005492
Dan Gohman475871a2008-07-27 21:46:04 +00005493 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005495 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5496 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005497
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005498 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005499 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5500 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005501 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005502 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5503 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005504 }
5505
Dan Gohman475871a2008-07-27 21:46:04 +00005506 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005507 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005508}
Evan Chenga3195e82006-01-12 22:54:21 +00005509
Dan Gohmand858e902010-04-17 15:26:15 +00005510SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5511 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005512 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005513
5514 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005515 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005516 return Op;
5517 }
5518 return SDValue();
5519 }
5520
Owen Anderson825b72b2009-08-11 20:47:22 +00005521 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005522 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005523
Eli Friedman36df4992009-05-27 00:47:34 +00005524 // These are really Legal; return the operand so the caller accepts it as
5525 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005526 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005527 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005528 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005529 Subtarget->is64Bit()) {
5530 return Op;
5531 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005532
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005533 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005534 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005535 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005536 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005537 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005538 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005539 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005540 PseudoSourceValue::getFixedStack(SSFI), 0,
5541 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005542 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5543}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005544
Owen Andersone50ed302009-08-10 22:56:29 +00005545SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005546 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005547 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005548 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005549 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005550 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005551 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005552 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005554 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005555 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005556 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005557 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005558 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005559
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005560 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005561 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005562 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005563
5564 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5565 // shouldn't be necessary except that RFP cannot be live across
5566 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005567 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005568 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005569 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005570 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005571 SDValue Ops[] = {
5572 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5573 };
5574 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005575 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005576 PseudoSourceValue::getFixedStack(SSFI), 0,
5577 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005578 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005579
Evan Cheng0db9fe62006-04-25 20:13:52 +00005580 return Result;
5581}
5582
Bill Wendling8b8a6362009-01-17 03:56:04 +00005583// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005584SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5585 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005586 // This algorithm is not obvious. Here it is in C code, more or less:
5587 /*
5588 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5589 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5590 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005591
Bill Wendling8b8a6362009-01-17 03:56:04 +00005592 // Copy ints to xmm registers.
5593 __m128i xh = _mm_cvtsi32_si128( hi );
5594 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005595
Bill Wendling8b8a6362009-01-17 03:56:04 +00005596 // Combine into low half of a single xmm register.
5597 __m128i x = _mm_unpacklo_epi32( xh, xl );
5598 __m128d d;
5599 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005600
Bill Wendling8b8a6362009-01-17 03:56:04 +00005601 // Merge in appropriate exponents to give the integer bits the right
5602 // magnitude.
5603 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005604
Bill Wendling8b8a6362009-01-17 03:56:04 +00005605 // Subtract away the biases to deal with the IEEE-754 double precision
5606 // implicit 1.
5607 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005608
Bill Wendling8b8a6362009-01-17 03:56:04 +00005609 // All conversions up to here are exact. The correctly rounded result is
5610 // calculated using the current rounding mode using the following
5611 // horizontal add.
5612 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5613 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5614 // store doesn't really need to be here (except
5615 // maybe to zero the other double)
5616 return sd;
5617 }
5618 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005619
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005620 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005621 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005622
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005623 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005624 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005625 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5626 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5627 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5628 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005629 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005630 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005631
Bill Wendling8b8a6362009-01-17 03:56:04 +00005632 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005633 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005634 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005635 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005636 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005637 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005638 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005639
Owen Anderson825b72b2009-08-11 20:47:22 +00005640 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5641 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005642 Op.getOperand(0),
5643 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5645 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005646 Op.getOperand(0),
5647 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005648 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5649 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005650 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005651 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5653 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5654 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005655 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005656 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005657 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005658
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005659 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005660 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5662 DAG.getUNDEF(MVT::v2f64), ShufMask);
5663 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5664 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005665 DAG.getIntPtrConstant(0));
5666}
5667
Bill Wendling8b8a6362009-01-17 03:56:04 +00005668// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005669SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5670 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005671 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005672 // FP constant to bias correct the final result.
5673 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005674 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005675
5676 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005677 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5678 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005679 Op.getOperand(0),
5680 DAG.getIntPtrConstant(0)));
5681
Owen Anderson825b72b2009-08-11 20:47:22 +00005682 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5683 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005684 DAG.getIntPtrConstant(0));
5685
5686 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005687 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5688 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005689 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005690 MVT::v2f64, Load)),
5691 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005692 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005693 MVT::v2f64, Bias)));
5694 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5695 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005696 DAG.getIntPtrConstant(0));
5697
5698 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005699 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005700
5701 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005702 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005703
Owen Anderson825b72b2009-08-11 20:47:22 +00005704 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005705 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005706 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005707 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005708 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005709 }
5710
5711 // Handle final rounding.
5712 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005713}
5714
Dan Gohmand858e902010-04-17 15:26:15 +00005715SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5716 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005717 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005718 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005719
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005720 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005721 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5722 // the optimization here.
5723 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005724 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005725
Owen Andersone50ed302009-08-10 22:56:29 +00005726 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005727 EVT DstVT = Op.getValueType();
5728 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005729 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005730 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005731 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005732
5733 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005734 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005735 if (SrcVT == MVT::i32) {
5736 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5737 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5738 getPointerTy(), StackSlot, WordOff);
5739 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5740 StackSlot, NULL, 0, false, false, 0);
5741 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5742 OffsetSlot, NULL, 0, false, false, 0);
5743 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5744 return Fild;
5745 }
5746
5747 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5748 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005749 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005750 // For i64 source, we need to add the appropriate power of 2 if the input
5751 // was negative. This is the same as the optimization in
5752 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5753 // we must be careful to do the computation in x87 extended precision, not
5754 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5755 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5756 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5757 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5758
5759 APInt FF(32, 0x5F800000ULL);
5760
5761 // Check whether the sign bit is set.
5762 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5763 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5764 ISD::SETLT);
5765
5766 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5767 SDValue FudgePtr = DAG.getConstantPool(
5768 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5769 getPointerTy());
5770
5771 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5772 SDValue Zero = DAG.getIntPtrConstant(0);
5773 SDValue Four = DAG.getIntPtrConstant(4);
5774 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5775 Zero, Four);
5776 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5777
5778 // Load the value out, extending it from f32 to f80.
5779 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00005780 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005781 FudgePtr, PseudoSourceValue::getConstantPool(),
5782 0, MVT::f32, false, false, 4);
5783 // Extend everything to 80 bits to force it to be done on x87.
5784 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5785 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005786}
5787
Dan Gohman475871a2008-07-27 21:46:04 +00005788std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005789FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005790 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005791
Owen Andersone50ed302009-08-10 22:56:29 +00005792 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005793
5794 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005795 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5796 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005797 }
5798
Owen Anderson825b72b2009-08-11 20:47:22 +00005799 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5800 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005801 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005802
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005803 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005804 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005805 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005806 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005807 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005808 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005809 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005810 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005811
Evan Cheng87c89352007-10-15 20:11:21 +00005812 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5813 // stack slot.
5814 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005815 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005816 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005817 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005818
Evan Cheng0db9fe62006-04-25 20:13:52 +00005819 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005820 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005821 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005822 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5823 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5824 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005825 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005826
Dan Gohman475871a2008-07-27 21:46:04 +00005827 SDValue Chain = DAG.getEntryNode();
5828 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005829 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005830 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005831 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005832 PseudoSourceValue::getFixedStack(SSFI), 0,
5833 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005834 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005835 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005836 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5837 };
Dale Johannesenace16102009-02-03 19:33:06 +00005838 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005839 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005840 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005841 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5842 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005843
Evan Cheng0db9fe62006-04-25 20:13:52 +00005844 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005845 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005846 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005847
Chris Lattner27a6c732007-11-24 07:07:01 +00005848 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005849}
5850
Dan Gohmand858e902010-04-17 15:26:15 +00005851SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5852 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005853 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005854 if (Op.getValueType() == MVT::v2i32 &&
5855 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005856 return Op;
5857 }
5858 return SDValue();
5859 }
5860
Eli Friedman948e95a2009-05-23 09:59:16 +00005861 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005862 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005863 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5864 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005865
Chris Lattner27a6c732007-11-24 07:07:01 +00005866 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005867 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005868 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005869}
5870
Dan Gohmand858e902010-04-17 15:26:15 +00005871SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5872 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005873 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5874 SDValue FIST = Vals.first, StackSlot = Vals.second;
5875 assert(FIST.getNode() && "Unexpected failure");
5876
5877 // Load the result.
5878 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005879 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005880}
5881
Dan Gohmand858e902010-04-17 15:26:15 +00005882SDValue X86TargetLowering::LowerFABS(SDValue Op,
5883 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005884 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005885 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005886 EVT VT = Op.getValueType();
5887 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005888 if (VT.isVector())
5889 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005890 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005891 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005892 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005893 CV.push_back(C);
5894 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005895 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005896 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005897 CV.push_back(C);
5898 CV.push_back(C);
5899 CV.push_back(C);
5900 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005901 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005902 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005903 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005904 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005905 PseudoSourceValue::getConstantPool(), 0,
5906 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005907 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005908}
5909
Dan Gohmand858e902010-04-17 15:26:15 +00005910SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005911 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005912 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005913 EVT VT = Op.getValueType();
5914 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005915 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005916 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005917 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005918 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005919 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005920 CV.push_back(C);
5921 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005922 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005923 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005924 CV.push_back(C);
5925 CV.push_back(C);
5926 CV.push_back(C);
5927 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005928 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005929 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005930 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005931 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005932 PseudoSourceValue::getConstantPool(), 0,
5933 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005934 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005935 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005936 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5937 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005938 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005939 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005940 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005941 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005942 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005943}
5944
Dan Gohmand858e902010-04-17 15:26:15 +00005945SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005946 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005947 SDValue Op0 = Op.getOperand(0);
5948 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005949 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005950 EVT VT = Op.getValueType();
5951 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005952
5953 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005954 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005955 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005956 SrcVT = VT;
5957 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005958 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005959 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005960 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005961 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005962 }
5963
5964 // At this point the operands and the result should have the same
5965 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005966
Evan Cheng68c47cb2007-01-05 07:55:56 +00005967 // First get the sign bit of second operand.
5968 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005969 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005970 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5971 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005972 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005973 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5974 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5975 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5976 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005977 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005978 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005979 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005980 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005981 PseudoSourceValue::getConstantPool(), 0,
5982 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005983 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005984
5985 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005986 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005987 // Op0 is MVT::f32, Op1 is MVT::f64.
5988 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5989 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5990 DAG.getConstant(32, MVT::i32));
5991 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5992 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005993 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005994 }
5995
Evan Cheng73d6cf12007-01-05 21:37:56 +00005996 // Clear first operand sign bit.
5997 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005998 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005999 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6000 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006001 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006002 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6003 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6004 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6005 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006006 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006007 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006008 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006009 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006010 PseudoSourceValue::getConstantPool(), 0,
6011 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006012 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006013
6014 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006015 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006016}
6017
Dan Gohman076aee32009-03-04 19:44:21 +00006018/// Emit nodes that will be selected as "test Op0,Op0", or something
6019/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006020SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006021 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006022 DebugLoc dl = Op.getDebugLoc();
6023
Dan Gohman31125812009-03-07 01:58:32 +00006024 // CF and OF aren't always set the way we want. Determine which
6025 // of these we need.
6026 bool NeedCF = false;
6027 bool NeedOF = false;
6028 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006029 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006030 case X86::COND_A: case X86::COND_AE:
6031 case X86::COND_B: case X86::COND_BE:
6032 NeedCF = true;
6033 break;
6034 case X86::COND_G: case X86::COND_GE:
6035 case X86::COND_L: case X86::COND_LE:
6036 case X86::COND_O: case X86::COND_NO:
6037 NeedOF = true;
6038 break;
Dan Gohman31125812009-03-07 01:58:32 +00006039 }
6040
Dan Gohman076aee32009-03-04 19:44:21 +00006041 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006042 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6043 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006044 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6045 // Emit a CMP with 0, which is the TEST pattern.
6046 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6047 DAG.getConstant(0, Op.getValueType()));
6048
6049 unsigned Opcode = 0;
6050 unsigned NumOperands = 0;
6051 switch (Op.getNode()->getOpcode()) {
6052 case ISD::ADD:
6053 // Due to an isel shortcoming, be conservative if this add is likely to be
6054 // selected as part of a load-modify-store instruction. When the root node
6055 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6056 // uses of other nodes in the match, such as the ADD in this case. This
6057 // leads to the ADD being left around and reselected, with the result being
6058 // two adds in the output. Alas, even if none our users are stores, that
6059 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6060 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6061 // climbing the DAG back to the root, and it doesn't seem to be worth the
6062 // effort.
6063 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006064 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006065 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6066 goto default_case;
6067
6068 if (ConstantSDNode *C =
6069 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6070 // An add of one will be selected as an INC.
6071 if (C->getAPIntValue() == 1) {
6072 Opcode = X86ISD::INC;
6073 NumOperands = 1;
6074 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006075 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006076
6077 // An add of negative one (subtract of one) will be selected as a DEC.
6078 if (C->getAPIntValue().isAllOnesValue()) {
6079 Opcode = X86ISD::DEC;
6080 NumOperands = 1;
6081 break;
6082 }
Dan Gohman076aee32009-03-04 19:44:21 +00006083 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006084
6085 // Otherwise use a regular EFLAGS-setting add.
6086 Opcode = X86ISD::ADD;
6087 NumOperands = 2;
6088 break;
6089 case ISD::AND: {
6090 // If the primary and result isn't used, don't bother using X86ISD::AND,
6091 // because a TEST instruction will be better.
6092 bool NonFlagUse = false;
6093 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6094 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6095 SDNode *User = *UI;
6096 unsigned UOpNo = UI.getOperandNo();
6097 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6098 // Look pass truncate.
6099 UOpNo = User->use_begin().getOperandNo();
6100 User = *User->use_begin();
6101 }
6102
6103 if (User->getOpcode() != ISD::BRCOND &&
6104 User->getOpcode() != ISD::SETCC &&
6105 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6106 NonFlagUse = true;
6107 break;
6108 }
Dan Gohman076aee32009-03-04 19:44:21 +00006109 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006110
6111 if (!NonFlagUse)
6112 break;
6113 }
6114 // FALL THROUGH
6115 case ISD::SUB:
6116 case ISD::OR:
6117 case ISD::XOR:
6118 // Due to the ISEL shortcoming noted above, be conservative if this op is
6119 // likely to be selected as part of a load-modify-store instruction.
6120 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6121 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6122 if (UI->getOpcode() == ISD::STORE)
6123 goto default_case;
6124
6125 // Otherwise use a regular EFLAGS-setting instruction.
6126 switch (Op.getNode()->getOpcode()) {
6127 default: llvm_unreachable("unexpected operator!");
6128 case ISD::SUB: Opcode = X86ISD::SUB; break;
6129 case ISD::OR: Opcode = X86ISD::OR; break;
6130 case ISD::XOR: Opcode = X86ISD::XOR; break;
6131 case ISD::AND: Opcode = X86ISD::AND; break;
6132 }
6133
6134 NumOperands = 2;
6135 break;
6136 case X86ISD::ADD:
6137 case X86ISD::SUB:
6138 case X86ISD::INC:
6139 case X86ISD::DEC:
6140 case X86ISD::OR:
6141 case X86ISD::XOR:
6142 case X86ISD::AND:
6143 return SDValue(Op.getNode(), 1);
6144 default:
6145 default_case:
6146 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006147 }
6148
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006149 if (Opcode == 0)
6150 // Emit a CMP with 0, which is the TEST pattern.
6151 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6152 DAG.getConstant(0, Op.getValueType()));
6153
6154 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6155 SmallVector<SDValue, 4> Ops;
6156 for (unsigned i = 0; i != NumOperands; ++i)
6157 Ops.push_back(Op.getOperand(i));
6158
6159 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6160 DAG.ReplaceAllUsesWith(Op, New);
6161 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006162}
6163
6164/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6165/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006166SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006167 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006168 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6169 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006170 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006171
6172 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006173 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006174}
6175
Evan Chengd40d03e2010-01-06 19:38:29 +00006176/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6177/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006178SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6179 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006180 SDValue Op0 = And.getOperand(0);
6181 SDValue Op1 = And.getOperand(1);
6182 if (Op0.getOpcode() == ISD::TRUNCATE)
6183 Op0 = Op0.getOperand(0);
6184 if (Op1.getOpcode() == ISD::TRUNCATE)
6185 Op1 = Op1.getOperand(0);
6186
Evan Chengd40d03e2010-01-06 19:38:29 +00006187 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006188 if (Op1.getOpcode() == ISD::SHL)
6189 std::swap(Op0, Op1);
6190 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006191 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6192 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006193 // If we looked past a truncate, check that it's only truncating away
6194 // known zeros.
6195 unsigned BitWidth = Op0.getValueSizeInBits();
6196 unsigned AndBitWidth = And.getValueSizeInBits();
6197 if (BitWidth > AndBitWidth) {
6198 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6199 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6200 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6201 return SDValue();
6202 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006203 LHS = Op1;
6204 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006205 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006206 } else if (Op1.getOpcode() == ISD::Constant) {
6207 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6208 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006209 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6210 LHS = AndLHS.getOperand(0);
6211 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006212 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006213 }
Evan Cheng0488db92007-09-25 01:57:46 +00006214
Evan Chengd40d03e2010-01-06 19:38:29 +00006215 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006216 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006217 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006218 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006219 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006220 // Also promote i16 to i32 for performance / code size reason.
6221 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006222 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006223 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006224
Evan Chengd40d03e2010-01-06 19:38:29 +00006225 // If the operand types disagree, extend the shift amount to match. Since
6226 // BT ignores high bits (like shifts) we can use anyextend.
6227 if (LHS.getValueType() != RHS.getValueType())
6228 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006229
Evan Chengd40d03e2010-01-06 19:38:29 +00006230 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6231 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6232 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6233 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006234 }
6235
Evan Cheng54de3ea2010-01-05 06:52:31 +00006236 return SDValue();
6237}
6238
Dan Gohmand858e902010-04-17 15:26:15 +00006239SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006240 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6241 SDValue Op0 = Op.getOperand(0);
6242 SDValue Op1 = Op.getOperand(1);
6243 DebugLoc dl = Op.getDebugLoc();
6244 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6245
6246 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006247 // Lower (X & (1 << N)) == 0 to BT(X, N).
6248 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6249 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6250 if (Op0.getOpcode() == ISD::AND &&
6251 Op0.hasOneUse() &&
6252 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006253 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006254 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6255 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6256 if (NewSetCC.getNode())
6257 return NewSetCC;
6258 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006259
Evan Cheng2c755ba2010-02-27 07:36:59 +00006260 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6261 if (Op0.getOpcode() == X86ISD::SETCC &&
6262 Op1.getOpcode() == ISD::Constant &&
6263 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6264 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6265 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6266 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6267 bool Invert = (CC == ISD::SETNE) ^
6268 cast<ConstantSDNode>(Op1)->isNullValue();
6269 if (Invert)
6270 CCode = X86::GetOppositeBranchCondition(CCode);
6271 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6272 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6273 }
6274
Evan Chenge5b51ac2010-04-17 06:13:15 +00006275 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006276 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006277 if (X86CC == X86::COND_INVALID)
6278 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006279
Evan Cheng552f09a2010-04-26 19:06:11 +00006280 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006281
6282 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006283 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006284 return DAG.getNode(ISD::AND, dl, MVT::i8,
6285 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6286 DAG.getConstant(X86CC, MVT::i8), Cond),
6287 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006288
Owen Anderson825b72b2009-08-11 20:47:22 +00006289 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6290 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006291}
6292
Dan Gohmand858e902010-04-17 15:26:15 +00006293SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006294 SDValue Cond;
6295 SDValue Op0 = Op.getOperand(0);
6296 SDValue Op1 = Op.getOperand(1);
6297 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006298 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006299 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6300 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006301 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006302
6303 if (isFP) {
6304 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006305 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006306 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6307 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006308 bool Swap = false;
6309
6310 switch (SetCCOpcode) {
6311 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006312 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006313 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006314 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006315 case ISD::SETGT: Swap = true; // Fallthrough
6316 case ISD::SETLT:
6317 case ISD::SETOLT: SSECC = 1; break;
6318 case ISD::SETOGE:
6319 case ISD::SETGE: Swap = true; // Fallthrough
6320 case ISD::SETLE:
6321 case ISD::SETOLE: SSECC = 2; break;
6322 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006323 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006324 case ISD::SETNE: SSECC = 4; break;
6325 case ISD::SETULE: Swap = true;
6326 case ISD::SETUGE: SSECC = 5; break;
6327 case ISD::SETULT: Swap = true;
6328 case ISD::SETUGT: SSECC = 6; break;
6329 case ISD::SETO: SSECC = 7; break;
6330 }
6331 if (Swap)
6332 std::swap(Op0, Op1);
6333
Nate Begemanfb8ead02008-07-25 19:05:58 +00006334 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006335 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006336 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006337 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006338 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6339 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006340 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006341 }
6342 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006343 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006344 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6345 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006346 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006347 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006348 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006349 }
6350 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006351 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006352 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006353
Nate Begeman30a0de92008-07-17 16:51:19 +00006354 // We are handling one of the integer comparisons here. Since SSE only has
6355 // GT and EQ comparisons for integer, swapping operands and multiple
6356 // operations may be required for some comparisons.
6357 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6358 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006359
Owen Anderson825b72b2009-08-11 20:47:22 +00006360 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006361 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006362 case MVT::v8i8:
6363 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6364 case MVT::v4i16:
6365 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6366 case MVT::v2i32:
6367 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6368 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006369 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006370
Nate Begeman30a0de92008-07-17 16:51:19 +00006371 switch (SetCCOpcode) {
6372 default: break;
6373 case ISD::SETNE: Invert = true;
6374 case ISD::SETEQ: Opc = EQOpc; break;
6375 case ISD::SETLT: Swap = true;
6376 case ISD::SETGT: Opc = GTOpc; break;
6377 case ISD::SETGE: Swap = true;
6378 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6379 case ISD::SETULT: Swap = true;
6380 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6381 case ISD::SETUGE: Swap = true;
6382 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6383 }
6384 if (Swap)
6385 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006386
Nate Begeman30a0de92008-07-17 16:51:19 +00006387 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6388 // bits of the inputs before performing those operations.
6389 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006390 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006391 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6392 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006393 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006394 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6395 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006396 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6397 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006398 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006399
Dale Johannesenace16102009-02-03 19:33:06 +00006400 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006401
6402 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006403 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006404 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006405
Nate Begeman30a0de92008-07-17 16:51:19 +00006406 return Result;
6407}
Evan Cheng0488db92007-09-25 01:57:46 +00006408
Evan Cheng370e5342008-12-03 08:38:43 +00006409// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006410static bool isX86LogicalCmp(SDValue Op) {
6411 unsigned Opc = Op.getNode()->getOpcode();
6412 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6413 return true;
6414 if (Op.getResNo() == 1 &&
6415 (Opc == X86ISD::ADD ||
6416 Opc == X86ISD::SUB ||
6417 Opc == X86ISD::SMUL ||
6418 Opc == X86ISD::UMUL ||
6419 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006420 Opc == X86ISD::DEC ||
6421 Opc == X86ISD::OR ||
6422 Opc == X86ISD::XOR ||
6423 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006424 return true;
6425
6426 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006427}
6428
Dan Gohmand858e902010-04-17 15:26:15 +00006429SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006430 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006431 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006432 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006433 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006434
Dan Gohman1a492952009-10-20 16:22:37 +00006435 if (Cond.getOpcode() == ISD::SETCC) {
6436 SDValue NewCond = LowerSETCC(Cond, DAG);
6437 if (NewCond.getNode())
6438 Cond = NewCond;
6439 }
Evan Cheng734503b2006-09-11 02:19:56 +00006440
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006441 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6442 SDValue Op1 = Op.getOperand(1);
6443 SDValue Op2 = Op.getOperand(2);
6444 if (Cond.getOpcode() == X86ISD::SETCC &&
6445 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6446 SDValue Cmp = Cond.getOperand(1);
6447 if (Cmp.getOpcode() == X86ISD::CMP) {
6448 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6449 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6450 ConstantSDNode *RHSC =
6451 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6452 if (N1C && N1C->isAllOnesValue() &&
6453 N2C && N2C->isNullValue() &&
6454 RHSC && RHSC->isNullValue()) {
6455 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006456 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006457 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6458 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6459 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6460 }
6461 }
6462 }
6463
Evan Chengad9c0a32009-12-15 00:53:42 +00006464 // Look pass (and (setcc_carry (cmp ...)), 1).
6465 if (Cond.getOpcode() == ISD::AND &&
6466 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6467 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6468 if (C && C->getAPIntValue() == 1)
6469 Cond = Cond.getOperand(0);
6470 }
6471
Evan Cheng3f41d662007-10-08 22:16:29 +00006472 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6473 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006474 if (Cond.getOpcode() == X86ISD::SETCC ||
6475 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006476 CC = Cond.getOperand(0);
6477
Dan Gohman475871a2008-07-27 21:46:04 +00006478 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006479 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006480 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006481
Evan Cheng3f41d662007-10-08 22:16:29 +00006482 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006483 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006484 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006485 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006486
Chris Lattnerd1980a52009-03-12 06:52:53 +00006487 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6488 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006489 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006490 addTest = false;
6491 }
6492 }
6493
6494 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006495 // Look pass the truncate.
6496 if (Cond.getOpcode() == ISD::TRUNCATE)
6497 Cond = Cond.getOperand(0);
6498
6499 // We know the result of AND is compared against zero. Try to match
6500 // it to BT.
6501 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6502 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6503 if (NewSetCC.getNode()) {
6504 CC = NewSetCC.getOperand(0);
6505 Cond = NewSetCC.getOperand(1);
6506 addTest = false;
6507 }
6508 }
6509 }
6510
6511 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006512 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006513 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006514 }
6515
Evan Cheng0488db92007-09-25 01:57:46 +00006516 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6517 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006518 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6519 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006520 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006521}
6522
Evan Cheng370e5342008-12-03 08:38:43 +00006523// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6524// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6525// from the AND / OR.
6526static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6527 Opc = Op.getOpcode();
6528 if (Opc != ISD::OR && Opc != ISD::AND)
6529 return false;
6530 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6531 Op.getOperand(0).hasOneUse() &&
6532 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6533 Op.getOperand(1).hasOneUse());
6534}
6535
Evan Cheng961d6d42009-02-02 08:19:07 +00006536// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6537// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006538static bool isXor1OfSetCC(SDValue Op) {
6539 if (Op.getOpcode() != ISD::XOR)
6540 return false;
6541 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6542 if (N1C && N1C->getAPIntValue() == 1) {
6543 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6544 Op.getOperand(0).hasOneUse();
6545 }
6546 return false;
6547}
6548
Dan Gohmand858e902010-04-17 15:26:15 +00006549SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006550 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006551 SDValue Chain = Op.getOperand(0);
6552 SDValue Cond = Op.getOperand(1);
6553 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006554 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006555 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006556
Dan Gohman1a492952009-10-20 16:22:37 +00006557 if (Cond.getOpcode() == ISD::SETCC) {
6558 SDValue NewCond = LowerSETCC(Cond, DAG);
6559 if (NewCond.getNode())
6560 Cond = NewCond;
6561 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006562#if 0
6563 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006564 else if (Cond.getOpcode() == X86ISD::ADD ||
6565 Cond.getOpcode() == X86ISD::SUB ||
6566 Cond.getOpcode() == X86ISD::SMUL ||
6567 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006568 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006569#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006570
Evan Chengad9c0a32009-12-15 00:53:42 +00006571 // Look pass (and (setcc_carry (cmp ...)), 1).
6572 if (Cond.getOpcode() == ISD::AND &&
6573 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6574 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6575 if (C && C->getAPIntValue() == 1)
6576 Cond = Cond.getOperand(0);
6577 }
6578
Evan Cheng3f41d662007-10-08 22:16:29 +00006579 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6580 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006581 if (Cond.getOpcode() == X86ISD::SETCC ||
6582 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006583 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006584
Dan Gohman475871a2008-07-27 21:46:04 +00006585 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006586 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006587 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006588 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006589 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006590 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006591 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006592 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006593 default: break;
6594 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006595 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006596 // These can only come from an arithmetic instruction with overflow,
6597 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006598 Cond = Cond.getNode()->getOperand(1);
6599 addTest = false;
6600 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006601 }
Evan Cheng0488db92007-09-25 01:57:46 +00006602 }
Evan Cheng370e5342008-12-03 08:38:43 +00006603 } else {
6604 unsigned CondOpc;
6605 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6606 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006607 if (CondOpc == ISD::OR) {
6608 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6609 // two branches instead of an explicit OR instruction with a
6610 // separate test.
6611 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006612 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006613 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006614 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006615 Chain, Dest, CC, Cmp);
6616 CC = Cond.getOperand(1).getOperand(0);
6617 Cond = Cmp;
6618 addTest = false;
6619 }
6620 } else { // ISD::AND
6621 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6622 // two branches instead of an explicit AND instruction with a
6623 // separate test. However, we only do this if this block doesn't
6624 // have a fall-through edge, because this requires an explicit
6625 // jmp when the condition is false.
6626 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006627 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006628 Op.getNode()->hasOneUse()) {
6629 X86::CondCode CCode =
6630 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6631 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006632 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006633 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006634 // Look for an unconditional branch following this conditional branch.
6635 // We need this because we need to reverse the successors in order
6636 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006637 if (User->getOpcode() == ISD::BR) {
6638 SDValue FalseBB = User->getOperand(1);
6639 SDNode *NewBR =
6640 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006641 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006642 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006643 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006644
Dale Johannesene4d209d2009-02-03 20:21:25 +00006645 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006646 Chain, Dest, CC, Cmp);
6647 X86::CondCode CCode =
6648 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6649 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006650 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006651 Cond = Cmp;
6652 addTest = false;
6653 }
6654 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006655 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006656 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6657 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6658 // It should be transformed during dag combiner except when the condition
6659 // is set by a arithmetics with overflow node.
6660 X86::CondCode CCode =
6661 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6662 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006663 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006664 Cond = Cond.getOperand(0).getOperand(1);
6665 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006666 }
Evan Cheng0488db92007-09-25 01:57:46 +00006667 }
6668
6669 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006670 // Look pass the truncate.
6671 if (Cond.getOpcode() == ISD::TRUNCATE)
6672 Cond = Cond.getOperand(0);
6673
6674 // We know the result of AND is compared against zero. Try to match
6675 // it to BT.
6676 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6677 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6678 if (NewSetCC.getNode()) {
6679 CC = NewSetCC.getOperand(0);
6680 Cond = NewSetCC.getOperand(1);
6681 addTest = false;
6682 }
6683 }
6684 }
6685
6686 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006687 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006688 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006689 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006690 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006691 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006692}
6693
Anton Korobeynikove060b532007-04-17 19:34:00 +00006694
6695// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6696// Calls to _alloca is needed to probe the stack when allocating more than 4k
6697// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6698// that the guard pages used by the OS virtual memory manager are allocated in
6699// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006700SDValue
6701X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006702 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006703 assert(Subtarget->isTargetCygMing() &&
6704 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006705 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006706
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006707 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006708 SDValue Chain = Op.getOperand(0);
6709 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006710 // FIXME: Ensure alignment here
6711
Dan Gohman475871a2008-07-27 21:46:04 +00006712 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006713
Owen Anderson825b72b2009-08-11 20:47:22 +00006714 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006715
Dale Johannesendd64c412009-02-04 00:33:20 +00006716 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006717 Flag = Chain.getValue(1);
6718
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006719 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006720
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006721 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6722 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006723
Dale Johannesendd64c412009-02-04 00:33:20 +00006724 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006725
Dan Gohman475871a2008-07-27 21:46:04 +00006726 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006727 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006728}
6729
Dan Gohmand858e902010-04-17 15:26:15 +00006730SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006731 MachineFunction &MF = DAG.getMachineFunction();
6732 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6733
Dan Gohman69de1932008-02-06 22:27:42 +00006734 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006735 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006736
Evan Cheng25ab6902006-09-08 06:48:29 +00006737 if (!Subtarget->is64Bit()) {
6738 // vastart just stores the address of the VarArgsFrameIndex slot into the
6739 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006740 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6741 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006742 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6743 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006744 }
6745
6746 // __va_list_tag:
6747 // gp_offset (0 - 6 * 8)
6748 // fp_offset (48 - 48 + 8 * 16)
6749 // overflow_arg_area (point to parameters coming in memory).
6750 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006751 SmallVector<SDValue, 8> MemOps;
6752 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006753 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006754 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006755 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6756 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006757 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006758 MemOps.push_back(Store);
6759
6760 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006761 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006762 FIN, DAG.getIntPtrConstant(4));
6763 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006764 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6765 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00006766 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006767 MemOps.push_back(Store);
6768
6769 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006770 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006771 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006772 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6773 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006774 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00006775 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006776 MemOps.push_back(Store);
6777
6778 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006779 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006780 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006781 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6782 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006783 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00006784 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006785 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006786 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006787 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006788}
6789
Dan Gohmand858e902010-04-17 15:26:15 +00006790SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006791 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6792 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00006793
Chris Lattner75361b62010-04-07 22:58:41 +00006794 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006795 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006796}
6797
Dan Gohmand858e902010-04-17 15:26:15 +00006798SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006799 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006800 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006801 SDValue Chain = Op.getOperand(0);
6802 SDValue DstPtr = Op.getOperand(1);
6803 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006804 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6805 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006806 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006807
Dale Johannesendd64c412009-02-04 00:33:20 +00006808 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006809 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6810 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006811}
6812
Dan Gohman475871a2008-07-27 21:46:04 +00006813SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006814X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006815 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006816 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006817 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006818 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006819 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006820 case Intrinsic::x86_sse_comieq_ss:
6821 case Intrinsic::x86_sse_comilt_ss:
6822 case Intrinsic::x86_sse_comile_ss:
6823 case Intrinsic::x86_sse_comigt_ss:
6824 case Intrinsic::x86_sse_comige_ss:
6825 case Intrinsic::x86_sse_comineq_ss:
6826 case Intrinsic::x86_sse_ucomieq_ss:
6827 case Intrinsic::x86_sse_ucomilt_ss:
6828 case Intrinsic::x86_sse_ucomile_ss:
6829 case Intrinsic::x86_sse_ucomigt_ss:
6830 case Intrinsic::x86_sse_ucomige_ss:
6831 case Intrinsic::x86_sse_ucomineq_ss:
6832 case Intrinsic::x86_sse2_comieq_sd:
6833 case Intrinsic::x86_sse2_comilt_sd:
6834 case Intrinsic::x86_sse2_comile_sd:
6835 case Intrinsic::x86_sse2_comigt_sd:
6836 case Intrinsic::x86_sse2_comige_sd:
6837 case Intrinsic::x86_sse2_comineq_sd:
6838 case Intrinsic::x86_sse2_ucomieq_sd:
6839 case Intrinsic::x86_sse2_ucomilt_sd:
6840 case Intrinsic::x86_sse2_ucomile_sd:
6841 case Intrinsic::x86_sse2_ucomigt_sd:
6842 case Intrinsic::x86_sse2_ucomige_sd:
6843 case Intrinsic::x86_sse2_ucomineq_sd: {
6844 unsigned Opc = 0;
6845 ISD::CondCode CC = ISD::SETCC_INVALID;
6846 switch (IntNo) {
6847 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006848 case Intrinsic::x86_sse_comieq_ss:
6849 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006850 Opc = X86ISD::COMI;
6851 CC = ISD::SETEQ;
6852 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006853 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006854 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006855 Opc = X86ISD::COMI;
6856 CC = ISD::SETLT;
6857 break;
6858 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006859 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006860 Opc = X86ISD::COMI;
6861 CC = ISD::SETLE;
6862 break;
6863 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006864 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006865 Opc = X86ISD::COMI;
6866 CC = ISD::SETGT;
6867 break;
6868 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006869 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006870 Opc = X86ISD::COMI;
6871 CC = ISD::SETGE;
6872 break;
6873 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006874 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006875 Opc = X86ISD::COMI;
6876 CC = ISD::SETNE;
6877 break;
6878 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006879 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006880 Opc = X86ISD::UCOMI;
6881 CC = ISD::SETEQ;
6882 break;
6883 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006884 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006885 Opc = X86ISD::UCOMI;
6886 CC = ISD::SETLT;
6887 break;
6888 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006889 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006890 Opc = X86ISD::UCOMI;
6891 CC = ISD::SETLE;
6892 break;
6893 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006894 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006895 Opc = X86ISD::UCOMI;
6896 CC = ISD::SETGT;
6897 break;
6898 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006899 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006900 Opc = X86ISD::UCOMI;
6901 CC = ISD::SETGE;
6902 break;
6903 case Intrinsic::x86_sse_ucomineq_ss:
6904 case Intrinsic::x86_sse2_ucomineq_sd:
6905 Opc = X86ISD::UCOMI;
6906 CC = ISD::SETNE;
6907 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006908 }
Evan Cheng734503b2006-09-11 02:19:56 +00006909
Dan Gohman475871a2008-07-27 21:46:04 +00006910 SDValue LHS = Op.getOperand(1);
6911 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006912 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006913 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006914 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6915 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6916 DAG.getConstant(X86CC, MVT::i8), Cond);
6917 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006918 }
Eric Christopher71c67532009-07-29 00:28:05 +00006919 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006920 // an integer value, not just an instruction so lower it to the ptest
6921 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006922 case Intrinsic::x86_sse41_ptestz:
6923 case Intrinsic::x86_sse41_ptestc:
6924 case Intrinsic::x86_sse41_ptestnzc:{
6925 unsigned X86CC = 0;
6926 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006927 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006928 case Intrinsic::x86_sse41_ptestz:
6929 // ZF = 1
6930 X86CC = X86::COND_E;
6931 break;
6932 case Intrinsic::x86_sse41_ptestc:
6933 // CF = 1
6934 X86CC = X86::COND_B;
6935 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006936 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006937 // ZF and CF = 0
6938 X86CC = X86::COND_A;
6939 break;
6940 }
Eric Christopherfd179292009-08-27 18:07:15 +00006941
Eric Christopher71c67532009-07-29 00:28:05 +00006942 SDValue LHS = Op.getOperand(1);
6943 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006944 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6945 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6946 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6947 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006948 }
Evan Cheng5759f972008-05-04 09:15:50 +00006949
6950 // Fix vector shift instructions where the last operand is a non-immediate
6951 // i32 value.
6952 case Intrinsic::x86_sse2_pslli_w:
6953 case Intrinsic::x86_sse2_pslli_d:
6954 case Intrinsic::x86_sse2_pslli_q:
6955 case Intrinsic::x86_sse2_psrli_w:
6956 case Intrinsic::x86_sse2_psrli_d:
6957 case Intrinsic::x86_sse2_psrli_q:
6958 case Intrinsic::x86_sse2_psrai_w:
6959 case Intrinsic::x86_sse2_psrai_d:
6960 case Intrinsic::x86_mmx_pslli_w:
6961 case Intrinsic::x86_mmx_pslli_d:
6962 case Intrinsic::x86_mmx_pslli_q:
6963 case Intrinsic::x86_mmx_psrli_w:
6964 case Intrinsic::x86_mmx_psrli_d:
6965 case Intrinsic::x86_mmx_psrli_q:
6966 case Intrinsic::x86_mmx_psrai_w:
6967 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006968 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006969 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006970 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006971
6972 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006973 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006974 switch (IntNo) {
6975 case Intrinsic::x86_sse2_pslli_w:
6976 NewIntNo = Intrinsic::x86_sse2_psll_w;
6977 break;
6978 case Intrinsic::x86_sse2_pslli_d:
6979 NewIntNo = Intrinsic::x86_sse2_psll_d;
6980 break;
6981 case Intrinsic::x86_sse2_pslli_q:
6982 NewIntNo = Intrinsic::x86_sse2_psll_q;
6983 break;
6984 case Intrinsic::x86_sse2_psrli_w:
6985 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6986 break;
6987 case Intrinsic::x86_sse2_psrli_d:
6988 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6989 break;
6990 case Intrinsic::x86_sse2_psrli_q:
6991 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6992 break;
6993 case Intrinsic::x86_sse2_psrai_w:
6994 NewIntNo = Intrinsic::x86_sse2_psra_w;
6995 break;
6996 case Intrinsic::x86_sse2_psrai_d:
6997 NewIntNo = Intrinsic::x86_sse2_psra_d;
6998 break;
6999 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007000 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007001 switch (IntNo) {
7002 case Intrinsic::x86_mmx_pslli_w:
7003 NewIntNo = Intrinsic::x86_mmx_psll_w;
7004 break;
7005 case Intrinsic::x86_mmx_pslli_d:
7006 NewIntNo = Intrinsic::x86_mmx_psll_d;
7007 break;
7008 case Intrinsic::x86_mmx_pslli_q:
7009 NewIntNo = Intrinsic::x86_mmx_psll_q;
7010 break;
7011 case Intrinsic::x86_mmx_psrli_w:
7012 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7013 break;
7014 case Intrinsic::x86_mmx_psrli_d:
7015 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7016 break;
7017 case Intrinsic::x86_mmx_psrli_q:
7018 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7019 break;
7020 case Intrinsic::x86_mmx_psrai_w:
7021 NewIntNo = Intrinsic::x86_mmx_psra_w;
7022 break;
7023 case Intrinsic::x86_mmx_psrai_d:
7024 NewIntNo = Intrinsic::x86_mmx_psra_d;
7025 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007026 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007027 }
7028 break;
7029 }
7030 }
Mon P Wangefa42202009-09-03 19:56:25 +00007031
7032 // The vector shift intrinsics with scalars uses 32b shift amounts but
7033 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7034 // to be zero.
7035 SDValue ShOps[4];
7036 ShOps[0] = ShAmt;
7037 ShOps[1] = DAG.getConstant(0, MVT::i32);
7038 if (ShAmtVT == MVT::v4i32) {
7039 ShOps[2] = DAG.getUNDEF(MVT::i32);
7040 ShOps[3] = DAG.getUNDEF(MVT::i32);
7041 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7042 } else {
7043 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7044 }
7045
Owen Andersone50ed302009-08-10 22:56:29 +00007046 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007047 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007048 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007049 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007050 Op.getOperand(1), ShAmt);
7051 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007052 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007053}
Evan Cheng72261582005-12-20 06:22:03 +00007054
Dan Gohmand858e902010-04-17 15:26:15 +00007055SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7056 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007057 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7058 MFI->setReturnAddressIsTaken(true);
7059
Bill Wendling64e87322009-01-16 19:25:27 +00007060 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007061 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007062
7063 if (Depth > 0) {
7064 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7065 SDValue Offset =
7066 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007067 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007068 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007069 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007070 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007071 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007072 }
7073
7074 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007075 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007076 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007077 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007078}
7079
Dan Gohmand858e902010-04-17 15:26:15 +00007080SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007081 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7082 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007083
Owen Andersone50ed302009-08-10 22:56:29 +00007084 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007085 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007086 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7087 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007088 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007089 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007090 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7091 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007092 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007093}
7094
Dan Gohman475871a2008-07-27 21:46:04 +00007095SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007096 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007097 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007098}
7099
Dan Gohmand858e902010-04-17 15:26:15 +00007100SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007101 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007102 SDValue Chain = Op.getOperand(0);
7103 SDValue Offset = Op.getOperand(1);
7104 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007105 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007106
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007107 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7108 getPointerTy());
7109 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007110
Dale Johannesene4d209d2009-02-03 20:21:25 +00007111 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007112 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007113 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007114 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007115 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007116 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007117
Dale Johannesene4d209d2009-02-03 20:21:25 +00007118 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007119 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007120 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007121}
7122
Dan Gohman475871a2008-07-27 21:46:04 +00007123SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007124 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007125 SDValue Root = Op.getOperand(0);
7126 SDValue Trmp = Op.getOperand(1); // trampoline
7127 SDValue FPtr = Op.getOperand(2); // nested function
7128 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007129 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007130
Dan Gohman69de1932008-02-06 22:27:42 +00007131 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007132
7133 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007134 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007135
7136 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007137 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7138 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007139
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007140 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7141 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007142
7143 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7144
7145 // Load the pointer to the nested function into R11.
7146 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007147 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007148 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007149 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007150
Owen Anderson825b72b2009-08-11 20:47:22 +00007151 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7152 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007153 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7154 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007155
7156 // Load the 'nest' parameter value into R10.
7157 // R10 is specified in X86CallingConv.td
7158 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007159 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7160 DAG.getConstant(10, MVT::i64));
7161 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007162 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007163
Owen Anderson825b72b2009-08-11 20:47:22 +00007164 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7165 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007166 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7167 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007168
7169 // Jump to the nested function.
7170 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007171 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7172 DAG.getConstant(20, MVT::i64));
7173 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007174 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007175
7176 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007177 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7178 DAG.getConstant(22, MVT::i64));
7179 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007180 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007181
Dan Gohman475871a2008-07-27 21:46:04 +00007182 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007183 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007184 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007185 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007186 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007187 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007188 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007189 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007190
7191 switch (CC) {
7192 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007193 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007194 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007195 case CallingConv::X86_StdCall: {
7196 // Pass 'nest' parameter in ECX.
7197 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007198 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007199
7200 // Check that ECX wasn't needed by an 'inreg' parameter.
7201 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007202 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007203
Chris Lattner58d74912008-03-12 17:45:29 +00007204 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007205 unsigned InRegCount = 0;
7206 unsigned Idx = 1;
7207
7208 for (FunctionType::param_iterator I = FTy->param_begin(),
7209 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007210 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007211 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007212 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007213
7214 if (InRegCount > 2) {
Chris Lattner75361b62010-04-07 22:58:41 +00007215 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007216 }
7217 }
7218 break;
7219 }
7220 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007221 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007222 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007223 // Pass 'nest' parameter in EAX.
7224 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007225 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007226 break;
7227 }
7228
Dan Gohman475871a2008-07-27 21:46:04 +00007229 SDValue OutChains[4];
7230 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007231
Owen Anderson825b72b2009-08-11 20:47:22 +00007232 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7233 DAG.getConstant(10, MVT::i32));
7234 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007235
Chris Lattnera62fe662010-02-05 19:20:30 +00007236 // This is storing the opcode for MOV32ri.
7237 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007238 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007239 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007240 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007241 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007242
Owen Anderson825b72b2009-08-11 20:47:22 +00007243 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7244 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007245 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7246 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007247
Chris Lattnera62fe662010-02-05 19:20:30 +00007248 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007249 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7250 DAG.getConstant(5, MVT::i32));
7251 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007252 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007253
Owen Anderson825b72b2009-08-11 20:47:22 +00007254 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7255 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007256 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7257 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007258
Dan Gohman475871a2008-07-27 21:46:04 +00007259 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007260 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007261 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007262 }
7263}
7264
Dan Gohmand858e902010-04-17 15:26:15 +00007265SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7266 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007267 /*
7268 The rounding mode is in bits 11:10 of FPSR, and has the following
7269 settings:
7270 00 Round to nearest
7271 01 Round to -inf
7272 10 Round to +inf
7273 11 Round to 0
7274
7275 FLT_ROUNDS, on the other hand, expects the following:
7276 -1 Undefined
7277 0 Round to 0
7278 1 Round to nearest
7279 2 Round to +inf
7280 3 Round to -inf
7281
7282 To perform the conversion, we do:
7283 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7284 */
7285
7286 MachineFunction &MF = DAG.getMachineFunction();
7287 const TargetMachine &TM = MF.getTarget();
7288 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7289 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007290 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007291 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007292
7293 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007294 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007295 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007296
Owen Anderson825b72b2009-08-11 20:47:22 +00007297 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007298 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007299
7300 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007301 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7302 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007303
7304 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007305 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007306 DAG.getNode(ISD::SRL, dl, MVT::i16,
7307 DAG.getNode(ISD::AND, dl, MVT::i16,
7308 CWD, DAG.getConstant(0x800, MVT::i16)),
7309 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007310 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007311 DAG.getNode(ISD::SRL, dl, MVT::i16,
7312 DAG.getNode(ISD::AND, dl, MVT::i16,
7313 CWD, DAG.getConstant(0x400, MVT::i16)),
7314 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007315
Dan Gohman475871a2008-07-27 21:46:04 +00007316 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007317 DAG.getNode(ISD::AND, dl, MVT::i16,
7318 DAG.getNode(ISD::ADD, dl, MVT::i16,
7319 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7320 DAG.getConstant(1, MVT::i16)),
7321 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007322
7323
Duncan Sands83ec4b62008-06-06 12:08:01 +00007324 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007325 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007326}
7327
Dan Gohmand858e902010-04-17 15:26:15 +00007328SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007329 EVT VT = Op.getValueType();
7330 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007331 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007332 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007333
7334 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007335 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007336 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007337 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007338 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007339 }
Evan Cheng18efe262007-12-14 02:13:44 +00007340
Evan Cheng152804e2007-12-14 08:30:15 +00007341 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007342 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007343 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007344
7345 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007346 SDValue Ops[] = {
7347 Op,
7348 DAG.getConstant(NumBits+NumBits-1, OpVT),
7349 DAG.getConstant(X86::COND_E, MVT::i8),
7350 Op.getValue(1)
7351 };
7352 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007353
7354 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007355 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007356
Owen Anderson825b72b2009-08-11 20:47:22 +00007357 if (VT == MVT::i8)
7358 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007359 return Op;
7360}
7361
Dan Gohmand858e902010-04-17 15:26:15 +00007362SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007363 EVT VT = Op.getValueType();
7364 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007365 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007366 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007367
7368 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007369 if (VT == MVT::i8) {
7370 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007371 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007372 }
Evan Cheng152804e2007-12-14 08:30:15 +00007373
7374 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007375 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007376 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007377
7378 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007379 SDValue Ops[] = {
7380 Op,
7381 DAG.getConstant(NumBits, OpVT),
7382 DAG.getConstant(X86::COND_E, MVT::i8),
7383 Op.getValue(1)
7384 };
7385 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007386
Owen Anderson825b72b2009-08-11 20:47:22 +00007387 if (VT == MVT::i8)
7388 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007389 return Op;
7390}
7391
Dan Gohmand858e902010-04-17 15:26:15 +00007392SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007393 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007394 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007395 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007396
Mon P Wangaf9b9522008-12-18 21:42:19 +00007397 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7398 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7399 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7400 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7401 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7402 //
7403 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7404 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7405 // return AloBlo + AloBhi + AhiBlo;
7406
7407 SDValue A = Op.getOperand(0);
7408 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007409
Dale Johannesene4d209d2009-02-03 20:21:25 +00007410 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007411 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7412 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007413 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007414 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7415 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007416 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007417 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007418 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007419 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007420 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007421 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007422 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007423 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007424 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007425 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007426 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7427 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007428 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007429 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7430 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007431 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7432 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007433 return Res;
7434}
7435
7436
Dan Gohmand858e902010-04-17 15:26:15 +00007437SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007438 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7439 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007440 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7441 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007442 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007443 SDValue LHS = N->getOperand(0);
7444 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007445 unsigned BaseOp = 0;
7446 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007447 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007448
7449 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007450 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007451 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007452 // A subtract of one will be selected as a INC. Note that INC doesn't
7453 // set CF, so we can't do this for UADDO.
7454 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7455 if (C->getAPIntValue() == 1) {
7456 BaseOp = X86ISD::INC;
7457 Cond = X86::COND_O;
7458 break;
7459 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007460 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007461 Cond = X86::COND_O;
7462 break;
7463 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007464 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007465 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007466 break;
7467 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007468 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7469 // set CF, so we can't do this for USUBO.
7470 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7471 if (C->getAPIntValue() == 1) {
7472 BaseOp = X86ISD::DEC;
7473 Cond = X86::COND_O;
7474 break;
7475 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007476 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007477 Cond = X86::COND_O;
7478 break;
7479 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007480 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007481 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007482 break;
7483 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007484 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007485 Cond = X86::COND_O;
7486 break;
7487 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007488 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007489 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007490 break;
7491 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007492
Bill Wendling61edeb52008-12-02 01:06:39 +00007493 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007494 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007495 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007496
Bill Wendling61edeb52008-12-02 01:06:39 +00007497 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007498 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007499 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007500
Bill Wendling61edeb52008-12-02 01:06:39 +00007501 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7502 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007503}
7504
Dan Gohmand858e902010-04-17 15:26:15 +00007505SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007506 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007507 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007508 unsigned Reg = 0;
7509 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007510 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007511 default:
7512 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007513 case MVT::i8: Reg = X86::AL; size = 1; break;
7514 case MVT::i16: Reg = X86::AX; size = 2; break;
7515 case MVT::i32: Reg = X86::EAX; size = 4; break;
7516 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007517 assert(Subtarget->is64Bit() && "Node not type legal!");
7518 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007519 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007520 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007521 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007522 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007523 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007524 Op.getOperand(1),
7525 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007526 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007527 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007528 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007529 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007530 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007531 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007532 return cpOut;
7533}
7534
Duncan Sands1607f052008-12-01 11:39:25 +00007535SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007536 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007537 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007538 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007539 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007540 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007541 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007542 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7543 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007544 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007545 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7546 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007547 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007548 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007549 rdx.getValue(1)
7550 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007551 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007552}
7553
Dale Johannesen7d07b482010-05-21 00:52:33 +00007554SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7555 SelectionDAG &DAG) const {
7556 EVT SrcVT = Op.getOperand(0).getValueType();
7557 EVT DstVT = Op.getValueType();
7558 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7559 Subtarget->hasMMX() && !DisableMMX) &&
7560 "Unexpected custom BIT_CONVERT");
7561 assert((DstVT == MVT::i64 ||
7562 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7563 "Unexpected custom BIT_CONVERT");
7564 // i64 <=> MMX conversions are Legal.
7565 if (SrcVT==MVT::i64 && DstVT.isVector())
7566 return Op;
7567 if (DstVT==MVT::i64 && SrcVT.isVector())
7568 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007569 // MMX <=> MMX conversions are Legal.
7570 if (SrcVT.isVector() && DstVT.isVector())
7571 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007572 // All other conversions need to be expanded.
7573 return SDValue();
7574}
Dan Gohmand858e902010-04-17 15:26:15 +00007575SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007576 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007577 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007578 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007579 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007580 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007581 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007582 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007583 Node->getOperand(0),
7584 Node->getOperand(1), negOp,
7585 cast<AtomicSDNode>(Node)->getSrcValue(),
7586 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007587}
7588
Evan Cheng0db9fe62006-04-25 20:13:52 +00007589/// LowerOperation - Provide custom lowering hooks for some operations.
7590///
Dan Gohmand858e902010-04-17 15:26:15 +00007591SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007592 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007593 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007594 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7595 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007596 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007597 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007598 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7599 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7600 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7601 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7602 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7603 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007604 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007605 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007606 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007607 case ISD::SHL_PARTS:
7608 case ISD::SRA_PARTS:
7609 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7610 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007611 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007612 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007613 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007614 case ISD::FABS: return LowerFABS(Op, DAG);
7615 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007616 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007617 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007618 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007619 case ISD::SELECT: return LowerSELECT(Op, DAG);
7620 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007621 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007622 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007623 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007624 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007625 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007626 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7627 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007628 case ISD::FRAME_TO_ARGS_OFFSET:
7629 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007630 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007631 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007632 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007633 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007634 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7635 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007636 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007637 case ISD::SADDO:
7638 case ISD::UADDO:
7639 case ISD::SSUBO:
7640 case ISD::USUBO:
7641 case ISD::SMULO:
7642 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007643 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007644 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007645 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007646}
7647
Duncan Sands1607f052008-12-01 11:39:25 +00007648void X86TargetLowering::
7649ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007650 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007651 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007652 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007653 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007654
7655 SDValue Chain = Node->getOperand(0);
7656 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007657 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007658 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007659 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007660 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007661 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007662 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007663 SDValue Result =
7664 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7665 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007666 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007667 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007668 Results.push_back(Result.getValue(2));
7669}
7670
Duncan Sands126d9072008-07-04 11:47:58 +00007671/// ReplaceNodeResults - Replace a node with an illegal result type
7672/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007673void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7674 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007675 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007676 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007677 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007678 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007679 assert(false && "Do not know how to custom type legalize this operation!");
7680 return;
7681 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007682 std::pair<SDValue,SDValue> Vals =
7683 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007684 SDValue FIST = Vals.first, StackSlot = Vals.second;
7685 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007686 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007687 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007688 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7689 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007690 }
7691 return;
7692 }
7693 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007694 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007695 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007696 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007697 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007698 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007699 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007700 eax.getValue(2));
7701 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7702 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007703 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007704 Results.push_back(edx.getValue(1));
7705 return;
7706 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007707 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007708 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007709 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007710 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007711 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7712 DAG.getConstant(0, MVT::i32));
7713 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7714 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007715 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7716 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007717 cpInL.getValue(1));
7718 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007719 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7720 DAG.getConstant(0, MVT::i32));
7721 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7722 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007723 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007724 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007725 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007726 swapInL.getValue(1));
7727 SDValue Ops[] = { swapInH.getValue(0),
7728 N->getOperand(1),
7729 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007730 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007731 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007732 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007733 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007734 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007735 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007736 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007737 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007738 Results.push_back(cpOutH.getValue(1));
7739 return;
7740 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007741 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007742 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7743 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007744 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007745 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7746 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007747 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007748 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7749 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007750 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007751 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7752 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007753 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007754 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7755 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007756 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007757 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7758 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007759 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007760 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7761 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007762 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007763}
7764
Evan Cheng72261582005-12-20 06:22:03 +00007765const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7766 switch (Opcode) {
7767 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007768 case X86ISD::BSF: return "X86ISD::BSF";
7769 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007770 case X86ISD::SHLD: return "X86ISD::SHLD";
7771 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007772 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007773 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007774 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007775 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007776 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007777 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007778 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7779 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7780 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007781 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007782 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007783 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007784 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007785 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007786 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007787 case X86ISD::COMI: return "X86ISD::COMI";
7788 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007789 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007790 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007791 case X86ISD::CMOV: return "X86ISD::CMOV";
7792 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007793 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007794 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7795 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007796 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007797 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007798 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007799 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007800 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007801 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7802 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007803 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007804 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007805 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007806 case X86ISD::FMAX: return "X86ISD::FMAX";
7807 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007808 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7809 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007810 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00007811 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00007812 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007813 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007814 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007815 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007816 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7817 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007818 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7819 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7820 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7821 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7822 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7823 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007824 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7825 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007826 case X86ISD::VSHL: return "X86ISD::VSHL";
7827 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007828 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7829 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7830 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7831 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7832 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7833 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7834 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7835 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7836 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7837 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007838 case X86ISD::ADD: return "X86ISD::ADD";
7839 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007840 case X86ISD::SMUL: return "X86ISD::SMUL";
7841 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007842 case X86ISD::INC: return "X86ISD::INC";
7843 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007844 case X86ISD::OR: return "X86ISD::OR";
7845 case X86ISD::XOR: return "X86ISD::XOR";
7846 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007847 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007848 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007849 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007850 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007851 }
7852}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007853
Chris Lattnerc9addb72007-03-30 23:15:24 +00007854// isLegalAddressingMode - Return true if the addressing mode represented
7855// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007856bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007857 const Type *Ty) const {
7858 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007859 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007860
Chris Lattnerc9addb72007-03-30 23:15:24 +00007861 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007862 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007863 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007864
Chris Lattnerc9addb72007-03-30 23:15:24 +00007865 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007866 unsigned GVFlags =
7867 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007868
Chris Lattnerdfed4132009-07-10 07:38:24 +00007869 // If a reference to this global requires an extra load, we can't fold it.
7870 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007871 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007872
Chris Lattnerdfed4132009-07-10 07:38:24 +00007873 // If BaseGV requires a register for the PIC base, we cannot also have a
7874 // BaseReg specified.
7875 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007876 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007877
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007878 // If lower 4G is not available, then we must use rip-relative addressing.
7879 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7880 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007881 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007882
Chris Lattnerc9addb72007-03-30 23:15:24 +00007883 switch (AM.Scale) {
7884 case 0:
7885 case 1:
7886 case 2:
7887 case 4:
7888 case 8:
7889 // These scales always work.
7890 break;
7891 case 3:
7892 case 5:
7893 case 9:
7894 // These scales are formed with basereg+scalereg. Only accept if there is
7895 // no basereg yet.
7896 if (AM.HasBaseReg)
7897 return false;
7898 break;
7899 default: // Other stuff never works.
7900 return false;
7901 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007902
Chris Lattnerc9addb72007-03-30 23:15:24 +00007903 return true;
7904}
7905
7906
Evan Cheng2bd122c2007-10-26 01:56:11 +00007907bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007908 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007909 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007910 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7911 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007912 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007913 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007914 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007915}
7916
Owen Andersone50ed302009-08-10 22:56:29 +00007917bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007918 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007919 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007920 unsigned NumBits1 = VT1.getSizeInBits();
7921 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007922 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007923 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007924 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007925}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007926
Dan Gohman97121ba2009-04-08 00:15:30 +00007927bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007928 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007929 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007930}
7931
Owen Andersone50ed302009-08-10 22:56:29 +00007932bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007933 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007934 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007935}
7936
Owen Andersone50ed302009-08-10 22:56:29 +00007937bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007938 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007939 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007940}
7941
Evan Cheng60c07e12006-07-05 22:17:51 +00007942/// isShuffleMaskLegal - Targets can use this to indicate that they only
7943/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7944/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7945/// are assumed to be legal.
7946bool
Eric Christopherfd179292009-08-27 18:07:15 +00007947X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007948 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00007949 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007950 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00007951 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00007952
Nate Begemana09008b2009-10-19 02:17:23 +00007953 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007954 return (VT.getVectorNumElements() == 2 ||
7955 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7956 isMOVLMask(M, VT) ||
7957 isSHUFPMask(M, VT) ||
7958 isPSHUFDMask(M, VT) ||
7959 isPSHUFHWMask(M, VT) ||
7960 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007961 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007962 isUNPCKLMask(M, VT) ||
7963 isUNPCKHMask(M, VT) ||
7964 isUNPCKL_v_undef_Mask(M, VT) ||
7965 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007966}
7967
Dan Gohman7d8143f2008-04-09 20:09:42 +00007968bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007969X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007970 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007971 unsigned NumElts = VT.getVectorNumElements();
7972 // FIXME: This collection of masks seems suspect.
7973 if (NumElts == 2)
7974 return true;
7975 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7976 return (isMOVLMask(Mask, VT) ||
7977 isCommutedMOVLMask(Mask, VT, true) ||
7978 isSHUFPMask(Mask, VT) ||
7979 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007980 }
7981 return false;
7982}
7983
7984//===----------------------------------------------------------------------===//
7985// X86 Scheduler Hooks
7986//===----------------------------------------------------------------------===//
7987
Mon P Wang63307c32008-05-05 19:05:59 +00007988// private utility function
7989MachineBasicBlock *
7990X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7991 MachineBasicBlock *MBB,
7992 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007993 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007994 unsigned LoadOpc,
7995 unsigned CXchgOpc,
7996 unsigned copyOpc,
7997 unsigned notOpc,
7998 unsigned EAXreg,
7999 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008000 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008001 // For the atomic bitwise operator, we generate
8002 // thisMBB:
8003 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008004 // ld t1 = [bitinstr.addr]
8005 // op t2 = t1, [bitinstr.val]
8006 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008007 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8008 // bz newMBB
8009 // fallthrough -->nextMBB
8010 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8011 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008012 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008013 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008014
Mon P Wang63307c32008-05-05 19:05:59 +00008015 /// First build the CFG
8016 MachineFunction *F = MBB->getParent();
8017 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008018 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8019 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8020 F->insert(MBBIter, newMBB);
8021 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008022
Dan Gohman14152b42010-07-06 20:24:04 +00008023 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8024 nextMBB->splice(nextMBB->begin(), thisMBB,
8025 llvm::next(MachineBasicBlock::iterator(bInstr)),
8026 thisMBB->end());
8027 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008028
Mon P Wang63307c32008-05-05 19:05:59 +00008029 // Update thisMBB to fall through to newMBB
8030 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008031
Mon P Wang63307c32008-05-05 19:05:59 +00008032 // newMBB jumps to itself and fall through to nextMBB
8033 newMBB->addSuccessor(nextMBB);
8034 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008035
Mon P Wang63307c32008-05-05 19:05:59 +00008036 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008037 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008038 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008039 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008040 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008041 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008042 int numArgs = bInstr->getNumOperands() - 1;
8043 for (int i=0; i < numArgs; ++i)
8044 argOpers[i] = &bInstr->getOperand(i+1);
8045
8046 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008047 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008048 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008049
Dale Johannesen140be2d2008-08-19 18:47:28 +00008050 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008051 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008052 for (int i=0; i <= lastAddrIndx; ++i)
8053 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008054
Dale Johannesen140be2d2008-08-19 18:47:28 +00008055 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008056 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008057 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008058 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008059 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008060 tt = t1;
8061
Dale Johannesen140be2d2008-08-19 18:47:28 +00008062 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008063 assert((argOpers[valArgIndx]->isReg() ||
8064 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008065 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008066 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008067 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008068 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008069 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008070 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008071 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008072
Dale Johannesene4d209d2009-02-03 20:21:25 +00008073 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008074 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008075
Dale Johannesene4d209d2009-02-03 20:21:25 +00008076 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008077 for (int i=0; i <= lastAddrIndx; ++i)
8078 (*MIB).addOperand(*argOpers[i]);
8079 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008080 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008081 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8082 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008083
Dale Johannesene4d209d2009-02-03 20:21:25 +00008084 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008085 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008086
Mon P Wang63307c32008-05-05 19:05:59 +00008087 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008088 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008089
Dan Gohman14152b42010-07-06 20:24:04 +00008090 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008091 return nextMBB;
8092}
8093
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008094// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008095MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008096X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8097 MachineBasicBlock *MBB,
8098 unsigned regOpcL,
8099 unsigned regOpcH,
8100 unsigned immOpcL,
8101 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008102 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008103 // For the atomic bitwise operator, we generate
8104 // thisMBB (instructions are in pairs, except cmpxchg8b)
8105 // ld t1,t2 = [bitinstr.addr]
8106 // newMBB:
8107 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8108 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008109 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008110 // mov ECX, EBX <- t5, t6
8111 // mov EAX, EDX <- t1, t2
8112 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8113 // mov t3, t4 <- EAX, EDX
8114 // bz newMBB
8115 // result in out1, out2
8116 // fallthrough -->nextMBB
8117
8118 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8119 const unsigned LoadOpc = X86::MOV32rm;
8120 const unsigned copyOpc = X86::MOV32rr;
8121 const unsigned NotOpc = X86::NOT32r;
8122 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8123 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8124 MachineFunction::iterator MBBIter = MBB;
8125 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008126
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008127 /// First build the CFG
8128 MachineFunction *F = MBB->getParent();
8129 MachineBasicBlock *thisMBB = MBB;
8130 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8131 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8132 F->insert(MBBIter, newMBB);
8133 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008134
Dan Gohman14152b42010-07-06 20:24:04 +00008135 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8136 nextMBB->splice(nextMBB->begin(), thisMBB,
8137 llvm::next(MachineBasicBlock::iterator(bInstr)),
8138 thisMBB->end());
8139 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008140
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008141 // Update thisMBB to fall through to newMBB
8142 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008143
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008144 // newMBB jumps to itself and fall through to nextMBB
8145 newMBB->addSuccessor(nextMBB);
8146 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008147
Dale Johannesene4d209d2009-02-03 20:21:25 +00008148 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008149 // Insert instructions into newMBB based on incoming instruction
8150 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008151 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008152 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008153 MachineOperand& dest1Oper = bInstr->getOperand(0);
8154 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008155 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8156 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008157 argOpers[i] = &bInstr->getOperand(i+2);
8158
Dan Gohman71ea4e52010-05-14 21:01:44 +00008159 // We use some of the operands multiple times, so conservatively just
8160 // clear any kill flags that might be present.
8161 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8162 argOpers[i]->setIsKill(false);
8163 }
8164
Evan Chengad5b52f2010-01-08 19:14:57 +00008165 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008166 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008167
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008168 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008169 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008170 for (int i=0; i <= lastAddrIndx; ++i)
8171 (*MIB).addOperand(*argOpers[i]);
8172 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008173 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008174 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008175 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008176 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008177 MachineOperand newOp3 = *(argOpers[3]);
8178 if (newOp3.isImm())
8179 newOp3.setImm(newOp3.getImm()+4);
8180 else
8181 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008182 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008183 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008184
8185 // t3/4 are defined later, at the bottom of the loop
8186 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8187 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008188 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008189 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008190 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008191 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8192
Evan Cheng306b4ca2010-01-08 23:41:50 +00008193 // The subsequent operations should be using the destination registers of
8194 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008195 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008196 t1 = F->getRegInfo().createVirtualRegister(RC);
8197 t2 = F->getRegInfo().createVirtualRegister(RC);
8198 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8199 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008200 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008201 t1 = dest1Oper.getReg();
8202 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008203 }
8204
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008205 int valArgIndx = lastAddrIndx + 1;
8206 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008207 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008208 "invalid operand");
8209 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8210 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008211 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008212 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008213 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008214 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008215 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008216 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008217 (*MIB).addOperand(*argOpers[valArgIndx]);
8218 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008219 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008220 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008221 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008222 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008223 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008224 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008225 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008226 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008227 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008228 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008229
Dale Johannesene4d209d2009-02-03 20:21:25 +00008230 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008231 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008232 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008233 MIB.addReg(t2);
8234
Dale Johannesene4d209d2009-02-03 20:21:25 +00008235 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008236 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008237 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008238 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008239
Dale Johannesene4d209d2009-02-03 20:21:25 +00008240 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008241 for (int i=0; i <= lastAddrIndx; ++i)
8242 (*MIB).addOperand(*argOpers[i]);
8243
8244 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008245 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8246 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008247
Dale Johannesene4d209d2009-02-03 20:21:25 +00008248 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008249 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008250 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008251 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008252
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008253 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008254 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008255
Dan Gohman14152b42010-07-06 20:24:04 +00008256 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008257 return nextMBB;
8258}
8259
8260// private utility function
8261MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008262X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8263 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008264 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008265 // For the atomic min/max operator, we generate
8266 // thisMBB:
8267 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008268 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008269 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008270 // cmp t1, t2
8271 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008272 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008273 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8274 // bz newMBB
8275 // fallthrough -->nextMBB
8276 //
8277 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8278 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008279 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008280 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008281
Mon P Wang63307c32008-05-05 19:05:59 +00008282 /// First build the CFG
8283 MachineFunction *F = MBB->getParent();
8284 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008285 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8286 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8287 F->insert(MBBIter, newMBB);
8288 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008289
Dan Gohman14152b42010-07-06 20:24:04 +00008290 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8291 nextMBB->splice(nextMBB->begin(), thisMBB,
8292 llvm::next(MachineBasicBlock::iterator(mInstr)),
8293 thisMBB->end());
8294 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008295
Mon P Wang63307c32008-05-05 19:05:59 +00008296 // Update thisMBB to fall through to newMBB
8297 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008298
Mon P Wang63307c32008-05-05 19:05:59 +00008299 // newMBB jumps to newMBB and fall through to nextMBB
8300 newMBB->addSuccessor(nextMBB);
8301 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008302
Dale Johannesene4d209d2009-02-03 20:21:25 +00008303 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008304 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008305 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008306 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008307 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008308 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008309 int numArgs = mInstr->getNumOperands() - 1;
8310 for (int i=0; i < numArgs; ++i)
8311 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008312
Mon P Wang63307c32008-05-05 19:05:59 +00008313 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008314 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008315 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008316
Mon P Wangab3e7472008-05-05 22:56:23 +00008317 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008318 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008319 for (int i=0; i <= lastAddrIndx; ++i)
8320 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008321
Mon P Wang63307c32008-05-05 19:05:59 +00008322 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008323 assert((argOpers[valArgIndx]->isReg() ||
8324 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008325 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008326
8327 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008328 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008329 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008330 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008331 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008332 (*MIB).addOperand(*argOpers[valArgIndx]);
8333
Dale Johannesene4d209d2009-02-03 20:21:25 +00008334 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008335 MIB.addReg(t1);
8336
Dale Johannesene4d209d2009-02-03 20:21:25 +00008337 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008338 MIB.addReg(t1);
8339 MIB.addReg(t2);
8340
8341 // Generate movc
8342 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008343 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008344 MIB.addReg(t2);
8345 MIB.addReg(t1);
8346
8347 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008348 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008349 for (int i=0; i <= lastAddrIndx; ++i)
8350 (*MIB).addOperand(*argOpers[i]);
8351 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008352 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008353 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8354 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008355
Dale Johannesene4d209d2009-02-03 20:21:25 +00008356 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008357 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008358
Mon P Wang63307c32008-05-05 19:05:59 +00008359 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008360 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008361
Dan Gohman14152b42010-07-06 20:24:04 +00008362 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008363 return nextMBB;
8364}
8365
Eric Christopherf83a5de2009-08-27 18:08:16 +00008366// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8367// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008368MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008369X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008370 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008371
Eric Christopherb120ab42009-08-18 22:50:32 +00008372 DebugLoc dl = MI->getDebugLoc();
8373 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8374
8375 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008376 if (memArg)
8377 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8378 else
8379 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008380
8381 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8382
8383 for (unsigned i = 0; i < numArgs; ++i) {
8384 MachineOperand &Op = MI->getOperand(i+1);
8385
8386 if (!(Op.isReg() && Op.isImplicit()))
8387 MIB.addOperand(Op);
8388 }
8389
8390 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8391 .addReg(X86::XMM0);
8392
Dan Gohman14152b42010-07-06 20:24:04 +00008393 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00008394
8395 return BB;
8396}
8397
8398MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008399X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8400 MachineInstr *MI,
8401 MachineBasicBlock *MBB) const {
8402 // Emit code to save XMM registers to the stack. The ABI says that the
8403 // number of registers to save is given in %al, so it's theoretically
8404 // possible to do an indirect jump trick to avoid saving all of them,
8405 // however this code takes a simpler approach and just executes all
8406 // of the stores if %al is non-zero. It's less code, and it's probably
8407 // easier on the hardware branch predictor, and stores aren't all that
8408 // expensive anyway.
8409
8410 // Create the new basic blocks. One block contains all the XMM stores,
8411 // and one block is the final destination regardless of whether any
8412 // stores were performed.
8413 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8414 MachineFunction *F = MBB->getParent();
8415 MachineFunction::iterator MBBIter = MBB;
8416 ++MBBIter;
8417 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8418 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8419 F->insert(MBBIter, XMMSaveMBB);
8420 F->insert(MBBIter, EndMBB);
8421
Dan Gohman14152b42010-07-06 20:24:04 +00008422 // Transfer the remainder of MBB and its successor edges to EndMBB.
8423 EndMBB->splice(EndMBB->begin(), MBB,
8424 llvm::next(MachineBasicBlock::iterator(MI)),
8425 MBB->end());
8426 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8427
Dan Gohmand6708ea2009-08-15 01:38:56 +00008428 // The original block will now fall through to the XMM save block.
8429 MBB->addSuccessor(XMMSaveMBB);
8430 // The XMMSaveMBB will fall through to the end block.
8431 XMMSaveMBB->addSuccessor(EndMBB);
8432
8433 // Now add the instructions.
8434 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8435 DebugLoc DL = MI->getDebugLoc();
8436
8437 unsigned CountReg = MI->getOperand(0).getReg();
8438 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8439 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8440
8441 if (!Subtarget->isTargetWin64()) {
8442 // If %al is 0, branch around the XMM save block.
8443 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008444 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008445 MBB->addSuccessor(EndMBB);
8446 }
8447
8448 // In the XMM save block, save all the XMM argument registers.
8449 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8450 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008451 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008452 F->getMachineMemOperand(
8453 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8454 MachineMemOperand::MOStore, Offset,
8455 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008456 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8457 .addFrameIndex(RegSaveFrameIndex)
8458 .addImm(/*Scale=*/1)
8459 .addReg(/*IndexReg=*/0)
8460 .addImm(/*Disp=*/Offset)
8461 .addReg(/*Segment=*/0)
8462 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008463 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008464 }
8465
Dan Gohman14152b42010-07-06 20:24:04 +00008466 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008467
8468 return EndMBB;
8469}
Mon P Wang63307c32008-05-05 19:05:59 +00008470
Evan Cheng60c07e12006-07-05 22:17:51 +00008471MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008472X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008473 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008474 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8475 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008476
Chris Lattner52600972009-09-02 05:57:00 +00008477 // To "insert" a SELECT_CC instruction, we actually have to insert the
8478 // diamond control-flow pattern. The incoming instruction knows the
8479 // destination vreg to set, the condition code register to branch on, the
8480 // true/false values to select between, and a branch opcode to use.
8481 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8482 MachineFunction::iterator It = BB;
8483 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008484
Chris Lattner52600972009-09-02 05:57:00 +00008485 // thisMBB:
8486 // ...
8487 // TrueVal = ...
8488 // cmpTY ccX, r1, r2
8489 // bCC copy1MBB
8490 // fallthrough --> copy0MBB
8491 MachineBasicBlock *thisMBB = BB;
8492 MachineFunction *F = BB->getParent();
8493 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8494 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00008495 F->insert(It, copy0MBB);
8496 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00008497
Bill Wendling730c07e2010-06-25 20:48:10 +00008498 // If the EFLAGS register isn't dead in the terminator, then claim that it's
8499 // live into the sink and copy blocks.
8500 const MachineFunction *MF = BB->getParent();
8501 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
8502 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00008503
Dan Gohman14152b42010-07-06 20:24:04 +00008504 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
8505 const MachineOperand &MO = MI->getOperand(I);
8506 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00008507 unsigned Reg = MO.getReg();
8508 if (Reg != X86::EFLAGS) continue;
8509 copy0MBB->addLiveIn(Reg);
8510 sinkMBB->addLiveIn(Reg);
8511 }
8512
Dan Gohman14152b42010-07-06 20:24:04 +00008513 // Transfer the remainder of BB and its successor edges to sinkMBB.
8514 sinkMBB->splice(sinkMBB->begin(), BB,
8515 llvm::next(MachineBasicBlock::iterator(MI)),
8516 BB->end());
8517 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8518
8519 // Add the true and fallthrough blocks as its successors.
8520 BB->addSuccessor(copy0MBB);
8521 BB->addSuccessor(sinkMBB);
8522
8523 // Create the conditional branch instruction.
8524 unsigned Opc =
8525 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8526 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8527
Chris Lattner52600972009-09-02 05:57:00 +00008528 // copy0MBB:
8529 // %FalseValue = ...
8530 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008531 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008532
Chris Lattner52600972009-09-02 05:57:00 +00008533 // sinkMBB:
8534 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8535 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00008536 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
8537 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008538 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8539 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8540
Dan Gohman14152b42010-07-06 20:24:04 +00008541 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008542 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008543}
8544
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008545MachineBasicBlock *
8546X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008547 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008548 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8549 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008550
8551 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8552 // non-trivial part is impdef of ESP.
8553 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8554 // mingw-w64.
8555
Dan Gohman14152b42010-07-06 20:24:04 +00008556 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008557 .addExternalSymbol("_alloca")
8558 .addReg(X86::EAX, RegState::Implicit)
8559 .addReg(X86::ESP, RegState::Implicit)
8560 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8561 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8562
Dan Gohman14152b42010-07-06 20:24:04 +00008563 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008564 return BB;
8565}
Chris Lattner52600972009-09-02 05:57:00 +00008566
8567MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00008568X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
8569 MachineBasicBlock *BB) const {
8570 // This is pretty easy. We're taking the value that we received from
8571 // our load from the relocation, sticking it in either RDI (x86-64)
8572 // or EAX and doing an indirect call. The return value will then
8573 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00008574 const X86InstrInfo *TII
8575 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008576 DebugLoc DL = MI->getDebugLoc();
8577 MachineFunction *F = BB->getParent();
8578
Eric Christopher54415362010-06-08 22:04:25 +00008579 assert(MI->getOperand(3).isGlobal() && "This should be a global");
8580
Eric Christopher30ef0e52010-06-03 04:07:48 +00008581 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00008582 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8583 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00008584 .addReg(X86::RIP)
8585 .addImm(0).addReg(0)
8586 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8587 MI->getOperand(3).getTargetFlags())
8588 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008589 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00008590 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00008591 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00008592 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8593 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00008594 .addReg(0)
8595 .addImm(0).addReg(0)
8596 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8597 MI->getOperand(3).getTargetFlags())
8598 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008599 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008600 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008601 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00008602 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8603 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00008604 .addReg(TII->getGlobalBaseReg(F))
8605 .addImm(0).addReg(0)
8606 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8607 MI->getOperand(3).getTargetFlags())
8608 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008609 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008610 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008611 }
8612
Dan Gohman14152b42010-07-06 20:24:04 +00008613 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00008614 return BB;
8615}
8616
8617MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008618X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008619 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008620 switch (MI->getOpcode()) {
8621 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008622 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008623 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008624 case X86::TLSCall_32:
8625 case X86::TLSCall_64:
8626 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008627 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008628 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008629 case X86::CMOV_FR32:
8630 case X86::CMOV_FR64:
8631 case X86::CMOV_V4F32:
8632 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008633 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008634 case X86::CMOV_GR16:
8635 case X86::CMOV_GR32:
8636 case X86::CMOV_RFP32:
8637 case X86::CMOV_RFP64:
8638 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008639 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008640
Dale Johannesen849f2142007-07-03 00:53:03 +00008641 case X86::FP32_TO_INT16_IN_MEM:
8642 case X86::FP32_TO_INT32_IN_MEM:
8643 case X86::FP32_TO_INT64_IN_MEM:
8644 case X86::FP64_TO_INT16_IN_MEM:
8645 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008646 case X86::FP64_TO_INT64_IN_MEM:
8647 case X86::FP80_TO_INT16_IN_MEM:
8648 case X86::FP80_TO_INT32_IN_MEM:
8649 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008650 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8651 DebugLoc DL = MI->getDebugLoc();
8652
Evan Cheng60c07e12006-07-05 22:17:51 +00008653 // Change the floating point control register to use "round towards zero"
8654 // mode when truncating to an integer value.
8655 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008656 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00008657 addFrameReference(BuildMI(*BB, MI, DL,
8658 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008659
8660 // Load the old value of the high byte of the control word...
8661 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008662 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00008663 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008664 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008665
8666 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00008667 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008668 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008669
8670 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00008671 addFrameReference(BuildMI(*BB, MI, DL,
8672 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008673
8674 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00008675 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008676 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008677
8678 // Get the X86 opcode to use.
8679 unsigned Opc;
8680 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008681 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008682 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8683 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8684 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8685 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8686 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8687 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008688 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8689 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8690 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008691 }
8692
8693 X86AddressMode AM;
8694 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008695 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008696 AM.BaseType = X86AddressMode::RegBase;
8697 AM.Base.Reg = Op.getReg();
8698 } else {
8699 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008700 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008701 }
8702 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008703 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008704 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008705 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008706 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008707 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008708 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008709 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008710 AM.GV = Op.getGlobal();
8711 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008712 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008713 }
Dan Gohman14152b42010-07-06 20:24:04 +00008714 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008715 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008716
8717 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00008718 addFrameReference(BuildMI(*BB, MI, DL,
8719 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008720
Dan Gohman14152b42010-07-06 20:24:04 +00008721 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008722 return BB;
8723 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008724 // String/text processing lowering.
8725 case X86::PCMPISTRM128REG:
8726 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8727 case X86::PCMPISTRM128MEM:
8728 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8729 case X86::PCMPESTRM128REG:
8730 return EmitPCMP(MI, BB, 5, false /* in mem */);
8731 case X86::PCMPESTRM128MEM:
8732 return EmitPCMP(MI, BB, 5, true /* in mem */);
8733
8734 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008735 case X86::ATOMAND32:
8736 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008737 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008738 X86::LCMPXCHG32, X86::MOV32rr,
8739 X86::NOT32r, X86::EAX,
8740 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008741 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008742 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8743 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008744 X86::LCMPXCHG32, X86::MOV32rr,
8745 X86::NOT32r, X86::EAX,
8746 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008747 case X86::ATOMXOR32:
8748 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008749 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008750 X86::LCMPXCHG32, X86::MOV32rr,
8751 X86::NOT32r, X86::EAX,
8752 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008753 case X86::ATOMNAND32:
8754 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008755 X86::AND32ri, X86::MOV32rm,
8756 X86::LCMPXCHG32, X86::MOV32rr,
8757 X86::NOT32r, X86::EAX,
8758 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008759 case X86::ATOMMIN32:
8760 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8761 case X86::ATOMMAX32:
8762 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8763 case X86::ATOMUMIN32:
8764 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8765 case X86::ATOMUMAX32:
8766 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008767
8768 case X86::ATOMAND16:
8769 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8770 X86::AND16ri, X86::MOV16rm,
8771 X86::LCMPXCHG16, X86::MOV16rr,
8772 X86::NOT16r, X86::AX,
8773 X86::GR16RegisterClass);
8774 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008775 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008776 X86::OR16ri, X86::MOV16rm,
8777 X86::LCMPXCHG16, X86::MOV16rr,
8778 X86::NOT16r, X86::AX,
8779 X86::GR16RegisterClass);
8780 case X86::ATOMXOR16:
8781 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8782 X86::XOR16ri, X86::MOV16rm,
8783 X86::LCMPXCHG16, X86::MOV16rr,
8784 X86::NOT16r, X86::AX,
8785 X86::GR16RegisterClass);
8786 case X86::ATOMNAND16:
8787 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8788 X86::AND16ri, X86::MOV16rm,
8789 X86::LCMPXCHG16, X86::MOV16rr,
8790 X86::NOT16r, X86::AX,
8791 X86::GR16RegisterClass, true);
8792 case X86::ATOMMIN16:
8793 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8794 case X86::ATOMMAX16:
8795 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8796 case X86::ATOMUMIN16:
8797 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8798 case X86::ATOMUMAX16:
8799 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8800
8801 case X86::ATOMAND8:
8802 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8803 X86::AND8ri, X86::MOV8rm,
8804 X86::LCMPXCHG8, X86::MOV8rr,
8805 X86::NOT8r, X86::AL,
8806 X86::GR8RegisterClass);
8807 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008808 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008809 X86::OR8ri, X86::MOV8rm,
8810 X86::LCMPXCHG8, X86::MOV8rr,
8811 X86::NOT8r, X86::AL,
8812 X86::GR8RegisterClass);
8813 case X86::ATOMXOR8:
8814 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8815 X86::XOR8ri, X86::MOV8rm,
8816 X86::LCMPXCHG8, X86::MOV8rr,
8817 X86::NOT8r, X86::AL,
8818 X86::GR8RegisterClass);
8819 case X86::ATOMNAND8:
8820 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8821 X86::AND8ri, X86::MOV8rm,
8822 X86::LCMPXCHG8, X86::MOV8rr,
8823 X86::NOT8r, X86::AL,
8824 X86::GR8RegisterClass, true);
8825 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008826 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008827 case X86::ATOMAND64:
8828 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008829 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008830 X86::LCMPXCHG64, X86::MOV64rr,
8831 X86::NOT64r, X86::RAX,
8832 X86::GR64RegisterClass);
8833 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008834 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8835 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008836 X86::LCMPXCHG64, X86::MOV64rr,
8837 X86::NOT64r, X86::RAX,
8838 X86::GR64RegisterClass);
8839 case X86::ATOMXOR64:
8840 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008841 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008842 X86::LCMPXCHG64, X86::MOV64rr,
8843 X86::NOT64r, X86::RAX,
8844 X86::GR64RegisterClass);
8845 case X86::ATOMNAND64:
8846 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8847 X86::AND64ri32, X86::MOV64rm,
8848 X86::LCMPXCHG64, X86::MOV64rr,
8849 X86::NOT64r, X86::RAX,
8850 X86::GR64RegisterClass, true);
8851 case X86::ATOMMIN64:
8852 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8853 case X86::ATOMMAX64:
8854 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8855 case X86::ATOMUMIN64:
8856 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8857 case X86::ATOMUMAX64:
8858 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008859
8860 // This group does 64-bit operations on a 32-bit host.
8861 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008862 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008863 X86::AND32rr, X86::AND32rr,
8864 X86::AND32ri, X86::AND32ri,
8865 false);
8866 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008867 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008868 X86::OR32rr, X86::OR32rr,
8869 X86::OR32ri, X86::OR32ri,
8870 false);
8871 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008872 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008873 X86::XOR32rr, X86::XOR32rr,
8874 X86::XOR32ri, X86::XOR32ri,
8875 false);
8876 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008877 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008878 X86::AND32rr, X86::AND32rr,
8879 X86::AND32ri, X86::AND32ri,
8880 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008881 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008882 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008883 X86::ADD32rr, X86::ADC32rr,
8884 X86::ADD32ri, X86::ADC32ri,
8885 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008886 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008887 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008888 X86::SUB32rr, X86::SBB32rr,
8889 X86::SUB32ri, X86::SBB32ri,
8890 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008891 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008892 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008893 X86::MOV32rr, X86::MOV32rr,
8894 X86::MOV32ri, X86::MOV32ri,
8895 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008896 case X86::VASTART_SAVE_XMM_REGS:
8897 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008898 }
8899}
8900
8901//===----------------------------------------------------------------------===//
8902// X86 Optimization Hooks
8903//===----------------------------------------------------------------------===//
8904
Dan Gohman475871a2008-07-27 21:46:04 +00008905void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008906 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008907 APInt &KnownZero,
8908 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008909 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008910 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008911 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008912 assert((Opc >= ISD::BUILTIN_OP_END ||
8913 Opc == ISD::INTRINSIC_WO_CHAIN ||
8914 Opc == ISD::INTRINSIC_W_CHAIN ||
8915 Opc == ISD::INTRINSIC_VOID) &&
8916 "Should use MaskedValueIsZero if you don't know whether Op"
8917 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008918
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008919 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008920 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008921 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008922 case X86ISD::ADD:
8923 case X86ISD::SUB:
8924 case X86ISD::SMUL:
8925 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008926 case X86ISD::INC:
8927 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008928 case X86ISD::OR:
8929 case X86ISD::XOR:
8930 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008931 // These nodes' second result is a boolean.
8932 if (Op.getResNo() == 0)
8933 break;
8934 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008935 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008936 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8937 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008938 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008939 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008940}
Chris Lattner259e97c2006-01-31 19:43:35 +00008941
Evan Cheng206ee9d2006-07-07 08:33:52 +00008942/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008943/// node is a GlobalAddress + offset.
8944bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008945 const GlobalValue* &GA,
8946 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008947 if (N->getOpcode() == X86ISD::Wrapper) {
8948 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008949 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008950 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008951 return true;
8952 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008953 }
Evan Chengad4196b2008-05-12 19:56:52 +00008954 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008955}
8956
Evan Cheng206ee9d2006-07-07 08:33:52 +00008957/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8958/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8959/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008960/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008961static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008962 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008963 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008964 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008965 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008966
Eli Friedman7a5e5552009-06-07 06:52:44 +00008967 if (VT.getSizeInBits() != 128)
8968 return SDValue();
8969
Nate Begemanfdea31a2010-03-24 20:49:50 +00008970 SmallVector<SDValue, 16> Elts;
8971 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8972 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8973
8974 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008975}
Evan Chengd880b972008-05-09 21:53:03 +00008976
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008977/// PerformShuffleCombine - Detect vector gather/scatter index generation
8978/// and convert it from being a bunch of shuffles and extracts to a simple
8979/// store and scalar loads to extract the elements.
8980static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8981 const TargetLowering &TLI) {
8982 SDValue InputVector = N->getOperand(0);
8983
8984 // Only operate on vectors of 4 elements, where the alternative shuffling
8985 // gets to be more expensive.
8986 if (InputVector.getValueType() != MVT::v4i32)
8987 return SDValue();
8988
8989 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8990 // single use which is a sign-extend or zero-extend, and all elements are
8991 // used.
8992 SmallVector<SDNode *, 4> Uses;
8993 unsigned ExtractedElements = 0;
8994 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8995 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8996 if (UI.getUse().getResNo() != InputVector.getResNo())
8997 return SDValue();
8998
8999 SDNode *Extract = *UI;
9000 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9001 return SDValue();
9002
9003 if (Extract->getValueType(0) != MVT::i32)
9004 return SDValue();
9005 if (!Extract->hasOneUse())
9006 return SDValue();
9007 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9008 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9009 return SDValue();
9010 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9011 return SDValue();
9012
9013 // Record which element was extracted.
9014 ExtractedElements |=
9015 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9016
9017 Uses.push_back(Extract);
9018 }
9019
9020 // If not all the elements were used, this may not be worthwhile.
9021 if (ExtractedElements != 15)
9022 return SDValue();
9023
9024 // Ok, we've now decided to do the transformation.
9025 DebugLoc dl = InputVector.getDebugLoc();
9026
9027 // Store the value to a temporary stack slot.
9028 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
9029 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
9030 false, false, 0);
9031
9032 // Replace each use (extract) with a load of the appropriate element.
9033 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9034 UE = Uses.end(); UI != UE; ++UI) {
9035 SDNode *Extract = *UI;
9036
9037 // Compute the element's address.
9038 SDValue Idx = Extract->getOperand(1);
9039 unsigned EltSize =
9040 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9041 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9042 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9043
9044 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
9045
9046 // Load the scalar.
9047 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
9048 NULL, 0, false, false, 0);
9049
9050 // Replace the exact with the load.
9051 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9052 }
9053
9054 // The replacement was made in place; don't return anything.
9055 return SDValue();
9056}
9057
Chris Lattner83e6c992006-10-04 06:57:07 +00009058/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009059static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009060 const X86Subtarget *Subtarget) {
9061 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009062 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009063 // Get the LHS/RHS of the select.
9064 SDValue LHS = N->getOperand(1);
9065 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009066
Dan Gohman670e5392009-09-21 18:03:22 +00009067 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009068 // instructions match the semantics of the common C idiom x<y?x:y but not
9069 // x<=y?x:y, because of how they handle negative zero (which can be
9070 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009071 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009072 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009073 Cond.getOpcode() == ISD::SETCC) {
9074 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009075
Chris Lattner47b4ce82009-03-11 05:48:52 +00009076 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009077 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009078 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9079 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009080 switch (CC) {
9081 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009082 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009083 // Converting this to a min would handle NaNs incorrectly, and swapping
9084 // the operands would cause it to handle comparisons between positive
9085 // and negative zero incorrectly.
9086 if (!FiniteOnlyFPMath() &&
9087 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9088 if (!UnsafeFPMath &&
9089 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9090 break;
9091 std::swap(LHS, RHS);
9092 }
Dan Gohman670e5392009-09-21 18:03:22 +00009093 Opcode = X86ISD::FMIN;
9094 break;
9095 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009096 // Converting this to a min would handle comparisons between positive
9097 // and negative zero incorrectly.
9098 if (!UnsafeFPMath &&
9099 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9100 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009101 Opcode = X86ISD::FMIN;
9102 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009103 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009104 // Converting this to a min would handle both negative zeros and NaNs
9105 // incorrectly, but we can swap the operands to fix both.
9106 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009107 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009108 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009109 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009110 Opcode = X86ISD::FMIN;
9111 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009112
Dan Gohman670e5392009-09-21 18:03:22 +00009113 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009114 // Converting this to a max would handle comparisons between positive
9115 // and negative zero incorrectly.
9116 if (!UnsafeFPMath &&
9117 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9118 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009119 Opcode = X86ISD::FMAX;
9120 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009121 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009122 // Converting this to a max would handle NaNs incorrectly, and swapping
9123 // the operands would cause it to handle comparisons between positive
9124 // and negative zero incorrectly.
9125 if (!FiniteOnlyFPMath() &&
9126 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9127 if (!UnsafeFPMath &&
9128 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9129 break;
9130 std::swap(LHS, RHS);
9131 }
Dan Gohman670e5392009-09-21 18:03:22 +00009132 Opcode = X86ISD::FMAX;
9133 break;
9134 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009135 // Converting this to a max would handle both negative zeros and NaNs
9136 // incorrectly, but we can swap the operands to fix both.
9137 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009138 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009139 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009140 case ISD::SETGE:
9141 Opcode = X86ISD::FMAX;
9142 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009143 }
Dan Gohman670e5392009-09-21 18:03:22 +00009144 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009145 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9146 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009147 switch (CC) {
9148 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009149 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009150 // Converting this to a min would handle comparisons between positive
9151 // and negative zero incorrectly, and swapping the operands would
9152 // cause it to handle NaNs incorrectly.
9153 if (!UnsafeFPMath &&
9154 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9155 if (!FiniteOnlyFPMath() &&
9156 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9157 break;
9158 std::swap(LHS, RHS);
9159 }
Dan Gohman670e5392009-09-21 18:03:22 +00009160 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009161 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009162 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009163 // Converting this to a min would handle NaNs incorrectly.
9164 if (!UnsafeFPMath &&
9165 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9166 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009167 Opcode = X86ISD::FMIN;
9168 break;
9169 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009170 // Converting this to a min would handle both negative zeros and NaNs
9171 // incorrectly, but we can swap the operands to fix both.
9172 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009173 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009174 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009175 case ISD::SETGE:
9176 Opcode = X86ISD::FMIN;
9177 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009178
Dan Gohman670e5392009-09-21 18:03:22 +00009179 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009180 // Converting this to a max would handle NaNs incorrectly.
9181 if (!FiniteOnlyFPMath() &&
9182 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9183 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009184 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009185 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009186 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009187 // Converting this to a max would handle comparisons between positive
9188 // and negative zero incorrectly, and swapping the operands would
9189 // cause it to handle NaNs incorrectly.
9190 if (!UnsafeFPMath &&
9191 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9192 if (!FiniteOnlyFPMath() &&
9193 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9194 break;
9195 std::swap(LHS, RHS);
9196 }
Dan Gohman670e5392009-09-21 18:03:22 +00009197 Opcode = X86ISD::FMAX;
9198 break;
9199 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009200 // Converting this to a max would handle both negative zeros and NaNs
9201 // incorrectly, but we can swap the operands to fix both.
9202 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009203 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009204 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009205 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009206 Opcode = X86ISD::FMAX;
9207 break;
9208 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009209 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009210
Chris Lattner47b4ce82009-03-11 05:48:52 +00009211 if (Opcode)
9212 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009213 }
Eric Christopherfd179292009-08-27 18:07:15 +00009214
Chris Lattnerd1980a52009-03-12 06:52:53 +00009215 // If this is a select between two integer constants, try to do some
9216 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009217 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9218 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009219 // Don't do this for crazy integer types.
9220 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9221 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009222 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009223 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009224
Chris Lattnercee56e72009-03-13 05:53:31 +00009225 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009226 // Efficiently invertible.
9227 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9228 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9229 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9230 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009231 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009232 }
Eric Christopherfd179292009-08-27 18:07:15 +00009233
Chris Lattnerd1980a52009-03-12 06:52:53 +00009234 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009235 if (FalseC->getAPIntValue() == 0 &&
9236 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009237 if (NeedsCondInvert) // Invert the condition if needed.
9238 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9239 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009240
Chris Lattnerd1980a52009-03-12 06:52:53 +00009241 // Zero extend the condition if needed.
9242 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009243
Chris Lattnercee56e72009-03-13 05:53:31 +00009244 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009245 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009246 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009247 }
Eric Christopherfd179292009-08-27 18:07:15 +00009248
Chris Lattner97a29a52009-03-13 05:22:11 +00009249 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009250 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009251 if (NeedsCondInvert) // Invert the condition if needed.
9252 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9253 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009254
Chris Lattner97a29a52009-03-13 05:22:11 +00009255 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009256 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9257 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009258 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009259 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009260 }
Eric Christopherfd179292009-08-27 18:07:15 +00009261
Chris Lattnercee56e72009-03-13 05:53:31 +00009262 // Optimize cases that will turn into an LEA instruction. This requires
9263 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009264 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009265 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009266 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009267
Chris Lattnercee56e72009-03-13 05:53:31 +00009268 bool isFastMultiplier = false;
9269 if (Diff < 10) {
9270 switch ((unsigned char)Diff) {
9271 default: break;
9272 case 1: // result = add base, cond
9273 case 2: // result = lea base( , cond*2)
9274 case 3: // result = lea base(cond, cond*2)
9275 case 4: // result = lea base( , cond*4)
9276 case 5: // result = lea base(cond, cond*4)
9277 case 8: // result = lea base( , cond*8)
9278 case 9: // result = lea base(cond, cond*8)
9279 isFastMultiplier = true;
9280 break;
9281 }
9282 }
Eric Christopherfd179292009-08-27 18:07:15 +00009283
Chris Lattnercee56e72009-03-13 05:53:31 +00009284 if (isFastMultiplier) {
9285 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9286 if (NeedsCondInvert) // Invert the condition if needed.
9287 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9288 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009289
Chris Lattnercee56e72009-03-13 05:53:31 +00009290 // Zero extend the condition if needed.
9291 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9292 Cond);
9293 // Scale the condition by the difference.
9294 if (Diff != 1)
9295 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9296 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009297
Chris Lattnercee56e72009-03-13 05:53:31 +00009298 // Add the base if non-zero.
9299 if (FalseC->getAPIntValue() != 0)
9300 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9301 SDValue(FalseC, 0));
9302 return Cond;
9303 }
Eric Christopherfd179292009-08-27 18:07:15 +00009304 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009305 }
9306 }
Eric Christopherfd179292009-08-27 18:07:15 +00009307
Dan Gohman475871a2008-07-27 21:46:04 +00009308 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009309}
9310
Chris Lattnerd1980a52009-03-12 06:52:53 +00009311/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9312static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9313 TargetLowering::DAGCombinerInfo &DCI) {
9314 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009315
Chris Lattnerd1980a52009-03-12 06:52:53 +00009316 // If the flag operand isn't dead, don't touch this CMOV.
9317 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9318 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009319
Chris Lattnerd1980a52009-03-12 06:52:53 +00009320 // If this is a select between two integer constants, try to do some
9321 // optimizations. Note that the operands are ordered the opposite of SELECT
9322 // operands.
9323 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9324 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9325 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9326 // larger than FalseC (the false value).
9327 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009328
Chris Lattnerd1980a52009-03-12 06:52:53 +00009329 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9330 CC = X86::GetOppositeBranchCondition(CC);
9331 std::swap(TrueC, FalseC);
9332 }
Eric Christopherfd179292009-08-27 18:07:15 +00009333
Chris Lattnerd1980a52009-03-12 06:52:53 +00009334 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009335 // This is efficient for any integer data type (including i8/i16) and
9336 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009337 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9338 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009339 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9340 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009341
Chris Lattnerd1980a52009-03-12 06:52:53 +00009342 // Zero extend the condition if needed.
9343 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009344
Chris Lattnerd1980a52009-03-12 06:52:53 +00009345 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9346 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009347 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009348 if (N->getNumValues() == 2) // Dead flag value?
9349 return DCI.CombineTo(N, Cond, SDValue());
9350 return Cond;
9351 }
Eric Christopherfd179292009-08-27 18:07:15 +00009352
Chris Lattnercee56e72009-03-13 05:53:31 +00009353 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9354 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009355 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9356 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009357 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9358 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009359
Chris Lattner97a29a52009-03-13 05:22:11 +00009360 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009361 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9362 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009363 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9364 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009365
Chris Lattner97a29a52009-03-13 05:22:11 +00009366 if (N->getNumValues() == 2) // Dead flag value?
9367 return DCI.CombineTo(N, Cond, SDValue());
9368 return Cond;
9369 }
Eric Christopherfd179292009-08-27 18:07:15 +00009370
Chris Lattnercee56e72009-03-13 05:53:31 +00009371 // Optimize cases that will turn into an LEA instruction. This requires
9372 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009373 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009374 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009375 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009376
Chris Lattnercee56e72009-03-13 05:53:31 +00009377 bool isFastMultiplier = false;
9378 if (Diff < 10) {
9379 switch ((unsigned char)Diff) {
9380 default: break;
9381 case 1: // result = add base, cond
9382 case 2: // result = lea base( , cond*2)
9383 case 3: // result = lea base(cond, cond*2)
9384 case 4: // result = lea base( , cond*4)
9385 case 5: // result = lea base(cond, cond*4)
9386 case 8: // result = lea base( , cond*8)
9387 case 9: // result = lea base(cond, cond*8)
9388 isFastMultiplier = true;
9389 break;
9390 }
9391 }
Eric Christopherfd179292009-08-27 18:07:15 +00009392
Chris Lattnercee56e72009-03-13 05:53:31 +00009393 if (isFastMultiplier) {
9394 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9395 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009396 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9397 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009398 // Zero extend the condition if needed.
9399 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9400 Cond);
9401 // Scale the condition by the difference.
9402 if (Diff != 1)
9403 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9404 DAG.getConstant(Diff, Cond.getValueType()));
9405
9406 // Add the base if non-zero.
9407 if (FalseC->getAPIntValue() != 0)
9408 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9409 SDValue(FalseC, 0));
9410 if (N->getNumValues() == 2) // Dead flag value?
9411 return DCI.CombineTo(N, Cond, SDValue());
9412 return Cond;
9413 }
Eric Christopherfd179292009-08-27 18:07:15 +00009414 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009415 }
9416 }
9417 return SDValue();
9418}
9419
9420
Evan Cheng0b0cd912009-03-28 05:57:29 +00009421/// PerformMulCombine - Optimize a single multiply with constant into two
9422/// in order to implement it with two cheaper instructions, e.g.
9423/// LEA + SHL, LEA + LEA.
9424static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9425 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009426 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9427 return SDValue();
9428
Owen Andersone50ed302009-08-10 22:56:29 +00009429 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009430 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009431 return SDValue();
9432
9433 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9434 if (!C)
9435 return SDValue();
9436 uint64_t MulAmt = C->getZExtValue();
9437 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9438 return SDValue();
9439
9440 uint64_t MulAmt1 = 0;
9441 uint64_t MulAmt2 = 0;
9442 if ((MulAmt % 9) == 0) {
9443 MulAmt1 = 9;
9444 MulAmt2 = MulAmt / 9;
9445 } else if ((MulAmt % 5) == 0) {
9446 MulAmt1 = 5;
9447 MulAmt2 = MulAmt / 5;
9448 } else if ((MulAmt % 3) == 0) {
9449 MulAmt1 = 3;
9450 MulAmt2 = MulAmt / 3;
9451 }
9452 if (MulAmt2 &&
9453 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9454 DebugLoc DL = N->getDebugLoc();
9455
9456 if (isPowerOf2_64(MulAmt2) &&
9457 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9458 // If second multiplifer is pow2, issue it first. We want the multiply by
9459 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9460 // is an add.
9461 std::swap(MulAmt1, MulAmt2);
9462
9463 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009464 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009465 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009466 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009467 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009468 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009469 DAG.getConstant(MulAmt1, VT));
9470
Eric Christopherfd179292009-08-27 18:07:15 +00009471 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009472 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009473 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009474 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009475 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009476 DAG.getConstant(MulAmt2, VT));
9477
9478 // Do not add new nodes to DAG combiner worklist.
9479 DCI.CombineTo(N, NewMul, false);
9480 }
9481 return SDValue();
9482}
9483
Evan Chengad9c0a32009-12-15 00:53:42 +00009484static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9485 SDValue N0 = N->getOperand(0);
9486 SDValue N1 = N->getOperand(1);
9487 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9488 EVT VT = N0.getValueType();
9489
9490 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9491 // since the result of setcc_c is all zero's or all ones.
9492 if (N1C && N0.getOpcode() == ISD::AND &&
9493 N0.getOperand(1).getOpcode() == ISD::Constant) {
9494 SDValue N00 = N0.getOperand(0);
9495 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9496 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9497 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9498 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9499 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9500 APInt ShAmt = N1C->getAPIntValue();
9501 Mask = Mask.shl(ShAmt);
9502 if (Mask != 0)
9503 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9504 N00, DAG.getConstant(Mask, VT));
9505 }
9506 }
9507
9508 return SDValue();
9509}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009510
Nate Begeman740ab032009-01-26 00:52:55 +00009511/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9512/// when possible.
9513static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9514 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009515 EVT VT = N->getValueType(0);
9516 if (!VT.isVector() && VT.isInteger() &&
9517 N->getOpcode() == ISD::SHL)
9518 return PerformSHLCombine(N, DAG);
9519
Nate Begeman740ab032009-01-26 00:52:55 +00009520 // On X86 with SSE2 support, we can transform this to a vector shift if
9521 // all elements are shifted by the same amount. We can't do this in legalize
9522 // because the a constant vector is typically transformed to a constant pool
9523 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009524 if (!Subtarget->hasSSE2())
9525 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009526
Owen Anderson825b72b2009-08-11 20:47:22 +00009527 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009528 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009529
Mon P Wang3becd092009-01-28 08:12:05 +00009530 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009531 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009532 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009533 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009534 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9535 unsigned NumElts = VT.getVectorNumElements();
9536 unsigned i = 0;
9537 for (; i != NumElts; ++i) {
9538 SDValue Arg = ShAmtOp.getOperand(i);
9539 if (Arg.getOpcode() == ISD::UNDEF) continue;
9540 BaseShAmt = Arg;
9541 break;
9542 }
9543 for (; i != NumElts; ++i) {
9544 SDValue Arg = ShAmtOp.getOperand(i);
9545 if (Arg.getOpcode() == ISD::UNDEF) continue;
9546 if (Arg != BaseShAmt) {
9547 return SDValue();
9548 }
9549 }
9550 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009551 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009552 SDValue InVec = ShAmtOp.getOperand(0);
9553 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9554 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9555 unsigned i = 0;
9556 for (; i != NumElts; ++i) {
9557 SDValue Arg = InVec.getOperand(i);
9558 if (Arg.getOpcode() == ISD::UNDEF) continue;
9559 BaseShAmt = Arg;
9560 break;
9561 }
9562 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9563 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009564 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009565 if (C->getZExtValue() == SplatIdx)
9566 BaseShAmt = InVec.getOperand(1);
9567 }
9568 }
9569 if (BaseShAmt.getNode() == 0)
9570 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9571 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009572 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009573 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009574
Mon P Wangefa42202009-09-03 19:56:25 +00009575 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009576 if (EltVT.bitsGT(MVT::i32))
9577 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9578 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009579 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009580
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009581 // The shift amount is identical so we can do a vector shift.
9582 SDValue ValOp = N->getOperand(0);
9583 switch (N->getOpcode()) {
9584 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009585 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009586 break;
9587 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009588 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009589 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009590 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009591 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009592 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009593 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009594 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009595 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009596 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009597 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009598 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009599 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009600 break;
9601 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009602 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009603 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009604 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009605 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009606 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009607 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009608 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009609 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009610 break;
9611 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009612 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009613 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009614 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009615 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009616 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009617 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009618 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009619 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009620 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009621 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009622 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009623 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009624 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009625 }
9626 return SDValue();
9627}
9628
Evan Cheng760d1942010-01-04 21:22:48 +00009629static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009630 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009631 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009632 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009633 return SDValue();
9634
Evan Cheng760d1942010-01-04 21:22:48 +00009635 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009636 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009637 return SDValue();
9638
9639 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9640 SDValue N0 = N->getOperand(0);
9641 SDValue N1 = N->getOperand(1);
9642 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9643 std::swap(N0, N1);
9644 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9645 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009646 if (!N0.hasOneUse() || !N1.hasOneUse())
9647 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009648
9649 SDValue ShAmt0 = N0.getOperand(1);
9650 if (ShAmt0.getValueType() != MVT::i8)
9651 return SDValue();
9652 SDValue ShAmt1 = N1.getOperand(1);
9653 if (ShAmt1.getValueType() != MVT::i8)
9654 return SDValue();
9655 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9656 ShAmt0 = ShAmt0.getOperand(0);
9657 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9658 ShAmt1 = ShAmt1.getOperand(0);
9659
9660 DebugLoc DL = N->getDebugLoc();
9661 unsigned Opc = X86ISD::SHLD;
9662 SDValue Op0 = N0.getOperand(0);
9663 SDValue Op1 = N1.getOperand(0);
9664 if (ShAmt0.getOpcode() == ISD::SUB) {
9665 Opc = X86ISD::SHRD;
9666 std::swap(Op0, Op1);
9667 std::swap(ShAmt0, ShAmt1);
9668 }
9669
Evan Cheng8b1190a2010-04-28 01:18:01 +00009670 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009671 if (ShAmt1.getOpcode() == ISD::SUB) {
9672 SDValue Sum = ShAmt1.getOperand(0);
9673 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +00009674 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
9675 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
9676 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
9677 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +00009678 return DAG.getNode(Opc, DL, VT,
9679 Op0, Op1,
9680 DAG.getNode(ISD::TRUNCATE, DL,
9681 MVT::i8, ShAmt0));
9682 }
9683 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9684 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9685 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009686 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009687 return DAG.getNode(Opc, DL, VT,
9688 N0.getOperand(0), N1.getOperand(0),
9689 DAG.getNode(ISD::TRUNCATE, DL,
9690 MVT::i8, ShAmt0));
9691 }
9692
9693 return SDValue();
9694}
9695
Chris Lattner149a4e52008-02-22 02:09:43 +00009696/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009697static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009698 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009699 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9700 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009701 // A preferable solution to the general problem is to figure out the right
9702 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009703
9704 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009705 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009706 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009707 if (VT.getSizeInBits() != 64)
9708 return SDValue();
9709
Devang Patel578efa92009-06-05 21:57:13 +00009710 const Function *F = DAG.getMachineFunction().getFunction();
9711 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009712 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009713 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009714 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009715 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009716 isa<LoadSDNode>(St->getValue()) &&
9717 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9718 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009719 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009720 LoadSDNode *Ld = 0;
9721 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009722 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009723 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009724 // Must be a store of a load. We currently handle two cases: the load
9725 // is a direct child, and it's under an intervening TokenFactor. It is
9726 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009727 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009728 Ld = cast<LoadSDNode>(St->getChain());
9729 else if (St->getValue().hasOneUse() &&
9730 ChainVal->getOpcode() == ISD::TokenFactor) {
9731 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009732 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009733 TokenFactorIndex = i;
9734 Ld = cast<LoadSDNode>(St->getValue());
9735 } else
9736 Ops.push_back(ChainVal->getOperand(i));
9737 }
9738 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009739
Evan Cheng536e6672009-03-12 05:59:15 +00009740 if (!Ld || !ISD::isNormalLoad(Ld))
9741 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009742
Evan Cheng536e6672009-03-12 05:59:15 +00009743 // If this is not the MMX case, i.e. we are just turning i64 load/store
9744 // into f64 load/store, avoid the transformation if there are multiple
9745 // uses of the loaded value.
9746 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9747 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009748
Evan Cheng536e6672009-03-12 05:59:15 +00009749 DebugLoc LdDL = Ld->getDebugLoc();
9750 DebugLoc StDL = N->getDebugLoc();
9751 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9752 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9753 // pair instead.
9754 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009755 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009756 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9757 Ld->getBasePtr(), Ld->getSrcValue(),
9758 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009759 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009760 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009761 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009762 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009763 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009764 Ops.size());
9765 }
Evan Cheng536e6672009-03-12 05:59:15 +00009766 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009767 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009768 St->isVolatile(), St->isNonTemporal(),
9769 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009770 }
Evan Cheng536e6672009-03-12 05:59:15 +00009771
9772 // Otherwise, lower to two pairs of 32-bit loads / stores.
9773 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009774 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9775 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009776
Owen Anderson825b72b2009-08-11 20:47:22 +00009777 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009778 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009779 Ld->isVolatile(), Ld->isNonTemporal(),
9780 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009781 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009782 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009783 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009784 MinAlign(Ld->getAlignment(), 4));
9785
9786 SDValue NewChain = LoLd.getValue(1);
9787 if (TokenFactorIndex != -1) {
9788 Ops.push_back(LoLd);
9789 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009790 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009791 Ops.size());
9792 }
9793
9794 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009795 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9796 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009797
9798 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9799 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009800 St->isVolatile(), St->isNonTemporal(),
9801 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009802 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9803 St->getSrcValue(),
9804 St->getSrcValueOffset() + 4,
9805 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009806 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009807 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009808 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009809 }
Dan Gohman475871a2008-07-27 21:46:04 +00009810 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009811}
9812
Chris Lattner6cf73262008-01-25 06:14:17 +00009813/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9814/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009815static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009816 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9817 // F[X]OR(0.0, x) -> x
9818 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009819 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9820 if (C->getValueAPF().isPosZero())
9821 return N->getOperand(1);
9822 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9823 if (C->getValueAPF().isPosZero())
9824 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009825 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009826}
9827
9828/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009829static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009830 // FAND(0.0, x) -> 0.0
9831 // FAND(x, 0.0) -> 0.0
9832 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9833 if (C->getValueAPF().isPosZero())
9834 return N->getOperand(0);
9835 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9836 if (C->getValueAPF().isPosZero())
9837 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009838 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009839}
9840
Dan Gohmane5af2d32009-01-29 01:59:02 +00009841static SDValue PerformBTCombine(SDNode *N,
9842 SelectionDAG &DAG,
9843 TargetLowering::DAGCombinerInfo &DCI) {
9844 // BT ignores high bits in the bit index operand.
9845 SDValue Op1 = N->getOperand(1);
9846 if (Op1.hasOneUse()) {
9847 unsigned BitWidth = Op1.getValueSizeInBits();
9848 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9849 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009850 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9851 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009852 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009853 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9854 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9855 DCI.CommitTargetLoweringOpt(TLO);
9856 }
9857 return SDValue();
9858}
Chris Lattner83e6c992006-10-04 06:57:07 +00009859
Eli Friedman7a5e5552009-06-07 06:52:44 +00009860static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9861 SDValue Op = N->getOperand(0);
9862 if (Op.getOpcode() == ISD::BIT_CONVERT)
9863 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009864 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009865 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009866 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009867 OpVT.getVectorElementType().getSizeInBits()) {
9868 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9869 }
9870 return SDValue();
9871}
9872
Evan Cheng2e489c42009-12-16 00:53:11 +00009873static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9874 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9875 // (and (i32 x86isd::setcc_carry), 1)
9876 // This eliminates the zext. This transformation is necessary because
9877 // ISD::SETCC is always legalized to i8.
9878 DebugLoc dl = N->getDebugLoc();
9879 SDValue N0 = N->getOperand(0);
9880 EVT VT = N->getValueType(0);
9881 if (N0.getOpcode() == ISD::AND &&
9882 N0.hasOneUse() &&
9883 N0.getOperand(0).hasOneUse()) {
9884 SDValue N00 = N0.getOperand(0);
9885 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9886 return SDValue();
9887 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9888 if (!C || C->getZExtValue() != 1)
9889 return SDValue();
9890 return DAG.getNode(ISD::AND, dl, VT,
9891 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9892 N00.getOperand(0), N00.getOperand(1)),
9893 DAG.getConstant(1, VT));
9894 }
9895
9896 return SDValue();
9897}
9898
Dan Gohman475871a2008-07-27 21:46:04 +00009899SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009900 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009901 SelectionDAG &DAG = DCI.DAG;
9902 switch (N->getOpcode()) {
9903 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009904 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009905 case ISD::EXTRACT_VECTOR_ELT:
9906 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009907 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009908 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009909 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009910 case ISD::SHL:
9911 case ISD::SRA:
9912 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009913 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009914 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009915 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009916 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9917 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009918 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009919 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009920 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009921 }
9922
Dan Gohman475871a2008-07-27 21:46:04 +00009923 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009924}
9925
Evan Chenge5b51ac2010-04-17 06:13:15 +00009926/// isTypeDesirableForOp - Return true if the target has native support for
9927/// the specified value type and it is 'desirable' to use the type for the
9928/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9929/// instruction encodings are longer and some i16 instructions are slow.
9930bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9931 if (!isTypeLegal(VT))
9932 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009933 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +00009934 return true;
9935
9936 switch (Opc) {
9937 default:
9938 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +00009939 case ISD::LOAD:
9940 case ISD::SIGN_EXTEND:
9941 case ISD::ZERO_EXTEND:
9942 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009943 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009944 case ISD::SRL:
9945 case ISD::SUB:
9946 case ISD::ADD:
9947 case ISD::MUL:
9948 case ISD::AND:
9949 case ISD::OR:
9950 case ISD::XOR:
9951 return false;
9952 }
9953}
9954
Evan Chengc82c20b2010-04-24 04:44:57 +00009955static bool MayFoldLoad(SDValue Op) {
9956 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
9957}
9958
9959static bool MayFoldIntoStore(SDValue Op) {
9960 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
9961}
9962
Evan Chenge5b51ac2010-04-17 06:13:15 +00009963/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +00009964/// beneficial for dag combiner to promote the specified node. If true, it
9965/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009966bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009967 EVT VT = Op.getValueType();
9968 if (VT != MVT::i16)
9969 return false;
9970
Evan Cheng4c26e932010-04-19 19:29:22 +00009971 bool Promote = false;
9972 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009973 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +00009974 default: break;
9975 case ISD::LOAD: {
9976 LoadSDNode *LD = cast<LoadSDNode>(Op);
9977 // If the non-extending load has a single use and it's not live out, then it
9978 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009979 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
9980 Op.hasOneUse()*/) {
9981 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9982 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9983 // The only case where we'd want to promote LOAD (rather then it being
9984 // promoted as an operand is when it's only use is liveout.
9985 if (UI->getOpcode() != ISD::CopyToReg)
9986 return false;
9987 }
9988 }
Evan Cheng4c26e932010-04-19 19:29:22 +00009989 Promote = true;
9990 break;
9991 }
9992 case ISD::SIGN_EXTEND:
9993 case ISD::ZERO_EXTEND:
9994 case ISD::ANY_EXTEND:
9995 Promote = true;
9996 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009997 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009998 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +00009999 SDValue N0 = Op.getOperand(0);
10000 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010001 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010002 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010003 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010004 break;
10005 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010006 case ISD::ADD:
10007 case ISD::MUL:
10008 case ISD::AND:
10009 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010010 case ISD::XOR:
10011 Commute = true;
10012 // fallthrough
10013 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010014 SDValue N0 = Op.getOperand(0);
10015 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010016 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010017 return false;
10018 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010019 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010020 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010021 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010022 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010023 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010024 }
10025 }
10026
10027 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010028 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010029}
10030
Evan Cheng60c07e12006-07-05 22:17:51 +000010031//===----------------------------------------------------------------------===//
10032// X86 Inline Assembly Support
10033//===----------------------------------------------------------------------===//
10034
Chris Lattnerb8105652009-07-20 17:51:36 +000010035static bool LowerToBSwap(CallInst *CI) {
10036 // FIXME: this should verify that we are targetting a 486 or better. If not,
10037 // we will turn this bswap into something that will be lowered to logical ops
10038 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10039 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010040
Chris Lattnerb8105652009-07-20 17:51:36 +000010041 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010042 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010043 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010044 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010045 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010046
Chris Lattnerb8105652009-07-20 17:51:36 +000010047 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10048 if (!Ty || Ty->getBitWidth() % 16 != 0)
10049 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010050
Chris Lattnerb8105652009-07-20 17:51:36 +000010051 // Okay, we can do this xform, do so now.
10052 const Type *Tys[] = { Ty };
10053 Module *M = CI->getParent()->getParent()->getParent();
10054 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010055
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010056 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010057 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010058
Chris Lattnerb8105652009-07-20 17:51:36 +000010059 CI->replaceAllUsesWith(Op);
10060 CI->eraseFromParent();
10061 return true;
10062}
10063
10064bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10065 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10066 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10067
10068 std::string AsmStr = IA->getAsmString();
10069
10070 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010071 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010072 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10073
10074 switch (AsmPieces.size()) {
10075 default: return false;
10076 case 1:
10077 AsmStr = AsmPieces[0];
10078 AsmPieces.clear();
10079 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10080
10081 // bswap $0
10082 if (AsmPieces.size() == 2 &&
10083 (AsmPieces[0] == "bswap" ||
10084 AsmPieces[0] == "bswapq" ||
10085 AsmPieces[0] == "bswapl") &&
10086 (AsmPieces[1] == "$0" ||
10087 AsmPieces[1] == "${0:q}")) {
10088 // No need to check constraints, nothing other than the equivalent of
10089 // "=r,0" would be valid here.
10090 return LowerToBSwap(CI);
10091 }
10092 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010093 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010094 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010095 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010096 AsmPieces[1] == "$$8," &&
10097 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010098 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10099 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010100 const std::string &Constraints = IA->getConstraintString();
10101 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010102 std::sort(AsmPieces.begin(), AsmPieces.end());
10103 if (AsmPieces.size() == 4 &&
10104 AsmPieces[0] == "~{cc}" &&
10105 AsmPieces[1] == "~{dirflag}" &&
10106 AsmPieces[2] == "~{flags}" &&
10107 AsmPieces[3] == "~{fpsr}") {
10108 return LowerToBSwap(CI);
10109 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010110 }
10111 break;
10112 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010113 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010114 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010115 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10116 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10117 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010118 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010119 SplitString(AsmPieces[0], Words, " \t");
10120 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10121 Words.clear();
10122 SplitString(AsmPieces[1], Words, " \t");
10123 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10124 Words.clear();
10125 SplitString(AsmPieces[2], Words, " \t,");
10126 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10127 Words[2] == "%edx") {
10128 return LowerToBSwap(CI);
10129 }
10130 }
10131 }
10132 }
10133 break;
10134 }
10135 return false;
10136}
10137
10138
10139
Chris Lattnerf4dff842006-07-11 02:54:03 +000010140/// getConstraintType - Given a constraint letter, return the type of
10141/// constraint it is for this target.
10142X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010143X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10144 if (Constraint.size() == 1) {
10145 switch (Constraint[0]) {
10146 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010147 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010148 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010149 case 'r':
10150 case 'R':
10151 case 'l':
10152 case 'q':
10153 case 'Q':
10154 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010155 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010156 case 'Y':
10157 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010158 case 'e':
10159 case 'Z':
10160 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010161 default:
10162 break;
10163 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010164 }
Chris Lattner4234f572007-03-25 02:14:49 +000010165 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010166}
10167
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010168/// LowerXConstraint - try to replace an X constraint, which matches anything,
10169/// with another that has more specific requirements based on the type of the
10170/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010171const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010172LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010173 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10174 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010175 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010176 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010177 return "Y";
10178 if (Subtarget->hasSSE1())
10179 return "x";
10180 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010181
Chris Lattner5e764232008-04-26 23:02:14 +000010182 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010183}
10184
Chris Lattner48884cd2007-08-25 00:47:38 +000010185/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10186/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010187void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010188 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010189 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010190 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010191 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010192
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010193 switch (Constraint) {
10194 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010195 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010196 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010197 if (C->getZExtValue() <= 31) {
10198 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010199 break;
10200 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010201 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010202 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010203 case 'J':
10204 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010205 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010206 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10207 break;
10208 }
10209 }
10210 return;
10211 case 'K':
10212 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010213 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010214 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10215 break;
10216 }
10217 }
10218 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010219 case 'N':
10220 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010221 if (C->getZExtValue() <= 255) {
10222 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010223 break;
10224 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010225 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010226 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010227 case 'e': {
10228 // 32-bit signed value
10229 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010230 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10231 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010232 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010233 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010234 break;
10235 }
10236 // FIXME gcc accepts some relocatable values here too, but only in certain
10237 // memory models; it's complicated.
10238 }
10239 return;
10240 }
10241 case 'Z': {
10242 // 32-bit unsigned value
10243 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010244 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10245 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010246 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10247 break;
10248 }
10249 }
10250 // FIXME gcc accepts some relocatable values here too, but only in certain
10251 // memory models; it's complicated.
10252 return;
10253 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010254 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010255 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010256 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010257 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010258 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010259 break;
10260 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010261
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010262 // In any sort of PIC mode addresses need to be computed at runtime by
10263 // adding in a register or some sort of table lookup. These can't
10264 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000010265 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010266 return;
10267
Chris Lattnerdc43a882007-05-03 16:52:29 +000010268 // If we are in non-pic codegen mode, we allow the address of a global (with
10269 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010270 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010271 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010272
Chris Lattner49921962009-05-08 18:23:14 +000010273 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10274 while (1) {
10275 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10276 Offset += GA->getOffset();
10277 break;
10278 } else if (Op.getOpcode() == ISD::ADD) {
10279 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10280 Offset += C->getZExtValue();
10281 Op = Op.getOperand(0);
10282 continue;
10283 }
10284 } else if (Op.getOpcode() == ISD::SUB) {
10285 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10286 Offset += -C->getZExtValue();
10287 Op = Op.getOperand(0);
10288 continue;
10289 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010290 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010291
Chris Lattner49921962009-05-08 18:23:14 +000010292 // Otherwise, this isn't something we can handle, reject it.
10293 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010294 }
Eric Christopherfd179292009-08-27 18:07:15 +000010295
Dan Gohman46510a72010-04-15 01:51:59 +000010296 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010297 // If we require an extra load to get this address, as in PIC mode, we
10298 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010299 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10300 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010301 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010302
Devang Patel0d881da2010-07-06 22:08:15 +000010303 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10304 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010305 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010306 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010307 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010308
Gabor Greifba36cb52008-08-28 21:40:38 +000010309 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010310 Ops.push_back(Result);
10311 return;
10312 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010313 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010314}
10315
Chris Lattner259e97c2006-01-31 19:43:35 +000010316std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010317getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010318 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010319 if (Constraint.size() == 1) {
10320 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010321 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010322 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010323 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10324 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010325 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010326 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10327 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10328 X86::R10D,X86::R11D,X86::R12D,
10329 X86::R13D,X86::R14D,X86::R15D,
10330 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010331 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010332 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10333 X86::SI, X86::DI, X86::R8W,X86::R9W,
10334 X86::R10W,X86::R11W,X86::R12W,
10335 X86::R13W,X86::R14W,X86::R15W,
10336 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010337 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010338 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10339 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10340 X86::R10B,X86::R11B,X86::R12B,
10341 X86::R13B,X86::R14B,X86::R15B,
10342 X86::BPL, X86::SPL, 0);
10343
Owen Anderson825b72b2009-08-11 20:47:22 +000010344 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010345 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10346 X86::RSI, X86::RDI, X86::R8, X86::R9,
10347 X86::R10, X86::R11, X86::R12,
10348 X86::R13, X86::R14, X86::R15,
10349 X86::RBP, X86::RSP, 0);
10350
10351 break;
10352 }
Eric Christopherfd179292009-08-27 18:07:15 +000010353 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010354 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010355 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010356 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010357 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010358 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010359 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010360 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010361 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010362 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10363 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010364 }
10365 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010366
Chris Lattner1efa40f2006-02-22 00:56:39 +000010367 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010368}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010369
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010370std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010371X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010372 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010373 // First, see if this is a constraint that directly corresponds to an LLVM
10374 // register class.
10375 if (Constraint.size() == 1) {
10376 // GCC Constraint Letters
10377 switch (Constraint[0]) {
10378 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010379 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010380 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010381 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010382 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010383 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010384 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010385 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010386 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010387 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010388 case 'R': // LEGACY_REGS
10389 if (VT == MVT::i8)
10390 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10391 if (VT == MVT::i16)
10392 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10393 if (VT == MVT::i32 || !Subtarget->is64Bit())
10394 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10395 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010396 case 'f': // FP Stack registers.
10397 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10398 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010399 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010400 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010401 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010402 return std::make_pair(0U, X86::RFP64RegisterClass);
10403 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010404 case 'y': // MMX_REGS if MMX allowed.
10405 if (!Subtarget->hasMMX()) break;
10406 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010407 case 'Y': // SSE_REGS if SSE2 allowed
10408 if (!Subtarget->hasSSE2()) break;
10409 // FALL THROUGH.
10410 case 'x': // SSE_REGS if SSE1 allowed
10411 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010412
Owen Anderson825b72b2009-08-11 20:47:22 +000010413 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010414 default: break;
10415 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010416 case MVT::f32:
10417 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010418 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010419 case MVT::f64:
10420 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010421 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010422 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010423 case MVT::v16i8:
10424 case MVT::v8i16:
10425 case MVT::v4i32:
10426 case MVT::v2i64:
10427 case MVT::v4f32:
10428 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010429 return std::make_pair(0U, X86::VR128RegisterClass);
10430 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010431 break;
10432 }
10433 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010434
Chris Lattnerf76d1802006-07-31 23:26:50 +000010435 // Use the default implementation in TargetLowering to convert the register
10436 // constraint into a member of a register class.
10437 std::pair<unsigned, const TargetRegisterClass*> Res;
10438 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010439
10440 // Not found as a standard register?
10441 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010442 // Map st(0) -> st(7) -> ST0
10443 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10444 tolower(Constraint[1]) == 's' &&
10445 tolower(Constraint[2]) == 't' &&
10446 Constraint[3] == '(' &&
10447 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10448 Constraint[5] == ')' &&
10449 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010450
Chris Lattner56d77c72009-09-13 22:41:48 +000010451 Res.first = X86::ST0+Constraint[4]-'0';
10452 Res.second = X86::RFP80RegisterClass;
10453 return Res;
10454 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010455
Chris Lattner56d77c72009-09-13 22:41:48 +000010456 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010457 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010458 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010459 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010460 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010461 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010462
10463 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010464 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010465 Res.first = X86::EFLAGS;
10466 Res.second = X86::CCRRegisterClass;
10467 return Res;
10468 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010469
Dale Johannesen330169f2008-11-13 21:52:36 +000010470 // 'A' means EAX + EDX.
10471 if (Constraint == "A") {
10472 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010473 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010474 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010475 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010476 return Res;
10477 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010478
Chris Lattnerf76d1802006-07-31 23:26:50 +000010479 // Otherwise, check to see if this is a register class of the wrong value
10480 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10481 // turn into {ax},{dx}.
10482 if (Res.second->hasType(VT))
10483 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010484
Chris Lattnerf76d1802006-07-31 23:26:50 +000010485 // All of the single-register GCC register classes map their values onto
10486 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10487 // really want an 8-bit or 32-bit register, map to the appropriate register
10488 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010489 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010490 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010491 unsigned DestReg = 0;
10492 switch (Res.first) {
10493 default: break;
10494 case X86::AX: DestReg = X86::AL; break;
10495 case X86::DX: DestReg = X86::DL; break;
10496 case X86::CX: DestReg = X86::CL; break;
10497 case X86::BX: DestReg = X86::BL; break;
10498 }
10499 if (DestReg) {
10500 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010501 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010502 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010503 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010504 unsigned DestReg = 0;
10505 switch (Res.first) {
10506 default: break;
10507 case X86::AX: DestReg = X86::EAX; break;
10508 case X86::DX: DestReg = X86::EDX; break;
10509 case X86::CX: DestReg = X86::ECX; break;
10510 case X86::BX: DestReg = X86::EBX; break;
10511 case X86::SI: DestReg = X86::ESI; break;
10512 case X86::DI: DestReg = X86::EDI; break;
10513 case X86::BP: DestReg = X86::EBP; break;
10514 case X86::SP: DestReg = X86::ESP; break;
10515 }
10516 if (DestReg) {
10517 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010518 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010519 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010520 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010521 unsigned DestReg = 0;
10522 switch (Res.first) {
10523 default: break;
10524 case X86::AX: DestReg = X86::RAX; break;
10525 case X86::DX: DestReg = X86::RDX; break;
10526 case X86::CX: DestReg = X86::RCX; break;
10527 case X86::BX: DestReg = X86::RBX; break;
10528 case X86::SI: DestReg = X86::RSI; break;
10529 case X86::DI: DestReg = X86::RDI; break;
10530 case X86::BP: DestReg = X86::RBP; break;
10531 case X86::SP: DestReg = X86::RSP; break;
10532 }
10533 if (DestReg) {
10534 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010535 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010536 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010537 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010538 } else if (Res.second == X86::FR32RegisterClass ||
10539 Res.second == X86::FR64RegisterClass ||
10540 Res.second == X86::VR128RegisterClass) {
10541 // Handle references to XMM physical registers that got mapped into the
10542 // wrong class. This can happen with constraints like {xmm0} where the
10543 // target independent register mapper will just pick the first match it can
10544 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010545 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010546 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010547 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010548 Res.second = X86::FR64RegisterClass;
10549 else if (X86::VR128RegisterClass->hasType(VT))
10550 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010551 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010552
Chris Lattnerf76d1802006-07-31 23:26:50 +000010553 return Res;
10554}