blob: 67a15406d497a19996c5fc436f53c2e9068ecbf4 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Eric Christopher87f41372010-07-21 09:05:23 +0000346 // We may not have a libcall for MEMBARRIER so we should lower this.
347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
348
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000349 // On X86 and X86-64, atomic operations are lowered to locked instructions.
350 // Locked instructions, in turn, have implicit fence semantics (all memory
351 // operations are flushed before issuing the locked instruction, and they
352 // are not buffered), so we can fold away the common pattern of
353 // fence-atomic-fence.
354 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000355
Mon P Wang63307c32008-05-05 19:05:59 +0000356 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000366
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000367 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 }
376
Evan Cheng3c992d22006-03-07 02:02:57 +0000377 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000378 if (!Subtarget->isTargetDarwin() &&
379 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000380 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000382 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000383
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
391 } else {
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000401
Nate Begemanacc398c2006-01-25 18:21:52 +0000402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000405 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000408 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 }
Evan Chengae642192007-03-02 23:16:35 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000421
Evan Chengc7ce29b2009-02-13 22:36:38 +0000422 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000427
Evan Cheng223547a2006-01-31 22:28:30 +0000428 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000431
432 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000439
Evan Chengd25e9e82006-02-02 00:28:23 +0000440 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000445
Chris Lattnera54aa942006-01-29 06:26:08 +0000446 // Expand FP immediates into loads from the stack, except for the special
447 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455
456 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Nate Begemane1795842008-02-14 08:57:00 +0000472 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
478
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000483 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000485 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000494 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000497 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000506 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000507
Dale Johannesen59a58732007-08-05 18:49:15 +0000508 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000509 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000513 {
514 bool ignored;
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt); // FLD0
519 TmpFlt.changeSign();
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
523 &ignored);
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000532 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000533 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000534
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000535 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000545
Mon P Wangf007a8b2008-11-06 05:31:54 +0000546 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000599 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000600 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
605 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
606 setTruncStoreAction((MVT::SimpleValueType)VT,
607 (MVT::SimpleValueType)InnerVT, Expand);
608 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000611 }
612
Evan Chengc7ce29b2009-02-13 22:36:38 +0000613 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
614 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000615 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000616 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000619
Dale Johannesen76090172010-04-20 22:34:09 +0000620 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
623 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
624 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
625 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
628 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
629 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
630 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
633 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::AND, MVT::v8i8, Promote);
636 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
637 setOperationAction(ISD::AND, MVT::v4i16, Promote);
638 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
639 setOperationAction(ISD::AND, MVT::v2i32, Promote);
640 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::OR, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::OR, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::OR, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
684 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
685 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
686 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000690
691 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
692 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000795 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000796 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000797
Owen Andersond6662ad2009-08-10 20:46:15 +0000798 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000800 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000808 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000809
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000811
Evan Cheng2c3ae372006-04-12 21:21:57 +0000812 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
814 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
815 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
816 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
819 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000820 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
822 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000823 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000824 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000825
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000827 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
828 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
829 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
830 setOperationAction(ISD::FRINT, MVT::f32, Legal);
831 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
832 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
833 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
834 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
835 setOperationAction(ISD::FRINT, MVT::f64, Legal);
836 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
837
Nate Begeman14d12ca2008-02-11 04:19:36 +0000838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
841 // i8 and i16 vectors are custom , because the source register and source
842 // source memory operand types are not the same width. f32 vectors are
843 // custom since the immediate controlling the insert encodes additional
844 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
848 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000849
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000854
855 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858 }
859 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000860
Nate Begeman30a0de92008-07-17 16:51:19 +0000861 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000863 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000864
David Greene9b9838d2009-06-29 16:47:10 +0000865 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
867 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
869 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000870
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
872 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
873 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
874 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
875 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
876 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
877 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
878 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
879 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
880 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
881 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
882 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
883 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
884 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
885 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000886
887 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
889 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
890 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
891 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
892 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
893 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
894 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
895 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
896 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
897 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
898 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
899 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
900 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
901 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000902
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
904 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
905 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
906 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
909 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
910 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
915 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
916 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
917 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
918 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
919 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000920
921#if 0
922 // Not sure we want to do this since there are no 256-bit integer
923 // operations in AVX
924
925 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
926 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
928 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000929
930 // Do not attempt to custom lower non-power-of-2 vectors
931 if (!isPowerOf2_32(VT.getVectorNumElements()))
932 continue;
933
934 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
935 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
936 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
937 }
938
939 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000942 }
David Greene9b9838d2009-06-29 16:47:10 +0000943#endif
944
945#if 0
946 // Not sure we want to do this since there are no 256-bit integer
947 // operations in AVX
948
949 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
950 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
952 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000953
954 if (!VT.is256BitVector()) {
955 continue;
956 }
957 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000963 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000965 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000967 }
968
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000970#endif
971 }
972
Evan Cheng6be2c582006-04-05 23:38:46 +0000973 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000975
Bill Wendling74c37652008-12-09 22:08:41 +0000976 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000981 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000982
Eli Friedman962f5492010-06-02 19:35:46 +0000983 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
984 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000985 //
Eli Friedman962f5492010-06-02 19:35:46 +0000986 // FIXME: We really should do custom legalization for addition and
987 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
988 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000989 if (Subtarget->is64Bit()) {
990 setOperationAction(ISD::SADDO, MVT::i64, Custom);
991 setOperationAction(ISD::UADDO, MVT::i64, Custom);
992 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
993 setOperationAction(ISD::USUBO, MVT::i64, Custom);
994 setOperationAction(ISD::SMULO, MVT::i64, Custom);
995 }
Bill Wendling41ea7e72008-11-24 19:21:46 +0000996
Evan Chengd54f2d52009-03-31 19:38:51 +0000997 if (!Subtarget->is64Bit()) {
998 // These libcalls are not available in 32-bit.
999 setLibcallName(RTLIB::SHL_I128, 0);
1000 setLibcallName(RTLIB::SRL_I128, 0);
1001 setLibcallName(RTLIB::SRA_I128, 0);
1002 }
1003
Evan Cheng206ee9d2006-07-07 08:33:52 +00001004 // We have target-specific dag combine patterns for the following nodes:
1005 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001006 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001007 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001008 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001009 setTargetDAGCombine(ISD::SHL);
1010 setTargetDAGCombine(ISD::SRA);
1011 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001012 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001013 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001014 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001015 if (Subtarget->is64Bit())
1016 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001017
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001018 computeRegisterProperties();
1019
Evan Cheng87ed7162006-02-14 08:25:08 +00001020 // FIXME: These should be based on subtarget info. Plus, the values should
1021 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001022 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001023 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001024 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001025 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001026 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001027}
1028
Scott Michel5b8f82e2008-03-10 15:42:14 +00001029
Owen Anderson825b72b2009-08-11 20:47:22 +00001030MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1031 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001032}
1033
1034
Evan Cheng29286502008-01-23 23:17:41 +00001035/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1036/// the desired ByVal argument alignment.
1037static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1038 if (MaxAlign == 16)
1039 return;
1040 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1041 if (VTy->getBitWidth() == 128)
1042 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001043 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1044 unsigned EltAlign = 0;
1045 getMaxByValAlign(ATy->getElementType(), EltAlign);
1046 if (EltAlign > MaxAlign)
1047 MaxAlign = EltAlign;
1048 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1049 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1050 unsigned EltAlign = 0;
1051 getMaxByValAlign(STy->getElementType(i), EltAlign);
1052 if (EltAlign > MaxAlign)
1053 MaxAlign = EltAlign;
1054 if (MaxAlign == 16)
1055 break;
1056 }
1057 }
1058 return;
1059}
1060
1061/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1062/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001063/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1064/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001065unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001066 if (Subtarget->is64Bit()) {
1067 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001068 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001069 if (TyAlign > 8)
1070 return TyAlign;
1071 return 8;
1072 }
1073
Evan Cheng29286502008-01-23 23:17:41 +00001074 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001075 if (Subtarget->hasSSE1())
1076 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001077 return Align;
1078}
Chris Lattner2b02a442007-02-25 08:29:00 +00001079
Evan Chengf0df0312008-05-15 08:39:06 +00001080/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001081/// and store operations as a result of memset, memcpy, and memmove
1082/// lowering. If DstAlign is zero that means it's safe to destination
1083/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1084/// means there isn't a need to check it against alignment requirement,
1085/// probably because the source does not need to be loaded. If
1086/// 'NonScalarIntSafe' is true, that means it's safe to return a
1087/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1088/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1089/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001090/// It returns EVT::Other if the type should be determined using generic
1091/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001092EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001093X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1094 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001095 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001096 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001097 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001098 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1099 // linux. This is because the stack realignment code can't handle certain
1100 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001101 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001102 if (NonScalarIntSafe &&
1103 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001104 if (Size >= 16 &&
1105 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001106 ((DstAlign == 0 || DstAlign >= 16) &&
1107 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001108 Subtarget->getStackAlignment() >= 16) {
1109 if (Subtarget->hasSSE2())
1110 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001111 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001112 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001113 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001114 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001115 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001116 Subtarget->hasSSE2()) {
1117 // Do not use f64 to lower memcpy if source is string constant. It's
1118 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001119 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001120 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001121 }
Evan Chengf0df0312008-05-15 08:39:06 +00001122 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001123 return MVT::i64;
1124 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001125}
1126
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001127/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1128/// current function. The returned value is a member of the
1129/// MachineJumpTableInfo::JTEntryKind enum.
1130unsigned X86TargetLowering::getJumpTableEncoding() const {
1131 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1132 // symbol.
1133 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1134 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001135 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001136
1137 // Otherwise, use the normal jump table encoding heuristics.
1138 return TargetLowering::getJumpTableEncoding();
1139}
1140
Chris Lattner589c6f62010-01-26 06:28:43 +00001141/// getPICBaseSymbol - Return the X86-32 PIC base.
1142MCSymbol *
1143X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1144 MCContext &Ctx) const {
1145 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001146 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1147 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001148}
1149
1150
Chris Lattnerc64daab2010-01-26 05:02:42 +00001151const MCExpr *
1152X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1153 const MachineBasicBlock *MBB,
1154 unsigned uid,MCContext &Ctx) const{
1155 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1156 Subtarget->isPICStyleGOT());
1157 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1158 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001159 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1160 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001161}
1162
Evan Chengcc415862007-11-09 01:32:10 +00001163/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1164/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001165SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001166 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001167 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001168 // This doesn't have DebugLoc associated with it, but is not really the
1169 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001170 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001171 return Table;
1172}
1173
Chris Lattner589c6f62010-01-26 06:28:43 +00001174/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1175/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1176/// MCExpr.
1177const MCExpr *X86TargetLowering::
1178getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1179 MCContext &Ctx) const {
1180 // X86-64 uses RIP relative addressing based on the jump table label.
1181 if (Subtarget->isPICStyleRIPRel())
1182 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1183
1184 // Otherwise, the reference is relative to the PIC base.
1185 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1186}
1187
Bill Wendlingb4202b82009-07-01 18:50:55 +00001188/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001189unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001190 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001191}
1192
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001193bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1194 unsigned &Offset) const {
1195 if (!Subtarget->isTargetLinux())
1196 return false;
1197
1198 if (Subtarget->is64Bit()) {
1199 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1200 Offset = 0x28;
1201 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1202 AddressSpace = 256;
1203 else
1204 AddressSpace = 257;
1205 } else {
1206 // %gs:0x14 on i386
1207 Offset = 0x14;
1208 AddressSpace = 256;
1209 }
1210 return true;
1211}
1212
1213
Chris Lattner2b02a442007-02-25 08:29:00 +00001214//===----------------------------------------------------------------------===//
1215// Return Value Calling Convention Implementation
1216//===----------------------------------------------------------------------===//
1217
Chris Lattner59ed56b2007-02-28 04:55:35 +00001218#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001219
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001220bool
1221X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001222 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001223 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001224 SmallVector<CCValAssign, 16> RVLocs;
1225 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001226 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001227 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001228}
1229
Dan Gohman98ca4f22009-08-05 01:29:28 +00001230SDValue
1231X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001232 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001233 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001234 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001235 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001236 MachineFunction &MF = DAG.getMachineFunction();
1237 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001238
Chris Lattner9774c912007-02-27 05:28:59 +00001239 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001240 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1241 RVLocs, *DAG.getContext());
1242 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001243
Evan Chengdcea1632010-02-04 02:40:39 +00001244 // Add the regs to the liveout set for the function.
1245 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1246 for (unsigned i = 0; i != RVLocs.size(); ++i)
1247 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1248 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001249
Dan Gohman475871a2008-07-27 21:46:04 +00001250 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001251
Dan Gohman475871a2008-07-27 21:46:04 +00001252 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001253 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1254 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001255 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1256 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001257
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001258 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001259 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1260 CCValAssign &VA = RVLocs[i];
1261 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001262 SDValue ValToCopy = OutVals[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00001263
Chris Lattner447ff682008-03-11 03:23:40 +00001264 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1265 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001266 if (VA.getLocReg() == X86::ST0 ||
1267 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001268 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1269 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001270 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001271 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001272 RetOps.push_back(ValToCopy);
1273 // Don't emit a copytoreg.
1274 continue;
1275 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001276
Evan Cheng242b38b2009-02-23 09:03:22 +00001277 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1278 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001279 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001280 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001281 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001282 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001283 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001284 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001285 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001286 }
1287
Dale Johannesendd64c412009-02-04 00:33:20 +00001288 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001289 Flag = Chain.getValue(1);
1290 }
Dan Gohman61a92132008-04-21 23:59:07 +00001291
1292 // The x86-64 ABI for returning structs by value requires that we copy
1293 // the sret argument into %rax for the return. We saved the argument into
1294 // a virtual register in the entry block, so now we copy the value out
1295 // and into %rax.
1296 if (Subtarget->is64Bit() &&
1297 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1298 MachineFunction &MF = DAG.getMachineFunction();
1299 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1300 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001301 assert(Reg &&
1302 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001303 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001304
Dale Johannesendd64c412009-02-04 00:33:20 +00001305 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001306 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001307
1308 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001309 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001310 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001311
Chris Lattner447ff682008-03-11 03:23:40 +00001312 RetOps[0] = Chain; // Update chain.
1313
1314 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001315 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001316 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001317
1318 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001319 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001320}
1321
Dan Gohman98ca4f22009-08-05 01:29:28 +00001322/// LowerCallResult - Lower the result values of a call into the
1323/// appropriate copies out of appropriate physical registers.
1324///
1325SDValue
1326X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001327 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001328 const SmallVectorImpl<ISD::InputArg> &Ins,
1329 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001330 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001331
Chris Lattnere32bbf62007-02-28 07:09:55 +00001332 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001333 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001334 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001335 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001336 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001337 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001338
Chris Lattner3085e152007-02-25 08:59:22 +00001339 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001340 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001341 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001342 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001343
Torok Edwin3f142c32009-02-01 18:15:56 +00001344 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001345 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001347 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001348 }
1349
Evan Cheng79fb3b42009-02-20 20:43:02 +00001350 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001351
1352 // If this is a call to a function that returns an fp value on the floating
1353 // point stack, we must guarantee the the value is popped from the stack, so
1354 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1355 // if the return value is not used. We use the FpGET_ST0 instructions
1356 // instead.
1357 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1358 // If we prefer to use the value in xmm registers, copy it out as f80 and
1359 // use a truncate to move it from fp stack reg to xmm reg.
1360 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1361 bool isST0 = VA.getLocReg() == X86::ST0;
1362 unsigned Opc = 0;
1363 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1364 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1365 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1366 SDValue Ops[] = { Chain, InFlag };
1367 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1368 Ops, 2), 1);
1369 Val = Chain.getValue(0);
1370
1371 // Round the f80 to the right size, which also moves it to the appropriate
1372 // xmm register.
1373 if (CopyVT != VA.getValVT())
1374 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1375 // This truncation won't change the value.
1376 DAG.getIntPtrConstant(1));
1377 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001378 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1379 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1380 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001381 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001382 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001383 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1384 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001385 } else {
1386 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001387 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001388 Val = Chain.getValue(0);
1389 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001390 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1391 } else {
1392 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1393 CopyVT, InFlag).getValue(1);
1394 Val = Chain.getValue(0);
1395 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001396 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001397 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001398 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001399
Dan Gohman98ca4f22009-08-05 01:29:28 +00001400 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001401}
1402
1403
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001404//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001405// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001406//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001407// StdCall calling convention seems to be standard for many Windows' API
1408// routines and around. It differs from C calling convention just a little:
1409// callee should clean up the stack, not caller. Symbols should be also
1410// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001411// For info on fast calling convention see Fast Calling Convention (tail call)
1412// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001413
Dan Gohman98ca4f22009-08-05 01:29:28 +00001414/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001415/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001416static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1417 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001418 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001419
Dan Gohman98ca4f22009-08-05 01:29:28 +00001420 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001421}
1422
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001423/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001424/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001425static bool
1426ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1427 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001428 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001429
Dan Gohman98ca4f22009-08-05 01:29:28 +00001430 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001431}
1432
Dan Gohman095cc292008-09-13 01:54:27 +00001433/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1434/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001435CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001436 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001437 if (CC == CallingConv::GHC)
1438 return CC_X86_64_GHC;
1439 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001440 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001441 else
1442 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001443 }
1444
Gordon Henriksen86737662008-01-05 16:56:59 +00001445 if (CC == CallingConv::X86_FastCall)
1446 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001447 else if (CC == CallingConv::X86_ThisCall)
1448 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001449 else if (CC == CallingConv::Fast)
1450 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001451 else if (CC == CallingConv::GHC)
1452 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001453 else
1454 return CC_X86_32_C;
1455}
1456
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001457/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1458/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001459/// the specific parameter attribute. The copy will be passed as a byval
1460/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001461static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001462CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001463 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1464 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001465 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001466 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001467 /*isVolatile*/false, /*AlwaysInline=*/true,
1468 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001469}
1470
Chris Lattner29689432010-03-11 00:22:57 +00001471/// IsTailCallConvention - Return true if the calling convention is one that
1472/// supports tail call optimization.
1473static bool IsTailCallConvention(CallingConv::ID CC) {
1474 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1475}
1476
Evan Cheng0c439eb2010-01-27 00:07:07 +00001477/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1478/// a tailcall target by changing its ABI.
1479static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001480 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001481}
1482
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483SDValue
1484X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001485 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001486 const SmallVectorImpl<ISD::InputArg> &Ins,
1487 DebugLoc dl, SelectionDAG &DAG,
1488 const CCValAssign &VA,
1489 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001490 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001491 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001492 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001493 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001494 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001495 EVT ValVT;
1496
1497 // If value is passed by pointer we have address passed instead of the value
1498 // itself.
1499 if (VA.getLocInfo() == CCValAssign::Indirect)
1500 ValVT = VA.getLocVT();
1501 else
1502 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001503
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001504 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001505 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001506 // In case of tail call optimization mark all arguments mutable. Since they
1507 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001508 if (Flags.isByVal()) {
1509 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001510 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001511 return DAG.getFrameIndex(FI, getPointerTy());
1512 } else {
1513 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001514 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001515 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1516 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001517 PseudoSourceValue::getFixedStack(FI), 0,
1518 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001519 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001520}
1521
Dan Gohman475871a2008-07-27 21:46:04 +00001522SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001523X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001524 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001525 bool isVarArg,
1526 const SmallVectorImpl<ISD::InputArg> &Ins,
1527 DebugLoc dl,
1528 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001529 SmallVectorImpl<SDValue> &InVals)
1530 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001531 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001532 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001533
Gordon Henriksen86737662008-01-05 16:56:59 +00001534 const Function* Fn = MF.getFunction();
1535 if (Fn->hasExternalLinkage() &&
1536 Subtarget->isTargetCygMing() &&
1537 Fn->getName() == "main")
1538 FuncInfo->setForceFramePointer(true);
1539
Evan Cheng1bc78042006-04-26 01:20:17 +00001540 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001541 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001542 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001543
Chris Lattner29689432010-03-11 00:22:57 +00001544 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1545 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001546
Chris Lattner638402b2007-02-28 07:00:42 +00001547 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001548 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001549 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1550 ArgLocs, *DAG.getContext());
1551 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001552
Chris Lattnerf39f7712007-02-28 05:46:49 +00001553 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001554 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001555 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1556 CCValAssign &VA = ArgLocs[i];
1557 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1558 // places.
1559 assert(VA.getValNo() != LastVal &&
1560 "Don't support value assigned to multiple locs yet");
1561 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001562
Chris Lattnerf39f7712007-02-28 05:46:49 +00001563 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001564 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001565 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001566 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001567 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001568 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001569 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001570 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001571 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001572 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001573 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001574 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001575 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001576 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1577 RC = X86::VR64RegisterClass;
1578 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001579 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001580
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001581 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001582 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001583
Chris Lattnerf39f7712007-02-28 05:46:49 +00001584 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1585 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1586 // right size.
1587 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001588 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001589 DAG.getValueType(VA.getValVT()));
1590 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001591 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001592 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001593 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001594 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001595
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001596 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001597 // Handle MMX values passed in XMM regs.
1598 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001599 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1600 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001601 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1602 } else
1603 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001604 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001605 } else {
1606 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001607 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001608 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001609
1610 // If value is passed via pointer - do a load.
1611 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001612 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1613 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001614
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001616 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001617
Dan Gohman61a92132008-04-21 23:59:07 +00001618 // The x86-64 ABI for returning structs by value requires that we copy
1619 // the sret argument into %rax for the return. Save the argument into
1620 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001621 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001622 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1623 unsigned Reg = FuncInfo->getSRetReturnReg();
1624 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001625 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001626 FuncInfo->setSRetReturnReg(Reg);
1627 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001628 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001629 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001630 }
1631
Chris Lattnerf39f7712007-02-28 05:46:49 +00001632 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001633 // Align stack specially for tail calls.
1634 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001635 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001636
Evan Cheng1bc78042006-04-26 01:20:17 +00001637 // If the function takes variable number of arguments, make a frame index for
1638 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001639 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001640 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1641 CallConv != CallingConv::X86_ThisCall)) {
Evan Chenged2ae132010-07-03 00:40:23 +00001642 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001643 }
1644 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001645 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1646
1647 // FIXME: We should really autogenerate these arrays
1648 static const unsigned GPR64ArgRegsWin64[] = {
1649 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001650 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001651 static const unsigned XMMArgRegsWin64[] = {
1652 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1653 };
1654 static const unsigned GPR64ArgRegs64Bit[] = {
1655 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1656 };
1657 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001658 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1659 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1660 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001661 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1662
1663 if (IsWin64) {
1664 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1665 GPR64ArgRegs = GPR64ArgRegsWin64;
1666 XMMArgRegs = XMMArgRegsWin64;
1667 } else {
1668 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1669 GPR64ArgRegs = GPR64ArgRegs64Bit;
1670 XMMArgRegs = XMMArgRegs64Bit;
1671 }
1672 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1673 TotalNumIntRegs);
1674 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1675 TotalNumXMMRegs);
1676
Devang Patel578efa92009-06-05 21:57:13 +00001677 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001678 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001679 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001680 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001681 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001682 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001683 // Kernel mode asks for SSE to be disabled, so don't push them
1684 // on the stack.
1685 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001686
Gordon Henriksen86737662008-01-05 16:56:59 +00001687 // For X86-64, if there are vararg parameters that are passed via
1688 // registers, then we must store them to their spots on the stack so they
1689 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001690 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1691 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1692 FuncInfo->setRegSaveFrameIndex(
1693 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1694 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001695
Gordon Henriksen86737662008-01-05 16:56:59 +00001696 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001697 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001698 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1699 getPointerTy());
1700 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001701 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001702 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1703 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001704 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1705 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001706 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001707 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001708 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001709 PseudoSourceValue::getFixedStack(
1710 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001711 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001712 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001713 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001715
Dan Gohmanface41a2009-08-16 21:24:25 +00001716 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1717 // Now store the XMM (fp + vector) parameter registers.
1718 SmallVector<SDValue, 11> SaveXMMOps;
1719 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001720
Dan Gohmanface41a2009-08-16 21:24:25 +00001721 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1722 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1723 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001724
Dan Gohman1e93df62010-04-17 14:41:14 +00001725 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1726 FuncInfo->getRegSaveFrameIndex()));
1727 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1728 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001729
Dan Gohmanface41a2009-08-16 21:24:25 +00001730 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1731 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1732 X86::VR128RegisterClass);
1733 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1734 SaveXMMOps.push_back(Val);
1735 }
1736 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1737 MVT::Other,
1738 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001739 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001740
1741 if (!MemOps.empty())
1742 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1743 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001744 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001745 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001746
Gordon Henriksen86737662008-01-05 16:56:59 +00001747 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001748 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001749 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001750 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001751 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001752 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001753 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001754 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001755 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001756
Gordon Henriksen86737662008-01-05 16:56:59 +00001757 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001758 // RegSaveFrameIndex is X86-64 only.
1759 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001760 if (CallConv == CallingConv::X86_FastCall ||
1761 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001762 // fastcc functions can't have varargs.
1763 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001764 }
Evan Cheng25caf632006-05-23 21:06:34 +00001765
Dan Gohman98ca4f22009-08-05 01:29:28 +00001766 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001767}
1768
Dan Gohman475871a2008-07-27 21:46:04 +00001769SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001770X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1771 SDValue StackPtr, SDValue Arg,
1772 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001773 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001774 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001775 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001776 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001777 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001778 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001779 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001780 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001781 }
Dale Johannesenace16102009-02-03 19:33:06 +00001782 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001783 PseudoSourceValue::getStack(), LocMemOffset,
1784 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001785}
1786
Bill Wendling64e87322009-01-16 19:25:27 +00001787/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001788/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001789SDValue
1790X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001791 SDValue &OutRetAddr, SDValue Chain,
1792 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001793 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001794 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001795 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001796 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001797
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001798 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001799 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001800 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001801}
1802
1803/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1804/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001805static SDValue
1806EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001807 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001808 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001809 // Store the return address to the appropriate stack slot.
1810 if (!FPDiff) return Chain;
1811 // Calculate the new stack slot for the return address.
1812 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001813 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001814 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001815 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001816 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001817 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001818 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1819 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001820 return Chain;
1821}
1822
Dan Gohman98ca4f22009-08-05 01:29:28 +00001823SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001824X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001825 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001826 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001827 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001828 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001829 const SmallVectorImpl<ISD::InputArg> &Ins,
1830 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001831 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001832 MachineFunction &MF = DAG.getMachineFunction();
1833 bool Is64Bit = Subtarget->is64Bit();
1834 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001835 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836
Evan Cheng5f941932010-02-05 02:21:12 +00001837 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001838 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001839 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1840 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001841 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001842
1843 // Sibcalls are automatically detected tailcalls which do not require
1844 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001845 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001846 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001847
1848 if (isTailCall)
1849 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001850 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001851
Chris Lattner29689432010-03-11 00:22:57 +00001852 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1853 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001854
Chris Lattner638402b2007-02-28 07:00:42 +00001855 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001856 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1858 ArgLocs, *DAG.getContext());
1859 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001860
Chris Lattner423c5f42007-02-28 05:31:48 +00001861 // Get a count of how many bytes are to be pushed on the stack.
1862 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001863 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001864 // This is a sibcall. The memory operands are available in caller's
1865 // own caller's stack.
1866 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001867 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001868 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001869
Gordon Henriksen86737662008-01-05 16:56:59 +00001870 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001871 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001872 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001873 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001874 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1875 FPDiff = NumBytesCallerPushed - NumBytes;
1876
1877 // Set the delta of movement of the returnaddr stackslot.
1878 // But only set if delta is greater than previous delta.
1879 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1880 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1881 }
1882
Evan Chengf22f9b32010-02-06 03:28:46 +00001883 if (!IsSibcall)
1884 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001885
Dan Gohman475871a2008-07-27 21:46:04 +00001886 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001887 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001888 if (isTailCall && FPDiff)
1889 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1890 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001891
Dan Gohman475871a2008-07-27 21:46:04 +00001892 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1893 SmallVector<SDValue, 8> MemOpChains;
1894 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001895
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001896 // Walk the register/memloc assignments, inserting copies/loads. In the case
1897 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001898 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1899 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001900 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001901 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001903 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001904
Chris Lattner423c5f42007-02-28 05:31:48 +00001905 // Promote the value if needed.
1906 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001907 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001908 case CCValAssign::Full: break;
1909 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001910 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001911 break;
1912 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001913 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001914 break;
1915 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001916 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1917 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001918 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1919 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1920 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001921 } else
1922 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1923 break;
1924 case CCValAssign::BCvt:
1925 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001926 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001927 case CCValAssign::Indirect: {
1928 // Store the argument.
1929 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001930 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001931 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001932 PseudoSourceValue::getFixedStack(FI), 0,
1933 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001934 Arg = SpillSlot;
1935 break;
1936 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001937 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001938
Chris Lattner423c5f42007-02-28 05:31:48 +00001939 if (VA.isRegLoc()) {
1940 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001941 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001942 assert(VA.isMemLoc());
1943 if (StackPtr.getNode() == 0)
1944 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1945 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1946 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001947 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001948 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001949
Evan Cheng32fe1032006-05-25 00:59:30 +00001950 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001952 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001953
Evan Cheng347d5f72006-04-28 21:29:37 +00001954 // Build a sequence of copy-to-reg nodes chained together with token chain
1955 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001956 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001957 // Tail call byval lowering might overwrite argument registers so in case of
1958 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001959 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001960 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001961 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001962 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001963 InFlag = Chain.getValue(1);
1964 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001965
Chris Lattner88e1fd52009-07-09 04:24:46 +00001966 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001967 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1968 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001969 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001970 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1971 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001972 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001973 InFlag);
1974 InFlag = Chain.getValue(1);
1975 } else {
1976 // If we are tail calling and generating PIC/GOT style code load the
1977 // address of the callee into ECX. The value in ecx is used as target of
1978 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1979 // for tail calls on PIC/GOT architectures. Normally we would just put the
1980 // address of GOT into ebx and then call target@PLT. But for tail calls
1981 // ebx would be restored (since ebx is callee saved) before jumping to the
1982 // target@PLT.
1983
1984 // Note: The actual moving to ECX is done further down.
1985 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1986 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1987 !G->getGlobal()->hasProtectedVisibility())
1988 Callee = LowerGlobalAddress(Callee, DAG);
1989 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001990 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001991 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001992 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001993
Gordon Henriksen86737662008-01-05 16:56:59 +00001994 if (Is64Bit && isVarArg) {
1995 // From AMD64 ABI document:
1996 // For calls that may call functions that use varargs or stdargs
1997 // (prototype-less calls or calls to functions containing ellipsis (...) in
1998 // the declaration) %al is used as hidden argument to specify the number
1999 // of SSE registers used. The contents of %al do not need to match exactly
2000 // the number of registers, but must be an ubound on the number of SSE
2001 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002002
2003 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00002004 // Count the number of XMM registers allocated.
2005 static const unsigned XMMArgRegs[] = {
2006 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2007 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2008 };
2009 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002010 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002011 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002012
Dale Johannesendd64c412009-02-04 00:33:20 +00002013 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002014 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002015 InFlag = Chain.getValue(1);
2016 }
2017
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002018
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002019 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002020 if (isTailCall) {
2021 // Force all the incoming stack arguments to be loaded from the stack
2022 // before any new outgoing arguments are stored to the stack, because the
2023 // outgoing stack slots may alias the incoming argument stack slots, and
2024 // the alias isn't otherwise explicit. This is slightly more conservative
2025 // than necessary, because it means that each store effectively depends
2026 // on every argument instead of just those arguments it would clobber.
2027 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2028
Dan Gohman475871a2008-07-27 21:46:04 +00002029 SmallVector<SDValue, 8> MemOpChains2;
2030 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002031 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002032 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002033 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002034 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002035 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2036 CCValAssign &VA = ArgLocs[i];
2037 if (VA.isRegLoc())
2038 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002039 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002040 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002041 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002042 // Create frame index.
2043 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002044 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002045 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002046 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002047
Duncan Sands276dcbd2008-03-21 09:14:45 +00002048 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002049 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002050 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002051 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002052 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002053 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002054 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002055
Dan Gohman98ca4f22009-08-05 01:29:28 +00002056 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2057 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002058 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002059 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002060 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002061 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002062 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002063 PseudoSourceValue::getFixedStack(FI), 0,
2064 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002065 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002066 }
2067 }
2068
2069 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002070 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002071 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002072
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002073 // Copy arguments to their registers.
2074 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002075 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002076 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002077 InFlag = Chain.getValue(1);
2078 }
Dan Gohman475871a2008-07-27 21:46:04 +00002079 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002080
Gordon Henriksen86737662008-01-05 16:56:59 +00002081 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002082 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002083 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002084 }
2085
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002086 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2087 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2088 // In the 64-bit large code model, we have to make all calls
2089 // through a register, since the call instruction's 32-bit
2090 // pc-relative offset may not be large enough to hold the whole
2091 // address.
2092 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002093 // If the callee is a GlobalAddress node (quite common, every direct call
2094 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2095 // it.
2096
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002097 // We should use extra load for direct calls to dllimported functions in
2098 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002099 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002100 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002101 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002102
Chris Lattner48a7d022009-07-09 05:02:21 +00002103 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2104 // external symbols most go through the PLT in PIC mode. If the symbol
2105 // has hidden or protected visibility, or if it is static or local, then
2106 // we don't need to use the PLT - we can directly call it.
2107 if (Subtarget->isTargetELF() &&
2108 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002109 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002110 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002111 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002112 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2113 Subtarget->getDarwinVers() < 9) {
2114 // PC-relative references to external symbols should go through $stub,
2115 // unless we're building with the leopard linker or later, which
2116 // automatically synthesizes these stubs.
2117 OpFlags = X86II::MO_DARWIN_STUB;
2118 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002119
Devang Patel0d881da2010-07-06 22:08:15 +00002120 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002121 G->getOffset(), OpFlags);
2122 }
Bill Wendling056292f2008-09-16 21:48:12 +00002123 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002124 unsigned char OpFlags = 0;
2125
2126 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2127 // symbols should go through the PLT.
2128 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002129 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002130 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002131 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002132 Subtarget->getDarwinVers() < 9) {
2133 // PC-relative references to external symbols should go through $stub,
2134 // unless we're building with the leopard linker or later, which
2135 // automatically synthesizes these stubs.
2136 OpFlags = X86II::MO_DARWIN_STUB;
2137 }
Eric Christopherfd179292009-08-27 18:07:15 +00002138
Chris Lattner48a7d022009-07-09 05:02:21 +00002139 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2140 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002141 }
2142
Chris Lattnerd96d0722007-02-25 06:40:16 +00002143 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002145 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002146
Evan Chengf22f9b32010-02-06 03:28:46 +00002147 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002148 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2149 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002150 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002151 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002152
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002153 Ops.push_back(Chain);
2154 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002155
Dan Gohman98ca4f22009-08-05 01:29:28 +00002156 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002158
Gordon Henriksen86737662008-01-05 16:56:59 +00002159 // Add argument registers to the end of the list so that they are known live
2160 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002161 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2162 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2163 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002164
Evan Cheng586ccac2008-03-18 23:36:35 +00002165 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002166 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002167 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2168
2169 // Add an implicit use of AL for x86 vararg functions.
2170 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002171 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002172
Gabor Greifba36cb52008-08-28 21:40:38 +00002173 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002174 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002175
Dan Gohman98ca4f22009-08-05 01:29:28 +00002176 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002177 // We used to do:
2178 //// If this is the first return lowered for this function, add the regs
2179 //// to the liveout set for the function.
2180 // This isn't right, although it's probably harmless on x86; liveouts
2181 // should be computed from returns not tail calls. Consider a void
2182 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002183 return DAG.getNode(X86ISD::TC_RETURN, dl,
2184 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002185 }
2186
Dale Johannesenace16102009-02-03 19:33:06 +00002187 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002188 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002189
Chris Lattner2d297092006-05-23 18:50:38 +00002190 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002191 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002192 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002193 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002194 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002195 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002196 // pops the hidden struct pointer, so we have to push it back.
2197 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002198 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002199 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002200 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002201
Gordon Henriksenae636f82008-01-03 16:47:34 +00002202 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002203 if (!IsSibcall) {
2204 Chain = DAG.getCALLSEQ_END(Chain,
2205 DAG.getIntPtrConstant(NumBytes, true),
2206 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2207 true),
2208 InFlag);
2209 InFlag = Chain.getValue(1);
2210 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002211
Chris Lattner3085e152007-02-25 08:59:22 +00002212 // Handle result values, copying them out of physregs into vregs that we
2213 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002214 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2215 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002216}
2217
Evan Cheng25ab6902006-09-08 06:48:29 +00002218
2219//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002220// Fast Calling Convention (tail call) implementation
2221//===----------------------------------------------------------------------===//
2222
2223// Like std call, callee cleans arguments, convention except that ECX is
2224// reserved for storing the tail called function address. Only 2 registers are
2225// free for argument passing (inreg). Tail call optimization is performed
2226// provided:
2227// * tailcallopt is enabled
2228// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002229// On X86_64 architecture with GOT-style position independent code only local
2230// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002231// To keep the stack aligned according to platform abi the function
2232// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2233// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002234// If a tail called function callee has more arguments than the caller the
2235// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002236// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002237// original REtADDR, but before the saved framepointer or the spilled registers
2238// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2239// stack layout:
2240// arg1
2241// arg2
2242// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002243// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002244// move area ]
2245// (possible EBP)
2246// ESI
2247// EDI
2248// local1 ..
2249
2250/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2251/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002252unsigned
2253X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2254 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002255 MachineFunction &MF = DAG.getMachineFunction();
2256 const TargetMachine &TM = MF.getTarget();
2257 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2258 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002259 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002260 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002261 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002262 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2263 // Number smaller than 12 so just add the difference.
2264 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2265 } else {
2266 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002267 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002268 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002269 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002270 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002271}
2272
Evan Cheng5f941932010-02-05 02:21:12 +00002273/// MatchingStackOffset - Return true if the given stack call argument is
2274/// already available in the same position (relatively) of the caller's
2275/// incoming argument stack.
2276static
2277bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2278 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2279 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002280 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2281 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002282 if (Arg.getOpcode() == ISD::CopyFromReg) {
2283 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2284 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2285 return false;
2286 MachineInstr *Def = MRI->getVRegDef(VR);
2287 if (!Def)
2288 return false;
2289 if (!Flags.isByVal()) {
2290 if (!TII->isLoadFromStackSlot(Def, FI))
2291 return false;
2292 } else {
2293 unsigned Opcode = Def->getOpcode();
2294 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2295 Def->getOperand(1).isFI()) {
2296 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002297 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002298 } else
2299 return false;
2300 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002301 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2302 if (Flags.isByVal())
2303 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002304 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002305 // define @foo(%struct.X* %A) {
2306 // tail call @bar(%struct.X* byval %A)
2307 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002308 return false;
2309 SDValue Ptr = Ld->getBasePtr();
2310 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2311 if (!FINode)
2312 return false;
2313 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002314 } else
2315 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002316
Evan Cheng4cae1332010-03-05 08:38:04 +00002317 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002318 if (!MFI->isFixedObjectIndex(FI))
2319 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002320 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002321}
2322
Dan Gohman98ca4f22009-08-05 01:29:28 +00002323/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2324/// for tail call optimization. Targets which want to do tail call
2325/// optimization should implement this function.
2326bool
2327X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002328 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002329 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002330 bool isCalleeStructRet,
2331 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002332 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002333 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002334 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002335 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002336 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002337 CalleeCC != CallingConv::C)
2338 return false;
2339
Evan Cheng7096ae42010-01-29 06:45:59 +00002340 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002341 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002342 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002343 CallingConv::ID CallerCC = CallerF->getCallingConv();
2344 bool CCMatch = CallerCC == CalleeCC;
2345
Dan Gohman1797ed52010-02-08 20:27:50 +00002346 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002347 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002348 return true;
2349 return false;
2350 }
2351
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002352 // Look for obvious safe cases to perform tail call optimization that do not
2353 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002354
Evan Cheng2c12cb42010-03-26 16:26:03 +00002355 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2356 // emit a special epilogue.
2357 if (RegInfo->needsStackRealignment(MF))
2358 return false;
2359
Evan Cheng3c262ee2010-03-26 02:13:13 +00002360 // Do not sibcall optimize vararg calls unless the call site is not passing any
2361 // arguments.
2362 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002363 return false;
2364
Evan Chenga375d472010-03-15 18:54:48 +00002365 // Also avoid sibcall optimization if either caller or callee uses struct
2366 // return semantics.
2367 if (isCalleeStructRet || isCallerStructRet)
2368 return false;
2369
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002370 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2371 // Therefore if it's not used by the call it is not safe to optimize this into
2372 // a sibcall.
2373 bool Unused = false;
2374 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2375 if (!Ins[i].Used) {
2376 Unused = true;
2377 break;
2378 }
2379 }
2380 if (Unused) {
2381 SmallVector<CCValAssign, 16> RVLocs;
2382 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2383 RVLocs, *DAG.getContext());
2384 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002385 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002386 CCValAssign &VA = RVLocs[i];
2387 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2388 return false;
2389 }
2390 }
2391
Evan Cheng13617962010-04-30 01:12:32 +00002392 // If the calling conventions do not match, then we'd better make sure the
2393 // results are returned in the same way as what the caller expects.
2394 if (!CCMatch) {
2395 SmallVector<CCValAssign, 16> RVLocs1;
2396 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2397 RVLocs1, *DAG.getContext());
2398 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2399
2400 SmallVector<CCValAssign, 16> RVLocs2;
2401 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2402 RVLocs2, *DAG.getContext());
2403 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2404
2405 if (RVLocs1.size() != RVLocs2.size())
2406 return false;
2407 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2408 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2409 return false;
2410 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2411 return false;
2412 if (RVLocs1[i].isRegLoc()) {
2413 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2414 return false;
2415 } else {
2416 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2417 return false;
2418 }
2419 }
2420 }
2421
Evan Chenga6bff982010-01-30 01:22:00 +00002422 // If the callee takes no arguments then go on to check the results of the
2423 // call.
2424 if (!Outs.empty()) {
2425 // Check if stack adjustment is needed. For now, do not do this if any
2426 // argument is passed on the stack.
2427 SmallVector<CCValAssign, 16> ArgLocs;
2428 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2429 ArgLocs, *DAG.getContext());
2430 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002431 if (CCInfo.getNextStackOffset()) {
2432 MachineFunction &MF = DAG.getMachineFunction();
2433 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2434 return false;
2435 if (Subtarget->isTargetWin64())
2436 // Win64 ABI has additional complications.
2437 return false;
2438
2439 // Check if the arguments are already laid out in the right way as
2440 // the caller's fixed stack objects.
2441 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002442 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2443 const X86InstrInfo *TII =
2444 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002445 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2446 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002447 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002448 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002449 if (VA.getLocInfo() == CCValAssign::Indirect)
2450 return false;
2451 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002452 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2453 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002454 return false;
2455 }
2456 }
2457 }
Evan Cheng9c044672010-05-29 01:35:22 +00002458
2459 // If the tailcall address may be in a register, then make sure it's
2460 // possible to register allocate for it. In 32-bit, the call address can
2461 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002462 // callee-saved registers are restored. These happen to be the same
2463 // registers used to pass 'inreg' arguments so watch out for those.
2464 if (!Subtarget->is64Bit() &&
2465 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002466 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002467 unsigned NumInRegs = 0;
2468 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2469 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002470 if (!VA.isRegLoc())
2471 continue;
2472 unsigned Reg = VA.getLocReg();
2473 switch (Reg) {
2474 default: break;
2475 case X86::EAX: case X86::EDX: case X86::ECX:
2476 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002477 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002478 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002479 }
2480 }
2481 }
Evan Chenga6bff982010-01-30 01:22:00 +00002482 }
Evan Chengb1712452010-01-27 06:25:16 +00002483
Evan Cheng86809cc2010-02-03 03:28:02 +00002484 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002485}
2486
Dan Gohman3df24e62008-09-03 23:12:08 +00002487FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002488X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2489 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002490}
2491
2492
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002493//===----------------------------------------------------------------------===//
2494// Other Lowering Hooks
2495//===----------------------------------------------------------------------===//
2496
2497
Dan Gohmand858e902010-04-17 15:26:15 +00002498SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002499 MachineFunction &MF = DAG.getMachineFunction();
2500 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2501 int ReturnAddrIndex = FuncInfo->getRAIndex();
2502
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002503 if (ReturnAddrIndex == 0) {
2504 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002505 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002506 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002507 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002508 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002509 }
2510
Evan Cheng25ab6902006-09-08 06:48:29 +00002511 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002512}
2513
2514
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002515bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2516 bool hasSymbolicDisplacement) {
2517 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002518 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002519 return false;
2520
2521 // If we don't have a symbolic displacement - we don't have any extra
2522 // restrictions.
2523 if (!hasSymbolicDisplacement)
2524 return true;
2525
2526 // FIXME: Some tweaks might be needed for medium code model.
2527 if (M != CodeModel::Small && M != CodeModel::Kernel)
2528 return false;
2529
2530 // For small code model we assume that latest object is 16MB before end of 31
2531 // bits boundary. We may also accept pretty large negative constants knowing
2532 // that all objects are in the positive half of address space.
2533 if (M == CodeModel::Small && Offset < 16*1024*1024)
2534 return true;
2535
2536 // For kernel code model we know that all object resist in the negative half
2537 // of 32bits address space. We may not accept negative offsets, since they may
2538 // be just off and we may accept pretty large positive ones.
2539 if (M == CodeModel::Kernel && Offset > 0)
2540 return true;
2541
2542 return false;
2543}
2544
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002545/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2546/// specific condition code, returning the condition code and the LHS/RHS of the
2547/// comparison to make.
2548static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2549 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002550 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002551 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2552 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2553 // X > -1 -> X == 0, jump !sign.
2554 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002555 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002556 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2557 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002558 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002559 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002560 // X < 1 -> X <= 0
2561 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002562 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002563 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002564 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002565
Evan Chengd9558e02006-01-06 00:43:03 +00002566 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002567 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002568 case ISD::SETEQ: return X86::COND_E;
2569 case ISD::SETGT: return X86::COND_G;
2570 case ISD::SETGE: return X86::COND_GE;
2571 case ISD::SETLT: return X86::COND_L;
2572 case ISD::SETLE: return X86::COND_LE;
2573 case ISD::SETNE: return X86::COND_NE;
2574 case ISD::SETULT: return X86::COND_B;
2575 case ISD::SETUGT: return X86::COND_A;
2576 case ISD::SETULE: return X86::COND_BE;
2577 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002578 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002579 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002580
Chris Lattner4c78e022008-12-23 23:42:27 +00002581 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002582
Chris Lattner4c78e022008-12-23 23:42:27 +00002583 // If LHS is a foldable load, but RHS is not, flip the condition.
2584 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2585 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2586 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2587 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002588 }
2589
Chris Lattner4c78e022008-12-23 23:42:27 +00002590 switch (SetCCOpcode) {
2591 default: break;
2592 case ISD::SETOLT:
2593 case ISD::SETOLE:
2594 case ISD::SETUGT:
2595 case ISD::SETUGE:
2596 std::swap(LHS, RHS);
2597 break;
2598 }
2599
2600 // On a floating point condition, the flags are set as follows:
2601 // ZF PF CF op
2602 // 0 | 0 | 0 | X > Y
2603 // 0 | 0 | 1 | X < Y
2604 // 1 | 0 | 0 | X == Y
2605 // 1 | 1 | 1 | unordered
2606 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002607 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002608 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002609 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002610 case ISD::SETOLT: // flipped
2611 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002612 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002613 case ISD::SETOLE: // flipped
2614 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002615 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002616 case ISD::SETUGT: // flipped
2617 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002618 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002619 case ISD::SETUGE: // flipped
2620 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002621 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002622 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002623 case ISD::SETNE: return X86::COND_NE;
2624 case ISD::SETUO: return X86::COND_P;
2625 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002626 case ISD::SETOEQ:
2627 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002628 }
Evan Chengd9558e02006-01-06 00:43:03 +00002629}
2630
Evan Cheng4a460802006-01-11 00:33:36 +00002631/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2632/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002633/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002634static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002635 switch (X86CC) {
2636 default:
2637 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002638 case X86::COND_B:
2639 case X86::COND_BE:
2640 case X86::COND_E:
2641 case X86::COND_P:
2642 case X86::COND_A:
2643 case X86::COND_AE:
2644 case X86::COND_NE:
2645 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002646 return true;
2647 }
2648}
2649
Evan Chengeb2f9692009-10-27 19:56:55 +00002650/// isFPImmLegal - Returns true if the target can instruction select the
2651/// specified FP immediate natively. If false, the legalizer will
2652/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002653bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002654 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2655 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2656 return true;
2657 }
2658 return false;
2659}
2660
Nate Begeman9008ca62009-04-27 18:41:29 +00002661/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2662/// the specified range (L, H].
2663static bool isUndefOrInRange(int Val, int Low, int Hi) {
2664 return (Val < 0) || (Val >= Low && Val < Hi);
2665}
2666
2667/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2668/// specified value.
2669static bool isUndefOrEqual(int Val, int CmpVal) {
2670 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002671 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002672 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002673}
2674
Nate Begeman9008ca62009-04-27 18:41:29 +00002675/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2676/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2677/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002678static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002679 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002681 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002682 return (Mask[0] < 2 && Mask[1] < 2);
2683 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002684}
2685
Nate Begeman9008ca62009-04-27 18:41:29 +00002686bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002687 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002688 N->getMask(M);
2689 return ::isPSHUFDMask(M, N->getValueType(0));
2690}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002691
Nate Begeman9008ca62009-04-27 18:41:29 +00002692/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2693/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002694static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002695 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002696 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002697
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 // Lower quadword copied in order or undef.
2699 for (int i = 0; i != 4; ++i)
2700 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002701 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002702
Evan Cheng506d3df2006-03-29 23:07:14 +00002703 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002704 for (int i = 4; i != 8; ++i)
2705 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002706 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002707
Evan Cheng506d3df2006-03-29 23:07:14 +00002708 return true;
2709}
2710
Nate Begeman9008ca62009-04-27 18:41:29 +00002711bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002712 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002713 N->getMask(M);
2714 return ::isPSHUFHWMask(M, N->getValueType(0));
2715}
Evan Cheng506d3df2006-03-29 23:07:14 +00002716
Nate Begeman9008ca62009-04-27 18:41:29 +00002717/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2718/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002719static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002720 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002721 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002722
Rafael Espindola15684b22009-04-24 12:40:33 +00002723 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002724 for (int i = 4; i != 8; ++i)
2725 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002726 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002727
Rafael Espindola15684b22009-04-24 12:40:33 +00002728 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002729 for (int i = 0; i != 4; ++i)
2730 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002731 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002732
Rafael Espindola15684b22009-04-24 12:40:33 +00002733 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002734}
2735
Nate Begeman9008ca62009-04-27 18:41:29 +00002736bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002737 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002738 N->getMask(M);
2739 return ::isPSHUFLWMask(M, N->getValueType(0));
2740}
2741
Nate Begemana09008b2009-10-19 02:17:23 +00002742/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2743/// is suitable for input to PALIGNR.
2744static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2745 bool hasSSSE3) {
2746 int i, e = VT.getVectorNumElements();
2747
2748 // Do not handle v2i64 / v2f64 shuffles with palignr.
2749 if (e < 4 || !hasSSSE3)
2750 return false;
2751
2752 for (i = 0; i != e; ++i)
2753 if (Mask[i] >= 0)
2754 break;
2755
2756 // All undef, not a palignr.
2757 if (i == e)
2758 return false;
2759
2760 // Determine if it's ok to perform a palignr with only the LHS, since we
2761 // don't have access to the actual shuffle elements to see if RHS is undef.
2762 bool Unary = Mask[i] < (int)e;
2763 bool NeedsUnary = false;
2764
2765 int s = Mask[i] - i;
2766
2767 // Check the rest of the elements to see if they are consecutive.
2768 for (++i; i != e; ++i) {
2769 int m = Mask[i];
2770 if (m < 0)
2771 continue;
2772
2773 Unary = Unary && (m < (int)e);
2774 NeedsUnary = NeedsUnary || (m < s);
2775
2776 if (NeedsUnary && !Unary)
2777 return false;
2778 if (Unary && m != ((s+i) & (e-1)))
2779 return false;
2780 if (!Unary && m != (s+i))
2781 return false;
2782 }
2783 return true;
2784}
2785
2786bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2787 SmallVector<int, 8> M;
2788 N->getMask(M);
2789 return ::isPALIGNRMask(M, N->getValueType(0), true);
2790}
2791
Evan Cheng14aed5e2006-03-24 01:18:28 +00002792/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2793/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002794static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002795 int NumElems = VT.getVectorNumElements();
2796 if (NumElems != 2 && NumElems != 4)
2797 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002798
Nate Begeman9008ca62009-04-27 18:41:29 +00002799 int Half = NumElems / 2;
2800 for (int i = 0; i < Half; ++i)
2801 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002802 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002803 for (int i = Half; i < NumElems; ++i)
2804 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002805 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002806
Evan Cheng14aed5e2006-03-24 01:18:28 +00002807 return true;
2808}
2809
Nate Begeman9008ca62009-04-27 18:41:29 +00002810bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2811 SmallVector<int, 8> M;
2812 N->getMask(M);
2813 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002814}
2815
Evan Cheng213d2cf2007-05-17 18:45:50 +00002816/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002817/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2818/// half elements to come from vector 1 (which would equal the dest.) and
2819/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002820static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002821 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002822
2823 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002824 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002825
Nate Begeman9008ca62009-04-27 18:41:29 +00002826 int Half = NumElems / 2;
2827 for (int i = 0; i < Half; ++i)
2828 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002829 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002830 for (int i = Half; i < NumElems; ++i)
2831 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002832 return false;
2833 return true;
2834}
2835
Nate Begeman9008ca62009-04-27 18:41:29 +00002836static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2837 SmallVector<int, 8> M;
2838 N->getMask(M);
2839 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002840}
2841
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002842/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2843/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002844bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2845 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002846 return false;
2847
Evan Cheng2064a2b2006-03-28 06:50:32 +00002848 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002849 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2850 isUndefOrEqual(N->getMaskElt(1), 7) &&
2851 isUndefOrEqual(N->getMaskElt(2), 2) &&
2852 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002853}
2854
Nate Begeman0b10b912009-11-07 23:17:15 +00002855/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2856/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2857/// <2, 3, 2, 3>
2858bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2859 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2860
2861 if (NumElems != 4)
2862 return false;
2863
2864 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2865 isUndefOrEqual(N->getMaskElt(1), 3) &&
2866 isUndefOrEqual(N->getMaskElt(2), 2) &&
2867 isUndefOrEqual(N->getMaskElt(3), 3);
2868}
2869
Evan Cheng5ced1d82006-04-06 23:23:56 +00002870/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2871/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002872bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2873 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002874
Evan Cheng5ced1d82006-04-06 23:23:56 +00002875 if (NumElems != 2 && NumElems != 4)
2876 return false;
2877
Evan Chengc5cdff22006-04-07 21:53:05 +00002878 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002879 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002880 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002881
Evan Chengc5cdff22006-04-07 21:53:05 +00002882 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002883 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002884 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002885
2886 return true;
2887}
2888
Nate Begeman0b10b912009-11-07 23:17:15 +00002889/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2890/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2891bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002892 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002893
Evan Cheng5ced1d82006-04-06 23:23:56 +00002894 if (NumElems != 2 && NumElems != 4)
2895 return false;
2896
Evan Chengc5cdff22006-04-07 21:53:05 +00002897 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002898 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002899 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002900
Nate Begeman9008ca62009-04-27 18:41:29 +00002901 for (unsigned i = 0; i < NumElems/2; ++i)
2902 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002903 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002904
2905 return true;
2906}
2907
Evan Cheng0038e592006-03-28 00:39:58 +00002908/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2909/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002910static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002911 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002912 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002913 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002914 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002915
Nate Begeman9008ca62009-04-27 18:41:29 +00002916 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2917 int BitI = Mask[i];
2918 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002919 if (!isUndefOrEqual(BitI, j))
2920 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002921 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002922 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002923 return false;
2924 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002925 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002926 return false;
2927 }
Evan Cheng0038e592006-03-28 00:39:58 +00002928 }
Evan Cheng0038e592006-03-28 00:39:58 +00002929 return true;
2930}
2931
Nate Begeman9008ca62009-04-27 18:41:29 +00002932bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2933 SmallVector<int, 8> M;
2934 N->getMask(M);
2935 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002936}
2937
Evan Cheng4fcb9222006-03-28 02:43:26 +00002938/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2939/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002940static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002941 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002942 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002943 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002944 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002945
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2947 int BitI = Mask[i];
2948 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002949 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002950 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002951 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002952 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002953 return false;
2954 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002955 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002956 return false;
2957 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002958 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002959 return true;
2960}
2961
Nate Begeman9008ca62009-04-27 18:41:29 +00002962bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2963 SmallVector<int, 8> M;
2964 N->getMask(M);
2965 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002966}
2967
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002968/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2969/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2970/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002971static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002972 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002973 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002974 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002975
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2977 int BitI = Mask[i];
2978 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002979 if (!isUndefOrEqual(BitI, j))
2980 return false;
2981 if (!isUndefOrEqual(BitI1, j))
2982 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002983 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002984 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002985}
2986
Nate Begeman9008ca62009-04-27 18:41:29 +00002987bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2988 SmallVector<int, 8> M;
2989 N->getMask(M);
2990 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2991}
2992
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002993/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2994/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2995/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002996static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002997 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002998 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2999 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003000
Nate Begeman9008ca62009-04-27 18:41:29 +00003001 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3002 int BitI = Mask[i];
3003 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003004 if (!isUndefOrEqual(BitI, j))
3005 return false;
3006 if (!isUndefOrEqual(BitI1, j))
3007 return false;
3008 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003009 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003010}
3011
Nate Begeman9008ca62009-04-27 18:41:29 +00003012bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3013 SmallVector<int, 8> M;
3014 N->getMask(M);
3015 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3016}
3017
Evan Cheng017dcc62006-04-21 01:05:10 +00003018/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3019/// specifies a shuffle of elements that is suitable for input to MOVSS,
3020/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003021static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003022 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003023 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003024
3025 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003026
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003028 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003029
Nate Begeman9008ca62009-04-27 18:41:29 +00003030 for (int i = 1; i < NumElts; ++i)
3031 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003032 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003033
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003034 return true;
3035}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003036
Nate Begeman9008ca62009-04-27 18:41:29 +00003037bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3038 SmallVector<int, 8> M;
3039 N->getMask(M);
3040 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003041}
3042
Evan Cheng017dcc62006-04-21 01:05:10 +00003043/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3044/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003045/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003046static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003047 bool V2IsSplat = false, bool V2IsUndef = false) {
3048 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003049 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003050 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003051
Nate Begeman9008ca62009-04-27 18:41:29 +00003052 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003053 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003054
Nate Begeman9008ca62009-04-27 18:41:29 +00003055 for (int i = 1; i < NumOps; ++i)
3056 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3057 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3058 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003059 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003060
Evan Cheng39623da2006-04-20 08:58:49 +00003061 return true;
3062}
3063
Nate Begeman9008ca62009-04-27 18:41:29 +00003064static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003065 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003066 SmallVector<int, 8> M;
3067 N->getMask(M);
3068 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003069}
3070
Evan Chengd9539472006-04-14 21:59:03 +00003071/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3072/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003073bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3074 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003075 return false;
3076
3077 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003078 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003079 int Elt = N->getMaskElt(i);
3080 if (Elt >= 0 && Elt != 1)
3081 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003082 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003083
3084 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003085 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003086 int Elt = N->getMaskElt(i);
3087 if (Elt >= 0 && Elt != 3)
3088 return false;
3089 if (Elt == 3)
3090 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003091 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003092 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003093 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003094 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003095}
3096
3097/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3098/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003099bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3100 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003101 return false;
3102
3103 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003104 for (unsigned i = 0; i < 2; ++i)
3105 if (N->getMaskElt(i) > 0)
3106 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003107
3108 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003109 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003110 int Elt = N->getMaskElt(i);
3111 if (Elt >= 0 && Elt != 2)
3112 return false;
3113 if (Elt == 2)
3114 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003115 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003116 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003117 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003118}
3119
Evan Cheng0b457f02008-09-25 20:50:48 +00003120/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3121/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003122bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3123 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003124
Nate Begeman9008ca62009-04-27 18:41:29 +00003125 for (int i = 0; i < e; ++i)
3126 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003127 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003128 for (int i = 0; i < e; ++i)
3129 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003130 return false;
3131 return true;
3132}
3133
Evan Cheng63d33002006-03-22 08:01:21 +00003134/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003135/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003136unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003137 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3138 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3139
Evan Chengb9df0ca2006-03-22 02:53:00 +00003140 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3141 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003142 for (int i = 0; i < NumOperands; ++i) {
3143 int Val = SVOp->getMaskElt(NumOperands-i-1);
3144 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003145 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003146 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003147 if (i != NumOperands - 1)
3148 Mask <<= Shift;
3149 }
Evan Cheng63d33002006-03-22 08:01:21 +00003150 return Mask;
3151}
3152
Evan Cheng506d3df2006-03-29 23:07:14 +00003153/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003154/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003155unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003156 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003157 unsigned Mask = 0;
3158 // 8 nodes, but we only care about the last 4.
3159 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003160 int Val = SVOp->getMaskElt(i);
3161 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003162 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003163 if (i != 4)
3164 Mask <<= 2;
3165 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003166 return Mask;
3167}
3168
3169/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003170/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003171unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003172 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003173 unsigned Mask = 0;
3174 // 8 nodes, but we only care about the first 4.
3175 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003176 int Val = SVOp->getMaskElt(i);
3177 if (Val >= 0)
3178 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003179 if (i != 0)
3180 Mask <<= 2;
3181 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003182 return Mask;
3183}
3184
Nate Begemana09008b2009-10-19 02:17:23 +00003185/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3186/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3187unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3188 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3189 EVT VVT = N->getValueType(0);
3190 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3191 int Val = 0;
3192
3193 unsigned i, e;
3194 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3195 Val = SVOp->getMaskElt(i);
3196 if (Val >= 0)
3197 break;
3198 }
3199 return (Val - i) * EltSize;
3200}
3201
Evan Cheng37b73872009-07-30 08:33:02 +00003202/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3203/// constant +0.0.
3204bool X86::isZeroNode(SDValue Elt) {
3205 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003206 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003207 (isa<ConstantFPSDNode>(Elt) &&
3208 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3209}
3210
Nate Begeman9008ca62009-04-27 18:41:29 +00003211/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3212/// their permute mask.
3213static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3214 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003215 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003216 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003218
Nate Begeman5a5ca152009-04-29 05:20:52 +00003219 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003220 int idx = SVOp->getMaskElt(i);
3221 if (idx < 0)
3222 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003223 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003225 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003226 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003227 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003228 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3229 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003230}
3231
Evan Cheng779ccea2007-12-07 21:30:01 +00003232/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3233/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003234static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003235 unsigned NumElems = VT.getVectorNumElements();
3236 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003237 int idx = Mask[i];
3238 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003239 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003240 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003241 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003242 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003243 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003244 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003245}
3246
Evan Cheng533a0aa2006-04-19 20:35:22 +00003247/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3248/// match movhlps. The lower half elements should come from upper half of
3249/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003250/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003251static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3252 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003253 return false;
3254 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003255 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003256 return false;
3257 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003258 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003259 return false;
3260 return true;
3261}
3262
Evan Cheng5ced1d82006-04-06 23:23:56 +00003263/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003264/// is promoted to a vector. It also returns the LoadSDNode by reference if
3265/// required.
3266static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003267 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3268 return false;
3269 N = N->getOperand(0).getNode();
3270 if (!ISD::isNON_EXTLoad(N))
3271 return false;
3272 if (LD)
3273 *LD = cast<LoadSDNode>(N);
3274 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003275}
3276
Evan Cheng533a0aa2006-04-19 20:35:22 +00003277/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3278/// match movlp{s|d}. The lower half elements should come from lower half of
3279/// V1 (and in order), and the upper half elements should come from the upper
3280/// half of V2 (and in order). And since V1 will become the source of the
3281/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003282static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3283 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003284 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003285 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003286 // Is V2 is a vector load, don't do this transformation. We will try to use
3287 // load folding shufps op.
3288 if (ISD::isNON_EXTLoad(V2))
3289 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003290
Nate Begeman5a5ca152009-04-29 05:20:52 +00003291 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003292
Evan Cheng533a0aa2006-04-19 20:35:22 +00003293 if (NumElems != 2 && NumElems != 4)
3294 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003295 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003296 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003297 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003298 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003299 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003300 return false;
3301 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003302}
3303
Evan Cheng39623da2006-04-20 08:58:49 +00003304/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3305/// all the same.
3306static bool isSplatVector(SDNode *N) {
3307 if (N->getOpcode() != ISD::BUILD_VECTOR)
3308 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003309
Dan Gohman475871a2008-07-27 21:46:04 +00003310 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003311 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3312 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003313 return false;
3314 return true;
3315}
3316
Evan Cheng213d2cf2007-05-17 18:45:50 +00003317/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003318/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003319/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003320static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003321 SDValue V1 = N->getOperand(0);
3322 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003323 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3324 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003325 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003326 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003328 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3329 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003330 if (Opc != ISD::BUILD_VECTOR ||
3331 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003332 return false;
3333 } else if (Idx >= 0) {
3334 unsigned Opc = V1.getOpcode();
3335 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3336 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003337 if (Opc != ISD::BUILD_VECTOR ||
3338 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003339 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003340 }
3341 }
3342 return true;
3343}
3344
3345/// getZeroVector - Returns a vector of specified type with all zero elements.
3346///
Owen Andersone50ed302009-08-10 22:56:29 +00003347static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003348 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003349 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003350
Chris Lattner8a594482007-11-25 00:24:49 +00003351 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3352 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003353 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003354 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003355 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3356 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003357 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003358 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3359 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003360 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003361 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3362 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003363 }
Dale Johannesenace16102009-02-03 19:33:06 +00003364 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003365}
3366
Chris Lattner8a594482007-11-25 00:24:49 +00003367/// getOnesVector - Returns a vector of specified type with all bits set.
3368///
Owen Andersone50ed302009-08-10 22:56:29 +00003369static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003370 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003371
Chris Lattner8a594482007-11-25 00:24:49 +00003372 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3373 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003374 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003375 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003376 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003377 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003378 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003379 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003380 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003381}
3382
3383
Evan Cheng39623da2006-04-20 08:58:49 +00003384/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3385/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003386static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003387 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003388 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003389
Evan Cheng39623da2006-04-20 08:58:49 +00003390 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003391 SmallVector<int, 8> MaskVec;
3392 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003393
Nate Begeman5a5ca152009-04-29 05:20:52 +00003394 for (unsigned i = 0; i != NumElems; ++i) {
3395 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 MaskVec[i] = NumElems;
3397 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003398 }
Evan Cheng39623da2006-04-20 08:58:49 +00003399 }
Evan Cheng39623da2006-04-20 08:58:49 +00003400 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3402 SVOp->getOperand(1), &MaskVec[0]);
3403 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003404}
3405
Evan Cheng017dcc62006-04-21 01:05:10 +00003406/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3407/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003408static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003409 SDValue V2) {
3410 unsigned NumElems = VT.getVectorNumElements();
3411 SmallVector<int, 8> Mask;
3412 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003413 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 Mask.push_back(i);
3415 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003416}
3417
Nate Begeman9008ca62009-04-27 18:41:29 +00003418/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003419static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003420 SDValue V2) {
3421 unsigned NumElems = VT.getVectorNumElements();
3422 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003423 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003424 Mask.push_back(i);
3425 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003426 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003427 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003428}
3429
Nate Begeman9008ca62009-04-27 18:41:29 +00003430/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003431static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003432 SDValue V2) {
3433 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003434 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003435 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003436 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003437 Mask.push_back(i + Half);
3438 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003439 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003440 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003441}
3442
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003443/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003444static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003445 bool HasSSE2) {
3446 if (SV->getValueType(0).getVectorNumElements() <= 4)
3447 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003448
Owen Anderson825b72b2009-08-11 20:47:22 +00003449 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003450 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003451 DebugLoc dl = SV->getDebugLoc();
3452 SDValue V1 = SV->getOperand(0);
3453 int NumElems = VT.getVectorNumElements();
3454 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003455
Nate Begeman9008ca62009-04-27 18:41:29 +00003456 // unpack elements to the correct location
3457 while (NumElems > 4) {
3458 if (EltNo < NumElems/2) {
3459 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3460 } else {
3461 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3462 EltNo -= NumElems/2;
3463 }
3464 NumElems >>= 1;
3465 }
Eric Christopherfd179292009-08-27 18:07:15 +00003466
Nate Begeman9008ca62009-04-27 18:41:29 +00003467 // Perform the splat.
3468 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003469 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003470 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3471 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003472}
3473
Evan Chengba05f722006-04-21 23:03:30 +00003474/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003475/// vector of zero or undef vector. This produces a shuffle where the low
3476/// element of V2 is swizzled into the zero/undef vector, landing at element
3477/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003478static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003479 bool isZero, bool HasSSE2,
3480 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003481 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003482 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003483 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3484 unsigned NumElems = VT.getVectorNumElements();
3485 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003486 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003487 // If this is the insertion idx, put the low elt of V2 here.
3488 MaskVec.push_back(i == Idx ? NumElems : i);
3489 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003490}
3491
Evan Chengf26ffe92008-05-29 08:22:04 +00003492/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3493/// a shuffle that is zero.
3494static
Nate Begeman9008ca62009-04-27 18:41:29 +00003495unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3496 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003497 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003498 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003499 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003500 int Idx = SVOp->getMaskElt(Index);
3501 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003502 ++NumZeros;
3503 continue;
3504 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003505 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003506 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003507 ++NumZeros;
3508 else
3509 break;
3510 }
3511 return NumZeros;
3512}
3513
3514/// isVectorShift - Returns true if the shuffle can be implemented as a
3515/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003516/// FIXME: split into pslldqi, psrldqi, palignr variants.
3517static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003518 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003519 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003520
3521 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003522 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003523 if (!NumZeros) {
3524 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003525 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003526 if (!NumZeros)
3527 return false;
3528 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003529 bool SeenV1 = false;
3530 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003531 for (unsigned i = NumZeros; i < NumElems; ++i) {
3532 unsigned Val = isLeft ? (i - NumZeros) : i;
3533 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3534 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003535 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003536 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003537 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003538 SeenV1 = true;
3539 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003540 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003541 SeenV2 = true;
3542 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003543 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003544 return false;
3545 }
3546 if (SeenV1 && SeenV2)
3547 return false;
3548
Nate Begeman9008ca62009-04-27 18:41:29 +00003549 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003550 ShAmt = NumZeros;
3551 return true;
3552}
3553
3554
Evan Chengc78d3b42006-04-24 18:01:45 +00003555/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3556///
Dan Gohman475871a2008-07-27 21:46:04 +00003557static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003558 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003559 SelectionDAG &DAG,
3560 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003561 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003562 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003563
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003564 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003565 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003566 bool First = true;
3567 for (unsigned i = 0; i < 16; ++i) {
3568 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3569 if (ThisIsNonZero && First) {
3570 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003571 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003572 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003574 First = false;
3575 }
3576
3577 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003578 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003579 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3580 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003581 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003583 }
3584 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3586 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3587 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003588 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003589 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003590 } else
3591 ThisElt = LastElt;
3592
Gabor Greifba36cb52008-08-28 21:40:38 +00003593 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003595 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003596 }
3597 }
3598
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003600}
3601
Bill Wendlinga348c562007-03-22 18:42:45 +00003602/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003603///
Dan Gohman475871a2008-07-27 21:46:04 +00003604static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003605 unsigned NumNonZero, unsigned NumZero,
3606 SelectionDAG &DAG,
3607 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003608 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003609 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003610
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003611 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003612 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003613 bool First = true;
3614 for (unsigned i = 0; i < 8; ++i) {
3615 bool isNonZero = (NonZeros & (1 << i)) != 0;
3616 if (isNonZero) {
3617 if (First) {
3618 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003619 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003620 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003621 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003622 First = false;
3623 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003624 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003625 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003626 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003627 }
3628 }
3629
3630 return V;
3631}
3632
Evan Chengf26ffe92008-05-29 08:22:04 +00003633/// getVShift - Return a vector logical shift node.
3634///
Owen Andersone50ed302009-08-10 22:56:29 +00003635static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003636 unsigned NumBits, SelectionDAG &DAG,
3637 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003638 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003639 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003640 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003641 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3642 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3643 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003644 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003645}
3646
Dan Gohman475871a2008-07-27 21:46:04 +00003647SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003648X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003649 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003650
3651 // Check if the scalar load can be widened into a vector load. And if
3652 // the address is "base + cst" see if the cst can be "absorbed" into
3653 // the shuffle mask.
3654 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3655 SDValue Ptr = LD->getBasePtr();
3656 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3657 return SDValue();
3658 EVT PVT = LD->getValueType(0);
3659 if (PVT != MVT::i32 && PVT != MVT::f32)
3660 return SDValue();
3661
3662 int FI = -1;
3663 int64_t Offset = 0;
3664 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3665 FI = FINode->getIndex();
3666 Offset = 0;
3667 } else if (Ptr.getOpcode() == ISD::ADD &&
3668 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3669 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3670 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3671 Offset = Ptr.getConstantOperandVal(1);
3672 Ptr = Ptr.getOperand(0);
3673 } else {
3674 return SDValue();
3675 }
3676
3677 SDValue Chain = LD->getChain();
3678 // Make sure the stack object alignment is at least 16.
3679 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3680 if (DAG.InferPtrAlignment(Ptr) < 16) {
3681 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003682 // Can't change the alignment. FIXME: It's possible to compute
3683 // the exact stack offset and reference FI + adjust offset instead.
3684 // If someone *really* cares about this. That's the way to implement it.
3685 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003686 } else {
3687 MFI->setObjectAlignment(FI, 16);
3688 }
3689 }
3690
3691 // (Offset % 16) must be multiple of 4. Then address is then
3692 // Ptr + (Offset & ~15).
3693 if (Offset < 0)
3694 return SDValue();
3695 if ((Offset % 16) & 3)
3696 return SDValue();
3697 int64_t StartOffset = Offset & ~15;
3698 if (StartOffset)
3699 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3700 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3701
3702 int EltNo = (Offset - StartOffset) >> 2;
3703 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3704 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003705 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3706 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003707 // Canonicalize it to a v4i32 shuffle.
3708 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3709 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3710 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3711 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3712 }
3713
3714 return SDValue();
3715}
3716
Nate Begeman1449f292010-03-24 22:19:06 +00003717/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3718/// vector of type 'VT', see if the elements can be replaced by a single large
3719/// load which has the same value as a build_vector whose operands are 'elts'.
3720///
3721/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3722///
3723/// FIXME: we'd also like to handle the case where the last elements are zero
3724/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3725/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003726static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3727 DebugLoc &dl, SelectionDAG &DAG) {
3728 EVT EltVT = VT.getVectorElementType();
3729 unsigned NumElems = Elts.size();
3730
Nate Begemanfdea31a2010-03-24 20:49:50 +00003731 LoadSDNode *LDBase = NULL;
3732 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003733
3734 // For each element in the initializer, see if we've found a load or an undef.
3735 // If we don't find an initial load element, or later load elements are
3736 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003737 for (unsigned i = 0; i < NumElems; ++i) {
3738 SDValue Elt = Elts[i];
3739
3740 if (!Elt.getNode() ||
3741 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3742 return SDValue();
3743 if (!LDBase) {
3744 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3745 return SDValue();
3746 LDBase = cast<LoadSDNode>(Elt.getNode());
3747 LastLoadedElt = i;
3748 continue;
3749 }
3750 if (Elt.getOpcode() == ISD::UNDEF)
3751 continue;
3752
3753 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3754 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3755 return SDValue();
3756 LastLoadedElt = i;
3757 }
Nate Begeman1449f292010-03-24 22:19:06 +00003758
3759 // If we have found an entire vector of loads and undefs, then return a large
3760 // load of the entire vector width starting at the base pointer. If we found
3761 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003762 if (LastLoadedElt == NumElems - 1) {
3763 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3764 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3765 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3766 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3767 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3768 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3769 LDBase->isVolatile(), LDBase->isNonTemporal(),
3770 LDBase->getAlignment());
3771 } else if (NumElems == 4 && LastLoadedElt == 1) {
3772 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3773 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3774 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3775 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3776 }
3777 return SDValue();
3778}
3779
Evan Chengc3630942009-12-09 21:00:30 +00003780SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003781X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003782 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003783 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003784 if (ISD::isBuildVectorAllZeros(Op.getNode())
3785 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003786 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3787 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3788 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003789 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003790 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003791
Gabor Greifba36cb52008-08-28 21:40:38 +00003792 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003793 return getOnesVector(Op.getValueType(), DAG, dl);
3794 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003795 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003796
Owen Andersone50ed302009-08-10 22:56:29 +00003797 EVT VT = Op.getValueType();
3798 EVT ExtVT = VT.getVectorElementType();
3799 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003800
3801 unsigned NumElems = Op.getNumOperands();
3802 unsigned NumZero = 0;
3803 unsigned NumNonZero = 0;
3804 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003805 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003806 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003807 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003808 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003809 if (Elt.getOpcode() == ISD::UNDEF)
3810 continue;
3811 Values.insert(Elt);
3812 if (Elt.getOpcode() != ISD::Constant &&
3813 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003814 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003815 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003816 NumZero++;
3817 else {
3818 NonZeros |= (1 << i);
3819 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003820 }
3821 }
3822
Dan Gohman7f321562007-06-25 16:23:39 +00003823 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003824 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003825 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003826 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003827
Chris Lattner67f453a2008-03-09 05:42:06 +00003828 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003829 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003830 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003831 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003832
Chris Lattner62098042008-03-09 01:05:04 +00003833 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3834 // the value are obviously zero, truncate the value to i32 and do the
3835 // insertion that way. Only do this if the value is non-constant or if the
3836 // value is a constant being inserted into element 0. It is cheaper to do
3837 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003838 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003839 (!IsAllConstants || Idx == 0)) {
3840 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3841 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3843 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003844
Chris Lattner62098042008-03-09 01:05:04 +00003845 // Truncate the value (which may itself be a constant) to i32, and
3846 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003847 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003848 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003849 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3850 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003851
Chris Lattner62098042008-03-09 01:05:04 +00003852 // Now we have our 32-bit value zero extended in the low element of
3853 // a vector. If Idx != 0, swizzle it into place.
3854 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003855 SmallVector<int, 4> Mask;
3856 Mask.push_back(Idx);
3857 for (unsigned i = 1; i != VecElts; ++i)
3858 Mask.push_back(i);
3859 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003860 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003861 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003862 }
Dale Johannesenace16102009-02-03 19:33:06 +00003863 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003864 }
3865 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003866
Chris Lattner19f79692008-03-08 22:59:52 +00003867 // If we have a constant or non-constant insertion into the low element of
3868 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3869 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003870 // depending on what the source datatype is.
3871 if (Idx == 0) {
3872 if (NumZero == 0) {
3873 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003874 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3875 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003876 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3877 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3878 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3879 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003880 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3881 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3882 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003883 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3884 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3885 Subtarget->hasSSE2(), DAG);
3886 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3887 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003888 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003889
3890 // Is it a vector logical left shift?
3891 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003892 X86::isZeroNode(Op.getOperand(0)) &&
3893 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003894 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003895 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003896 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003897 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003898 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003899 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003900
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003901 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003902 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003903
Chris Lattner19f79692008-03-08 22:59:52 +00003904 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3905 // is a non-constant being inserted into an element other than the low one,
3906 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3907 // movd/movss) to move this into the low element, then shuffle it into
3908 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003909 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003910 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003911
Evan Cheng0db9fe62006-04-25 20:13:52 +00003912 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003913 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3914 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003915 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003916 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003917 MaskVec.push_back(i == Idx ? 0 : 1);
3918 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003919 }
3920 }
3921
Chris Lattner67f453a2008-03-09 05:42:06 +00003922 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003923 if (Values.size() == 1) {
3924 if (EVTBits == 32) {
3925 // Instead of a shuffle like this:
3926 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3927 // Check if it's possible to issue this instead.
3928 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3929 unsigned Idx = CountTrailingZeros_32(NonZeros);
3930 SDValue Item = Op.getOperand(Idx);
3931 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3932 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3933 }
Dan Gohman475871a2008-07-27 21:46:04 +00003934 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003935 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003936
Dan Gohmana3941172007-07-24 22:55:08 +00003937 // A vector full of immediates; various special cases are already
3938 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003939 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003940 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003941
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003942 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003943 if (EVTBits == 64) {
3944 if (NumNonZero == 1) {
3945 // One half is zero or undef.
3946 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003947 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003948 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003949 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3950 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003951 }
Dan Gohman475871a2008-07-27 21:46:04 +00003952 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003953 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003954
3955 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003956 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003957 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003958 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003959 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003960 }
3961
Bill Wendling826f36f2007-03-28 00:57:11 +00003962 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003963 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003964 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003965 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003966 }
3967
3968 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003969 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003970 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003971 if (NumElems == 4 && NumZero > 0) {
3972 for (unsigned i = 0; i < 4; ++i) {
3973 bool isZero = !(NonZeros & (1 << i));
3974 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003975 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003976 else
Dale Johannesenace16102009-02-03 19:33:06 +00003977 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003978 }
3979
3980 for (unsigned i = 0; i < 2; ++i) {
3981 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3982 default: break;
3983 case 0:
3984 V[i] = V[i*2]; // Must be a zero vector.
3985 break;
3986 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003987 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003988 break;
3989 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003990 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003991 break;
3992 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003993 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003994 break;
3995 }
3996 }
3997
Nate Begeman9008ca62009-04-27 18:41:29 +00003998 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003999 bool Reverse = (NonZeros & 0x3) == 2;
4000 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004001 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004002 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4003 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004004 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4005 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004006 }
4007
Nate Begemanfdea31a2010-03-24 20:49:50 +00004008 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4009 // Check for a build vector of consecutive loads.
4010 for (unsigned i = 0; i < NumElems; ++i)
4011 V[i] = Op.getOperand(i);
4012
4013 // Check for elements which are consecutive loads.
4014 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4015 if (LD.getNode())
4016 return LD;
4017
4018 // For SSE 4.1, use inserts into undef.
4019 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004020 V[0] = DAG.getUNDEF(VT);
4021 for (unsigned i = 0; i < NumElems; ++i)
4022 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4023 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4024 Op.getOperand(i), DAG.getIntPtrConstant(i));
4025 return V[0];
4026 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004027
4028 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004029 // e.g. for v4f32
4030 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4031 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4032 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004033 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004034 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004035 NumElems >>= 1;
4036 while (NumElems != 0) {
4037 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004038 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004039 NumElems >>= 1;
4040 }
4041 return V[0];
4042 }
Dan Gohman475871a2008-07-27 21:46:04 +00004043 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004044}
4045
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004046SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004047X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004048 // We support concatenate two MMX registers and place them in a MMX
4049 // register. This is better than doing a stack convert.
4050 DebugLoc dl = Op.getDebugLoc();
4051 EVT ResVT = Op.getValueType();
4052 assert(Op.getNumOperands() == 2);
4053 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4054 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4055 int Mask[2];
4056 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4057 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4058 InVec = Op.getOperand(1);
4059 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4060 unsigned NumElts = ResVT.getVectorNumElements();
4061 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4062 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4063 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4064 } else {
4065 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4066 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4067 Mask[0] = 0; Mask[1] = 2;
4068 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4069 }
4070 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4071}
4072
Nate Begemanb9a47b82009-02-23 08:49:38 +00004073// v8i16 shuffles - Prefer shuffles in the following order:
4074// 1. [all] pshuflw, pshufhw, optional move
4075// 2. [ssse3] 1 x pshufb
4076// 3. [ssse3] 2 x pshufb + 1 x por
4077// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004078static
Nate Begeman9008ca62009-04-27 18:41:29 +00004079SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004080 SelectionDAG &DAG,
4081 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004082 SDValue V1 = SVOp->getOperand(0);
4083 SDValue V2 = SVOp->getOperand(1);
4084 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004085 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004086
Nate Begemanb9a47b82009-02-23 08:49:38 +00004087 // Determine if more than 1 of the words in each of the low and high quadwords
4088 // of the result come from the same quadword of one of the two inputs. Undef
4089 // mask values count as coming from any quadword, for better codegen.
4090 SmallVector<unsigned, 4> LoQuad(4);
4091 SmallVector<unsigned, 4> HiQuad(4);
4092 BitVector InputQuads(4);
4093 for (unsigned i = 0; i < 8; ++i) {
4094 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004096 MaskVals.push_back(EltIdx);
4097 if (EltIdx < 0) {
4098 ++Quad[0];
4099 ++Quad[1];
4100 ++Quad[2];
4101 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004102 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004103 }
4104 ++Quad[EltIdx / 4];
4105 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004106 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004107
Nate Begemanb9a47b82009-02-23 08:49:38 +00004108 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004109 unsigned MaxQuad = 1;
4110 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004111 if (LoQuad[i] > MaxQuad) {
4112 BestLoQuad = i;
4113 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004114 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004115 }
4116
Nate Begemanb9a47b82009-02-23 08:49:38 +00004117 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004118 MaxQuad = 1;
4119 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004120 if (HiQuad[i] > MaxQuad) {
4121 BestHiQuad = i;
4122 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004123 }
4124 }
4125
Nate Begemanb9a47b82009-02-23 08:49:38 +00004126 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004127 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004128 // single pshufb instruction is necessary. If There are more than 2 input
4129 // quads, disable the next transformation since it does not help SSSE3.
4130 bool V1Used = InputQuads[0] || InputQuads[1];
4131 bool V2Used = InputQuads[2] || InputQuads[3];
4132 if (TLI.getSubtarget()->hasSSSE3()) {
4133 if (InputQuads.count() == 2 && V1Used && V2Used) {
4134 BestLoQuad = InputQuads.find_first();
4135 BestHiQuad = InputQuads.find_next(BestLoQuad);
4136 }
4137 if (InputQuads.count() > 2) {
4138 BestLoQuad = -1;
4139 BestHiQuad = -1;
4140 }
4141 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004142
Nate Begemanb9a47b82009-02-23 08:49:38 +00004143 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4144 // the shuffle mask. If a quad is scored as -1, that means that it contains
4145 // words from all 4 input quadwords.
4146 SDValue NewV;
4147 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004148 SmallVector<int, 8> MaskV;
4149 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4150 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004151 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004152 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4153 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4154 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004155
Nate Begemanb9a47b82009-02-23 08:49:38 +00004156 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4157 // source words for the shuffle, to aid later transformations.
4158 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004159 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004160 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004161 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004162 if (idx != (int)i)
4163 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004164 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004165 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004166 AllWordsInNewV = false;
4167 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004168 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004169
Nate Begemanb9a47b82009-02-23 08:49:38 +00004170 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4171 if (AllWordsInNewV) {
4172 for (int i = 0; i != 8; ++i) {
4173 int idx = MaskVals[i];
4174 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004175 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004176 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004177 if ((idx != i) && idx < 4)
4178 pshufhw = false;
4179 if ((idx != i) && idx > 3)
4180 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004181 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004182 V1 = NewV;
4183 V2Used = false;
4184 BestLoQuad = 0;
4185 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004186 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004187
Nate Begemanb9a47b82009-02-23 08:49:38 +00004188 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4189 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004190 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004191 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004192 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004193 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004194 }
Eric Christopherfd179292009-08-27 18:07:15 +00004195
Nate Begemanb9a47b82009-02-23 08:49:38 +00004196 // If we have SSSE3, and all words of the result are from 1 input vector,
4197 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4198 // is present, fall back to case 4.
4199 if (TLI.getSubtarget()->hasSSSE3()) {
4200 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004201
Nate Begemanb9a47b82009-02-23 08:49:38 +00004202 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004203 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004204 // mask, and elements that come from V1 in the V2 mask, so that the two
4205 // results can be OR'd together.
4206 bool TwoInputs = V1Used && V2Used;
4207 for (unsigned i = 0; i != 8; ++i) {
4208 int EltIdx = MaskVals[i] * 2;
4209 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004210 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4211 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004212 continue;
4213 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004214 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4215 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004216 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004217 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004218 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004219 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004220 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004221 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004222 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004223
Nate Begemanb9a47b82009-02-23 08:49:38 +00004224 // Calculate the shuffle mask for the second input, shuffle it, and
4225 // OR it with the first shuffled input.
4226 pshufbMask.clear();
4227 for (unsigned i = 0; i != 8; ++i) {
4228 int EltIdx = MaskVals[i] * 2;
4229 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4231 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004232 continue;
4233 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004234 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4235 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004236 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004237 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004238 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004239 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004240 MVT::v16i8, &pshufbMask[0], 16));
4241 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4242 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004243 }
4244
4245 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4246 // and update MaskVals with new element order.
4247 BitVector InOrder(8);
4248 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004249 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004250 for (int i = 0; i != 4; ++i) {
4251 int idx = MaskVals[i];
4252 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004253 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004254 InOrder.set(i);
4255 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004256 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004257 InOrder.set(i);
4258 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004259 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004260 }
4261 }
4262 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004263 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004265 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004266 }
Eric Christopherfd179292009-08-27 18:07:15 +00004267
Nate Begemanb9a47b82009-02-23 08:49:38 +00004268 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4269 // and update MaskVals with the new element order.
4270 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004271 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004272 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004273 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004274 for (unsigned i = 4; i != 8; ++i) {
4275 int idx = MaskVals[i];
4276 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004277 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004278 InOrder.set(i);
4279 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004280 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004281 InOrder.set(i);
4282 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004283 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004284 }
4285 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004287 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004288 }
Eric Christopherfd179292009-08-27 18:07:15 +00004289
Nate Begemanb9a47b82009-02-23 08:49:38 +00004290 // In case BestHi & BestLo were both -1, which means each quadword has a word
4291 // from each of the four input quadwords, calculate the InOrder bitvector now
4292 // before falling through to the insert/extract cleanup.
4293 if (BestLoQuad == -1 && BestHiQuad == -1) {
4294 NewV = V1;
4295 for (int i = 0; i != 8; ++i)
4296 if (MaskVals[i] < 0 || MaskVals[i] == i)
4297 InOrder.set(i);
4298 }
Eric Christopherfd179292009-08-27 18:07:15 +00004299
Nate Begemanb9a47b82009-02-23 08:49:38 +00004300 // The other elements are put in the right place using pextrw and pinsrw.
4301 for (unsigned i = 0; i != 8; ++i) {
4302 if (InOrder[i])
4303 continue;
4304 int EltIdx = MaskVals[i];
4305 if (EltIdx < 0)
4306 continue;
4307 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004308 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004309 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004311 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004312 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004313 DAG.getIntPtrConstant(i));
4314 }
4315 return NewV;
4316}
4317
4318// v16i8 shuffles - Prefer shuffles in the following order:
4319// 1. [ssse3] 1 x pshufb
4320// 2. [ssse3] 2 x pshufb + 1 x por
4321// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4322static
Nate Begeman9008ca62009-04-27 18:41:29 +00004323SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004324 SelectionDAG &DAG,
4325 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004326 SDValue V1 = SVOp->getOperand(0);
4327 SDValue V2 = SVOp->getOperand(1);
4328 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004329 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004330 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004331
Nate Begemanb9a47b82009-02-23 08:49:38 +00004332 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004333 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004334 // present, fall back to case 3.
4335 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4336 bool V1Only = true;
4337 bool V2Only = true;
4338 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004339 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004340 if (EltIdx < 0)
4341 continue;
4342 if (EltIdx < 16)
4343 V2Only = false;
4344 else
4345 V1Only = false;
4346 }
Eric Christopherfd179292009-08-27 18:07:15 +00004347
Nate Begemanb9a47b82009-02-23 08:49:38 +00004348 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4349 if (TLI.getSubtarget()->hasSSSE3()) {
4350 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004351
Nate Begemanb9a47b82009-02-23 08:49:38 +00004352 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004353 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004354 //
4355 // Otherwise, we have elements from both input vectors, and must zero out
4356 // elements that come from V2 in the first mask, and V1 in the second mask
4357 // so that we can OR them together.
4358 bool TwoInputs = !(V1Only || V2Only);
4359 for (unsigned i = 0; i != 16; ++i) {
4360 int EltIdx = MaskVals[i];
4361 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004362 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004363 continue;
4364 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004365 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004366 }
4367 // If all the elements are from V2, assign it to V1 and return after
4368 // building the first pshufb.
4369 if (V2Only)
4370 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004371 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004372 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004373 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004374 if (!TwoInputs)
4375 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004376
Nate Begemanb9a47b82009-02-23 08:49:38 +00004377 // Calculate the shuffle mask for the second input, shuffle it, and
4378 // OR it with the first shuffled input.
4379 pshufbMask.clear();
4380 for (unsigned i = 0; i != 16; ++i) {
4381 int EltIdx = MaskVals[i];
4382 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004383 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004384 continue;
4385 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004386 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004387 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004388 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004389 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004390 MVT::v16i8, &pshufbMask[0], 16));
4391 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004392 }
Eric Christopherfd179292009-08-27 18:07:15 +00004393
Nate Begemanb9a47b82009-02-23 08:49:38 +00004394 // No SSSE3 - Calculate in place words and then fix all out of place words
4395 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4396 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004397 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4398 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004399 SDValue NewV = V2Only ? V2 : V1;
4400 for (int i = 0; i != 8; ++i) {
4401 int Elt0 = MaskVals[i*2];
4402 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004403
Nate Begemanb9a47b82009-02-23 08:49:38 +00004404 // This word of the result is all undef, skip it.
4405 if (Elt0 < 0 && Elt1 < 0)
4406 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004407
Nate Begemanb9a47b82009-02-23 08:49:38 +00004408 // This word of the result is already in the correct place, skip it.
4409 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4410 continue;
4411 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4412 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004413
Nate Begemanb9a47b82009-02-23 08:49:38 +00004414 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4415 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4416 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004417
4418 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4419 // using a single extract together, load it and store it.
4420 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004421 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004422 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004424 DAG.getIntPtrConstant(i));
4425 continue;
4426 }
4427
Nate Begemanb9a47b82009-02-23 08:49:38 +00004428 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004429 // source byte is not also odd, shift the extracted word left 8 bits
4430 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004431 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004432 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004433 DAG.getIntPtrConstant(Elt1 / 2));
4434 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004435 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004436 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004437 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004438 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4439 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004440 }
4441 // If Elt0 is defined, extract it from the appropriate source. If the
4442 // source byte is not also even, shift the extracted word right 8 bits. If
4443 // Elt1 was also defined, OR the extracted values together before
4444 // inserting them in the result.
4445 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004446 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004447 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4448 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004449 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004450 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004451 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004452 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4453 DAG.getConstant(0x00FF, MVT::i16));
4454 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004455 : InsElt0;
4456 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004457 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004458 DAG.getIntPtrConstant(i));
4459 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004460 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004461}
4462
Evan Cheng7a831ce2007-12-15 03:00:47 +00004463/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004464/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004465/// done when every pair / quad of shuffle mask elements point to elements in
4466/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004467/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4468static
Nate Begeman9008ca62009-04-27 18:41:29 +00004469SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4470 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004471 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004472 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004473 SDValue V1 = SVOp->getOperand(0);
4474 SDValue V2 = SVOp->getOperand(1);
4475 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004476 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004477 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004478 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004479 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004480 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004481 case MVT::v4f32: NewVT = MVT::v2f64; break;
4482 case MVT::v4i32: NewVT = MVT::v2i64; break;
4483 case MVT::v8i16: NewVT = MVT::v4i32; break;
4484 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004485 }
4486
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004487 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004488 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004489 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004490 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004491 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004492 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004493 int Scale = NumElems / NewWidth;
4494 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004495 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004496 int StartIdx = -1;
4497 for (int j = 0; j < Scale; ++j) {
4498 int EltIdx = SVOp->getMaskElt(i+j);
4499 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004500 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004501 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004502 StartIdx = EltIdx - (EltIdx % Scale);
4503 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004504 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004505 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004506 if (StartIdx == -1)
4507 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004508 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004509 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004510 }
4511
Dale Johannesenace16102009-02-03 19:33:06 +00004512 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4513 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004514 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004515}
4516
Evan Chengd880b972008-05-09 21:53:03 +00004517/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004518///
Owen Andersone50ed302009-08-10 22:56:29 +00004519static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004520 SDValue SrcOp, SelectionDAG &DAG,
4521 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004522 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004523 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004524 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004525 LD = dyn_cast<LoadSDNode>(SrcOp);
4526 if (!LD) {
4527 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4528 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004529 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4530 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004531 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4532 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004533 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004534 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004535 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004536 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4537 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4538 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4539 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004540 SrcOp.getOperand(0)
4541 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004542 }
4543 }
4544 }
4545
Dale Johannesenace16102009-02-03 19:33:06 +00004546 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4547 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004548 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004549 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004550}
4551
Evan Chengace3c172008-07-22 21:13:36 +00004552/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4553/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004554static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004555LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4556 SDValue V1 = SVOp->getOperand(0);
4557 SDValue V2 = SVOp->getOperand(1);
4558 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004559 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004560
Evan Chengace3c172008-07-22 21:13:36 +00004561 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004562 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004563 SmallVector<int, 8> Mask1(4U, -1);
4564 SmallVector<int, 8> PermMask;
4565 SVOp->getMask(PermMask);
4566
Evan Chengace3c172008-07-22 21:13:36 +00004567 unsigned NumHi = 0;
4568 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004569 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004570 int Idx = PermMask[i];
4571 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004572 Locs[i] = std::make_pair(-1, -1);
4573 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004574 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4575 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004576 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004577 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004578 NumLo++;
4579 } else {
4580 Locs[i] = std::make_pair(1, NumHi);
4581 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004582 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004583 NumHi++;
4584 }
4585 }
4586 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004587
Evan Chengace3c172008-07-22 21:13:36 +00004588 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004589 // If no more than two elements come from either vector. This can be
4590 // implemented with two shuffles. First shuffle gather the elements.
4591 // The second shuffle, which takes the first shuffle as both of its
4592 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004593 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004594
Nate Begeman9008ca62009-04-27 18:41:29 +00004595 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004596
Evan Chengace3c172008-07-22 21:13:36 +00004597 for (unsigned i = 0; i != 4; ++i) {
4598 if (Locs[i].first == -1)
4599 continue;
4600 else {
4601 unsigned Idx = (i < 2) ? 0 : 4;
4602 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004603 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004604 }
4605 }
4606
Nate Begeman9008ca62009-04-27 18:41:29 +00004607 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004608 } else if (NumLo == 3 || NumHi == 3) {
4609 // Otherwise, we must have three elements from one vector, call it X, and
4610 // one element from the other, call it Y. First, use a shufps to build an
4611 // intermediate vector with the one element from Y and the element from X
4612 // that will be in the same half in the final destination (the indexes don't
4613 // matter). Then, use a shufps to build the final vector, taking the half
4614 // containing the element from Y from the intermediate, and the other half
4615 // from X.
4616 if (NumHi == 3) {
4617 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004618 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004619 std::swap(V1, V2);
4620 }
4621
4622 // Find the element from V2.
4623 unsigned HiIndex;
4624 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004625 int Val = PermMask[HiIndex];
4626 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004627 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004628 if (Val >= 4)
4629 break;
4630 }
4631
Nate Begeman9008ca62009-04-27 18:41:29 +00004632 Mask1[0] = PermMask[HiIndex];
4633 Mask1[1] = -1;
4634 Mask1[2] = PermMask[HiIndex^1];
4635 Mask1[3] = -1;
4636 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004637
4638 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004639 Mask1[0] = PermMask[0];
4640 Mask1[1] = PermMask[1];
4641 Mask1[2] = HiIndex & 1 ? 6 : 4;
4642 Mask1[3] = HiIndex & 1 ? 4 : 6;
4643 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004644 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004645 Mask1[0] = HiIndex & 1 ? 2 : 0;
4646 Mask1[1] = HiIndex & 1 ? 0 : 2;
4647 Mask1[2] = PermMask[2];
4648 Mask1[3] = PermMask[3];
4649 if (Mask1[2] >= 0)
4650 Mask1[2] += 4;
4651 if (Mask1[3] >= 0)
4652 Mask1[3] += 4;
4653 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004654 }
Evan Chengace3c172008-07-22 21:13:36 +00004655 }
4656
4657 // Break it into (shuffle shuffle_hi, shuffle_lo).
4658 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004659 SmallVector<int,8> LoMask(4U, -1);
4660 SmallVector<int,8> HiMask(4U, -1);
4661
4662 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004663 unsigned MaskIdx = 0;
4664 unsigned LoIdx = 0;
4665 unsigned HiIdx = 2;
4666 for (unsigned i = 0; i != 4; ++i) {
4667 if (i == 2) {
4668 MaskPtr = &HiMask;
4669 MaskIdx = 1;
4670 LoIdx = 0;
4671 HiIdx = 2;
4672 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004673 int Idx = PermMask[i];
4674 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004675 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004676 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004677 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004678 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004679 LoIdx++;
4680 } else {
4681 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004682 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004683 HiIdx++;
4684 }
4685 }
4686
Nate Begeman9008ca62009-04-27 18:41:29 +00004687 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4688 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4689 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004690 for (unsigned i = 0; i != 4; ++i) {
4691 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004692 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004693 } else {
4694 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004695 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004696 }
4697 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004698 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004699}
4700
Dan Gohman475871a2008-07-27 21:46:04 +00004701SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004702X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004703 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004704 SDValue V1 = Op.getOperand(0);
4705 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004706 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004707 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004708 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004709 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004710 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4711 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004712 bool V1IsSplat = false;
4713 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004714
Nate Begeman9008ca62009-04-27 18:41:29 +00004715 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004716 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004717
Nate Begeman9008ca62009-04-27 18:41:29 +00004718 // Promote splats to v4f32.
4719 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004720 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004721 return Op;
4722 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004723 }
4724
Evan Cheng7a831ce2007-12-15 03:00:47 +00004725 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4726 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004727 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004728 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004729 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004730 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004731 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004732 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004733 // FIXME: Figure out a cleaner way to do this.
4734 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004735 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004736 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004737 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004738 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4739 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4740 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004741 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004742 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004743 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4744 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004745 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004746 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004747 }
4748 }
Eric Christopherfd179292009-08-27 18:07:15 +00004749
Nate Begeman9008ca62009-04-27 18:41:29 +00004750 if (X86::isPSHUFDMask(SVOp))
4751 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004752
Evan Chengf26ffe92008-05-29 08:22:04 +00004753 // Check if this can be converted into a logical shift.
4754 bool isLeft = false;
4755 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004756 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004757 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004758 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004759 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004760 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004761 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004762 EVT EltVT = VT.getVectorElementType();
4763 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004764 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004765 }
Eric Christopherfd179292009-08-27 18:07:15 +00004766
Nate Begeman9008ca62009-04-27 18:41:29 +00004767 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004768 if (V1IsUndef)
4769 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004770 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004771 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004772 if (!isMMX)
4773 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004774 }
Eric Christopherfd179292009-08-27 18:07:15 +00004775
Nate Begeman9008ca62009-04-27 18:41:29 +00004776 // FIXME: fold these into legal mask.
4777 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4778 X86::isMOVSLDUPMask(SVOp) ||
4779 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004780 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004781 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004782 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004783
Nate Begeman9008ca62009-04-27 18:41:29 +00004784 if (ShouldXformToMOVHLPS(SVOp) ||
4785 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4786 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004787
Evan Chengf26ffe92008-05-29 08:22:04 +00004788 if (isShift) {
4789 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004790 EVT EltVT = VT.getVectorElementType();
4791 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004792 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004793 }
Eric Christopherfd179292009-08-27 18:07:15 +00004794
Evan Cheng9eca5e82006-10-25 21:49:50 +00004795 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004796 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4797 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004798 V1IsSplat = isSplatVector(V1.getNode());
4799 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004800
Chris Lattner8a594482007-11-25 00:24:49 +00004801 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004802 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004803 Op = CommuteVectorShuffle(SVOp, DAG);
4804 SVOp = cast<ShuffleVectorSDNode>(Op);
4805 V1 = SVOp->getOperand(0);
4806 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004807 std::swap(V1IsSplat, V2IsSplat);
4808 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004809 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004810 }
4811
Nate Begeman9008ca62009-04-27 18:41:29 +00004812 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4813 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004814 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004815 return V1;
4816 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4817 // the instruction selector will not match, so get a canonical MOVL with
4818 // swapped operands to undo the commute.
4819 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004820 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004821
Nate Begeman9008ca62009-04-27 18:41:29 +00004822 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4823 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4824 X86::isUNPCKLMask(SVOp) ||
4825 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004826 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004827
Evan Cheng9bbbb982006-10-25 20:48:19 +00004828 if (V2IsSplat) {
4829 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004830 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004831 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004832 SDValue NewMask = NormalizeMask(SVOp, DAG);
4833 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4834 if (NSVOp != SVOp) {
4835 if (X86::isUNPCKLMask(NSVOp, true)) {
4836 return NewMask;
4837 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4838 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004839 }
4840 }
4841 }
4842
Evan Cheng9eca5e82006-10-25 21:49:50 +00004843 if (Commuted) {
4844 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004845 // FIXME: this seems wrong.
4846 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4847 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4848 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4849 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4850 X86::isUNPCKLMask(NewSVOp) ||
4851 X86::isUNPCKHMask(NewSVOp))
4852 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004853 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004854
Nate Begemanb9a47b82009-02-23 08:49:38 +00004855 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004856
4857 // Normalize the node to match x86 shuffle ops if needed
4858 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4859 return CommuteVectorShuffle(SVOp, DAG);
4860
4861 // Check for legal shuffle and return?
4862 SmallVector<int, 16> PermMask;
4863 SVOp->getMask(PermMask);
4864 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004865 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004866
Evan Cheng14b32e12007-12-11 01:46:18 +00004867 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004868 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004869 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004870 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004871 return NewOp;
4872 }
4873
Owen Anderson825b72b2009-08-11 20:47:22 +00004874 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004875 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004876 if (NewOp.getNode())
4877 return NewOp;
4878 }
Eric Christopherfd179292009-08-27 18:07:15 +00004879
Evan Chengace3c172008-07-22 21:13:36 +00004880 // Handle all 4 wide cases with a number of shuffles except for MMX.
4881 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004882 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004883
Dan Gohman475871a2008-07-27 21:46:04 +00004884 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004885}
4886
Dan Gohman475871a2008-07-27 21:46:04 +00004887SDValue
4888X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004889 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004890 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004891 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004892 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004893 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004894 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004895 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004896 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004897 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004898 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004899 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4900 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4901 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004902 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4903 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004904 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004906 Op.getOperand(0)),
4907 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004908 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004909 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004910 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004911 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004912 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004913 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004914 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4915 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004916 // result has a single use which is a store or a bitcast to i32. And in
4917 // the case of a store, it's not worth it if the index is a constant 0,
4918 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004919 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004920 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004921 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004922 if ((User->getOpcode() != ISD::STORE ||
4923 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4924 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004925 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004926 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004927 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004928 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4929 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004930 Op.getOperand(0)),
4931 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004932 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4933 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004934 // ExtractPS works with constant index.
4935 if (isa<ConstantSDNode>(Op.getOperand(1)))
4936 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004937 }
Dan Gohman475871a2008-07-27 21:46:04 +00004938 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004939}
4940
4941
Dan Gohman475871a2008-07-27 21:46:04 +00004942SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004943X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4944 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004945 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004946 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004947
Evan Cheng62a3f152008-03-24 21:52:23 +00004948 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004949 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004950 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004951 return Res;
4952 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004953
Owen Andersone50ed302009-08-10 22:56:29 +00004954 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004955 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004956 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004957 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004958 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004959 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004960 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004961 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4962 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004963 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004964 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004965 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004966 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004967 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004968 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004969 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004970 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004971 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004972 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004973 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004974 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004975 if (Idx == 0)
4976 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004977
Evan Cheng0db9fe62006-04-25 20:13:52 +00004978 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004979 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004980 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004981 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004982 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004983 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004984 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004985 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004986 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4987 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4988 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004989 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004990 if (Idx == 0)
4991 return Op;
4992
4993 // UNPCKHPD the element to the lowest double word, then movsd.
4994 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4995 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004996 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004997 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004998 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004999 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005000 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005001 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005002 }
5003
Dan Gohman475871a2008-07-27 21:46:04 +00005004 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005005}
5006
Dan Gohman475871a2008-07-27 21:46:04 +00005007SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005008X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5009 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005010 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005011 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005012 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005013
Dan Gohman475871a2008-07-27 21:46:04 +00005014 SDValue N0 = Op.getOperand(0);
5015 SDValue N1 = Op.getOperand(1);
5016 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005017
Dan Gohman8a55ce42009-09-23 21:02:20 +00005018 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005019 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005020 unsigned Opc;
5021 if (VT == MVT::v8i16)
5022 Opc = X86ISD::PINSRW;
5023 else if (VT == MVT::v4i16)
5024 Opc = X86ISD::MMX_PINSRW;
5025 else if (VT == MVT::v16i8)
5026 Opc = X86ISD::PINSRB;
5027 else
5028 Opc = X86ISD::PINSRB;
5029
Nate Begeman14d12ca2008-02-11 04:19:36 +00005030 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5031 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005032 if (N1.getValueType() != MVT::i32)
5033 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5034 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005035 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005036 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005037 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005038 // Bits [7:6] of the constant are the source select. This will always be
5039 // zero here. The DAG Combiner may combine an extract_elt index into these
5040 // bits. For example (insert (extract, 3), 2) could be matched by putting
5041 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005042 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005043 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005044 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005045 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005046 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005047 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005048 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005049 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005050 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005051 // PINSR* works with constant index.
5052 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005053 }
Dan Gohman475871a2008-07-27 21:46:04 +00005054 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005055}
5056
Dan Gohman475871a2008-07-27 21:46:04 +00005057SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005058X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005059 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005060 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005061
5062 if (Subtarget->hasSSE41())
5063 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5064
Dan Gohman8a55ce42009-09-23 21:02:20 +00005065 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005066 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005067
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005068 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005069 SDValue N0 = Op.getOperand(0);
5070 SDValue N1 = Op.getOperand(1);
5071 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005072
Dan Gohman8a55ce42009-09-23 21:02:20 +00005073 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005074 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5075 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005076 if (N1.getValueType() != MVT::i32)
5077 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5078 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005079 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005080 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5081 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005082 }
Dan Gohman475871a2008-07-27 21:46:04 +00005083 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005084}
5085
Dan Gohman475871a2008-07-27 21:46:04 +00005086SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005087X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005088 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005089
5090 if (Op.getValueType() == MVT::v1i64 &&
5091 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005092 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005093
Owen Anderson825b72b2009-08-11 20:47:22 +00005094 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5095 EVT VT = MVT::v2i32;
5096 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005097 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005098 case MVT::v16i8:
5099 case MVT::v8i16:
5100 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005101 break;
5102 }
Dale Johannesenace16102009-02-03 19:33:06 +00005103 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5104 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005105}
5106
Bill Wendling056292f2008-09-16 21:48:12 +00005107// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5108// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5109// one of the above mentioned nodes. It has to be wrapped because otherwise
5110// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5111// be used to form addressing mode. These wrapped nodes will be selected
5112// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005113SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005114X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005115 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005116
Chris Lattner41621a22009-06-26 19:22:52 +00005117 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5118 // global base reg.
5119 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005120 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005121 CodeModel::Model M = getTargetMachine().getCodeModel();
5122
Chris Lattner4f066492009-07-11 20:29:19 +00005123 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005124 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005125 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005126 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005127 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005128 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005129 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005130
Evan Cheng1606e8e2009-03-13 07:51:59 +00005131 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005132 CP->getAlignment(),
5133 CP->getOffset(), OpFlag);
5134 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005135 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005136 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005137 if (OpFlag) {
5138 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005139 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005140 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005141 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005142 }
5143
5144 return Result;
5145}
5146
Dan Gohmand858e902010-04-17 15:26:15 +00005147SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005148 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005149
Chris Lattner18c59872009-06-27 04:16:01 +00005150 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5151 // global base reg.
5152 unsigned char OpFlag = 0;
5153 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005154 CodeModel::Model M = getTargetMachine().getCodeModel();
5155
Chris Lattner4f066492009-07-11 20:29:19 +00005156 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005157 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005158 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005159 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005160 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005161 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005162 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005163
Chris Lattner18c59872009-06-27 04:16:01 +00005164 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5165 OpFlag);
5166 DebugLoc DL = JT->getDebugLoc();
5167 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005168
Chris Lattner18c59872009-06-27 04:16:01 +00005169 // With PIC, the address is actually $g + Offset.
5170 if (OpFlag) {
5171 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5172 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005173 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005174 Result);
5175 }
Eric Christopherfd179292009-08-27 18:07:15 +00005176
Chris Lattner18c59872009-06-27 04:16:01 +00005177 return Result;
5178}
5179
5180SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005181X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005182 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005183
Chris Lattner18c59872009-06-27 04:16:01 +00005184 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5185 // global base reg.
5186 unsigned char OpFlag = 0;
5187 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005188 CodeModel::Model M = getTargetMachine().getCodeModel();
5189
Chris Lattner4f066492009-07-11 20:29:19 +00005190 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005191 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005192 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005193 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005194 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005195 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005196 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005197
Chris Lattner18c59872009-06-27 04:16:01 +00005198 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005199
Chris Lattner18c59872009-06-27 04:16:01 +00005200 DebugLoc DL = Op.getDebugLoc();
5201 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005202
5203
Chris Lattner18c59872009-06-27 04:16:01 +00005204 // With PIC, the address is actually $g + Offset.
5205 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005206 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005207 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5208 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005209 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005210 Result);
5211 }
Eric Christopherfd179292009-08-27 18:07:15 +00005212
Chris Lattner18c59872009-06-27 04:16:01 +00005213 return Result;
5214}
5215
Dan Gohman475871a2008-07-27 21:46:04 +00005216SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005217X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005218 // Create the TargetBlockAddressAddress node.
5219 unsigned char OpFlags =
5220 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005221 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005222 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005223 DebugLoc dl = Op.getDebugLoc();
5224 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5225 /*isTarget=*/true, OpFlags);
5226
Dan Gohmanf705adb2009-10-30 01:28:02 +00005227 if (Subtarget->isPICStyleRIPRel() &&
5228 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005229 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5230 else
5231 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005232
Dan Gohman29cbade2009-11-20 23:18:13 +00005233 // With PIC, the address is actually $g + Offset.
5234 if (isGlobalRelativeToPICBase(OpFlags)) {
5235 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5236 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5237 Result);
5238 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005239
5240 return Result;
5241}
5242
5243SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005244X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005245 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005246 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005247 // Create the TargetGlobalAddress node, folding in the constant
5248 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005249 unsigned char OpFlags =
5250 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005251 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005252 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005253 if (OpFlags == X86II::MO_NO_FLAG &&
5254 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005255 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005256 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005257 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005258 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005259 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005260 }
Eric Christopherfd179292009-08-27 18:07:15 +00005261
Chris Lattner4f066492009-07-11 20:29:19 +00005262 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005263 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005264 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5265 else
5266 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005267
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005268 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005269 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005270 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5271 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005272 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005273 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005274
Chris Lattner36c25012009-07-10 07:34:39 +00005275 // For globals that require a load from a stub to get the address, emit the
5276 // load.
5277 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005278 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005279 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005280
Dan Gohman6520e202008-10-18 02:06:02 +00005281 // If there was a non-zero offset that we didn't fold, create an explicit
5282 // addition for it.
5283 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005284 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005285 DAG.getConstant(Offset, getPointerTy()));
5286
Evan Cheng0db9fe62006-04-25 20:13:52 +00005287 return Result;
5288}
5289
Evan Chengda43bcf2008-09-24 00:05:32 +00005290SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005291X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005292 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005293 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005294 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005295}
5296
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005297static SDValue
5298GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005299 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005300 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005301 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005302 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005303 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005304 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005305 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005306 GA->getOffset(),
5307 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005308 if (InFlag) {
5309 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005310 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005311 } else {
5312 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005313 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005314 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005315
5316 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005317 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005318
Rafael Espindola15f1b662009-04-24 12:59:40 +00005319 SDValue Flag = Chain.getValue(1);
5320 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005321}
5322
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005323// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005324static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005325LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005326 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005327 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005328 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5329 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005330 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005331 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005332 InFlag = Chain.getValue(1);
5333
Chris Lattnerb903bed2009-06-26 21:20:29 +00005334 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005335}
5336
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005337// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005338static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005339LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005340 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005341 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5342 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005343}
5344
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005345// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5346// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005347static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005348 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005349 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005350 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005351 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005352 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005353 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005354 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005355 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005356
5357 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005358 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005359
Chris Lattnerb903bed2009-06-26 21:20:29 +00005360 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005361 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5362 // initialexec.
5363 unsigned WrapperKind = X86ISD::Wrapper;
5364 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005365 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005366 } else if (is64Bit) {
5367 assert(model == TLSModel::InitialExec);
5368 OperandFlags = X86II::MO_GOTTPOFF;
5369 WrapperKind = X86ISD::WrapperRIP;
5370 } else {
5371 assert(model == TLSModel::InitialExec);
5372 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005373 }
Eric Christopherfd179292009-08-27 18:07:15 +00005374
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005375 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5376 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005377 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5378 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005379 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005380 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005381
Rafael Espindola9a580232009-02-27 13:37:18 +00005382 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005383 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005384 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005385
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005386 // The address of the thread local variable is the add of the thread
5387 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005388 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005389}
5390
Dan Gohman475871a2008-07-27 21:46:04 +00005391SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005392X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005393
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005394 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005395 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005396
Eric Christopher30ef0e52010-06-03 04:07:48 +00005397 if (Subtarget->isTargetELF()) {
5398 // TODO: implement the "local dynamic" model
5399 // TODO: implement the "initial exec"model for pic executables
5400
5401 // If GV is an alias then use the aliasee for determining
5402 // thread-localness.
5403 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5404 GV = GA->resolveAliasedGlobal(false);
5405
5406 TLSModel::Model model
5407 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5408
5409 switch (model) {
5410 case TLSModel::GeneralDynamic:
5411 case TLSModel::LocalDynamic: // not implemented
5412 if (Subtarget->is64Bit())
5413 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5414 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5415
5416 case TLSModel::InitialExec:
5417 case TLSModel::LocalExec:
5418 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5419 Subtarget->is64Bit());
5420 }
5421 } else if (Subtarget->isTargetDarwin()) {
5422 // Darwin only has one model of TLS. Lower to that.
5423 unsigned char OpFlag = 0;
5424 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5425 X86ISD::WrapperRIP : X86ISD::Wrapper;
5426
5427 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5428 // global base reg.
5429 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5430 !Subtarget->is64Bit();
5431 if (PIC32)
5432 OpFlag = X86II::MO_TLVP_PIC_BASE;
5433 else
5434 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005435 DebugLoc DL = Op.getDebugLoc();
5436 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005437 getPointerTy(),
5438 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005439 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5440
5441 // With PIC32, the address is actually $g + Offset.
5442 if (PIC32)
5443 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5444 DAG.getNode(X86ISD::GlobalBaseReg,
5445 DebugLoc(), getPointerTy()),
5446 Offset);
5447
5448 // Lowering the machine isd will make sure everything is in the right
5449 // location.
5450 SDValue Args[] = { Offset };
5451 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5452
5453 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5454 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5455 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005456
Eric Christopher30ef0e52010-06-03 04:07:48 +00005457 // And our return value (tls address) is in the standard call return value
5458 // location.
5459 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5460 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005461 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005462
5463 assert(false &&
5464 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005465
Torok Edwinc23197a2009-07-14 16:55:14 +00005466 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005467 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005468}
5469
Evan Cheng0db9fe62006-04-25 20:13:52 +00005470
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005471/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005472/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005473SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005474 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005475 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005476 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005477 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005478 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005479 SDValue ShOpLo = Op.getOperand(0);
5480 SDValue ShOpHi = Op.getOperand(1);
5481 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005482 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005483 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005484 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005485
Dan Gohman475871a2008-07-27 21:46:04 +00005486 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005487 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005488 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5489 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005490 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005491 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5492 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005493 }
Evan Chenge3413162006-01-09 18:33:28 +00005494
Owen Anderson825b72b2009-08-11 20:47:22 +00005495 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5496 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005497 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005498 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005499
Dan Gohman475871a2008-07-27 21:46:04 +00005500 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005501 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005502 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5503 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005504
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005505 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005506 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5507 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005508 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005509 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5510 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005511 }
5512
Dan Gohman475871a2008-07-27 21:46:04 +00005513 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005514 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005515}
Evan Chenga3195e82006-01-12 22:54:21 +00005516
Dan Gohmand858e902010-04-17 15:26:15 +00005517SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5518 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005519 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005520
5521 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005522 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005523 return Op;
5524 }
5525 return SDValue();
5526 }
5527
Owen Anderson825b72b2009-08-11 20:47:22 +00005528 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005529 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005530
Eli Friedman36df4992009-05-27 00:47:34 +00005531 // These are really Legal; return the operand so the caller accepts it as
5532 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005533 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005534 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005535 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005536 Subtarget->is64Bit()) {
5537 return Op;
5538 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005539
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005540 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005541 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005542 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005543 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005544 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005545 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005546 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005547 PseudoSourceValue::getFixedStack(SSFI), 0,
5548 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005549 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5550}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005551
Owen Andersone50ed302009-08-10 22:56:29 +00005552SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005553 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005554 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005555 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005556 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005557 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005558 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005559 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005560 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005561 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005562 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005563 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005564 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005565 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005566
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005567 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005568 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005569 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005570
5571 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5572 // shouldn't be necessary except that RFP cannot be live across
5573 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005574 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005575 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005576 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005577 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005578 SDValue Ops[] = {
5579 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5580 };
5581 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005582 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005583 PseudoSourceValue::getFixedStack(SSFI), 0,
5584 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005585 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005586
Evan Cheng0db9fe62006-04-25 20:13:52 +00005587 return Result;
5588}
5589
Bill Wendling8b8a6362009-01-17 03:56:04 +00005590// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005591SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5592 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005593 // This algorithm is not obvious. Here it is in C code, more or less:
5594 /*
5595 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5596 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5597 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005598
Bill Wendling8b8a6362009-01-17 03:56:04 +00005599 // Copy ints to xmm registers.
5600 __m128i xh = _mm_cvtsi32_si128( hi );
5601 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005602
Bill Wendling8b8a6362009-01-17 03:56:04 +00005603 // Combine into low half of a single xmm register.
5604 __m128i x = _mm_unpacklo_epi32( xh, xl );
5605 __m128d d;
5606 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005607
Bill Wendling8b8a6362009-01-17 03:56:04 +00005608 // Merge in appropriate exponents to give the integer bits the right
5609 // magnitude.
5610 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005611
Bill Wendling8b8a6362009-01-17 03:56:04 +00005612 // Subtract away the biases to deal with the IEEE-754 double precision
5613 // implicit 1.
5614 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005615
Bill Wendling8b8a6362009-01-17 03:56:04 +00005616 // All conversions up to here are exact. The correctly rounded result is
5617 // calculated using the current rounding mode using the following
5618 // horizontal add.
5619 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5620 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5621 // store doesn't really need to be here (except
5622 // maybe to zero the other double)
5623 return sd;
5624 }
5625 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005626
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005627 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005628 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005629
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005630 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005631 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005632 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5633 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5634 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5635 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005636 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005637 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005638
Bill Wendling8b8a6362009-01-17 03:56:04 +00005639 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005640 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005641 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005642 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005643 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005644 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005645 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005646
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5648 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005649 Op.getOperand(0),
5650 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005651 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5652 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005653 Op.getOperand(0),
5654 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005655 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5656 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005657 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005658 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005659 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5660 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5661 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005662 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005663 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005664 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005665
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005666 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005667 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5669 DAG.getUNDEF(MVT::v2f64), ShufMask);
5670 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5671 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005672 DAG.getIntPtrConstant(0));
5673}
5674
Bill Wendling8b8a6362009-01-17 03:56:04 +00005675// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005676SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5677 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005678 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005679 // FP constant to bias correct the final result.
5680 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005682
5683 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005684 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5685 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005686 Op.getOperand(0),
5687 DAG.getIntPtrConstant(0)));
5688
Owen Anderson825b72b2009-08-11 20:47:22 +00005689 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5690 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005691 DAG.getIntPtrConstant(0));
5692
5693 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005694 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5695 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005696 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005697 MVT::v2f64, Load)),
5698 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005699 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005700 MVT::v2f64, Bias)));
5701 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5702 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005703 DAG.getIntPtrConstant(0));
5704
5705 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005706 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005707
5708 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005709 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005710
Owen Anderson825b72b2009-08-11 20:47:22 +00005711 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005712 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005713 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005714 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005715 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005716 }
5717
5718 // Handle final rounding.
5719 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005720}
5721
Dan Gohmand858e902010-04-17 15:26:15 +00005722SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5723 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005724 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005725 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005726
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005727 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005728 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5729 // the optimization here.
5730 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005731 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005732
Owen Andersone50ed302009-08-10 22:56:29 +00005733 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005734 EVT DstVT = Op.getValueType();
5735 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005736 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005737 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005738 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005739
5740 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005741 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005742 if (SrcVT == MVT::i32) {
5743 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5744 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5745 getPointerTy(), StackSlot, WordOff);
5746 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5747 StackSlot, NULL, 0, false, false, 0);
5748 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5749 OffsetSlot, NULL, 0, false, false, 0);
5750 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5751 return Fild;
5752 }
5753
5754 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5755 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005756 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005757 // For i64 source, we need to add the appropriate power of 2 if the input
5758 // was negative. This is the same as the optimization in
5759 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5760 // we must be careful to do the computation in x87 extended precision, not
5761 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5762 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5763 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5764 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5765
5766 APInt FF(32, 0x5F800000ULL);
5767
5768 // Check whether the sign bit is set.
5769 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5770 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5771 ISD::SETLT);
5772
5773 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5774 SDValue FudgePtr = DAG.getConstantPool(
5775 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5776 getPointerTy());
5777
5778 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5779 SDValue Zero = DAG.getIntPtrConstant(0);
5780 SDValue Four = DAG.getIntPtrConstant(4);
5781 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5782 Zero, Four);
5783 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5784
5785 // Load the value out, extending it from f32 to f80.
5786 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00005787 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005788 FudgePtr, PseudoSourceValue::getConstantPool(),
5789 0, MVT::f32, false, false, 4);
5790 // Extend everything to 80 bits to force it to be done on x87.
5791 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5792 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005793}
5794
Dan Gohman475871a2008-07-27 21:46:04 +00005795std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005796FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005797 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005798
Owen Andersone50ed302009-08-10 22:56:29 +00005799 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005800
5801 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005802 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5803 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005804 }
5805
Owen Anderson825b72b2009-08-11 20:47:22 +00005806 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5807 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005808 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005809
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005810 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005812 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005813 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005814 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005815 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005816 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005817 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005818
Evan Cheng87c89352007-10-15 20:11:21 +00005819 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5820 // stack slot.
5821 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005822 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005823 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005824 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005825
Evan Cheng0db9fe62006-04-25 20:13:52 +00005826 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005827 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005828 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005829 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5830 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5831 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005832 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005833
Dan Gohman475871a2008-07-27 21:46:04 +00005834 SDValue Chain = DAG.getEntryNode();
5835 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005836 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005837 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005838 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005839 PseudoSourceValue::getFixedStack(SSFI), 0,
5840 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005841 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005842 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005843 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5844 };
Dale Johannesenace16102009-02-03 19:33:06 +00005845 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005846 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005847 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005848 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5849 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005850
Evan Cheng0db9fe62006-04-25 20:13:52 +00005851 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005852 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005853 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005854
Chris Lattner27a6c732007-11-24 07:07:01 +00005855 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005856}
5857
Dan Gohmand858e902010-04-17 15:26:15 +00005858SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5859 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005860 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005861 if (Op.getValueType() == MVT::v2i32 &&
5862 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005863 return Op;
5864 }
5865 return SDValue();
5866 }
5867
Eli Friedman948e95a2009-05-23 09:59:16 +00005868 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005869 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005870 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5871 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005872
Chris Lattner27a6c732007-11-24 07:07:01 +00005873 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005874 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005875 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005876}
5877
Dan Gohmand858e902010-04-17 15:26:15 +00005878SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5879 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005880 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5881 SDValue FIST = Vals.first, StackSlot = Vals.second;
5882 assert(FIST.getNode() && "Unexpected failure");
5883
5884 // Load the result.
5885 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005886 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005887}
5888
Dan Gohmand858e902010-04-17 15:26:15 +00005889SDValue X86TargetLowering::LowerFABS(SDValue Op,
5890 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005891 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005892 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005893 EVT VT = Op.getValueType();
5894 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005895 if (VT.isVector())
5896 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005897 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005898 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005899 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005900 CV.push_back(C);
5901 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005902 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005903 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005904 CV.push_back(C);
5905 CV.push_back(C);
5906 CV.push_back(C);
5907 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005908 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005909 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005910 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005911 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005912 PseudoSourceValue::getConstantPool(), 0,
5913 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005914 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005915}
5916
Dan Gohmand858e902010-04-17 15:26:15 +00005917SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005918 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005919 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005920 EVT VT = Op.getValueType();
5921 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005922 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005923 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005924 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005925 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005926 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005927 CV.push_back(C);
5928 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005929 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005930 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005931 CV.push_back(C);
5932 CV.push_back(C);
5933 CV.push_back(C);
5934 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005935 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005936 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005937 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005938 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005939 PseudoSourceValue::getConstantPool(), 0,
5940 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005941 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005942 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005943 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5944 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005945 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005946 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005947 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005948 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005949 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005950}
5951
Dan Gohmand858e902010-04-17 15:26:15 +00005952SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005953 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005954 SDValue Op0 = Op.getOperand(0);
5955 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005956 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005957 EVT VT = Op.getValueType();
5958 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005959
5960 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005961 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005962 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005963 SrcVT = VT;
5964 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005965 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005966 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005967 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005968 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005969 }
5970
5971 // At this point the operands and the result should have the same
5972 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005973
Evan Cheng68c47cb2007-01-05 07:55:56 +00005974 // First get the sign bit of second operand.
5975 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005976 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005977 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5978 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005979 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005980 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5981 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5982 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5983 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005984 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005985 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005986 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005987 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005988 PseudoSourceValue::getConstantPool(), 0,
5989 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005990 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005991
5992 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005993 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005994 // Op0 is MVT::f32, Op1 is MVT::f64.
5995 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5996 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5997 DAG.getConstant(32, MVT::i32));
5998 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5999 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006000 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006001 }
6002
Evan Cheng73d6cf12007-01-05 21:37:56 +00006003 // Clear first operand sign bit.
6004 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006005 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006006 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6007 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006008 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006009 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6010 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6011 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6012 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006013 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006014 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006015 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006016 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006017 PseudoSourceValue::getConstantPool(), 0,
6018 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006019 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006020
6021 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006022 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006023}
6024
Dan Gohman076aee32009-03-04 19:44:21 +00006025/// Emit nodes that will be selected as "test Op0,Op0", or something
6026/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006027SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006028 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006029 DebugLoc dl = Op.getDebugLoc();
6030
Dan Gohman31125812009-03-07 01:58:32 +00006031 // CF and OF aren't always set the way we want. Determine which
6032 // of these we need.
6033 bool NeedCF = false;
6034 bool NeedOF = false;
6035 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006036 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006037 case X86::COND_A: case X86::COND_AE:
6038 case X86::COND_B: case X86::COND_BE:
6039 NeedCF = true;
6040 break;
6041 case X86::COND_G: case X86::COND_GE:
6042 case X86::COND_L: case X86::COND_LE:
6043 case X86::COND_O: case X86::COND_NO:
6044 NeedOF = true;
6045 break;
Dan Gohman31125812009-03-07 01:58:32 +00006046 }
6047
Dan Gohman076aee32009-03-04 19:44:21 +00006048 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006049 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6050 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006051 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6052 // Emit a CMP with 0, which is the TEST pattern.
6053 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6054 DAG.getConstant(0, Op.getValueType()));
6055
6056 unsigned Opcode = 0;
6057 unsigned NumOperands = 0;
6058 switch (Op.getNode()->getOpcode()) {
6059 case ISD::ADD:
6060 // Due to an isel shortcoming, be conservative if this add is likely to be
6061 // selected as part of a load-modify-store instruction. When the root node
6062 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6063 // uses of other nodes in the match, such as the ADD in this case. This
6064 // leads to the ADD being left around and reselected, with the result being
6065 // two adds in the output. Alas, even if none our users are stores, that
6066 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6067 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6068 // climbing the DAG back to the root, and it doesn't seem to be worth the
6069 // effort.
6070 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006071 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006072 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6073 goto default_case;
6074
6075 if (ConstantSDNode *C =
6076 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6077 // An add of one will be selected as an INC.
6078 if (C->getAPIntValue() == 1) {
6079 Opcode = X86ISD::INC;
6080 NumOperands = 1;
6081 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006082 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006083
6084 // An add of negative one (subtract of one) will be selected as a DEC.
6085 if (C->getAPIntValue().isAllOnesValue()) {
6086 Opcode = X86ISD::DEC;
6087 NumOperands = 1;
6088 break;
6089 }
Dan Gohman076aee32009-03-04 19:44:21 +00006090 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006091
6092 // Otherwise use a regular EFLAGS-setting add.
6093 Opcode = X86ISD::ADD;
6094 NumOperands = 2;
6095 break;
6096 case ISD::AND: {
6097 // If the primary and result isn't used, don't bother using X86ISD::AND,
6098 // because a TEST instruction will be better.
6099 bool NonFlagUse = false;
6100 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6101 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6102 SDNode *User = *UI;
6103 unsigned UOpNo = UI.getOperandNo();
6104 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6105 // Look pass truncate.
6106 UOpNo = User->use_begin().getOperandNo();
6107 User = *User->use_begin();
6108 }
6109
6110 if (User->getOpcode() != ISD::BRCOND &&
6111 User->getOpcode() != ISD::SETCC &&
6112 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6113 NonFlagUse = true;
6114 break;
6115 }
Dan Gohman076aee32009-03-04 19:44:21 +00006116 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006117
6118 if (!NonFlagUse)
6119 break;
6120 }
6121 // FALL THROUGH
6122 case ISD::SUB:
6123 case ISD::OR:
6124 case ISD::XOR:
6125 // Due to the ISEL shortcoming noted above, be conservative if this op is
6126 // likely to be selected as part of a load-modify-store instruction.
6127 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6128 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6129 if (UI->getOpcode() == ISD::STORE)
6130 goto default_case;
6131
6132 // Otherwise use a regular EFLAGS-setting instruction.
6133 switch (Op.getNode()->getOpcode()) {
6134 default: llvm_unreachable("unexpected operator!");
6135 case ISD::SUB: Opcode = X86ISD::SUB; break;
6136 case ISD::OR: Opcode = X86ISD::OR; break;
6137 case ISD::XOR: Opcode = X86ISD::XOR; break;
6138 case ISD::AND: Opcode = X86ISD::AND; break;
6139 }
6140
6141 NumOperands = 2;
6142 break;
6143 case X86ISD::ADD:
6144 case X86ISD::SUB:
6145 case X86ISD::INC:
6146 case X86ISD::DEC:
6147 case X86ISD::OR:
6148 case X86ISD::XOR:
6149 case X86ISD::AND:
6150 return SDValue(Op.getNode(), 1);
6151 default:
6152 default_case:
6153 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006154 }
6155
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006156 if (Opcode == 0)
6157 // Emit a CMP with 0, which is the TEST pattern.
6158 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6159 DAG.getConstant(0, Op.getValueType()));
6160
6161 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6162 SmallVector<SDValue, 4> Ops;
6163 for (unsigned i = 0; i != NumOperands; ++i)
6164 Ops.push_back(Op.getOperand(i));
6165
6166 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6167 DAG.ReplaceAllUsesWith(Op, New);
6168 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006169}
6170
6171/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6172/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006173SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006174 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006175 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6176 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006177 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006178
6179 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006180 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006181}
6182
Evan Chengd40d03e2010-01-06 19:38:29 +00006183/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6184/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006185SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6186 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006187 SDValue Op0 = And.getOperand(0);
6188 SDValue Op1 = And.getOperand(1);
6189 if (Op0.getOpcode() == ISD::TRUNCATE)
6190 Op0 = Op0.getOperand(0);
6191 if (Op1.getOpcode() == ISD::TRUNCATE)
6192 Op1 = Op1.getOperand(0);
6193
Evan Chengd40d03e2010-01-06 19:38:29 +00006194 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006195 if (Op1.getOpcode() == ISD::SHL)
6196 std::swap(Op0, Op1);
6197 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006198 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6199 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006200 // If we looked past a truncate, check that it's only truncating away
6201 // known zeros.
6202 unsigned BitWidth = Op0.getValueSizeInBits();
6203 unsigned AndBitWidth = And.getValueSizeInBits();
6204 if (BitWidth > AndBitWidth) {
6205 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6206 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6207 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6208 return SDValue();
6209 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006210 LHS = Op1;
6211 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006212 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006213 } else if (Op1.getOpcode() == ISD::Constant) {
6214 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6215 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006216 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6217 LHS = AndLHS.getOperand(0);
6218 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006219 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006220 }
Evan Cheng0488db92007-09-25 01:57:46 +00006221
Evan Chengd40d03e2010-01-06 19:38:29 +00006222 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006223 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006224 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006225 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006226 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006227 // Also promote i16 to i32 for performance / code size reason.
6228 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006229 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006230 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006231
Evan Chengd40d03e2010-01-06 19:38:29 +00006232 // If the operand types disagree, extend the shift amount to match. Since
6233 // BT ignores high bits (like shifts) we can use anyextend.
6234 if (LHS.getValueType() != RHS.getValueType())
6235 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006236
Evan Chengd40d03e2010-01-06 19:38:29 +00006237 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6238 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6239 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6240 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006241 }
6242
Evan Cheng54de3ea2010-01-05 06:52:31 +00006243 return SDValue();
6244}
6245
Dan Gohmand858e902010-04-17 15:26:15 +00006246SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006247 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6248 SDValue Op0 = Op.getOperand(0);
6249 SDValue Op1 = Op.getOperand(1);
6250 DebugLoc dl = Op.getDebugLoc();
6251 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6252
6253 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006254 // Lower (X & (1 << N)) == 0 to BT(X, N).
6255 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6256 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6257 if (Op0.getOpcode() == ISD::AND &&
6258 Op0.hasOneUse() &&
6259 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006260 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006261 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6262 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6263 if (NewSetCC.getNode())
6264 return NewSetCC;
6265 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006266
Evan Cheng2c755ba2010-02-27 07:36:59 +00006267 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6268 if (Op0.getOpcode() == X86ISD::SETCC &&
6269 Op1.getOpcode() == ISD::Constant &&
6270 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6271 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6272 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6273 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6274 bool Invert = (CC == ISD::SETNE) ^
6275 cast<ConstantSDNode>(Op1)->isNullValue();
6276 if (Invert)
6277 CCode = X86::GetOppositeBranchCondition(CCode);
6278 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6279 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6280 }
6281
Evan Chenge5b51ac2010-04-17 06:13:15 +00006282 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006283 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006284 if (X86CC == X86::COND_INVALID)
6285 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006286
Evan Cheng552f09a2010-04-26 19:06:11 +00006287 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006288
6289 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006290 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006291 return DAG.getNode(ISD::AND, dl, MVT::i8,
6292 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6293 DAG.getConstant(X86CC, MVT::i8), Cond),
6294 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006295
Owen Anderson825b72b2009-08-11 20:47:22 +00006296 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6297 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006298}
6299
Dan Gohmand858e902010-04-17 15:26:15 +00006300SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006301 SDValue Cond;
6302 SDValue Op0 = Op.getOperand(0);
6303 SDValue Op1 = Op.getOperand(1);
6304 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006305 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006306 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6307 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006308 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006309
6310 if (isFP) {
6311 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006312 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006313 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6314 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006315 bool Swap = false;
6316
6317 switch (SetCCOpcode) {
6318 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006319 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006320 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006321 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006322 case ISD::SETGT: Swap = true; // Fallthrough
6323 case ISD::SETLT:
6324 case ISD::SETOLT: SSECC = 1; break;
6325 case ISD::SETOGE:
6326 case ISD::SETGE: Swap = true; // Fallthrough
6327 case ISD::SETLE:
6328 case ISD::SETOLE: SSECC = 2; break;
6329 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006330 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006331 case ISD::SETNE: SSECC = 4; break;
6332 case ISD::SETULE: Swap = true;
6333 case ISD::SETUGE: SSECC = 5; break;
6334 case ISD::SETULT: Swap = true;
6335 case ISD::SETUGT: SSECC = 6; break;
6336 case ISD::SETO: SSECC = 7; break;
6337 }
6338 if (Swap)
6339 std::swap(Op0, Op1);
6340
Nate Begemanfb8ead02008-07-25 19:05:58 +00006341 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006342 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006343 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006344 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006345 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6346 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006347 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006348 }
6349 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006350 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006351 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6352 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006353 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006354 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006355 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006356 }
6357 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006358 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006359 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006360
Nate Begeman30a0de92008-07-17 16:51:19 +00006361 // We are handling one of the integer comparisons here. Since SSE only has
6362 // GT and EQ comparisons for integer, swapping operands and multiple
6363 // operations may be required for some comparisons.
6364 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6365 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006366
Owen Anderson825b72b2009-08-11 20:47:22 +00006367 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006368 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006369 case MVT::v8i8:
6370 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6371 case MVT::v4i16:
6372 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6373 case MVT::v2i32:
6374 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6375 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006376 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006377
Nate Begeman30a0de92008-07-17 16:51:19 +00006378 switch (SetCCOpcode) {
6379 default: break;
6380 case ISD::SETNE: Invert = true;
6381 case ISD::SETEQ: Opc = EQOpc; break;
6382 case ISD::SETLT: Swap = true;
6383 case ISD::SETGT: Opc = GTOpc; break;
6384 case ISD::SETGE: Swap = true;
6385 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6386 case ISD::SETULT: Swap = true;
6387 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6388 case ISD::SETUGE: Swap = true;
6389 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6390 }
6391 if (Swap)
6392 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006393
Nate Begeman30a0de92008-07-17 16:51:19 +00006394 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6395 // bits of the inputs before performing those operations.
6396 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006397 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006398 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6399 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006400 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006401 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6402 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006403 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6404 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006405 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006406
Dale Johannesenace16102009-02-03 19:33:06 +00006407 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006408
6409 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006410 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006411 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006412
Nate Begeman30a0de92008-07-17 16:51:19 +00006413 return Result;
6414}
Evan Cheng0488db92007-09-25 01:57:46 +00006415
Evan Cheng370e5342008-12-03 08:38:43 +00006416// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006417static bool isX86LogicalCmp(SDValue Op) {
6418 unsigned Opc = Op.getNode()->getOpcode();
6419 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6420 return true;
6421 if (Op.getResNo() == 1 &&
6422 (Opc == X86ISD::ADD ||
6423 Opc == X86ISD::SUB ||
6424 Opc == X86ISD::SMUL ||
6425 Opc == X86ISD::UMUL ||
6426 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006427 Opc == X86ISD::DEC ||
6428 Opc == X86ISD::OR ||
6429 Opc == X86ISD::XOR ||
6430 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006431 return true;
6432
6433 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006434}
6435
Dan Gohmand858e902010-04-17 15:26:15 +00006436SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006437 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006438 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006439 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006440 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006441
Dan Gohman1a492952009-10-20 16:22:37 +00006442 if (Cond.getOpcode() == ISD::SETCC) {
6443 SDValue NewCond = LowerSETCC(Cond, DAG);
6444 if (NewCond.getNode())
6445 Cond = NewCond;
6446 }
Evan Cheng734503b2006-09-11 02:19:56 +00006447
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006448 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6449 SDValue Op1 = Op.getOperand(1);
6450 SDValue Op2 = Op.getOperand(2);
6451 if (Cond.getOpcode() == X86ISD::SETCC &&
6452 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6453 SDValue Cmp = Cond.getOperand(1);
6454 if (Cmp.getOpcode() == X86ISD::CMP) {
6455 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6456 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6457 ConstantSDNode *RHSC =
6458 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6459 if (N1C && N1C->isAllOnesValue() &&
6460 N2C && N2C->isNullValue() &&
6461 RHSC && RHSC->isNullValue()) {
6462 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006463 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006464 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6465 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6466 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6467 }
6468 }
6469 }
6470
Evan Chengad9c0a32009-12-15 00:53:42 +00006471 // Look pass (and (setcc_carry (cmp ...)), 1).
6472 if (Cond.getOpcode() == ISD::AND &&
6473 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6474 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6475 if (C && C->getAPIntValue() == 1)
6476 Cond = Cond.getOperand(0);
6477 }
6478
Evan Cheng3f41d662007-10-08 22:16:29 +00006479 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6480 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006481 if (Cond.getOpcode() == X86ISD::SETCC ||
6482 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006483 CC = Cond.getOperand(0);
6484
Dan Gohman475871a2008-07-27 21:46:04 +00006485 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006486 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006487 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006488
Evan Cheng3f41d662007-10-08 22:16:29 +00006489 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006490 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006491 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006492 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006493
Chris Lattnerd1980a52009-03-12 06:52:53 +00006494 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6495 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006496 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006497 addTest = false;
6498 }
6499 }
6500
6501 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006502 // Look pass the truncate.
6503 if (Cond.getOpcode() == ISD::TRUNCATE)
6504 Cond = Cond.getOperand(0);
6505
6506 // We know the result of AND is compared against zero. Try to match
6507 // it to BT.
6508 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6509 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6510 if (NewSetCC.getNode()) {
6511 CC = NewSetCC.getOperand(0);
6512 Cond = NewSetCC.getOperand(1);
6513 addTest = false;
6514 }
6515 }
6516 }
6517
6518 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006519 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006520 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006521 }
6522
Evan Cheng0488db92007-09-25 01:57:46 +00006523 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6524 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006525 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6526 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006527 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006528}
6529
Evan Cheng370e5342008-12-03 08:38:43 +00006530// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6531// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6532// from the AND / OR.
6533static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6534 Opc = Op.getOpcode();
6535 if (Opc != ISD::OR && Opc != ISD::AND)
6536 return false;
6537 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6538 Op.getOperand(0).hasOneUse() &&
6539 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6540 Op.getOperand(1).hasOneUse());
6541}
6542
Evan Cheng961d6d42009-02-02 08:19:07 +00006543// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6544// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006545static bool isXor1OfSetCC(SDValue Op) {
6546 if (Op.getOpcode() != ISD::XOR)
6547 return false;
6548 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6549 if (N1C && N1C->getAPIntValue() == 1) {
6550 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6551 Op.getOperand(0).hasOneUse();
6552 }
6553 return false;
6554}
6555
Dan Gohmand858e902010-04-17 15:26:15 +00006556SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006557 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006558 SDValue Chain = Op.getOperand(0);
6559 SDValue Cond = Op.getOperand(1);
6560 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006561 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006562 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006563
Dan Gohman1a492952009-10-20 16:22:37 +00006564 if (Cond.getOpcode() == ISD::SETCC) {
6565 SDValue NewCond = LowerSETCC(Cond, DAG);
6566 if (NewCond.getNode())
6567 Cond = NewCond;
6568 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006569#if 0
6570 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006571 else if (Cond.getOpcode() == X86ISD::ADD ||
6572 Cond.getOpcode() == X86ISD::SUB ||
6573 Cond.getOpcode() == X86ISD::SMUL ||
6574 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006575 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006576#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006577
Evan Chengad9c0a32009-12-15 00:53:42 +00006578 // Look pass (and (setcc_carry (cmp ...)), 1).
6579 if (Cond.getOpcode() == ISD::AND &&
6580 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6581 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6582 if (C && C->getAPIntValue() == 1)
6583 Cond = Cond.getOperand(0);
6584 }
6585
Evan Cheng3f41d662007-10-08 22:16:29 +00006586 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6587 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006588 if (Cond.getOpcode() == X86ISD::SETCC ||
6589 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006590 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006591
Dan Gohman475871a2008-07-27 21:46:04 +00006592 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006593 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006594 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006595 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006596 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006597 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006598 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006599 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006600 default: break;
6601 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006602 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006603 // These can only come from an arithmetic instruction with overflow,
6604 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006605 Cond = Cond.getNode()->getOperand(1);
6606 addTest = false;
6607 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006608 }
Evan Cheng0488db92007-09-25 01:57:46 +00006609 }
Evan Cheng370e5342008-12-03 08:38:43 +00006610 } else {
6611 unsigned CondOpc;
6612 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6613 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006614 if (CondOpc == ISD::OR) {
6615 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6616 // two branches instead of an explicit OR instruction with a
6617 // separate test.
6618 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006619 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006620 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006621 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006622 Chain, Dest, CC, Cmp);
6623 CC = Cond.getOperand(1).getOperand(0);
6624 Cond = Cmp;
6625 addTest = false;
6626 }
6627 } else { // ISD::AND
6628 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6629 // two branches instead of an explicit AND instruction with a
6630 // separate test. However, we only do this if this block doesn't
6631 // have a fall-through edge, because this requires an explicit
6632 // jmp when the condition is false.
6633 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006634 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006635 Op.getNode()->hasOneUse()) {
6636 X86::CondCode CCode =
6637 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6638 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006639 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006640 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006641 // Look for an unconditional branch following this conditional branch.
6642 // We need this because we need to reverse the successors in order
6643 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006644 if (User->getOpcode() == ISD::BR) {
6645 SDValue FalseBB = User->getOperand(1);
6646 SDNode *NewBR =
6647 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006648 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006649 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006650 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006651
Dale Johannesene4d209d2009-02-03 20:21:25 +00006652 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006653 Chain, Dest, CC, Cmp);
6654 X86::CondCode CCode =
6655 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6656 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006657 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006658 Cond = Cmp;
6659 addTest = false;
6660 }
6661 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006662 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006663 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6664 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6665 // It should be transformed during dag combiner except when the condition
6666 // is set by a arithmetics with overflow node.
6667 X86::CondCode CCode =
6668 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6669 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006670 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006671 Cond = Cond.getOperand(0).getOperand(1);
6672 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006673 }
Evan Cheng0488db92007-09-25 01:57:46 +00006674 }
6675
6676 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006677 // Look pass the truncate.
6678 if (Cond.getOpcode() == ISD::TRUNCATE)
6679 Cond = Cond.getOperand(0);
6680
6681 // We know the result of AND is compared against zero. Try to match
6682 // it to BT.
6683 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6684 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6685 if (NewSetCC.getNode()) {
6686 CC = NewSetCC.getOperand(0);
6687 Cond = NewSetCC.getOperand(1);
6688 addTest = false;
6689 }
6690 }
6691 }
6692
6693 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006694 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006695 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006696 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006697 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006698 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006699}
6700
Anton Korobeynikove060b532007-04-17 19:34:00 +00006701
6702// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6703// Calls to _alloca is needed to probe the stack when allocating more than 4k
6704// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6705// that the guard pages used by the OS virtual memory manager are allocated in
6706// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006707SDValue
6708X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006709 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006710 assert(Subtarget->isTargetCygMing() &&
6711 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006712 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006713
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006714 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006715 SDValue Chain = Op.getOperand(0);
6716 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006717 // FIXME: Ensure alignment here
6718
Dan Gohman475871a2008-07-27 21:46:04 +00006719 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006720
Owen Anderson825b72b2009-08-11 20:47:22 +00006721 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006722
Dale Johannesendd64c412009-02-04 00:33:20 +00006723 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006724 Flag = Chain.getValue(1);
6725
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006726 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006727
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006728 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6729 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006730
Dale Johannesendd64c412009-02-04 00:33:20 +00006731 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006732
Dan Gohman475871a2008-07-27 21:46:04 +00006733 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006734 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006735}
6736
Dan Gohmand858e902010-04-17 15:26:15 +00006737SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006738 MachineFunction &MF = DAG.getMachineFunction();
6739 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6740
Dan Gohman69de1932008-02-06 22:27:42 +00006741 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006742 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006743
Evan Cheng25ab6902006-09-08 06:48:29 +00006744 if (!Subtarget->is64Bit()) {
6745 // vastart just stores the address of the VarArgsFrameIndex slot into the
6746 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006747 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6748 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006749 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6750 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006751 }
6752
6753 // __va_list_tag:
6754 // gp_offset (0 - 6 * 8)
6755 // fp_offset (48 - 48 + 8 * 16)
6756 // overflow_arg_area (point to parameters coming in memory).
6757 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006758 SmallVector<SDValue, 8> MemOps;
6759 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006760 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006761 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006762 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6763 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006764 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006765 MemOps.push_back(Store);
6766
6767 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006768 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006769 FIN, DAG.getIntPtrConstant(4));
6770 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006771 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6772 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00006773 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006774 MemOps.push_back(Store);
6775
6776 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006777 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006778 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006779 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6780 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006781 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00006782 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006783 MemOps.push_back(Store);
6784
6785 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006786 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006787 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006788 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6789 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006790 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00006791 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006792 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006793 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006794 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006795}
6796
Dan Gohmand858e902010-04-17 15:26:15 +00006797SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006798 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6799 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00006800
Chris Lattner75361b62010-04-07 22:58:41 +00006801 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006802 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006803}
6804
Dan Gohmand858e902010-04-17 15:26:15 +00006805SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006806 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006807 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006808 SDValue Chain = Op.getOperand(0);
6809 SDValue DstPtr = Op.getOperand(1);
6810 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006811 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6812 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006813 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006814
Dale Johannesendd64c412009-02-04 00:33:20 +00006815 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006816 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6817 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006818}
6819
Dan Gohman475871a2008-07-27 21:46:04 +00006820SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006821X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006822 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006823 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006824 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006825 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006826 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006827 case Intrinsic::x86_sse_comieq_ss:
6828 case Intrinsic::x86_sse_comilt_ss:
6829 case Intrinsic::x86_sse_comile_ss:
6830 case Intrinsic::x86_sse_comigt_ss:
6831 case Intrinsic::x86_sse_comige_ss:
6832 case Intrinsic::x86_sse_comineq_ss:
6833 case Intrinsic::x86_sse_ucomieq_ss:
6834 case Intrinsic::x86_sse_ucomilt_ss:
6835 case Intrinsic::x86_sse_ucomile_ss:
6836 case Intrinsic::x86_sse_ucomigt_ss:
6837 case Intrinsic::x86_sse_ucomige_ss:
6838 case Intrinsic::x86_sse_ucomineq_ss:
6839 case Intrinsic::x86_sse2_comieq_sd:
6840 case Intrinsic::x86_sse2_comilt_sd:
6841 case Intrinsic::x86_sse2_comile_sd:
6842 case Intrinsic::x86_sse2_comigt_sd:
6843 case Intrinsic::x86_sse2_comige_sd:
6844 case Intrinsic::x86_sse2_comineq_sd:
6845 case Intrinsic::x86_sse2_ucomieq_sd:
6846 case Intrinsic::x86_sse2_ucomilt_sd:
6847 case Intrinsic::x86_sse2_ucomile_sd:
6848 case Intrinsic::x86_sse2_ucomigt_sd:
6849 case Intrinsic::x86_sse2_ucomige_sd:
6850 case Intrinsic::x86_sse2_ucomineq_sd: {
6851 unsigned Opc = 0;
6852 ISD::CondCode CC = ISD::SETCC_INVALID;
6853 switch (IntNo) {
6854 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006855 case Intrinsic::x86_sse_comieq_ss:
6856 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006857 Opc = X86ISD::COMI;
6858 CC = ISD::SETEQ;
6859 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006860 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006861 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006862 Opc = X86ISD::COMI;
6863 CC = ISD::SETLT;
6864 break;
6865 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006866 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006867 Opc = X86ISD::COMI;
6868 CC = ISD::SETLE;
6869 break;
6870 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006871 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006872 Opc = X86ISD::COMI;
6873 CC = ISD::SETGT;
6874 break;
6875 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006876 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006877 Opc = X86ISD::COMI;
6878 CC = ISD::SETGE;
6879 break;
6880 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006881 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006882 Opc = X86ISD::COMI;
6883 CC = ISD::SETNE;
6884 break;
6885 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006886 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006887 Opc = X86ISD::UCOMI;
6888 CC = ISD::SETEQ;
6889 break;
6890 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006891 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006892 Opc = X86ISD::UCOMI;
6893 CC = ISD::SETLT;
6894 break;
6895 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006896 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006897 Opc = X86ISD::UCOMI;
6898 CC = ISD::SETLE;
6899 break;
6900 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006901 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006902 Opc = X86ISD::UCOMI;
6903 CC = ISD::SETGT;
6904 break;
6905 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006906 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006907 Opc = X86ISD::UCOMI;
6908 CC = ISD::SETGE;
6909 break;
6910 case Intrinsic::x86_sse_ucomineq_ss:
6911 case Intrinsic::x86_sse2_ucomineq_sd:
6912 Opc = X86ISD::UCOMI;
6913 CC = ISD::SETNE;
6914 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006915 }
Evan Cheng734503b2006-09-11 02:19:56 +00006916
Dan Gohman475871a2008-07-27 21:46:04 +00006917 SDValue LHS = Op.getOperand(1);
6918 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006919 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006920 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006921 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6922 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6923 DAG.getConstant(X86CC, MVT::i8), Cond);
6924 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006925 }
Eric Christopher71c67532009-07-29 00:28:05 +00006926 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006927 // an integer value, not just an instruction so lower it to the ptest
6928 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006929 case Intrinsic::x86_sse41_ptestz:
6930 case Intrinsic::x86_sse41_ptestc:
6931 case Intrinsic::x86_sse41_ptestnzc:{
6932 unsigned X86CC = 0;
6933 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006934 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006935 case Intrinsic::x86_sse41_ptestz:
6936 // ZF = 1
6937 X86CC = X86::COND_E;
6938 break;
6939 case Intrinsic::x86_sse41_ptestc:
6940 // CF = 1
6941 X86CC = X86::COND_B;
6942 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006943 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006944 // ZF and CF = 0
6945 X86CC = X86::COND_A;
6946 break;
6947 }
Eric Christopherfd179292009-08-27 18:07:15 +00006948
Eric Christopher71c67532009-07-29 00:28:05 +00006949 SDValue LHS = Op.getOperand(1);
6950 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006951 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6952 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6953 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6954 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006955 }
Evan Cheng5759f972008-05-04 09:15:50 +00006956
6957 // Fix vector shift instructions where the last operand is a non-immediate
6958 // i32 value.
6959 case Intrinsic::x86_sse2_pslli_w:
6960 case Intrinsic::x86_sse2_pslli_d:
6961 case Intrinsic::x86_sse2_pslli_q:
6962 case Intrinsic::x86_sse2_psrli_w:
6963 case Intrinsic::x86_sse2_psrli_d:
6964 case Intrinsic::x86_sse2_psrli_q:
6965 case Intrinsic::x86_sse2_psrai_w:
6966 case Intrinsic::x86_sse2_psrai_d:
6967 case Intrinsic::x86_mmx_pslli_w:
6968 case Intrinsic::x86_mmx_pslli_d:
6969 case Intrinsic::x86_mmx_pslli_q:
6970 case Intrinsic::x86_mmx_psrli_w:
6971 case Intrinsic::x86_mmx_psrli_d:
6972 case Intrinsic::x86_mmx_psrli_q:
6973 case Intrinsic::x86_mmx_psrai_w:
6974 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006975 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006976 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006977 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006978
6979 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006980 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006981 switch (IntNo) {
6982 case Intrinsic::x86_sse2_pslli_w:
6983 NewIntNo = Intrinsic::x86_sse2_psll_w;
6984 break;
6985 case Intrinsic::x86_sse2_pslli_d:
6986 NewIntNo = Intrinsic::x86_sse2_psll_d;
6987 break;
6988 case Intrinsic::x86_sse2_pslli_q:
6989 NewIntNo = Intrinsic::x86_sse2_psll_q;
6990 break;
6991 case Intrinsic::x86_sse2_psrli_w:
6992 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6993 break;
6994 case Intrinsic::x86_sse2_psrli_d:
6995 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6996 break;
6997 case Intrinsic::x86_sse2_psrli_q:
6998 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6999 break;
7000 case Intrinsic::x86_sse2_psrai_w:
7001 NewIntNo = Intrinsic::x86_sse2_psra_w;
7002 break;
7003 case Intrinsic::x86_sse2_psrai_d:
7004 NewIntNo = Intrinsic::x86_sse2_psra_d;
7005 break;
7006 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007007 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007008 switch (IntNo) {
7009 case Intrinsic::x86_mmx_pslli_w:
7010 NewIntNo = Intrinsic::x86_mmx_psll_w;
7011 break;
7012 case Intrinsic::x86_mmx_pslli_d:
7013 NewIntNo = Intrinsic::x86_mmx_psll_d;
7014 break;
7015 case Intrinsic::x86_mmx_pslli_q:
7016 NewIntNo = Intrinsic::x86_mmx_psll_q;
7017 break;
7018 case Intrinsic::x86_mmx_psrli_w:
7019 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7020 break;
7021 case Intrinsic::x86_mmx_psrli_d:
7022 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7023 break;
7024 case Intrinsic::x86_mmx_psrli_q:
7025 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7026 break;
7027 case Intrinsic::x86_mmx_psrai_w:
7028 NewIntNo = Intrinsic::x86_mmx_psra_w;
7029 break;
7030 case Intrinsic::x86_mmx_psrai_d:
7031 NewIntNo = Intrinsic::x86_mmx_psra_d;
7032 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007033 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007034 }
7035 break;
7036 }
7037 }
Mon P Wangefa42202009-09-03 19:56:25 +00007038
7039 // The vector shift intrinsics with scalars uses 32b shift amounts but
7040 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7041 // to be zero.
7042 SDValue ShOps[4];
7043 ShOps[0] = ShAmt;
7044 ShOps[1] = DAG.getConstant(0, MVT::i32);
7045 if (ShAmtVT == MVT::v4i32) {
7046 ShOps[2] = DAG.getUNDEF(MVT::i32);
7047 ShOps[3] = DAG.getUNDEF(MVT::i32);
7048 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7049 } else {
7050 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7051 }
7052
Owen Andersone50ed302009-08-10 22:56:29 +00007053 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007054 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007055 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007056 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007057 Op.getOperand(1), ShAmt);
7058 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007059 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007060}
Evan Cheng72261582005-12-20 06:22:03 +00007061
Dan Gohmand858e902010-04-17 15:26:15 +00007062SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7063 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007064 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7065 MFI->setReturnAddressIsTaken(true);
7066
Bill Wendling64e87322009-01-16 19:25:27 +00007067 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007068 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007069
7070 if (Depth > 0) {
7071 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7072 SDValue Offset =
7073 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007074 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007075 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007076 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007077 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007078 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007079 }
7080
7081 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007082 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007083 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007084 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007085}
7086
Dan Gohmand858e902010-04-17 15:26:15 +00007087SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007088 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7089 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007090
Owen Andersone50ed302009-08-10 22:56:29 +00007091 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007092 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007093 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7094 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007095 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007096 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007097 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7098 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007099 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007100}
7101
Dan Gohman475871a2008-07-27 21:46:04 +00007102SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007103 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007104 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007105}
7106
Dan Gohmand858e902010-04-17 15:26:15 +00007107SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007108 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007109 SDValue Chain = Op.getOperand(0);
7110 SDValue Offset = Op.getOperand(1);
7111 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007112 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007113
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007114 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7115 getPointerTy());
7116 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007117
Dale Johannesene4d209d2009-02-03 20:21:25 +00007118 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007119 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007120 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007121 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007122 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007123 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007124
Dale Johannesene4d209d2009-02-03 20:21:25 +00007125 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007126 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007127 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007128}
7129
Dan Gohman475871a2008-07-27 21:46:04 +00007130SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007131 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007132 SDValue Root = Op.getOperand(0);
7133 SDValue Trmp = Op.getOperand(1); // trampoline
7134 SDValue FPtr = Op.getOperand(2); // nested function
7135 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007136 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007137
Dan Gohman69de1932008-02-06 22:27:42 +00007138 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007139
7140 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007141 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007142
7143 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007144 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7145 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007146
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007147 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7148 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007149
7150 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7151
7152 // Load the pointer to the nested function into R11.
7153 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007154 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007155 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007156 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007157
Owen Anderson825b72b2009-08-11 20:47:22 +00007158 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7159 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007160 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7161 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007162
7163 // Load the 'nest' parameter value into R10.
7164 // R10 is specified in X86CallingConv.td
7165 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007166 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7167 DAG.getConstant(10, MVT::i64));
7168 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007169 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007170
Owen Anderson825b72b2009-08-11 20:47:22 +00007171 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7172 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007173 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7174 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007175
7176 // Jump to the nested function.
7177 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007178 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7179 DAG.getConstant(20, MVT::i64));
7180 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007181 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007182
7183 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007184 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7185 DAG.getConstant(22, MVT::i64));
7186 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007187 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007188
Dan Gohman475871a2008-07-27 21:46:04 +00007189 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007190 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007191 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007192 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007193 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007194 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007195 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007196 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007197
7198 switch (CC) {
7199 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007200 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007201 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007202 case CallingConv::X86_StdCall: {
7203 // Pass 'nest' parameter in ECX.
7204 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007205 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007206
7207 // Check that ECX wasn't needed by an 'inreg' parameter.
7208 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007209 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007210
Chris Lattner58d74912008-03-12 17:45:29 +00007211 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007212 unsigned InRegCount = 0;
7213 unsigned Idx = 1;
7214
7215 for (FunctionType::param_iterator I = FTy->param_begin(),
7216 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007217 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007218 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007219 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007220
7221 if (InRegCount > 2) {
Chris Lattner75361b62010-04-07 22:58:41 +00007222 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007223 }
7224 }
7225 break;
7226 }
7227 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007228 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007229 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007230 // Pass 'nest' parameter in EAX.
7231 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007232 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007233 break;
7234 }
7235
Dan Gohman475871a2008-07-27 21:46:04 +00007236 SDValue OutChains[4];
7237 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007238
Owen Anderson825b72b2009-08-11 20:47:22 +00007239 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7240 DAG.getConstant(10, MVT::i32));
7241 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007242
Chris Lattnera62fe662010-02-05 19:20:30 +00007243 // This is storing the opcode for MOV32ri.
7244 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007245 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007246 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007247 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007248 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007249
Owen Anderson825b72b2009-08-11 20:47:22 +00007250 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7251 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007252 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7253 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007254
Chris Lattnera62fe662010-02-05 19:20:30 +00007255 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007256 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7257 DAG.getConstant(5, MVT::i32));
7258 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007259 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007260
Owen Anderson825b72b2009-08-11 20:47:22 +00007261 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7262 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007263 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7264 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007265
Dan Gohman475871a2008-07-27 21:46:04 +00007266 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007267 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007268 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007269 }
7270}
7271
Dan Gohmand858e902010-04-17 15:26:15 +00007272SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7273 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007274 /*
7275 The rounding mode is in bits 11:10 of FPSR, and has the following
7276 settings:
7277 00 Round to nearest
7278 01 Round to -inf
7279 10 Round to +inf
7280 11 Round to 0
7281
7282 FLT_ROUNDS, on the other hand, expects the following:
7283 -1 Undefined
7284 0 Round to 0
7285 1 Round to nearest
7286 2 Round to +inf
7287 3 Round to -inf
7288
7289 To perform the conversion, we do:
7290 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7291 */
7292
7293 MachineFunction &MF = DAG.getMachineFunction();
7294 const TargetMachine &TM = MF.getTarget();
7295 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7296 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007297 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007298 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007299
7300 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007301 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007302 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007303
Owen Anderson825b72b2009-08-11 20:47:22 +00007304 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007305 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007306
7307 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007308 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7309 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007310
7311 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007312 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007313 DAG.getNode(ISD::SRL, dl, MVT::i16,
7314 DAG.getNode(ISD::AND, dl, MVT::i16,
7315 CWD, DAG.getConstant(0x800, MVT::i16)),
7316 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007317 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007318 DAG.getNode(ISD::SRL, dl, MVT::i16,
7319 DAG.getNode(ISD::AND, dl, MVT::i16,
7320 CWD, DAG.getConstant(0x400, MVT::i16)),
7321 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007322
Dan Gohman475871a2008-07-27 21:46:04 +00007323 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007324 DAG.getNode(ISD::AND, dl, MVT::i16,
7325 DAG.getNode(ISD::ADD, dl, MVT::i16,
7326 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7327 DAG.getConstant(1, MVT::i16)),
7328 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007329
7330
Duncan Sands83ec4b62008-06-06 12:08:01 +00007331 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007332 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007333}
7334
Dan Gohmand858e902010-04-17 15:26:15 +00007335SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007336 EVT VT = Op.getValueType();
7337 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007338 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007339 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007340
7341 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007342 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007343 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007344 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007345 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007346 }
Evan Cheng18efe262007-12-14 02:13:44 +00007347
Evan Cheng152804e2007-12-14 08:30:15 +00007348 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007349 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007350 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007351
7352 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007353 SDValue Ops[] = {
7354 Op,
7355 DAG.getConstant(NumBits+NumBits-1, OpVT),
7356 DAG.getConstant(X86::COND_E, MVT::i8),
7357 Op.getValue(1)
7358 };
7359 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007360
7361 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007362 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007363
Owen Anderson825b72b2009-08-11 20:47:22 +00007364 if (VT == MVT::i8)
7365 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007366 return Op;
7367}
7368
Dan Gohmand858e902010-04-17 15:26:15 +00007369SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007370 EVT VT = Op.getValueType();
7371 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007372 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007373 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007374
7375 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007376 if (VT == MVT::i8) {
7377 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007378 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007379 }
Evan Cheng152804e2007-12-14 08:30:15 +00007380
7381 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007382 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007383 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007384
7385 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007386 SDValue Ops[] = {
7387 Op,
7388 DAG.getConstant(NumBits, OpVT),
7389 DAG.getConstant(X86::COND_E, MVT::i8),
7390 Op.getValue(1)
7391 };
7392 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007393
Owen Anderson825b72b2009-08-11 20:47:22 +00007394 if (VT == MVT::i8)
7395 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007396 return Op;
7397}
7398
Dan Gohmand858e902010-04-17 15:26:15 +00007399SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007400 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007401 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007402 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007403
Mon P Wangaf9b9522008-12-18 21:42:19 +00007404 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7405 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7406 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7407 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7408 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7409 //
7410 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7411 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7412 // return AloBlo + AloBhi + AhiBlo;
7413
7414 SDValue A = Op.getOperand(0);
7415 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007416
Dale Johannesene4d209d2009-02-03 20:21:25 +00007417 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007418 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7419 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007420 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007421 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7422 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007423 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007424 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007425 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007426 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007427 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007428 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007429 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007430 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007431 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007432 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007433 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7434 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007435 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007436 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7437 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007438 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7439 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007440 return Res;
7441}
7442
7443
Dan Gohmand858e902010-04-17 15:26:15 +00007444SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007445 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7446 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007447 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7448 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007449 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007450 SDValue LHS = N->getOperand(0);
7451 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007452 unsigned BaseOp = 0;
7453 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007454 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007455
7456 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007457 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007458 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007459 // A subtract of one will be selected as a INC. Note that INC doesn't
7460 // set CF, so we can't do this for UADDO.
7461 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7462 if (C->getAPIntValue() == 1) {
7463 BaseOp = X86ISD::INC;
7464 Cond = X86::COND_O;
7465 break;
7466 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007467 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007468 Cond = X86::COND_O;
7469 break;
7470 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007471 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007472 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007473 break;
7474 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007475 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7476 // set CF, so we can't do this for USUBO.
7477 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7478 if (C->getAPIntValue() == 1) {
7479 BaseOp = X86ISD::DEC;
7480 Cond = X86::COND_O;
7481 break;
7482 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007483 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007484 Cond = X86::COND_O;
7485 break;
7486 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007487 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007488 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007489 break;
7490 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007491 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007492 Cond = X86::COND_O;
7493 break;
7494 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007495 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007496 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007497 break;
7498 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007499
Bill Wendling61edeb52008-12-02 01:06:39 +00007500 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007501 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007502 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007503
Bill Wendling61edeb52008-12-02 01:06:39 +00007504 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007505 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007506 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007507
Bill Wendling61edeb52008-12-02 01:06:39 +00007508 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7509 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007510}
7511
Eric Christopher87f41372010-07-21 09:05:23 +00007512SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
7513 DebugLoc dl = Op.getDebugLoc();
7514
7515 if (!Subtarget->hasSSE2())
7516 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
7517 DAG.getConstant(0, MVT::i32));
7518
7519 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
7520}
7521
Dan Gohmand858e902010-04-17 15:26:15 +00007522SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007523 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007524 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007525 unsigned Reg = 0;
7526 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007527 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007528 default:
7529 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007530 case MVT::i8: Reg = X86::AL; size = 1; break;
7531 case MVT::i16: Reg = X86::AX; size = 2; break;
7532 case MVT::i32: Reg = X86::EAX; size = 4; break;
7533 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007534 assert(Subtarget->is64Bit() && "Node not type legal!");
7535 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007536 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007537 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007538 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007539 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007540 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007541 Op.getOperand(1),
7542 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007543 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007544 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007545 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007546 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007547 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007548 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007549 return cpOut;
7550}
7551
Duncan Sands1607f052008-12-01 11:39:25 +00007552SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007553 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007554 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007555 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007556 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007557 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007558 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007559 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7560 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007561 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007562 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7563 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007564 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007565 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007566 rdx.getValue(1)
7567 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007568 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007569}
7570
Dale Johannesen7d07b482010-05-21 00:52:33 +00007571SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7572 SelectionDAG &DAG) const {
7573 EVT SrcVT = Op.getOperand(0).getValueType();
7574 EVT DstVT = Op.getValueType();
7575 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7576 Subtarget->hasMMX() && !DisableMMX) &&
7577 "Unexpected custom BIT_CONVERT");
7578 assert((DstVT == MVT::i64 ||
7579 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7580 "Unexpected custom BIT_CONVERT");
7581 // i64 <=> MMX conversions are Legal.
7582 if (SrcVT==MVT::i64 && DstVT.isVector())
7583 return Op;
7584 if (DstVT==MVT::i64 && SrcVT.isVector())
7585 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007586 // MMX <=> MMX conversions are Legal.
7587 if (SrcVT.isVector() && DstVT.isVector())
7588 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007589 // All other conversions need to be expanded.
7590 return SDValue();
7591}
Dan Gohmand858e902010-04-17 15:26:15 +00007592SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007593 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007594 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007595 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007596 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007597 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007598 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007599 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007600 Node->getOperand(0),
7601 Node->getOperand(1), negOp,
7602 cast<AtomicSDNode>(Node)->getSrcValue(),
7603 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007604}
7605
Evan Cheng0db9fe62006-04-25 20:13:52 +00007606/// LowerOperation - Provide custom lowering hooks for some operations.
7607///
Dan Gohmand858e902010-04-17 15:26:15 +00007608SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007609 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007610 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher87f41372010-07-21 09:05:23 +00007611 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007612 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7613 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007614 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007615 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007616 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7617 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7618 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7619 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7620 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7621 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007622 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007623 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007624 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007625 case ISD::SHL_PARTS:
7626 case ISD::SRA_PARTS:
7627 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7628 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007629 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007630 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007631 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007632 case ISD::FABS: return LowerFABS(Op, DAG);
7633 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007634 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007635 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007636 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007637 case ISD::SELECT: return LowerSELECT(Op, DAG);
7638 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007639 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007640 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007641 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007642 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007643 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007644 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7645 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007646 case ISD::FRAME_TO_ARGS_OFFSET:
7647 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007648 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007649 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007650 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007651 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007652 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7653 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007654 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007655 case ISD::SADDO:
7656 case ISD::UADDO:
7657 case ISD::SSUBO:
7658 case ISD::USUBO:
7659 case ISD::SMULO:
7660 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007661 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007662 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007663 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007664}
7665
Duncan Sands1607f052008-12-01 11:39:25 +00007666void X86TargetLowering::
7667ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007668 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007669 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007670 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007671 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007672
7673 SDValue Chain = Node->getOperand(0);
7674 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007675 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007676 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007677 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007678 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007679 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007680 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007681 SDValue Result =
7682 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7683 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007684 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007685 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007686 Results.push_back(Result.getValue(2));
7687}
7688
Duncan Sands126d9072008-07-04 11:47:58 +00007689/// ReplaceNodeResults - Replace a node with an illegal result type
7690/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007691void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7692 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007693 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007694 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007695 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007696 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007697 assert(false && "Do not know how to custom type legalize this operation!");
7698 return;
7699 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007700 std::pair<SDValue,SDValue> Vals =
7701 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007702 SDValue FIST = Vals.first, StackSlot = Vals.second;
7703 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007704 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007705 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007706 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7707 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007708 }
7709 return;
7710 }
7711 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007712 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007713 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007714 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007715 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007716 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007717 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007718 eax.getValue(2));
7719 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7720 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007721 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007722 Results.push_back(edx.getValue(1));
7723 return;
7724 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007725 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007726 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007727 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007728 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007729 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7730 DAG.getConstant(0, MVT::i32));
7731 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7732 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007733 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7734 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007735 cpInL.getValue(1));
7736 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007737 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7738 DAG.getConstant(0, MVT::i32));
7739 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7740 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007741 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007742 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007743 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007744 swapInL.getValue(1));
7745 SDValue Ops[] = { swapInH.getValue(0),
7746 N->getOperand(1),
7747 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007748 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007749 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007750 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007751 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007752 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007753 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007754 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007755 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007756 Results.push_back(cpOutH.getValue(1));
7757 return;
7758 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007759 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007760 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7761 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007762 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007763 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7764 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007765 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007766 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7767 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007768 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007769 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7770 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007771 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007772 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7773 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007774 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007775 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7776 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007777 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007778 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7779 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007780 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007781}
7782
Evan Cheng72261582005-12-20 06:22:03 +00007783const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7784 switch (Opcode) {
7785 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007786 case X86ISD::BSF: return "X86ISD::BSF";
7787 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007788 case X86ISD::SHLD: return "X86ISD::SHLD";
7789 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007790 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007791 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007792 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007793 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007794 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007795 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007796 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7797 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7798 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007799 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007800 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007801 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007802 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007803 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007804 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007805 case X86ISD::COMI: return "X86ISD::COMI";
7806 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007807 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007808 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007809 case X86ISD::CMOV: return "X86ISD::CMOV";
7810 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007811 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007812 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7813 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007814 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007815 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007816 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007817 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007818 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007819 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7820 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007821 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007822 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007823 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007824 case X86ISD::FMAX: return "X86ISD::FMAX";
7825 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007826 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7827 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007828 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00007829 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00007830 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007831 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007832 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007833 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007834 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7835 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007836 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7837 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7838 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7839 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7840 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7841 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007842 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7843 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007844 case X86ISD::VSHL: return "X86ISD::VSHL";
7845 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007846 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7847 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7848 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7849 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7850 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7851 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7852 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7853 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7854 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7855 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007856 case X86ISD::ADD: return "X86ISD::ADD";
7857 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007858 case X86ISD::SMUL: return "X86ISD::SMUL";
7859 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007860 case X86ISD::INC: return "X86ISD::INC";
7861 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007862 case X86ISD::OR: return "X86ISD::OR";
7863 case X86ISD::XOR: return "X86ISD::XOR";
7864 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007865 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007866 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007867 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007868 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007869 }
7870}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007871
Chris Lattnerc9addb72007-03-30 23:15:24 +00007872// isLegalAddressingMode - Return true if the addressing mode represented
7873// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007874bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007875 const Type *Ty) const {
7876 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007877 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007878
Chris Lattnerc9addb72007-03-30 23:15:24 +00007879 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007880 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007881 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007882
Chris Lattnerc9addb72007-03-30 23:15:24 +00007883 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007884 unsigned GVFlags =
7885 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007886
Chris Lattnerdfed4132009-07-10 07:38:24 +00007887 // If a reference to this global requires an extra load, we can't fold it.
7888 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007889 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007890
Chris Lattnerdfed4132009-07-10 07:38:24 +00007891 // If BaseGV requires a register for the PIC base, we cannot also have a
7892 // BaseReg specified.
7893 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007894 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007895
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007896 // If lower 4G is not available, then we must use rip-relative addressing.
7897 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7898 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007899 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007900
Chris Lattnerc9addb72007-03-30 23:15:24 +00007901 switch (AM.Scale) {
7902 case 0:
7903 case 1:
7904 case 2:
7905 case 4:
7906 case 8:
7907 // These scales always work.
7908 break;
7909 case 3:
7910 case 5:
7911 case 9:
7912 // These scales are formed with basereg+scalereg. Only accept if there is
7913 // no basereg yet.
7914 if (AM.HasBaseReg)
7915 return false;
7916 break;
7917 default: // Other stuff never works.
7918 return false;
7919 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007920
Chris Lattnerc9addb72007-03-30 23:15:24 +00007921 return true;
7922}
7923
7924
Evan Cheng2bd122c2007-10-26 01:56:11 +00007925bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007926 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007927 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007928 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7929 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007930 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007931 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007932 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007933}
7934
Owen Andersone50ed302009-08-10 22:56:29 +00007935bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007936 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007937 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007938 unsigned NumBits1 = VT1.getSizeInBits();
7939 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007940 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007941 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007942 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007943}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007944
Dan Gohman97121ba2009-04-08 00:15:30 +00007945bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007946 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007947 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007948}
7949
Owen Andersone50ed302009-08-10 22:56:29 +00007950bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007951 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007952 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007953}
7954
Owen Andersone50ed302009-08-10 22:56:29 +00007955bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007956 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007957 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007958}
7959
Evan Cheng60c07e12006-07-05 22:17:51 +00007960/// isShuffleMaskLegal - Targets can use this to indicate that they only
7961/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7962/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7963/// are assumed to be legal.
7964bool
Eric Christopherfd179292009-08-27 18:07:15 +00007965X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007966 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00007967 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007968 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00007969 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00007970
Nate Begemana09008b2009-10-19 02:17:23 +00007971 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007972 return (VT.getVectorNumElements() == 2 ||
7973 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7974 isMOVLMask(M, VT) ||
7975 isSHUFPMask(M, VT) ||
7976 isPSHUFDMask(M, VT) ||
7977 isPSHUFHWMask(M, VT) ||
7978 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007979 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007980 isUNPCKLMask(M, VT) ||
7981 isUNPCKHMask(M, VT) ||
7982 isUNPCKL_v_undef_Mask(M, VT) ||
7983 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007984}
7985
Dan Gohman7d8143f2008-04-09 20:09:42 +00007986bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007987X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007988 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007989 unsigned NumElts = VT.getVectorNumElements();
7990 // FIXME: This collection of masks seems suspect.
7991 if (NumElts == 2)
7992 return true;
7993 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7994 return (isMOVLMask(Mask, VT) ||
7995 isCommutedMOVLMask(Mask, VT, true) ||
7996 isSHUFPMask(Mask, VT) ||
7997 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007998 }
7999 return false;
8000}
8001
8002//===----------------------------------------------------------------------===//
8003// X86 Scheduler Hooks
8004//===----------------------------------------------------------------------===//
8005
Mon P Wang63307c32008-05-05 19:05:59 +00008006// private utility function
8007MachineBasicBlock *
8008X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8009 MachineBasicBlock *MBB,
8010 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008011 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008012 unsigned LoadOpc,
8013 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008014 unsigned notOpc,
8015 unsigned EAXreg,
8016 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008017 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008018 // For the atomic bitwise operator, we generate
8019 // thisMBB:
8020 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008021 // ld t1 = [bitinstr.addr]
8022 // op t2 = t1, [bitinstr.val]
8023 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008024 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8025 // bz newMBB
8026 // fallthrough -->nextMBB
8027 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8028 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008029 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008030 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008031
Mon P Wang63307c32008-05-05 19:05:59 +00008032 /// First build the CFG
8033 MachineFunction *F = MBB->getParent();
8034 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008035 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8036 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8037 F->insert(MBBIter, newMBB);
8038 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008039
Dan Gohman14152b42010-07-06 20:24:04 +00008040 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8041 nextMBB->splice(nextMBB->begin(), thisMBB,
8042 llvm::next(MachineBasicBlock::iterator(bInstr)),
8043 thisMBB->end());
8044 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008045
Mon P Wang63307c32008-05-05 19:05:59 +00008046 // Update thisMBB to fall through to newMBB
8047 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008048
Mon P Wang63307c32008-05-05 19:05:59 +00008049 // newMBB jumps to itself and fall through to nextMBB
8050 newMBB->addSuccessor(nextMBB);
8051 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008052
Mon P Wang63307c32008-05-05 19:05:59 +00008053 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008054 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008055 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008056 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008057 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008058 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008059 int numArgs = bInstr->getNumOperands() - 1;
8060 for (int i=0; i < numArgs; ++i)
8061 argOpers[i] = &bInstr->getOperand(i+1);
8062
8063 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008064 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008065 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008066
Dale Johannesen140be2d2008-08-19 18:47:28 +00008067 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008068 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008069 for (int i=0; i <= lastAddrIndx; ++i)
8070 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008071
Dale Johannesen140be2d2008-08-19 18:47:28 +00008072 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008073 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008074 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008075 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008076 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008077 tt = t1;
8078
Dale Johannesen140be2d2008-08-19 18:47:28 +00008079 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008080 assert((argOpers[valArgIndx]->isReg() ||
8081 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008082 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008083 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008084 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008085 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008086 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008087 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008088 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008089
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008090 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008091 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008092
Dale Johannesene4d209d2009-02-03 20:21:25 +00008093 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008094 for (int i=0; i <= lastAddrIndx; ++i)
8095 (*MIB).addOperand(*argOpers[i]);
8096 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008097 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008098 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8099 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008100
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008101 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008102 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008103
Mon P Wang63307c32008-05-05 19:05:59 +00008104 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008105 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008106
Dan Gohman14152b42010-07-06 20:24:04 +00008107 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008108 return nextMBB;
8109}
8110
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008111// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008112MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008113X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8114 MachineBasicBlock *MBB,
8115 unsigned regOpcL,
8116 unsigned regOpcH,
8117 unsigned immOpcL,
8118 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008119 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008120 // For the atomic bitwise operator, we generate
8121 // thisMBB (instructions are in pairs, except cmpxchg8b)
8122 // ld t1,t2 = [bitinstr.addr]
8123 // newMBB:
8124 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8125 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008126 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008127 // mov ECX, EBX <- t5, t6
8128 // mov EAX, EDX <- t1, t2
8129 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8130 // mov t3, t4 <- EAX, EDX
8131 // bz newMBB
8132 // result in out1, out2
8133 // fallthrough -->nextMBB
8134
8135 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8136 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008137 const unsigned NotOpc = X86::NOT32r;
8138 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8139 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8140 MachineFunction::iterator MBBIter = MBB;
8141 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008142
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008143 /// First build the CFG
8144 MachineFunction *F = MBB->getParent();
8145 MachineBasicBlock *thisMBB = MBB;
8146 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8147 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8148 F->insert(MBBIter, newMBB);
8149 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008150
Dan Gohman14152b42010-07-06 20:24:04 +00008151 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8152 nextMBB->splice(nextMBB->begin(), thisMBB,
8153 llvm::next(MachineBasicBlock::iterator(bInstr)),
8154 thisMBB->end());
8155 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008156
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008157 // Update thisMBB to fall through to newMBB
8158 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008159
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008160 // newMBB jumps to itself and fall through to nextMBB
8161 newMBB->addSuccessor(nextMBB);
8162 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008163
Dale Johannesene4d209d2009-02-03 20:21:25 +00008164 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008165 // Insert instructions into newMBB based on incoming instruction
8166 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008167 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008168 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008169 MachineOperand& dest1Oper = bInstr->getOperand(0);
8170 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008171 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8172 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008173 argOpers[i] = &bInstr->getOperand(i+2);
8174
Dan Gohman71ea4e52010-05-14 21:01:44 +00008175 // We use some of the operands multiple times, so conservatively just
8176 // clear any kill flags that might be present.
8177 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8178 argOpers[i]->setIsKill(false);
8179 }
8180
Evan Chengad5b52f2010-01-08 19:14:57 +00008181 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008182 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008183
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008184 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008185 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008186 for (int i=0; i <= lastAddrIndx; ++i)
8187 (*MIB).addOperand(*argOpers[i]);
8188 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008189 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008190 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008191 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008192 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008193 MachineOperand newOp3 = *(argOpers[3]);
8194 if (newOp3.isImm())
8195 newOp3.setImm(newOp3.getImm()+4);
8196 else
8197 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008198 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008199 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008200
8201 // t3/4 are defined later, at the bottom of the loop
8202 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8203 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008204 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008205 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008206 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008207 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8208
Evan Cheng306b4ca2010-01-08 23:41:50 +00008209 // The subsequent operations should be using the destination registers of
8210 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008211 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008212 t1 = F->getRegInfo().createVirtualRegister(RC);
8213 t2 = F->getRegInfo().createVirtualRegister(RC);
8214 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8215 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008216 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008217 t1 = dest1Oper.getReg();
8218 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008219 }
8220
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008221 int valArgIndx = lastAddrIndx + 1;
8222 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008223 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008224 "invalid operand");
8225 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8226 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008227 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008228 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008229 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008230 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008231 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008232 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008233 (*MIB).addOperand(*argOpers[valArgIndx]);
8234 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008235 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008236 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008237 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008238 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008239 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008240 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008241 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008242 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008243 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008244 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008245
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008246 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008247 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008248 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008249 MIB.addReg(t2);
8250
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008251 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008252 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008253 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008254 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008255
Dale Johannesene4d209d2009-02-03 20:21:25 +00008256 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008257 for (int i=0; i <= lastAddrIndx; ++i)
8258 (*MIB).addOperand(*argOpers[i]);
8259
8260 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008261 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8262 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008263
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008264 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008265 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008266 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008267 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008268
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008269 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008270 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008271
Dan Gohman14152b42010-07-06 20:24:04 +00008272 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008273 return nextMBB;
8274}
8275
8276// private utility function
8277MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008278X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8279 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008280 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008281 // For the atomic min/max operator, we generate
8282 // thisMBB:
8283 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008284 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008285 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008286 // cmp t1, t2
8287 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008288 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008289 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8290 // bz newMBB
8291 // fallthrough -->nextMBB
8292 //
8293 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8294 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008295 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008296 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008297
Mon P Wang63307c32008-05-05 19:05:59 +00008298 /// First build the CFG
8299 MachineFunction *F = MBB->getParent();
8300 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008301 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8302 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8303 F->insert(MBBIter, newMBB);
8304 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008305
Dan Gohman14152b42010-07-06 20:24:04 +00008306 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8307 nextMBB->splice(nextMBB->begin(), thisMBB,
8308 llvm::next(MachineBasicBlock::iterator(mInstr)),
8309 thisMBB->end());
8310 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008311
Mon P Wang63307c32008-05-05 19:05:59 +00008312 // Update thisMBB to fall through to newMBB
8313 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008314
Mon P Wang63307c32008-05-05 19:05:59 +00008315 // newMBB jumps to newMBB and fall through to nextMBB
8316 newMBB->addSuccessor(nextMBB);
8317 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008318
Dale Johannesene4d209d2009-02-03 20:21:25 +00008319 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008320 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008321 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008322 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008323 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008324 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008325 int numArgs = mInstr->getNumOperands() - 1;
8326 for (int i=0; i < numArgs; ++i)
8327 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008328
Mon P Wang63307c32008-05-05 19:05:59 +00008329 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008330 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008331 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008332
Mon P Wangab3e7472008-05-05 22:56:23 +00008333 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008334 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008335 for (int i=0; i <= lastAddrIndx; ++i)
8336 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008337
Mon P Wang63307c32008-05-05 19:05:59 +00008338 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008339 assert((argOpers[valArgIndx]->isReg() ||
8340 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008341 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008342
8343 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008344 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008345 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008346 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008347 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008348 (*MIB).addOperand(*argOpers[valArgIndx]);
8349
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008350 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008351 MIB.addReg(t1);
8352
Dale Johannesene4d209d2009-02-03 20:21:25 +00008353 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008354 MIB.addReg(t1);
8355 MIB.addReg(t2);
8356
8357 // Generate movc
8358 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008359 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008360 MIB.addReg(t2);
8361 MIB.addReg(t1);
8362
8363 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008364 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008365 for (int i=0; i <= lastAddrIndx; ++i)
8366 (*MIB).addOperand(*argOpers[i]);
8367 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008368 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008369 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8370 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008371
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008372 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008373 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008374
Mon P Wang63307c32008-05-05 19:05:59 +00008375 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008376 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008377
Dan Gohman14152b42010-07-06 20:24:04 +00008378 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008379 return nextMBB;
8380}
8381
Eric Christopherf83a5de2009-08-27 18:08:16 +00008382// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8383// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008384MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008385X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008386 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008387
Eric Christopherb120ab42009-08-18 22:50:32 +00008388 DebugLoc dl = MI->getDebugLoc();
8389 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8390
8391 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008392 if (memArg)
8393 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8394 else
8395 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008396
8397 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8398
8399 for (unsigned i = 0; i < numArgs; ++i) {
8400 MachineOperand &Op = MI->getOperand(i+1);
8401
8402 if (!(Op.isReg() && Op.isImplicit()))
8403 MIB.addOperand(Op);
8404 }
8405
8406 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8407 .addReg(X86::XMM0);
8408
Dan Gohman14152b42010-07-06 20:24:04 +00008409 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00008410
8411 return BB;
8412}
8413
8414MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008415X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8416 MachineInstr *MI,
8417 MachineBasicBlock *MBB) const {
8418 // Emit code to save XMM registers to the stack. The ABI says that the
8419 // number of registers to save is given in %al, so it's theoretically
8420 // possible to do an indirect jump trick to avoid saving all of them,
8421 // however this code takes a simpler approach and just executes all
8422 // of the stores if %al is non-zero. It's less code, and it's probably
8423 // easier on the hardware branch predictor, and stores aren't all that
8424 // expensive anyway.
8425
8426 // Create the new basic blocks. One block contains all the XMM stores,
8427 // and one block is the final destination regardless of whether any
8428 // stores were performed.
8429 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8430 MachineFunction *F = MBB->getParent();
8431 MachineFunction::iterator MBBIter = MBB;
8432 ++MBBIter;
8433 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8434 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8435 F->insert(MBBIter, XMMSaveMBB);
8436 F->insert(MBBIter, EndMBB);
8437
Dan Gohman14152b42010-07-06 20:24:04 +00008438 // Transfer the remainder of MBB and its successor edges to EndMBB.
8439 EndMBB->splice(EndMBB->begin(), MBB,
8440 llvm::next(MachineBasicBlock::iterator(MI)),
8441 MBB->end());
8442 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8443
Dan Gohmand6708ea2009-08-15 01:38:56 +00008444 // The original block will now fall through to the XMM save block.
8445 MBB->addSuccessor(XMMSaveMBB);
8446 // The XMMSaveMBB will fall through to the end block.
8447 XMMSaveMBB->addSuccessor(EndMBB);
8448
8449 // Now add the instructions.
8450 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8451 DebugLoc DL = MI->getDebugLoc();
8452
8453 unsigned CountReg = MI->getOperand(0).getReg();
8454 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8455 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8456
8457 if (!Subtarget->isTargetWin64()) {
8458 // If %al is 0, branch around the XMM save block.
8459 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008460 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008461 MBB->addSuccessor(EndMBB);
8462 }
8463
8464 // In the XMM save block, save all the XMM argument registers.
8465 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8466 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008467 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008468 F->getMachineMemOperand(
8469 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8470 MachineMemOperand::MOStore, Offset,
8471 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008472 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8473 .addFrameIndex(RegSaveFrameIndex)
8474 .addImm(/*Scale=*/1)
8475 .addReg(/*IndexReg=*/0)
8476 .addImm(/*Disp=*/Offset)
8477 .addReg(/*Segment=*/0)
8478 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008479 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008480 }
8481
Dan Gohman14152b42010-07-06 20:24:04 +00008482 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008483
8484 return EndMBB;
8485}
Mon P Wang63307c32008-05-05 19:05:59 +00008486
Evan Cheng60c07e12006-07-05 22:17:51 +00008487MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008488X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008489 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008490 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8491 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008492
Chris Lattner52600972009-09-02 05:57:00 +00008493 // To "insert" a SELECT_CC instruction, we actually have to insert the
8494 // diamond control-flow pattern. The incoming instruction knows the
8495 // destination vreg to set, the condition code register to branch on, the
8496 // true/false values to select between, and a branch opcode to use.
8497 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8498 MachineFunction::iterator It = BB;
8499 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008500
Chris Lattner52600972009-09-02 05:57:00 +00008501 // thisMBB:
8502 // ...
8503 // TrueVal = ...
8504 // cmpTY ccX, r1, r2
8505 // bCC copy1MBB
8506 // fallthrough --> copy0MBB
8507 MachineBasicBlock *thisMBB = BB;
8508 MachineFunction *F = BB->getParent();
8509 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8510 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00008511 F->insert(It, copy0MBB);
8512 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00008513
Bill Wendling730c07e2010-06-25 20:48:10 +00008514 // If the EFLAGS register isn't dead in the terminator, then claim that it's
8515 // live into the sink and copy blocks.
8516 const MachineFunction *MF = BB->getParent();
8517 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
8518 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00008519
Dan Gohman14152b42010-07-06 20:24:04 +00008520 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
8521 const MachineOperand &MO = MI->getOperand(I);
8522 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00008523 unsigned Reg = MO.getReg();
8524 if (Reg != X86::EFLAGS) continue;
8525 copy0MBB->addLiveIn(Reg);
8526 sinkMBB->addLiveIn(Reg);
8527 }
8528
Dan Gohman14152b42010-07-06 20:24:04 +00008529 // Transfer the remainder of BB and its successor edges to sinkMBB.
8530 sinkMBB->splice(sinkMBB->begin(), BB,
8531 llvm::next(MachineBasicBlock::iterator(MI)),
8532 BB->end());
8533 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8534
8535 // Add the true and fallthrough blocks as its successors.
8536 BB->addSuccessor(copy0MBB);
8537 BB->addSuccessor(sinkMBB);
8538
8539 // Create the conditional branch instruction.
8540 unsigned Opc =
8541 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8542 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8543
Chris Lattner52600972009-09-02 05:57:00 +00008544 // copy0MBB:
8545 // %FalseValue = ...
8546 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008547 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008548
Chris Lattner52600972009-09-02 05:57:00 +00008549 // sinkMBB:
8550 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8551 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00008552 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
8553 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008554 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8555 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8556
Dan Gohman14152b42010-07-06 20:24:04 +00008557 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008558 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008559}
8560
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008561MachineBasicBlock *
8562X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008563 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008564 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8565 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008566
8567 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8568 // non-trivial part is impdef of ESP.
8569 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8570 // mingw-w64.
8571
Dan Gohman14152b42010-07-06 20:24:04 +00008572 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008573 .addExternalSymbol("_alloca")
8574 .addReg(X86::EAX, RegState::Implicit)
8575 .addReg(X86::ESP, RegState::Implicit)
8576 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8577 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8578
Dan Gohman14152b42010-07-06 20:24:04 +00008579 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008580 return BB;
8581}
Chris Lattner52600972009-09-02 05:57:00 +00008582
8583MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00008584X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
8585 MachineBasicBlock *BB) const {
8586 // This is pretty easy. We're taking the value that we received from
8587 // our load from the relocation, sticking it in either RDI (x86-64)
8588 // or EAX and doing an indirect call. The return value will then
8589 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00008590 const X86InstrInfo *TII
8591 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008592 DebugLoc DL = MI->getDebugLoc();
8593 MachineFunction *F = BB->getParent();
8594
Eric Christopher54415362010-06-08 22:04:25 +00008595 assert(MI->getOperand(3).isGlobal() && "This should be a global");
8596
Eric Christopher30ef0e52010-06-03 04:07:48 +00008597 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00008598 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8599 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00008600 .addReg(X86::RIP)
8601 .addImm(0).addReg(0)
8602 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8603 MI->getOperand(3).getTargetFlags())
8604 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008605 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00008606 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00008607 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00008608 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8609 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00008610 .addReg(0)
8611 .addImm(0).addReg(0)
8612 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8613 MI->getOperand(3).getTargetFlags())
8614 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008615 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008616 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008617 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00008618 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8619 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00008620 .addReg(TII->getGlobalBaseReg(F))
8621 .addImm(0).addReg(0)
8622 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8623 MI->getOperand(3).getTargetFlags())
8624 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008625 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008626 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008627 }
8628
Dan Gohman14152b42010-07-06 20:24:04 +00008629 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00008630 return BB;
8631}
8632
8633MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008634X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008635 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008636 switch (MI->getOpcode()) {
8637 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008638 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008639 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008640 case X86::TLSCall_32:
8641 case X86::TLSCall_64:
8642 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008643 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008644 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008645 case X86::CMOV_FR32:
8646 case X86::CMOV_FR64:
8647 case X86::CMOV_V4F32:
8648 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008649 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008650 case X86::CMOV_GR16:
8651 case X86::CMOV_GR32:
8652 case X86::CMOV_RFP32:
8653 case X86::CMOV_RFP64:
8654 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008655 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008656
Dale Johannesen849f2142007-07-03 00:53:03 +00008657 case X86::FP32_TO_INT16_IN_MEM:
8658 case X86::FP32_TO_INT32_IN_MEM:
8659 case X86::FP32_TO_INT64_IN_MEM:
8660 case X86::FP64_TO_INT16_IN_MEM:
8661 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008662 case X86::FP64_TO_INT64_IN_MEM:
8663 case X86::FP80_TO_INT16_IN_MEM:
8664 case X86::FP80_TO_INT32_IN_MEM:
8665 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008666 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8667 DebugLoc DL = MI->getDebugLoc();
8668
Evan Cheng60c07e12006-07-05 22:17:51 +00008669 // Change the floating point control register to use "round towards zero"
8670 // mode when truncating to an integer value.
8671 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008672 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00008673 addFrameReference(BuildMI(*BB, MI, DL,
8674 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008675
8676 // Load the old value of the high byte of the control word...
8677 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008678 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00008679 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008680 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008681
8682 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00008683 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008684 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008685
8686 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00008687 addFrameReference(BuildMI(*BB, MI, DL,
8688 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008689
8690 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00008691 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008692 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008693
8694 // Get the X86 opcode to use.
8695 unsigned Opc;
8696 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008697 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008698 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8699 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8700 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8701 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8702 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8703 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008704 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8705 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8706 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008707 }
8708
8709 X86AddressMode AM;
8710 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008711 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008712 AM.BaseType = X86AddressMode::RegBase;
8713 AM.Base.Reg = Op.getReg();
8714 } else {
8715 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008716 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008717 }
8718 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008719 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008720 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008721 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008722 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008723 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008724 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008725 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008726 AM.GV = Op.getGlobal();
8727 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008728 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008729 }
Dan Gohman14152b42010-07-06 20:24:04 +00008730 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008731 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008732
8733 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00008734 addFrameReference(BuildMI(*BB, MI, DL,
8735 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008736
Dan Gohman14152b42010-07-06 20:24:04 +00008737 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008738 return BB;
8739 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008740 // String/text processing lowering.
8741 case X86::PCMPISTRM128REG:
8742 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8743 case X86::PCMPISTRM128MEM:
8744 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8745 case X86::PCMPESTRM128REG:
8746 return EmitPCMP(MI, BB, 5, false /* in mem */);
8747 case X86::PCMPESTRM128MEM:
8748 return EmitPCMP(MI, BB, 5, true /* in mem */);
8749
8750 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008751 case X86::ATOMAND32:
8752 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008753 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008754 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008755 X86::NOT32r, X86::EAX,
8756 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008757 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008758 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8759 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008760 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008761 X86::NOT32r, X86::EAX,
8762 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008763 case X86::ATOMXOR32:
8764 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008765 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008766 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008767 X86::NOT32r, X86::EAX,
8768 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008769 case X86::ATOMNAND32:
8770 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008771 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008772 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008773 X86::NOT32r, X86::EAX,
8774 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008775 case X86::ATOMMIN32:
8776 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8777 case X86::ATOMMAX32:
8778 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8779 case X86::ATOMUMIN32:
8780 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8781 case X86::ATOMUMAX32:
8782 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008783
8784 case X86::ATOMAND16:
8785 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8786 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008787 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008788 X86::NOT16r, X86::AX,
8789 X86::GR16RegisterClass);
8790 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008791 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008792 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008793 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008794 X86::NOT16r, X86::AX,
8795 X86::GR16RegisterClass);
8796 case X86::ATOMXOR16:
8797 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8798 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008799 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008800 X86::NOT16r, X86::AX,
8801 X86::GR16RegisterClass);
8802 case X86::ATOMNAND16:
8803 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8804 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008805 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008806 X86::NOT16r, X86::AX,
8807 X86::GR16RegisterClass, true);
8808 case X86::ATOMMIN16:
8809 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8810 case X86::ATOMMAX16:
8811 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8812 case X86::ATOMUMIN16:
8813 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8814 case X86::ATOMUMAX16:
8815 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8816
8817 case X86::ATOMAND8:
8818 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8819 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008820 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008821 X86::NOT8r, X86::AL,
8822 X86::GR8RegisterClass);
8823 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008824 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008825 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008826 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008827 X86::NOT8r, X86::AL,
8828 X86::GR8RegisterClass);
8829 case X86::ATOMXOR8:
8830 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8831 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008832 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008833 X86::NOT8r, X86::AL,
8834 X86::GR8RegisterClass);
8835 case X86::ATOMNAND8:
8836 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8837 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008838 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008839 X86::NOT8r, X86::AL,
8840 X86::GR8RegisterClass, true);
8841 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008842 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008843 case X86::ATOMAND64:
8844 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008845 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008846 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008847 X86::NOT64r, X86::RAX,
8848 X86::GR64RegisterClass);
8849 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008850 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8851 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008852 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008853 X86::NOT64r, X86::RAX,
8854 X86::GR64RegisterClass);
8855 case X86::ATOMXOR64:
8856 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008857 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008858 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008859 X86::NOT64r, X86::RAX,
8860 X86::GR64RegisterClass);
8861 case X86::ATOMNAND64:
8862 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8863 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008864 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00008865 X86::NOT64r, X86::RAX,
8866 X86::GR64RegisterClass, true);
8867 case X86::ATOMMIN64:
8868 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8869 case X86::ATOMMAX64:
8870 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8871 case X86::ATOMUMIN64:
8872 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8873 case X86::ATOMUMAX64:
8874 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008875
8876 // This group does 64-bit operations on a 32-bit host.
8877 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008878 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008879 X86::AND32rr, X86::AND32rr,
8880 X86::AND32ri, X86::AND32ri,
8881 false);
8882 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008883 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008884 X86::OR32rr, X86::OR32rr,
8885 X86::OR32ri, X86::OR32ri,
8886 false);
8887 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008888 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008889 X86::XOR32rr, X86::XOR32rr,
8890 X86::XOR32ri, X86::XOR32ri,
8891 false);
8892 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008893 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008894 X86::AND32rr, X86::AND32rr,
8895 X86::AND32ri, X86::AND32ri,
8896 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008897 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008898 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008899 X86::ADD32rr, X86::ADC32rr,
8900 X86::ADD32ri, X86::ADC32ri,
8901 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008902 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008903 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008904 X86::SUB32rr, X86::SBB32rr,
8905 X86::SUB32ri, X86::SBB32ri,
8906 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008907 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008908 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008909 X86::MOV32rr, X86::MOV32rr,
8910 X86::MOV32ri, X86::MOV32ri,
8911 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008912 case X86::VASTART_SAVE_XMM_REGS:
8913 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008914 }
8915}
8916
8917//===----------------------------------------------------------------------===//
8918// X86 Optimization Hooks
8919//===----------------------------------------------------------------------===//
8920
Dan Gohman475871a2008-07-27 21:46:04 +00008921void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008922 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008923 APInt &KnownZero,
8924 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008925 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008926 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008927 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008928 assert((Opc >= ISD::BUILTIN_OP_END ||
8929 Opc == ISD::INTRINSIC_WO_CHAIN ||
8930 Opc == ISD::INTRINSIC_W_CHAIN ||
8931 Opc == ISD::INTRINSIC_VOID) &&
8932 "Should use MaskedValueIsZero if you don't know whether Op"
8933 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008934
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008935 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008936 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008937 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008938 case X86ISD::ADD:
8939 case X86ISD::SUB:
8940 case X86ISD::SMUL:
8941 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008942 case X86ISD::INC:
8943 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008944 case X86ISD::OR:
8945 case X86ISD::XOR:
8946 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008947 // These nodes' second result is a boolean.
8948 if (Op.getResNo() == 0)
8949 break;
8950 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008951 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008952 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8953 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008954 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008955 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008956}
Chris Lattner259e97c2006-01-31 19:43:35 +00008957
Evan Cheng206ee9d2006-07-07 08:33:52 +00008958/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008959/// node is a GlobalAddress + offset.
8960bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008961 const GlobalValue* &GA,
8962 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008963 if (N->getOpcode() == X86ISD::Wrapper) {
8964 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008965 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008966 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008967 return true;
8968 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008969 }
Evan Chengad4196b2008-05-12 19:56:52 +00008970 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008971}
8972
Evan Cheng206ee9d2006-07-07 08:33:52 +00008973/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8974/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8975/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008976/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008977static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008978 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008979 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008980 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008981 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008982
Eli Friedman7a5e5552009-06-07 06:52:44 +00008983 if (VT.getSizeInBits() != 128)
8984 return SDValue();
8985
Nate Begemanfdea31a2010-03-24 20:49:50 +00008986 SmallVector<SDValue, 16> Elts;
8987 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8988 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8989
8990 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008991}
Evan Chengd880b972008-05-09 21:53:03 +00008992
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008993/// PerformShuffleCombine - Detect vector gather/scatter index generation
8994/// and convert it from being a bunch of shuffles and extracts to a simple
8995/// store and scalar loads to extract the elements.
8996static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8997 const TargetLowering &TLI) {
8998 SDValue InputVector = N->getOperand(0);
8999
9000 // Only operate on vectors of 4 elements, where the alternative shuffling
9001 // gets to be more expensive.
9002 if (InputVector.getValueType() != MVT::v4i32)
9003 return SDValue();
9004
9005 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
9006 // single use which is a sign-extend or zero-extend, and all elements are
9007 // used.
9008 SmallVector<SDNode *, 4> Uses;
9009 unsigned ExtractedElements = 0;
9010 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
9011 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9012 if (UI.getUse().getResNo() != InputVector.getResNo())
9013 return SDValue();
9014
9015 SDNode *Extract = *UI;
9016 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9017 return SDValue();
9018
9019 if (Extract->getValueType(0) != MVT::i32)
9020 return SDValue();
9021 if (!Extract->hasOneUse())
9022 return SDValue();
9023 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9024 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9025 return SDValue();
9026 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9027 return SDValue();
9028
9029 // Record which element was extracted.
9030 ExtractedElements |=
9031 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9032
9033 Uses.push_back(Extract);
9034 }
9035
9036 // If not all the elements were used, this may not be worthwhile.
9037 if (ExtractedElements != 15)
9038 return SDValue();
9039
9040 // Ok, we've now decided to do the transformation.
9041 DebugLoc dl = InputVector.getDebugLoc();
9042
9043 // Store the value to a temporary stack slot.
9044 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
9045 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
9046 false, false, 0);
9047
9048 // Replace each use (extract) with a load of the appropriate element.
9049 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9050 UE = Uses.end(); UI != UE; ++UI) {
9051 SDNode *Extract = *UI;
9052
9053 // Compute the element's address.
9054 SDValue Idx = Extract->getOperand(1);
9055 unsigned EltSize =
9056 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9057 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9058 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9059
9060 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
9061
9062 // Load the scalar.
9063 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
9064 NULL, 0, false, false, 0);
9065
9066 // Replace the exact with the load.
9067 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9068 }
9069
9070 // The replacement was made in place; don't return anything.
9071 return SDValue();
9072}
9073
Chris Lattner83e6c992006-10-04 06:57:07 +00009074/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009075static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009076 const X86Subtarget *Subtarget) {
9077 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009078 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009079 // Get the LHS/RHS of the select.
9080 SDValue LHS = N->getOperand(1);
9081 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009082
Dan Gohman670e5392009-09-21 18:03:22 +00009083 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009084 // instructions match the semantics of the common C idiom x<y?x:y but not
9085 // x<=y?x:y, because of how they handle negative zero (which can be
9086 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009087 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009088 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009089 Cond.getOpcode() == ISD::SETCC) {
9090 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009091
Chris Lattner47b4ce82009-03-11 05:48:52 +00009092 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009093 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009094 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9095 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009096 switch (CC) {
9097 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009098 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009099 // Converting this to a min would handle NaNs incorrectly, and swapping
9100 // the operands would cause it to handle comparisons between positive
9101 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009102 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009103 if (!UnsafeFPMath &&
9104 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9105 break;
9106 std::swap(LHS, RHS);
9107 }
Dan Gohman670e5392009-09-21 18:03:22 +00009108 Opcode = X86ISD::FMIN;
9109 break;
9110 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009111 // Converting this to a min would handle comparisons between positive
9112 // and negative zero incorrectly.
9113 if (!UnsafeFPMath &&
9114 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9115 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009116 Opcode = X86ISD::FMIN;
9117 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009118 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009119 // Converting this to a min would handle both negative zeros and NaNs
9120 // incorrectly, but we can swap the operands to fix both.
9121 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009122 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009123 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009124 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009125 Opcode = X86ISD::FMIN;
9126 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009127
Dan Gohman670e5392009-09-21 18:03:22 +00009128 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009129 // Converting this to a max would handle comparisons between positive
9130 // and negative zero incorrectly.
9131 if (!UnsafeFPMath &&
9132 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9133 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009134 Opcode = X86ISD::FMAX;
9135 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009136 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009137 // Converting this to a max would handle NaNs incorrectly, and swapping
9138 // the operands would cause it to handle comparisons between positive
9139 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009140 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009141 if (!UnsafeFPMath &&
9142 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9143 break;
9144 std::swap(LHS, RHS);
9145 }
Dan Gohman670e5392009-09-21 18:03:22 +00009146 Opcode = X86ISD::FMAX;
9147 break;
9148 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009149 // Converting this to a max would handle both negative zeros and NaNs
9150 // incorrectly, but we can swap the operands to fix both.
9151 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009152 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009153 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009154 case ISD::SETGE:
9155 Opcode = X86ISD::FMAX;
9156 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009157 }
Dan Gohman670e5392009-09-21 18:03:22 +00009158 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009159 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9160 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009161 switch (CC) {
9162 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009163 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009164 // Converting this to a min would handle comparisons between positive
9165 // and negative zero incorrectly, and swapping the operands would
9166 // cause it to handle NaNs incorrectly.
9167 if (!UnsafeFPMath &&
9168 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +00009169 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009170 break;
9171 std::swap(LHS, RHS);
9172 }
Dan Gohman670e5392009-09-21 18:03:22 +00009173 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009174 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009175 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009176 // Converting this to a min would handle NaNs incorrectly.
9177 if (!UnsafeFPMath &&
9178 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9179 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009180 Opcode = X86ISD::FMIN;
9181 break;
9182 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009183 // Converting this to a min would handle both negative zeros and NaNs
9184 // incorrectly, but we can swap the operands to fix both.
9185 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009186 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009187 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009188 case ISD::SETGE:
9189 Opcode = X86ISD::FMIN;
9190 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009191
Dan Gohman670e5392009-09-21 18:03:22 +00009192 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009193 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009194 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009195 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009196 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009197 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009198 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009199 // Converting this to a max would handle comparisons between positive
9200 // and negative zero incorrectly, and swapping the operands would
9201 // cause it to handle NaNs incorrectly.
9202 if (!UnsafeFPMath &&
9203 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +00009204 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009205 break;
9206 std::swap(LHS, RHS);
9207 }
Dan Gohman670e5392009-09-21 18:03:22 +00009208 Opcode = X86ISD::FMAX;
9209 break;
9210 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009211 // Converting this to a max would handle both negative zeros and NaNs
9212 // incorrectly, but we can swap the operands to fix both.
9213 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009214 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009215 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009216 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009217 Opcode = X86ISD::FMAX;
9218 break;
9219 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009220 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009221
Chris Lattner47b4ce82009-03-11 05:48:52 +00009222 if (Opcode)
9223 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009224 }
Eric Christopherfd179292009-08-27 18:07:15 +00009225
Chris Lattnerd1980a52009-03-12 06:52:53 +00009226 // If this is a select between two integer constants, try to do some
9227 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009228 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9229 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009230 // Don't do this for crazy integer types.
9231 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9232 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009233 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009234 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009235
Chris Lattnercee56e72009-03-13 05:53:31 +00009236 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009237 // Efficiently invertible.
9238 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9239 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9240 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9241 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009242 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009243 }
Eric Christopherfd179292009-08-27 18:07:15 +00009244
Chris Lattnerd1980a52009-03-12 06:52:53 +00009245 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009246 if (FalseC->getAPIntValue() == 0 &&
9247 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009248 if (NeedsCondInvert) // Invert the condition if needed.
9249 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9250 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009251
Chris Lattnerd1980a52009-03-12 06:52:53 +00009252 // Zero extend the condition if needed.
9253 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009254
Chris Lattnercee56e72009-03-13 05:53:31 +00009255 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009256 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009257 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009258 }
Eric Christopherfd179292009-08-27 18:07:15 +00009259
Chris Lattner97a29a52009-03-13 05:22:11 +00009260 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009261 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009262 if (NeedsCondInvert) // Invert the condition if needed.
9263 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9264 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009265
Chris Lattner97a29a52009-03-13 05:22:11 +00009266 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009267 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9268 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009269 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009270 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009271 }
Eric Christopherfd179292009-08-27 18:07:15 +00009272
Chris Lattnercee56e72009-03-13 05:53:31 +00009273 // Optimize cases that will turn into an LEA instruction. This requires
9274 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009275 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009276 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009277 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009278
Chris Lattnercee56e72009-03-13 05:53:31 +00009279 bool isFastMultiplier = false;
9280 if (Diff < 10) {
9281 switch ((unsigned char)Diff) {
9282 default: break;
9283 case 1: // result = add base, cond
9284 case 2: // result = lea base( , cond*2)
9285 case 3: // result = lea base(cond, cond*2)
9286 case 4: // result = lea base( , cond*4)
9287 case 5: // result = lea base(cond, cond*4)
9288 case 8: // result = lea base( , cond*8)
9289 case 9: // result = lea base(cond, cond*8)
9290 isFastMultiplier = true;
9291 break;
9292 }
9293 }
Eric Christopherfd179292009-08-27 18:07:15 +00009294
Chris Lattnercee56e72009-03-13 05:53:31 +00009295 if (isFastMultiplier) {
9296 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9297 if (NeedsCondInvert) // Invert the condition if needed.
9298 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9299 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009300
Chris Lattnercee56e72009-03-13 05:53:31 +00009301 // Zero extend the condition if needed.
9302 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9303 Cond);
9304 // Scale the condition by the difference.
9305 if (Diff != 1)
9306 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9307 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009308
Chris Lattnercee56e72009-03-13 05:53:31 +00009309 // Add the base if non-zero.
9310 if (FalseC->getAPIntValue() != 0)
9311 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9312 SDValue(FalseC, 0));
9313 return Cond;
9314 }
Eric Christopherfd179292009-08-27 18:07:15 +00009315 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009316 }
9317 }
Eric Christopherfd179292009-08-27 18:07:15 +00009318
Dan Gohman475871a2008-07-27 21:46:04 +00009319 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009320}
9321
Chris Lattnerd1980a52009-03-12 06:52:53 +00009322/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9323static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9324 TargetLowering::DAGCombinerInfo &DCI) {
9325 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009326
Chris Lattnerd1980a52009-03-12 06:52:53 +00009327 // If the flag operand isn't dead, don't touch this CMOV.
9328 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9329 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009330
Chris Lattnerd1980a52009-03-12 06:52:53 +00009331 // If this is a select between two integer constants, try to do some
9332 // optimizations. Note that the operands are ordered the opposite of SELECT
9333 // operands.
9334 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9335 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9336 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9337 // larger than FalseC (the false value).
9338 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009339
Chris Lattnerd1980a52009-03-12 06:52:53 +00009340 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9341 CC = X86::GetOppositeBranchCondition(CC);
9342 std::swap(TrueC, FalseC);
9343 }
Eric Christopherfd179292009-08-27 18:07:15 +00009344
Chris Lattnerd1980a52009-03-12 06:52:53 +00009345 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009346 // This is efficient for any integer data type (including i8/i16) and
9347 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009348 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9349 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009350 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9351 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009352
Chris Lattnerd1980a52009-03-12 06:52:53 +00009353 // Zero extend the condition if needed.
9354 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009355
Chris Lattnerd1980a52009-03-12 06:52:53 +00009356 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9357 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009358 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009359 if (N->getNumValues() == 2) // Dead flag value?
9360 return DCI.CombineTo(N, Cond, SDValue());
9361 return Cond;
9362 }
Eric Christopherfd179292009-08-27 18:07:15 +00009363
Chris Lattnercee56e72009-03-13 05:53:31 +00009364 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9365 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009366 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9367 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009368 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9369 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009370
Chris Lattner97a29a52009-03-13 05:22:11 +00009371 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009372 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9373 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009374 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9375 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009376
Chris Lattner97a29a52009-03-13 05:22:11 +00009377 if (N->getNumValues() == 2) // Dead flag value?
9378 return DCI.CombineTo(N, Cond, SDValue());
9379 return Cond;
9380 }
Eric Christopherfd179292009-08-27 18:07:15 +00009381
Chris Lattnercee56e72009-03-13 05:53:31 +00009382 // Optimize cases that will turn into an LEA instruction. This requires
9383 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009384 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009385 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009386 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009387
Chris Lattnercee56e72009-03-13 05:53:31 +00009388 bool isFastMultiplier = false;
9389 if (Diff < 10) {
9390 switch ((unsigned char)Diff) {
9391 default: break;
9392 case 1: // result = add base, cond
9393 case 2: // result = lea base( , cond*2)
9394 case 3: // result = lea base(cond, cond*2)
9395 case 4: // result = lea base( , cond*4)
9396 case 5: // result = lea base(cond, cond*4)
9397 case 8: // result = lea base( , cond*8)
9398 case 9: // result = lea base(cond, cond*8)
9399 isFastMultiplier = true;
9400 break;
9401 }
9402 }
Eric Christopherfd179292009-08-27 18:07:15 +00009403
Chris Lattnercee56e72009-03-13 05:53:31 +00009404 if (isFastMultiplier) {
9405 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9406 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009407 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9408 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009409 // Zero extend the condition if needed.
9410 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9411 Cond);
9412 // Scale the condition by the difference.
9413 if (Diff != 1)
9414 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9415 DAG.getConstant(Diff, Cond.getValueType()));
9416
9417 // Add the base if non-zero.
9418 if (FalseC->getAPIntValue() != 0)
9419 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9420 SDValue(FalseC, 0));
9421 if (N->getNumValues() == 2) // Dead flag value?
9422 return DCI.CombineTo(N, Cond, SDValue());
9423 return Cond;
9424 }
Eric Christopherfd179292009-08-27 18:07:15 +00009425 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009426 }
9427 }
9428 return SDValue();
9429}
9430
9431
Evan Cheng0b0cd912009-03-28 05:57:29 +00009432/// PerformMulCombine - Optimize a single multiply with constant into two
9433/// in order to implement it with two cheaper instructions, e.g.
9434/// LEA + SHL, LEA + LEA.
9435static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9436 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009437 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9438 return SDValue();
9439
Owen Andersone50ed302009-08-10 22:56:29 +00009440 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009441 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009442 return SDValue();
9443
9444 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9445 if (!C)
9446 return SDValue();
9447 uint64_t MulAmt = C->getZExtValue();
9448 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9449 return SDValue();
9450
9451 uint64_t MulAmt1 = 0;
9452 uint64_t MulAmt2 = 0;
9453 if ((MulAmt % 9) == 0) {
9454 MulAmt1 = 9;
9455 MulAmt2 = MulAmt / 9;
9456 } else if ((MulAmt % 5) == 0) {
9457 MulAmt1 = 5;
9458 MulAmt2 = MulAmt / 5;
9459 } else if ((MulAmt % 3) == 0) {
9460 MulAmt1 = 3;
9461 MulAmt2 = MulAmt / 3;
9462 }
9463 if (MulAmt2 &&
9464 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9465 DebugLoc DL = N->getDebugLoc();
9466
9467 if (isPowerOf2_64(MulAmt2) &&
9468 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9469 // If second multiplifer is pow2, issue it first. We want the multiply by
9470 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9471 // is an add.
9472 std::swap(MulAmt1, MulAmt2);
9473
9474 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009475 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009476 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009477 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009478 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009479 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009480 DAG.getConstant(MulAmt1, VT));
9481
Eric Christopherfd179292009-08-27 18:07:15 +00009482 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009483 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009484 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009485 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009486 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009487 DAG.getConstant(MulAmt2, VT));
9488
9489 // Do not add new nodes to DAG combiner worklist.
9490 DCI.CombineTo(N, NewMul, false);
9491 }
9492 return SDValue();
9493}
9494
Evan Chengad9c0a32009-12-15 00:53:42 +00009495static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9496 SDValue N0 = N->getOperand(0);
9497 SDValue N1 = N->getOperand(1);
9498 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9499 EVT VT = N0.getValueType();
9500
9501 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9502 // since the result of setcc_c is all zero's or all ones.
9503 if (N1C && N0.getOpcode() == ISD::AND &&
9504 N0.getOperand(1).getOpcode() == ISD::Constant) {
9505 SDValue N00 = N0.getOperand(0);
9506 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9507 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9508 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9509 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9510 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9511 APInt ShAmt = N1C->getAPIntValue();
9512 Mask = Mask.shl(ShAmt);
9513 if (Mask != 0)
9514 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9515 N00, DAG.getConstant(Mask, VT));
9516 }
9517 }
9518
9519 return SDValue();
9520}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009521
Nate Begeman740ab032009-01-26 00:52:55 +00009522/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9523/// when possible.
9524static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9525 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009526 EVT VT = N->getValueType(0);
9527 if (!VT.isVector() && VT.isInteger() &&
9528 N->getOpcode() == ISD::SHL)
9529 return PerformSHLCombine(N, DAG);
9530
Nate Begeman740ab032009-01-26 00:52:55 +00009531 // On X86 with SSE2 support, we can transform this to a vector shift if
9532 // all elements are shifted by the same amount. We can't do this in legalize
9533 // because the a constant vector is typically transformed to a constant pool
9534 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009535 if (!Subtarget->hasSSE2())
9536 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009537
Owen Anderson825b72b2009-08-11 20:47:22 +00009538 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009539 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009540
Mon P Wang3becd092009-01-28 08:12:05 +00009541 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009542 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009543 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009544 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009545 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9546 unsigned NumElts = VT.getVectorNumElements();
9547 unsigned i = 0;
9548 for (; i != NumElts; ++i) {
9549 SDValue Arg = ShAmtOp.getOperand(i);
9550 if (Arg.getOpcode() == ISD::UNDEF) continue;
9551 BaseShAmt = Arg;
9552 break;
9553 }
9554 for (; i != NumElts; ++i) {
9555 SDValue Arg = ShAmtOp.getOperand(i);
9556 if (Arg.getOpcode() == ISD::UNDEF) continue;
9557 if (Arg != BaseShAmt) {
9558 return SDValue();
9559 }
9560 }
9561 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009562 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009563 SDValue InVec = ShAmtOp.getOperand(0);
9564 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9565 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9566 unsigned i = 0;
9567 for (; i != NumElts; ++i) {
9568 SDValue Arg = InVec.getOperand(i);
9569 if (Arg.getOpcode() == ISD::UNDEF) continue;
9570 BaseShAmt = Arg;
9571 break;
9572 }
9573 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9574 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009575 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009576 if (C->getZExtValue() == SplatIdx)
9577 BaseShAmt = InVec.getOperand(1);
9578 }
9579 }
9580 if (BaseShAmt.getNode() == 0)
9581 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9582 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009583 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009584 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009585
Mon P Wangefa42202009-09-03 19:56:25 +00009586 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009587 if (EltVT.bitsGT(MVT::i32))
9588 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9589 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009590 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009591
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009592 // The shift amount is identical so we can do a vector shift.
9593 SDValue ValOp = N->getOperand(0);
9594 switch (N->getOpcode()) {
9595 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009596 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009597 break;
9598 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009599 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009600 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009601 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009602 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009603 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009604 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009605 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009606 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009607 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009608 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009609 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009610 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009611 break;
9612 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009613 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009614 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009615 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009616 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009617 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009618 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009619 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009620 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009621 break;
9622 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009623 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009624 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009625 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009626 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009627 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009628 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009629 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009630 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009631 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009632 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009633 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009634 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009635 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009636 }
9637 return SDValue();
9638}
9639
Evan Cheng760d1942010-01-04 21:22:48 +00009640static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009641 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009642 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009643 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009644 return SDValue();
9645
Evan Cheng760d1942010-01-04 21:22:48 +00009646 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009647 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009648 return SDValue();
9649
9650 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9651 SDValue N0 = N->getOperand(0);
9652 SDValue N1 = N->getOperand(1);
9653 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9654 std::swap(N0, N1);
9655 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9656 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009657 if (!N0.hasOneUse() || !N1.hasOneUse())
9658 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009659
9660 SDValue ShAmt0 = N0.getOperand(1);
9661 if (ShAmt0.getValueType() != MVT::i8)
9662 return SDValue();
9663 SDValue ShAmt1 = N1.getOperand(1);
9664 if (ShAmt1.getValueType() != MVT::i8)
9665 return SDValue();
9666 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9667 ShAmt0 = ShAmt0.getOperand(0);
9668 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9669 ShAmt1 = ShAmt1.getOperand(0);
9670
9671 DebugLoc DL = N->getDebugLoc();
9672 unsigned Opc = X86ISD::SHLD;
9673 SDValue Op0 = N0.getOperand(0);
9674 SDValue Op1 = N1.getOperand(0);
9675 if (ShAmt0.getOpcode() == ISD::SUB) {
9676 Opc = X86ISD::SHRD;
9677 std::swap(Op0, Op1);
9678 std::swap(ShAmt0, ShAmt1);
9679 }
9680
Evan Cheng8b1190a2010-04-28 01:18:01 +00009681 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009682 if (ShAmt1.getOpcode() == ISD::SUB) {
9683 SDValue Sum = ShAmt1.getOperand(0);
9684 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +00009685 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
9686 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
9687 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
9688 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +00009689 return DAG.getNode(Opc, DL, VT,
9690 Op0, Op1,
9691 DAG.getNode(ISD::TRUNCATE, DL,
9692 MVT::i8, ShAmt0));
9693 }
9694 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9695 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9696 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009697 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009698 return DAG.getNode(Opc, DL, VT,
9699 N0.getOperand(0), N1.getOperand(0),
9700 DAG.getNode(ISD::TRUNCATE, DL,
9701 MVT::i8, ShAmt0));
9702 }
9703
9704 return SDValue();
9705}
9706
Chris Lattner149a4e52008-02-22 02:09:43 +00009707/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009708static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009709 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009710 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9711 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009712 // A preferable solution to the general problem is to figure out the right
9713 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009714
9715 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009716 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009717 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009718 if (VT.getSizeInBits() != 64)
9719 return SDValue();
9720
Devang Patel578efa92009-06-05 21:57:13 +00009721 const Function *F = DAG.getMachineFunction().getFunction();
9722 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009723 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009724 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009725 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009726 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009727 isa<LoadSDNode>(St->getValue()) &&
9728 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9729 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009730 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009731 LoadSDNode *Ld = 0;
9732 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009733 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009734 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009735 // Must be a store of a load. We currently handle two cases: the load
9736 // is a direct child, and it's under an intervening TokenFactor. It is
9737 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009738 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009739 Ld = cast<LoadSDNode>(St->getChain());
9740 else if (St->getValue().hasOneUse() &&
9741 ChainVal->getOpcode() == ISD::TokenFactor) {
9742 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009743 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009744 TokenFactorIndex = i;
9745 Ld = cast<LoadSDNode>(St->getValue());
9746 } else
9747 Ops.push_back(ChainVal->getOperand(i));
9748 }
9749 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009750
Evan Cheng536e6672009-03-12 05:59:15 +00009751 if (!Ld || !ISD::isNormalLoad(Ld))
9752 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009753
Evan Cheng536e6672009-03-12 05:59:15 +00009754 // If this is not the MMX case, i.e. we are just turning i64 load/store
9755 // into f64 load/store, avoid the transformation if there are multiple
9756 // uses of the loaded value.
9757 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9758 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009759
Evan Cheng536e6672009-03-12 05:59:15 +00009760 DebugLoc LdDL = Ld->getDebugLoc();
9761 DebugLoc StDL = N->getDebugLoc();
9762 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9763 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9764 // pair instead.
9765 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009766 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009767 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9768 Ld->getBasePtr(), Ld->getSrcValue(),
9769 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009770 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009771 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009772 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009773 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009774 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009775 Ops.size());
9776 }
Evan Cheng536e6672009-03-12 05:59:15 +00009777 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009778 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009779 St->isVolatile(), St->isNonTemporal(),
9780 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009781 }
Evan Cheng536e6672009-03-12 05:59:15 +00009782
9783 // Otherwise, lower to two pairs of 32-bit loads / stores.
9784 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009785 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9786 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009787
Owen Anderson825b72b2009-08-11 20:47:22 +00009788 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009789 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009790 Ld->isVolatile(), Ld->isNonTemporal(),
9791 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009792 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009793 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009794 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009795 MinAlign(Ld->getAlignment(), 4));
9796
9797 SDValue NewChain = LoLd.getValue(1);
9798 if (TokenFactorIndex != -1) {
9799 Ops.push_back(LoLd);
9800 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009801 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009802 Ops.size());
9803 }
9804
9805 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009806 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9807 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009808
9809 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9810 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009811 St->isVolatile(), St->isNonTemporal(),
9812 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009813 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9814 St->getSrcValue(),
9815 St->getSrcValueOffset() + 4,
9816 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009817 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009818 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009819 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009820 }
Dan Gohman475871a2008-07-27 21:46:04 +00009821 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009822}
9823
Chris Lattner6cf73262008-01-25 06:14:17 +00009824/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9825/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009826static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009827 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9828 // F[X]OR(0.0, x) -> x
9829 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009830 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9831 if (C->getValueAPF().isPosZero())
9832 return N->getOperand(1);
9833 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9834 if (C->getValueAPF().isPosZero())
9835 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009836 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009837}
9838
9839/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009840static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009841 // FAND(0.0, x) -> 0.0
9842 // FAND(x, 0.0) -> 0.0
9843 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9844 if (C->getValueAPF().isPosZero())
9845 return N->getOperand(0);
9846 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9847 if (C->getValueAPF().isPosZero())
9848 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009849 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009850}
9851
Dan Gohmane5af2d32009-01-29 01:59:02 +00009852static SDValue PerformBTCombine(SDNode *N,
9853 SelectionDAG &DAG,
9854 TargetLowering::DAGCombinerInfo &DCI) {
9855 // BT ignores high bits in the bit index operand.
9856 SDValue Op1 = N->getOperand(1);
9857 if (Op1.hasOneUse()) {
9858 unsigned BitWidth = Op1.getValueSizeInBits();
9859 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9860 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009861 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9862 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009863 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009864 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9865 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9866 DCI.CommitTargetLoweringOpt(TLO);
9867 }
9868 return SDValue();
9869}
Chris Lattner83e6c992006-10-04 06:57:07 +00009870
Eli Friedman7a5e5552009-06-07 06:52:44 +00009871static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9872 SDValue Op = N->getOperand(0);
9873 if (Op.getOpcode() == ISD::BIT_CONVERT)
9874 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009875 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009876 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009877 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009878 OpVT.getVectorElementType().getSizeInBits()) {
9879 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9880 }
9881 return SDValue();
9882}
9883
Evan Cheng2e489c42009-12-16 00:53:11 +00009884static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9885 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9886 // (and (i32 x86isd::setcc_carry), 1)
9887 // This eliminates the zext. This transformation is necessary because
9888 // ISD::SETCC is always legalized to i8.
9889 DebugLoc dl = N->getDebugLoc();
9890 SDValue N0 = N->getOperand(0);
9891 EVT VT = N->getValueType(0);
9892 if (N0.getOpcode() == ISD::AND &&
9893 N0.hasOneUse() &&
9894 N0.getOperand(0).hasOneUse()) {
9895 SDValue N00 = N0.getOperand(0);
9896 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9897 return SDValue();
9898 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9899 if (!C || C->getZExtValue() != 1)
9900 return SDValue();
9901 return DAG.getNode(ISD::AND, dl, VT,
9902 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9903 N00.getOperand(0), N00.getOperand(1)),
9904 DAG.getConstant(1, VT));
9905 }
9906
9907 return SDValue();
9908}
9909
Dan Gohman475871a2008-07-27 21:46:04 +00009910SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009911 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009912 SelectionDAG &DAG = DCI.DAG;
9913 switch (N->getOpcode()) {
9914 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009915 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009916 case ISD::EXTRACT_VECTOR_ELT:
9917 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009918 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009919 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009920 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009921 case ISD::SHL:
9922 case ISD::SRA:
9923 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009924 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009925 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009926 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009927 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9928 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009929 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009930 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009931 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009932 }
9933
Dan Gohman475871a2008-07-27 21:46:04 +00009934 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009935}
9936
Evan Chenge5b51ac2010-04-17 06:13:15 +00009937/// isTypeDesirableForOp - Return true if the target has native support for
9938/// the specified value type and it is 'desirable' to use the type for the
9939/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9940/// instruction encodings are longer and some i16 instructions are slow.
9941bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9942 if (!isTypeLegal(VT))
9943 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009944 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +00009945 return true;
9946
9947 switch (Opc) {
9948 default:
9949 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +00009950 case ISD::LOAD:
9951 case ISD::SIGN_EXTEND:
9952 case ISD::ZERO_EXTEND:
9953 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009954 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009955 case ISD::SRL:
9956 case ISD::SUB:
9957 case ISD::ADD:
9958 case ISD::MUL:
9959 case ISD::AND:
9960 case ISD::OR:
9961 case ISD::XOR:
9962 return false;
9963 }
9964}
9965
Evan Chengc82c20b2010-04-24 04:44:57 +00009966static bool MayFoldLoad(SDValue Op) {
9967 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
9968}
9969
9970static bool MayFoldIntoStore(SDValue Op) {
9971 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
9972}
9973
Evan Chenge5b51ac2010-04-17 06:13:15 +00009974/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +00009975/// beneficial for dag combiner to promote the specified node. If true, it
9976/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009977bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009978 EVT VT = Op.getValueType();
9979 if (VT != MVT::i16)
9980 return false;
9981
Evan Cheng4c26e932010-04-19 19:29:22 +00009982 bool Promote = false;
9983 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009984 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +00009985 default: break;
9986 case ISD::LOAD: {
9987 LoadSDNode *LD = cast<LoadSDNode>(Op);
9988 // If the non-extending load has a single use and it's not live out, then it
9989 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009990 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
9991 Op.hasOneUse()*/) {
9992 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9993 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9994 // The only case where we'd want to promote LOAD (rather then it being
9995 // promoted as an operand is when it's only use is liveout.
9996 if (UI->getOpcode() != ISD::CopyToReg)
9997 return false;
9998 }
9999 }
Evan Cheng4c26e932010-04-19 19:29:22 +000010000 Promote = true;
10001 break;
10002 }
10003 case ISD::SIGN_EXTEND:
10004 case ISD::ZERO_EXTEND:
10005 case ISD::ANY_EXTEND:
10006 Promote = true;
10007 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010008 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010009 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010010 SDValue N0 = Op.getOperand(0);
10011 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010012 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010013 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010014 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010015 break;
10016 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010017 case ISD::ADD:
10018 case ISD::MUL:
10019 case ISD::AND:
10020 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010021 case ISD::XOR:
10022 Commute = true;
10023 // fallthrough
10024 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010025 SDValue N0 = Op.getOperand(0);
10026 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010027 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010028 return false;
10029 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010030 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010031 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010032 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010033 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010034 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010035 }
10036 }
10037
10038 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010039 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010040}
10041
Evan Cheng60c07e12006-07-05 22:17:51 +000010042//===----------------------------------------------------------------------===//
10043// X86 Inline Assembly Support
10044//===----------------------------------------------------------------------===//
10045
Chris Lattnerb8105652009-07-20 17:51:36 +000010046static bool LowerToBSwap(CallInst *CI) {
10047 // FIXME: this should verify that we are targetting a 486 or better. If not,
10048 // we will turn this bswap into something that will be lowered to logical ops
10049 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10050 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010051
Chris Lattnerb8105652009-07-20 17:51:36 +000010052 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010053 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010054 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010055 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010056 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010057
Chris Lattnerb8105652009-07-20 17:51:36 +000010058 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10059 if (!Ty || Ty->getBitWidth() % 16 != 0)
10060 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010061
Chris Lattnerb8105652009-07-20 17:51:36 +000010062 // Okay, we can do this xform, do so now.
10063 const Type *Tys[] = { Ty };
10064 Module *M = CI->getParent()->getParent()->getParent();
10065 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010066
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010067 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010068 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010069
Chris Lattnerb8105652009-07-20 17:51:36 +000010070 CI->replaceAllUsesWith(Op);
10071 CI->eraseFromParent();
10072 return true;
10073}
10074
10075bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10076 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10077 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10078
10079 std::string AsmStr = IA->getAsmString();
10080
10081 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010082 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010083 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10084
10085 switch (AsmPieces.size()) {
10086 default: return false;
10087 case 1:
10088 AsmStr = AsmPieces[0];
10089 AsmPieces.clear();
10090 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10091
10092 // bswap $0
10093 if (AsmPieces.size() == 2 &&
10094 (AsmPieces[0] == "bswap" ||
10095 AsmPieces[0] == "bswapq" ||
10096 AsmPieces[0] == "bswapl") &&
10097 (AsmPieces[1] == "$0" ||
10098 AsmPieces[1] == "${0:q}")) {
10099 // No need to check constraints, nothing other than the equivalent of
10100 // "=r,0" would be valid here.
10101 return LowerToBSwap(CI);
10102 }
10103 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010104 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010105 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010106 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010107 AsmPieces[1] == "$$8," &&
10108 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010109 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10110 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010111 const std::string &Constraints = IA->getConstraintString();
10112 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010113 std::sort(AsmPieces.begin(), AsmPieces.end());
10114 if (AsmPieces.size() == 4 &&
10115 AsmPieces[0] == "~{cc}" &&
10116 AsmPieces[1] == "~{dirflag}" &&
10117 AsmPieces[2] == "~{flags}" &&
10118 AsmPieces[3] == "~{fpsr}") {
10119 return LowerToBSwap(CI);
10120 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010121 }
10122 break;
10123 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010124 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010125 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010126 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10127 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10128 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010129 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010130 SplitString(AsmPieces[0], Words, " \t");
10131 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10132 Words.clear();
10133 SplitString(AsmPieces[1], Words, " \t");
10134 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10135 Words.clear();
10136 SplitString(AsmPieces[2], Words, " \t,");
10137 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10138 Words[2] == "%edx") {
10139 return LowerToBSwap(CI);
10140 }
10141 }
10142 }
10143 }
10144 break;
10145 }
10146 return false;
10147}
10148
10149
10150
Chris Lattnerf4dff842006-07-11 02:54:03 +000010151/// getConstraintType - Given a constraint letter, return the type of
10152/// constraint it is for this target.
10153X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010154X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10155 if (Constraint.size() == 1) {
10156 switch (Constraint[0]) {
10157 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010158 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010159 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010160 case 'r':
10161 case 'R':
10162 case 'l':
10163 case 'q':
10164 case 'Q':
10165 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010166 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010167 case 'Y':
10168 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010169 case 'e':
10170 case 'Z':
10171 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010172 default:
10173 break;
10174 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010175 }
Chris Lattner4234f572007-03-25 02:14:49 +000010176 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010177}
10178
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010179/// LowerXConstraint - try to replace an X constraint, which matches anything,
10180/// with another that has more specific requirements based on the type of the
10181/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010182const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010183LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010184 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10185 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010186 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010187 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010188 return "Y";
10189 if (Subtarget->hasSSE1())
10190 return "x";
10191 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010192
Chris Lattner5e764232008-04-26 23:02:14 +000010193 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010194}
10195
Chris Lattner48884cd2007-08-25 00:47:38 +000010196/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10197/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010198void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010199 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010200 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010201 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010202 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010203
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010204 switch (Constraint) {
10205 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010206 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010207 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010208 if (C->getZExtValue() <= 31) {
10209 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010210 break;
10211 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010212 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010213 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010214 case 'J':
10215 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010216 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010217 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10218 break;
10219 }
10220 }
10221 return;
10222 case 'K':
10223 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010224 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010225 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10226 break;
10227 }
10228 }
10229 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010230 case 'N':
10231 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010232 if (C->getZExtValue() <= 255) {
10233 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010234 break;
10235 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010236 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010237 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010238 case 'e': {
10239 // 32-bit signed value
10240 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010241 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10242 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010243 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010244 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010245 break;
10246 }
10247 // FIXME gcc accepts some relocatable values here too, but only in certain
10248 // memory models; it's complicated.
10249 }
10250 return;
10251 }
10252 case 'Z': {
10253 // 32-bit unsigned value
10254 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010255 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10256 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010257 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10258 break;
10259 }
10260 }
10261 // FIXME gcc accepts some relocatable values here too, but only in certain
10262 // memory models; it's complicated.
10263 return;
10264 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010265 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010266 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010267 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010268 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010269 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010270 break;
10271 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010272
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010273 // In any sort of PIC mode addresses need to be computed at runtime by
10274 // adding in a register or some sort of table lookup. These can't
10275 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000010276 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010277 return;
10278
Chris Lattnerdc43a882007-05-03 16:52:29 +000010279 // If we are in non-pic codegen mode, we allow the address of a global (with
10280 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010281 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010282 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010283
Chris Lattner49921962009-05-08 18:23:14 +000010284 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10285 while (1) {
10286 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10287 Offset += GA->getOffset();
10288 break;
10289 } else if (Op.getOpcode() == ISD::ADD) {
10290 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10291 Offset += C->getZExtValue();
10292 Op = Op.getOperand(0);
10293 continue;
10294 }
10295 } else if (Op.getOpcode() == ISD::SUB) {
10296 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10297 Offset += -C->getZExtValue();
10298 Op = Op.getOperand(0);
10299 continue;
10300 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010301 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010302
Chris Lattner49921962009-05-08 18:23:14 +000010303 // Otherwise, this isn't something we can handle, reject it.
10304 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010305 }
Eric Christopherfd179292009-08-27 18:07:15 +000010306
Dan Gohman46510a72010-04-15 01:51:59 +000010307 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010308 // If we require an extra load to get this address, as in PIC mode, we
10309 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010310 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10311 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010312 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010313
Devang Patel0d881da2010-07-06 22:08:15 +000010314 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10315 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010316 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010317 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010318 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010319
Gabor Greifba36cb52008-08-28 21:40:38 +000010320 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010321 Ops.push_back(Result);
10322 return;
10323 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010324 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010325}
10326
Chris Lattner259e97c2006-01-31 19:43:35 +000010327std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010328getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010329 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010330 if (Constraint.size() == 1) {
10331 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010332 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010333 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010334 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10335 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010336 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010337 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10338 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10339 X86::R10D,X86::R11D,X86::R12D,
10340 X86::R13D,X86::R14D,X86::R15D,
10341 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010342 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010343 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10344 X86::SI, X86::DI, X86::R8W,X86::R9W,
10345 X86::R10W,X86::R11W,X86::R12W,
10346 X86::R13W,X86::R14W,X86::R15W,
10347 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010348 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010349 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10350 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10351 X86::R10B,X86::R11B,X86::R12B,
10352 X86::R13B,X86::R14B,X86::R15B,
10353 X86::BPL, X86::SPL, 0);
10354
Owen Anderson825b72b2009-08-11 20:47:22 +000010355 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010356 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10357 X86::RSI, X86::RDI, X86::R8, X86::R9,
10358 X86::R10, X86::R11, X86::R12,
10359 X86::R13, X86::R14, X86::R15,
10360 X86::RBP, X86::RSP, 0);
10361
10362 break;
10363 }
Eric Christopherfd179292009-08-27 18:07:15 +000010364 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010365 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010366 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010367 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010368 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010369 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010370 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010371 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010372 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010373 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10374 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010375 }
10376 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010377
Chris Lattner1efa40f2006-02-22 00:56:39 +000010378 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010379}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010380
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010381std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010382X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010383 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010384 // First, see if this is a constraint that directly corresponds to an LLVM
10385 // register class.
10386 if (Constraint.size() == 1) {
10387 // GCC Constraint Letters
10388 switch (Constraint[0]) {
10389 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010390 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010391 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010392 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010393 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010394 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010395 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010396 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010397 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010398 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010399 case 'R': // LEGACY_REGS
10400 if (VT == MVT::i8)
10401 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10402 if (VT == MVT::i16)
10403 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10404 if (VT == MVT::i32 || !Subtarget->is64Bit())
10405 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10406 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010407 case 'f': // FP Stack registers.
10408 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10409 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010410 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010411 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010412 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010413 return std::make_pair(0U, X86::RFP64RegisterClass);
10414 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010415 case 'y': // MMX_REGS if MMX allowed.
10416 if (!Subtarget->hasMMX()) break;
10417 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010418 case 'Y': // SSE_REGS if SSE2 allowed
10419 if (!Subtarget->hasSSE2()) break;
10420 // FALL THROUGH.
10421 case 'x': // SSE_REGS if SSE1 allowed
10422 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010423
Owen Anderson825b72b2009-08-11 20:47:22 +000010424 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010425 default: break;
10426 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010427 case MVT::f32:
10428 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010429 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010430 case MVT::f64:
10431 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010432 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010433 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010434 case MVT::v16i8:
10435 case MVT::v8i16:
10436 case MVT::v4i32:
10437 case MVT::v2i64:
10438 case MVT::v4f32:
10439 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010440 return std::make_pair(0U, X86::VR128RegisterClass);
10441 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010442 break;
10443 }
10444 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010445
Chris Lattnerf76d1802006-07-31 23:26:50 +000010446 // Use the default implementation in TargetLowering to convert the register
10447 // constraint into a member of a register class.
10448 std::pair<unsigned, const TargetRegisterClass*> Res;
10449 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010450
10451 // Not found as a standard register?
10452 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010453 // Map st(0) -> st(7) -> ST0
10454 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10455 tolower(Constraint[1]) == 's' &&
10456 tolower(Constraint[2]) == 't' &&
10457 Constraint[3] == '(' &&
10458 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10459 Constraint[5] == ')' &&
10460 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010461
Chris Lattner56d77c72009-09-13 22:41:48 +000010462 Res.first = X86::ST0+Constraint[4]-'0';
10463 Res.second = X86::RFP80RegisterClass;
10464 return Res;
10465 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010466
Chris Lattner56d77c72009-09-13 22:41:48 +000010467 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010468 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010469 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010470 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010471 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010472 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010473
10474 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010475 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010476 Res.first = X86::EFLAGS;
10477 Res.second = X86::CCRRegisterClass;
10478 return Res;
10479 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010480
Dale Johannesen330169f2008-11-13 21:52:36 +000010481 // 'A' means EAX + EDX.
10482 if (Constraint == "A") {
10483 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010484 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010485 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010486 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010487 return Res;
10488 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010489
Chris Lattnerf76d1802006-07-31 23:26:50 +000010490 // Otherwise, check to see if this is a register class of the wrong value
10491 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10492 // turn into {ax},{dx}.
10493 if (Res.second->hasType(VT))
10494 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010495
Chris Lattnerf76d1802006-07-31 23:26:50 +000010496 // All of the single-register GCC register classes map their values onto
10497 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10498 // really want an 8-bit or 32-bit register, map to the appropriate register
10499 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010500 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010501 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010502 unsigned DestReg = 0;
10503 switch (Res.first) {
10504 default: break;
10505 case X86::AX: DestReg = X86::AL; break;
10506 case X86::DX: DestReg = X86::DL; break;
10507 case X86::CX: DestReg = X86::CL; break;
10508 case X86::BX: DestReg = X86::BL; break;
10509 }
10510 if (DestReg) {
10511 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010512 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010513 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010514 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010515 unsigned DestReg = 0;
10516 switch (Res.first) {
10517 default: break;
10518 case X86::AX: DestReg = X86::EAX; break;
10519 case X86::DX: DestReg = X86::EDX; break;
10520 case X86::CX: DestReg = X86::ECX; break;
10521 case X86::BX: DestReg = X86::EBX; break;
10522 case X86::SI: DestReg = X86::ESI; break;
10523 case X86::DI: DestReg = X86::EDI; break;
10524 case X86::BP: DestReg = X86::EBP; break;
10525 case X86::SP: DestReg = X86::ESP; break;
10526 }
10527 if (DestReg) {
10528 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010529 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010530 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010531 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010532 unsigned DestReg = 0;
10533 switch (Res.first) {
10534 default: break;
10535 case X86::AX: DestReg = X86::RAX; break;
10536 case X86::DX: DestReg = X86::RDX; break;
10537 case X86::CX: DestReg = X86::RCX; break;
10538 case X86::BX: DestReg = X86::RBX; break;
10539 case X86::SI: DestReg = X86::RSI; break;
10540 case X86::DI: DestReg = X86::RDI; break;
10541 case X86::BP: DestReg = X86::RBP; break;
10542 case X86::SP: DestReg = X86::RSP; break;
10543 }
10544 if (DestReg) {
10545 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010546 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010547 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010548 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010549 } else if (Res.second == X86::FR32RegisterClass ||
10550 Res.second == X86::FR64RegisterClass ||
10551 Res.second == X86::VR128RegisterClass) {
10552 // Handle references to XMM physical registers that got mapped into the
10553 // wrong class. This can happen with constraints like {xmm0} where the
10554 // target independent register mapper will just pick the first match it can
10555 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010556 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010557 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010558 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010559 Res.second = X86::FR64RegisterClass;
10560 else if (X86::VR128RegisterClass->hasType(VT))
10561 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010562 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010563
Chris Lattnerf76d1802006-07-31 23:26:50 +000010564 return Res;
10565}