blob: afb9399ee312576255fc03f3d37eb66b10ffbc24 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
Ville Syrjäläe0fce782015-07-08 23:45:54 +0300133static unsigned int intel_dp_unused_lane_mask(int lane_count)
134{
135 return ~((1 << lane_count) - 1) & 0xf;
136}
137
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200138static int
139intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700141 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142
143 switch (max_link_bw) {
144 case DP_LINK_BW_1_62:
145 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200146 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300149 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
150 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700151 max_link_bw = DP_LINK_BW_1_62;
152 break;
153 }
154 return max_link_bw;
155}
156
Paulo Zanonieeb63242014-05-06 14:56:50 +0300157static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
158{
159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300160 u8 source_max, sink_max;
161
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200162 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300163 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
164
165 return min(source_max, sink_max);
166}
167
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400168/*
169 * The units on the numbers in the next two are... bizarre. Examples will
170 * make it clearer; this one parallels an example in the eDP spec.
171 *
172 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
173 *
174 * 270000 * 1 * 8 / 10 == 216000
175 *
176 * The actual data capacity of that configuration is 2.16Gbit/s, so the
177 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
178 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
179 * 119000. At 18bpp that's 2142000 kilobits per second.
180 *
181 * Thus the strange-looking division by 10 in intel_dp_link_required, to
182 * get the result in decakilobits instead of kilobits.
183 */
184
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185static int
Keith Packardc8982612012-01-25 08:16:25 -0800186intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700187{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400188 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700189}
190
191static int
Dave Airliefe27d532010-06-30 11:46:17 +1000192intel_dp_max_data_rate(int max_link_clock, int max_lanes)
193{
194 return (max_link_clock * max_lanes * 8) / 10;
195}
196
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000197static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198intel_dp_mode_valid(struct drm_connector *connector,
199 struct drm_display_mode *mode)
200{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100201 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 struct intel_connector *intel_connector = to_intel_connector(connector);
203 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100204 int target_clock = mode->clock;
205 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200206 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (is_edp(intel_dp) && fixed_mode) {
209 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 return MODE_PANEL;
211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100213 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200214
215 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100216 }
217
Ville Syrjälä50fec212015-03-12 17:10:34 +0200218 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300219 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100220
221 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
222 mode_rate = intel_dp_link_required(target_clock, 18);
223
Mika Kahola799487f2016-02-02 15:16:38 +0200224 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800236uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237{
238 int i;
239 uint32_t v = 0;
240
241 if (src_bytes > 4)
242 src_bytes = 4;
243 for (i = 0; i < src_bytes; i++)
244 v |= ((uint32_t) src[i]) << ((3-i) * 8);
245 return v;
246}
247
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000248static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700249{
250 int i;
251 if (dst_bytes > 4)
252 dst_bytes = 4;
253 for (i = 0; i < dst_bytes; i++)
254 dst[i] = src >> ((3-i) * 8);
255}
256
Jani Nikulabf13e812013-09-06 07:40:05 +0300257static void
258intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300259 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300260static void
261intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300262 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300263
Ville Syrjälä773538e82014-09-04 14:54:56 +0300264static void pps_lock(struct intel_dp *intel_dp)
265{
266 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
267 struct intel_encoder *encoder = &intel_dig_port->base;
268 struct drm_device *dev = encoder->base.dev;
269 struct drm_i915_private *dev_priv = dev->dev_private;
270 enum intel_display_power_domain power_domain;
271
272 /*
273 * See vlv_power_sequencer_reset() why we need
274 * a power domain reference here.
275 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100276 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300277 intel_display_power_get(dev_priv, power_domain);
278
279 mutex_lock(&dev_priv->pps_mutex);
280}
281
282static void pps_unlock(struct intel_dp *intel_dp)
283{
284 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
285 struct intel_encoder *encoder = &intel_dig_port->base;
286 struct drm_device *dev = encoder->base.dev;
287 struct drm_i915_private *dev_priv = dev->dev_private;
288 enum intel_display_power_domain power_domain;
289
290 mutex_unlock(&dev_priv->pps_mutex);
291
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100292 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300293 intel_display_power_put(dev_priv, power_domain);
294}
295
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300296static void
297vlv_power_sequencer_kick(struct intel_dp *intel_dp)
298{
299 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
300 struct drm_device *dev = intel_dig_port->base.base.dev;
301 struct drm_i915_private *dev_priv = dev->dev_private;
302 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300303 bool pll_enabled, release_cl_override = false;
304 enum dpio_phy phy = DPIO_PHY(pipe);
305 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300306 uint32_t DP;
307
308 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
309 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
310 pipe_name(pipe), port_name(intel_dig_port->port)))
311 return;
312
313 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
314 pipe_name(pipe), port_name(intel_dig_port->port));
315
316 /* Preserve the BIOS-computed detected bit. This is
317 * supposed to be read-only.
318 */
319 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
320 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
321 DP |= DP_PORT_WIDTH(1);
322 DP |= DP_LINK_TRAIN_PAT_1;
323
324 if (IS_CHERRYVIEW(dev))
325 DP |= DP_PIPE_SELECT_CHV(pipe);
326 else if (pipe == PIPE_B)
327 DP |= DP_PIPEB_SELECT;
328
Ville Syrjäläd288f652014-10-28 13:20:22 +0200329 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
330
331 /*
332 * The DPLL for the pipe must be enabled for this to work.
333 * So enable temporarily it if it's not already enabled.
334 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300335 if (!pll_enabled) {
336 release_cl_override = IS_CHERRYVIEW(dev) &&
337 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
338
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000339 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
340 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
341 DRM_ERROR("Failed to force on pll for pipe %c!\n",
342 pipe_name(pipe));
343 return;
344 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300345 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200346
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300347 /*
348 * Similar magic as in intel_dp_enable_port().
349 * We _must_ do this port enable + disable trick
350 * to make this power seqeuencer lock onto the port.
351 * Otherwise even VDD force bit won't work.
352 */
353 I915_WRITE(intel_dp->output_reg, DP);
354 POSTING_READ(intel_dp->output_reg);
355
356 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
357 POSTING_READ(intel_dp->output_reg);
358
359 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
360 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300362 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300364
365 if (release_cl_override)
366 chv_phy_powergate_ch(dev_priv, phy, ch, false);
367 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300368}
369
Jani Nikulabf13e812013-09-06 07:40:05 +0300370static enum pipe
371vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
372{
373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300374 struct drm_device *dev = intel_dig_port->base.base.dev;
375 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300376 struct intel_encoder *encoder;
377 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300379
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300380 lockdep_assert_held(&dev_priv->pps_mutex);
381
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300382 /* We should never land here with regular DP ports */
383 WARN_ON(!is_edp(intel_dp));
384
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300385 if (intel_dp->pps_pipe != INVALID_PIPE)
386 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300387
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300388 /*
389 * We don't have power sequencer currently.
390 * Pick one that's not used by other ports.
391 */
Jani Nikula19c80542015-12-16 12:48:16 +0200392 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300393 struct intel_dp *tmp;
394
395 if (encoder->type != INTEL_OUTPUT_EDP)
396 continue;
397
398 tmp = enc_to_intel_dp(&encoder->base);
399
400 if (tmp->pps_pipe != INVALID_PIPE)
401 pipes &= ~(1 << tmp->pps_pipe);
402 }
403
404 /*
405 * Didn't find one. This should not happen since there
406 * are two power sequencers and up to two eDP ports.
407 */
408 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300409 pipe = PIPE_A;
410 else
411 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300412
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300413 vlv_steal_power_sequencer(dev, pipe);
414 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300415
416 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
417 pipe_name(intel_dp->pps_pipe),
418 port_name(intel_dig_port->port));
419
420 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300421 intel_dp_init_panel_power_sequencer(dev, intel_dp);
422 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300423
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300424 /*
425 * Even vdd force doesn't work until we've made
426 * the power sequencer lock in on the port.
427 */
428 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300429
430 return intel_dp->pps_pipe;
431}
432
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300433typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
434 enum pipe pipe);
435
436static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
437 enum pipe pipe)
438{
439 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
440}
441
442static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
443 enum pipe pipe)
444{
445 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
446}
447
448static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
449 enum pipe pipe)
450{
451 return true;
452}
453
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300454static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300455vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
456 enum port port,
457 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300458{
Jani Nikulabf13e812013-09-06 07:40:05 +0300459 enum pipe pipe;
460
Jani Nikulabf13e812013-09-06 07:40:05 +0300461 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
462 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
463 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300464
465 if (port_sel != PANEL_PORT_SELECT_VLV(port))
466 continue;
467
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300468 if (!pipe_check(dev_priv, pipe))
469 continue;
470
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300471 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300472 }
473
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300474 return INVALID_PIPE;
475}
476
477static void
478vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
479{
480 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
481 struct drm_device *dev = intel_dig_port->base.base.dev;
482 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300483 enum port port = intel_dig_port->port;
484
485 lockdep_assert_held(&dev_priv->pps_mutex);
486
487 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300488 /* first pick one where the panel is on */
489 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
490 vlv_pipe_has_pp_on);
491 /* didn't find one? pick one where vdd is on */
492 if (intel_dp->pps_pipe == INVALID_PIPE)
493 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
494 vlv_pipe_has_vdd_on);
495 /* didn't find one? pick one with just the correct port */
496 if (intel_dp->pps_pipe == INVALID_PIPE)
497 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
498 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300499
500 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
501 if (intel_dp->pps_pipe == INVALID_PIPE) {
502 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
503 port_name(port));
504 return;
505 }
506
507 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
508 port_name(port), pipe_name(intel_dp->pps_pipe));
509
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300510 intel_dp_init_panel_power_sequencer(dev, intel_dp);
511 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300512}
513
Ville Syrjälä773538e82014-09-04 14:54:56 +0300514void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
515{
516 struct drm_device *dev = dev_priv->dev;
517 struct intel_encoder *encoder;
518
Wayne Boyer666a4532015-12-09 12:29:35 -0800519 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300520 return;
521
522 /*
523 * We can't grab pps_mutex here due to deadlock with power_domain
524 * mutex when power_domain functions are called while holding pps_mutex.
525 * That also means that in order to use pps_pipe the code needs to
526 * hold both a power domain reference and pps_mutex, and the power domain
527 * reference get/put must be done while _not_ holding pps_mutex.
528 * pps_{lock,unlock}() do these steps in the correct order, so one
529 * should use them always.
530 */
531
Jani Nikula19c80542015-12-16 12:48:16 +0200532 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300533 struct intel_dp *intel_dp;
534
535 if (encoder->type != INTEL_OUTPUT_EDP)
536 continue;
537
538 intel_dp = enc_to_intel_dp(&encoder->base);
539 intel_dp->pps_pipe = INVALID_PIPE;
540 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300541}
542
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200543static i915_reg_t
544_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300545{
546 struct drm_device *dev = intel_dp_to_dev(intel_dp);
547
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530548 if (IS_BROXTON(dev))
549 return BXT_PP_CONTROL(0);
550 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300551 return PCH_PP_CONTROL;
552 else
553 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
554}
555
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200556static i915_reg_t
557_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300558{
559 struct drm_device *dev = intel_dp_to_dev(intel_dp);
560
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530561 if (IS_BROXTON(dev))
562 return BXT_PP_STATUS(0);
563 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300564 return PCH_PP_STATUS;
565 else
566 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
567}
568
Clint Taylor01527b32014-07-07 13:01:46 -0700569/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
570 This function only applicable when panel PM state is not to be tracked */
571static int edp_notify_handler(struct notifier_block *this, unsigned long code,
572 void *unused)
573{
574 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
575 edp_notifier);
576 struct drm_device *dev = intel_dp_to_dev(intel_dp);
577 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700578
579 if (!is_edp(intel_dp) || code != SYS_RESTART)
580 return 0;
581
Ville Syrjälä773538e82014-09-04 14:54:56 +0300582 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300583
Wayne Boyer666a4532015-12-09 12:29:35 -0800584 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300585 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200586 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300587 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300588
Clint Taylor01527b32014-07-07 13:01:46 -0700589 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
590 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
591 pp_div = I915_READ(pp_div_reg);
592 pp_div &= PP_REFERENCE_DIVIDER_MASK;
593
594 /* 0x1F write to PP_DIV_REG sets max cycle delay */
595 I915_WRITE(pp_div_reg, pp_div | 0x1F);
596 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
597 msleep(intel_dp->panel_power_cycle_delay);
598 }
599
Ville Syrjälä773538e82014-09-04 14:54:56 +0300600 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300601
Clint Taylor01527b32014-07-07 13:01:46 -0700602 return 0;
603}
604
Daniel Vetter4be73782014-01-17 14:39:48 +0100605static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700606{
Paulo Zanoni30add222012-10-26 19:05:45 -0200607 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700608 struct drm_i915_private *dev_priv = dev->dev_private;
609
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300610 lockdep_assert_held(&dev_priv->pps_mutex);
611
Wayne Boyer666a4532015-12-09 12:29:35 -0800612 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300613 intel_dp->pps_pipe == INVALID_PIPE)
614 return false;
615
Jani Nikulabf13e812013-09-06 07:40:05 +0300616 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700617}
618
Daniel Vetter4be73782014-01-17 14:39:48 +0100619static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700620{
Paulo Zanoni30add222012-10-26 19:05:45 -0200621 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700622 struct drm_i915_private *dev_priv = dev->dev_private;
623
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300624 lockdep_assert_held(&dev_priv->pps_mutex);
625
Wayne Boyer666a4532015-12-09 12:29:35 -0800626 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300627 intel_dp->pps_pipe == INVALID_PIPE)
628 return false;
629
Ville Syrjälä773538e82014-09-04 14:54:56 +0300630 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700631}
632
Keith Packard9b984da2011-09-19 13:54:47 -0700633static void
634intel_dp_check_edp(struct intel_dp *intel_dp)
635{
Paulo Zanoni30add222012-10-26 19:05:45 -0200636 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700637 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700638
Keith Packard9b984da2011-09-19 13:54:47 -0700639 if (!is_edp(intel_dp))
640 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700641
Daniel Vetter4be73782014-01-17 14:39:48 +0100642 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700643 WARN(1, "eDP powered off while attempting aux channel communication.\n");
644 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300645 I915_READ(_pp_stat_reg(intel_dp)),
646 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700647 }
648}
649
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100650static uint32_t
651intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
652{
653 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
654 struct drm_device *dev = intel_dig_port->base.base.dev;
655 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200656 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100657 uint32_t status;
658 bool done;
659
Daniel Vetteref04f002012-12-01 21:03:59 +0100660#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100661 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300662 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300663 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100664 else
665 done = wait_for_atomic(C, 10) == 0;
666 if (!done)
667 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
668 has_aux_irq);
669#undef C
670
671 return status;
672}
673
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000674static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
675{
676 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
677 struct drm_device *dev = intel_dig_port->base.base.dev;
678
679 /*
680 * The clock divider is based off the hrawclk, and would like to run at
681 * 2MHz. So, take the hrawclk value and divide by 2 and use that
682 */
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200683 return index ? 0 : DIV_ROUND_CLOSEST(intel_hrawclk(dev), 2);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000684}
685
686static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
687{
688 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
689 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300690 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000691
692 if (index)
693 return 0;
694
695 if (intel_dig_port->port == PORT_A) {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200696 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjälä05024da2015-06-03 15:45:08 +0300697
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000698 } else {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200699 return DIV_ROUND_CLOSEST(intel_pch_rawclk(dev), 2);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000700 }
701}
702
703static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300704{
705 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
706 struct drm_device *dev = intel_dig_port->base.base.dev;
707 struct drm_i915_private *dev_priv = dev->dev_private;
708
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000709 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100710 if (index)
711 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300712 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjälä56f5f702015-11-30 16:23:44 +0200713 } else if (HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300714 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100715 switch (index) {
716 case 0: return 63;
717 case 1: return 72;
718 default: return 0;
719 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000720 } else {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200721 return index ? 0 : DIV_ROUND_CLOSEST(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300722 }
723}
724
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000725static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
726{
727 return index ? 0 : 100;
728}
729
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000730static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
731{
732 /*
733 * SKL doesn't need us to program the AUX clock divider (Hardware will
734 * derive the clock from CDCLK automatically). We still implement the
735 * get_aux_clock_divider vfunc to plug-in into the existing code.
736 */
737 return index ? 0 : 1;
738}
739
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000740static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
741 bool has_aux_irq,
742 int send_bytes,
743 uint32_t aux_clock_divider)
744{
745 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
746 struct drm_device *dev = intel_dig_port->base.base.dev;
747 uint32_t precharge, timeout;
748
749 if (IS_GEN6(dev))
750 precharge = 3;
751 else
752 precharge = 5;
753
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200754 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000755 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
756 else
757 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
758
759 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000760 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000761 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000762 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000763 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000764 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000765 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
766 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000767 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000768}
769
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000770static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
771 bool has_aux_irq,
772 int send_bytes,
773 uint32_t unused)
774{
775 return DP_AUX_CH_CTL_SEND_BUSY |
776 DP_AUX_CH_CTL_DONE |
777 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
778 DP_AUX_CH_CTL_TIME_OUT_ERROR |
779 DP_AUX_CH_CTL_TIME_OUT_1600us |
780 DP_AUX_CH_CTL_RECEIVE_ERROR |
781 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
782 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
783}
784
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700785static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100786intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200787 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700788 uint8_t *recv, int recv_size)
789{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200790 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
791 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200793 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100794 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100795 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700796 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000797 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100798 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200799 bool vdd;
800
Ville Syrjälä773538e82014-09-04 14:54:56 +0300801 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300802
Ville Syrjälä72c35002014-08-18 22:16:00 +0300803 /*
804 * We will be called with VDD already enabled for dpcd/edid/oui reads.
805 * In such cases we want to leave VDD enabled and it's up to upper layers
806 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
807 * ourselves.
808 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300809 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100810
811 /* dp aux is extremely sensitive to irq latency, hence request the
812 * lowest possible wakeup latency and so prevent the cpu from going into
813 * deep sleep states.
814 */
815 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816
Keith Packard9b984da2011-09-19 13:54:47 -0700817 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800818
Jesse Barnes11bee432011-08-01 15:02:20 -0700819 /* Try to wait for any previous AUX channel activity */
820 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100821 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700822 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
823 break;
824 msleep(1);
825 }
826
827 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300828 static u32 last_status = -1;
829 const u32 status = I915_READ(ch_ctl);
830
831 if (status != last_status) {
832 WARN(1, "dp_aux_ch not started status 0x%08x\n",
833 status);
834 last_status = status;
835 }
836
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100837 ret = -EBUSY;
838 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100839 }
840
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300841 /* Only 5 data registers! */
842 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
843 ret = -E2BIG;
844 goto out;
845 }
846
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000847 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000848 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
849 has_aux_irq,
850 send_bytes,
851 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000852
Chris Wilsonbc866252013-07-21 16:00:03 +0100853 /* Must try at least 3 times according to DP spec */
854 for (try = 0; try < 5; try++) {
855 /* Load the send data into the aux channel data registers */
856 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200857 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800858 intel_dp_pack_aux(send + i,
859 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400860
Chris Wilsonbc866252013-07-21 16:00:03 +0100861 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000862 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100863
Chris Wilsonbc866252013-07-21 16:00:03 +0100864 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400865
Chris Wilsonbc866252013-07-21 16:00:03 +0100866 /* Clear done status and any errors */
867 I915_WRITE(ch_ctl,
868 status |
869 DP_AUX_CH_CTL_DONE |
870 DP_AUX_CH_CTL_TIME_OUT_ERROR |
871 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400872
Todd Previte74ebf292015-04-15 08:38:41 -0700873 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100874 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700875
876 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
877 * 400us delay required for errors and timeouts
878 * Timeout errors from the HW already meet this
879 * requirement so skip to next iteration
880 */
881 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
882 usleep_range(400, 500);
883 continue;
884 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100885 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700886 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100887 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700888 }
889
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700891 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100892 ret = -EBUSY;
893 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700894 }
895
Jim Bridee058c942015-05-27 10:21:48 -0700896done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700897 /* Check for timeout or receive error.
898 * Timeouts occur when the sink is not connected
899 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700900 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700901 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100902 ret = -EIO;
903 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700904 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700905
906 /* Timeouts occur when the device isn't connected, so they're
907 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700908 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800909 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100910 ret = -ETIMEDOUT;
911 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700912 }
913
914 /* Unload any bytes sent back from the other side */
915 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
916 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800917
918 /*
919 * By BSpec: "Message sizes of 0 or >20 are not allowed."
920 * We have no idea of what happened so we return -EBUSY so
921 * drm layer takes care for the necessary retries.
922 */
923 if (recv_bytes == 0 || recv_bytes > 20) {
924 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
925 recv_bytes);
926 /*
927 * FIXME: This patch was created on top of a series that
928 * organize the retries at drm level. There EBUSY should
929 * also take care for 1ms wait before retrying.
930 * That aux retries re-org is still needed and after that is
931 * merged we remove this sleep from here.
932 */
933 usleep_range(1000, 1500);
934 ret = -EBUSY;
935 goto out;
936 }
937
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700938 if (recv_bytes > recv_size)
939 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400940
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100941 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200942 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800943 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100945 ret = recv_bytes;
946out:
947 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
948
Jani Nikula884f19e2014-03-14 16:51:14 +0200949 if (vdd)
950 edp_panel_vdd_off(intel_dp, false);
951
Ville Syrjälä773538e82014-09-04 14:54:56 +0300952 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300953
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100954 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955}
956
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300957#define BARE_ADDRESS_SIZE 3
958#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200959static ssize_t
960intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700961{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200962 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
963 uint8_t txbuf[20], rxbuf[20];
964 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200967 txbuf[0] = (msg->request << 4) |
968 ((msg->address >> 16) & 0xf);
969 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200970 txbuf[2] = msg->address & 0xff;
971 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300972
Jani Nikula9d1a1032014-03-14 16:51:15 +0200973 switch (msg->request & ~DP_AUX_I2C_MOT) {
974 case DP_AUX_NATIVE_WRITE:
975 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300976 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300977 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200978 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200979
Jani Nikula9d1a1032014-03-14 16:51:15 +0200980 if (WARN_ON(txsize > 20))
981 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700982
Imre Deakd81a67c2016-01-29 14:52:26 +0200983 if (msg->buffer)
984 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
985 else
986 WARN_ON(msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700987
Jani Nikula9d1a1032014-03-14 16:51:15 +0200988 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
989 if (ret > 0) {
990 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700991
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200992 if (ret > 1) {
993 /* Number of bytes written in a short write. */
994 ret = clamp_t(int, rxbuf[1], 0, msg->size);
995 } else {
996 /* Return payload size. */
997 ret = msg->size;
998 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001000 break;
1001
1002 case DP_AUX_NATIVE_READ:
1003 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001004 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001005 rxsize = msg->size + 1;
1006
1007 if (WARN_ON(rxsize > 20))
1008 return -E2BIG;
1009
1010 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1011 if (ret > 0) {
1012 msg->reply = rxbuf[0] >> 4;
1013 /*
1014 * Assume happy day, and copy the data. The caller is
1015 * expected to check msg->reply before touching it.
1016 *
1017 * Return payload size.
1018 */
1019 ret--;
1020 memcpy(msg->buffer, rxbuf + 1, ret);
1021 }
1022 break;
1023
1024 default:
1025 ret = -EINVAL;
1026 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001028
Jani Nikula9d1a1032014-03-14 16:51:15 +02001029 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001030}
1031
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001032static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1033 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001034{
1035 switch (port) {
1036 case PORT_B:
1037 case PORT_C:
1038 case PORT_D:
1039 return DP_AUX_CH_CTL(port);
1040 default:
1041 MISSING_CASE(port);
1042 return DP_AUX_CH_CTL(PORT_B);
1043 }
1044}
1045
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001046static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1047 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001048{
1049 switch (port) {
1050 case PORT_B:
1051 case PORT_C:
1052 case PORT_D:
1053 return DP_AUX_CH_DATA(port, index);
1054 default:
1055 MISSING_CASE(port);
1056 return DP_AUX_CH_DATA(PORT_B, index);
1057 }
1058}
1059
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001060static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1061 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001062{
1063 switch (port) {
1064 case PORT_A:
1065 return DP_AUX_CH_CTL(port);
1066 case PORT_B:
1067 case PORT_C:
1068 case PORT_D:
1069 return PCH_DP_AUX_CH_CTL(port);
1070 default:
1071 MISSING_CASE(port);
1072 return DP_AUX_CH_CTL(PORT_A);
1073 }
1074}
1075
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001076static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1077 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001078{
1079 switch (port) {
1080 case PORT_A:
1081 return DP_AUX_CH_DATA(port, index);
1082 case PORT_B:
1083 case PORT_C:
1084 case PORT_D:
1085 return PCH_DP_AUX_CH_DATA(port, index);
1086 default:
1087 MISSING_CASE(port);
1088 return DP_AUX_CH_DATA(PORT_A, index);
1089 }
1090}
1091
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001092/*
1093 * On SKL we don't have Aux for port E so we rely
1094 * on VBT to set a proper alternate aux channel.
1095 */
1096static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1097{
1098 const struct ddi_vbt_port_info *info =
1099 &dev_priv->vbt.ddi_port_info[PORT_E];
1100
1101 switch (info->alternate_aux_channel) {
1102 case DP_AUX_A:
1103 return PORT_A;
1104 case DP_AUX_B:
1105 return PORT_B;
1106 case DP_AUX_C:
1107 return PORT_C;
1108 case DP_AUX_D:
1109 return PORT_D;
1110 default:
1111 MISSING_CASE(info->alternate_aux_channel);
1112 return PORT_A;
1113 }
1114}
1115
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001116static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1117 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001118{
1119 if (port == PORT_E)
1120 port = skl_porte_aux_port(dev_priv);
1121
1122 switch (port) {
1123 case PORT_A:
1124 case PORT_B:
1125 case PORT_C:
1126 case PORT_D:
1127 return DP_AUX_CH_CTL(port);
1128 default:
1129 MISSING_CASE(port);
1130 return DP_AUX_CH_CTL(PORT_A);
1131 }
1132}
1133
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001134static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1135 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001136{
1137 if (port == PORT_E)
1138 port = skl_porte_aux_port(dev_priv);
1139
1140 switch (port) {
1141 case PORT_A:
1142 case PORT_B:
1143 case PORT_C:
1144 case PORT_D:
1145 return DP_AUX_CH_DATA(port, index);
1146 default:
1147 MISSING_CASE(port);
1148 return DP_AUX_CH_DATA(PORT_A, index);
1149 }
1150}
1151
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001152static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1153 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001154{
1155 if (INTEL_INFO(dev_priv)->gen >= 9)
1156 return skl_aux_ctl_reg(dev_priv, port);
1157 else if (HAS_PCH_SPLIT(dev_priv))
1158 return ilk_aux_ctl_reg(dev_priv, port);
1159 else
1160 return g4x_aux_ctl_reg(dev_priv, port);
1161}
1162
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001163static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1164 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001165{
1166 if (INTEL_INFO(dev_priv)->gen >= 9)
1167 return skl_aux_data_reg(dev_priv, port, index);
1168 else if (HAS_PCH_SPLIT(dev_priv))
1169 return ilk_aux_data_reg(dev_priv, port, index);
1170 else
1171 return g4x_aux_data_reg(dev_priv, port, index);
1172}
1173
1174static void intel_aux_reg_init(struct intel_dp *intel_dp)
1175{
1176 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1177 enum port port = dp_to_dig_port(intel_dp)->port;
1178 int i;
1179
1180 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1181 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1182 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1183}
1184
Jani Nikula9d1a1032014-03-14 16:51:15 +02001185static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001186intel_dp_aux_fini(struct intel_dp *intel_dp)
1187{
1188 drm_dp_aux_unregister(&intel_dp->aux);
1189 kfree(intel_dp->aux.name);
1190}
1191
1192static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001193intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001194{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001195 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001196 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1197 enum port port = intel_dig_port->port;
Dave Airlieab2c0672009-12-04 10:55:24 +10001198 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001199
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001200 intel_aux_reg_init(intel_dp);
David Flynn8316f332010-12-08 16:10:21 +00001201
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001202 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1203 if (!intel_dp->aux.name)
1204 return -ENOMEM;
1205
Jani Nikula9d1a1032014-03-14 16:51:15 +02001206 intel_dp->aux.dev = dev->dev;
1207 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001208
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001209 DRM_DEBUG_KMS("registering %s bus for %s\n",
1210 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001211 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001212
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001213 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001214 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001215 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001216 intel_dp->aux.name, ret);
1217 kfree(intel_dp->aux.name);
1218 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001219 }
David Flynn8316f332010-12-08 16:10:21 +00001220
Jani Nikula0b998362014-03-14 16:51:17 +02001221 ret = sysfs_create_link(&connector->base.kdev->kobj,
1222 &intel_dp->aux.ddc.dev.kobj,
1223 intel_dp->aux.ddc.dev.kobj.name);
1224 if (ret < 0) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001225 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n",
1226 intel_dp->aux.name, ret);
1227 intel_dp_aux_fini(intel_dp);
1228 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001229 }
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001230
1231 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001232}
1233
Imre Deak80f65de2014-02-11 17:12:49 +02001234static void
1235intel_dp_connector_unregister(struct intel_connector *intel_connector)
1236{
1237 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1238
Dave Airlie0e32b392014-05-02 14:02:48 +10001239 if (!intel_connector->mst_port)
1240 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1241 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001242 intel_connector_unregister(intel_connector);
1243}
1244
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001245static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001246skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
Damien Lespiau5416d872014-11-14 17:24:33 +00001247{
1248 u32 ctrl1;
1249
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001250 memset(&pipe_config->dpll_hw_state, 0,
1251 sizeof(pipe_config->dpll_hw_state));
1252
Damien Lespiau5416d872014-11-14 17:24:33 +00001253 pipe_config->ddi_pll_sel = SKL_DPLL0;
1254 pipe_config->dpll_hw_state.cfgcr1 = 0;
1255 pipe_config->dpll_hw_state.cfgcr2 = 0;
1256
1257 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001258 switch (pipe_config->port_clock / 2) {
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301259 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001260 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001261 SKL_DPLL0);
1262 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301263 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001264 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001265 SKL_DPLL0);
1266 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301267 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001268 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001269 SKL_DPLL0);
1270 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301271 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001272 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301273 SKL_DPLL0);
1274 break;
1275 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1276 results in CDCLK change. Need to handle the change of CDCLK by
1277 disabling pipes and re-enabling them */
1278 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001279 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301280 SKL_DPLL0);
1281 break;
1282 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001283 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301284 SKL_DPLL0);
1285 break;
1286
Damien Lespiau5416d872014-11-14 17:24:33 +00001287 }
1288 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1289}
1290
Ander Conselvan de Oliveira6fa2d192015-08-31 11:23:28 +03001291void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001292hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
Daniel Vetter0e503382014-07-04 11:26:04 -03001293{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001294 memset(&pipe_config->dpll_hw_state, 0,
1295 sizeof(pipe_config->dpll_hw_state));
1296
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001297 switch (pipe_config->port_clock / 2) {
1298 case 81000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001299 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1300 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001301 case 135000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001302 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1303 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001304 case 270000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001305 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1306 break;
1307 }
1308}
1309
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301310static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001311intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301312{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001313 if (intel_dp->num_sink_rates) {
1314 *sink_rates = intel_dp->sink_rates;
1315 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301316 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001317
1318 *sink_rates = default_rates;
1319
1320 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301321}
1322
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001323bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301324{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001325 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1326 struct drm_device *dev = dig_port->base.base.dev;
1327
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301328 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001329 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301330 return false;
1331
1332 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1333 (INTEL_INFO(dev)->gen >= 9))
1334 return true;
1335 else
1336 return false;
1337}
1338
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301339static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001340intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301341{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001342 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1343 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301344 int size;
1345
Sonika Jindal64987fc2015-05-26 17:50:13 +05301346 if (IS_BROXTON(dev)) {
1347 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301348 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001349 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301350 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301351 size = ARRAY_SIZE(skl_rates);
1352 } else {
1353 *source_rates = default_rates;
1354 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301355 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001356
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301357 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001358 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301359 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001360
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301361 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301362}
1363
Daniel Vetter0e503382014-07-04 11:26:04 -03001364static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001365intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001366 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001367{
1368 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001369 const struct dp_link_dpll *divisor = NULL;
1370 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001371
1372 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001373 divisor = gen4_dpll;
1374 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001375 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001376 divisor = pch_dpll;
1377 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001378 } else if (IS_CHERRYVIEW(dev)) {
1379 divisor = chv_dpll;
1380 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001381 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001382 divisor = vlv_dpll;
1383 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001384 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001385
1386 if (divisor && count) {
1387 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001388 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001389 pipe_config->dpll = divisor[i].dpll;
1390 pipe_config->clock_set = true;
1391 break;
1392 }
1393 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001394 }
1395}
1396
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001397static int intersect_rates(const int *source_rates, int source_len,
1398 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001399 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301400{
1401 int i = 0, j = 0, k = 0;
1402
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301403 while (i < source_len && j < sink_len) {
1404 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001405 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1406 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001407 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301408 ++k;
1409 ++i;
1410 ++j;
1411 } else if (source_rates[i] < sink_rates[j]) {
1412 ++i;
1413 } else {
1414 ++j;
1415 }
1416 }
1417 return k;
1418}
1419
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001420static int intel_dp_common_rates(struct intel_dp *intel_dp,
1421 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001422{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001423 const int *source_rates, *sink_rates;
1424 int source_len, sink_len;
1425
1426 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001427 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001428
1429 return intersect_rates(source_rates, source_len,
1430 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001431 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001432}
1433
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001434static void snprintf_int_array(char *str, size_t len,
1435 const int *array, int nelem)
1436{
1437 int i;
1438
1439 str[0] = '\0';
1440
1441 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001442 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001443 if (r >= len)
1444 return;
1445 str += r;
1446 len -= r;
1447 }
1448}
1449
1450static void intel_dp_print_rates(struct intel_dp *intel_dp)
1451{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001452 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001453 int source_len, sink_len, common_len;
1454 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001455 char str[128]; /* FIXME: too big for stack? */
1456
1457 if ((drm_debug & DRM_UT_KMS) == 0)
1458 return;
1459
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001460 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001461 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1462 DRM_DEBUG_KMS("source rates: %s\n", str);
1463
1464 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1465 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1466 DRM_DEBUG_KMS("sink rates: %s\n", str);
1467
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001468 common_len = intel_dp_common_rates(intel_dp, common_rates);
1469 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1470 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001471}
1472
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001473static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301474{
1475 int i = 0;
1476
1477 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1478 if (find == rates[i])
1479 break;
1480
1481 return i;
1482}
1483
Ville Syrjälä50fec212015-03-12 17:10:34 +02001484int
1485intel_dp_max_link_rate(struct intel_dp *intel_dp)
1486{
1487 int rates[DP_MAX_SUPPORTED_RATES] = {};
1488 int len;
1489
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001490 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001491 if (WARN_ON(len <= 0))
1492 return 162000;
1493
1494 return rates[rate_to_index(0, rates) - 1];
1495}
1496
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001497int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1498{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001499 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001500}
1501
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001502void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1503 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001504{
1505 if (intel_dp->num_sink_rates) {
1506 *link_bw = 0;
1507 *rate_select =
1508 intel_dp_rate_select(intel_dp, port_clock);
1509 } else {
1510 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1511 *rate_select = 0;
1512 }
1513}
1514
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001515bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001516intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001517 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001518{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001519 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001520 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001521 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001522 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001523 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001524 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001525 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001526 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001527 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001528 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001529 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001530 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301531 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001532 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001533 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001534 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1535 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001536 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301537
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001538 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301539
1540 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001541 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301542
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001543 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001544
Imre Deakbc7d38a2013-05-16 14:40:36 +03001545 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001546 pipe_config->has_pch_encoder = true;
1547
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001548 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001549 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001550 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001551
Jani Nikuladd06f902012-10-19 14:51:50 +03001552 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1553 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1554 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001555
1556 if (INTEL_INFO(dev)->gen >= 9) {
1557 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001558 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001559 if (ret)
1560 return ret;
1561 }
1562
Matt Roperb56676272015-11-04 09:05:27 -08001563 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001564 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1565 intel_connector->panel.fitting_mode);
1566 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001567 intel_pch_panel_fitting(intel_crtc, pipe_config,
1568 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001569 }
1570
Daniel Vettercb1793c2012-06-04 18:39:21 +02001571 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001572 return false;
1573
Daniel Vetter083f9562012-04-20 20:23:49 +02001574 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301575 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001576 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001577 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001578
Daniel Vetter36008362013-03-27 00:44:59 +01001579 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1580 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001581 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001582 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301583
1584 /* Get bpp from vbt only for panels that dont have bpp in edid */
1585 if (intel_connector->base.display_info.bpc == 0 &&
1586 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001587 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1588 dev_priv->vbt.edp_bpp);
1589 bpp = dev_priv->vbt.edp_bpp;
1590 }
1591
Jani Nikula344c5bb2014-09-09 11:25:13 +03001592 /*
1593 * Use the maximum clock and number of lanes the eDP panel
1594 * advertizes being capable of. The panels are generally
1595 * designed to support only a single clock and lane
1596 * configuration, and typically these values correspond to the
1597 * native resolution of the panel.
1598 */
1599 min_lane_count = max_lane_count;
1600 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001601 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001602
Daniel Vetter36008362013-03-27 00:44:59 +01001603 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001604 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1605 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001606
Dave Airliec6930992014-07-14 11:04:39 +10001607 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301608 for (lane_count = min_lane_count;
1609 lane_count <= max_lane_count;
1610 lane_count <<= 1) {
1611
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001612 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001613 link_avail = intel_dp_max_data_rate(link_clock,
1614 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001615
Daniel Vetter36008362013-03-27 00:44:59 +01001616 if (mode_rate <= link_avail) {
1617 goto found;
1618 }
1619 }
1620 }
1621 }
1622
1623 return false;
1624
1625found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001626 if (intel_dp->color_range_auto) {
1627 /*
1628 * See:
1629 * CEA-861-E - 5.1 Default Encoding Parameters
1630 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1631 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001632 pipe_config->limited_color_range =
1633 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1634 } else {
1635 pipe_config->limited_color_range =
1636 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001637 }
1638
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001639 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301640
Daniel Vetter657445f2013-05-04 10:09:18 +02001641 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001642 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001643
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001644 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1645 &link_bw, &rate_select);
1646
1647 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1648 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001649 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001650 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1651 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001652
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001653 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001654 adjusted_mode->crtc_clock,
1655 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001656 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001657
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301658 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301659 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001660 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301661 intel_link_compute_m_n(bpp, lane_count,
1662 intel_connector->panel.downclock_mode->clock,
1663 pipe_config->port_clock,
1664 &pipe_config->dp_m2_n2);
1665 }
1666
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001667 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && is_edp(intel_dp))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001668 skl_edp_set_pll_config(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301669 else if (IS_BROXTON(dev))
1670 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001671 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001672 hsw_dp_set_ddi_pll_sel(pipe_config);
Daniel Vetter0e503382014-07-04 11:26:04 -03001673 else
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001674 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001675
Daniel Vetter36008362013-03-27 00:44:59 +01001676 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001677}
1678
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001679void intel_dp_set_link_params(struct intel_dp *intel_dp,
1680 const struct intel_crtc_state *pipe_config)
1681{
1682 intel_dp->link_rate = pipe_config->port_clock;
1683 intel_dp->lane_count = pipe_config->lane_count;
1684}
1685
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001686static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001687{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001688 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001689 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001690 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001691 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001692 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001693 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001694
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001695 intel_dp_set_link_params(intel_dp, crtc->config);
1696
Keith Packard417e8222011-11-01 19:54:11 -07001697 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001698 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001699 *
1700 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001701 * SNB CPU
1702 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001703 * CPT PCH
1704 *
1705 * IBX PCH and CPU are the same for almost everything,
1706 * except that the CPU DP PLL is configured in this
1707 * register
1708 *
1709 * CPT PCH is quite different, having many bits moved
1710 * to the TRANS_DP_CTL register instead. That
1711 * configuration happens (oddly) in ironlake_pch_enable
1712 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001713
Keith Packard417e8222011-11-01 19:54:11 -07001714 /* Preserve the BIOS-computed detected bit. This is
1715 * supposed to be read-only.
1716 */
1717 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001718
Keith Packard417e8222011-11-01 19:54:11 -07001719 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001720 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001721 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001722
Keith Packard417e8222011-11-01 19:54:11 -07001723 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001724
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001725 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001726 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1727 intel_dp->DP |= DP_SYNC_HS_HIGH;
1728 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1729 intel_dp->DP |= DP_SYNC_VS_HIGH;
1730 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1731
Jani Nikula6aba5b62013-10-04 15:08:10 +03001732 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001733 intel_dp->DP |= DP_ENHANCED_FRAMING;
1734
Daniel Vetter7c62a162013-06-01 17:16:20 +02001735 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001736 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001737 u32 trans_dp;
1738
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001739 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001740
1741 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1742 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1743 trans_dp |= TRANS_DP_ENH_FRAMING;
1744 else
1745 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1746 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001747 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001748 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001749 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001750 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001751
1752 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1753 intel_dp->DP |= DP_SYNC_HS_HIGH;
1754 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1755 intel_dp->DP |= DP_SYNC_VS_HIGH;
1756 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1757
Jani Nikula6aba5b62013-10-04 15:08:10 +03001758 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001759 intel_dp->DP |= DP_ENHANCED_FRAMING;
1760
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001761 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001762 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001763 else if (crtc->pipe == PIPE_B)
1764 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001765 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001766}
1767
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001768#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1769#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001770
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001771#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1772#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001773
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001774#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1775#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001776
Daniel Vetter4be73782014-01-17 14:39:48 +01001777static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001778 u32 mask,
1779 u32 value)
1780{
Paulo Zanoni30add222012-10-26 19:05:45 -02001781 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001782 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001783 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001784
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001785 lockdep_assert_held(&dev_priv->pps_mutex);
1786
Jani Nikulabf13e812013-09-06 07:40:05 +03001787 pp_stat_reg = _pp_stat_reg(intel_dp);
1788 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001789
1790 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001791 mask, value,
1792 I915_READ(pp_stat_reg),
1793 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001794
Jesse Barnes453c5422013-03-28 09:55:41 -07001795 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001796 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001797 I915_READ(pp_stat_reg),
1798 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001799 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001800
1801 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001802}
1803
Daniel Vetter4be73782014-01-17 14:39:48 +01001804static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001805{
1806 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001807 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001808}
1809
Daniel Vetter4be73782014-01-17 14:39:48 +01001810static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001811{
Keith Packardbd943152011-09-18 23:09:52 -07001812 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001813 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001814}
Keith Packardbd943152011-09-18 23:09:52 -07001815
Daniel Vetter4be73782014-01-17 14:39:48 +01001816static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001817{
Abhay Kumard28d4732016-01-22 17:39:04 -08001818 ktime_t panel_power_on_time;
1819 s64 panel_power_off_duration;
1820
Keith Packard99ea7122011-11-01 19:57:50 -07001821 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001822
Abhay Kumard28d4732016-01-22 17:39:04 -08001823 /* take the difference of currrent time and panel power off time
1824 * and then make panel wait for t11_t12 if needed. */
1825 panel_power_on_time = ktime_get_boottime();
1826 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1827
Paulo Zanonidce56b32013-12-19 14:29:40 -02001828 /* When we disable the VDD override bit last we have to do the manual
1829 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001830 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1831 wait_remaining_ms_from_jiffies(jiffies,
1832 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001833
Daniel Vetter4be73782014-01-17 14:39:48 +01001834 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001835}
Keith Packardbd943152011-09-18 23:09:52 -07001836
Daniel Vetter4be73782014-01-17 14:39:48 +01001837static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001838{
1839 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1840 intel_dp->backlight_on_delay);
1841}
1842
Daniel Vetter4be73782014-01-17 14:39:48 +01001843static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001844{
1845 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1846 intel_dp->backlight_off_delay);
1847}
Keith Packard99ea7122011-11-01 19:57:50 -07001848
Keith Packard832dd3c2011-11-01 19:34:06 -07001849/* Read the current pp_control value, unlocking the register if it
1850 * is locked
1851 */
1852
Jesse Barnes453c5422013-03-28 09:55:41 -07001853static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001854{
Jesse Barnes453c5422013-03-28 09:55:41 -07001855 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1856 struct drm_i915_private *dev_priv = dev->dev_private;
1857 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001858
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001859 lockdep_assert_held(&dev_priv->pps_mutex);
1860
Jani Nikulabf13e812013-09-06 07:40:05 +03001861 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301862 if (!IS_BROXTON(dev)) {
1863 control &= ~PANEL_UNLOCK_MASK;
1864 control |= PANEL_UNLOCK_REGS;
1865 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001866 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001867}
1868
Ville Syrjälä951468f2014-09-04 14:55:31 +03001869/*
1870 * Must be paired with edp_panel_vdd_off().
1871 * Must hold pps_mutex around the whole on/off sequence.
1872 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1873 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001874static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001875{
Paulo Zanoni30add222012-10-26 19:05:45 -02001876 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001877 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1878 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001879 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001880 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001881 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001882 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001883 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001884
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001885 lockdep_assert_held(&dev_priv->pps_mutex);
1886
Keith Packard97af61f572011-09-28 16:23:51 -07001887 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001888 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001889
Egbert Eich2c623c12014-11-25 12:54:57 +01001890 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001891 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001892
Daniel Vetter4be73782014-01-17 14:39:48 +01001893 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001894 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001895
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001896 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001897 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001898
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001899 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1900 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001901
Daniel Vetter4be73782014-01-17 14:39:48 +01001902 if (!edp_have_panel_power(intel_dp))
1903 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001904
Jesse Barnes453c5422013-03-28 09:55:41 -07001905 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001906 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001907
Jani Nikulabf13e812013-09-06 07:40:05 +03001908 pp_stat_reg = _pp_stat_reg(intel_dp);
1909 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001910
1911 I915_WRITE(pp_ctrl_reg, pp);
1912 POSTING_READ(pp_ctrl_reg);
1913 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1914 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001915 /*
1916 * If the panel wasn't on, delay before accessing aux channel
1917 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001918 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001919 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1920 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001921 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001922 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001923
1924 return need_to_disable;
1925}
1926
Ville Syrjälä951468f2014-09-04 14:55:31 +03001927/*
1928 * Must be paired with intel_edp_panel_vdd_off() or
1929 * intel_edp_panel_off().
1930 * Nested calls to these functions are not allowed since
1931 * we drop the lock. Caller must use some higher level
1932 * locking to prevent nested calls from other threads.
1933 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001934void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001935{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001936 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001937
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001938 if (!is_edp(intel_dp))
1939 return;
1940
Ville Syrjälä773538e82014-09-04 14:54:56 +03001941 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001942 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001943 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001944
Rob Clarke2c719b2014-12-15 13:56:32 -05001945 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001946 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001947}
1948
Daniel Vetter4be73782014-01-17 14:39:48 +01001949static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001950{
Paulo Zanoni30add222012-10-26 19:05:45 -02001951 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001952 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001953 struct intel_digital_port *intel_dig_port =
1954 dp_to_dig_port(intel_dp);
1955 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1956 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001957 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001958 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001959
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001960 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001961
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001962 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001963
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001964 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001965 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001966
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001967 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1968 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001969
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001970 pp = ironlake_get_pp_control(intel_dp);
1971 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001972
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001973 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1974 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001975
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001976 I915_WRITE(pp_ctrl_reg, pp);
1977 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001978
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001979 /* Make sure sequencer is idle before allowing subsequent activity */
1980 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1981 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001982
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001983 if ((pp & POWER_TARGET_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001984 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001985
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001986 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001987 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001988}
1989
Daniel Vetter4be73782014-01-17 14:39:48 +01001990static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001991{
1992 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1993 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001994
Ville Syrjälä773538e82014-09-04 14:54:56 +03001995 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001996 if (!intel_dp->want_panel_vdd)
1997 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001998 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001999}
2000
Imre Deakaba86892014-07-30 15:57:31 +03002001static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2002{
2003 unsigned long delay;
2004
2005 /*
2006 * Queue the timer to fire a long time from now (relative to the power
2007 * down delay) to keep the panel power up across a sequence of
2008 * operations.
2009 */
2010 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2011 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2012}
2013
Ville Syrjälä951468f2014-09-04 14:55:31 +03002014/*
2015 * Must be paired with edp_panel_vdd_on().
2016 * Must hold pps_mutex around the whole on/off sequence.
2017 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2018 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002019static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002020{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002021 struct drm_i915_private *dev_priv =
2022 intel_dp_to_dev(intel_dp)->dev_private;
2023
2024 lockdep_assert_held(&dev_priv->pps_mutex);
2025
Keith Packard97af61f572011-09-28 16:23:51 -07002026 if (!is_edp(intel_dp))
2027 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002028
Rob Clarke2c719b2014-12-15 13:56:32 -05002029 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002030 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002031
Keith Packardbd943152011-09-18 23:09:52 -07002032 intel_dp->want_panel_vdd = false;
2033
Imre Deakaba86892014-07-30 15:57:31 +03002034 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002035 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002036 else
2037 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002038}
2039
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002040static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002041{
Paulo Zanoni30add222012-10-26 19:05:45 -02002042 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002043 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07002044 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002045 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002046
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002047 lockdep_assert_held(&dev_priv->pps_mutex);
2048
Keith Packard97af61f572011-09-28 16:23:51 -07002049 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002050 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002051
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002052 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2053 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002054
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002055 if (WARN(edp_have_panel_power(intel_dp),
2056 "eDP port %c panel power already on\n",
2057 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002058 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002059
Daniel Vetter4be73782014-01-17 14:39:48 +01002060 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002061
Jani Nikulabf13e812013-09-06 07:40:05 +03002062 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002063 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002064 if (IS_GEN5(dev)) {
2065 /* ILK workaround: disable reset around power sequence */
2066 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002067 I915_WRITE(pp_ctrl_reg, pp);
2068 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002069 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002070
Keith Packard1c0ae802011-09-19 13:59:29 -07002071 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002072 if (!IS_GEN5(dev))
2073 pp |= PANEL_POWER_RESET;
2074
Jesse Barnes453c5422013-03-28 09:55:41 -07002075 I915_WRITE(pp_ctrl_reg, pp);
2076 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002077
Daniel Vetter4be73782014-01-17 14:39:48 +01002078 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002079 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002080
Keith Packard05ce1a42011-09-29 16:33:01 -07002081 if (IS_GEN5(dev)) {
2082 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002083 I915_WRITE(pp_ctrl_reg, pp);
2084 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002085 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002086}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002087
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002088void intel_edp_panel_on(struct intel_dp *intel_dp)
2089{
2090 if (!is_edp(intel_dp))
2091 return;
2092
2093 pps_lock(intel_dp);
2094 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002095 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002096}
2097
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002098
2099static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002100{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002101 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2102 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002103 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002104 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002105 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002106 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002107 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002108
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002109 lockdep_assert_held(&dev_priv->pps_mutex);
2110
Keith Packard97af61f572011-09-28 16:23:51 -07002111 if (!is_edp(intel_dp))
2112 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002113
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002114 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2115 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002116
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002117 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2118 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002119
Jesse Barnes453c5422013-03-28 09:55:41 -07002120 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002121 /* We need to switch off panel power _and_ force vdd, for otherwise some
2122 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002123 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2124 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002125
Jani Nikulabf13e812013-09-06 07:40:05 +03002126 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002127
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002128 intel_dp->want_panel_vdd = false;
2129
Jesse Barnes453c5422013-03-28 09:55:41 -07002130 I915_WRITE(pp_ctrl_reg, pp);
2131 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002132
Abhay Kumard28d4732016-01-22 17:39:04 -08002133 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002134 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002135
2136 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002137 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002138 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002139}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002140
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002141void intel_edp_panel_off(struct intel_dp *intel_dp)
2142{
2143 if (!is_edp(intel_dp))
2144 return;
2145
2146 pps_lock(intel_dp);
2147 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002148 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002149}
2150
Jani Nikula1250d102014-08-12 17:11:39 +03002151/* Enable backlight in the panel power control. */
2152static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002153{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002154 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2155 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002156 struct drm_i915_private *dev_priv = dev->dev_private;
2157 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002158 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002159
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002160 /*
2161 * If we enable the backlight right away following a panel power
2162 * on, we may see slight flicker as the panel syncs with the eDP
2163 * link. So delay a bit to make sure the image is solid before
2164 * allowing it to appear.
2165 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002166 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002167
Ville Syrjälä773538e82014-09-04 14:54:56 +03002168 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002169
Jesse Barnes453c5422013-03-28 09:55:41 -07002170 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002171 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002172
Jani Nikulabf13e812013-09-06 07:40:05 +03002173 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002174
2175 I915_WRITE(pp_ctrl_reg, pp);
2176 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002177
Ville Syrjälä773538e82014-09-04 14:54:56 +03002178 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002179}
2180
Jani Nikula1250d102014-08-12 17:11:39 +03002181/* Enable backlight PWM and backlight PP control. */
2182void intel_edp_backlight_on(struct intel_dp *intel_dp)
2183{
2184 if (!is_edp(intel_dp))
2185 return;
2186
2187 DRM_DEBUG_KMS("\n");
2188
2189 intel_panel_enable_backlight(intel_dp->attached_connector);
2190 _intel_edp_backlight_on(intel_dp);
2191}
2192
2193/* Disable backlight in the panel power control. */
2194static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002195{
Paulo Zanoni30add222012-10-26 19:05:45 -02002196 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002197 struct drm_i915_private *dev_priv = dev->dev_private;
2198 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002199 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002200
Keith Packardf01eca22011-09-28 16:48:10 -07002201 if (!is_edp(intel_dp))
2202 return;
2203
Ville Syrjälä773538e82014-09-04 14:54:56 +03002204 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002205
Jesse Barnes453c5422013-03-28 09:55:41 -07002206 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002207 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002208
Jani Nikulabf13e812013-09-06 07:40:05 +03002209 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002210
2211 I915_WRITE(pp_ctrl_reg, pp);
2212 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002213
Ville Syrjälä773538e82014-09-04 14:54:56 +03002214 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002215
Paulo Zanonidce56b32013-12-19 14:29:40 -02002216 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002217 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002218}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002219
Jani Nikula1250d102014-08-12 17:11:39 +03002220/* Disable backlight PP control and backlight PWM. */
2221void intel_edp_backlight_off(struct intel_dp *intel_dp)
2222{
2223 if (!is_edp(intel_dp))
2224 return;
2225
2226 DRM_DEBUG_KMS("\n");
2227
2228 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002229 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002230}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002231
Jani Nikula73580fb72014-08-12 17:11:41 +03002232/*
2233 * Hook for controlling the panel power control backlight through the bl_power
2234 * sysfs attribute. Take care to handle multiple calls.
2235 */
2236static void intel_edp_backlight_power(struct intel_connector *connector,
2237 bool enable)
2238{
2239 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002240 bool is_enabled;
2241
Ville Syrjälä773538e82014-09-04 14:54:56 +03002242 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002243 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002244 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002245
2246 if (is_enabled == enable)
2247 return;
2248
Jani Nikula23ba9372014-08-27 14:08:43 +03002249 DRM_DEBUG_KMS("panel power control backlight %s\n",
2250 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002251
2252 if (enable)
2253 _intel_edp_backlight_on(intel_dp);
2254 else
2255 _intel_edp_backlight_off(intel_dp);
2256}
2257
Ville Syrjälä64e10772015-10-29 21:26:01 +02002258static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2259{
2260 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2261 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2262 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2263
2264 I915_STATE_WARN(cur_state != state,
2265 "DP port %c state assertion failure (expected %s, current %s)\n",
2266 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002267 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002268}
2269#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2270
2271static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2272{
2273 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2274
2275 I915_STATE_WARN(cur_state != state,
2276 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002277 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002278}
2279#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2280#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2281
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002282static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002283{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002284 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002285 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2286 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002287
Ville Syrjälä64e10772015-10-29 21:26:01 +02002288 assert_pipe_disabled(dev_priv, crtc->pipe);
2289 assert_dp_port_disabled(intel_dp);
2290 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002291
Ville Syrjäläabfce942015-10-29 21:26:03 +02002292 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2293 crtc->config->port_clock);
2294
2295 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2296
2297 if (crtc->config->port_clock == 162000)
2298 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2299 else
2300 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2301
2302 I915_WRITE(DP_A, intel_dp->DP);
2303 POSTING_READ(DP_A);
2304 udelay(500);
2305
Daniel Vetter07679352012-09-06 22:15:42 +02002306 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002307
Daniel Vetter07679352012-09-06 22:15:42 +02002308 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002309 POSTING_READ(DP_A);
2310 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002311}
2312
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002313static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002314{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002315 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002316 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2317 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002318
Ville Syrjälä64e10772015-10-29 21:26:01 +02002319 assert_pipe_disabled(dev_priv, crtc->pipe);
2320 assert_dp_port_disabled(intel_dp);
2321 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002322
Ville Syrjäläabfce942015-10-29 21:26:03 +02002323 DRM_DEBUG_KMS("disabling eDP PLL\n");
2324
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002325 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002326
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002327 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002328 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002329 udelay(200);
2330}
2331
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002332/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002333void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002334{
2335 int ret, i;
2336
2337 /* Should have a valid DPCD by this point */
2338 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2339 return;
2340
2341 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002342 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2343 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002344 } else {
2345 /*
2346 * When turning on, we need to retry for 1ms to give the sink
2347 * time to wake up.
2348 */
2349 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002350 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2351 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002352 if (ret == 1)
2353 break;
2354 msleep(1);
2355 }
2356 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002357
2358 if (ret != 1)
2359 DRM_DEBUG_KMS("failed to %s sink power state\n",
2360 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002361}
2362
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002363static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2364 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002365{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002366 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002367 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002368 struct drm_device *dev = encoder->base.dev;
2369 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002370 enum intel_display_power_domain power_domain;
2371 u32 tmp;
2372
2373 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002374 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002375 return false;
2376
2377 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002378
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002379 if (!(tmp & DP_PORT_EN))
2380 return false;
2381
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002382 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002383 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002384 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002385 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002386
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002387 for_each_pipe(dev_priv, p) {
2388 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2389 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2390 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002391 return true;
2392 }
2393 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002394
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002395 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002396 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002397 } else if (IS_CHERRYVIEW(dev)) {
2398 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2399 } else {
2400 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002401 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002402
2403 return true;
2404}
2405
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002406static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002407 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002408{
2409 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002410 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002411 struct drm_device *dev = encoder->base.dev;
2412 struct drm_i915_private *dev_priv = dev->dev_private;
2413 enum port port = dp_to_dig_port(intel_dp)->port;
2414 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002415 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002416
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002417 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002418
2419 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002420
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002421 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002422 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2423
2424 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002425 flags |= DRM_MODE_FLAG_PHSYNC;
2426 else
2427 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002428
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002429 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002430 flags |= DRM_MODE_FLAG_PVSYNC;
2431 else
2432 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002433 } else {
2434 if (tmp & DP_SYNC_HS_HIGH)
2435 flags |= DRM_MODE_FLAG_PHSYNC;
2436 else
2437 flags |= DRM_MODE_FLAG_NHSYNC;
2438
2439 if (tmp & DP_SYNC_VS_HIGH)
2440 flags |= DRM_MODE_FLAG_PVSYNC;
2441 else
2442 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002443 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002444
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002445 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002446
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002447 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002448 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002449 pipe_config->limited_color_range = true;
2450
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002451 pipe_config->has_dp_encoder = true;
2452
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002453 pipe_config->lane_count =
2454 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2455
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002456 intel_dp_get_m_n(crtc, pipe_config);
2457
Ville Syrjälä18442d02013-09-13 16:00:08 +03002458 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002459 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002460 pipe_config->port_clock = 162000;
2461 else
2462 pipe_config->port_clock = 270000;
2463 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002464
2465 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2466 &pipe_config->dp_m_n);
2467
2468 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2469 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2470
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002471 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002472
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002473 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2474 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2475 /*
2476 * This is a big fat ugly hack.
2477 *
2478 * Some machines in UEFI boot mode provide us a VBT that has 18
2479 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2480 * unknown we fail to light up. Yet the same BIOS boots up with
2481 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2482 * max, not what it tells us to use.
2483 *
2484 * Note: This will still be broken if the eDP panel is not lit
2485 * up by the BIOS, and thus we can't get the mode at module
2486 * load.
2487 */
2488 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2489 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2490 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2491 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002492}
2493
Daniel Vettere8cb4552012-07-01 13:05:48 +02002494static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002495{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002496 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002497 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002498 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2499
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002500 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002501 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002502
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002503 if (HAS_PSR(dev) && !HAS_DDI(dev))
2504 intel_psr_disable(intel_dp);
2505
Daniel Vetter6cb49832012-05-20 17:14:50 +02002506 /* Make sure the panel is off before trying to change the mode. But also
2507 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002508 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002509 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002510 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002511 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002512
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002513 /* disable the port before the pipe on g4x */
2514 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002515 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002516}
2517
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002518static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002519{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002520 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002521 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002522
Ville Syrjälä49277c32014-03-31 18:21:26 +03002523 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002524
2525 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002526 if (port == PORT_A)
2527 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002528}
2529
2530static void vlv_post_disable_dp(struct intel_encoder *encoder)
2531{
2532 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2533
2534 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002535}
2536
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002537static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2538 bool reset)
2539{
2540 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2541 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2542 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2543 enum pipe pipe = crtc->pipe;
2544 uint32_t val;
2545
2546 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2547 if (reset)
2548 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2549 else
2550 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2551 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2552
2553 if (crtc->config->lane_count > 2) {
2554 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2555 if (reset)
2556 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2557 else
2558 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2559 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2560 }
2561
2562 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2563 val |= CHV_PCS_REQ_SOFTRESET_EN;
2564 if (reset)
2565 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2566 else
2567 val |= DPIO_PCS_CLK_SOFT_RESET;
2568 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2569
2570 if (crtc->config->lane_count > 2) {
2571 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2572 val |= CHV_PCS_REQ_SOFTRESET_EN;
2573 if (reset)
2574 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2575 else
2576 val |= DPIO_PCS_CLK_SOFT_RESET;
2577 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2578 }
2579}
2580
Ville Syrjälä580d3812014-04-09 13:29:00 +03002581static void chv_post_disable_dp(struct intel_encoder *encoder)
2582{
2583 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002584 struct drm_device *dev = encoder->base.dev;
2585 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002586
2587 intel_dp_link_down(intel_dp);
2588
Ville Syrjäläa5805162015-05-26 20:42:30 +03002589 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002590
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002591 /* Assert data lane reset */
2592 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002593
Ville Syrjäläa5805162015-05-26 20:42:30 +03002594 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002595}
2596
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002597static void
2598_intel_dp_set_link_train(struct intel_dp *intel_dp,
2599 uint32_t *DP,
2600 uint8_t dp_train_pat)
2601{
2602 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2603 struct drm_device *dev = intel_dig_port->base.base.dev;
2604 struct drm_i915_private *dev_priv = dev->dev_private;
2605 enum port port = intel_dig_port->port;
2606
2607 if (HAS_DDI(dev)) {
2608 uint32_t temp = I915_READ(DP_TP_CTL(port));
2609
2610 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2611 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2612 else
2613 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2614
2615 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2616 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2617 case DP_TRAINING_PATTERN_DISABLE:
2618 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2619
2620 break;
2621 case DP_TRAINING_PATTERN_1:
2622 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2623 break;
2624 case DP_TRAINING_PATTERN_2:
2625 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2626 break;
2627 case DP_TRAINING_PATTERN_3:
2628 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2629 break;
2630 }
2631 I915_WRITE(DP_TP_CTL(port), temp);
2632
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002633 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2634 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002635 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2636
2637 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2638 case DP_TRAINING_PATTERN_DISABLE:
2639 *DP |= DP_LINK_TRAIN_OFF_CPT;
2640 break;
2641 case DP_TRAINING_PATTERN_1:
2642 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2643 break;
2644 case DP_TRAINING_PATTERN_2:
2645 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2646 break;
2647 case DP_TRAINING_PATTERN_3:
2648 DRM_ERROR("DP training pattern 3 not supported\n");
2649 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2650 break;
2651 }
2652
2653 } else {
2654 if (IS_CHERRYVIEW(dev))
2655 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2656 else
2657 *DP &= ~DP_LINK_TRAIN_MASK;
2658
2659 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2660 case DP_TRAINING_PATTERN_DISABLE:
2661 *DP |= DP_LINK_TRAIN_OFF;
2662 break;
2663 case DP_TRAINING_PATTERN_1:
2664 *DP |= DP_LINK_TRAIN_PAT_1;
2665 break;
2666 case DP_TRAINING_PATTERN_2:
2667 *DP |= DP_LINK_TRAIN_PAT_2;
2668 break;
2669 case DP_TRAINING_PATTERN_3:
2670 if (IS_CHERRYVIEW(dev)) {
2671 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2672 } else {
2673 DRM_ERROR("DP training pattern 3 not supported\n");
2674 *DP |= DP_LINK_TRAIN_PAT_2;
2675 }
2676 break;
2677 }
2678 }
2679}
2680
2681static void intel_dp_enable_port(struct intel_dp *intel_dp)
2682{
2683 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2684 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002685 struct intel_crtc *crtc =
2686 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002687
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002688 /* enable with pattern 1 (as per spec) */
2689 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2690 DP_TRAINING_PATTERN_1);
2691
2692 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2693 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002694
2695 /*
2696 * Magic for VLV/CHV. We _must_ first set up the register
2697 * without actually enabling the port, and then do another
2698 * write to enable the port. Otherwise link training will
2699 * fail when the power sequencer is freshly used for this port.
2700 */
2701 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002702 if (crtc->config->has_audio)
2703 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002704
2705 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2706 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002707}
2708
Daniel Vettere8cb4552012-07-01 13:05:48 +02002709static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002710{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002711 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2712 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002713 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002714 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002715 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002716 enum port port = dp_to_dig_port(intel_dp)->port;
2717 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002718
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002719 if (WARN_ON(dp_reg & DP_PORT_EN))
2720 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002721
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002722 pps_lock(intel_dp);
2723
Wayne Boyer666a4532015-12-09 12:29:35 -08002724 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002725 vlv_init_panel_power_sequencer(intel_dp);
2726
Ville Syrjälä78645782015-11-20 22:09:19 +02002727 /*
2728 * We get an occasional spurious underrun between the port
2729 * enable and vdd enable, when enabling port A eDP.
2730 *
2731 * FIXME: Not sure if this applies to (PCH) port D eDP as well
2732 */
2733 if (port == PORT_A)
2734 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
2735
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002736 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002737
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002738 if (port == PORT_A && IS_GEN5(dev_priv)) {
2739 /*
2740 * Underrun reporting for the other pipe was disabled in
2741 * g4x_pre_enable_dp(). The eDP PLL and port have now been
2742 * enabled, so it's now safe to re-enable underrun reporting.
2743 */
2744 intel_wait_for_vblank_if_active(dev_priv->dev, !pipe);
2745 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, true);
2746 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, true);
2747 }
2748
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002749 edp_panel_vdd_on(intel_dp);
2750 edp_panel_on(intel_dp);
2751 edp_panel_vdd_off(intel_dp, true);
2752
Ville Syrjälä78645782015-11-20 22:09:19 +02002753 if (port == PORT_A)
2754 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
2755
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002756 pps_unlock(intel_dp);
2757
Wayne Boyer666a4532015-12-09 12:29:35 -08002758 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002759 unsigned int lane_mask = 0x0;
2760
2761 if (IS_CHERRYVIEW(dev))
2762 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2763
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002764 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2765 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002766 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002767
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002768 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2769 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002770 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002771
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002772 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002773 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002774 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002775 intel_audio_codec_enable(encoder);
2776 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002777}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002778
Jani Nikulaecff4f32013-09-06 07:38:29 +03002779static void g4x_enable_dp(struct intel_encoder *encoder)
2780{
Jani Nikula828f5c62013-09-05 16:44:45 +03002781 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2782
Jani Nikulaecff4f32013-09-06 07:38:29 +03002783 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002784 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002785}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002786
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002787static void vlv_enable_dp(struct intel_encoder *encoder)
2788{
Jani Nikula828f5c62013-09-05 16:44:45 +03002789 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2790
Daniel Vetter4be73782014-01-17 14:39:48 +01002791 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002792 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002793}
2794
Jani Nikulaecff4f32013-09-06 07:38:29 +03002795static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002796{
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002797 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002798 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002799 enum port port = dp_to_dig_port(intel_dp)->port;
2800 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002801
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002802 intel_dp_prepare(encoder);
2803
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002804 if (port == PORT_A && IS_GEN5(dev_priv)) {
2805 /*
2806 * We get FIFO underruns on the other pipe when
2807 * enabling the CPU eDP PLL, and when enabling CPU
2808 * eDP port. We could potentially avoid the PLL
2809 * underrun with a vblank wait just prior to enabling
2810 * the PLL, but that doesn't appear to help the port
2811 * enable case. Just sweep it all under the rug.
2812 */
2813 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, false);
2814 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, false);
2815 }
2816
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002817 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002818 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002819 ironlake_edp_pll_on(intel_dp);
2820}
2821
Ville Syrjälä83b84592014-10-16 21:29:51 +03002822static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2823{
2824 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2825 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2826 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002827 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002828
2829 edp_panel_vdd_off_sync(intel_dp);
2830
2831 /*
2832 * VLV seems to get confused when multiple power seqeuencers
2833 * have the same port selected (even if only one has power/vdd
2834 * enabled). The failure manifests as vlv_wait_port_ready() failing
2835 * CHV on the other hand doesn't seem to mind having the same port
2836 * selected in multiple power seqeuencers, but let's clear the
2837 * port select always when logically disconnecting a power sequencer
2838 * from a port.
2839 */
2840 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2841 pipe_name(pipe), port_name(intel_dig_port->port));
2842 I915_WRITE(pp_on_reg, 0);
2843 POSTING_READ(pp_on_reg);
2844
2845 intel_dp->pps_pipe = INVALID_PIPE;
2846}
2847
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002848static void vlv_steal_power_sequencer(struct drm_device *dev,
2849 enum pipe pipe)
2850{
2851 struct drm_i915_private *dev_priv = dev->dev_private;
2852 struct intel_encoder *encoder;
2853
2854 lockdep_assert_held(&dev_priv->pps_mutex);
2855
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002856 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2857 return;
2858
Jani Nikula19c80542015-12-16 12:48:16 +02002859 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002860 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002861 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002862
2863 if (encoder->type != INTEL_OUTPUT_EDP)
2864 continue;
2865
2866 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002867 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002868
2869 if (intel_dp->pps_pipe != pipe)
2870 continue;
2871
2872 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002873 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002874
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002875 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002876 "stealing pipe %c power sequencer from active eDP port %c\n",
2877 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002878
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002879 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002880 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002881 }
2882}
2883
2884static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2885{
2886 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2887 struct intel_encoder *encoder = &intel_dig_port->base;
2888 struct drm_device *dev = encoder->base.dev;
2889 struct drm_i915_private *dev_priv = dev->dev_private;
2890 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002891
2892 lockdep_assert_held(&dev_priv->pps_mutex);
2893
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002894 if (!is_edp(intel_dp))
2895 return;
2896
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002897 if (intel_dp->pps_pipe == crtc->pipe)
2898 return;
2899
2900 /*
2901 * If another power sequencer was being used on this
2902 * port previously make sure to turn off vdd there while
2903 * we still have control of it.
2904 */
2905 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002906 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002907
2908 /*
2909 * We may be stealing the power
2910 * sequencer from another port.
2911 */
2912 vlv_steal_power_sequencer(dev, crtc->pipe);
2913
2914 /* now it's all ours */
2915 intel_dp->pps_pipe = crtc->pipe;
2916
2917 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2918 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2919
2920 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002921 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2922 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002923}
2924
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002925static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2926{
2927 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2928 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002929 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002930 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002931 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002932 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002933 int pipe = intel_crtc->pipe;
2934 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002935
Ville Syrjäläa5805162015-05-26 20:42:30 +03002936 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002937
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002938 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002939 val = 0;
2940 if (pipe)
2941 val |= (1<<21);
2942 else
2943 val &= ~(1<<21);
2944 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002945 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2946 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2947 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002948
Ville Syrjäläa5805162015-05-26 20:42:30 +03002949 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002950
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002951 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002952}
2953
Jani Nikulaecff4f32013-09-06 07:38:29 +03002954static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002955{
2956 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2957 struct drm_device *dev = encoder->base.dev;
2958 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002959 struct intel_crtc *intel_crtc =
2960 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002961 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002962 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002963
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002964 intel_dp_prepare(encoder);
2965
Jesse Barnes89b667f2013-04-18 14:51:36 -07002966 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002967 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002968 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002969 DPIO_PCS_TX_LANE2_RESET |
2970 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002971 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002972 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2973 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2974 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2975 DPIO_PCS_CLK_SOFT_RESET);
2976
2977 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002978 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2979 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2980 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002981 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002982}
2983
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002984static void chv_pre_enable_dp(struct intel_encoder *encoder)
2985{
2986 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2987 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2988 struct drm_device *dev = encoder->base.dev;
2989 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002990 struct intel_crtc *intel_crtc =
2991 to_intel_crtc(encoder->base.crtc);
2992 enum dpio_channel ch = vlv_dport_to_channel(dport);
2993 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002994 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002995 u32 val;
2996
Ville Syrjäläa5805162015-05-26 20:42:30 +03002997 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002998
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002999 /* allow hardware to manage TX FIFO reset source */
3000 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
3001 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
3002 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
3003
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003004 if (intel_crtc->config->lane_count > 2) {
3005 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
3006 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
3007 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
3008 }
Ville Syrjälä570e2a72014-08-18 14:42:46 +03003009
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003010 /* Program Tx lane latency optimal setting*/
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003011 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003012 /* Set the upar bit */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003013 if (intel_crtc->config->lane_count == 1)
3014 data = 0x0;
3015 else
3016 data = (i == 1) ? 0x0 : 0x1;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003017 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
3018 data << DPIO_UPAR_SHIFT);
3019 }
3020
3021 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003022 if (intel_crtc->config->port_clock > 270000)
3023 stagger = 0x18;
3024 else if (intel_crtc->config->port_clock > 135000)
3025 stagger = 0xd;
3026 else if (intel_crtc->config->port_clock > 67500)
3027 stagger = 0x7;
3028 else if (intel_crtc->config->port_clock > 33750)
3029 stagger = 0x4;
3030 else
3031 stagger = 0x2;
3032
3033 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
3034 val |= DPIO_TX2_STAGGER_MASK(0x1f);
3035 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
3036
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003037 if (intel_crtc->config->lane_count > 2) {
3038 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
3039 val |= DPIO_TX2_STAGGER_MASK(0x1f);
3040 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
3041 }
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003042
3043 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
3044 DPIO_LANESTAGGER_STRAP(stagger) |
3045 DPIO_LANESTAGGER_STRAP_OVRD |
3046 DPIO_TX1_STAGGER_MASK(0x1f) |
3047 DPIO_TX1_STAGGER_MULT(6) |
3048 DPIO_TX2_STAGGER_MULT(0));
3049
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003050 if (intel_crtc->config->lane_count > 2) {
3051 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
3052 DPIO_LANESTAGGER_STRAP(stagger) |
3053 DPIO_LANESTAGGER_STRAP_OVRD |
3054 DPIO_TX1_STAGGER_MASK(0x1f) |
3055 DPIO_TX1_STAGGER_MULT(7) |
3056 DPIO_TX2_STAGGER_MULT(5));
3057 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003058
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003059 /* Deassert data lane reset */
3060 chv_data_lane_soft_reset(encoder, false);
3061
Ville Syrjäläa5805162015-05-26 20:42:30 +03003062 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003063
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003064 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003065
3066 /* Second common lane will stay alive on its own now */
3067 if (dport->release_cl2_override) {
3068 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
3069 dport->release_cl2_override = false;
3070 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003071}
3072
Ville Syrjälä9197c882014-04-09 13:29:05 +03003073static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
3074{
3075 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
3076 struct drm_device *dev = encoder->base.dev;
3077 struct drm_i915_private *dev_priv = dev->dev_private;
3078 struct intel_crtc *intel_crtc =
3079 to_intel_crtc(encoder->base.crtc);
3080 enum dpio_channel ch = vlv_dport_to_channel(dport);
3081 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003082 unsigned int lane_mask =
3083 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003084 u32 val;
3085
Ville Syrjälä625695f2014-06-28 02:04:02 +03003086 intel_dp_prepare(encoder);
3087
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003088 /*
3089 * Must trick the second common lane into life.
3090 * Otherwise we can't even access the PLL.
3091 */
3092 if (ch == DPIO_CH0 && pipe == PIPE_B)
3093 dport->release_cl2_override =
3094 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
3095
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003096 chv_phy_powergate_lanes(encoder, true, lane_mask);
3097
Ville Syrjäläa5805162015-05-26 20:42:30 +03003098 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003099
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003100 /* Assert data lane reset */
3101 chv_data_lane_soft_reset(encoder, true);
3102
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03003103 /* program left/right clock distribution */
3104 if (pipe != PIPE_B) {
3105 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3106 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3107 if (ch == DPIO_CH0)
3108 val |= CHV_BUFLEFTENA1_FORCE;
3109 if (ch == DPIO_CH1)
3110 val |= CHV_BUFRIGHTENA1_FORCE;
3111 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3112 } else {
3113 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3114 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3115 if (ch == DPIO_CH0)
3116 val |= CHV_BUFLEFTENA2_FORCE;
3117 if (ch == DPIO_CH1)
3118 val |= CHV_BUFRIGHTENA2_FORCE;
3119 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3120 }
3121
Ville Syrjälä9197c882014-04-09 13:29:05 +03003122 /* program clock channel usage */
3123 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
3124 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3125 if (pipe != PIPE_B)
3126 val &= ~CHV_PCS_USEDCLKCHANNEL;
3127 else
3128 val |= CHV_PCS_USEDCLKCHANNEL;
3129 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
3130
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003131 if (intel_crtc->config->lane_count > 2) {
3132 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
3133 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3134 if (pipe != PIPE_B)
3135 val &= ~CHV_PCS_USEDCLKCHANNEL;
3136 else
3137 val |= CHV_PCS_USEDCLKCHANNEL;
3138 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
3139 }
Ville Syrjälä9197c882014-04-09 13:29:05 +03003140
3141 /*
3142 * This a a bit weird since generally CL
3143 * matches the pipe, but here we need to
3144 * pick the CL based on the port.
3145 */
3146 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
3147 if (pipe != PIPE_B)
3148 val &= ~CHV_CMN_USEDCLKCHANNEL;
3149 else
3150 val |= CHV_CMN_USEDCLKCHANNEL;
3151 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
3152
Ville Syrjäläa5805162015-05-26 20:42:30 +03003153 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003154}
3155
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003156static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
3157{
3158 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3159 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
3160 u32 val;
3161
3162 mutex_lock(&dev_priv->sb_lock);
3163
3164 /* disable left/right clock distribution */
3165 if (pipe != PIPE_B) {
3166 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3167 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3168 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3169 } else {
3170 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3171 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3172 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3173 }
3174
3175 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003176
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003177 /*
3178 * Leave the power down bit cleared for at least one
3179 * lane so that chv_powergate_phy_ch() will power
3180 * on something when the channel is otherwise unused.
3181 * When the port is off and the override is removed
3182 * the lanes power down anyway, so otherwise it doesn't
3183 * really matter what the state of power down bits is
3184 * after this.
3185 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003186 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003187}
3188
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003189/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003190 * Native read with retry for link status and receiver capability reads for
3191 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02003192 *
3193 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3194 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003195 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003196static ssize_t
3197intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3198 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003199{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003200 ssize_t ret;
3201 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003202
Ville Syrjäläf6a19062014-10-16 20:46:09 +03003203 /*
3204 * Sometime we just get the same incorrect byte repeated
3205 * over the entire buffer. Doing just one throw away read
3206 * initially seems to "solve" it.
3207 */
3208 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3209
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003210 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003211 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3212 if (ret == size)
3213 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003214 msleep(1);
3215 }
3216
Jani Nikula9d1a1032014-03-14 16:51:15 +02003217 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003218}
3219
3220/*
3221 * Fetch AUX CH registers 0x202 - 0x207 which contain
3222 * link status information
3223 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003224bool
Keith Packard93f62da2011-11-01 19:45:03 -07003225intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003226{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003227 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3228 DP_LANE0_1_STATUS,
3229 link_status,
3230 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003231}
3232
Paulo Zanoni11002442014-06-13 18:45:41 -03003233/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003234uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003235intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003236{
Paulo Zanoni30add222012-10-26 19:05:45 -02003237 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303238 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003239 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003240
Vandana Kannan93147262014-11-18 15:45:29 +05303241 if (IS_BROXTON(dev))
3242 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3243 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05303244 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303245 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003246 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08003247 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303248 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003249 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303250 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003251 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303252 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003253 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303254 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003255}
3256
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003257uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003258intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3259{
Paulo Zanoni30add222012-10-26 19:05:45 -02003260 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003261 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003262
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003263 if (INTEL_INFO(dev)->gen >= 9) {
3264 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3265 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3266 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3267 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3268 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3269 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3270 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303271 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3272 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003273 default:
3274 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3275 }
3276 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003277 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303278 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3279 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3280 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3281 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3282 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3283 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3284 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003285 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303286 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003287 }
Wayne Boyer666a4532015-12-09 12:29:35 -08003288 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003289 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303290 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3291 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3292 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3293 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3294 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3295 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3296 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003297 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303298 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003299 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003300 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003301 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303302 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3303 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3304 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3305 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3306 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003307 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303308 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003309 }
3310 } else {
3311 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303312 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3313 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3314 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3315 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3316 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3317 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3318 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003319 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303320 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003321 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003322 }
3323}
3324
Daniel Vetter5829975c2015-04-16 11:36:52 +02003325static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003326{
3327 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3328 struct drm_i915_private *dev_priv = dev->dev_private;
3329 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003330 struct intel_crtc *intel_crtc =
3331 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003332 unsigned long demph_reg_value, preemph_reg_value,
3333 uniqtranscale_reg_value;
3334 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003335 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003336 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003337
3338 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303339 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003340 preemph_reg_value = 0x0004000;
3341 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303342 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003343 demph_reg_value = 0x2B405555;
3344 uniqtranscale_reg_value = 0x552AB83A;
3345 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303346 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003347 demph_reg_value = 0x2B404040;
3348 uniqtranscale_reg_value = 0x5548B83A;
3349 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303350 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003351 demph_reg_value = 0x2B245555;
3352 uniqtranscale_reg_value = 0x5560B83A;
3353 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303354 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003355 demph_reg_value = 0x2B405555;
3356 uniqtranscale_reg_value = 0x5598DA3A;
3357 break;
3358 default:
3359 return 0;
3360 }
3361 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303362 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003363 preemph_reg_value = 0x0002000;
3364 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303365 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003366 demph_reg_value = 0x2B404040;
3367 uniqtranscale_reg_value = 0x5552B83A;
3368 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303369 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003370 demph_reg_value = 0x2B404848;
3371 uniqtranscale_reg_value = 0x5580B83A;
3372 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303373 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003374 demph_reg_value = 0x2B404040;
3375 uniqtranscale_reg_value = 0x55ADDA3A;
3376 break;
3377 default:
3378 return 0;
3379 }
3380 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303381 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003382 preemph_reg_value = 0x0000000;
3383 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303384 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003385 demph_reg_value = 0x2B305555;
3386 uniqtranscale_reg_value = 0x5570B83A;
3387 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303388 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003389 demph_reg_value = 0x2B2B4040;
3390 uniqtranscale_reg_value = 0x55ADDA3A;
3391 break;
3392 default:
3393 return 0;
3394 }
3395 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303396 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003397 preemph_reg_value = 0x0006000;
3398 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303399 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003400 demph_reg_value = 0x1B405555;
3401 uniqtranscale_reg_value = 0x55ADDA3A;
3402 break;
3403 default:
3404 return 0;
3405 }
3406 break;
3407 default:
3408 return 0;
3409 }
3410
Ville Syrjäläa5805162015-05-26 20:42:30 +03003411 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003412 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3413 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3414 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003415 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003416 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3417 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3418 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3419 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003420 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003421
3422 return 0;
3423}
3424
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003425static bool chv_need_uniq_trans_scale(uint8_t train_set)
3426{
3427 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3428 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3429}
3430
Daniel Vetter5829975c2015-04-16 11:36:52 +02003431static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003432{
3433 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3434 struct drm_i915_private *dev_priv = dev->dev_private;
3435 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3436 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003437 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003438 uint8_t train_set = intel_dp->train_set[0];
3439 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003440 enum pipe pipe = intel_crtc->pipe;
3441 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003442
3443 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303444 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003445 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303446 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003447 deemph_reg_value = 128;
3448 margin_reg_value = 52;
3449 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303450 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003451 deemph_reg_value = 128;
3452 margin_reg_value = 77;
3453 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303454 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003455 deemph_reg_value = 128;
3456 margin_reg_value = 102;
3457 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303458 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003459 deemph_reg_value = 128;
3460 margin_reg_value = 154;
3461 /* FIXME extra to set for 1200 */
3462 break;
3463 default:
3464 return 0;
3465 }
3466 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303467 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003468 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303469 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003470 deemph_reg_value = 85;
3471 margin_reg_value = 78;
3472 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303473 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003474 deemph_reg_value = 85;
3475 margin_reg_value = 116;
3476 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303477 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003478 deemph_reg_value = 85;
3479 margin_reg_value = 154;
3480 break;
3481 default:
3482 return 0;
3483 }
3484 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303485 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003486 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303487 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003488 deemph_reg_value = 64;
3489 margin_reg_value = 104;
3490 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303491 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003492 deemph_reg_value = 64;
3493 margin_reg_value = 154;
3494 break;
3495 default:
3496 return 0;
3497 }
3498 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303499 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003500 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303501 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003502 deemph_reg_value = 43;
3503 margin_reg_value = 154;
3504 break;
3505 default:
3506 return 0;
3507 }
3508 break;
3509 default:
3510 return 0;
3511 }
3512
Ville Syrjäläa5805162015-05-26 20:42:30 +03003513 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003514
3515 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003516 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3517 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003518 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3519 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003520 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3521
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003522 if (intel_crtc->config->lane_count > 2) {
3523 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3524 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3525 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3526 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3527 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3528 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003529
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003530 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3531 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3532 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3533 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3534
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003535 if (intel_crtc->config->lane_count > 2) {
3536 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3537 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3538 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3539 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3540 }
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003541
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003542 /* Program swing deemph */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003543 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003544 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3545 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3546 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3547 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3548 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003549
3550 /* Program swing margin */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003551 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003552 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003553
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003554 val &= ~DPIO_SWING_MARGIN000_MASK;
3555 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003556
3557 /*
3558 * Supposedly this value shouldn't matter when unique transition
3559 * scale is disabled, but in fact it does matter. Let's just
3560 * always program the same value and hope it's OK.
3561 */
3562 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3563 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3564
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003565 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3566 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003567
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003568 /*
3569 * The document said it needs to set bit 27 for ch0 and bit 26
3570 * for ch1. Might be a typo in the doc.
3571 * For now, for this unique transition scale selection, set bit
3572 * 27 for ch0 and ch1.
3573 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003574 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003575 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003576 if (chv_need_uniq_trans_scale(train_set))
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003577 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003578 else
3579 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3580 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003581 }
3582
3583 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003584 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3585 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3586 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3587
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003588 if (intel_crtc->config->lane_count > 2) {
3589 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3590 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3591 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3592 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003593
Ville Syrjäläa5805162015-05-26 20:42:30 +03003594 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003595
3596 return 0;
3597}
3598
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003599static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003600gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003601{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003602 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003603
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003604 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303605 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003606 default:
3607 signal_levels |= DP_VOLTAGE_0_4;
3608 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303609 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003610 signal_levels |= DP_VOLTAGE_0_6;
3611 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303612 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003613 signal_levels |= DP_VOLTAGE_0_8;
3614 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303615 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003616 signal_levels |= DP_VOLTAGE_1_2;
3617 break;
3618 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003619 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303620 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003621 default:
3622 signal_levels |= DP_PRE_EMPHASIS_0;
3623 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303624 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003625 signal_levels |= DP_PRE_EMPHASIS_3_5;
3626 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303627 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003628 signal_levels |= DP_PRE_EMPHASIS_6;
3629 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303630 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003631 signal_levels |= DP_PRE_EMPHASIS_9_5;
3632 break;
3633 }
3634 return signal_levels;
3635}
3636
Zhenyu Wange3421a12010-04-08 09:43:27 +08003637/* Gen6's DP voltage swing and pre-emphasis control */
3638static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003639gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003640{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003641 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3642 DP_TRAIN_PRE_EMPHASIS_MASK);
3643 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303644 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3645 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003646 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303647 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003648 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303649 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3650 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003651 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303652 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3653 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003654 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303655 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3656 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003657 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003658 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003659 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3660 "0x%x\n", signal_levels);
3661 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003662 }
3663}
3664
Keith Packard1a2eb462011-11-16 16:26:07 -08003665/* Gen7's DP voltage swing and pre-emphasis control */
3666static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003667gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003668{
3669 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3670 DP_TRAIN_PRE_EMPHASIS_MASK);
3671 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303672 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003673 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303674 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003675 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303676 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003677 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3678
Sonika Jindalbd600182014-08-08 16:23:41 +05303679 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003680 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303681 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003682 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3683
Sonika Jindalbd600182014-08-08 16:23:41 +05303684 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003685 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303686 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003687 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3688
3689 default:
3690 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3691 "0x%x\n", signal_levels);
3692 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3693 }
3694}
3695
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003696void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003697intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003698{
3699 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003700 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003701 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003702 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003703 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003704 uint8_t train_set = intel_dp->train_set[0];
3705
David Weinehallf8896f52015-06-25 11:11:03 +03003706 if (HAS_DDI(dev)) {
3707 signal_levels = ddi_signal_levels(intel_dp);
3708
3709 if (IS_BROXTON(dev))
3710 signal_levels = 0;
3711 else
3712 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003713 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003714 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003715 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003716 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003717 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003718 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003719 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003720 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003721 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003722 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3723 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003724 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003725 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3726 }
3727
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303728 if (mask)
3729 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3730
3731 DRM_DEBUG_KMS("Using vswing level %d\n",
3732 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3733 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3734 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3735 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003736
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003737 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003738
3739 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3740 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003741}
3742
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003743void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003744intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3745 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003746{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003747 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003748 struct drm_i915_private *dev_priv =
3749 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003750
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003751 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003752
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003753 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003754 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003755}
3756
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003757void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003758{
3759 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3760 struct drm_device *dev = intel_dig_port->base.base.dev;
3761 struct drm_i915_private *dev_priv = dev->dev_private;
3762 enum port port = intel_dig_port->port;
3763 uint32_t val;
3764
3765 if (!HAS_DDI(dev))
3766 return;
3767
3768 val = I915_READ(DP_TP_CTL(port));
3769 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3770 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3771 I915_WRITE(DP_TP_CTL(port), val);
3772
3773 /*
3774 * On PORT_A we can have only eDP in SST mode. There the only reason
3775 * we need to set idle transmission mode is to work around a HW issue
3776 * where we enable the pipe while not in idle link-training mode.
3777 * In this case there is requirement to wait for a minimum number of
3778 * idle patterns to be sent.
3779 */
3780 if (port == PORT_A)
3781 return;
3782
3783 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3784 1))
3785 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3786}
3787
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003788static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003789intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003790{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003791 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003792 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003793 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003794 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003795 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003796 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003797
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003798 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003799 return;
3800
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003801 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003802 return;
3803
Zhao Yakui28c97732009-10-09 11:39:41 +08003804 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003805
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003806 if ((IS_GEN7(dev) && port == PORT_A) ||
3807 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003808 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003809 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003810 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003811 if (IS_CHERRYVIEW(dev))
3812 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3813 else
3814 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003815 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003816 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003817 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003818 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003819
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003820 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3821 I915_WRITE(intel_dp->output_reg, DP);
3822 POSTING_READ(intel_dp->output_reg);
3823
3824 /*
3825 * HW workaround for IBX, we need to move the port
3826 * to transcoder A after disabling it to allow the
3827 * matching HDMI port to be enabled on transcoder A.
3828 */
3829 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003830 /*
3831 * We get CPU/PCH FIFO underruns on the other pipe when
3832 * doing the workaround. Sweep them under the rug.
3833 */
3834 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3835 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3836
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003837 /* always enable with pattern 1 (as per spec) */
3838 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3839 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3840 I915_WRITE(intel_dp->output_reg, DP);
3841 POSTING_READ(intel_dp->output_reg);
3842
3843 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003844 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003845 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003846
3847 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3848 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3849 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003850 }
3851
Keith Packardf01eca22011-09-28 16:48:10 -07003852 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003853
3854 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003855}
3856
Keith Packard26d61aa2011-07-25 20:01:09 -07003857static bool
3858intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003859{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003860 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3861 struct drm_device *dev = dig_port->base.base.dev;
3862 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303863 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003864
Jani Nikula9d1a1032014-03-14 16:51:15 +02003865 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3866 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003867 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003868
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003869 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003870
Adam Jacksonedb39242012-09-18 10:58:49 -04003871 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3872 return false; /* DPCD not present */
3873
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003874 /* Check if the panel supports PSR */
3875 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003876 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003877 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3878 intel_dp->psr_dpcd,
3879 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003880 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3881 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003882 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003883 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303884
3885 if (INTEL_INFO(dev)->gen >= 9 &&
3886 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3887 uint8_t frame_sync_cap;
3888
3889 dev_priv->psr.sink_support = true;
3890 intel_dp_dpcd_read_wake(&intel_dp->aux,
3891 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3892 &frame_sync_cap, 1);
3893 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3894 /* PSR2 needs frame sync as well */
3895 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3896 DRM_DEBUG_KMS("PSR2 %s on sink",
3897 dev_priv->psr.psr2_support ? "supported" : "not supported");
3898 }
Jani Nikula50003932013-09-20 16:42:17 +03003899 }
3900
Jani Nikulabc5133d2015-09-03 11:16:07 +03003901 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003902 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003903 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003904
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303905 /* Intermediate frequency support */
3906 if (is_edp(intel_dp) &&
3907 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3908 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3909 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003910 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003911 int i;
3912
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303913 intel_dp_dpcd_read_wake(&intel_dp->aux,
3914 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003915 sink_rates,
3916 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003917
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003918 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3919 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003920
3921 if (val == 0)
3922 break;
3923
Sonika Jindalaf77b972015-05-07 13:59:28 +05303924 /* Value read is in kHz while drm clock is saved in deca-kHz */
3925 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003926 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003927 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303928 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003929
3930 intel_dp_print_rates(intel_dp);
3931
Adam Jacksonedb39242012-09-18 10:58:49 -04003932 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3933 DP_DWN_STRM_PORT_PRESENT))
3934 return true; /* native DP sink */
3935
3936 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3937 return true; /* no per-port downstream info */
3938
Jani Nikula9d1a1032014-03-14 16:51:15 +02003939 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3940 intel_dp->downstream_ports,
3941 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003942 return false; /* downstream port status fetch failed */
3943
3944 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003945}
3946
Adam Jackson0d198322012-05-14 16:05:47 -04003947static void
3948intel_dp_probe_oui(struct intel_dp *intel_dp)
3949{
3950 u8 buf[3];
3951
3952 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3953 return;
3954
Jani Nikula9d1a1032014-03-14 16:51:15 +02003955 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003956 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3957 buf[0], buf[1], buf[2]);
3958
Jani Nikula9d1a1032014-03-14 16:51:15 +02003959 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003960 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3961 buf[0], buf[1], buf[2]);
3962}
3963
Dave Airlie0e32b392014-05-02 14:02:48 +10003964static bool
3965intel_dp_probe_mst(struct intel_dp *intel_dp)
3966{
3967 u8 buf[1];
3968
3969 if (!intel_dp->can_mst)
3970 return false;
3971
3972 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3973 return false;
3974
Dave Airlie0e32b392014-05-02 14:02:48 +10003975 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3976 if (buf[0] & DP_MST_CAP) {
3977 DRM_DEBUG_KMS("Sink is MST capable\n");
3978 intel_dp->is_mst = true;
3979 } else {
3980 DRM_DEBUG_KMS("Sink is not MST capable\n");
3981 intel_dp->is_mst = false;
3982 }
3983 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003984
3985 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3986 return intel_dp->is_mst;
3987}
3988
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003989static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003990{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003991 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003992 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003993 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003994 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003995 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003996 int count = 0;
3997 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003998
3999 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004000 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004001 ret = -EIO;
4002 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004003 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004004
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004005 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004006 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004007 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004008 ret = -EIO;
4009 goto out;
4010 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004011
Rodrigo Vivic6297842015-11-05 10:50:20 -08004012 do {
4013 intel_wait_for_vblank(dev, intel_crtc->pipe);
4014
4015 if (drm_dp_dpcd_readb(&intel_dp->aux,
4016 DP_TEST_SINK_MISC, &buf) < 0) {
4017 ret = -EIO;
4018 goto out;
4019 }
4020 count = buf & DP_TEST_COUNT_MASK;
4021 } while (--attempts && count);
4022
4023 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08004024 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08004025 ret = -ETIMEDOUT;
4026 }
4027
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004028 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004029 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004030 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004031}
4032
4033static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
4034{
4035 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004036 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004037 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4038 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004039 int ret;
4040
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004041 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4042 return -EIO;
4043
4044 if (!(buf & DP_TEST_CRC_SUPPORTED))
4045 return -ENOTTY;
4046
4047 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4048 return -EIO;
4049
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08004050 if (buf & DP_TEST_SINK_START) {
4051 ret = intel_dp_sink_crc_stop(intel_dp);
4052 if (ret)
4053 return ret;
4054 }
4055
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004056 hsw_disable_ips(intel_crtc);
4057
4058 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4059 buf | DP_TEST_SINK_START) < 0) {
4060 hsw_enable_ips(intel_crtc);
4061 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004062 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004063
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004064 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004065 return 0;
4066}
4067
4068int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4069{
4070 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4071 struct drm_device *dev = dig_port->base.base.dev;
4072 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4073 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004074 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004075 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004076
4077 ret = intel_dp_sink_crc_start(intel_dp);
4078 if (ret)
4079 return ret;
4080
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004081 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004082 intel_wait_for_vblank(dev, intel_crtc->pipe);
4083
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004084 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004085 DP_TEST_SINK_MISC, &buf) < 0) {
4086 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004087 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004088 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004089 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004090
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004091 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004092
4093 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004094 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4095 ret = -ETIMEDOUT;
4096 goto stop;
4097 }
4098
4099 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4100 ret = -EIO;
4101 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004102 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004103
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004104stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004105 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004106 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004107}
4108
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004109static bool
4110intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4111{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004112 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4113 DP_DEVICE_SERVICE_IRQ_VECTOR,
4114 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004115}
4116
Dave Airlie0e32b392014-05-02 14:02:48 +10004117static bool
4118intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4119{
4120 int ret;
4121
4122 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4123 DP_SINK_COUNT_ESI,
4124 sink_irq_vector, 14);
4125 if (ret != 14)
4126 return false;
4127
4128 return true;
4129}
4130
Todd Previtec5d5ab72015-04-15 08:38:38 -07004131static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004132{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004133 uint8_t test_result = DP_TEST_ACK;
4134 return test_result;
4135}
4136
4137static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4138{
4139 uint8_t test_result = DP_TEST_NAK;
4140 return test_result;
4141}
4142
4143static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4144{
4145 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004146 struct intel_connector *intel_connector = intel_dp->attached_connector;
4147 struct drm_connector *connector = &intel_connector->base;
4148
4149 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004150 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004151 intel_dp->aux.i2c_defer_count > 6) {
4152 /* Check EDID read for NACKs, DEFERs and corruption
4153 * (DP CTS 1.2 Core r1.1)
4154 * 4.2.2.4 : Failed EDID read, I2C_NAK
4155 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4156 * 4.2.2.6 : EDID corruption detected
4157 * Use failsafe mode for all cases
4158 */
4159 if (intel_dp->aux.i2c_nack_count > 0 ||
4160 intel_dp->aux.i2c_defer_count > 0)
4161 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4162 intel_dp->aux.i2c_nack_count,
4163 intel_dp->aux.i2c_defer_count);
4164 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4165 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304166 struct edid *block = intel_connector->detect_edid;
4167
4168 /* We have to write the checksum
4169 * of the last block read
4170 */
4171 block += intel_connector->detect_edid->extensions;
4172
Todd Previte559be302015-05-04 07:48:20 -07004173 if (!drm_dp_dpcd_write(&intel_dp->aux,
4174 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304175 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004176 1))
Todd Previte559be302015-05-04 07:48:20 -07004177 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4178
4179 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4180 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4181 }
4182
4183 /* Set test active flag here so userspace doesn't interrupt things */
4184 intel_dp->compliance_test_active = 1;
4185
Todd Previtec5d5ab72015-04-15 08:38:38 -07004186 return test_result;
4187}
4188
4189static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4190{
4191 uint8_t test_result = DP_TEST_NAK;
4192 return test_result;
4193}
4194
4195static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4196{
4197 uint8_t response = DP_TEST_NAK;
4198 uint8_t rxdata = 0;
4199 int status = 0;
4200
Todd Previtec5d5ab72015-04-15 08:38:38 -07004201 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4202 if (status <= 0) {
4203 DRM_DEBUG_KMS("Could not read test request from sink\n");
4204 goto update_status;
4205 }
4206
4207 switch (rxdata) {
4208 case DP_TEST_LINK_TRAINING:
4209 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4210 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4211 response = intel_dp_autotest_link_training(intel_dp);
4212 break;
4213 case DP_TEST_LINK_VIDEO_PATTERN:
4214 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4215 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4216 response = intel_dp_autotest_video_pattern(intel_dp);
4217 break;
4218 case DP_TEST_LINK_EDID_READ:
4219 DRM_DEBUG_KMS("EDID test requested\n");
4220 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4221 response = intel_dp_autotest_edid(intel_dp);
4222 break;
4223 case DP_TEST_LINK_PHY_TEST_PATTERN:
4224 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4225 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4226 response = intel_dp_autotest_phy_pattern(intel_dp);
4227 break;
4228 default:
4229 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4230 break;
4231 }
4232
4233update_status:
4234 status = drm_dp_dpcd_write(&intel_dp->aux,
4235 DP_TEST_RESPONSE,
4236 &response, 1);
4237 if (status <= 0)
4238 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004239}
4240
Dave Airlie0e32b392014-05-02 14:02:48 +10004241static int
4242intel_dp_check_mst_status(struct intel_dp *intel_dp)
4243{
4244 bool bret;
4245
4246 if (intel_dp->is_mst) {
4247 u8 esi[16] = { 0 };
4248 int ret = 0;
4249 int retry;
4250 bool handled;
4251 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4252go_again:
4253 if (bret == true) {
4254
4255 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004256 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004257 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004258 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4259 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004260 intel_dp_stop_link_train(intel_dp);
4261 }
4262
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004263 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004264 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4265
4266 if (handled) {
4267 for (retry = 0; retry < 3; retry++) {
4268 int wret;
4269 wret = drm_dp_dpcd_write(&intel_dp->aux,
4270 DP_SINK_COUNT_ESI+1,
4271 &esi[1], 3);
4272 if (wret == 3) {
4273 break;
4274 }
4275 }
4276
4277 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4278 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004279 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004280 goto go_again;
4281 }
4282 } else
4283 ret = 0;
4284
4285 return ret;
4286 } else {
4287 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4288 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4289 intel_dp->is_mst = false;
4290 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4291 /* send a hotplug event */
4292 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4293 }
4294 }
4295 return -EINVAL;
4296}
4297
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004298/*
4299 * According to DP spec
4300 * 5.1.2:
4301 * 1. Read DPCD
4302 * 2. Configure link according to Receiver Capabilities
4303 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4304 * 4. Check link status on receipt of hot-plug interrupt
4305 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004306static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004307intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004308{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004309 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004310 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004311 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004312 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004313
Dave Airlie5b215bc2014-08-05 10:40:20 +10004314 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4315
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304316 /*
4317 * Clearing compliance test variables to allow capturing
4318 * of values for next automated test request.
4319 */
4320 intel_dp->compliance_test_active = 0;
4321 intel_dp->compliance_test_type = 0;
4322 intel_dp->compliance_test_data = 0;
4323
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004324 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004325 return;
4326
Imre Deak1a125d82014-08-18 14:42:46 +03004327 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4328 return;
4329
Keith Packard92fd8fd2011-07-25 19:50:10 -07004330 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004331 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004332 return;
4333 }
4334
Keith Packard92fd8fd2011-07-25 19:50:10 -07004335 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004336 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004337 return;
4338 }
4339
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004340 /* Try to read the source of the interrupt */
4341 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4342 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4343 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004344 drm_dp_dpcd_writeb(&intel_dp->aux,
4345 DP_DEVICE_SERVICE_IRQ_VECTOR,
4346 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004347
4348 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004349 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004350 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4351 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4352 }
4353
Shubhangi Shrivastava14631e92015-10-14 14:56:49 +05304354 /* if link training is requested we should perform it always */
4355 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
4356 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004357 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004358 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004359 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004360 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004361 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004362}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004363
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004364/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004365static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004366intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004367{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004368 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004369 uint8_t type;
4370
4371 if (!intel_dp_get_dpcd(intel_dp))
4372 return connector_status_disconnected;
4373
4374 /* if there's no downstream port, we're done */
4375 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004376 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004377
4378 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004379 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4380 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004381 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004382
4383 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4384 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004385 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004386
Adam Jackson23235172012-09-20 16:42:45 -04004387 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4388 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004389 }
4390
4391 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004392 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004393 return connector_status_connected;
4394
4395 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004396 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4397 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4398 if (type == DP_DS_PORT_TYPE_VGA ||
4399 type == DP_DS_PORT_TYPE_NON_EDID)
4400 return connector_status_unknown;
4401 } else {
4402 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4403 DP_DWN_STRM_PORT_TYPE_MASK;
4404 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4405 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4406 return connector_status_unknown;
4407 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004408
4409 /* Anything else is out of spec, warn and ignore */
4410 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004411 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004412}
4413
4414static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004415edp_detect(struct intel_dp *intel_dp)
4416{
4417 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4418 enum drm_connector_status status;
4419
4420 status = intel_panel_detect(dev);
4421 if (status == connector_status_unknown)
4422 status = connector_status_connected;
4423
4424 return status;
4425}
4426
Jani Nikulab93433c2015-08-20 10:47:36 +03004427static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4428 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004429{
Jani Nikulab93433c2015-08-20 10:47:36 +03004430 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004431
Jani Nikula0df53b72015-08-20 10:47:40 +03004432 switch (port->port) {
4433 case PORT_A:
4434 return true;
4435 case PORT_B:
4436 bit = SDE_PORTB_HOTPLUG;
4437 break;
4438 case PORT_C:
4439 bit = SDE_PORTC_HOTPLUG;
4440 break;
4441 case PORT_D:
4442 bit = SDE_PORTD_HOTPLUG;
4443 break;
4444 default:
4445 MISSING_CASE(port->port);
4446 return false;
4447 }
4448
4449 return I915_READ(SDEISR) & bit;
4450}
4451
4452static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4453 struct intel_digital_port *port)
4454{
4455 u32 bit;
4456
4457 switch (port->port) {
4458 case PORT_A:
4459 return true;
4460 case PORT_B:
4461 bit = SDE_PORTB_HOTPLUG_CPT;
4462 break;
4463 case PORT_C:
4464 bit = SDE_PORTC_HOTPLUG_CPT;
4465 break;
4466 case PORT_D:
4467 bit = SDE_PORTD_HOTPLUG_CPT;
4468 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004469 case PORT_E:
4470 bit = SDE_PORTE_HOTPLUG_SPT;
4471 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004472 default:
4473 MISSING_CASE(port->port);
4474 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004475 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004476
Jani Nikulab93433c2015-08-20 10:47:36 +03004477 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004478}
4479
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004480static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004481 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004482{
Jani Nikula9642c812015-08-20 10:47:41 +03004483 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004484
Jani Nikula9642c812015-08-20 10:47:41 +03004485 switch (port->port) {
4486 case PORT_B:
4487 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4488 break;
4489 case PORT_C:
4490 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4491 break;
4492 case PORT_D:
4493 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4494 break;
4495 default:
4496 MISSING_CASE(port->port);
4497 return false;
4498 }
4499
4500 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4501}
4502
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004503static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4504 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004505{
4506 u32 bit;
4507
4508 switch (port->port) {
4509 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004510 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004511 break;
4512 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004513 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004514 break;
4515 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004516 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004517 break;
4518 default:
4519 MISSING_CASE(port->port);
4520 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004521 }
4522
Jani Nikula1d245982015-08-20 10:47:37 +03004523 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004524}
4525
Jani Nikulae464bfd2015-08-20 10:47:42 +03004526static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304527 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004528{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304529 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4530 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004531 u32 bit;
4532
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304533 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4534 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004535 case PORT_A:
4536 bit = BXT_DE_PORT_HP_DDIA;
4537 break;
4538 case PORT_B:
4539 bit = BXT_DE_PORT_HP_DDIB;
4540 break;
4541 case PORT_C:
4542 bit = BXT_DE_PORT_HP_DDIC;
4543 break;
4544 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304545 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004546 return false;
4547 }
4548
4549 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4550}
4551
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004552/*
4553 * intel_digital_port_connected - is the specified port connected?
4554 * @dev_priv: i915 private structure
4555 * @port: the port to test
4556 *
4557 * Return %true if @port is connected, %false otherwise.
4558 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304559bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004560 struct intel_digital_port *port)
4561{
Jani Nikula0df53b72015-08-20 10:47:40 +03004562 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004563 return ibx_digital_port_connected(dev_priv, port);
Jani Nikula0df53b72015-08-20 10:47:40 +03004564 if (HAS_PCH_SPLIT(dev_priv))
4565 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004566 else if (IS_BROXTON(dev_priv))
4567 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004568 else if (IS_GM45(dev_priv))
4569 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004570 else
4571 return g4x_digital_port_connected(dev_priv, port);
4572}
4573
Keith Packard8c241fe2011-09-28 16:38:44 -07004574static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004575intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004576{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004577 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004578
Jani Nikula9cd300e2012-10-19 14:51:52 +03004579 /* use cached edid if we have one */
4580 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004581 /* invalid edid */
4582 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004583 return NULL;
4584
Jani Nikula55e9ede2013-10-01 10:38:54 +03004585 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004586 } else
4587 return drm_get_edid(&intel_connector->base,
4588 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004589}
4590
Chris Wilsonbeb60602014-09-02 20:04:00 +01004591static void
4592intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004593{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004594 struct intel_connector *intel_connector = intel_dp->attached_connector;
4595 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004596
Chris Wilsonbeb60602014-09-02 20:04:00 +01004597 edid = intel_dp_get_edid(intel_dp);
4598 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004599
Chris Wilsonbeb60602014-09-02 20:04:00 +01004600 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4601 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4602 else
4603 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4604}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004605
Chris Wilsonbeb60602014-09-02 20:04:00 +01004606static void
4607intel_dp_unset_edid(struct intel_dp *intel_dp)
4608{
4609 struct intel_connector *intel_connector = intel_dp->attached_connector;
4610
4611 kfree(intel_connector->detect_edid);
4612 intel_connector->detect_edid = NULL;
4613
4614 intel_dp->has_audio = false;
4615}
4616
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004617static enum drm_connector_status
4618intel_dp_detect(struct drm_connector *connector, bool force)
4619{
4620 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004621 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4622 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004623 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004624 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004625 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004626 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004627 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004628
Chris Wilson164c8592013-07-20 20:27:08 +01004629 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004630 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004631 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004632
Dave Airlie0e32b392014-05-02 14:02:48 +10004633 if (intel_dp->is_mst) {
4634 /* MST devices are disconnected from a monitor POV */
4635 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4636 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004637 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004638 }
4639
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004640 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4641 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004642
Chris Wilsond410b562014-09-02 20:03:59 +01004643 /* Can't disconnect eDP, but you can close the lid... */
4644 if (is_edp(intel_dp))
4645 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004646 else if (intel_digital_port_connected(to_i915(dev),
4647 dp_to_dig_port(intel_dp)))
4648 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004649 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004650 status = connector_status_disconnected;
4651
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304652 if (status != connector_status_connected) {
4653 intel_dp->compliance_test_active = 0;
4654 intel_dp->compliance_test_type = 0;
4655 intel_dp->compliance_test_data = 0;
4656
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004657 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304658 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004659
Adam Jackson0d198322012-05-14 16:05:47 -04004660 intel_dp_probe_oui(intel_dp);
4661
Dave Airlie0e32b392014-05-02 14:02:48 +10004662 ret = intel_dp_probe_mst(intel_dp);
4663 if (ret) {
4664 /* if we are in MST mode then this connector
4665 won't appear connected or have anything with EDID on it */
4666 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4667 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4668 status = connector_status_disconnected;
4669 goto out;
4670 }
4671
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304672 /*
4673 * Clearing NACK and defer counts to get their exact values
4674 * while reading EDID which are required by Compliance tests
4675 * 4.2.2.4 and 4.2.2.5
4676 */
4677 intel_dp->aux.i2c_nack_count = 0;
4678 intel_dp->aux.i2c_defer_count = 0;
4679
Chris Wilsonbeb60602014-09-02 20:04:00 +01004680 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004681
Paulo Zanonid63885d2012-10-26 19:05:49 -02004682 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4683 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004684 status = connector_status_connected;
4685
Todd Previte09b1eb12015-04-20 15:27:34 -07004686 /* Try to read the source of the interrupt */
4687 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4688 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4689 /* Clear interrupt source */
4690 drm_dp_dpcd_writeb(&intel_dp->aux,
4691 DP_DEVICE_SERVICE_IRQ_VECTOR,
4692 sink_irq_vector);
4693
4694 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4695 intel_dp_handle_test_request(intel_dp);
4696 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4697 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4698 }
4699
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004700out:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004701 intel_display_power_put(to_i915(dev), power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004702 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004703}
4704
Chris Wilsonbeb60602014-09-02 20:04:00 +01004705static void
4706intel_dp_force(struct drm_connector *connector)
4707{
4708 struct intel_dp *intel_dp = intel_attached_dp(connector);
4709 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004710 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004711 enum intel_display_power_domain power_domain;
4712
4713 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4714 connector->base.id, connector->name);
4715 intel_dp_unset_edid(intel_dp);
4716
4717 if (connector->status != connector_status_connected)
4718 return;
4719
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004720 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4721 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004722
4723 intel_dp_set_edid(intel_dp);
4724
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004725 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004726
4727 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4728 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4729}
4730
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004731static int intel_dp_get_modes(struct drm_connector *connector)
4732{
Jani Nikuladd06f902012-10-19 14:51:50 +03004733 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004734 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004735
Chris Wilsonbeb60602014-09-02 20:04:00 +01004736 edid = intel_connector->detect_edid;
4737 if (edid) {
4738 int ret = intel_connector_update_modes(connector, edid);
4739 if (ret)
4740 return ret;
4741 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004742
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004743 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004744 if (is_edp(intel_attached_dp(connector)) &&
4745 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004746 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004747
4748 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004749 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004750 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004751 drm_mode_probed_add(connector, mode);
4752 return 1;
4753 }
4754 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004755
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004756 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004757}
4758
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004759static bool
4760intel_dp_detect_audio(struct drm_connector *connector)
4761{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004762 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004763 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004764
Chris Wilsonbeb60602014-09-02 20:04:00 +01004765 edid = to_intel_connector(connector)->detect_edid;
4766 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004767 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004768
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004769 return has_audio;
4770}
4771
Chris Wilsonf6849602010-09-19 09:29:33 +01004772static int
4773intel_dp_set_property(struct drm_connector *connector,
4774 struct drm_property *property,
4775 uint64_t val)
4776{
Chris Wilsone953fd72011-02-21 22:23:52 +00004777 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004778 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004779 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4780 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004781 int ret;
4782
Rob Clark662595d2012-10-11 20:36:04 -05004783 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004784 if (ret)
4785 return ret;
4786
Chris Wilson3f43c482011-05-12 22:17:24 +01004787 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004788 int i = val;
4789 bool has_audio;
4790
4791 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004792 return 0;
4793
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004794 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004795
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004796 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004797 has_audio = intel_dp_detect_audio(connector);
4798 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004799 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004800
4801 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004802 return 0;
4803
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004804 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004805 goto done;
4806 }
4807
Chris Wilsone953fd72011-02-21 22:23:52 +00004808 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004809 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004810 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004811
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004812 switch (val) {
4813 case INTEL_BROADCAST_RGB_AUTO:
4814 intel_dp->color_range_auto = true;
4815 break;
4816 case INTEL_BROADCAST_RGB_FULL:
4817 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004818 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004819 break;
4820 case INTEL_BROADCAST_RGB_LIMITED:
4821 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004822 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004823 break;
4824 default:
4825 return -EINVAL;
4826 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004827
4828 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004829 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004830 return 0;
4831
Chris Wilsone953fd72011-02-21 22:23:52 +00004832 goto done;
4833 }
4834
Yuly Novikov53b41832012-10-26 12:04:00 +03004835 if (is_edp(intel_dp) &&
4836 property == connector->dev->mode_config.scaling_mode_property) {
4837 if (val == DRM_MODE_SCALE_NONE) {
4838 DRM_DEBUG_KMS("no scaling not supported\n");
4839 return -EINVAL;
4840 }
4841
4842 if (intel_connector->panel.fitting_mode == val) {
4843 /* the eDP scaling property is not changed */
4844 return 0;
4845 }
4846 intel_connector->panel.fitting_mode = val;
4847
4848 goto done;
4849 }
4850
Chris Wilsonf6849602010-09-19 09:29:33 +01004851 return -EINVAL;
4852
4853done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004854 if (intel_encoder->base.crtc)
4855 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004856
4857 return 0;
4858}
4859
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004860static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004861intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004862{
Jani Nikula1d508702012-10-19 14:51:49 +03004863 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004864
Chris Wilson10e972d2014-09-04 21:43:45 +01004865 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004866
Jani Nikula9cd300e2012-10-19 14:51:52 +03004867 if (!IS_ERR_OR_NULL(intel_connector->edid))
4868 kfree(intel_connector->edid);
4869
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004870 /* Can't call is_edp() since the encoder may have been destroyed
4871 * already. */
4872 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004873 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004874
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004875 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004876 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004877}
4878
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004879void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004880{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004881 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4882 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004883
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02004884 intel_dp_aux_fini(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004885 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004886 if (is_edp(intel_dp)) {
4887 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004888 /*
4889 * vdd might still be enabled do to the delayed vdd off.
4890 * Make sure vdd is actually turned off here.
4891 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004892 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004893 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004894 pps_unlock(intel_dp);
4895
Clint Taylor01527b32014-07-07 13:01:46 -07004896 if (intel_dp->edp_notifier.notifier_call) {
4897 unregister_reboot_notifier(&intel_dp->edp_notifier);
4898 intel_dp->edp_notifier.notifier_call = NULL;
4899 }
Keith Packardbd943152011-09-18 23:09:52 -07004900 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004901 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004902 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004903}
4904
Imre Deak07f9cd02014-08-18 14:42:45 +03004905static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4906{
4907 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4908
4909 if (!is_edp(intel_dp))
4910 return;
4911
Ville Syrjälä951468f2014-09-04 14:55:31 +03004912 /*
4913 * vdd might still be enabled do to the delayed vdd off.
4914 * Make sure vdd is actually turned off here.
4915 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004916 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004917 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004918 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004919 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004920}
4921
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004922static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4923{
4924 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4925 struct drm_device *dev = intel_dig_port->base.base.dev;
4926 struct drm_i915_private *dev_priv = dev->dev_private;
4927 enum intel_display_power_domain power_domain;
4928
4929 lockdep_assert_held(&dev_priv->pps_mutex);
4930
4931 if (!edp_have_panel_vdd(intel_dp))
4932 return;
4933
4934 /*
4935 * The VDD bit needs a power domain reference, so if the bit is
4936 * already enabled when we boot or resume, grab this reference and
4937 * schedule a vdd off, so we don't hold on to the reference
4938 * indefinitely.
4939 */
4940 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004941 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004942 intel_display_power_get(dev_priv, power_domain);
4943
4944 edp_panel_vdd_schedule_off(intel_dp);
4945}
4946
Imre Deak6d93c0c2014-07-31 14:03:36 +03004947static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4948{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004949 struct intel_dp *intel_dp;
4950
4951 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4952 return;
4953
4954 intel_dp = enc_to_intel_dp(encoder);
4955
4956 pps_lock(intel_dp);
4957
4958 /*
4959 * Read out the current power sequencer assignment,
4960 * in case the BIOS did something with it.
4961 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004962 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004963 vlv_initial_power_sequencer_setup(intel_dp);
4964
4965 intel_edp_panel_vdd_sanitize(intel_dp);
4966
4967 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004968}
4969
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004970static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004971 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004972 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004973 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004974 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004975 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004976 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004977 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004978 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004979 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004980};
4981
4982static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4983 .get_modes = intel_dp_get_modes,
4984 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004985 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004986};
4987
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004988static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004989 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004990 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004991};
4992
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004993enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004994intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4995{
4996 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004997 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004998 struct drm_device *dev = intel_dig_port->base.base.dev;
4999 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03005000 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005001 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005002
Takashi Iwai25400582015-11-19 12:09:56 +01005003 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
5004 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Dave Airlie0e32b392014-05-02 14:02:48 +10005005 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10005006
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005007 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5008 /*
5009 * vdd off can generate a long pulse on eDP which
5010 * would require vdd on to handle it, and thus we
5011 * would end up in an endless cycle of
5012 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5013 */
5014 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5015 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005016 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005017 }
5018
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005019 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5020 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005021 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005022
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005023 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03005024 intel_display_power_get(dev_priv, power_domain);
5025
Dave Airlie0e32b392014-05-02 14:02:48 +10005026 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03005027 /* indicate that we need to restart link training */
5028 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10005029
Jani Nikula7e66bcf2015-08-20 10:47:39 +03005030 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
5031 goto mst_fail;
Dave Airlie0e32b392014-05-02 14:02:48 +10005032
5033 if (!intel_dp_get_dpcd(intel_dp)) {
5034 goto mst_fail;
5035 }
5036
5037 intel_dp_probe_oui(intel_dp);
5038
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005039 if (!intel_dp_probe_mst(intel_dp)) {
5040 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
5041 intel_dp_check_link_status(intel_dp);
5042 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005043 goto mst_fail;
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005044 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005045 } else {
5046 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03005047 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10005048 goto mst_fail;
5049 }
5050
5051 if (!intel_dp->is_mst) {
Dave Airlie5b215bc2014-08-05 10:40:20 +10005052 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10005053 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10005054 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005055 }
5056 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005057
5058 ret = IRQ_HANDLED;
5059
Imre Deak1c767b32014-08-18 14:42:42 +03005060 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005061mst_fail:
5062 /* if we were in MST mode, and device is not there get out of MST mode */
5063 if (intel_dp->is_mst) {
5064 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5065 intel_dp->is_mst = false;
5066 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5067 }
Imre Deak1c767b32014-08-18 14:42:42 +03005068put_power:
5069 intel_display_power_put(dev_priv, power_domain);
5070
5071 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005072}
5073
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005074/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005075bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005076{
5077 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005078 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005079 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005080 static const short port_mapping[] = {
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005081 [PORT_B] = DVO_PORT_DPB,
5082 [PORT_C] = DVO_PORT_DPC,
5083 [PORT_D] = DVO_PORT_DPD,
5084 [PORT_E] = DVO_PORT_DPE,
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005085 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005086
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005087 /*
5088 * eDP not supported on g4x. so bail out early just
5089 * for a bit extra safety in case the VBT is bonkers.
5090 */
5091 if (INTEL_INFO(dev)->gen < 5)
5092 return false;
5093
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005094 if (port == PORT_A)
5095 return true;
5096
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005097 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005098 return false;
5099
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005100 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5101 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005102
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005103 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005104 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5105 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005106 return true;
5107 }
5108 return false;
5109}
5110
Dave Airlie0e32b392014-05-02 14:02:48 +10005111void
Chris Wilsonf6849602010-09-19 09:29:33 +01005112intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5113{
Yuly Novikov53b41832012-10-26 12:04:00 +03005114 struct intel_connector *intel_connector = to_intel_connector(connector);
5115
Chris Wilson3f43c482011-05-12 22:17:24 +01005116 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005117 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005118 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005119
5120 if (is_edp(intel_dp)) {
5121 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005122 drm_object_attach_property(
5123 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005124 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005125 DRM_MODE_SCALE_ASPECT);
5126 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005127 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005128}
5129
Imre Deakdada1a92014-01-29 13:25:41 +02005130static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5131{
Abhay Kumard28d4732016-01-22 17:39:04 -08005132 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02005133 intel_dp->last_power_on = jiffies;
5134 intel_dp->last_backlight_off = jiffies;
5135}
5136
Daniel Vetter67a54562012-10-20 20:57:45 +02005137static void
5138intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005139 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005140{
5141 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005142 struct edp_power_seq cur, vbt, spec,
5143 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305144 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005145 i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005146
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005147 lockdep_assert_held(&dev_priv->pps_mutex);
5148
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005149 /* already initialized? */
5150 if (final->t11_t12 != 0)
5151 return;
5152
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305153 if (IS_BROXTON(dev)) {
5154 /*
5155 * TODO: BXT has 2 sets of PPS registers.
5156 * Correct Register for Broxton need to be identified
5157 * using VBT. hardcoding for now
5158 */
5159 pp_ctrl_reg = BXT_PP_CONTROL(0);
5160 pp_on_reg = BXT_PP_ON_DELAYS(0);
5161 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5162 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005163 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005164 pp_on_reg = PCH_PP_ON_DELAYS;
5165 pp_off_reg = PCH_PP_OFF_DELAYS;
5166 pp_div_reg = PCH_PP_DIVISOR;
5167 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005168 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5169
5170 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5171 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5172 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5173 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005174 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005175
5176 /* Workaround: Need to write PP_CONTROL with the unlock key as
5177 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305178 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005179
Jesse Barnes453c5422013-03-28 09:55:41 -07005180 pp_on = I915_READ(pp_on_reg);
5181 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305182 if (!IS_BROXTON(dev)) {
5183 I915_WRITE(pp_ctrl_reg, pp_ctl);
5184 pp_div = I915_READ(pp_div_reg);
5185 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005186
5187 /* Pull timing values out of registers */
5188 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5189 PANEL_POWER_UP_DELAY_SHIFT;
5190
5191 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5192 PANEL_LIGHT_ON_DELAY_SHIFT;
5193
5194 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5195 PANEL_LIGHT_OFF_DELAY_SHIFT;
5196
5197 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5198 PANEL_POWER_DOWN_DELAY_SHIFT;
5199
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305200 if (IS_BROXTON(dev)) {
5201 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5202 BXT_POWER_CYCLE_DELAY_SHIFT;
5203 if (tmp > 0)
5204 cur.t11_t12 = (tmp - 1) * 1000;
5205 else
5206 cur.t11_t12 = 0;
5207 } else {
5208 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005209 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305210 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005211
5212 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5213 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5214
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005215 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005216
5217 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5218 * our hw here, which are all in 100usec. */
5219 spec.t1_t3 = 210 * 10;
5220 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5221 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5222 spec.t10 = 500 * 10;
5223 /* This one is special and actually in units of 100ms, but zero
5224 * based in the hw (so we need to add 100 ms). But the sw vbt
5225 * table multiplies it with 1000 to make it in units of 100usec,
5226 * too. */
5227 spec.t11_t12 = (510 + 100) * 10;
5228
5229 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5230 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5231
5232 /* Use the max of the register settings and vbt. If both are
5233 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005234#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005235 spec.field : \
5236 max(cur.field, vbt.field))
5237 assign_final(t1_t3);
5238 assign_final(t8);
5239 assign_final(t9);
5240 assign_final(t10);
5241 assign_final(t11_t12);
5242#undef assign_final
5243
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005244#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005245 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5246 intel_dp->backlight_on_delay = get_delay(t8);
5247 intel_dp->backlight_off_delay = get_delay(t9);
5248 intel_dp->panel_power_down_delay = get_delay(t10);
5249 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5250#undef get_delay
5251
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005252 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5253 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5254 intel_dp->panel_power_cycle_delay);
5255
5256 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5257 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005258}
5259
5260static void
5261intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005262 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005263{
5264 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005265 u32 pp_on, pp_off, pp_div, port_sel = 0;
5266 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005267 i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005268 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005269 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005270
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005271 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005272
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305273 if (IS_BROXTON(dev)) {
5274 /*
5275 * TODO: BXT has 2 sets of PPS registers.
5276 * Correct Register for Broxton need to be identified
5277 * using VBT. hardcoding for now
5278 */
5279 pp_ctrl_reg = BXT_PP_CONTROL(0);
5280 pp_on_reg = BXT_PP_ON_DELAYS(0);
5281 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5282
5283 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005284 pp_on_reg = PCH_PP_ON_DELAYS;
5285 pp_off_reg = PCH_PP_OFF_DELAYS;
5286 pp_div_reg = PCH_PP_DIVISOR;
5287 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005288 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5289
5290 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5291 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5292 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005293 }
5294
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005295 /*
5296 * And finally store the new values in the power sequencer. The
5297 * backlight delays are set to 1 because we do manual waits on them. For
5298 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5299 * we'll end up waiting for the backlight off delay twice: once when we
5300 * do the manual sleep, and once when we disable the panel and wait for
5301 * the PP_STATUS bit to become zero.
5302 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005303 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005304 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5305 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005306 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005307 /* Compute the divisor for the pp clock, simply match the Bspec
5308 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305309 if (IS_BROXTON(dev)) {
5310 pp_div = I915_READ(pp_ctrl_reg);
5311 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5312 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5313 << BXT_POWER_CYCLE_DELAY_SHIFT);
5314 } else {
5315 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5316 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5317 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5318 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005319
5320 /* Haswell doesn't have any port selection bits for the panel
5321 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08005322 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005323 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005324 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005325 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005326 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005327 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005328 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005329 }
5330
Jesse Barnes453c5422013-03-28 09:55:41 -07005331 pp_on |= port_sel;
5332
5333 I915_WRITE(pp_on_reg, pp_on);
5334 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305335 if (IS_BROXTON(dev))
5336 I915_WRITE(pp_ctrl_reg, pp_div);
5337 else
5338 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005339
Daniel Vetter67a54562012-10-20 20:57:45 +02005340 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005341 I915_READ(pp_on_reg),
5342 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305343 IS_BROXTON(dev) ?
5344 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005345 I915_READ(pp_div_reg));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005346}
5347
Vandana Kannanb33a2812015-02-13 15:33:03 +05305348/**
5349 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5350 * @dev: DRM device
5351 * @refresh_rate: RR to be programmed
5352 *
5353 * This function gets called when refresh rate (RR) has to be changed from
5354 * one frequency to another. Switches can be between high and low RR
5355 * supported by the panel or to any other RR based on media playback (in
5356 * this case, RR value needs to be passed from user space).
5357 *
5358 * The caller of this function needs to take a lock on dev_priv->drrs.
5359 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305360static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305361{
5362 struct drm_i915_private *dev_priv = dev->dev_private;
5363 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305364 struct intel_digital_port *dig_port = NULL;
5365 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005366 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305367 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305368 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305369
5370 if (refresh_rate <= 0) {
5371 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5372 return;
5373 }
5374
Vandana Kannan96178ee2015-01-10 02:25:56 +05305375 if (intel_dp == NULL) {
5376 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305377 return;
5378 }
5379
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005380 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005381 * FIXME: This needs proper synchronization with psr state for some
5382 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005383 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305384
Vandana Kannan96178ee2015-01-10 02:25:56 +05305385 dig_port = dp_to_dig_port(intel_dp);
5386 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005387 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305388
5389 if (!intel_crtc) {
5390 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5391 return;
5392 }
5393
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005394 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305395
Vandana Kannan96178ee2015-01-10 02:25:56 +05305396 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305397 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5398 return;
5399 }
5400
Vandana Kannan96178ee2015-01-10 02:25:56 +05305401 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5402 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305403 index = DRRS_LOW_RR;
5404
Vandana Kannan96178ee2015-01-10 02:25:56 +05305405 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305406 DRM_DEBUG_KMS(
5407 "DRRS requested for previously set RR...ignoring\n");
5408 return;
5409 }
5410
5411 if (!intel_crtc->active) {
5412 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5413 return;
5414 }
5415
Durgadoss R44395bf2015-02-13 15:33:02 +05305416 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305417 switch (index) {
5418 case DRRS_HIGH_RR:
5419 intel_dp_set_m_n(intel_crtc, M1_N1);
5420 break;
5421 case DRRS_LOW_RR:
5422 intel_dp_set_m_n(intel_crtc, M2_N2);
5423 break;
5424 case DRRS_MAX_RR:
5425 default:
5426 DRM_ERROR("Unsupported refreshrate type\n");
5427 }
5428 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005429 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005430 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305431
Ville Syrjälä649636e2015-09-22 19:50:01 +03005432 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305433 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005434 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305435 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5436 else
5437 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305438 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005439 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305440 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5441 else
5442 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305443 }
5444 I915_WRITE(reg, val);
5445 }
5446
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305447 dev_priv->drrs.refresh_rate_type = index;
5448
5449 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5450}
5451
Vandana Kannanb33a2812015-02-13 15:33:03 +05305452/**
5453 * intel_edp_drrs_enable - init drrs struct if supported
5454 * @intel_dp: DP struct
5455 *
5456 * Initializes frontbuffer_bits and drrs.dp
5457 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305458void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5459{
5460 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5461 struct drm_i915_private *dev_priv = dev->dev_private;
5462 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5463 struct drm_crtc *crtc = dig_port->base.base.crtc;
5464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5465
5466 if (!intel_crtc->config->has_drrs) {
5467 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5468 return;
5469 }
5470
5471 mutex_lock(&dev_priv->drrs.mutex);
5472 if (WARN_ON(dev_priv->drrs.dp)) {
5473 DRM_ERROR("DRRS already enabled\n");
5474 goto unlock;
5475 }
5476
5477 dev_priv->drrs.busy_frontbuffer_bits = 0;
5478
5479 dev_priv->drrs.dp = intel_dp;
5480
5481unlock:
5482 mutex_unlock(&dev_priv->drrs.mutex);
5483}
5484
Vandana Kannanb33a2812015-02-13 15:33:03 +05305485/**
5486 * intel_edp_drrs_disable - Disable DRRS
5487 * @intel_dp: DP struct
5488 *
5489 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305490void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5491{
5492 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5493 struct drm_i915_private *dev_priv = dev->dev_private;
5494 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5495 struct drm_crtc *crtc = dig_port->base.base.crtc;
5496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5497
5498 if (!intel_crtc->config->has_drrs)
5499 return;
5500
5501 mutex_lock(&dev_priv->drrs.mutex);
5502 if (!dev_priv->drrs.dp) {
5503 mutex_unlock(&dev_priv->drrs.mutex);
5504 return;
5505 }
5506
5507 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5508 intel_dp_set_drrs_state(dev_priv->dev,
5509 intel_dp->attached_connector->panel.
5510 fixed_mode->vrefresh);
5511
5512 dev_priv->drrs.dp = NULL;
5513 mutex_unlock(&dev_priv->drrs.mutex);
5514
5515 cancel_delayed_work_sync(&dev_priv->drrs.work);
5516}
5517
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305518static void intel_edp_drrs_downclock_work(struct work_struct *work)
5519{
5520 struct drm_i915_private *dev_priv =
5521 container_of(work, typeof(*dev_priv), drrs.work.work);
5522 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305523
Vandana Kannan96178ee2015-01-10 02:25:56 +05305524 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305525
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305526 intel_dp = dev_priv->drrs.dp;
5527
5528 if (!intel_dp)
5529 goto unlock;
5530
5531 /*
5532 * The delayed work can race with an invalidate hence we need to
5533 * recheck.
5534 */
5535
5536 if (dev_priv->drrs.busy_frontbuffer_bits)
5537 goto unlock;
5538
5539 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5540 intel_dp_set_drrs_state(dev_priv->dev,
5541 intel_dp->attached_connector->panel.
5542 downclock_mode->vrefresh);
5543
5544unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305545 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305546}
5547
Vandana Kannanb33a2812015-02-13 15:33:03 +05305548/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305549 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305550 * @dev: DRM device
5551 * @frontbuffer_bits: frontbuffer plane tracking bits
5552 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305553 * This function gets called everytime rendering on the given planes start.
5554 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305555 *
5556 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5557 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305558void intel_edp_drrs_invalidate(struct drm_device *dev,
5559 unsigned frontbuffer_bits)
5560{
5561 struct drm_i915_private *dev_priv = dev->dev_private;
5562 struct drm_crtc *crtc;
5563 enum pipe pipe;
5564
Daniel Vetter9da7d692015-04-09 16:44:15 +02005565 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305566 return;
5567
Daniel Vetter88f933a2015-04-09 16:44:16 +02005568 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305569
Vandana Kannana93fad02015-01-10 02:25:59 +05305570 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005571 if (!dev_priv->drrs.dp) {
5572 mutex_unlock(&dev_priv->drrs.mutex);
5573 return;
5574 }
5575
Vandana Kannana93fad02015-01-10 02:25:59 +05305576 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5577 pipe = to_intel_crtc(crtc)->pipe;
5578
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005579 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5580 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5581
Ramalingam C0ddfd202015-06-15 20:50:05 +05305582 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005583 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305584 intel_dp_set_drrs_state(dev_priv->dev,
5585 dev_priv->drrs.dp->attached_connector->panel.
5586 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305587
Vandana Kannana93fad02015-01-10 02:25:59 +05305588 mutex_unlock(&dev_priv->drrs.mutex);
5589}
5590
Vandana Kannanb33a2812015-02-13 15:33:03 +05305591/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305592 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305593 * @dev: DRM device
5594 * @frontbuffer_bits: frontbuffer plane tracking bits
5595 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305596 * This function gets called every time rendering on the given planes has
5597 * completed or flip on a crtc is completed. So DRRS should be upclocked
5598 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5599 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305600 *
5601 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5602 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305603void intel_edp_drrs_flush(struct drm_device *dev,
5604 unsigned frontbuffer_bits)
5605{
5606 struct drm_i915_private *dev_priv = dev->dev_private;
5607 struct drm_crtc *crtc;
5608 enum pipe pipe;
5609
Daniel Vetter9da7d692015-04-09 16:44:15 +02005610 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305611 return;
5612
Daniel Vetter88f933a2015-04-09 16:44:16 +02005613 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305614
Vandana Kannana93fad02015-01-10 02:25:59 +05305615 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005616 if (!dev_priv->drrs.dp) {
5617 mutex_unlock(&dev_priv->drrs.mutex);
5618 return;
5619 }
5620
Vandana Kannana93fad02015-01-10 02:25:59 +05305621 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5622 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005623
5624 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305625 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5626
Ramalingam C0ddfd202015-06-15 20:50:05 +05305627 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005628 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305629 intel_dp_set_drrs_state(dev_priv->dev,
5630 dev_priv->drrs.dp->attached_connector->panel.
5631 fixed_mode->vrefresh);
5632
5633 /*
5634 * flush also means no more activity hence schedule downclock, if all
5635 * other fbs are quiescent too
5636 */
5637 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305638 schedule_delayed_work(&dev_priv->drrs.work,
5639 msecs_to_jiffies(1000));
5640 mutex_unlock(&dev_priv->drrs.mutex);
5641}
5642
Vandana Kannanb33a2812015-02-13 15:33:03 +05305643/**
5644 * DOC: Display Refresh Rate Switching (DRRS)
5645 *
5646 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5647 * which enables swtching between low and high refresh rates,
5648 * dynamically, based on the usage scenario. This feature is applicable
5649 * for internal panels.
5650 *
5651 * Indication that the panel supports DRRS is given by the panel EDID, which
5652 * would list multiple refresh rates for one resolution.
5653 *
5654 * DRRS is of 2 types - static and seamless.
5655 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5656 * (may appear as a blink on screen) and is used in dock-undock scenario.
5657 * Seamless DRRS involves changing RR without any visual effect to the user
5658 * and can be used during normal system usage. This is done by programming
5659 * certain registers.
5660 *
5661 * Support for static/seamless DRRS may be indicated in the VBT based on
5662 * inputs from the panel spec.
5663 *
5664 * DRRS saves power by switching to low RR based on usage scenarios.
5665 *
5666 * eDP DRRS:-
5667 * The implementation is based on frontbuffer tracking implementation.
5668 * When there is a disturbance on the screen triggered by user activity or a
5669 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5670 * When there is no movement on screen, after a timeout of 1 second, a switch
5671 * to low RR is made.
5672 * For integration with frontbuffer tracking code,
5673 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5674 *
5675 * DRRS can be further extended to support other internal panels and also
5676 * the scenario of video playback wherein RR is set based on the rate
5677 * requested by userspace.
5678 */
5679
5680/**
5681 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5682 * @intel_connector: eDP connector
5683 * @fixed_mode: preferred mode of panel
5684 *
5685 * This function is called only once at driver load to initialize basic
5686 * DRRS stuff.
5687 *
5688 * Returns:
5689 * Downclock mode if panel supports it, else return NULL.
5690 * DRRS support is determined by the presence of downclock mode (apart
5691 * from VBT setting).
5692 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305693static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305694intel_dp_drrs_init(struct intel_connector *intel_connector,
5695 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305696{
5697 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305698 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305699 struct drm_i915_private *dev_priv = dev->dev_private;
5700 struct drm_display_mode *downclock_mode = NULL;
5701
Daniel Vetter9da7d692015-04-09 16:44:15 +02005702 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5703 mutex_init(&dev_priv->drrs.mutex);
5704
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305705 if (INTEL_INFO(dev)->gen <= 6) {
5706 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5707 return NULL;
5708 }
5709
5710 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005711 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305712 return NULL;
5713 }
5714
5715 downclock_mode = intel_find_panel_downclock
5716 (dev, fixed_mode, connector);
5717
5718 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305719 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305720 return NULL;
5721 }
5722
Vandana Kannan96178ee2015-01-10 02:25:56 +05305723 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305724
Vandana Kannan96178ee2015-01-10 02:25:56 +05305725 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005726 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305727 return downclock_mode;
5728}
5729
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005730static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005731 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005732{
5733 struct drm_connector *connector = &intel_connector->base;
5734 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005735 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5736 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005737 struct drm_i915_private *dev_priv = dev->dev_private;
5738 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305739 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005740 bool has_dpcd;
5741 struct drm_display_mode *scan;
5742 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005743 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005744
5745 if (!is_edp(intel_dp))
5746 return true;
5747
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005748 pps_lock(intel_dp);
5749 intel_edp_panel_vdd_sanitize(intel_dp);
5750 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005751
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005752 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005753 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005754
5755 if (has_dpcd) {
5756 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5757 dev_priv->no_aux_handshake =
5758 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5759 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5760 } else {
5761 /* if this fails, presume the device is a ghost */
5762 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005763 return false;
5764 }
5765
5766 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005767 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005768 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005769 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005770
Daniel Vetter060c8772014-03-21 23:22:35 +01005771 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005772 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005773 if (edid) {
5774 if (drm_add_edid_modes(connector, edid)) {
5775 drm_mode_connector_update_edid_property(connector,
5776 edid);
5777 drm_edid_to_eld(connector, edid);
5778 } else {
5779 kfree(edid);
5780 edid = ERR_PTR(-EINVAL);
5781 }
5782 } else {
5783 edid = ERR_PTR(-ENOENT);
5784 }
5785 intel_connector->edid = edid;
5786
5787 /* prefer fixed mode from EDID if available */
5788 list_for_each_entry(scan, &connector->probed_modes, head) {
5789 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5790 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305791 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305792 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005793 break;
5794 }
5795 }
5796
5797 /* fallback to VBT if available for eDP */
5798 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5799 fixed_mode = drm_mode_duplicate(dev,
5800 dev_priv->vbt.lfp_lvds_vbt_mode);
5801 if (fixed_mode)
5802 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5803 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005804 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005805
Wayne Boyer666a4532015-12-09 12:29:35 -08005806 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005807 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5808 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005809
5810 /*
5811 * Figure out the current pipe for the initial backlight setup.
5812 * If the current pipe isn't valid, try the PPS pipe, and if that
5813 * fails just assume pipe A.
5814 */
5815 if (IS_CHERRYVIEW(dev))
5816 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5817 else
5818 pipe = PORT_TO_PIPE(intel_dp->DP);
5819
5820 if (pipe != PIPE_A && pipe != PIPE_B)
5821 pipe = intel_dp->pps_pipe;
5822
5823 if (pipe != PIPE_A && pipe != PIPE_B)
5824 pipe = PIPE_A;
5825
5826 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5827 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005828 }
5829
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305830 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005831 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005832 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005833
5834 return true;
5835}
5836
Paulo Zanoni16c25532013-06-12 17:27:25 -03005837bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005838intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5839 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005840{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005841 struct drm_connector *connector = &intel_connector->base;
5842 struct intel_dp *intel_dp = &intel_dig_port->dp;
5843 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5844 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005845 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005846 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005847 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005848
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005849 if (WARN(intel_dig_port->max_lanes < 1,
5850 "Not enough lanes (%d) for DP on port %c\n",
5851 intel_dig_port->max_lanes, port_name(port)))
5852 return false;
5853
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005854 intel_dp->pps_pipe = INVALID_PIPE;
5855
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005856 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005857 if (INTEL_INFO(dev)->gen >= 9)
5858 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Wayne Boyer666a4532015-12-09 12:29:35 -08005859 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005860 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5861 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5862 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5863 else if (HAS_PCH_SPLIT(dev))
5864 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5865 else
5866 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5867
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005868 if (INTEL_INFO(dev)->gen >= 9)
5869 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5870 else
5871 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005872
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005873 if (HAS_DDI(dev))
5874 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5875
Daniel Vetter07679352012-09-06 22:15:42 +02005876 /* Preserve the current hw state. */
5877 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005878 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005879
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005880 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305881 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005882 else
5883 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005884
Imre Deakf7d24902013-05-08 13:14:05 +03005885 /*
5886 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5887 * for DP the encoder type can be set by the caller to
5888 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5889 */
5890 if (type == DRM_MODE_CONNECTOR_eDP)
5891 intel_encoder->type = INTEL_OUTPUT_EDP;
5892
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005893 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005894 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5895 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005896 return false;
5897
Imre Deake7281ea2013-05-08 13:14:08 +03005898 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5899 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5900 port_name(port));
5901
Adam Jacksonb3295302010-07-16 14:46:28 -04005902 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005903 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5904
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005905 connector->interlace_allowed = true;
5906 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005907
Daniel Vetter66a92782012-07-12 20:08:18 +02005908 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005909 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005910
Chris Wilsondf0e9242010-09-09 16:20:55 +01005911 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005912 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005913
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005914 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005915 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5916 else
5917 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005918 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005919
Jani Nikula0b998362014-03-14 16:51:17 +02005920 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005921 switch (port) {
5922 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005923 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005924 break;
5925 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005926 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005927 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305928 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005929 break;
5930 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005931 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005932 break;
5933 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005934 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005935 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005936 case PORT_E:
5937 intel_encoder->hpd_pin = HPD_PORT_E;
5938 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005939 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005940 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005941 }
5942
Imre Deakdada1a92014-01-29 13:25:41 +02005943 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005944 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005945 intel_dp_init_panel_power_timestamps(intel_dp);
Wayne Boyer666a4532015-12-09 12:29:35 -08005946 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005947 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005948 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005949 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005950 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005951 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005952
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005953 ret = intel_dp_aux_init(intel_dp, intel_connector);
5954 if (ret)
5955 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005956
Dave Airlie0e32b392014-05-02 14:02:48 +10005957 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005958 if (HAS_DP_MST(dev) &&
5959 (port == PORT_B || port == PORT_C || port == PORT_D))
5960 intel_dp_mst_encoder_init(intel_dig_port,
5961 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005962
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005963 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005964 intel_dp_aux_fini(intel_dp);
5965 intel_dp_mst_encoder_cleanup(intel_dig_port);
5966 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005967 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005968
Chris Wilsonf6849602010-09-19 09:29:33 +01005969 intel_dp_add_properties(intel_dp, connector);
5970
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005971 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5972 * 0xd. Failure to do so will result in spurious interrupts being
5973 * generated on the port when a cable is not attached.
5974 */
5975 if (IS_G4X(dev) && !IS_GM45(dev)) {
5976 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5977 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5978 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005979
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005980 i915_debugfs_connector_add(connector);
5981
Paulo Zanoni16c25532013-06-12 17:27:25 -03005982 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005983
5984fail:
5985 if (is_edp(intel_dp)) {
5986 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5987 /*
5988 * vdd might still be enabled do to the delayed vdd off.
5989 * Make sure vdd is actually turned off here.
5990 */
5991 pps_lock(intel_dp);
5992 edp_panel_vdd_off_sync(intel_dp);
5993 pps_unlock(intel_dp);
5994 }
5995 drm_connector_unregister(connector);
5996 drm_connector_cleanup(connector);
5997
5998 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005999}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006000
6001void
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006002intel_dp_init(struct drm_device *dev,
6003 i915_reg_t output_reg, enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006004{
Dave Airlie13cf5502014-06-18 11:29:35 +10006005 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006006 struct intel_digital_port *intel_dig_port;
6007 struct intel_encoder *intel_encoder;
6008 struct drm_encoder *encoder;
6009 struct intel_connector *intel_connector;
6010
Daniel Vetterb14c5672013-09-19 12:18:32 +02006011 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006012 if (!intel_dig_port)
6013 return;
6014
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006015 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306016 if (!intel_connector)
6017 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006018
6019 intel_encoder = &intel_dig_port->base;
6020 encoder = &intel_encoder->base;
6021
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306022 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Dave Airlieade1ba72015-12-23 14:22:09 +10006023 DRM_MODE_ENCODER_TMDS, NULL))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306024 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006025
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006026 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006027 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006028 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006029 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006030 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006031 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006032 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006033 intel_encoder->pre_enable = chv_pre_enable_dp;
6034 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006035 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006036 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006037 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006038 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006039 intel_encoder->pre_enable = vlv_pre_enable_dp;
6040 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006041 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006042 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006043 intel_encoder->pre_enable = g4x_pre_enable_dp;
6044 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03006045 if (INTEL_INFO(dev)->gen >= 5)
6046 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006047 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006048
Paulo Zanoni174edf12012-10-26 19:05:50 -02006049 intel_dig_port->port = port;
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01006050 dev_priv->dig_port_map[port] = intel_encoder;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006051 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006052 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006053
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006054 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03006055 if (IS_CHERRYVIEW(dev)) {
6056 if (port == PORT_D)
6057 intel_encoder->crtc_mask = 1 << 2;
6058 else
6059 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6060 } else {
6061 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6062 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006063 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006064
Dave Airlie13cf5502014-06-18 11:29:35 +10006065 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006066 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006067
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306068 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6069 goto err_init_connector;
6070
6071 return;
6072
6073err_init_connector:
6074 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306075err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306076 kfree(intel_connector);
6077err_connector_alloc:
6078 kfree(intel_dig_port);
6079
6080 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006081}
Dave Airlie0e32b392014-05-02 14:02:48 +10006082
6083void intel_dp_mst_suspend(struct drm_device *dev)
6084{
6085 struct drm_i915_private *dev_priv = dev->dev_private;
6086 int i;
6087
6088 /* disable MST */
6089 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006090 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006091 if (!intel_dig_port)
6092 continue;
6093
6094 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6095 if (!intel_dig_port->dp.can_mst)
6096 continue;
6097 if (intel_dig_port->dp.is_mst)
6098 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6099 }
6100 }
6101}
6102
6103void intel_dp_mst_resume(struct drm_device *dev)
6104{
6105 struct drm_i915_private *dev_priv = dev->dev_private;
6106 int i;
6107
6108 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006109 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006110 if (!intel_dig_port)
6111 continue;
6112 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6113 int ret;
6114
6115 if (!intel_dig_port->dp.can_mst)
6116 continue;
6117
6118 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6119 if (ret != 0) {
6120 intel_dp_check_mst_status(&intel_dig_port->dp);
6121 }
6122 }
6123 }
6124}