blob: 65d50847d359c3f5776277584551ead2893478a7 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
Ville Syrjäläe0fce782015-07-08 23:45:54 +0300133static unsigned int intel_dp_unused_lane_mask(int lane_count)
134{
135 return ~((1 << lane_count) - 1) & 0xf;
136}
137
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200138static int
139intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700141 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142
143 switch (max_link_bw) {
144 case DP_LINK_BW_1_62:
145 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200146 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300149 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
150 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700151 max_link_bw = DP_LINK_BW_1_62;
152 break;
153 }
154 return max_link_bw;
155}
156
Paulo Zanonieeb63242014-05-06 14:56:50 +0300157static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
158{
159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300160 u8 source_max, sink_max;
161
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200162 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300163 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
164
165 return min(source_max, sink_max);
166}
167
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400168/*
169 * The units on the numbers in the next two are... bizarre. Examples will
170 * make it clearer; this one parallels an example in the eDP spec.
171 *
172 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
173 *
174 * 270000 * 1 * 8 / 10 == 216000
175 *
176 * The actual data capacity of that configuration is 2.16Gbit/s, so the
177 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
178 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
179 * 119000. At 18bpp that's 2142000 kilobits per second.
180 *
181 * Thus the strange-looking division by 10 in intel_dp_link_required, to
182 * get the result in decakilobits instead of kilobits.
183 */
184
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185static int
Keith Packardc8982612012-01-25 08:16:25 -0800186intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700187{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400188 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700189}
190
191static int
Dave Airliefe27d532010-06-30 11:46:17 +1000192intel_dp_max_data_rate(int max_link_clock, int max_lanes)
193{
194 return (max_link_clock * max_lanes * 8) / 10;
195}
196
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000197static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198intel_dp_mode_valid(struct drm_connector *connector,
199 struct drm_display_mode *mode)
200{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100201 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 struct intel_connector *intel_connector = to_intel_connector(connector);
203 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100204 int target_clock = mode->clock;
205 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200206 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (is_edp(intel_dp) && fixed_mode) {
209 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 return MODE_PANEL;
211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100213 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200214
215 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100216 }
217
Ville Syrjälä50fec212015-03-12 17:10:34 +0200218 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300219 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100220
221 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
222 mode_rate = intel_dp_link_required(target_clock, 18);
223
Mika Kahola799487f2016-02-02 15:16:38 +0200224 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800236uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237{
238 int i;
239 uint32_t v = 0;
240
241 if (src_bytes > 4)
242 src_bytes = 4;
243 for (i = 0; i < src_bytes; i++)
244 v |= ((uint32_t) src[i]) << ((3-i) * 8);
245 return v;
246}
247
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000248static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700249{
250 int i;
251 if (dst_bytes > 4)
252 dst_bytes = 4;
253 for (i = 0; i < dst_bytes; i++)
254 dst[i] = src >> ((3-i) * 8);
255}
256
Jani Nikulabf13e812013-09-06 07:40:05 +0300257static void
258intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300259 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300260static void
261intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300262 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300263
Ville Syrjälä773538e82014-09-04 14:54:56 +0300264static void pps_lock(struct intel_dp *intel_dp)
265{
266 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
267 struct intel_encoder *encoder = &intel_dig_port->base;
268 struct drm_device *dev = encoder->base.dev;
269 struct drm_i915_private *dev_priv = dev->dev_private;
270 enum intel_display_power_domain power_domain;
271
272 /*
273 * See vlv_power_sequencer_reset() why we need
274 * a power domain reference here.
275 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100276 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300277 intel_display_power_get(dev_priv, power_domain);
278
279 mutex_lock(&dev_priv->pps_mutex);
280}
281
282static void pps_unlock(struct intel_dp *intel_dp)
283{
284 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
285 struct intel_encoder *encoder = &intel_dig_port->base;
286 struct drm_device *dev = encoder->base.dev;
287 struct drm_i915_private *dev_priv = dev->dev_private;
288 enum intel_display_power_domain power_domain;
289
290 mutex_unlock(&dev_priv->pps_mutex);
291
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100292 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300293 intel_display_power_put(dev_priv, power_domain);
294}
295
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300296static void
297vlv_power_sequencer_kick(struct intel_dp *intel_dp)
298{
299 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
300 struct drm_device *dev = intel_dig_port->base.base.dev;
301 struct drm_i915_private *dev_priv = dev->dev_private;
302 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300303 bool pll_enabled, release_cl_override = false;
304 enum dpio_phy phy = DPIO_PHY(pipe);
305 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300306 uint32_t DP;
307
308 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
309 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
310 pipe_name(pipe), port_name(intel_dig_port->port)))
311 return;
312
313 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
314 pipe_name(pipe), port_name(intel_dig_port->port));
315
316 /* Preserve the BIOS-computed detected bit. This is
317 * supposed to be read-only.
318 */
319 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
320 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
321 DP |= DP_PORT_WIDTH(1);
322 DP |= DP_LINK_TRAIN_PAT_1;
323
324 if (IS_CHERRYVIEW(dev))
325 DP |= DP_PIPE_SELECT_CHV(pipe);
326 else if (pipe == PIPE_B)
327 DP |= DP_PIPEB_SELECT;
328
Ville Syrjäläd288f652014-10-28 13:20:22 +0200329 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
330
331 /*
332 * The DPLL for the pipe must be enabled for this to work.
333 * So enable temporarily it if it's not already enabled.
334 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300335 if (!pll_enabled) {
336 release_cl_override = IS_CHERRYVIEW(dev) &&
337 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
338
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000339 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
340 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
341 DRM_ERROR("Failed to force on pll for pipe %c!\n",
342 pipe_name(pipe));
343 return;
344 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300345 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200346
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300347 /*
348 * Similar magic as in intel_dp_enable_port().
349 * We _must_ do this port enable + disable trick
350 * to make this power seqeuencer lock onto the port.
351 * Otherwise even VDD force bit won't work.
352 */
353 I915_WRITE(intel_dp->output_reg, DP);
354 POSTING_READ(intel_dp->output_reg);
355
356 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
357 POSTING_READ(intel_dp->output_reg);
358
359 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
360 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300362 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300364
365 if (release_cl_override)
366 chv_phy_powergate_ch(dev_priv, phy, ch, false);
367 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300368}
369
Jani Nikulabf13e812013-09-06 07:40:05 +0300370static enum pipe
371vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
372{
373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300374 struct drm_device *dev = intel_dig_port->base.base.dev;
375 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300376 struct intel_encoder *encoder;
377 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300379
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300380 lockdep_assert_held(&dev_priv->pps_mutex);
381
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300382 /* We should never land here with regular DP ports */
383 WARN_ON(!is_edp(intel_dp));
384
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300385 if (intel_dp->pps_pipe != INVALID_PIPE)
386 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300387
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300388 /*
389 * We don't have power sequencer currently.
390 * Pick one that's not used by other ports.
391 */
Jani Nikula19c80542015-12-16 12:48:16 +0200392 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300393 struct intel_dp *tmp;
394
395 if (encoder->type != INTEL_OUTPUT_EDP)
396 continue;
397
398 tmp = enc_to_intel_dp(&encoder->base);
399
400 if (tmp->pps_pipe != INVALID_PIPE)
401 pipes &= ~(1 << tmp->pps_pipe);
402 }
403
404 /*
405 * Didn't find one. This should not happen since there
406 * are two power sequencers and up to two eDP ports.
407 */
408 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300409 pipe = PIPE_A;
410 else
411 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300412
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300413 vlv_steal_power_sequencer(dev, pipe);
414 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300415
416 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
417 pipe_name(intel_dp->pps_pipe),
418 port_name(intel_dig_port->port));
419
420 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300421 intel_dp_init_panel_power_sequencer(dev, intel_dp);
422 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300423
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300424 /*
425 * Even vdd force doesn't work until we've made
426 * the power sequencer lock in on the port.
427 */
428 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300429
430 return intel_dp->pps_pipe;
431}
432
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300433typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
434 enum pipe pipe);
435
436static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
437 enum pipe pipe)
438{
439 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
440}
441
442static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
443 enum pipe pipe)
444{
445 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
446}
447
448static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
449 enum pipe pipe)
450{
451 return true;
452}
453
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300454static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300455vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
456 enum port port,
457 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300458{
Jani Nikulabf13e812013-09-06 07:40:05 +0300459 enum pipe pipe;
460
Jani Nikulabf13e812013-09-06 07:40:05 +0300461 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
462 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
463 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300464
465 if (port_sel != PANEL_PORT_SELECT_VLV(port))
466 continue;
467
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300468 if (!pipe_check(dev_priv, pipe))
469 continue;
470
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300471 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300472 }
473
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300474 return INVALID_PIPE;
475}
476
477static void
478vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
479{
480 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
481 struct drm_device *dev = intel_dig_port->base.base.dev;
482 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300483 enum port port = intel_dig_port->port;
484
485 lockdep_assert_held(&dev_priv->pps_mutex);
486
487 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300488 /* first pick one where the panel is on */
489 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
490 vlv_pipe_has_pp_on);
491 /* didn't find one? pick one where vdd is on */
492 if (intel_dp->pps_pipe == INVALID_PIPE)
493 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
494 vlv_pipe_has_vdd_on);
495 /* didn't find one? pick one with just the correct port */
496 if (intel_dp->pps_pipe == INVALID_PIPE)
497 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
498 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300499
500 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
501 if (intel_dp->pps_pipe == INVALID_PIPE) {
502 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
503 port_name(port));
504 return;
505 }
506
507 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
508 port_name(port), pipe_name(intel_dp->pps_pipe));
509
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300510 intel_dp_init_panel_power_sequencer(dev, intel_dp);
511 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300512}
513
Ville Syrjälä773538e82014-09-04 14:54:56 +0300514void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
515{
516 struct drm_device *dev = dev_priv->dev;
517 struct intel_encoder *encoder;
518
Wayne Boyer666a4532015-12-09 12:29:35 -0800519 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300520 return;
521
522 /*
523 * We can't grab pps_mutex here due to deadlock with power_domain
524 * mutex when power_domain functions are called while holding pps_mutex.
525 * That also means that in order to use pps_pipe the code needs to
526 * hold both a power domain reference and pps_mutex, and the power domain
527 * reference get/put must be done while _not_ holding pps_mutex.
528 * pps_{lock,unlock}() do these steps in the correct order, so one
529 * should use them always.
530 */
531
Jani Nikula19c80542015-12-16 12:48:16 +0200532 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300533 struct intel_dp *intel_dp;
534
535 if (encoder->type != INTEL_OUTPUT_EDP)
536 continue;
537
538 intel_dp = enc_to_intel_dp(&encoder->base);
539 intel_dp->pps_pipe = INVALID_PIPE;
540 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300541}
542
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200543static i915_reg_t
544_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300545{
546 struct drm_device *dev = intel_dp_to_dev(intel_dp);
547
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530548 if (IS_BROXTON(dev))
549 return BXT_PP_CONTROL(0);
550 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300551 return PCH_PP_CONTROL;
552 else
553 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
554}
555
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200556static i915_reg_t
557_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300558{
559 struct drm_device *dev = intel_dp_to_dev(intel_dp);
560
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530561 if (IS_BROXTON(dev))
562 return BXT_PP_STATUS(0);
563 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300564 return PCH_PP_STATUS;
565 else
566 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
567}
568
Clint Taylor01527b32014-07-07 13:01:46 -0700569/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
570 This function only applicable when panel PM state is not to be tracked */
571static int edp_notify_handler(struct notifier_block *this, unsigned long code,
572 void *unused)
573{
574 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
575 edp_notifier);
576 struct drm_device *dev = intel_dp_to_dev(intel_dp);
577 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700578
579 if (!is_edp(intel_dp) || code != SYS_RESTART)
580 return 0;
581
Ville Syrjälä773538e82014-09-04 14:54:56 +0300582 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300583
Wayne Boyer666a4532015-12-09 12:29:35 -0800584 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300585 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200586 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300587 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300588
Clint Taylor01527b32014-07-07 13:01:46 -0700589 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
590 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
591 pp_div = I915_READ(pp_div_reg);
592 pp_div &= PP_REFERENCE_DIVIDER_MASK;
593
594 /* 0x1F write to PP_DIV_REG sets max cycle delay */
595 I915_WRITE(pp_div_reg, pp_div | 0x1F);
596 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
597 msleep(intel_dp->panel_power_cycle_delay);
598 }
599
Ville Syrjälä773538e82014-09-04 14:54:56 +0300600 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300601
Clint Taylor01527b32014-07-07 13:01:46 -0700602 return 0;
603}
604
Daniel Vetter4be73782014-01-17 14:39:48 +0100605static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700606{
Paulo Zanoni30add222012-10-26 19:05:45 -0200607 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700608 struct drm_i915_private *dev_priv = dev->dev_private;
609
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300610 lockdep_assert_held(&dev_priv->pps_mutex);
611
Wayne Boyer666a4532015-12-09 12:29:35 -0800612 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300613 intel_dp->pps_pipe == INVALID_PIPE)
614 return false;
615
Jani Nikulabf13e812013-09-06 07:40:05 +0300616 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700617}
618
Daniel Vetter4be73782014-01-17 14:39:48 +0100619static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700620{
Paulo Zanoni30add222012-10-26 19:05:45 -0200621 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700622 struct drm_i915_private *dev_priv = dev->dev_private;
623
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300624 lockdep_assert_held(&dev_priv->pps_mutex);
625
Wayne Boyer666a4532015-12-09 12:29:35 -0800626 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300627 intel_dp->pps_pipe == INVALID_PIPE)
628 return false;
629
Ville Syrjälä773538e82014-09-04 14:54:56 +0300630 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700631}
632
Keith Packard9b984da2011-09-19 13:54:47 -0700633static void
634intel_dp_check_edp(struct intel_dp *intel_dp)
635{
Paulo Zanoni30add222012-10-26 19:05:45 -0200636 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700637 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700638
Keith Packard9b984da2011-09-19 13:54:47 -0700639 if (!is_edp(intel_dp))
640 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700641
Daniel Vetter4be73782014-01-17 14:39:48 +0100642 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700643 WARN(1, "eDP powered off while attempting aux channel communication.\n");
644 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300645 I915_READ(_pp_stat_reg(intel_dp)),
646 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700647 }
648}
649
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100650static uint32_t
651intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
652{
653 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
654 struct drm_device *dev = intel_dig_port->base.base.dev;
655 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200656 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100657 uint32_t status;
658 bool done;
659
Daniel Vetteref04f002012-12-01 21:03:59 +0100660#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100661 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300662 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300663 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100664 else
665 done = wait_for_atomic(C, 10) == 0;
666 if (!done)
667 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
668 has_aux_irq);
669#undef C
670
671 return status;
672}
673
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000674static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
675{
676 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
677 struct drm_device *dev = intel_dig_port->base.base.dev;
678
679 /*
680 * The clock divider is based off the hrawclk, and would like to run at
681 * 2MHz. So, take the hrawclk value and divide by 2 and use that
682 */
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200683 return index ? 0 : DIV_ROUND_CLOSEST(intel_hrawclk(dev), 2);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000684}
685
686static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
687{
688 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
689 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300690 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000691
692 if (index)
693 return 0;
694
695 if (intel_dig_port->port == PORT_A) {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200696 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjälä05024da2015-06-03 15:45:08 +0300697
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000698 } else {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200699 return DIV_ROUND_CLOSEST(intel_pch_rawclk(dev), 2);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000700 }
701}
702
703static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300704{
705 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
706 struct drm_device *dev = intel_dig_port->base.base.dev;
707 struct drm_i915_private *dev_priv = dev->dev_private;
708
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000709 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100710 if (index)
711 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300712 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjälä56f5f702015-11-30 16:23:44 +0200713 } else if (HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300714 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100715 switch (index) {
716 case 0: return 63;
717 case 1: return 72;
718 default: return 0;
719 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000720 } else {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200721 return index ? 0 : DIV_ROUND_CLOSEST(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300722 }
723}
724
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000725static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
726{
727 return index ? 0 : 100;
728}
729
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000730static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
731{
732 /*
733 * SKL doesn't need us to program the AUX clock divider (Hardware will
734 * derive the clock from CDCLK automatically). We still implement the
735 * get_aux_clock_divider vfunc to plug-in into the existing code.
736 */
737 return index ? 0 : 1;
738}
739
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000740static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
741 bool has_aux_irq,
742 int send_bytes,
743 uint32_t aux_clock_divider)
744{
745 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
746 struct drm_device *dev = intel_dig_port->base.base.dev;
747 uint32_t precharge, timeout;
748
749 if (IS_GEN6(dev))
750 precharge = 3;
751 else
752 precharge = 5;
753
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200754 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000755 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
756 else
757 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
758
759 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000760 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000761 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000762 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000763 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000764 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000765 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
766 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000767 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000768}
769
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000770static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
771 bool has_aux_irq,
772 int send_bytes,
773 uint32_t unused)
774{
775 return DP_AUX_CH_CTL_SEND_BUSY |
776 DP_AUX_CH_CTL_DONE |
777 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
778 DP_AUX_CH_CTL_TIME_OUT_ERROR |
779 DP_AUX_CH_CTL_TIME_OUT_1600us |
780 DP_AUX_CH_CTL_RECEIVE_ERROR |
781 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
782 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
783}
784
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700785static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100786intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200787 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700788 uint8_t *recv, int recv_size)
789{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200790 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
791 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200793 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100794 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100795 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700796 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000797 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100798 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200799 bool vdd;
800
Ville Syrjälä773538e82014-09-04 14:54:56 +0300801 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300802
Ville Syrjälä72c35002014-08-18 22:16:00 +0300803 /*
804 * We will be called with VDD already enabled for dpcd/edid/oui reads.
805 * In such cases we want to leave VDD enabled and it's up to upper layers
806 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
807 * ourselves.
808 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300809 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100810
811 /* dp aux is extremely sensitive to irq latency, hence request the
812 * lowest possible wakeup latency and so prevent the cpu from going into
813 * deep sleep states.
814 */
815 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816
Keith Packard9b984da2011-09-19 13:54:47 -0700817 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800818
Jesse Barnes11bee432011-08-01 15:02:20 -0700819 /* Try to wait for any previous AUX channel activity */
820 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100821 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700822 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
823 break;
824 msleep(1);
825 }
826
827 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300828 static u32 last_status = -1;
829 const u32 status = I915_READ(ch_ctl);
830
831 if (status != last_status) {
832 WARN(1, "dp_aux_ch not started status 0x%08x\n",
833 status);
834 last_status = status;
835 }
836
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100837 ret = -EBUSY;
838 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100839 }
840
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300841 /* Only 5 data registers! */
842 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
843 ret = -E2BIG;
844 goto out;
845 }
846
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000847 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000848 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
849 has_aux_irq,
850 send_bytes,
851 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000852
Chris Wilsonbc866252013-07-21 16:00:03 +0100853 /* Must try at least 3 times according to DP spec */
854 for (try = 0; try < 5; try++) {
855 /* Load the send data into the aux channel data registers */
856 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200857 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800858 intel_dp_pack_aux(send + i,
859 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400860
Chris Wilsonbc866252013-07-21 16:00:03 +0100861 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000862 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100863
Chris Wilsonbc866252013-07-21 16:00:03 +0100864 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400865
Chris Wilsonbc866252013-07-21 16:00:03 +0100866 /* Clear done status and any errors */
867 I915_WRITE(ch_ctl,
868 status |
869 DP_AUX_CH_CTL_DONE |
870 DP_AUX_CH_CTL_TIME_OUT_ERROR |
871 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400872
Todd Previte74ebf292015-04-15 08:38:41 -0700873 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100874 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700875
876 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
877 * 400us delay required for errors and timeouts
878 * Timeout errors from the HW already meet this
879 * requirement so skip to next iteration
880 */
881 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
882 usleep_range(400, 500);
883 continue;
884 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100885 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700886 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100887 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700888 }
889
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700891 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100892 ret = -EBUSY;
893 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700894 }
895
Jim Bridee058c942015-05-27 10:21:48 -0700896done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700897 /* Check for timeout or receive error.
898 * Timeouts occur when the sink is not connected
899 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700900 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700901 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100902 ret = -EIO;
903 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700904 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700905
906 /* Timeouts occur when the device isn't connected, so they're
907 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700908 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800909 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100910 ret = -ETIMEDOUT;
911 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700912 }
913
914 /* Unload any bytes sent back from the other side */
915 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
916 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800917
918 /*
919 * By BSpec: "Message sizes of 0 or >20 are not allowed."
920 * We have no idea of what happened so we return -EBUSY so
921 * drm layer takes care for the necessary retries.
922 */
923 if (recv_bytes == 0 || recv_bytes > 20) {
924 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
925 recv_bytes);
926 /*
927 * FIXME: This patch was created on top of a series that
928 * organize the retries at drm level. There EBUSY should
929 * also take care for 1ms wait before retrying.
930 * That aux retries re-org is still needed and after that is
931 * merged we remove this sleep from here.
932 */
933 usleep_range(1000, 1500);
934 ret = -EBUSY;
935 goto out;
936 }
937
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700938 if (recv_bytes > recv_size)
939 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400940
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100941 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200942 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800943 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100945 ret = recv_bytes;
946out:
947 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
948
Jani Nikula884f19e2014-03-14 16:51:14 +0200949 if (vdd)
950 edp_panel_vdd_off(intel_dp, false);
951
Ville Syrjälä773538e82014-09-04 14:54:56 +0300952 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300953
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100954 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955}
956
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300957#define BARE_ADDRESS_SIZE 3
958#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200959static ssize_t
960intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700961{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200962 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
963 uint8_t txbuf[20], rxbuf[20];
964 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200967 txbuf[0] = (msg->request << 4) |
968 ((msg->address >> 16) & 0xf);
969 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200970 txbuf[2] = msg->address & 0xff;
971 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300972
Jani Nikula9d1a1032014-03-14 16:51:15 +0200973 switch (msg->request & ~DP_AUX_I2C_MOT) {
974 case DP_AUX_NATIVE_WRITE:
975 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300976 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300977 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200978 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200979
Jani Nikula9d1a1032014-03-14 16:51:15 +0200980 if (WARN_ON(txsize > 20))
981 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700982
Imre Deakd81a67c2016-01-29 14:52:26 +0200983 if (msg->buffer)
984 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
985 else
986 WARN_ON(msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700987
Jani Nikula9d1a1032014-03-14 16:51:15 +0200988 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
989 if (ret > 0) {
990 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700991
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200992 if (ret > 1) {
993 /* Number of bytes written in a short write. */
994 ret = clamp_t(int, rxbuf[1], 0, msg->size);
995 } else {
996 /* Return payload size. */
997 ret = msg->size;
998 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001000 break;
1001
1002 case DP_AUX_NATIVE_READ:
1003 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001004 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001005 rxsize = msg->size + 1;
1006
1007 if (WARN_ON(rxsize > 20))
1008 return -E2BIG;
1009
1010 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1011 if (ret > 0) {
1012 msg->reply = rxbuf[0] >> 4;
1013 /*
1014 * Assume happy day, and copy the data. The caller is
1015 * expected to check msg->reply before touching it.
1016 *
1017 * Return payload size.
1018 */
1019 ret--;
1020 memcpy(msg->buffer, rxbuf + 1, ret);
1021 }
1022 break;
1023
1024 default:
1025 ret = -EINVAL;
1026 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001028
Jani Nikula9d1a1032014-03-14 16:51:15 +02001029 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001030}
1031
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001032static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1033 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001034{
1035 switch (port) {
1036 case PORT_B:
1037 case PORT_C:
1038 case PORT_D:
1039 return DP_AUX_CH_CTL(port);
1040 default:
1041 MISSING_CASE(port);
1042 return DP_AUX_CH_CTL(PORT_B);
1043 }
1044}
1045
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001046static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1047 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001048{
1049 switch (port) {
1050 case PORT_B:
1051 case PORT_C:
1052 case PORT_D:
1053 return DP_AUX_CH_DATA(port, index);
1054 default:
1055 MISSING_CASE(port);
1056 return DP_AUX_CH_DATA(PORT_B, index);
1057 }
1058}
1059
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001060static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1061 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001062{
1063 switch (port) {
1064 case PORT_A:
1065 return DP_AUX_CH_CTL(port);
1066 case PORT_B:
1067 case PORT_C:
1068 case PORT_D:
1069 return PCH_DP_AUX_CH_CTL(port);
1070 default:
1071 MISSING_CASE(port);
1072 return DP_AUX_CH_CTL(PORT_A);
1073 }
1074}
1075
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001076static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1077 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001078{
1079 switch (port) {
1080 case PORT_A:
1081 return DP_AUX_CH_DATA(port, index);
1082 case PORT_B:
1083 case PORT_C:
1084 case PORT_D:
1085 return PCH_DP_AUX_CH_DATA(port, index);
1086 default:
1087 MISSING_CASE(port);
1088 return DP_AUX_CH_DATA(PORT_A, index);
1089 }
1090}
1091
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001092/*
1093 * On SKL we don't have Aux for port E so we rely
1094 * on VBT to set a proper alternate aux channel.
1095 */
1096static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1097{
1098 const struct ddi_vbt_port_info *info =
1099 &dev_priv->vbt.ddi_port_info[PORT_E];
1100
1101 switch (info->alternate_aux_channel) {
1102 case DP_AUX_A:
1103 return PORT_A;
1104 case DP_AUX_B:
1105 return PORT_B;
1106 case DP_AUX_C:
1107 return PORT_C;
1108 case DP_AUX_D:
1109 return PORT_D;
1110 default:
1111 MISSING_CASE(info->alternate_aux_channel);
1112 return PORT_A;
1113 }
1114}
1115
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001116static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1117 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001118{
1119 if (port == PORT_E)
1120 port = skl_porte_aux_port(dev_priv);
1121
1122 switch (port) {
1123 case PORT_A:
1124 case PORT_B:
1125 case PORT_C:
1126 case PORT_D:
1127 return DP_AUX_CH_CTL(port);
1128 default:
1129 MISSING_CASE(port);
1130 return DP_AUX_CH_CTL(PORT_A);
1131 }
1132}
1133
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001134static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1135 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001136{
1137 if (port == PORT_E)
1138 port = skl_porte_aux_port(dev_priv);
1139
1140 switch (port) {
1141 case PORT_A:
1142 case PORT_B:
1143 case PORT_C:
1144 case PORT_D:
1145 return DP_AUX_CH_DATA(port, index);
1146 default:
1147 MISSING_CASE(port);
1148 return DP_AUX_CH_DATA(PORT_A, index);
1149 }
1150}
1151
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001152static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1153 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001154{
1155 if (INTEL_INFO(dev_priv)->gen >= 9)
1156 return skl_aux_ctl_reg(dev_priv, port);
1157 else if (HAS_PCH_SPLIT(dev_priv))
1158 return ilk_aux_ctl_reg(dev_priv, port);
1159 else
1160 return g4x_aux_ctl_reg(dev_priv, port);
1161}
1162
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001163static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1164 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001165{
1166 if (INTEL_INFO(dev_priv)->gen >= 9)
1167 return skl_aux_data_reg(dev_priv, port, index);
1168 else if (HAS_PCH_SPLIT(dev_priv))
1169 return ilk_aux_data_reg(dev_priv, port, index);
1170 else
1171 return g4x_aux_data_reg(dev_priv, port, index);
1172}
1173
1174static void intel_aux_reg_init(struct intel_dp *intel_dp)
1175{
1176 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1177 enum port port = dp_to_dig_port(intel_dp)->port;
1178 int i;
1179
1180 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1181 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1182 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1183}
1184
Jani Nikula9d1a1032014-03-14 16:51:15 +02001185static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001186intel_dp_aux_fini(struct intel_dp *intel_dp)
1187{
1188 drm_dp_aux_unregister(&intel_dp->aux);
1189 kfree(intel_dp->aux.name);
1190}
1191
1192static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001193intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001194{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001195 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001196 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1197 enum port port = intel_dig_port->port;
Dave Airlieab2c0672009-12-04 10:55:24 +10001198 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001199
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001200 intel_aux_reg_init(intel_dp);
David Flynn8316f332010-12-08 16:10:21 +00001201
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001202 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1203 if (!intel_dp->aux.name)
1204 return -ENOMEM;
1205
Jani Nikula9d1a1032014-03-14 16:51:15 +02001206 intel_dp->aux.dev = dev->dev;
1207 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001208
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001209 DRM_DEBUG_KMS("registering %s bus for %s\n",
1210 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001211 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001212
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001213 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001214 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001215 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001216 intel_dp->aux.name, ret);
1217 kfree(intel_dp->aux.name);
1218 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001219 }
David Flynn8316f332010-12-08 16:10:21 +00001220
Jani Nikula0b998362014-03-14 16:51:17 +02001221 ret = sysfs_create_link(&connector->base.kdev->kobj,
1222 &intel_dp->aux.ddc.dev.kobj,
1223 intel_dp->aux.ddc.dev.kobj.name);
1224 if (ret < 0) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001225 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n",
1226 intel_dp->aux.name, ret);
1227 intel_dp_aux_fini(intel_dp);
1228 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001229 }
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001230
1231 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001232}
1233
Imre Deak80f65de2014-02-11 17:12:49 +02001234static void
1235intel_dp_connector_unregister(struct intel_connector *intel_connector)
1236{
1237 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1238
Dave Airlie0e32b392014-05-02 14:02:48 +10001239 if (!intel_connector->mst_port)
1240 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1241 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001242 intel_connector_unregister(intel_connector);
1243}
1244
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001245static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001246skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
Damien Lespiau5416d872014-11-14 17:24:33 +00001247{
1248 u32 ctrl1;
1249
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001250 memset(&pipe_config->dpll_hw_state, 0,
1251 sizeof(pipe_config->dpll_hw_state));
1252
Damien Lespiau5416d872014-11-14 17:24:33 +00001253 pipe_config->ddi_pll_sel = SKL_DPLL0;
1254 pipe_config->dpll_hw_state.cfgcr1 = 0;
1255 pipe_config->dpll_hw_state.cfgcr2 = 0;
1256
1257 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001258 switch (pipe_config->port_clock / 2) {
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301259 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001260 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001261 SKL_DPLL0);
1262 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301263 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001264 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001265 SKL_DPLL0);
1266 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301267 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001268 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001269 SKL_DPLL0);
1270 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301271 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001272 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301273 SKL_DPLL0);
1274 break;
1275 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1276 results in CDCLK change. Need to handle the change of CDCLK by
1277 disabling pipes and re-enabling them */
1278 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001279 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301280 SKL_DPLL0);
1281 break;
1282 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001283 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301284 SKL_DPLL0);
1285 break;
1286
Damien Lespiau5416d872014-11-14 17:24:33 +00001287 }
1288 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1289}
1290
Ander Conselvan de Oliveira6fa2d192015-08-31 11:23:28 +03001291void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001292hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
Daniel Vetter0e503382014-07-04 11:26:04 -03001293{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001294 memset(&pipe_config->dpll_hw_state, 0,
1295 sizeof(pipe_config->dpll_hw_state));
1296
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001297 switch (pipe_config->port_clock / 2) {
1298 case 81000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001299 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1300 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001301 case 135000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001302 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1303 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001304 case 270000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001305 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1306 break;
1307 }
1308}
1309
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301310static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001311intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301312{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001313 if (intel_dp->num_sink_rates) {
1314 *sink_rates = intel_dp->sink_rates;
1315 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301316 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001317
1318 *sink_rates = default_rates;
1319
1320 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301321}
1322
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001323bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301324{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001325 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1326 struct drm_device *dev = dig_port->base.base.dev;
1327
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301328 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001329 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301330 return false;
1331
1332 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1333 (INTEL_INFO(dev)->gen >= 9))
1334 return true;
1335 else
1336 return false;
1337}
1338
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301339static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001340intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301341{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001342 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1343 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301344 int size;
1345
Sonika Jindal64987fc2015-05-26 17:50:13 +05301346 if (IS_BROXTON(dev)) {
1347 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301348 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001349 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301350 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301351 size = ARRAY_SIZE(skl_rates);
1352 } else {
1353 *source_rates = default_rates;
1354 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301355 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001356
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301357 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001358 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301359 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001360
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301361 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301362}
1363
Daniel Vetter0e503382014-07-04 11:26:04 -03001364static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001365intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001366 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001367{
1368 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001369 const struct dp_link_dpll *divisor = NULL;
1370 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001371
1372 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001373 divisor = gen4_dpll;
1374 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001375 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001376 divisor = pch_dpll;
1377 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001378 } else if (IS_CHERRYVIEW(dev)) {
1379 divisor = chv_dpll;
1380 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001381 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001382 divisor = vlv_dpll;
1383 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001384 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001385
1386 if (divisor && count) {
1387 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001388 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001389 pipe_config->dpll = divisor[i].dpll;
1390 pipe_config->clock_set = true;
1391 break;
1392 }
1393 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001394 }
1395}
1396
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001397static int intersect_rates(const int *source_rates, int source_len,
1398 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001399 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301400{
1401 int i = 0, j = 0, k = 0;
1402
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301403 while (i < source_len && j < sink_len) {
1404 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001405 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1406 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001407 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301408 ++k;
1409 ++i;
1410 ++j;
1411 } else if (source_rates[i] < sink_rates[j]) {
1412 ++i;
1413 } else {
1414 ++j;
1415 }
1416 }
1417 return k;
1418}
1419
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001420static int intel_dp_common_rates(struct intel_dp *intel_dp,
1421 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001422{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001423 const int *source_rates, *sink_rates;
1424 int source_len, sink_len;
1425
1426 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001427 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001428
1429 return intersect_rates(source_rates, source_len,
1430 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001431 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001432}
1433
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001434static void snprintf_int_array(char *str, size_t len,
1435 const int *array, int nelem)
1436{
1437 int i;
1438
1439 str[0] = '\0';
1440
1441 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001442 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001443 if (r >= len)
1444 return;
1445 str += r;
1446 len -= r;
1447 }
1448}
1449
1450static void intel_dp_print_rates(struct intel_dp *intel_dp)
1451{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001452 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001453 int source_len, sink_len, common_len;
1454 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001455 char str[128]; /* FIXME: too big for stack? */
1456
1457 if ((drm_debug & DRM_UT_KMS) == 0)
1458 return;
1459
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001460 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001461 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1462 DRM_DEBUG_KMS("source rates: %s\n", str);
1463
1464 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1465 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1466 DRM_DEBUG_KMS("sink rates: %s\n", str);
1467
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001468 common_len = intel_dp_common_rates(intel_dp, common_rates);
1469 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1470 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001471}
1472
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001473static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301474{
1475 int i = 0;
1476
1477 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1478 if (find == rates[i])
1479 break;
1480
1481 return i;
1482}
1483
Ville Syrjälä50fec212015-03-12 17:10:34 +02001484int
1485intel_dp_max_link_rate(struct intel_dp *intel_dp)
1486{
1487 int rates[DP_MAX_SUPPORTED_RATES] = {};
1488 int len;
1489
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001490 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001491 if (WARN_ON(len <= 0))
1492 return 162000;
1493
1494 return rates[rate_to_index(0, rates) - 1];
1495}
1496
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001497int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1498{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001499 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001500}
1501
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001502void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1503 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001504{
1505 if (intel_dp->num_sink_rates) {
1506 *link_bw = 0;
1507 *rate_select =
1508 intel_dp_rate_select(intel_dp, port_clock);
1509 } else {
1510 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1511 *rate_select = 0;
1512 }
1513}
1514
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001515bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001516intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001517 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001518{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001519 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001520 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001521 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001522 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001523 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001524 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001525 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001526 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001527 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001528 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001529 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001530 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301531 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001532 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001533 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001534 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1535 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001536 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301537
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001538 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301539
1540 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001541 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301542
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001543 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001544
Imre Deakbc7d38a2013-05-16 14:40:36 +03001545 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001546 pipe_config->has_pch_encoder = true;
1547
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001548 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001549 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001550 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001551
Jani Nikuladd06f902012-10-19 14:51:50 +03001552 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1553 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1554 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001555
1556 if (INTEL_INFO(dev)->gen >= 9) {
1557 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001558 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001559 if (ret)
1560 return ret;
1561 }
1562
Matt Roperb56676272015-11-04 09:05:27 -08001563 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001564 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1565 intel_connector->panel.fitting_mode);
1566 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001567 intel_pch_panel_fitting(intel_crtc, pipe_config,
1568 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001569 }
1570
Daniel Vettercb1793c2012-06-04 18:39:21 +02001571 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001572 return false;
1573
Daniel Vetter083f9562012-04-20 20:23:49 +02001574 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301575 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001576 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001577 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001578
Daniel Vetter36008362013-03-27 00:44:59 +01001579 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1580 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001581 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001582 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301583
1584 /* Get bpp from vbt only for panels that dont have bpp in edid */
1585 if (intel_connector->base.display_info.bpc == 0 &&
1586 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001587 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1588 dev_priv->vbt.edp_bpp);
1589 bpp = dev_priv->vbt.edp_bpp;
1590 }
1591
Jani Nikula344c5bb2014-09-09 11:25:13 +03001592 /*
1593 * Use the maximum clock and number of lanes the eDP panel
1594 * advertizes being capable of. The panels are generally
1595 * designed to support only a single clock and lane
1596 * configuration, and typically these values correspond to the
1597 * native resolution of the panel.
1598 */
1599 min_lane_count = max_lane_count;
1600 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001601 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001602
Daniel Vetter36008362013-03-27 00:44:59 +01001603 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001604 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1605 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001606
Dave Airliec6930992014-07-14 11:04:39 +10001607 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301608 for (lane_count = min_lane_count;
1609 lane_count <= max_lane_count;
1610 lane_count <<= 1) {
1611
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001612 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001613 link_avail = intel_dp_max_data_rate(link_clock,
1614 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001615
Daniel Vetter36008362013-03-27 00:44:59 +01001616 if (mode_rate <= link_avail) {
1617 goto found;
1618 }
1619 }
1620 }
1621 }
1622
1623 return false;
1624
1625found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001626 if (intel_dp->color_range_auto) {
1627 /*
1628 * See:
1629 * CEA-861-E - 5.1 Default Encoding Parameters
1630 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1631 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001632 pipe_config->limited_color_range =
1633 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1634 } else {
1635 pipe_config->limited_color_range =
1636 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001637 }
1638
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001639 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301640
Daniel Vetter657445f2013-05-04 10:09:18 +02001641 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001642 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001643
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001644 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1645 &link_bw, &rate_select);
1646
1647 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1648 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001649 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001650 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1651 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001652
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001653 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001654 adjusted_mode->crtc_clock,
1655 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001656 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001657
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301658 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301659 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001660 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301661 intel_link_compute_m_n(bpp, lane_count,
1662 intel_connector->panel.downclock_mode->clock,
1663 pipe_config->port_clock,
1664 &pipe_config->dp_m2_n2);
1665 }
1666
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001667 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && is_edp(intel_dp))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001668 skl_edp_set_pll_config(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301669 else if (IS_BROXTON(dev))
1670 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001671 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001672 hsw_dp_set_ddi_pll_sel(pipe_config);
Daniel Vetter0e503382014-07-04 11:26:04 -03001673 else
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001674 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001675
Daniel Vetter36008362013-03-27 00:44:59 +01001676 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001677}
1678
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001679void intel_dp_set_link_params(struct intel_dp *intel_dp,
1680 const struct intel_crtc_state *pipe_config)
1681{
1682 intel_dp->link_rate = pipe_config->port_clock;
1683 intel_dp->lane_count = pipe_config->lane_count;
1684}
1685
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001686static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001687{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001688 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001689 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001690 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001691 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001692 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001693 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001694
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001695 intel_dp_set_link_params(intel_dp, crtc->config);
1696
Keith Packard417e8222011-11-01 19:54:11 -07001697 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001698 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001699 *
1700 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001701 * SNB CPU
1702 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001703 * CPT PCH
1704 *
1705 * IBX PCH and CPU are the same for almost everything,
1706 * except that the CPU DP PLL is configured in this
1707 * register
1708 *
1709 * CPT PCH is quite different, having many bits moved
1710 * to the TRANS_DP_CTL register instead. That
1711 * configuration happens (oddly) in ironlake_pch_enable
1712 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001713
Keith Packard417e8222011-11-01 19:54:11 -07001714 /* Preserve the BIOS-computed detected bit. This is
1715 * supposed to be read-only.
1716 */
1717 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001718
Keith Packard417e8222011-11-01 19:54:11 -07001719 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001720 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001721 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001722
Keith Packard417e8222011-11-01 19:54:11 -07001723 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001724
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001725 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001726 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1727 intel_dp->DP |= DP_SYNC_HS_HIGH;
1728 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1729 intel_dp->DP |= DP_SYNC_VS_HIGH;
1730 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1731
Jani Nikula6aba5b62013-10-04 15:08:10 +03001732 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001733 intel_dp->DP |= DP_ENHANCED_FRAMING;
1734
Daniel Vetter7c62a162013-06-01 17:16:20 +02001735 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001736 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001737 u32 trans_dp;
1738
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001739 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001740
1741 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1742 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1743 trans_dp |= TRANS_DP_ENH_FRAMING;
1744 else
1745 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1746 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001747 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001748 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001749 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001750 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001751
1752 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1753 intel_dp->DP |= DP_SYNC_HS_HIGH;
1754 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1755 intel_dp->DP |= DP_SYNC_VS_HIGH;
1756 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1757
Jani Nikula6aba5b62013-10-04 15:08:10 +03001758 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001759 intel_dp->DP |= DP_ENHANCED_FRAMING;
1760
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001761 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001762 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001763 else if (crtc->pipe == PIPE_B)
1764 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001765 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001766}
1767
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001768#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1769#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001770
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001771#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1772#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001773
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001774#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1775#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001776
Daniel Vetter4be73782014-01-17 14:39:48 +01001777static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001778 u32 mask,
1779 u32 value)
1780{
Paulo Zanoni30add222012-10-26 19:05:45 -02001781 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001782 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001783 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001784
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001785 lockdep_assert_held(&dev_priv->pps_mutex);
1786
Jani Nikulabf13e812013-09-06 07:40:05 +03001787 pp_stat_reg = _pp_stat_reg(intel_dp);
1788 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001789
1790 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001791 mask, value,
1792 I915_READ(pp_stat_reg),
1793 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001794
Jesse Barnes453c5422013-03-28 09:55:41 -07001795 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001796 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001797 I915_READ(pp_stat_reg),
1798 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001799 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001800
1801 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001802}
1803
Daniel Vetter4be73782014-01-17 14:39:48 +01001804static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001805{
1806 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001807 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001808}
1809
Daniel Vetter4be73782014-01-17 14:39:48 +01001810static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001811{
Keith Packardbd943152011-09-18 23:09:52 -07001812 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001813 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001814}
Keith Packardbd943152011-09-18 23:09:52 -07001815
Daniel Vetter4be73782014-01-17 14:39:48 +01001816static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001817{
1818 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001819
1820 /* When we disable the VDD override bit last we have to do the manual
1821 * wait. */
1822 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1823 intel_dp->panel_power_cycle_delay);
1824
Daniel Vetter4be73782014-01-17 14:39:48 +01001825 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001826}
Keith Packardbd943152011-09-18 23:09:52 -07001827
Daniel Vetter4be73782014-01-17 14:39:48 +01001828static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001829{
1830 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1831 intel_dp->backlight_on_delay);
1832}
1833
Daniel Vetter4be73782014-01-17 14:39:48 +01001834static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001835{
1836 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1837 intel_dp->backlight_off_delay);
1838}
Keith Packard99ea7122011-11-01 19:57:50 -07001839
Keith Packard832dd3c2011-11-01 19:34:06 -07001840/* Read the current pp_control value, unlocking the register if it
1841 * is locked
1842 */
1843
Jesse Barnes453c5422013-03-28 09:55:41 -07001844static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001845{
Jesse Barnes453c5422013-03-28 09:55:41 -07001846 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1847 struct drm_i915_private *dev_priv = dev->dev_private;
1848 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001849
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001850 lockdep_assert_held(&dev_priv->pps_mutex);
1851
Jani Nikulabf13e812013-09-06 07:40:05 +03001852 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301853 if (!IS_BROXTON(dev)) {
1854 control &= ~PANEL_UNLOCK_MASK;
1855 control |= PANEL_UNLOCK_REGS;
1856 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001857 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001858}
1859
Ville Syrjälä951468f2014-09-04 14:55:31 +03001860/*
1861 * Must be paired with edp_panel_vdd_off().
1862 * Must hold pps_mutex around the whole on/off sequence.
1863 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1864 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001865static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001866{
Paulo Zanoni30add222012-10-26 19:05:45 -02001867 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001868 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1869 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001870 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001871 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001872 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001873 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001874 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001875
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001876 lockdep_assert_held(&dev_priv->pps_mutex);
1877
Keith Packard97af61f572011-09-28 16:23:51 -07001878 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001879 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001880
Egbert Eich2c623c12014-11-25 12:54:57 +01001881 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001882 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001883
Daniel Vetter4be73782014-01-17 14:39:48 +01001884 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001885 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001886
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001887 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001888 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001889
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001890 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1891 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001892
Daniel Vetter4be73782014-01-17 14:39:48 +01001893 if (!edp_have_panel_power(intel_dp))
1894 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001895
Jesse Barnes453c5422013-03-28 09:55:41 -07001896 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001897 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001898
Jani Nikulabf13e812013-09-06 07:40:05 +03001899 pp_stat_reg = _pp_stat_reg(intel_dp);
1900 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001901
1902 I915_WRITE(pp_ctrl_reg, pp);
1903 POSTING_READ(pp_ctrl_reg);
1904 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1905 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001906 /*
1907 * If the panel wasn't on, delay before accessing aux channel
1908 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001909 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001910 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1911 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001912 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001913 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001914
1915 return need_to_disable;
1916}
1917
Ville Syrjälä951468f2014-09-04 14:55:31 +03001918/*
1919 * Must be paired with intel_edp_panel_vdd_off() or
1920 * intel_edp_panel_off().
1921 * Nested calls to these functions are not allowed since
1922 * we drop the lock. Caller must use some higher level
1923 * locking to prevent nested calls from other threads.
1924 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001925void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001926{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001927 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001928
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001929 if (!is_edp(intel_dp))
1930 return;
1931
Ville Syrjälä773538e82014-09-04 14:54:56 +03001932 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001933 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001934 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001935
Rob Clarke2c719b2014-12-15 13:56:32 -05001936 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001937 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001938}
1939
Daniel Vetter4be73782014-01-17 14:39:48 +01001940static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001941{
Paulo Zanoni30add222012-10-26 19:05:45 -02001942 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001943 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001944 struct intel_digital_port *intel_dig_port =
1945 dp_to_dig_port(intel_dp);
1946 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1947 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001948 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001949 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001950
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001951 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001952
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001953 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001954
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001955 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001956 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001957
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001958 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1959 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001960
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001961 pp = ironlake_get_pp_control(intel_dp);
1962 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001963
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001964 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1965 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001966
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001967 I915_WRITE(pp_ctrl_reg, pp);
1968 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001969
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001970 /* Make sure sequencer is idle before allowing subsequent activity */
1971 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1972 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001973
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001974 if ((pp & POWER_TARGET_ON) == 0)
1975 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001976
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001977 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001978 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001979}
1980
Daniel Vetter4be73782014-01-17 14:39:48 +01001981static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001982{
1983 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1984 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001985
Ville Syrjälä773538e82014-09-04 14:54:56 +03001986 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001987 if (!intel_dp->want_panel_vdd)
1988 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001989 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001990}
1991
Imre Deakaba86892014-07-30 15:57:31 +03001992static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1993{
1994 unsigned long delay;
1995
1996 /*
1997 * Queue the timer to fire a long time from now (relative to the power
1998 * down delay) to keep the panel power up across a sequence of
1999 * operations.
2000 */
2001 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2002 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2003}
2004
Ville Syrjälä951468f2014-09-04 14:55:31 +03002005/*
2006 * Must be paired with edp_panel_vdd_on().
2007 * Must hold pps_mutex around the whole on/off sequence.
2008 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2009 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002010static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002011{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002012 struct drm_i915_private *dev_priv =
2013 intel_dp_to_dev(intel_dp)->dev_private;
2014
2015 lockdep_assert_held(&dev_priv->pps_mutex);
2016
Keith Packard97af61f572011-09-28 16:23:51 -07002017 if (!is_edp(intel_dp))
2018 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002019
Rob Clarke2c719b2014-12-15 13:56:32 -05002020 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002021 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002022
Keith Packardbd943152011-09-18 23:09:52 -07002023 intel_dp->want_panel_vdd = false;
2024
Imre Deakaba86892014-07-30 15:57:31 +03002025 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002026 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002027 else
2028 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002029}
2030
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002031static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002032{
Paulo Zanoni30add222012-10-26 19:05:45 -02002033 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002034 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07002035 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002036 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002037
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002038 lockdep_assert_held(&dev_priv->pps_mutex);
2039
Keith Packard97af61f572011-09-28 16:23:51 -07002040 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002041 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002042
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002043 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2044 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002045
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002046 if (WARN(edp_have_panel_power(intel_dp),
2047 "eDP port %c panel power already on\n",
2048 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002049 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002050
Daniel Vetter4be73782014-01-17 14:39:48 +01002051 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002052
Jani Nikulabf13e812013-09-06 07:40:05 +03002053 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002054 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002055 if (IS_GEN5(dev)) {
2056 /* ILK workaround: disable reset around power sequence */
2057 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002058 I915_WRITE(pp_ctrl_reg, pp);
2059 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002060 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002061
Keith Packard1c0ae802011-09-19 13:59:29 -07002062 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002063 if (!IS_GEN5(dev))
2064 pp |= PANEL_POWER_RESET;
2065
Jesse Barnes453c5422013-03-28 09:55:41 -07002066 I915_WRITE(pp_ctrl_reg, pp);
2067 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002068
Daniel Vetter4be73782014-01-17 14:39:48 +01002069 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002070 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002071
Keith Packard05ce1a42011-09-29 16:33:01 -07002072 if (IS_GEN5(dev)) {
2073 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002074 I915_WRITE(pp_ctrl_reg, pp);
2075 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002076 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002077}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002078
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002079void intel_edp_panel_on(struct intel_dp *intel_dp)
2080{
2081 if (!is_edp(intel_dp))
2082 return;
2083
2084 pps_lock(intel_dp);
2085 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002086 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002087}
2088
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002089
2090static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002091{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002092 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2093 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002094 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002095 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002096 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002097 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002098 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002099
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002100 lockdep_assert_held(&dev_priv->pps_mutex);
2101
Keith Packard97af61f572011-09-28 16:23:51 -07002102 if (!is_edp(intel_dp))
2103 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002104
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002105 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2106 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002107
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002108 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2109 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002110
Jesse Barnes453c5422013-03-28 09:55:41 -07002111 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002112 /* We need to switch off panel power _and_ force vdd, for otherwise some
2113 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002114 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2115 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002116
Jani Nikulabf13e812013-09-06 07:40:05 +03002117 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002118
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002119 intel_dp->want_panel_vdd = false;
2120
Jesse Barnes453c5422013-03-28 09:55:41 -07002121 I915_WRITE(pp_ctrl_reg, pp);
2122 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002123
Paulo Zanonidce56b32013-12-19 14:29:40 -02002124 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01002125 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002126
2127 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002128 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002129 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002130}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002131
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002132void intel_edp_panel_off(struct intel_dp *intel_dp)
2133{
2134 if (!is_edp(intel_dp))
2135 return;
2136
2137 pps_lock(intel_dp);
2138 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002139 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002140}
2141
Jani Nikula1250d102014-08-12 17:11:39 +03002142/* Enable backlight in the panel power control. */
2143static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002144{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002145 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2146 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002147 struct drm_i915_private *dev_priv = dev->dev_private;
2148 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002149 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002150
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002151 /*
2152 * If we enable the backlight right away following a panel power
2153 * on, we may see slight flicker as the panel syncs with the eDP
2154 * link. So delay a bit to make sure the image is solid before
2155 * allowing it to appear.
2156 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002157 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002158
Ville Syrjälä773538e82014-09-04 14:54:56 +03002159 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002160
Jesse Barnes453c5422013-03-28 09:55:41 -07002161 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002162 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002163
Jani Nikulabf13e812013-09-06 07:40:05 +03002164 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002165
2166 I915_WRITE(pp_ctrl_reg, pp);
2167 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002168
Ville Syrjälä773538e82014-09-04 14:54:56 +03002169 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002170}
2171
Jani Nikula1250d102014-08-12 17:11:39 +03002172/* Enable backlight PWM and backlight PP control. */
2173void intel_edp_backlight_on(struct intel_dp *intel_dp)
2174{
2175 if (!is_edp(intel_dp))
2176 return;
2177
2178 DRM_DEBUG_KMS("\n");
2179
2180 intel_panel_enable_backlight(intel_dp->attached_connector);
2181 _intel_edp_backlight_on(intel_dp);
2182}
2183
2184/* Disable backlight in the panel power control. */
2185static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002186{
Paulo Zanoni30add222012-10-26 19:05:45 -02002187 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002188 struct drm_i915_private *dev_priv = dev->dev_private;
2189 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002190 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002191
Keith Packardf01eca22011-09-28 16:48:10 -07002192 if (!is_edp(intel_dp))
2193 return;
2194
Ville Syrjälä773538e82014-09-04 14:54:56 +03002195 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002196
Jesse Barnes453c5422013-03-28 09:55:41 -07002197 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002198 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002199
Jani Nikulabf13e812013-09-06 07:40:05 +03002200 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002201
2202 I915_WRITE(pp_ctrl_reg, pp);
2203 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002204
Ville Syrjälä773538e82014-09-04 14:54:56 +03002205 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002206
Paulo Zanonidce56b32013-12-19 14:29:40 -02002207 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002208 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002209}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002210
Jani Nikula1250d102014-08-12 17:11:39 +03002211/* Disable backlight PP control and backlight PWM. */
2212void intel_edp_backlight_off(struct intel_dp *intel_dp)
2213{
2214 if (!is_edp(intel_dp))
2215 return;
2216
2217 DRM_DEBUG_KMS("\n");
2218
2219 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002220 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002221}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002222
Jani Nikula73580fb72014-08-12 17:11:41 +03002223/*
2224 * Hook for controlling the panel power control backlight through the bl_power
2225 * sysfs attribute. Take care to handle multiple calls.
2226 */
2227static void intel_edp_backlight_power(struct intel_connector *connector,
2228 bool enable)
2229{
2230 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002231 bool is_enabled;
2232
Ville Syrjälä773538e82014-09-04 14:54:56 +03002233 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002234 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002235 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002236
2237 if (is_enabled == enable)
2238 return;
2239
Jani Nikula23ba9372014-08-27 14:08:43 +03002240 DRM_DEBUG_KMS("panel power control backlight %s\n",
2241 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002242
2243 if (enable)
2244 _intel_edp_backlight_on(intel_dp);
2245 else
2246 _intel_edp_backlight_off(intel_dp);
2247}
2248
Ville Syrjälä64e10772015-10-29 21:26:01 +02002249static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2250{
2251 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2252 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2253 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2254
2255 I915_STATE_WARN(cur_state != state,
2256 "DP port %c state assertion failure (expected %s, current %s)\n",
2257 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002258 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002259}
2260#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2261
2262static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2263{
2264 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2265
2266 I915_STATE_WARN(cur_state != state,
2267 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002268 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002269}
2270#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2271#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2272
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002273static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002274{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002275 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002276 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2277 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002278
Ville Syrjälä64e10772015-10-29 21:26:01 +02002279 assert_pipe_disabled(dev_priv, crtc->pipe);
2280 assert_dp_port_disabled(intel_dp);
2281 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002282
Ville Syrjäläabfce942015-10-29 21:26:03 +02002283 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2284 crtc->config->port_clock);
2285
2286 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2287
2288 if (crtc->config->port_clock == 162000)
2289 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2290 else
2291 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2292
2293 I915_WRITE(DP_A, intel_dp->DP);
2294 POSTING_READ(DP_A);
2295 udelay(500);
2296
Daniel Vetter07679352012-09-06 22:15:42 +02002297 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002298
Daniel Vetter07679352012-09-06 22:15:42 +02002299 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002300 POSTING_READ(DP_A);
2301 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002302}
2303
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002304static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002305{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002306 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002307 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2308 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002309
Ville Syrjälä64e10772015-10-29 21:26:01 +02002310 assert_pipe_disabled(dev_priv, crtc->pipe);
2311 assert_dp_port_disabled(intel_dp);
2312 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002313
Ville Syrjäläabfce942015-10-29 21:26:03 +02002314 DRM_DEBUG_KMS("disabling eDP PLL\n");
2315
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002316 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002317
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002318 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002319 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002320 udelay(200);
2321}
2322
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002323/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002324void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002325{
2326 int ret, i;
2327
2328 /* Should have a valid DPCD by this point */
2329 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2330 return;
2331
2332 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002333 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2334 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002335 } else {
2336 /*
2337 * When turning on, we need to retry for 1ms to give the sink
2338 * time to wake up.
2339 */
2340 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002341 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2342 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002343 if (ret == 1)
2344 break;
2345 msleep(1);
2346 }
2347 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002348
2349 if (ret != 1)
2350 DRM_DEBUG_KMS("failed to %s sink power state\n",
2351 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002352}
2353
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002354static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2355 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002356{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002357 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002358 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002359 struct drm_device *dev = encoder->base.dev;
2360 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002361 enum intel_display_power_domain power_domain;
2362 u32 tmp;
2363
2364 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002365 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002366 return false;
2367
2368 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002369
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002370 if (!(tmp & DP_PORT_EN))
2371 return false;
2372
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002373 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002374 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002375 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002376 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002377
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002378 for_each_pipe(dev_priv, p) {
2379 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2380 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2381 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002382 return true;
2383 }
2384 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002385
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002386 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002387 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002388 } else if (IS_CHERRYVIEW(dev)) {
2389 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2390 } else {
2391 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002392 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002393
2394 return true;
2395}
2396
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002397static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002398 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002399{
2400 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002401 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002402 struct drm_device *dev = encoder->base.dev;
2403 struct drm_i915_private *dev_priv = dev->dev_private;
2404 enum port port = dp_to_dig_port(intel_dp)->port;
2405 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002406 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002407
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002408 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002409
2410 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002411
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002412 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002413 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2414
2415 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002416 flags |= DRM_MODE_FLAG_PHSYNC;
2417 else
2418 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002419
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002420 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002421 flags |= DRM_MODE_FLAG_PVSYNC;
2422 else
2423 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002424 } else {
2425 if (tmp & DP_SYNC_HS_HIGH)
2426 flags |= DRM_MODE_FLAG_PHSYNC;
2427 else
2428 flags |= DRM_MODE_FLAG_NHSYNC;
2429
2430 if (tmp & DP_SYNC_VS_HIGH)
2431 flags |= DRM_MODE_FLAG_PVSYNC;
2432 else
2433 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002434 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002435
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002436 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002437
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002438 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002439 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002440 pipe_config->limited_color_range = true;
2441
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002442 pipe_config->has_dp_encoder = true;
2443
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002444 pipe_config->lane_count =
2445 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2446
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002447 intel_dp_get_m_n(crtc, pipe_config);
2448
Ville Syrjälä18442d02013-09-13 16:00:08 +03002449 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002450 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002451 pipe_config->port_clock = 162000;
2452 else
2453 pipe_config->port_clock = 270000;
2454 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002455
2456 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2457 &pipe_config->dp_m_n);
2458
2459 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2460 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2461
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002462 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002463
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002464 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2465 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2466 /*
2467 * This is a big fat ugly hack.
2468 *
2469 * Some machines in UEFI boot mode provide us a VBT that has 18
2470 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2471 * unknown we fail to light up. Yet the same BIOS boots up with
2472 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2473 * max, not what it tells us to use.
2474 *
2475 * Note: This will still be broken if the eDP panel is not lit
2476 * up by the BIOS, and thus we can't get the mode at module
2477 * load.
2478 */
2479 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2480 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2481 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2482 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002483}
2484
Daniel Vettere8cb4552012-07-01 13:05:48 +02002485static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002486{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002487 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002488 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002489 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2490
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002491 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002492 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002493
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002494 if (HAS_PSR(dev) && !HAS_DDI(dev))
2495 intel_psr_disable(intel_dp);
2496
Daniel Vetter6cb49832012-05-20 17:14:50 +02002497 /* Make sure the panel is off before trying to change the mode. But also
2498 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002499 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002500 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002501 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002502 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002503
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002504 /* disable the port before the pipe on g4x */
2505 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002506 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002507}
2508
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002509static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002510{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002511 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002512 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002513
Ville Syrjälä49277c32014-03-31 18:21:26 +03002514 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002515
2516 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002517 if (port == PORT_A)
2518 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002519}
2520
2521static void vlv_post_disable_dp(struct intel_encoder *encoder)
2522{
2523 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2524
2525 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002526}
2527
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002528static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2529 bool reset)
2530{
2531 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2532 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2533 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2534 enum pipe pipe = crtc->pipe;
2535 uint32_t val;
2536
2537 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2538 if (reset)
2539 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2540 else
2541 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2542 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2543
2544 if (crtc->config->lane_count > 2) {
2545 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2546 if (reset)
2547 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2548 else
2549 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2550 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2551 }
2552
2553 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2554 val |= CHV_PCS_REQ_SOFTRESET_EN;
2555 if (reset)
2556 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2557 else
2558 val |= DPIO_PCS_CLK_SOFT_RESET;
2559 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2560
2561 if (crtc->config->lane_count > 2) {
2562 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2563 val |= CHV_PCS_REQ_SOFTRESET_EN;
2564 if (reset)
2565 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2566 else
2567 val |= DPIO_PCS_CLK_SOFT_RESET;
2568 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2569 }
2570}
2571
Ville Syrjälä580d3812014-04-09 13:29:00 +03002572static void chv_post_disable_dp(struct intel_encoder *encoder)
2573{
2574 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002575 struct drm_device *dev = encoder->base.dev;
2576 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002577
2578 intel_dp_link_down(intel_dp);
2579
Ville Syrjäläa5805162015-05-26 20:42:30 +03002580 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002581
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002582 /* Assert data lane reset */
2583 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002584
Ville Syrjäläa5805162015-05-26 20:42:30 +03002585 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002586}
2587
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002588static void
2589_intel_dp_set_link_train(struct intel_dp *intel_dp,
2590 uint32_t *DP,
2591 uint8_t dp_train_pat)
2592{
2593 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2594 struct drm_device *dev = intel_dig_port->base.base.dev;
2595 struct drm_i915_private *dev_priv = dev->dev_private;
2596 enum port port = intel_dig_port->port;
2597
2598 if (HAS_DDI(dev)) {
2599 uint32_t temp = I915_READ(DP_TP_CTL(port));
2600
2601 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2602 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2603 else
2604 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2605
2606 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2607 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2608 case DP_TRAINING_PATTERN_DISABLE:
2609 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2610
2611 break;
2612 case DP_TRAINING_PATTERN_1:
2613 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2614 break;
2615 case DP_TRAINING_PATTERN_2:
2616 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2617 break;
2618 case DP_TRAINING_PATTERN_3:
2619 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2620 break;
2621 }
2622 I915_WRITE(DP_TP_CTL(port), temp);
2623
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002624 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2625 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002626 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2627
2628 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2629 case DP_TRAINING_PATTERN_DISABLE:
2630 *DP |= DP_LINK_TRAIN_OFF_CPT;
2631 break;
2632 case DP_TRAINING_PATTERN_1:
2633 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2634 break;
2635 case DP_TRAINING_PATTERN_2:
2636 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2637 break;
2638 case DP_TRAINING_PATTERN_3:
2639 DRM_ERROR("DP training pattern 3 not supported\n");
2640 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2641 break;
2642 }
2643
2644 } else {
2645 if (IS_CHERRYVIEW(dev))
2646 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2647 else
2648 *DP &= ~DP_LINK_TRAIN_MASK;
2649
2650 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2651 case DP_TRAINING_PATTERN_DISABLE:
2652 *DP |= DP_LINK_TRAIN_OFF;
2653 break;
2654 case DP_TRAINING_PATTERN_1:
2655 *DP |= DP_LINK_TRAIN_PAT_1;
2656 break;
2657 case DP_TRAINING_PATTERN_2:
2658 *DP |= DP_LINK_TRAIN_PAT_2;
2659 break;
2660 case DP_TRAINING_PATTERN_3:
2661 if (IS_CHERRYVIEW(dev)) {
2662 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2663 } else {
2664 DRM_ERROR("DP training pattern 3 not supported\n");
2665 *DP |= DP_LINK_TRAIN_PAT_2;
2666 }
2667 break;
2668 }
2669 }
2670}
2671
2672static void intel_dp_enable_port(struct intel_dp *intel_dp)
2673{
2674 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2675 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002676 struct intel_crtc *crtc =
2677 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002678
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002679 /* enable with pattern 1 (as per spec) */
2680 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2681 DP_TRAINING_PATTERN_1);
2682
2683 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2684 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002685
2686 /*
2687 * Magic for VLV/CHV. We _must_ first set up the register
2688 * without actually enabling the port, and then do another
2689 * write to enable the port. Otherwise link training will
2690 * fail when the power sequencer is freshly used for this port.
2691 */
2692 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002693 if (crtc->config->has_audio)
2694 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002695
2696 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2697 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002698}
2699
Daniel Vettere8cb4552012-07-01 13:05:48 +02002700static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002701{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002702 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2703 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002704 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002705 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002706 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002707 enum port port = dp_to_dig_port(intel_dp)->port;
2708 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002709
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002710 if (WARN_ON(dp_reg & DP_PORT_EN))
2711 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002712
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002713 pps_lock(intel_dp);
2714
Wayne Boyer666a4532015-12-09 12:29:35 -08002715 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002716 vlv_init_panel_power_sequencer(intel_dp);
2717
Ville Syrjälä78645782015-11-20 22:09:19 +02002718 /*
2719 * We get an occasional spurious underrun between the port
2720 * enable and vdd enable, when enabling port A eDP.
2721 *
2722 * FIXME: Not sure if this applies to (PCH) port D eDP as well
2723 */
2724 if (port == PORT_A)
2725 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
2726
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002727 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002728
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002729 if (port == PORT_A && IS_GEN5(dev_priv)) {
2730 /*
2731 * Underrun reporting for the other pipe was disabled in
2732 * g4x_pre_enable_dp(). The eDP PLL and port have now been
2733 * enabled, so it's now safe to re-enable underrun reporting.
2734 */
2735 intel_wait_for_vblank_if_active(dev_priv->dev, !pipe);
2736 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, true);
2737 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, true);
2738 }
2739
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002740 edp_panel_vdd_on(intel_dp);
2741 edp_panel_on(intel_dp);
2742 edp_panel_vdd_off(intel_dp, true);
2743
Ville Syrjälä78645782015-11-20 22:09:19 +02002744 if (port == PORT_A)
2745 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
2746
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002747 pps_unlock(intel_dp);
2748
Wayne Boyer666a4532015-12-09 12:29:35 -08002749 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002750 unsigned int lane_mask = 0x0;
2751
2752 if (IS_CHERRYVIEW(dev))
2753 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2754
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002755 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2756 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002757 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002758
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002759 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2760 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002761 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002762
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002763 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002764 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002765 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002766 intel_audio_codec_enable(encoder);
2767 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002768}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002769
Jani Nikulaecff4f32013-09-06 07:38:29 +03002770static void g4x_enable_dp(struct intel_encoder *encoder)
2771{
Jani Nikula828f5c62013-09-05 16:44:45 +03002772 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2773
Jani Nikulaecff4f32013-09-06 07:38:29 +03002774 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002775 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002776}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002777
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002778static void vlv_enable_dp(struct intel_encoder *encoder)
2779{
Jani Nikula828f5c62013-09-05 16:44:45 +03002780 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2781
Daniel Vetter4be73782014-01-17 14:39:48 +01002782 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002783 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002784}
2785
Jani Nikulaecff4f32013-09-06 07:38:29 +03002786static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002787{
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002788 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002789 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002790 enum port port = dp_to_dig_port(intel_dp)->port;
2791 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002792
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002793 intel_dp_prepare(encoder);
2794
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002795 if (port == PORT_A && IS_GEN5(dev_priv)) {
2796 /*
2797 * We get FIFO underruns on the other pipe when
2798 * enabling the CPU eDP PLL, and when enabling CPU
2799 * eDP port. We could potentially avoid the PLL
2800 * underrun with a vblank wait just prior to enabling
2801 * the PLL, but that doesn't appear to help the port
2802 * enable case. Just sweep it all under the rug.
2803 */
2804 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, false);
2805 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, false);
2806 }
2807
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002808 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002809 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002810 ironlake_edp_pll_on(intel_dp);
2811}
2812
Ville Syrjälä83b84592014-10-16 21:29:51 +03002813static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2814{
2815 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2816 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2817 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002818 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002819
2820 edp_panel_vdd_off_sync(intel_dp);
2821
2822 /*
2823 * VLV seems to get confused when multiple power seqeuencers
2824 * have the same port selected (even if only one has power/vdd
2825 * enabled). The failure manifests as vlv_wait_port_ready() failing
2826 * CHV on the other hand doesn't seem to mind having the same port
2827 * selected in multiple power seqeuencers, but let's clear the
2828 * port select always when logically disconnecting a power sequencer
2829 * from a port.
2830 */
2831 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2832 pipe_name(pipe), port_name(intel_dig_port->port));
2833 I915_WRITE(pp_on_reg, 0);
2834 POSTING_READ(pp_on_reg);
2835
2836 intel_dp->pps_pipe = INVALID_PIPE;
2837}
2838
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002839static void vlv_steal_power_sequencer(struct drm_device *dev,
2840 enum pipe pipe)
2841{
2842 struct drm_i915_private *dev_priv = dev->dev_private;
2843 struct intel_encoder *encoder;
2844
2845 lockdep_assert_held(&dev_priv->pps_mutex);
2846
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002847 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2848 return;
2849
Jani Nikula19c80542015-12-16 12:48:16 +02002850 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002851 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002852 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002853
2854 if (encoder->type != INTEL_OUTPUT_EDP)
2855 continue;
2856
2857 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002858 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002859
2860 if (intel_dp->pps_pipe != pipe)
2861 continue;
2862
2863 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002864 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002865
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002866 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002867 "stealing pipe %c power sequencer from active eDP port %c\n",
2868 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002869
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002870 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002871 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002872 }
2873}
2874
2875static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2876{
2877 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2878 struct intel_encoder *encoder = &intel_dig_port->base;
2879 struct drm_device *dev = encoder->base.dev;
2880 struct drm_i915_private *dev_priv = dev->dev_private;
2881 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002882
2883 lockdep_assert_held(&dev_priv->pps_mutex);
2884
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002885 if (!is_edp(intel_dp))
2886 return;
2887
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002888 if (intel_dp->pps_pipe == crtc->pipe)
2889 return;
2890
2891 /*
2892 * If another power sequencer was being used on this
2893 * port previously make sure to turn off vdd there while
2894 * we still have control of it.
2895 */
2896 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002897 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002898
2899 /*
2900 * We may be stealing the power
2901 * sequencer from another port.
2902 */
2903 vlv_steal_power_sequencer(dev, crtc->pipe);
2904
2905 /* now it's all ours */
2906 intel_dp->pps_pipe = crtc->pipe;
2907
2908 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2909 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2910
2911 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002912 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2913 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002914}
2915
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002916static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2917{
2918 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2919 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002920 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002921 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002922 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002923 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002924 int pipe = intel_crtc->pipe;
2925 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002926
Ville Syrjäläa5805162015-05-26 20:42:30 +03002927 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002928
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002929 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002930 val = 0;
2931 if (pipe)
2932 val |= (1<<21);
2933 else
2934 val &= ~(1<<21);
2935 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002936 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2937 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2938 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002939
Ville Syrjäläa5805162015-05-26 20:42:30 +03002940 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002941
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002942 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002943}
2944
Jani Nikulaecff4f32013-09-06 07:38:29 +03002945static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002946{
2947 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2948 struct drm_device *dev = encoder->base.dev;
2949 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002950 struct intel_crtc *intel_crtc =
2951 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002952 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002953 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002954
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002955 intel_dp_prepare(encoder);
2956
Jesse Barnes89b667f2013-04-18 14:51:36 -07002957 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002958 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002959 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002960 DPIO_PCS_TX_LANE2_RESET |
2961 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002962 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002963 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2964 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2965 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2966 DPIO_PCS_CLK_SOFT_RESET);
2967
2968 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002969 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2970 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2971 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002972 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002973}
2974
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002975static void chv_pre_enable_dp(struct intel_encoder *encoder)
2976{
2977 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2978 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2979 struct drm_device *dev = encoder->base.dev;
2980 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002981 struct intel_crtc *intel_crtc =
2982 to_intel_crtc(encoder->base.crtc);
2983 enum dpio_channel ch = vlv_dport_to_channel(dport);
2984 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002985 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002986 u32 val;
2987
Ville Syrjäläa5805162015-05-26 20:42:30 +03002988 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002989
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002990 /* allow hardware to manage TX FIFO reset source */
2991 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2992 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2993 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2994
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002995 if (intel_crtc->config->lane_count > 2) {
2996 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2997 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2998 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2999 }
Ville Syrjälä570e2a72014-08-18 14:42:46 +03003000
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003001 /* Program Tx lane latency optimal setting*/
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003002 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003003 /* Set the upar bit */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003004 if (intel_crtc->config->lane_count == 1)
3005 data = 0x0;
3006 else
3007 data = (i == 1) ? 0x0 : 0x1;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003008 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
3009 data << DPIO_UPAR_SHIFT);
3010 }
3011
3012 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003013 if (intel_crtc->config->port_clock > 270000)
3014 stagger = 0x18;
3015 else if (intel_crtc->config->port_clock > 135000)
3016 stagger = 0xd;
3017 else if (intel_crtc->config->port_clock > 67500)
3018 stagger = 0x7;
3019 else if (intel_crtc->config->port_clock > 33750)
3020 stagger = 0x4;
3021 else
3022 stagger = 0x2;
3023
3024 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
3025 val |= DPIO_TX2_STAGGER_MASK(0x1f);
3026 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
3027
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003028 if (intel_crtc->config->lane_count > 2) {
3029 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
3030 val |= DPIO_TX2_STAGGER_MASK(0x1f);
3031 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
3032 }
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003033
3034 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
3035 DPIO_LANESTAGGER_STRAP(stagger) |
3036 DPIO_LANESTAGGER_STRAP_OVRD |
3037 DPIO_TX1_STAGGER_MASK(0x1f) |
3038 DPIO_TX1_STAGGER_MULT(6) |
3039 DPIO_TX2_STAGGER_MULT(0));
3040
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003041 if (intel_crtc->config->lane_count > 2) {
3042 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
3043 DPIO_LANESTAGGER_STRAP(stagger) |
3044 DPIO_LANESTAGGER_STRAP_OVRD |
3045 DPIO_TX1_STAGGER_MASK(0x1f) |
3046 DPIO_TX1_STAGGER_MULT(7) |
3047 DPIO_TX2_STAGGER_MULT(5));
3048 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003049
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003050 /* Deassert data lane reset */
3051 chv_data_lane_soft_reset(encoder, false);
3052
Ville Syrjäläa5805162015-05-26 20:42:30 +03003053 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003054
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003055 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003056
3057 /* Second common lane will stay alive on its own now */
3058 if (dport->release_cl2_override) {
3059 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
3060 dport->release_cl2_override = false;
3061 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003062}
3063
Ville Syrjälä9197c882014-04-09 13:29:05 +03003064static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
3065{
3066 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
3067 struct drm_device *dev = encoder->base.dev;
3068 struct drm_i915_private *dev_priv = dev->dev_private;
3069 struct intel_crtc *intel_crtc =
3070 to_intel_crtc(encoder->base.crtc);
3071 enum dpio_channel ch = vlv_dport_to_channel(dport);
3072 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003073 unsigned int lane_mask =
3074 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003075 u32 val;
3076
Ville Syrjälä625695f2014-06-28 02:04:02 +03003077 intel_dp_prepare(encoder);
3078
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003079 /*
3080 * Must trick the second common lane into life.
3081 * Otherwise we can't even access the PLL.
3082 */
3083 if (ch == DPIO_CH0 && pipe == PIPE_B)
3084 dport->release_cl2_override =
3085 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
3086
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003087 chv_phy_powergate_lanes(encoder, true, lane_mask);
3088
Ville Syrjäläa5805162015-05-26 20:42:30 +03003089 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003090
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003091 /* Assert data lane reset */
3092 chv_data_lane_soft_reset(encoder, true);
3093
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03003094 /* program left/right clock distribution */
3095 if (pipe != PIPE_B) {
3096 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3097 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3098 if (ch == DPIO_CH0)
3099 val |= CHV_BUFLEFTENA1_FORCE;
3100 if (ch == DPIO_CH1)
3101 val |= CHV_BUFRIGHTENA1_FORCE;
3102 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3103 } else {
3104 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3105 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3106 if (ch == DPIO_CH0)
3107 val |= CHV_BUFLEFTENA2_FORCE;
3108 if (ch == DPIO_CH1)
3109 val |= CHV_BUFRIGHTENA2_FORCE;
3110 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3111 }
3112
Ville Syrjälä9197c882014-04-09 13:29:05 +03003113 /* program clock channel usage */
3114 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
3115 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3116 if (pipe != PIPE_B)
3117 val &= ~CHV_PCS_USEDCLKCHANNEL;
3118 else
3119 val |= CHV_PCS_USEDCLKCHANNEL;
3120 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
3121
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003122 if (intel_crtc->config->lane_count > 2) {
3123 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
3124 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3125 if (pipe != PIPE_B)
3126 val &= ~CHV_PCS_USEDCLKCHANNEL;
3127 else
3128 val |= CHV_PCS_USEDCLKCHANNEL;
3129 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
3130 }
Ville Syrjälä9197c882014-04-09 13:29:05 +03003131
3132 /*
3133 * This a a bit weird since generally CL
3134 * matches the pipe, but here we need to
3135 * pick the CL based on the port.
3136 */
3137 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
3138 if (pipe != PIPE_B)
3139 val &= ~CHV_CMN_USEDCLKCHANNEL;
3140 else
3141 val |= CHV_CMN_USEDCLKCHANNEL;
3142 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
3143
Ville Syrjäläa5805162015-05-26 20:42:30 +03003144 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003145}
3146
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003147static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
3148{
3149 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3150 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
3151 u32 val;
3152
3153 mutex_lock(&dev_priv->sb_lock);
3154
3155 /* disable left/right clock distribution */
3156 if (pipe != PIPE_B) {
3157 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3158 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3159 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3160 } else {
3161 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3162 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3163 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3164 }
3165
3166 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003167
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003168 /*
3169 * Leave the power down bit cleared for at least one
3170 * lane so that chv_powergate_phy_ch() will power
3171 * on something when the channel is otherwise unused.
3172 * When the port is off and the override is removed
3173 * the lanes power down anyway, so otherwise it doesn't
3174 * really matter what the state of power down bits is
3175 * after this.
3176 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003177 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003178}
3179
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003180/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003181 * Native read with retry for link status and receiver capability reads for
3182 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02003183 *
3184 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3185 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003186 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003187static ssize_t
3188intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3189 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003190{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003191 ssize_t ret;
3192 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003193
Ville Syrjäläf6a19062014-10-16 20:46:09 +03003194 /*
3195 * Sometime we just get the same incorrect byte repeated
3196 * over the entire buffer. Doing just one throw away read
3197 * initially seems to "solve" it.
3198 */
3199 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3200
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003201 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003202 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3203 if (ret == size)
3204 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003205 msleep(1);
3206 }
3207
Jani Nikula9d1a1032014-03-14 16:51:15 +02003208 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003209}
3210
3211/*
3212 * Fetch AUX CH registers 0x202 - 0x207 which contain
3213 * link status information
3214 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003215bool
Keith Packard93f62da2011-11-01 19:45:03 -07003216intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003217{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003218 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3219 DP_LANE0_1_STATUS,
3220 link_status,
3221 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003222}
3223
Paulo Zanoni11002442014-06-13 18:45:41 -03003224/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003225uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003226intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003227{
Paulo Zanoni30add222012-10-26 19:05:45 -02003228 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303229 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003230 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003231
Vandana Kannan93147262014-11-18 15:45:29 +05303232 if (IS_BROXTON(dev))
3233 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3234 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05303235 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303236 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003237 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08003238 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303239 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003240 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303241 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003242 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303243 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003244 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303245 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003246}
3247
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003248uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003249intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3250{
Paulo Zanoni30add222012-10-26 19:05:45 -02003251 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003252 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003253
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003254 if (INTEL_INFO(dev)->gen >= 9) {
3255 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3256 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3257 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3258 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3259 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3260 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3261 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303262 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3263 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003264 default:
3265 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3266 }
3267 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003268 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303269 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3270 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3271 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3272 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3273 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3274 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3275 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003276 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303277 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003278 }
Wayne Boyer666a4532015-12-09 12:29:35 -08003279 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003280 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303281 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3282 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3283 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3284 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3285 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3286 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3287 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003288 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303289 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003290 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003291 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003292 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303293 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3294 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3295 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3296 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3297 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003298 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303299 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003300 }
3301 } else {
3302 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303303 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3304 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3305 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3306 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3307 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3308 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3309 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003310 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303311 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003312 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003313 }
3314}
3315
Daniel Vetter5829975c2015-04-16 11:36:52 +02003316static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003317{
3318 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3319 struct drm_i915_private *dev_priv = dev->dev_private;
3320 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003321 struct intel_crtc *intel_crtc =
3322 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003323 unsigned long demph_reg_value, preemph_reg_value,
3324 uniqtranscale_reg_value;
3325 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003326 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003327 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003328
3329 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303330 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003331 preemph_reg_value = 0x0004000;
3332 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303333 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003334 demph_reg_value = 0x2B405555;
3335 uniqtranscale_reg_value = 0x552AB83A;
3336 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303337 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003338 demph_reg_value = 0x2B404040;
3339 uniqtranscale_reg_value = 0x5548B83A;
3340 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303341 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003342 demph_reg_value = 0x2B245555;
3343 uniqtranscale_reg_value = 0x5560B83A;
3344 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303345 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003346 demph_reg_value = 0x2B405555;
3347 uniqtranscale_reg_value = 0x5598DA3A;
3348 break;
3349 default:
3350 return 0;
3351 }
3352 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303353 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003354 preemph_reg_value = 0x0002000;
3355 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303356 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003357 demph_reg_value = 0x2B404040;
3358 uniqtranscale_reg_value = 0x5552B83A;
3359 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303360 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003361 demph_reg_value = 0x2B404848;
3362 uniqtranscale_reg_value = 0x5580B83A;
3363 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303364 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003365 demph_reg_value = 0x2B404040;
3366 uniqtranscale_reg_value = 0x55ADDA3A;
3367 break;
3368 default:
3369 return 0;
3370 }
3371 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303372 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003373 preemph_reg_value = 0x0000000;
3374 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303375 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003376 demph_reg_value = 0x2B305555;
3377 uniqtranscale_reg_value = 0x5570B83A;
3378 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303379 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003380 demph_reg_value = 0x2B2B4040;
3381 uniqtranscale_reg_value = 0x55ADDA3A;
3382 break;
3383 default:
3384 return 0;
3385 }
3386 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303387 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003388 preemph_reg_value = 0x0006000;
3389 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303390 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003391 demph_reg_value = 0x1B405555;
3392 uniqtranscale_reg_value = 0x55ADDA3A;
3393 break;
3394 default:
3395 return 0;
3396 }
3397 break;
3398 default:
3399 return 0;
3400 }
3401
Ville Syrjäläa5805162015-05-26 20:42:30 +03003402 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003403 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3404 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3405 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003406 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003407 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3408 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3409 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3410 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003411 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003412
3413 return 0;
3414}
3415
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003416static bool chv_need_uniq_trans_scale(uint8_t train_set)
3417{
3418 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3419 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3420}
3421
Daniel Vetter5829975c2015-04-16 11:36:52 +02003422static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003423{
3424 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3425 struct drm_i915_private *dev_priv = dev->dev_private;
3426 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3427 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003428 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003429 uint8_t train_set = intel_dp->train_set[0];
3430 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003431 enum pipe pipe = intel_crtc->pipe;
3432 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003433
3434 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303435 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003436 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303437 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003438 deemph_reg_value = 128;
3439 margin_reg_value = 52;
3440 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303441 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003442 deemph_reg_value = 128;
3443 margin_reg_value = 77;
3444 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303445 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003446 deemph_reg_value = 128;
3447 margin_reg_value = 102;
3448 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303449 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003450 deemph_reg_value = 128;
3451 margin_reg_value = 154;
3452 /* FIXME extra to set for 1200 */
3453 break;
3454 default:
3455 return 0;
3456 }
3457 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303458 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003459 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303460 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003461 deemph_reg_value = 85;
3462 margin_reg_value = 78;
3463 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303464 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003465 deemph_reg_value = 85;
3466 margin_reg_value = 116;
3467 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303468 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003469 deemph_reg_value = 85;
3470 margin_reg_value = 154;
3471 break;
3472 default:
3473 return 0;
3474 }
3475 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303476 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003477 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303478 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003479 deemph_reg_value = 64;
3480 margin_reg_value = 104;
3481 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303482 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003483 deemph_reg_value = 64;
3484 margin_reg_value = 154;
3485 break;
3486 default:
3487 return 0;
3488 }
3489 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303490 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003491 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303492 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003493 deemph_reg_value = 43;
3494 margin_reg_value = 154;
3495 break;
3496 default:
3497 return 0;
3498 }
3499 break;
3500 default:
3501 return 0;
3502 }
3503
Ville Syrjäläa5805162015-05-26 20:42:30 +03003504 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003505
3506 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003507 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3508 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003509 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3510 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003511 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3512
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003513 if (intel_crtc->config->lane_count > 2) {
3514 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3515 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3516 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3517 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3518 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3519 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003520
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003521 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3522 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3523 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3524 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3525
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003526 if (intel_crtc->config->lane_count > 2) {
3527 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3528 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3529 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3530 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3531 }
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003532
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003533 /* Program swing deemph */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003534 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003535 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3536 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3537 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3538 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3539 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003540
3541 /* Program swing margin */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003542 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003543 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003544
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003545 val &= ~DPIO_SWING_MARGIN000_MASK;
3546 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003547
3548 /*
3549 * Supposedly this value shouldn't matter when unique transition
3550 * scale is disabled, but in fact it does matter. Let's just
3551 * always program the same value and hope it's OK.
3552 */
3553 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3554 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3555
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003556 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3557 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003558
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003559 /*
3560 * The document said it needs to set bit 27 for ch0 and bit 26
3561 * for ch1. Might be a typo in the doc.
3562 * For now, for this unique transition scale selection, set bit
3563 * 27 for ch0 and ch1.
3564 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003565 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003566 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003567 if (chv_need_uniq_trans_scale(train_set))
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003568 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003569 else
3570 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3571 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003572 }
3573
3574 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003575 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3576 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3577 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3578
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003579 if (intel_crtc->config->lane_count > 2) {
3580 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3581 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3582 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3583 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003584
Ville Syrjäläa5805162015-05-26 20:42:30 +03003585 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003586
3587 return 0;
3588}
3589
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003590static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003591gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003592{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003593 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003594
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003595 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303596 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003597 default:
3598 signal_levels |= DP_VOLTAGE_0_4;
3599 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303600 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003601 signal_levels |= DP_VOLTAGE_0_6;
3602 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303603 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003604 signal_levels |= DP_VOLTAGE_0_8;
3605 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303606 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003607 signal_levels |= DP_VOLTAGE_1_2;
3608 break;
3609 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003610 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303611 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003612 default:
3613 signal_levels |= DP_PRE_EMPHASIS_0;
3614 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303615 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003616 signal_levels |= DP_PRE_EMPHASIS_3_5;
3617 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303618 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003619 signal_levels |= DP_PRE_EMPHASIS_6;
3620 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303621 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003622 signal_levels |= DP_PRE_EMPHASIS_9_5;
3623 break;
3624 }
3625 return signal_levels;
3626}
3627
Zhenyu Wange3421a12010-04-08 09:43:27 +08003628/* Gen6's DP voltage swing and pre-emphasis control */
3629static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003630gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003631{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003632 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3633 DP_TRAIN_PRE_EMPHASIS_MASK);
3634 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303635 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3636 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003637 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303638 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003639 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303640 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3641 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003642 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303643 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3644 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003645 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303646 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3647 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003648 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003649 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003650 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3651 "0x%x\n", signal_levels);
3652 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003653 }
3654}
3655
Keith Packard1a2eb462011-11-16 16:26:07 -08003656/* Gen7's DP voltage swing and pre-emphasis control */
3657static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003658gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003659{
3660 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3661 DP_TRAIN_PRE_EMPHASIS_MASK);
3662 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303663 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003664 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303665 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003666 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303667 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003668 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3669
Sonika Jindalbd600182014-08-08 16:23:41 +05303670 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003671 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303672 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003673 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3674
Sonika Jindalbd600182014-08-08 16:23:41 +05303675 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003676 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303677 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003678 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3679
3680 default:
3681 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3682 "0x%x\n", signal_levels);
3683 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3684 }
3685}
3686
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003687void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003688intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003689{
3690 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003691 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003692 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003693 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003694 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003695 uint8_t train_set = intel_dp->train_set[0];
3696
David Weinehallf8896f52015-06-25 11:11:03 +03003697 if (HAS_DDI(dev)) {
3698 signal_levels = ddi_signal_levels(intel_dp);
3699
3700 if (IS_BROXTON(dev))
3701 signal_levels = 0;
3702 else
3703 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003704 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003705 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003706 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003707 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003708 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003709 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003710 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003711 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003712 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003713 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3714 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003715 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003716 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3717 }
3718
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303719 if (mask)
3720 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3721
3722 DRM_DEBUG_KMS("Using vswing level %d\n",
3723 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3724 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3725 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3726 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003727
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003728 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003729
3730 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3731 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003732}
3733
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003734void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003735intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3736 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003737{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003738 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003739 struct drm_i915_private *dev_priv =
3740 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003741
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003742 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003743
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003744 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003745 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003746}
3747
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003748void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003749{
3750 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3751 struct drm_device *dev = intel_dig_port->base.base.dev;
3752 struct drm_i915_private *dev_priv = dev->dev_private;
3753 enum port port = intel_dig_port->port;
3754 uint32_t val;
3755
3756 if (!HAS_DDI(dev))
3757 return;
3758
3759 val = I915_READ(DP_TP_CTL(port));
3760 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3761 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3762 I915_WRITE(DP_TP_CTL(port), val);
3763
3764 /*
3765 * On PORT_A we can have only eDP in SST mode. There the only reason
3766 * we need to set idle transmission mode is to work around a HW issue
3767 * where we enable the pipe while not in idle link-training mode.
3768 * In this case there is requirement to wait for a minimum number of
3769 * idle patterns to be sent.
3770 */
3771 if (port == PORT_A)
3772 return;
3773
3774 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3775 1))
3776 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3777}
3778
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003779static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003780intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003781{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003782 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003783 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003784 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003785 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003786 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003787 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003788
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003789 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003790 return;
3791
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003792 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003793 return;
3794
Zhao Yakui28c97732009-10-09 11:39:41 +08003795 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003796
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003797 if ((IS_GEN7(dev) && port == PORT_A) ||
3798 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003799 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003800 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003801 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003802 if (IS_CHERRYVIEW(dev))
3803 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3804 else
3805 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003806 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003807 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003808 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003809 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003810
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003811 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3812 I915_WRITE(intel_dp->output_reg, DP);
3813 POSTING_READ(intel_dp->output_reg);
3814
3815 /*
3816 * HW workaround for IBX, we need to move the port
3817 * to transcoder A after disabling it to allow the
3818 * matching HDMI port to be enabled on transcoder A.
3819 */
3820 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003821 /*
3822 * We get CPU/PCH FIFO underruns on the other pipe when
3823 * doing the workaround. Sweep them under the rug.
3824 */
3825 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3826 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3827
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003828 /* always enable with pattern 1 (as per spec) */
3829 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3830 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3831 I915_WRITE(intel_dp->output_reg, DP);
3832 POSTING_READ(intel_dp->output_reg);
3833
3834 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003835 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003836 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003837
3838 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3839 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3840 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003841 }
3842
Keith Packardf01eca22011-09-28 16:48:10 -07003843 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003844
3845 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003846}
3847
Keith Packard26d61aa2011-07-25 20:01:09 -07003848static bool
3849intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003850{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003851 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3852 struct drm_device *dev = dig_port->base.base.dev;
3853 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303854 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003855
Jani Nikula9d1a1032014-03-14 16:51:15 +02003856 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3857 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003858 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003859
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003860 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003861
Adam Jacksonedb39242012-09-18 10:58:49 -04003862 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3863 return false; /* DPCD not present */
3864
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003865 /* Check if the panel supports PSR */
3866 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003867 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003868 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3869 intel_dp->psr_dpcd,
3870 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003871 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3872 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003873 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003874 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303875
3876 if (INTEL_INFO(dev)->gen >= 9 &&
3877 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3878 uint8_t frame_sync_cap;
3879
3880 dev_priv->psr.sink_support = true;
3881 intel_dp_dpcd_read_wake(&intel_dp->aux,
3882 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3883 &frame_sync_cap, 1);
3884 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3885 /* PSR2 needs frame sync as well */
3886 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3887 DRM_DEBUG_KMS("PSR2 %s on sink",
3888 dev_priv->psr.psr2_support ? "supported" : "not supported");
3889 }
Jani Nikula50003932013-09-20 16:42:17 +03003890 }
3891
Jani Nikulabc5133d2015-09-03 11:16:07 +03003892 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003893 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003894 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003895
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303896 /* Intermediate frequency support */
3897 if (is_edp(intel_dp) &&
3898 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3899 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3900 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003901 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003902 int i;
3903
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303904 intel_dp_dpcd_read_wake(&intel_dp->aux,
3905 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003906 sink_rates,
3907 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003908
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003909 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3910 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003911
3912 if (val == 0)
3913 break;
3914
Sonika Jindalaf77b972015-05-07 13:59:28 +05303915 /* Value read is in kHz while drm clock is saved in deca-kHz */
3916 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003917 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003918 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303919 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003920
3921 intel_dp_print_rates(intel_dp);
3922
Adam Jacksonedb39242012-09-18 10:58:49 -04003923 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3924 DP_DWN_STRM_PORT_PRESENT))
3925 return true; /* native DP sink */
3926
3927 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3928 return true; /* no per-port downstream info */
3929
Jani Nikula9d1a1032014-03-14 16:51:15 +02003930 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3931 intel_dp->downstream_ports,
3932 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003933 return false; /* downstream port status fetch failed */
3934
3935 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003936}
3937
Adam Jackson0d198322012-05-14 16:05:47 -04003938static void
3939intel_dp_probe_oui(struct intel_dp *intel_dp)
3940{
3941 u8 buf[3];
3942
3943 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3944 return;
3945
Jani Nikula9d1a1032014-03-14 16:51:15 +02003946 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003947 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3948 buf[0], buf[1], buf[2]);
3949
Jani Nikula9d1a1032014-03-14 16:51:15 +02003950 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003951 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3952 buf[0], buf[1], buf[2]);
3953}
3954
Dave Airlie0e32b392014-05-02 14:02:48 +10003955static bool
3956intel_dp_probe_mst(struct intel_dp *intel_dp)
3957{
3958 u8 buf[1];
3959
3960 if (!intel_dp->can_mst)
3961 return false;
3962
3963 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3964 return false;
3965
Dave Airlie0e32b392014-05-02 14:02:48 +10003966 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3967 if (buf[0] & DP_MST_CAP) {
3968 DRM_DEBUG_KMS("Sink is MST capable\n");
3969 intel_dp->is_mst = true;
3970 } else {
3971 DRM_DEBUG_KMS("Sink is not MST capable\n");
3972 intel_dp->is_mst = false;
3973 }
3974 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003975
3976 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3977 return intel_dp->is_mst;
3978}
3979
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003980static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003981{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003982 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003983 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003984 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003985 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003986 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003987 int count = 0;
3988 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003989
3990 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003991 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003992 ret = -EIO;
3993 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003994 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003995
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003996 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003997 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003998 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003999 ret = -EIO;
4000 goto out;
4001 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004002
Rodrigo Vivic6297842015-11-05 10:50:20 -08004003 do {
4004 intel_wait_for_vblank(dev, intel_crtc->pipe);
4005
4006 if (drm_dp_dpcd_readb(&intel_dp->aux,
4007 DP_TEST_SINK_MISC, &buf) < 0) {
4008 ret = -EIO;
4009 goto out;
4010 }
4011 count = buf & DP_TEST_COUNT_MASK;
4012 } while (--attempts && count);
4013
4014 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08004015 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08004016 ret = -ETIMEDOUT;
4017 }
4018
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004019 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004020 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004021 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004022}
4023
4024static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
4025{
4026 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004027 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004028 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4029 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004030 int ret;
4031
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004032 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4033 return -EIO;
4034
4035 if (!(buf & DP_TEST_CRC_SUPPORTED))
4036 return -ENOTTY;
4037
4038 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4039 return -EIO;
4040
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08004041 if (buf & DP_TEST_SINK_START) {
4042 ret = intel_dp_sink_crc_stop(intel_dp);
4043 if (ret)
4044 return ret;
4045 }
4046
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004047 hsw_disable_ips(intel_crtc);
4048
4049 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4050 buf | DP_TEST_SINK_START) < 0) {
4051 hsw_enable_ips(intel_crtc);
4052 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004053 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004054
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004055 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004056 return 0;
4057}
4058
4059int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4060{
4061 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4062 struct drm_device *dev = dig_port->base.base.dev;
4063 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4064 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004065 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004066 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004067
4068 ret = intel_dp_sink_crc_start(intel_dp);
4069 if (ret)
4070 return ret;
4071
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004072 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004073 intel_wait_for_vblank(dev, intel_crtc->pipe);
4074
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004075 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004076 DP_TEST_SINK_MISC, &buf) < 0) {
4077 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004078 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004079 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004080 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004081
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004082 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004083
4084 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004085 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4086 ret = -ETIMEDOUT;
4087 goto stop;
4088 }
4089
4090 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4091 ret = -EIO;
4092 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004093 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004094
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004095stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004096 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004097 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004098}
4099
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004100static bool
4101intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4102{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004103 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4104 DP_DEVICE_SERVICE_IRQ_VECTOR,
4105 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004106}
4107
Dave Airlie0e32b392014-05-02 14:02:48 +10004108static bool
4109intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4110{
4111 int ret;
4112
4113 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4114 DP_SINK_COUNT_ESI,
4115 sink_irq_vector, 14);
4116 if (ret != 14)
4117 return false;
4118
4119 return true;
4120}
4121
Todd Previtec5d5ab72015-04-15 08:38:38 -07004122static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004123{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004124 uint8_t test_result = DP_TEST_ACK;
4125 return test_result;
4126}
4127
4128static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4129{
4130 uint8_t test_result = DP_TEST_NAK;
4131 return test_result;
4132}
4133
4134static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4135{
4136 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004137 struct intel_connector *intel_connector = intel_dp->attached_connector;
4138 struct drm_connector *connector = &intel_connector->base;
4139
4140 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004141 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004142 intel_dp->aux.i2c_defer_count > 6) {
4143 /* Check EDID read for NACKs, DEFERs and corruption
4144 * (DP CTS 1.2 Core r1.1)
4145 * 4.2.2.4 : Failed EDID read, I2C_NAK
4146 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4147 * 4.2.2.6 : EDID corruption detected
4148 * Use failsafe mode for all cases
4149 */
4150 if (intel_dp->aux.i2c_nack_count > 0 ||
4151 intel_dp->aux.i2c_defer_count > 0)
4152 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4153 intel_dp->aux.i2c_nack_count,
4154 intel_dp->aux.i2c_defer_count);
4155 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4156 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304157 struct edid *block = intel_connector->detect_edid;
4158
4159 /* We have to write the checksum
4160 * of the last block read
4161 */
4162 block += intel_connector->detect_edid->extensions;
4163
Todd Previte559be302015-05-04 07:48:20 -07004164 if (!drm_dp_dpcd_write(&intel_dp->aux,
4165 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304166 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004167 1))
Todd Previte559be302015-05-04 07:48:20 -07004168 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4169
4170 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4171 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4172 }
4173
4174 /* Set test active flag here so userspace doesn't interrupt things */
4175 intel_dp->compliance_test_active = 1;
4176
Todd Previtec5d5ab72015-04-15 08:38:38 -07004177 return test_result;
4178}
4179
4180static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4181{
4182 uint8_t test_result = DP_TEST_NAK;
4183 return test_result;
4184}
4185
4186static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4187{
4188 uint8_t response = DP_TEST_NAK;
4189 uint8_t rxdata = 0;
4190 int status = 0;
4191
Todd Previtec5d5ab72015-04-15 08:38:38 -07004192 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4193 if (status <= 0) {
4194 DRM_DEBUG_KMS("Could not read test request from sink\n");
4195 goto update_status;
4196 }
4197
4198 switch (rxdata) {
4199 case DP_TEST_LINK_TRAINING:
4200 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4201 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4202 response = intel_dp_autotest_link_training(intel_dp);
4203 break;
4204 case DP_TEST_LINK_VIDEO_PATTERN:
4205 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4206 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4207 response = intel_dp_autotest_video_pattern(intel_dp);
4208 break;
4209 case DP_TEST_LINK_EDID_READ:
4210 DRM_DEBUG_KMS("EDID test requested\n");
4211 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4212 response = intel_dp_autotest_edid(intel_dp);
4213 break;
4214 case DP_TEST_LINK_PHY_TEST_PATTERN:
4215 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4216 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4217 response = intel_dp_autotest_phy_pattern(intel_dp);
4218 break;
4219 default:
4220 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4221 break;
4222 }
4223
4224update_status:
4225 status = drm_dp_dpcd_write(&intel_dp->aux,
4226 DP_TEST_RESPONSE,
4227 &response, 1);
4228 if (status <= 0)
4229 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004230}
4231
Dave Airlie0e32b392014-05-02 14:02:48 +10004232static int
4233intel_dp_check_mst_status(struct intel_dp *intel_dp)
4234{
4235 bool bret;
4236
4237 if (intel_dp->is_mst) {
4238 u8 esi[16] = { 0 };
4239 int ret = 0;
4240 int retry;
4241 bool handled;
4242 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4243go_again:
4244 if (bret == true) {
4245
4246 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004247 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004248 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004249 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4250 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004251 intel_dp_stop_link_train(intel_dp);
4252 }
4253
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004254 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004255 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4256
4257 if (handled) {
4258 for (retry = 0; retry < 3; retry++) {
4259 int wret;
4260 wret = drm_dp_dpcd_write(&intel_dp->aux,
4261 DP_SINK_COUNT_ESI+1,
4262 &esi[1], 3);
4263 if (wret == 3) {
4264 break;
4265 }
4266 }
4267
4268 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4269 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004270 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004271 goto go_again;
4272 }
4273 } else
4274 ret = 0;
4275
4276 return ret;
4277 } else {
4278 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4279 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4280 intel_dp->is_mst = false;
4281 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4282 /* send a hotplug event */
4283 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4284 }
4285 }
4286 return -EINVAL;
4287}
4288
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004289/*
4290 * According to DP spec
4291 * 5.1.2:
4292 * 1. Read DPCD
4293 * 2. Configure link according to Receiver Capabilities
4294 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4295 * 4. Check link status on receipt of hot-plug interrupt
4296 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004297static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004298intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004299{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004300 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004301 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004302 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004303 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004304
Dave Airlie5b215bc2014-08-05 10:40:20 +10004305 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4306
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304307 /*
4308 * Clearing compliance test variables to allow capturing
4309 * of values for next automated test request.
4310 */
4311 intel_dp->compliance_test_active = 0;
4312 intel_dp->compliance_test_type = 0;
4313 intel_dp->compliance_test_data = 0;
4314
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004315 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004316 return;
4317
Imre Deak1a125d82014-08-18 14:42:46 +03004318 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4319 return;
4320
Keith Packard92fd8fd2011-07-25 19:50:10 -07004321 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004322 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004323 return;
4324 }
4325
Keith Packard92fd8fd2011-07-25 19:50:10 -07004326 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004327 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004328 return;
4329 }
4330
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004331 /* Try to read the source of the interrupt */
4332 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4333 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4334 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004335 drm_dp_dpcd_writeb(&intel_dp->aux,
4336 DP_DEVICE_SERVICE_IRQ_VECTOR,
4337 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004338
4339 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004340 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004341 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4342 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4343 }
4344
Shubhangi Shrivastava14631e92015-10-14 14:56:49 +05304345 /* if link training is requested we should perform it always */
4346 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
4347 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004348 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004349 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004350 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004351 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004352 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004353}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004354
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004355/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004356static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004357intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004358{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004359 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004360 uint8_t type;
4361
4362 if (!intel_dp_get_dpcd(intel_dp))
4363 return connector_status_disconnected;
4364
4365 /* if there's no downstream port, we're done */
4366 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004367 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004368
4369 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004370 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4371 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004372 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004373
4374 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4375 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004376 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004377
Adam Jackson23235172012-09-20 16:42:45 -04004378 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4379 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004380 }
4381
4382 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004383 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004384 return connector_status_connected;
4385
4386 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004387 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4388 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4389 if (type == DP_DS_PORT_TYPE_VGA ||
4390 type == DP_DS_PORT_TYPE_NON_EDID)
4391 return connector_status_unknown;
4392 } else {
4393 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4394 DP_DWN_STRM_PORT_TYPE_MASK;
4395 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4396 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4397 return connector_status_unknown;
4398 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004399
4400 /* Anything else is out of spec, warn and ignore */
4401 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004402 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004403}
4404
4405static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004406edp_detect(struct intel_dp *intel_dp)
4407{
4408 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4409 enum drm_connector_status status;
4410
4411 status = intel_panel_detect(dev);
4412 if (status == connector_status_unknown)
4413 status = connector_status_connected;
4414
4415 return status;
4416}
4417
Jani Nikulab93433c2015-08-20 10:47:36 +03004418static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4419 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004420{
Jani Nikulab93433c2015-08-20 10:47:36 +03004421 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004422
Jani Nikula0df53b72015-08-20 10:47:40 +03004423 switch (port->port) {
4424 case PORT_A:
4425 return true;
4426 case PORT_B:
4427 bit = SDE_PORTB_HOTPLUG;
4428 break;
4429 case PORT_C:
4430 bit = SDE_PORTC_HOTPLUG;
4431 break;
4432 case PORT_D:
4433 bit = SDE_PORTD_HOTPLUG;
4434 break;
4435 default:
4436 MISSING_CASE(port->port);
4437 return false;
4438 }
4439
4440 return I915_READ(SDEISR) & bit;
4441}
4442
4443static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4444 struct intel_digital_port *port)
4445{
4446 u32 bit;
4447
4448 switch (port->port) {
4449 case PORT_A:
4450 return true;
4451 case PORT_B:
4452 bit = SDE_PORTB_HOTPLUG_CPT;
4453 break;
4454 case PORT_C:
4455 bit = SDE_PORTC_HOTPLUG_CPT;
4456 break;
4457 case PORT_D:
4458 bit = SDE_PORTD_HOTPLUG_CPT;
4459 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004460 case PORT_E:
4461 bit = SDE_PORTE_HOTPLUG_SPT;
4462 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004463 default:
4464 MISSING_CASE(port->port);
4465 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004466 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004467
Jani Nikulab93433c2015-08-20 10:47:36 +03004468 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004469}
4470
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004471static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004472 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004473{
Jani Nikula9642c812015-08-20 10:47:41 +03004474 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004475
Jani Nikula9642c812015-08-20 10:47:41 +03004476 switch (port->port) {
4477 case PORT_B:
4478 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4479 break;
4480 case PORT_C:
4481 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4482 break;
4483 case PORT_D:
4484 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4485 break;
4486 default:
4487 MISSING_CASE(port->port);
4488 return false;
4489 }
4490
4491 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4492}
4493
4494static bool vlv_digital_port_connected(struct drm_i915_private *dev_priv,
4495 struct intel_digital_port *port)
4496{
4497 u32 bit;
4498
4499 switch (port->port) {
4500 case PORT_B:
4501 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4502 break;
4503 case PORT_C:
4504 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4505 break;
4506 case PORT_D:
4507 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4508 break;
4509 default:
4510 MISSING_CASE(port->port);
4511 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004512 }
4513
Jani Nikula1d245982015-08-20 10:47:37 +03004514 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004515}
4516
Jani Nikulae464bfd2015-08-20 10:47:42 +03004517static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304518 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004519{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304520 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4521 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004522 u32 bit;
4523
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304524 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4525 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004526 case PORT_A:
4527 bit = BXT_DE_PORT_HP_DDIA;
4528 break;
4529 case PORT_B:
4530 bit = BXT_DE_PORT_HP_DDIB;
4531 break;
4532 case PORT_C:
4533 bit = BXT_DE_PORT_HP_DDIC;
4534 break;
4535 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304536 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004537 return false;
4538 }
4539
4540 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4541}
4542
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004543/*
4544 * intel_digital_port_connected - is the specified port connected?
4545 * @dev_priv: i915 private structure
4546 * @port: the port to test
4547 *
4548 * Return %true if @port is connected, %false otherwise.
4549 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304550bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004551 struct intel_digital_port *port)
4552{
Jani Nikula0df53b72015-08-20 10:47:40 +03004553 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004554 return ibx_digital_port_connected(dev_priv, port);
Jani Nikula0df53b72015-08-20 10:47:40 +03004555 if (HAS_PCH_SPLIT(dev_priv))
4556 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004557 else if (IS_BROXTON(dev_priv))
4558 return bxt_digital_port_connected(dev_priv, port);
Wayne Boyer666a4532015-12-09 12:29:35 -08004559 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jani Nikula9642c812015-08-20 10:47:41 +03004560 return vlv_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004561 else
4562 return g4x_digital_port_connected(dev_priv, port);
4563}
4564
Keith Packard8c241fe2011-09-28 16:38:44 -07004565static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004566intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004567{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004568 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004569
Jani Nikula9cd300e2012-10-19 14:51:52 +03004570 /* use cached edid if we have one */
4571 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004572 /* invalid edid */
4573 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004574 return NULL;
4575
Jani Nikula55e9ede2013-10-01 10:38:54 +03004576 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004577 } else
4578 return drm_get_edid(&intel_connector->base,
4579 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004580}
4581
Chris Wilsonbeb60602014-09-02 20:04:00 +01004582static void
4583intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004584{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004585 struct intel_connector *intel_connector = intel_dp->attached_connector;
4586 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004587
Chris Wilsonbeb60602014-09-02 20:04:00 +01004588 edid = intel_dp_get_edid(intel_dp);
4589 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004590
Chris Wilsonbeb60602014-09-02 20:04:00 +01004591 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4592 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4593 else
4594 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4595}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004596
Chris Wilsonbeb60602014-09-02 20:04:00 +01004597static void
4598intel_dp_unset_edid(struct intel_dp *intel_dp)
4599{
4600 struct intel_connector *intel_connector = intel_dp->attached_connector;
4601
4602 kfree(intel_connector->detect_edid);
4603 intel_connector->detect_edid = NULL;
4604
4605 intel_dp->has_audio = false;
4606}
4607
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004608static enum drm_connector_status
4609intel_dp_detect(struct drm_connector *connector, bool force)
4610{
4611 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004612 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4613 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004614 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004615 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004616 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004617 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004618 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004619
Chris Wilson164c8592013-07-20 20:27:08 +01004620 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004621 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004622 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004623
Dave Airlie0e32b392014-05-02 14:02:48 +10004624 if (intel_dp->is_mst) {
4625 /* MST devices are disconnected from a monitor POV */
4626 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4627 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004628 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004629 }
4630
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004631 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4632 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004633
Chris Wilsond410b562014-09-02 20:03:59 +01004634 /* Can't disconnect eDP, but you can close the lid... */
4635 if (is_edp(intel_dp))
4636 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004637 else if (intel_digital_port_connected(to_i915(dev),
4638 dp_to_dig_port(intel_dp)))
4639 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004640 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004641 status = connector_status_disconnected;
4642
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304643 if (status != connector_status_connected) {
4644 intel_dp->compliance_test_active = 0;
4645 intel_dp->compliance_test_type = 0;
4646 intel_dp->compliance_test_data = 0;
4647
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004648 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304649 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004650
Adam Jackson0d198322012-05-14 16:05:47 -04004651 intel_dp_probe_oui(intel_dp);
4652
Dave Airlie0e32b392014-05-02 14:02:48 +10004653 ret = intel_dp_probe_mst(intel_dp);
4654 if (ret) {
4655 /* if we are in MST mode then this connector
4656 won't appear connected or have anything with EDID on it */
4657 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4658 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4659 status = connector_status_disconnected;
4660 goto out;
4661 }
4662
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304663 /*
4664 * Clearing NACK and defer counts to get their exact values
4665 * while reading EDID which are required by Compliance tests
4666 * 4.2.2.4 and 4.2.2.5
4667 */
4668 intel_dp->aux.i2c_nack_count = 0;
4669 intel_dp->aux.i2c_defer_count = 0;
4670
Chris Wilsonbeb60602014-09-02 20:04:00 +01004671 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004672
Paulo Zanonid63885d2012-10-26 19:05:49 -02004673 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4674 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004675 status = connector_status_connected;
4676
Todd Previte09b1eb12015-04-20 15:27:34 -07004677 /* Try to read the source of the interrupt */
4678 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4679 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4680 /* Clear interrupt source */
4681 drm_dp_dpcd_writeb(&intel_dp->aux,
4682 DP_DEVICE_SERVICE_IRQ_VECTOR,
4683 sink_irq_vector);
4684
4685 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4686 intel_dp_handle_test_request(intel_dp);
4687 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4688 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4689 }
4690
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004691out:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004692 intel_display_power_put(to_i915(dev), power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004693 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004694}
4695
Chris Wilsonbeb60602014-09-02 20:04:00 +01004696static void
4697intel_dp_force(struct drm_connector *connector)
4698{
4699 struct intel_dp *intel_dp = intel_attached_dp(connector);
4700 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004701 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004702 enum intel_display_power_domain power_domain;
4703
4704 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4705 connector->base.id, connector->name);
4706 intel_dp_unset_edid(intel_dp);
4707
4708 if (connector->status != connector_status_connected)
4709 return;
4710
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004711 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4712 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004713
4714 intel_dp_set_edid(intel_dp);
4715
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004716 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004717
4718 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4719 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4720}
4721
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004722static int intel_dp_get_modes(struct drm_connector *connector)
4723{
Jani Nikuladd06f902012-10-19 14:51:50 +03004724 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004725 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004726
Chris Wilsonbeb60602014-09-02 20:04:00 +01004727 edid = intel_connector->detect_edid;
4728 if (edid) {
4729 int ret = intel_connector_update_modes(connector, edid);
4730 if (ret)
4731 return ret;
4732 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004733
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004734 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004735 if (is_edp(intel_attached_dp(connector)) &&
4736 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004737 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004738
4739 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004740 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004741 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004742 drm_mode_probed_add(connector, mode);
4743 return 1;
4744 }
4745 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004746
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004747 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004748}
4749
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004750static bool
4751intel_dp_detect_audio(struct drm_connector *connector)
4752{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004753 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004754 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004755
Chris Wilsonbeb60602014-09-02 20:04:00 +01004756 edid = to_intel_connector(connector)->detect_edid;
4757 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004758 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004759
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004760 return has_audio;
4761}
4762
Chris Wilsonf6849602010-09-19 09:29:33 +01004763static int
4764intel_dp_set_property(struct drm_connector *connector,
4765 struct drm_property *property,
4766 uint64_t val)
4767{
Chris Wilsone953fd72011-02-21 22:23:52 +00004768 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004769 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004770 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4771 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004772 int ret;
4773
Rob Clark662595d2012-10-11 20:36:04 -05004774 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004775 if (ret)
4776 return ret;
4777
Chris Wilson3f43c482011-05-12 22:17:24 +01004778 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004779 int i = val;
4780 bool has_audio;
4781
4782 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004783 return 0;
4784
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004785 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004786
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004787 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004788 has_audio = intel_dp_detect_audio(connector);
4789 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004790 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004791
4792 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004793 return 0;
4794
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004795 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004796 goto done;
4797 }
4798
Chris Wilsone953fd72011-02-21 22:23:52 +00004799 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004800 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004801 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004802
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004803 switch (val) {
4804 case INTEL_BROADCAST_RGB_AUTO:
4805 intel_dp->color_range_auto = true;
4806 break;
4807 case INTEL_BROADCAST_RGB_FULL:
4808 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004809 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004810 break;
4811 case INTEL_BROADCAST_RGB_LIMITED:
4812 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004813 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004814 break;
4815 default:
4816 return -EINVAL;
4817 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004818
4819 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004820 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004821 return 0;
4822
Chris Wilsone953fd72011-02-21 22:23:52 +00004823 goto done;
4824 }
4825
Yuly Novikov53b41832012-10-26 12:04:00 +03004826 if (is_edp(intel_dp) &&
4827 property == connector->dev->mode_config.scaling_mode_property) {
4828 if (val == DRM_MODE_SCALE_NONE) {
4829 DRM_DEBUG_KMS("no scaling not supported\n");
4830 return -EINVAL;
4831 }
4832
4833 if (intel_connector->panel.fitting_mode == val) {
4834 /* the eDP scaling property is not changed */
4835 return 0;
4836 }
4837 intel_connector->panel.fitting_mode = val;
4838
4839 goto done;
4840 }
4841
Chris Wilsonf6849602010-09-19 09:29:33 +01004842 return -EINVAL;
4843
4844done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004845 if (intel_encoder->base.crtc)
4846 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004847
4848 return 0;
4849}
4850
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004851static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004852intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004853{
Jani Nikula1d508702012-10-19 14:51:49 +03004854 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004855
Chris Wilson10e972d2014-09-04 21:43:45 +01004856 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004857
Jani Nikula9cd300e2012-10-19 14:51:52 +03004858 if (!IS_ERR_OR_NULL(intel_connector->edid))
4859 kfree(intel_connector->edid);
4860
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004861 /* Can't call is_edp() since the encoder may have been destroyed
4862 * already. */
4863 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004864 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004865
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004866 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004867 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004868}
4869
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004870void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004871{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004872 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4873 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004874
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02004875 intel_dp_aux_fini(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004876 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004877 if (is_edp(intel_dp)) {
4878 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004879 /*
4880 * vdd might still be enabled do to the delayed vdd off.
4881 * Make sure vdd is actually turned off here.
4882 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004883 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004884 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004885 pps_unlock(intel_dp);
4886
Clint Taylor01527b32014-07-07 13:01:46 -07004887 if (intel_dp->edp_notifier.notifier_call) {
4888 unregister_reboot_notifier(&intel_dp->edp_notifier);
4889 intel_dp->edp_notifier.notifier_call = NULL;
4890 }
Keith Packardbd943152011-09-18 23:09:52 -07004891 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004892 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004893 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004894}
4895
Imre Deak07f9cd02014-08-18 14:42:45 +03004896static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4897{
4898 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4899
4900 if (!is_edp(intel_dp))
4901 return;
4902
Ville Syrjälä951468f2014-09-04 14:55:31 +03004903 /*
4904 * vdd might still be enabled do to the delayed vdd off.
4905 * Make sure vdd is actually turned off here.
4906 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004907 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004908 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004909 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004910 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004911}
4912
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004913static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4914{
4915 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4916 struct drm_device *dev = intel_dig_port->base.base.dev;
4917 struct drm_i915_private *dev_priv = dev->dev_private;
4918 enum intel_display_power_domain power_domain;
4919
4920 lockdep_assert_held(&dev_priv->pps_mutex);
4921
4922 if (!edp_have_panel_vdd(intel_dp))
4923 return;
4924
4925 /*
4926 * The VDD bit needs a power domain reference, so if the bit is
4927 * already enabled when we boot or resume, grab this reference and
4928 * schedule a vdd off, so we don't hold on to the reference
4929 * indefinitely.
4930 */
4931 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004932 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004933 intel_display_power_get(dev_priv, power_domain);
4934
4935 edp_panel_vdd_schedule_off(intel_dp);
4936}
4937
Imre Deak6d93c0c2014-07-31 14:03:36 +03004938static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4939{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004940 struct intel_dp *intel_dp;
4941
4942 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4943 return;
4944
4945 intel_dp = enc_to_intel_dp(encoder);
4946
4947 pps_lock(intel_dp);
4948
4949 /*
4950 * Read out the current power sequencer assignment,
4951 * in case the BIOS did something with it.
4952 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004953 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004954 vlv_initial_power_sequencer_setup(intel_dp);
4955
4956 intel_edp_panel_vdd_sanitize(intel_dp);
4957
4958 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004959}
4960
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004961static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004962 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004963 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004964 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004965 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004966 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004967 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004968 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004969 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004970 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004971};
4972
4973static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4974 .get_modes = intel_dp_get_modes,
4975 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004976 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004977};
4978
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004979static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004980 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004981 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004982};
4983
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004984enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004985intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4986{
4987 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004988 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004989 struct drm_device *dev = intel_dig_port->base.base.dev;
4990 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004991 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004992 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004993
Takashi Iwai25400582015-11-19 12:09:56 +01004994 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4995 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Dave Airlie0e32b392014-05-02 14:02:48 +10004996 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004997
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004998 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4999 /*
5000 * vdd off can generate a long pulse on eDP which
5001 * would require vdd on to handle it, and thus we
5002 * would end up in an endless cycle of
5003 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5004 */
5005 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5006 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005007 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005008 }
5009
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005010 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5011 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005012 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005013
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005014 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03005015 intel_display_power_get(dev_priv, power_domain);
5016
Dave Airlie0e32b392014-05-02 14:02:48 +10005017 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03005018 /* indicate that we need to restart link training */
5019 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10005020
Jani Nikula7e66bcf2015-08-20 10:47:39 +03005021 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
5022 goto mst_fail;
Dave Airlie0e32b392014-05-02 14:02:48 +10005023
5024 if (!intel_dp_get_dpcd(intel_dp)) {
5025 goto mst_fail;
5026 }
5027
5028 intel_dp_probe_oui(intel_dp);
5029
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005030 if (!intel_dp_probe_mst(intel_dp)) {
5031 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
5032 intel_dp_check_link_status(intel_dp);
5033 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005034 goto mst_fail;
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005035 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005036 } else {
5037 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03005038 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10005039 goto mst_fail;
5040 }
5041
5042 if (!intel_dp->is_mst) {
Dave Airlie5b215bc2014-08-05 10:40:20 +10005043 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10005044 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10005045 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005046 }
5047 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005048
5049 ret = IRQ_HANDLED;
5050
Imre Deak1c767b32014-08-18 14:42:42 +03005051 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005052mst_fail:
5053 /* if we were in MST mode, and device is not there get out of MST mode */
5054 if (intel_dp->is_mst) {
5055 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5056 intel_dp->is_mst = false;
5057 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5058 }
Imre Deak1c767b32014-08-18 14:42:42 +03005059put_power:
5060 intel_display_power_put(dev_priv, power_domain);
5061
5062 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005063}
5064
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005065/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005066bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005067{
5068 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005069 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005070 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005071 static const short port_mapping[] = {
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005072 [PORT_B] = DVO_PORT_DPB,
5073 [PORT_C] = DVO_PORT_DPC,
5074 [PORT_D] = DVO_PORT_DPD,
5075 [PORT_E] = DVO_PORT_DPE,
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005076 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005077
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005078 /*
5079 * eDP not supported on g4x. so bail out early just
5080 * for a bit extra safety in case the VBT is bonkers.
5081 */
5082 if (INTEL_INFO(dev)->gen < 5)
5083 return false;
5084
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005085 if (port == PORT_A)
5086 return true;
5087
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005088 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005089 return false;
5090
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005091 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5092 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005093
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005094 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005095 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5096 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005097 return true;
5098 }
5099 return false;
5100}
5101
Dave Airlie0e32b392014-05-02 14:02:48 +10005102void
Chris Wilsonf6849602010-09-19 09:29:33 +01005103intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5104{
Yuly Novikov53b41832012-10-26 12:04:00 +03005105 struct intel_connector *intel_connector = to_intel_connector(connector);
5106
Chris Wilson3f43c482011-05-12 22:17:24 +01005107 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005108 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005109 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005110
5111 if (is_edp(intel_dp)) {
5112 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005113 drm_object_attach_property(
5114 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005115 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005116 DRM_MODE_SCALE_ASPECT);
5117 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005118 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005119}
5120
Imre Deakdada1a92014-01-29 13:25:41 +02005121static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5122{
5123 intel_dp->last_power_cycle = jiffies;
5124 intel_dp->last_power_on = jiffies;
5125 intel_dp->last_backlight_off = jiffies;
5126}
5127
Daniel Vetter67a54562012-10-20 20:57:45 +02005128static void
5129intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005130 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005131{
5132 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005133 struct edp_power_seq cur, vbt, spec,
5134 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305135 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005136 i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005137
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005138 lockdep_assert_held(&dev_priv->pps_mutex);
5139
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005140 /* already initialized? */
5141 if (final->t11_t12 != 0)
5142 return;
5143
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305144 if (IS_BROXTON(dev)) {
5145 /*
5146 * TODO: BXT has 2 sets of PPS registers.
5147 * Correct Register for Broxton need to be identified
5148 * using VBT. hardcoding for now
5149 */
5150 pp_ctrl_reg = BXT_PP_CONTROL(0);
5151 pp_on_reg = BXT_PP_ON_DELAYS(0);
5152 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5153 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005154 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005155 pp_on_reg = PCH_PP_ON_DELAYS;
5156 pp_off_reg = PCH_PP_OFF_DELAYS;
5157 pp_div_reg = PCH_PP_DIVISOR;
5158 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005159 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5160
5161 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5162 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5163 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5164 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005165 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005166
5167 /* Workaround: Need to write PP_CONTROL with the unlock key as
5168 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305169 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005170
Jesse Barnes453c5422013-03-28 09:55:41 -07005171 pp_on = I915_READ(pp_on_reg);
5172 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305173 if (!IS_BROXTON(dev)) {
5174 I915_WRITE(pp_ctrl_reg, pp_ctl);
5175 pp_div = I915_READ(pp_div_reg);
5176 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005177
5178 /* Pull timing values out of registers */
5179 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5180 PANEL_POWER_UP_DELAY_SHIFT;
5181
5182 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5183 PANEL_LIGHT_ON_DELAY_SHIFT;
5184
5185 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5186 PANEL_LIGHT_OFF_DELAY_SHIFT;
5187
5188 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5189 PANEL_POWER_DOWN_DELAY_SHIFT;
5190
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305191 if (IS_BROXTON(dev)) {
5192 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5193 BXT_POWER_CYCLE_DELAY_SHIFT;
5194 if (tmp > 0)
5195 cur.t11_t12 = (tmp - 1) * 1000;
5196 else
5197 cur.t11_t12 = 0;
5198 } else {
5199 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005200 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305201 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005202
5203 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5204 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5205
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005206 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005207
5208 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5209 * our hw here, which are all in 100usec. */
5210 spec.t1_t3 = 210 * 10;
5211 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5212 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5213 spec.t10 = 500 * 10;
5214 /* This one is special and actually in units of 100ms, but zero
5215 * based in the hw (so we need to add 100 ms). But the sw vbt
5216 * table multiplies it with 1000 to make it in units of 100usec,
5217 * too. */
5218 spec.t11_t12 = (510 + 100) * 10;
5219
5220 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5221 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5222
5223 /* Use the max of the register settings and vbt. If both are
5224 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005225#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005226 spec.field : \
5227 max(cur.field, vbt.field))
5228 assign_final(t1_t3);
5229 assign_final(t8);
5230 assign_final(t9);
5231 assign_final(t10);
5232 assign_final(t11_t12);
5233#undef assign_final
5234
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005235#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005236 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5237 intel_dp->backlight_on_delay = get_delay(t8);
5238 intel_dp->backlight_off_delay = get_delay(t9);
5239 intel_dp->panel_power_down_delay = get_delay(t10);
5240 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5241#undef get_delay
5242
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005243 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5244 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5245 intel_dp->panel_power_cycle_delay);
5246
5247 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5248 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005249}
5250
5251static void
5252intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005253 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005254{
5255 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005256 u32 pp_on, pp_off, pp_div, port_sel = 0;
5257 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005258 i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005259 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005260 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005261
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005262 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005263
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305264 if (IS_BROXTON(dev)) {
5265 /*
5266 * TODO: BXT has 2 sets of PPS registers.
5267 * Correct Register for Broxton need to be identified
5268 * using VBT. hardcoding for now
5269 */
5270 pp_ctrl_reg = BXT_PP_CONTROL(0);
5271 pp_on_reg = BXT_PP_ON_DELAYS(0);
5272 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5273
5274 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005275 pp_on_reg = PCH_PP_ON_DELAYS;
5276 pp_off_reg = PCH_PP_OFF_DELAYS;
5277 pp_div_reg = PCH_PP_DIVISOR;
5278 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005279 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5280
5281 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5282 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5283 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005284 }
5285
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005286 /*
5287 * And finally store the new values in the power sequencer. The
5288 * backlight delays are set to 1 because we do manual waits on them. For
5289 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5290 * we'll end up waiting for the backlight off delay twice: once when we
5291 * do the manual sleep, and once when we disable the panel and wait for
5292 * the PP_STATUS bit to become zero.
5293 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005294 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005295 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5296 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005297 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005298 /* Compute the divisor for the pp clock, simply match the Bspec
5299 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305300 if (IS_BROXTON(dev)) {
5301 pp_div = I915_READ(pp_ctrl_reg);
5302 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5303 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5304 << BXT_POWER_CYCLE_DELAY_SHIFT);
5305 } else {
5306 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5307 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5308 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5309 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005310
5311 /* Haswell doesn't have any port selection bits for the panel
5312 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08005313 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005314 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005315 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005316 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005317 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005318 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005319 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005320 }
5321
Jesse Barnes453c5422013-03-28 09:55:41 -07005322 pp_on |= port_sel;
5323
5324 I915_WRITE(pp_on_reg, pp_on);
5325 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305326 if (IS_BROXTON(dev))
5327 I915_WRITE(pp_ctrl_reg, pp_div);
5328 else
5329 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005330
Daniel Vetter67a54562012-10-20 20:57:45 +02005331 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005332 I915_READ(pp_on_reg),
5333 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305334 IS_BROXTON(dev) ?
5335 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005336 I915_READ(pp_div_reg));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005337}
5338
Vandana Kannanb33a2812015-02-13 15:33:03 +05305339/**
5340 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5341 * @dev: DRM device
5342 * @refresh_rate: RR to be programmed
5343 *
5344 * This function gets called when refresh rate (RR) has to be changed from
5345 * one frequency to another. Switches can be between high and low RR
5346 * supported by the panel or to any other RR based on media playback (in
5347 * this case, RR value needs to be passed from user space).
5348 *
5349 * The caller of this function needs to take a lock on dev_priv->drrs.
5350 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305351static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305352{
5353 struct drm_i915_private *dev_priv = dev->dev_private;
5354 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305355 struct intel_digital_port *dig_port = NULL;
5356 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005357 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305358 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305359 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305360
5361 if (refresh_rate <= 0) {
5362 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5363 return;
5364 }
5365
Vandana Kannan96178ee2015-01-10 02:25:56 +05305366 if (intel_dp == NULL) {
5367 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305368 return;
5369 }
5370
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005371 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005372 * FIXME: This needs proper synchronization with psr state for some
5373 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005374 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305375
Vandana Kannan96178ee2015-01-10 02:25:56 +05305376 dig_port = dp_to_dig_port(intel_dp);
5377 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005378 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305379
5380 if (!intel_crtc) {
5381 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5382 return;
5383 }
5384
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005385 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305386
Vandana Kannan96178ee2015-01-10 02:25:56 +05305387 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305388 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5389 return;
5390 }
5391
Vandana Kannan96178ee2015-01-10 02:25:56 +05305392 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5393 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305394 index = DRRS_LOW_RR;
5395
Vandana Kannan96178ee2015-01-10 02:25:56 +05305396 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305397 DRM_DEBUG_KMS(
5398 "DRRS requested for previously set RR...ignoring\n");
5399 return;
5400 }
5401
5402 if (!intel_crtc->active) {
5403 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5404 return;
5405 }
5406
Durgadoss R44395bf2015-02-13 15:33:02 +05305407 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305408 switch (index) {
5409 case DRRS_HIGH_RR:
5410 intel_dp_set_m_n(intel_crtc, M1_N1);
5411 break;
5412 case DRRS_LOW_RR:
5413 intel_dp_set_m_n(intel_crtc, M2_N2);
5414 break;
5415 case DRRS_MAX_RR:
5416 default:
5417 DRM_ERROR("Unsupported refreshrate type\n");
5418 }
5419 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005420 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005421 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305422
Ville Syrjälä649636e2015-09-22 19:50:01 +03005423 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305424 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005425 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305426 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5427 else
5428 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305429 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005430 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305431 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5432 else
5433 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305434 }
5435 I915_WRITE(reg, val);
5436 }
5437
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305438 dev_priv->drrs.refresh_rate_type = index;
5439
5440 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5441}
5442
Vandana Kannanb33a2812015-02-13 15:33:03 +05305443/**
5444 * intel_edp_drrs_enable - init drrs struct if supported
5445 * @intel_dp: DP struct
5446 *
5447 * Initializes frontbuffer_bits and drrs.dp
5448 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305449void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5450{
5451 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5452 struct drm_i915_private *dev_priv = dev->dev_private;
5453 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5454 struct drm_crtc *crtc = dig_port->base.base.crtc;
5455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5456
5457 if (!intel_crtc->config->has_drrs) {
5458 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5459 return;
5460 }
5461
5462 mutex_lock(&dev_priv->drrs.mutex);
5463 if (WARN_ON(dev_priv->drrs.dp)) {
5464 DRM_ERROR("DRRS already enabled\n");
5465 goto unlock;
5466 }
5467
5468 dev_priv->drrs.busy_frontbuffer_bits = 0;
5469
5470 dev_priv->drrs.dp = intel_dp;
5471
5472unlock:
5473 mutex_unlock(&dev_priv->drrs.mutex);
5474}
5475
Vandana Kannanb33a2812015-02-13 15:33:03 +05305476/**
5477 * intel_edp_drrs_disable - Disable DRRS
5478 * @intel_dp: DP struct
5479 *
5480 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305481void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5482{
5483 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5484 struct drm_i915_private *dev_priv = dev->dev_private;
5485 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5486 struct drm_crtc *crtc = dig_port->base.base.crtc;
5487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5488
5489 if (!intel_crtc->config->has_drrs)
5490 return;
5491
5492 mutex_lock(&dev_priv->drrs.mutex);
5493 if (!dev_priv->drrs.dp) {
5494 mutex_unlock(&dev_priv->drrs.mutex);
5495 return;
5496 }
5497
5498 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5499 intel_dp_set_drrs_state(dev_priv->dev,
5500 intel_dp->attached_connector->panel.
5501 fixed_mode->vrefresh);
5502
5503 dev_priv->drrs.dp = NULL;
5504 mutex_unlock(&dev_priv->drrs.mutex);
5505
5506 cancel_delayed_work_sync(&dev_priv->drrs.work);
5507}
5508
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305509static void intel_edp_drrs_downclock_work(struct work_struct *work)
5510{
5511 struct drm_i915_private *dev_priv =
5512 container_of(work, typeof(*dev_priv), drrs.work.work);
5513 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305514
Vandana Kannan96178ee2015-01-10 02:25:56 +05305515 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305516
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305517 intel_dp = dev_priv->drrs.dp;
5518
5519 if (!intel_dp)
5520 goto unlock;
5521
5522 /*
5523 * The delayed work can race with an invalidate hence we need to
5524 * recheck.
5525 */
5526
5527 if (dev_priv->drrs.busy_frontbuffer_bits)
5528 goto unlock;
5529
5530 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5531 intel_dp_set_drrs_state(dev_priv->dev,
5532 intel_dp->attached_connector->panel.
5533 downclock_mode->vrefresh);
5534
5535unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305536 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305537}
5538
Vandana Kannanb33a2812015-02-13 15:33:03 +05305539/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305540 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305541 * @dev: DRM device
5542 * @frontbuffer_bits: frontbuffer plane tracking bits
5543 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305544 * This function gets called everytime rendering on the given planes start.
5545 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305546 *
5547 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5548 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305549void intel_edp_drrs_invalidate(struct drm_device *dev,
5550 unsigned frontbuffer_bits)
5551{
5552 struct drm_i915_private *dev_priv = dev->dev_private;
5553 struct drm_crtc *crtc;
5554 enum pipe pipe;
5555
Daniel Vetter9da7d692015-04-09 16:44:15 +02005556 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305557 return;
5558
Daniel Vetter88f933a2015-04-09 16:44:16 +02005559 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305560
Vandana Kannana93fad02015-01-10 02:25:59 +05305561 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005562 if (!dev_priv->drrs.dp) {
5563 mutex_unlock(&dev_priv->drrs.mutex);
5564 return;
5565 }
5566
Vandana Kannana93fad02015-01-10 02:25:59 +05305567 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5568 pipe = to_intel_crtc(crtc)->pipe;
5569
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005570 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5571 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5572
Ramalingam C0ddfd202015-06-15 20:50:05 +05305573 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005574 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305575 intel_dp_set_drrs_state(dev_priv->dev,
5576 dev_priv->drrs.dp->attached_connector->panel.
5577 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305578
Vandana Kannana93fad02015-01-10 02:25:59 +05305579 mutex_unlock(&dev_priv->drrs.mutex);
5580}
5581
Vandana Kannanb33a2812015-02-13 15:33:03 +05305582/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305583 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305584 * @dev: DRM device
5585 * @frontbuffer_bits: frontbuffer plane tracking bits
5586 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305587 * This function gets called every time rendering on the given planes has
5588 * completed or flip on a crtc is completed. So DRRS should be upclocked
5589 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5590 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305591 *
5592 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5593 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305594void intel_edp_drrs_flush(struct drm_device *dev,
5595 unsigned frontbuffer_bits)
5596{
5597 struct drm_i915_private *dev_priv = dev->dev_private;
5598 struct drm_crtc *crtc;
5599 enum pipe pipe;
5600
Daniel Vetter9da7d692015-04-09 16:44:15 +02005601 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305602 return;
5603
Daniel Vetter88f933a2015-04-09 16:44:16 +02005604 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305605
Vandana Kannana93fad02015-01-10 02:25:59 +05305606 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005607 if (!dev_priv->drrs.dp) {
5608 mutex_unlock(&dev_priv->drrs.mutex);
5609 return;
5610 }
5611
Vandana Kannana93fad02015-01-10 02:25:59 +05305612 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5613 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005614
5615 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305616 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5617
Ramalingam C0ddfd202015-06-15 20:50:05 +05305618 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005619 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305620 intel_dp_set_drrs_state(dev_priv->dev,
5621 dev_priv->drrs.dp->attached_connector->panel.
5622 fixed_mode->vrefresh);
5623
5624 /*
5625 * flush also means no more activity hence schedule downclock, if all
5626 * other fbs are quiescent too
5627 */
5628 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305629 schedule_delayed_work(&dev_priv->drrs.work,
5630 msecs_to_jiffies(1000));
5631 mutex_unlock(&dev_priv->drrs.mutex);
5632}
5633
Vandana Kannanb33a2812015-02-13 15:33:03 +05305634/**
5635 * DOC: Display Refresh Rate Switching (DRRS)
5636 *
5637 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5638 * which enables swtching between low and high refresh rates,
5639 * dynamically, based on the usage scenario. This feature is applicable
5640 * for internal panels.
5641 *
5642 * Indication that the panel supports DRRS is given by the panel EDID, which
5643 * would list multiple refresh rates for one resolution.
5644 *
5645 * DRRS is of 2 types - static and seamless.
5646 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5647 * (may appear as a blink on screen) and is used in dock-undock scenario.
5648 * Seamless DRRS involves changing RR without any visual effect to the user
5649 * and can be used during normal system usage. This is done by programming
5650 * certain registers.
5651 *
5652 * Support for static/seamless DRRS may be indicated in the VBT based on
5653 * inputs from the panel spec.
5654 *
5655 * DRRS saves power by switching to low RR based on usage scenarios.
5656 *
5657 * eDP DRRS:-
5658 * The implementation is based on frontbuffer tracking implementation.
5659 * When there is a disturbance on the screen triggered by user activity or a
5660 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5661 * When there is no movement on screen, after a timeout of 1 second, a switch
5662 * to low RR is made.
5663 * For integration with frontbuffer tracking code,
5664 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5665 *
5666 * DRRS can be further extended to support other internal panels and also
5667 * the scenario of video playback wherein RR is set based on the rate
5668 * requested by userspace.
5669 */
5670
5671/**
5672 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5673 * @intel_connector: eDP connector
5674 * @fixed_mode: preferred mode of panel
5675 *
5676 * This function is called only once at driver load to initialize basic
5677 * DRRS stuff.
5678 *
5679 * Returns:
5680 * Downclock mode if panel supports it, else return NULL.
5681 * DRRS support is determined by the presence of downclock mode (apart
5682 * from VBT setting).
5683 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305684static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305685intel_dp_drrs_init(struct intel_connector *intel_connector,
5686 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305687{
5688 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305689 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305690 struct drm_i915_private *dev_priv = dev->dev_private;
5691 struct drm_display_mode *downclock_mode = NULL;
5692
Daniel Vetter9da7d692015-04-09 16:44:15 +02005693 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5694 mutex_init(&dev_priv->drrs.mutex);
5695
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305696 if (INTEL_INFO(dev)->gen <= 6) {
5697 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5698 return NULL;
5699 }
5700
5701 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005702 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305703 return NULL;
5704 }
5705
5706 downclock_mode = intel_find_panel_downclock
5707 (dev, fixed_mode, connector);
5708
5709 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305710 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305711 return NULL;
5712 }
5713
Vandana Kannan96178ee2015-01-10 02:25:56 +05305714 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305715
Vandana Kannan96178ee2015-01-10 02:25:56 +05305716 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005717 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305718 return downclock_mode;
5719}
5720
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005721static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005722 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005723{
5724 struct drm_connector *connector = &intel_connector->base;
5725 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005726 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5727 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005728 struct drm_i915_private *dev_priv = dev->dev_private;
5729 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305730 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005731 bool has_dpcd;
5732 struct drm_display_mode *scan;
5733 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005734 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005735
5736 if (!is_edp(intel_dp))
5737 return true;
5738
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005739 pps_lock(intel_dp);
5740 intel_edp_panel_vdd_sanitize(intel_dp);
5741 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005742
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005743 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005744 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005745
5746 if (has_dpcd) {
5747 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5748 dev_priv->no_aux_handshake =
5749 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5750 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5751 } else {
5752 /* if this fails, presume the device is a ghost */
5753 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005754 return false;
5755 }
5756
5757 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005758 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005759 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005760 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005761
Daniel Vetter060c8772014-03-21 23:22:35 +01005762 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005763 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005764 if (edid) {
5765 if (drm_add_edid_modes(connector, edid)) {
5766 drm_mode_connector_update_edid_property(connector,
5767 edid);
5768 drm_edid_to_eld(connector, edid);
5769 } else {
5770 kfree(edid);
5771 edid = ERR_PTR(-EINVAL);
5772 }
5773 } else {
5774 edid = ERR_PTR(-ENOENT);
5775 }
5776 intel_connector->edid = edid;
5777
5778 /* prefer fixed mode from EDID if available */
5779 list_for_each_entry(scan, &connector->probed_modes, head) {
5780 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5781 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305782 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305783 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005784 break;
5785 }
5786 }
5787
5788 /* fallback to VBT if available for eDP */
5789 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5790 fixed_mode = drm_mode_duplicate(dev,
5791 dev_priv->vbt.lfp_lvds_vbt_mode);
5792 if (fixed_mode)
5793 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5794 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005795 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005796
Wayne Boyer666a4532015-12-09 12:29:35 -08005797 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005798 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5799 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005800
5801 /*
5802 * Figure out the current pipe for the initial backlight setup.
5803 * If the current pipe isn't valid, try the PPS pipe, and if that
5804 * fails just assume pipe A.
5805 */
5806 if (IS_CHERRYVIEW(dev))
5807 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5808 else
5809 pipe = PORT_TO_PIPE(intel_dp->DP);
5810
5811 if (pipe != PIPE_A && pipe != PIPE_B)
5812 pipe = intel_dp->pps_pipe;
5813
5814 if (pipe != PIPE_A && pipe != PIPE_B)
5815 pipe = PIPE_A;
5816
5817 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5818 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005819 }
5820
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305821 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005822 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005823 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005824
5825 return true;
5826}
5827
Paulo Zanoni16c25532013-06-12 17:27:25 -03005828bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005829intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5830 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005831{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005832 struct drm_connector *connector = &intel_connector->base;
5833 struct intel_dp *intel_dp = &intel_dig_port->dp;
5834 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5835 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005836 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005837 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005838 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005839
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005840 if (WARN(intel_dig_port->max_lanes < 1,
5841 "Not enough lanes (%d) for DP on port %c\n",
5842 intel_dig_port->max_lanes, port_name(port)))
5843 return false;
5844
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005845 intel_dp->pps_pipe = INVALID_PIPE;
5846
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005847 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005848 if (INTEL_INFO(dev)->gen >= 9)
5849 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Wayne Boyer666a4532015-12-09 12:29:35 -08005850 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005851 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5852 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5853 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5854 else if (HAS_PCH_SPLIT(dev))
5855 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5856 else
5857 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5858
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005859 if (INTEL_INFO(dev)->gen >= 9)
5860 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5861 else
5862 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005863
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005864 if (HAS_DDI(dev))
5865 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5866
Daniel Vetter07679352012-09-06 22:15:42 +02005867 /* Preserve the current hw state. */
5868 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005869 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005870
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005871 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305872 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005873 else
5874 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005875
Imre Deakf7d24902013-05-08 13:14:05 +03005876 /*
5877 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5878 * for DP the encoder type can be set by the caller to
5879 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5880 */
5881 if (type == DRM_MODE_CONNECTOR_eDP)
5882 intel_encoder->type = INTEL_OUTPUT_EDP;
5883
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005884 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005885 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5886 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005887 return false;
5888
Imre Deake7281ea2013-05-08 13:14:08 +03005889 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5890 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5891 port_name(port));
5892
Adam Jacksonb3295302010-07-16 14:46:28 -04005893 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005894 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5895
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005896 connector->interlace_allowed = true;
5897 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005898
Daniel Vetter66a92782012-07-12 20:08:18 +02005899 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005900 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005901
Chris Wilsondf0e9242010-09-09 16:20:55 +01005902 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005903 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005904
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005905 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005906 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5907 else
5908 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005909 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005910
Jani Nikula0b998362014-03-14 16:51:17 +02005911 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005912 switch (port) {
5913 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005914 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005915 break;
5916 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005917 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005918 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305919 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005920 break;
5921 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005922 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005923 break;
5924 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005925 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005926 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005927 case PORT_E:
5928 intel_encoder->hpd_pin = HPD_PORT_E;
5929 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005930 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005931 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005932 }
5933
Imre Deakdada1a92014-01-29 13:25:41 +02005934 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005935 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005936 intel_dp_init_panel_power_timestamps(intel_dp);
Wayne Boyer666a4532015-12-09 12:29:35 -08005937 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005938 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005939 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005940 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005941 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005942 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005943
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005944 ret = intel_dp_aux_init(intel_dp, intel_connector);
5945 if (ret)
5946 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005947
Dave Airlie0e32b392014-05-02 14:02:48 +10005948 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005949 if (HAS_DP_MST(dev) &&
5950 (port == PORT_B || port == PORT_C || port == PORT_D))
5951 intel_dp_mst_encoder_init(intel_dig_port,
5952 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005953
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005954 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005955 intel_dp_aux_fini(intel_dp);
5956 intel_dp_mst_encoder_cleanup(intel_dig_port);
5957 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005958 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005959
Chris Wilsonf6849602010-09-19 09:29:33 +01005960 intel_dp_add_properties(intel_dp, connector);
5961
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005962 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5963 * 0xd. Failure to do so will result in spurious interrupts being
5964 * generated on the port when a cable is not attached.
5965 */
5966 if (IS_G4X(dev) && !IS_GM45(dev)) {
5967 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5968 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5969 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005970
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005971 i915_debugfs_connector_add(connector);
5972
Paulo Zanoni16c25532013-06-12 17:27:25 -03005973 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005974
5975fail:
5976 if (is_edp(intel_dp)) {
5977 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5978 /*
5979 * vdd might still be enabled do to the delayed vdd off.
5980 * Make sure vdd is actually turned off here.
5981 */
5982 pps_lock(intel_dp);
5983 edp_panel_vdd_off_sync(intel_dp);
5984 pps_unlock(intel_dp);
5985 }
5986 drm_connector_unregister(connector);
5987 drm_connector_cleanup(connector);
5988
5989 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005990}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005991
5992void
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005993intel_dp_init(struct drm_device *dev,
5994 i915_reg_t output_reg, enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005995{
Dave Airlie13cf5502014-06-18 11:29:35 +10005996 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005997 struct intel_digital_port *intel_dig_port;
5998 struct intel_encoder *intel_encoder;
5999 struct drm_encoder *encoder;
6000 struct intel_connector *intel_connector;
6001
Daniel Vetterb14c5672013-09-19 12:18:32 +02006002 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006003 if (!intel_dig_port)
6004 return;
6005
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006006 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306007 if (!intel_connector)
6008 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006009
6010 intel_encoder = &intel_dig_port->base;
6011 encoder = &intel_encoder->base;
6012
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306013 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Dave Airlieade1ba72015-12-23 14:22:09 +10006014 DRM_MODE_ENCODER_TMDS, NULL))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306015 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006016
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006017 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006018 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006019 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006020 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006021 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006022 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006023 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006024 intel_encoder->pre_enable = chv_pre_enable_dp;
6025 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006026 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006027 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006028 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006029 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006030 intel_encoder->pre_enable = vlv_pre_enable_dp;
6031 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006032 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006033 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006034 intel_encoder->pre_enable = g4x_pre_enable_dp;
6035 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03006036 if (INTEL_INFO(dev)->gen >= 5)
6037 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006038 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006039
Paulo Zanoni174edf12012-10-26 19:05:50 -02006040 intel_dig_port->port = port;
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01006041 dev_priv->dig_port_map[port] = intel_encoder;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006042 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006043 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006044
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006045 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03006046 if (IS_CHERRYVIEW(dev)) {
6047 if (port == PORT_D)
6048 intel_encoder->crtc_mask = 1 << 2;
6049 else
6050 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6051 } else {
6052 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6053 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006054 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006055
Dave Airlie13cf5502014-06-18 11:29:35 +10006056 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006057 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006058
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306059 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6060 goto err_init_connector;
6061
6062 return;
6063
6064err_init_connector:
6065 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306066err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306067 kfree(intel_connector);
6068err_connector_alloc:
6069 kfree(intel_dig_port);
6070
6071 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006072}
Dave Airlie0e32b392014-05-02 14:02:48 +10006073
6074void intel_dp_mst_suspend(struct drm_device *dev)
6075{
6076 struct drm_i915_private *dev_priv = dev->dev_private;
6077 int i;
6078
6079 /* disable MST */
6080 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006081 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006082 if (!intel_dig_port)
6083 continue;
6084
6085 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6086 if (!intel_dig_port->dp.can_mst)
6087 continue;
6088 if (intel_dig_port->dp.is_mst)
6089 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6090 }
6091 }
6092}
6093
6094void intel_dp_mst_resume(struct drm_device *dev)
6095{
6096 struct drm_i915_private *dev_priv = dev->dev_private;
6097 int i;
6098
6099 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006100 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006101 if (!intel_dig_port)
6102 continue;
6103 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6104 int ret;
6105
6106 if (!intel_dig_port->dp.can_mst)
6107 continue;
6108
6109 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6110 if (ret != 0) {
6111 intel_dp_check_mst_status(&intel_dig_port->dp);
6112 }
6113 }
6114 }
6115}