blob: bd8c0086d0c1713cf96ea0efc8051a833582ef50 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
Daniel Vetter33196de2012-11-14 17:14:05 +010090i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092 int ret;
93
Daniel Vetter7abb6902013-05-24 21:29:32 +020094#define EXIT_COND (!i915_reset_in_progress(error) || \
95 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +010096 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010097 return 0;
98
Daniel Vetter0a6759c2012-07-04 22:18:41 +020099 /*
100 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
101 * userspace. If it takes that long something really bad is going on and
102 * we should simply try to bail out and fail as gracefully as possible.
103 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100104 ret = wait_event_interruptible_timeout(error->reset_queue,
105 EXIT_COND,
106 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200107 if (ret == 0) {
108 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
109 return -EIO;
110 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100113#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114
Chris Wilson21dd3732011-01-26 15:55:56 +0000115 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100116}
117
Chris Wilson54cf91d2010-11-25 18:00:26 +0000118int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100119{
Daniel Vetter33196de2012-11-14 17:14:05 +0100120 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100121 int ret;
122
Daniel Vetter33196de2012-11-14 17:14:05 +0100123 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100124 if (ret)
125 return ret;
126
127 ret = mutex_lock_interruptible(&dev->struct_mutex);
128 if (ret)
129 return ret;
130
Chris Wilson23bc5982010-09-29 16:10:57 +0100131 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 return 0;
133}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100134
Chris Wilson7d1c4802010-08-07 21:45:03 +0100135static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000136i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100137{
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700138 return i915_gem_obj_ggtt_bound(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100139}
140
Eric Anholt673a3942008-07-30 12:06:12 -0700141int
142i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000143 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700144{
Ben Widawsky93d18792013-01-17 12:45:17 -0800145 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700146 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000147
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200148 if (drm_core_check_feature(dev, DRIVER_MODESET))
149 return -ENODEV;
150
Chris Wilson20217462010-11-23 15:26:33 +0000151 if (args->gtt_start >= args->gtt_end ||
152 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
153 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700154
Daniel Vetterf534bc02012-03-26 22:37:04 +0200155 /* GEM with user mode setting was never supported on ilk and later. */
156 if (INTEL_INFO(dev)->gen >= 5)
157 return -ENODEV;
158
Eric Anholt673a3942008-07-30 12:06:12 -0700159 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800160 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
161 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800162 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700163 mutex_unlock(&dev->struct_mutex);
164
Chris Wilson20217462010-11-23 15:26:33 +0000165 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700166}
167
Eric Anholt5a125c32008-10-22 21:40:13 -0700168int
169i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000170 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700171{
Chris Wilson73aa8082010-09-30 11:46:12 +0100172 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700173 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000174 struct drm_i915_gem_object *obj;
175 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700176
Chris Wilson6299f992010-11-24 12:23:44 +0000177 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700179 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100180 if (obj->pin_count)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700181 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100182 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700183
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700184 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000186
Eric Anholt5a125c32008-10-22 21:40:13 -0700187 return 0;
188}
189
Chris Wilson42dcedd2012-11-15 11:32:30 +0000190void *i915_gem_object_alloc(struct drm_device *dev)
191{
192 struct drm_i915_private *dev_priv = dev->dev_private;
193 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
194}
195
196void i915_gem_object_free(struct drm_i915_gem_object *obj)
197{
198 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
199 kmem_cache_free(dev_priv->slab, obj);
200}
201
Dave Airlieff72145b2011-02-07 12:16:14 +1000202static int
203i915_gem_create(struct drm_file *file,
204 struct drm_device *dev,
205 uint64_t size,
206 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700207{
Chris Wilson05394f32010-11-08 19:18:58 +0000208 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300209 int ret;
210 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700211
Dave Airlieff72145b2011-02-07 12:16:14 +1000212 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200213 if (size == 0)
214 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700215
216 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000217 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700218 if (obj == NULL)
219 return -ENOMEM;
220
Chris Wilson05394f32010-11-08 19:18:58 +0000221 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100222 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000223 drm_gem_object_release(&obj->base);
224 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000225 i915_gem_object_free(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700226 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100227 }
228
Chris Wilson202f2fe2010-10-14 13:20:40 +0100229 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000230 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100231 trace_i915_gem_object_create(obj);
232
Dave Airlieff72145b2011-02-07 12:16:14 +1000233 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700234 return 0;
235}
236
Dave Airlieff72145b2011-02-07 12:16:14 +1000237int
238i915_gem_dumb_create(struct drm_file *file,
239 struct drm_device *dev,
240 struct drm_mode_create_dumb *args)
241{
242 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000243 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000244 args->size = args->pitch * args->height;
245 return i915_gem_create(file, dev,
246 args->size, &args->handle);
247}
248
249int i915_gem_dumb_destroy(struct drm_file *file,
250 struct drm_device *dev,
251 uint32_t handle)
252{
253 return drm_gem_handle_delete(file, handle);
254}
255
256/**
257 * Creates a new mm object and returns a handle to it.
258 */
259int
260i915_gem_create_ioctl(struct drm_device *dev, void *data,
261 struct drm_file *file)
262{
263 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200264
Dave Airlieff72145b2011-02-07 12:16:14 +1000265 return i915_gem_create(file, dev,
266 args->size, &args->handle);
267}
268
Daniel Vetter8c599672011-12-14 13:57:31 +0100269static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100270__copy_to_user_swizzled(char __user *cpu_vaddr,
271 const char *gpu_vaddr, int gpu_offset,
272 int length)
273{
274 int ret, cpu_offset = 0;
275
276 while (length > 0) {
277 int cacheline_end = ALIGN(gpu_offset + 1, 64);
278 int this_length = min(cacheline_end - gpu_offset, length);
279 int swizzled_gpu_offset = gpu_offset ^ 64;
280
281 ret = __copy_to_user(cpu_vaddr + cpu_offset,
282 gpu_vaddr + swizzled_gpu_offset,
283 this_length);
284 if (ret)
285 return ret + length;
286
287 cpu_offset += this_length;
288 gpu_offset += this_length;
289 length -= this_length;
290 }
291
292 return 0;
293}
294
295static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700296__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
297 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100298 int length)
299{
300 int ret, cpu_offset = 0;
301
302 while (length > 0) {
303 int cacheline_end = ALIGN(gpu_offset + 1, 64);
304 int this_length = min(cacheline_end - gpu_offset, length);
305 int swizzled_gpu_offset = gpu_offset ^ 64;
306
307 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
308 cpu_vaddr + cpu_offset,
309 this_length);
310 if (ret)
311 return ret + length;
312
313 cpu_offset += this_length;
314 gpu_offset += this_length;
315 length -= this_length;
316 }
317
318 return 0;
319}
320
Daniel Vetterd174bd62012-03-25 19:47:40 +0200321/* Per-page copy function for the shmem pread fastpath.
322 * Flushes invalid cachelines before reading the target if
323 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700324static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200325shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
326 char __user *user_data,
327 bool page_do_bit17_swizzling, bool needs_clflush)
328{
329 char *vaddr;
330 int ret;
331
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200332 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200333 return -EINVAL;
334
335 vaddr = kmap_atomic(page);
336 if (needs_clflush)
337 drm_clflush_virt_range(vaddr + shmem_page_offset,
338 page_length);
339 ret = __copy_to_user_inatomic(user_data,
340 vaddr + shmem_page_offset,
341 page_length);
342 kunmap_atomic(vaddr);
343
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100344 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200345}
346
Daniel Vetter23c18c72012-03-25 19:47:42 +0200347static void
348shmem_clflush_swizzled_range(char *addr, unsigned long length,
349 bool swizzled)
350{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200351 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200352 unsigned long start = (unsigned long) addr;
353 unsigned long end = (unsigned long) addr + length;
354
355 /* For swizzling simply ensure that we always flush both
356 * channels. Lame, but simple and it works. Swizzled
357 * pwrite/pread is far from a hotpath - current userspace
358 * doesn't use it at all. */
359 start = round_down(start, 128);
360 end = round_up(end, 128);
361
362 drm_clflush_virt_range((void *)start, end - start);
363 } else {
364 drm_clflush_virt_range(addr, length);
365 }
366
367}
368
Daniel Vetterd174bd62012-03-25 19:47:40 +0200369/* Only difference to the fast-path function is that this can handle bit17
370 * and uses non-atomic copy and kmap functions. */
371static int
372shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
373 char __user *user_data,
374 bool page_do_bit17_swizzling, bool needs_clflush)
375{
376 char *vaddr;
377 int ret;
378
379 vaddr = kmap(page);
380 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200381 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
382 page_length,
383 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200384
385 if (page_do_bit17_swizzling)
386 ret = __copy_to_user_swizzled(user_data,
387 vaddr, shmem_page_offset,
388 page_length);
389 else
390 ret = __copy_to_user(user_data,
391 vaddr + shmem_page_offset,
392 page_length);
393 kunmap(page);
394
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100395 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200396}
397
Eric Anholteb014592009-03-10 11:44:52 -0700398static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200399i915_gem_shmem_pread(struct drm_device *dev,
400 struct drm_i915_gem_object *obj,
401 struct drm_i915_gem_pread *args,
402 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700403{
Daniel Vetter8461d222011-12-14 13:57:32 +0100404 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700405 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100406 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100407 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100408 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200409 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200410 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200411 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700412
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200413 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700414 remain = args->size;
415
Daniel Vetter8461d222011-12-14 13:57:32 +0100416 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700417
Daniel Vetter84897312012-03-25 19:47:31 +0200418 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
419 /* If we're not in the cpu read domain, set ourself into the gtt
420 * read domain and manually flush cachelines (if required). This
421 * optimizes for the case when the gpu will dirty the data
422 * anyway again before the next pread happens. */
423 if (obj->cache_level == I915_CACHE_NONE)
424 needs_clflush = 1;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700425 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200426 ret = i915_gem_object_set_to_gtt_domain(obj, false);
427 if (ret)
428 return ret;
429 }
Daniel Vetter84897312012-03-25 19:47:31 +0200430 }
Eric Anholteb014592009-03-10 11:44:52 -0700431
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100432 ret = i915_gem_object_get_pages(obj);
433 if (ret)
434 return ret;
435
436 i915_gem_object_pin_pages(obj);
437
Eric Anholteb014592009-03-10 11:44:52 -0700438 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100439
Imre Deak67d5a502013-02-18 19:28:02 +0200440 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
441 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200442 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100443
444 if (remain <= 0)
445 break;
446
Eric Anholteb014592009-03-10 11:44:52 -0700447 /* Operation in this page
448 *
Eric Anholteb014592009-03-10 11:44:52 -0700449 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700450 * page_length = bytes to copy for this page
451 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100452 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700453 page_length = remain;
454 if ((shmem_page_offset + page_length) > PAGE_SIZE)
455 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700456
Daniel Vetter8461d222011-12-14 13:57:32 +0100457 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
458 (page_to_phys(page) & (1 << 17)) != 0;
459
Daniel Vetterd174bd62012-03-25 19:47:40 +0200460 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
461 user_data, page_do_bit17_swizzling,
462 needs_clflush);
463 if (ret == 0)
464 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700465
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200466 mutex_unlock(&dev->struct_mutex);
467
Daniel Vetter96d79b52012-03-25 19:47:36 +0200468 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200469 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200470 /* Userspace is tricking us, but we've already clobbered
471 * its pages with the prefault and promised to write the
472 * data up to the first fault. Hence ignore any errors
473 * and just continue. */
474 (void)ret;
475 prefaulted = 1;
476 }
477
Daniel Vetterd174bd62012-03-25 19:47:40 +0200478 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
479 user_data, page_do_bit17_swizzling,
480 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700481
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200482 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100483
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200484next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100485 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100486
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100487 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100488 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100489
Eric Anholteb014592009-03-10 11:44:52 -0700490 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100491 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700492 offset += page_length;
493 }
494
Chris Wilson4f27b752010-10-14 15:26:45 +0100495out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100496 i915_gem_object_unpin_pages(obj);
497
Eric Anholteb014592009-03-10 11:44:52 -0700498 return ret;
499}
500
Eric Anholt673a3942008-07-30 12:06:12 -0700501/**
502 * Reads data from the object referenced by handle.
503 *
504 * On error, the contents of *data are undefined.
505 */
506int
507i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000508 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700509{
510 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000511 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100512 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700513
Chris Wilson51311d02010-11-17 09:10:42 +0000514 if (args->size == 0)
515 return 0;
516
517 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200518 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000519 args->size))
520 return -EFAULT;
521
Chris Wilson4f27b752010-10-14 15:26:45 +0100522 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100523 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100524 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700525
Chris Wilson05394f32010-11-08 19:18:58 +0000526 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000527 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100528 ret = -ENOENT;
529 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100530 }
Eric Anholt673a3942008-07-30 12:06:12 -0700531
Chris Wilson7dcd2492010-09-26 20:21:44 +0100532 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000533 if (args->offset > obj->base.size ||
534 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100535 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100536 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100537 }
538
Daniel Vetter1286ff72012-05-10 15:25:09 +0200539 /* prime objects have no backing filp to GEM pread/pwrite
540 * pages from.
541 */
542 if (!obj->base.filp) {
543 ret = -EINVAL;
544 goto out;
545 }
546
Chris Wilsondb53a302011-02-03 11:57:46 +0000547 trace_i915_gem_object_pread(obj, args->offset, args->size);
548
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200549 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700550
Chris Wilson35b62a82010-09-26 20:23:38 +0100551out:
Chris Wilson05394f32010-11-08 19:18:58 +0000552 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100553unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100554 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700555 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700556}
557
Keith Packard0839ccb2008-10-30 19:38:48 -0700558/* This is the fast write path which cannot handle
559 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700560 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700561
Keith Packard0839ccb2008-10-30 19:38:48 -0700562static inline int
563fast_user_write(struct io_mapping *mapping,
564 loff_t page_base, int page_offset,
565 char __user *user_data,
566 int length)
567{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700568 void __iomem *vaddr_atomic;
569 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700570 unsigned long unwritten;
571
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700572 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700573 /* We can use the cpu mem copy function because this is X86. */
574 vaddr = (void __force*)vaddr_atomic + page_offset;
575 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700576 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700577 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100578 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700579}
580
Eric Anholt3de09aa2009-03-09 09:42:23 -0700581/**
582 * This is the fast pwrite path, where we copy the data directly from the
583 * user into the GTT, uncached.
584 */
Eric Anholt673a3942008-07-30 12:06:12 -0700585static int
Chris Wilson05394f32010-11-08 19:18:58 +0000586i915_gem_gtt_pwrite_fast(struct drm_device *dev,
587 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700588 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000589 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700590{
Keith Packard0839ccb2008-10-30 19:38:48 -0700591 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700592 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700593 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700594 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200595 int page_offset, page_length, ret;
596
Chris Wilson86a1ee22012-08-11 15:41:04 +0100597 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200598 if (ret)
599 goto out;
600
601 ret = i915_gem_object_set_to_gtt_domain(obj, true);
602 if (ret)
603 goto out_unpin;
604
605 ret = i915_gem_object_put_fence(obj);
606 if (ret)
607 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700608
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200609 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700610 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700611
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700612 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700613
614 while (remain > 0) {
615 /* Operation in this page
616 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700617 * page_base = page offset within aperture
618 * page_offset = offset within page
619 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700620 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100621 page_base = offset & PAGE_MASK;
622 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700623 page_length = remain;
624 if ((page_offset + remain) > PAGE_SIZE)
625 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700626
Keith Packard0839ccb2008-10-30 19:38:48 -0700627 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700628 * source page isn't available. Return the error and we'll
629 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800631 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200632 page_offset, user_data, page_length)) {
633 ret = -EFAULT;
634 goto out_unpin;
635 }
Eric Anholt673a3942008-07-30 12:06:12 -0700636
Keith Packard0839ccb2008-10-30 19:38:48 -0700637 remain -= page_length;
638 user_data += page_length;
639 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700640 }
Eric Anholt673a3942008-07-30 12:06:12 -0700641
Daniel Vetter935aaa62012-03-25 19:47:35 +0200642out_unpin:
643 i915_gem_object_unpin(obj);
644out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700645 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700646}
647
Daniel Vetterd174bd62012-03-25 19:47:40 +0200648/* Per-page copy function for the shmem pwrite fastpath.
649 * Flushes invalid cachelines before writing to the target if
650 * needs_clflush_before is set and flushes out any written cachelines after
651 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700652static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200653shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
654 char __user *user_data,
655 bool page_do_bit17_swizzling,
656 bool needs_clflush_before,
657 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700658{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700660 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700661
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200662 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200663 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700664
Daniel Vetterd174bd62012-03-25 19:47:40 +0200665 vaddr = kmap_atomic(page);
666 if (needs_clflush_before)
667 drm_clflush_virt_range(vaddr + shmem_page_offset,
668 page_length);
669 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
670 user_data,
671 page_length);
672 if (needs_clflush_after)
673 drm_clflush_virt_range(vaddr + shmem_page_offset,
674 page_length);
675 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676
Chris Wilson755d2212012-09-04 21:02:55 +0100677 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700678}
679
Daniel Vetterd174bd62012-03-25 19:47:40 +0200680/* Only difference to the fast-path function is that this can handle bit17
681 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700682static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200683shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
684 char __user *user_data,
685 bool page_do_bit17_swizzling,
686 bool needs_clflush_before,
687 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700688{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200689 char *vaddr;
690 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700691
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200693 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200694 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
695 page_length,
696 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697 if (page_do_bit17_swizzling)
698 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100699 user_data,
700 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200701 else
702 ret = __copy_from_user(vaddr + shmem_page_offset,
703 user_data,
704 page_length);
705 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200706 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
707 page_length,
708 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200709 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100710
Chris Wilson755d2212012-09-04 21:02:55 +0100711 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700712}
713
Eric Anholt40123c12009-03-09 13:42:30 -0700714static int
Daniel Vettere244a442012-03-25 19:47:28 +0200715i915_gem_shmem_pwrite(struct drm_device *dev,
716 struct drm_i915_gem_object *obj,
717 struct drm_i915_gem_pwrite *args,
718 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700719{
Eric Anholt40123c12009-03-09 13:42:30 -0700720 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100721 loff_t offset;
722 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100723 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100724 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200725 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200726 int needs_clflush_after = 0;
727 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200728 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700729
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200730 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700731 remain = args->size;
732
Daniel Vetter8c599672011-12-14 13:57:31 +0100733 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700734
Daniel Vetter58642882012-03-25 19:47:37 +0200735 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
736 /* If we're not in the cpu write domain, set ourself into the gtt
737 * write domain and manually flush cachelines (if required). This
738 * optimizes for the case when the gpu will use the data
739 * right away and we therefore have to clflush anyway. */
740 if (obj->cache_level == I915_CACHE_NONE)
741 needs_clflush_after = 1;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700742 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200743 ret = i915_gem_object_set_to_gtt_domain(obj, true);
744 if (ret)
745 return ret;
746 }
Daniel Vetter58642882012-03-25 19:47:37 +0200747 }
748 /* Same trick applies for invalidate partially written cachelines before
749 * writing. */
750 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
751 && obj->cache_level == I915_CACHE_NONE)
752 needs_clflush_before = 1;
753
Chris Wilson755d2212012-09-04 21:02:55 +0100754 ret = i915_gem_object_get_pages(obj);
755 if (ret)
756 return ret;
757
758 i915_gem_object_pin_pages(obj);
759
Eric Anholt40123c12009-03-09 13:42:30 -0700760 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000761 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700762
Imre Deak67d5a502013-02-18 19:28:02 +0200763 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
764 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200765 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200766 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100767
Chris Wilson9da3da62012-06-01 15:20:22 +0100768 if (remain <= 0)
769 break;
770
Eric Anholt40123c12009-03-09 13:42:30 -0700771 /* Operation in this page
772 *
Eric Anholt40123c12009-03-09 13:42:30 -0700773 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700774 * page_length = bytes to copy for this page
775 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100776 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700777
778 page_length = remain;
779 if ((shmem_page_offset + page_length) > PAGE_SIZE)
780 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700781
Daniel Vetter58642882012-03-25 19:47:37 +0200782 /* If we don't overwrite a cacheline completely we need to be
783 * careful to have up-to-date data by first clflushing. Don't
784 * overcomplicate things and flush the entire patch. */
785 partial_cacheline_write = needs_clflush_before &&
786 ((shmem_page_offset | page_length)
787 & (boot_cpu_data.x86_clflush_size - 1));
788
Daniel Vetter8c599672011-12-14 13:57:31 +0100789 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
790 (page_to_phys(page) & (1 << 17)) != 0;
791
Daniel Vetterd174bd62012-03-25 19:47:40 +0200792 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
793 user_data, page_do_bit17_swizzling,
794 partial_cacheline_write,
795 needs_clflush_after);
796 if (ret == 0)
797 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700798
Daniel Vettere244a442012-03-25 19:47:28 +0200799 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200800 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200801 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
802 user_data, page_do_bit17_swizzling,
803 partial_cacheline_write,
804 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700805
Daniel Vettere244a442012-03-25 19:47:28 +0200806 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100807
Daniel Vettere244a442012-03-25 19:47:28 +0200808next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100809 set_page_dirty(page);
810 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100811
Chris Wilson755d2212012-09-04 21:02:55 +0100812 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100813 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100814
Eric Anholt40123c12009-03-09 13:42:30 -0700815 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100816 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700817 offset += page_length;
818 }
819
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100820out:
Chris Wilson755d2212012-09-04 21:02:55 +0100821 i915_gem_object_unpin_pages(obj);
822
Daniel Vettere244a442012-03-25 19:47:28 +0200823 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100824 /*
825 * Fixup: Flush cpu caches in case we didn't flush the dirty
826 * cachelines in-line while writing and the object moved
827 * out of the cpu write domain while we've dropped the lock.
828 */
829 if (!needs_clflush_after &&
830 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vettere244a442012-03-25 19:47:28 +0200831 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800832 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200833 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100834 }
Eric Anholt40123c12009-03-09 13:42:30 -0700835
Daniel Vetter58642882012-03-25 19:47:37 +0200836 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800837 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200838
Eric Anholt40123c12009-03-09 13:42:30 -0700839 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700840}
841
842/**
843 * Writes data to the object referenced by handle.
844 *
845 * On error, the contents of the buffer that were to be modified are undefined.
846 */
847int
848i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100849 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700850{
851 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000852 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000853 int ret;
854
855 if (args->size == 0)
856 return 0;
857
858 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200859 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000860 args->size))
861 return -EFAULT;
862
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200863 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
Daniel Vetterf56f8212012-03-25 19:47:41 +0200864 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000865 if (ret)
866 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700867
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100868 ret = i915_mutex_lock_interruptible(dev);
869 if (ret)
870 return ret;
871
Chris Wilson05394f32010-11-08 19:18:58 +0000872 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000873 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100874 ret = -ENOENT;
875 goto unlock;
876 }
Eric Anholt673a3942008-07-30 12:06:12 -0700877
Chris Wilson7dcd2492010-09-26 20:21:44 +0100878 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000879 if (args->offset > obj->base.size ||
880 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100881 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100882 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100883 }
884
Daniel Vetter1286ff72012-05-10 15:25:09 +0200885 /* prime objects have no backing filp to GEM pread/pwrite
886 * pages from.
887 */
888 if (!obj->base.filp) {
889 ret = -EINVAL;
890 goto out;
891 }
892
Chris Wilsondb53a302011-02-03 11:57:46 +0000893 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
894
Daniel Vetter935aaa62012-03-25 19:47:35 +0200895 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700896 /* We can only do the GTT pwrite on untiled buffers, as otherwise
897 * it would end up going through the fenced access, and we'll get
898 * different detiling behavior between reading and writing.
899 * pread/pwrite currently are reading and writing from the CPU
900 * perspective, requiring manual detiling by the client.
901 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100902 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100903 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100904 goto out;
905 }
906
Chris Wilson86a1ee22012-08-11 15:41:04 +0100907 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200908 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100909 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100910 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200911 /* Note that the gtt paths might fail with non-page-backed user
912 * pointers (e.g. gtt mappings when moving data between
913 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700914 }
Eric Anholt673a3942008-07-30 12:06:12 -0700915
Chris Wilson86a1ee22012-08-11 15:41:04 +0100916 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200917 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100918
Chris Wilson35b62a82010-09-26 20:23:38 +0100919out:
Chris Wilson05394f32010-11-08 19:18:58 +0000920 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100921unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100922 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700923 return ret;
924}
925
Chris Wilsonb3612372012-08-24 09:35:08 +0100926int
Daniel Vetter33196de2012-11-14 17:14:05 +0100927i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100928 bool interruptible)
929{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100930 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100931 /* Non-interruptible callers can't handle -EAGAIN, hence return
932 * -EIO unconditionally for these. */
933 if (!interruptible)
934 return -EIO;
935
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100936 /* Recovery complete, but the reset failed ... */
937 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100938 return -EIO;
939
940 return -EAGAIN;
941 }
942
943 return 0;
944}
945
946/*
947 * Compare seqno against outstanding lazy request. Emit a request if they are
948 * equal.
949 */
950static int
951i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
952{
953 int ret;
954
955 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
956
957 ret = 0;
958 if (seqno == ring->outstanding_lazy_request)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300959 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100960
961 return ret;
962}
963
964/**
965 * __wait_seqno - wait until execution of seqno has finished
966 * @ring: the ring expected to report seqno
967 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100968 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100969 * @interruptible: do an interruptible wait (normally yes)
970 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
971 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100972 * Note: It is of utmost importance that the passed in seqno and reset_counter
973 * values have been read by the caller in an smp safe manner. Where read-side
974 * locks are involved, it is sufficient to read the reset_counter before
975 * unlocking the lock that protects the seqno. For lockless tricks, the
976 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
977 * inserted.
978 *
Chris Wilsonb3612372012-08-24 09:35:08 +0100979 * Returns 0 if the seqno was found within the alloted time. Else returns the
980 * errno with remaining time filled in timeout argument.
981 */
982static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +0100983 unsigned reset_counter,
Chris Wilsonb3612372012-08-24 09:35:08 +0100984 bool interruptible, struct timespec *timeout)
985{
986 drm_i915_private_t *dev_priv = ring->dev->dev_private;
987 struct timespec before, now, wait_time={1,0};
988 unsigned long timeout_jiffies;
989 long end;
990 bool wait_forever = true;
991 int ret;
992
993 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
994 return 0;
995
996 trace_i915_gem_request_wait_begin(ring, seqno);
997
998 if (timeout != NULL) {
999 wait_time = *timeout;
1000 wait_forever = false;
1001 }
1002
Imre Deake054cc32013-05-21 20:03:19 +03001003 timeout_jiffies = timespec_to_jiffies_timeout(&wait_time);
Chris Wilsonb3612372012-08-24 09:35:08 +01001004
1005 if (WARN_ON(!ring->irq_get(ring)))
1006 return -ENODEV;
1007
1008 /* Record current time in case interrupted by signal, or wedged * */
1009 getrawmonotonic(&before);
1010
1011#define EXIT_COND \
1012 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
Daniel Vetterf69061b2012-12-06 09:01:42 +01001013 i915_reset_in_progress(&dev_priv->gpu_error) || \
1014 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilsonb3612372012-08-24 09:35:08 +01001015 do {
1016 if (interruptible)
1017 end = wait_event_interruptible_timeout(ring->irq_queue,
1018 EXIT_COND,
1019 timeout_jiffies);
1020 else
1021 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1022 timeout_jiffies);
1023
Daniel Vetterf69061b2012-12-06 09:01:42 +01001024 /* We need to check whether any gpu reset happened in between
1025 * the caller grabbing the seqno and now ... */
1026 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1027 end = -EAGAIN;
1028
1029 /* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
1030 * gone. */
Daniel Vetter33196de2012-11-14 17:14:05 +01001031 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001032 if (ret)
1033 end = ret;
1034 } while (end == 0 && wait_forever);
1035
1036 getrawmonotonic(&now);
1037
1038 ring->irq_put(ring);
1039 trace_i915_gem_request_wait_end(ring, seqno);
1040#undef EXIT_COND
1041
1042 if (timeout) {
1043 struct timespec sleep_time = timespec_sub(now, before);
1044 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001045 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1046 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001047 }
1048
1049 switch (end) {
1050 case -EIO:
1051 case -EAGAIN: /* Wedged */
1052 case -ERESTARTSYS: /* Signal */
1053 return (int)end;
1054 case 0: /* Timeout */
Chris Wilsonb3612372012-08-24 09:35:08 +01001055 return -ETIME;
1056 default: /* Completed */
1057 WARN_ON(end < 0); /* We're not aware of other errors */
1058 return 0;
1059 }
1060}
1061
1062/**
1063 * Waits for a sequence number to be signaled, and cleans up the
1064 * request and object lists appropriately for that event.
1065 */
1066int
1067i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1068{
1069 struct drm_device *dev = ring->dev;
1070 struct drm_i915_private *dev_priv = dev->dev_private;
1071 bool interruptible = dev_priv->mm.interruptible;
1072 int ret;
1073
1074 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1075 BUG_ON(seqno == 0);
1076
Daniel Vetter33196de2012-11-14 17:14:05 +01001077 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001078 if (ret)
1079 return ret;
1080
1081 ret = i915_gem_check_olr(ring, seqno);
1082 if (ret)
1083 return ret;
1084
Daniel Vetterf69061b2012-12-06 09:01:42 +01001085 return __wait_seqno(ring, seqno,
1086 atomic_read(&dev_priv->gpu_error.reset_counter),
1087 interruptible, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001088}
1089
Chris Wilsond26e3af2013-06-29 22:05:26 +01001090static int
1091i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1092 struct intel_ring_buffer *ring)
1093{
1094 i915_gem_retire_requests_ring(ring);
1095
1096 /* Manually manage the write flush as we may have not yet
1097 * retired the buffer.
1098 *
1099 * Note that the last_write_seqno is always the earlier of
1100 * the two (read/write) seqno, so if we haved successfully waited,
1101 * we know we have passed the last write.
1102 */
1103 obj->last_write_seqno = 0;
1104 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1105
1106 return 0;
1107}
1108
Chris Wilsonb3612372012-08-24 09:35:08 +01001109/**
1110 * Ensures that all rendering to the object has completed and the object is
1111 * safe to unbind from the GTT or access from the CPU.
1112 */
1113static __must_check int
1114i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1115 bool readonly)
1116{
1117 struct intel_ring_buffer *ring = obj->ring;
1118 u32 seqno;
1119 int ret;
1120
1121 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1122 if (seqno == 0)
1123 return 0;
1124
1125 ret = i915_wait_seqno(ring, seqno);
1126 if (ret)
1127 return ret;
1128
Chris Wilsond26e3af2013-06-29 22:05:26 +01001129 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001130}
1131
Chris Wilson3236f572012-08-24 09:35:09 +01001132/* A nonblocking variant of the above wait. This is a highly dangerous routine
1133 * as the object state may change during this call.
1134 */
1135static __must_check int
1136i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1137 bool readonly)
1138{
1139 struct drm_device *dev = obj->base.dev;
1140 struct drm_i915_private *dev_priv = dev->dev_private;
1141 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001142 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001143 u32 seqno;
1144 int ret;
1145
1146 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1147 BUG_ON(!dev_priv->mm.interruptible);
1148
1149 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1150 if (seqno == 0)
1151 return 0;
1152
Daniel Vetter33196de2012-11-14 17:14:05 +01001153 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001154 if (ret)
1155 return ret;
1156
1157 ret = i915_gem_check_olr(ring, seqno);
1158 if (ret)
1159 return ret;
1160
Daniel Vetterf69061b2012-12-06 09:01:42 +01001161 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001162 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf69061b2012-12-06 09:01:42 +01001163 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilson3236f572012-08-24 09:35:09 +01001164 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001165 if (ret)
1166 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001167
Chris Wilsond26e3af2013-06-29 22:05:26 +01001168 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001169}
1170
Eric Anholt673a3942008-07-30 12:06:12 -07001171/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001172 * Called when user space prepares to use an object with the CPU, either
1173 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001174 */
1175int
1176i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001177 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001178{
1179 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001180 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001181 uint32_t read_domains = args->read_domains;
1182 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001183 int ret;
1184
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001185 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001186 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001187 return -EINVAL;
1188
Chris Wilson21d509e2009-06-06 09:46:02 +01001189 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001190 return -EINVAL;
1191
1192 /* Having something in the write domain implies it's in the read
1193 * domain, and only that read domain. Enforce that in the request.
1194 */
1195 if (write_domain != 0 && read_domains != write_domain)
1196 return -EINVAL;
1197
Chris Wilson76c1dec2010-09-25 11:22:51 +01001198 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001199 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001200 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001201
Chris Wilson05394f32010-11-08 19:18:58 +00001202 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001203 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001204 ret = -ENOENT;
1205 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001206 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001207
Chris Wilson3236f572012-08-24 09:35:09 +01001208 /* Try to flush the object off the GPU without holding the lock.
1209 * We will repeat the flush holding the lock in the normal manner
1210 * to catch cases where we are gazumped.
1211 */
1212 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1213 if (ret)
1214 goto unref;
1215
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001216 if (read_domains & I915_GEM_DOMAIN_GTT) {
1217 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001218
1219 /* Silently promote "you're not bound, there was nothing to do"
1220 * to success, since the client was just asking us to
1221 * make sure everything was done.
1222 */
1223 if (ret == -EINVAL)
1224 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001225 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001226 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001227 }
1228
Chris Wilson3236f572012-08-24 09:35:09 +01001229unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001230 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001231unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001232 mutex_unlock(&dev->struct_mutex);
1233 return ret;
1234}
1235
1236/**
1237 * Called when user space has done writes to this buffer
1238 */
1239int
1240i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001241 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001242{
1243 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001244 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001245 int ret = 0;
1246
Chris Wilson76c1dec2010-09-25 11:22:51 +01001247 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001248 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001249 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001250
Chris Wilson05394f32010-11-08 19:18:58 +00001251 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001252 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001253 ret = -ENOENT;
1254 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001255 }
1256
Eric Anholt673a3942008-07-30 12:06:12 -07001257 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001258 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001259 i915_gem_object_flush_cpu_write_domain(obj);
1260
Chris Wilson05394f32010-11-08 19:18:58 +00001261 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001262unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001263 mutex_unlock(&dev->struct_mutex);
1264 return ret;
1265}
1266
1267/**
1268 * Maps the contents of an object, returning the address it is mapped
1269 * into.
1270 *
1271 * While the mapping holds a reference on the contents of the object, it doesn't
1272 * imply a ref on the object itself.
1273 */
1274int
1275i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001276 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001277{
1278 struct drm_i915_gem_mmap *args = data;
1279 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001280 unsigned long addr;
1281
Chris Wilson05394f32010-11-08 19:18:58 +00001282 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001283 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001284 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001285
Daniel Vetter1286ff72012-05-10 15:25:09 +02001286 /* prime objects have no backing filp to GEM mmap
1287 * pages from.
1288 */
1289 if (!obj->filp) {
1290 drm_gem_object_unreference_unlocked(obj);
1291 return -EINVAL;
1292 }
1293
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001294 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001295 PROT_READ | PROT_WRITE, MAP_SHARED,
1296 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001297 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001298 if (IS_ERR((void *)addr))
1299 return addr;
1300
1301 args->addr_ptr = (uint64_t) addr;
1302
1303 return 0;
1304}
1305
Jesse Barnesde151cf2008-11-12 10:03:55 -08001306/**
1307 * i915_gem_fault - fault a page into the GTT
1308 * vma: VMA in question
1309 * vmf: fault info
1310 *
1311 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1312 * from userspace. The fault handler takes care of binding the object to
1313 * the GTT (if needed), allocating and programming a fence register (again,
1314 * only if needed based on whether the old reg is still valid or the object
1315 * is tiled) and inserting a new PTE into the faulting process.
1316 *
1317 * Note that the faulting process may involve evicting existing objects
1318 * from the GTT and/or fence registers to make room. So performance may
1319 * suffer if the GTT working set is large or there are few fence registers
1320 * left.
1321 */
1322int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1323{
Chris Wilson05394f32010-11-08 19:18:58 +00001324 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1325 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001326 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001327 pgoff_t page_offset;
1328 unsigned long pfn;
1329 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001330 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001331
1332 /* We don't use vmf->pgoff since that has the fake offset */
1333 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1334 PAGE_SHIFT;
1335
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001336 ret = i915_mutex_lock_interruptible(dev);
1337 if (ret)
1338 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001339
Chris Wilsondb53a302011-02-03 11:57:46 +00001340 trace_i915_gem_object_fault(obj, page_offset, true, write);
1341
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001342 /* Access to snoopable pages through the GTT is incoherent. */
1343 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1344 ret = -EINVAL;
1345 goto unlock;
1346 }
1347
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001348 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001349 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001350 if (ret)
1351 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001352
Chris Wilsonc9839302012-11-20 10:45:17 +00001353 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1354 if (ret)
1355 goto unpin;
1356
1357 ret = i915_gem_object_get_fence(obj);
1358 if (ret)
1359 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001360
Chris Wilson6299f992010-11-24 12:23:44 +00001361 obj->fault_mappable = true;
1362
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001363 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1364 pfn >>= PAGE_SHIFT;
1365 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001366
1367 /* Finally, remap it using the new GTT offset */
1368 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001369unpin:
1370 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001371unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001372 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001373out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001374 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001375 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001376 /* If this -EIO is due to a gpu hang, give the reset code a
1377 * chance to clean up the mess. Otherwise return the proper
1378 * SIGBUS. */
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001379 if (i915_terminally_wedged(&dev_priv->gpu_error))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001380 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001381 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001382 /* Give the error handler a chance to run and move the
1383 * objects off the GPU active list. Next time we service the
1384 * fault, we should be able to transition the page into the
1385 * GTT without touching the GPU (and so avoid further
1386 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1387 * with coherency, just lost writes.
1388 */
Chris Wilson045e7692010-11-07 09:18:22 +00001389 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001390 case 0:
1391 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001392 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001393 case -EBUSY:
1394 /*
1395 * EBUSY is ok: this just means that another thread
1396 * already did the job.
1397 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001398 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001399 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001400 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001401 case -ENOSPC:
1402 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001403 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001404 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001405 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001406 }
1407}
1408
1409/**
Chris Wilson901782b2009-07-10 08:18:50 +01001410 * i915_gem_release_mmap - remove physical page mappings
1411 * @obj: obj in question
1412 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001413 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001414 * relinquish ownership of the pages back to the system.
1415 *
1416 * It is vital that we remove the page mapping if we have mapped a tiled
1417 * object through the GTT and then lose the fence register due to
1418 * resource pressure. Similarly if the object has been moved out of the
1419 * aperture, than pages mapped into userspace must be revoked. Removing the
1420 * mapping will then trigger a page fault on the next user access, allowing
1421 * fixup by i915_gem_fault().
1422 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001423void
Chris Wilson05394f32010-11-08 19:18:58 +00001424i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001425{
Chris Wilson6299f992010-11-24 12:23:44 +00001426 if (!obj->fault_mappable)
1427 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001428
Chris Wilsonf6e47882011-03-20 21:09:12 +00001429 if (obj->base.dev->dev_mapping)
1430 unmap_mapping_range(obj->base.dev->dev_mapping,
1431 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1432 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001433
Chris Wilson6299f992010-11-24 12:23:44 +00001434 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001435}
1436
Imre Deak0fa87792013-01-07 21:47:35 +02001437uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001438i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001439{
Chris Wilsone28f8712011-07-18 13:11:49 -07001440 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001441
1442 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001443 tiling_mode == I915_TILING_NONE)
1444 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001445
1446 /* Previous chips need a power-of-two fence region when tiling */
1447 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001448 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001449 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001450 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001451
Chris Wilsone28f8712011-07-18 13:11:49 -07001452 while (gtt_size < size)
1453 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001454
Chris Wilsone28f8712011-07-18 13:11:49 -07001455 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001456}
1457
Jesse Barnesde151cf2008-11-12 10:03:55 -08001458/**
1459 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1460 * @obj: object to check
1461 *
1462 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001463 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001464 */
Imre Deakd8651102013-01-07 21:47:33 +02001465uint32_t
1466i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1467 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001468{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001469 /*
1470 * Minimum alignment is 4k (GTT page size), but might be greater
1471 * if a fence register is needed for the object.
1472 */
Imre Deakd8651102013-01-07 21:47:33 +02001473 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001474 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001475 return 4096;
1476
1477 /*
1478 * Previous chips need to be aligned to the size of the smallest
1479 * fence register that can contain the object.
1480 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001481 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001482}
1483
Chris Wilsond8cb5082012-08-11 15:41:03 +01001484static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1485{
1486 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1487 int ret;
1488
1489 if (obj->base.map_list.map)
1490 return 0;
1491
Daniel Vetterda494d72012-12-20 15:11:16 +01001492 dev_priv->mm.shrinker_no_lock_stealing = true;
1493
Chris Wilsond8cb5082012-08-11 15:41:03 +01001494 ret = drm_gem_create_mmap_offset(&obj->base);
1495 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001496 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001497
1498 /* Badly fragmented mmap space? The only way we can recover
1499 * space is by destroying unwanted objects. We can't randomly release
1500 * mmap_offsets as userspace expects them to be persistent for the
1501 * lifetime of the objects. The closest we can is to release the
1502 * offsets on purgeable objects by truncating it and marking it purged,
1503 * which prevents userspace from ever using that object again.
1504 */
1505 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1506 ret = drm_gem_create_mmap_offset(&obj->base);
1507 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001508 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001509
1510 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001511 ret = drm_gem_create_mmap_offset(&obj->base);
1512out:
1513 dev_priv->mm.shrinker_no_lock_stealing = false;
1514
1515 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001516}
1517
1518static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1519{
1520 if (!obj->base.map_list.map)
1521 return;
1522
1523 drm_gem_free_mmap_offset(&obj->base);
1524}
1525
Jesse Barnesde151cf2008-11-12 10:03:55 -08001526int
Dave Airlieff72145b2011-02-07 12:16:14 +10001527i915_gem_mmap_gtt(struct drm_file *file,
1528 struct drm_device *dev,
1529 uint32_t handle,
1530 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001531{
Chris Wilsonda761a62010-10-27 17:37:08 +01001532 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001533 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001534 int ret;
1535
Chris Wilson76c1dec2010-09-25 11:22:51 +01001536 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001537 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001538 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001539
Dave Airlieff72145b2011-02-07 12:16:14 +10001540 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001541 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001542 ret = -ENOENT;
1543 goto unlock;
1544 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001545
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001546 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001547 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001548 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001549 }
1550
Chris Wilson05394f32010-11-08 19:18:58 +00001551 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001552 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001553 ret = -EINVAL;
1554 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001555 }
1556
Chris Wilsond8cb5082012-08-11 15:41:03 +01001557 ret = i915_gem_object_create_mmap_offset(obj);
1558 if (ret)
1559 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001560
Dave Airlieff72145b2011-02-07 12:16:14 +10001561 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001562
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001563out:
Chris Wilson05394f32010-11-08 19:18:58 +00001564 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001565unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001566 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001567 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001568}
1569
Dave Airlieff72145b2011-02-07 12:16:14 +10001570/**
1571 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1572 * @dev: DRM device
1573 * @data: GTT mapping ioctl data
1574 * @file: GEM object info
1575 *
1576 * Simply returns the fake offset to userspace so it can mmap it.
1577 * The mmap call will end up in drm_gem_mmap(), which will set things
1578 * up so we can get faults in the handler above.
1579 *
1580 * The fault handler will take care of binding the object into the GTT
1581 * (since it may have been evicted to make room for something), allocating
1582 * a fence register, and mapping the appropriate aperture address into
1583 * userspace.
1584 */
1585int
1586i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1587 struct drm_file *file)
1588{
1589 struct drm_i915_gem_mmap_gtt *args = data;
1590
Dave Airlieff72145b2011-02-07 12:16:14 +10001591 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1592}
1593
Daniel Vetter225067e2012-08-20 10:23:20 +02001594/* Immediately discard the backing storage */
1595static void
1596i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001597{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001598 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001599
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001600 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001601
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001602 if (obj->base.filp == NULL)
1603 return;
1604
Daniel Vetter225067e2012-08-20 10:23:20 +02001605 /* Our goal here is to return as much of the memory as
1606 * is possible back to the system as we are called from OOM.
1607 * To do this we must instruct the shmfs to drop all of its
1608 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001609 */
Al Viro496ad9a2013-01-23 17:07:38 -05001610 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001611 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001612
Daniel Vetter225067e2012-08-20 10:23:20 +02001613 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001614}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001615
Daniel Vetter225067e2012-08-20 10:23:20 +02001616static inline int
1617i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1618{
1619 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001620}
1621
Chris Wilson5cdf5882010-09-27 15:51:07 +01001622static void
Chris Wilson05394f32010-11-08 19:18:58 +00001623i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001624{
Imre Deak90797e62013-02-18 19:28:03 +02001625 struct sg_page_iter sg_iter;
1626 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001627
Chris Wilson05394f32010-11-08 19:18:58 +00001628 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001629
Chris Wilson6c085a72012-08-20 11:40:46 +02001630 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1631 if (ret) {
1632 /* In the event of a disaster, abandon all caches and
1633 * hope for the best.
1634 */
1635 WARN_ON(ret != -EIO);
1636 i915_gem_clflush_object(obj);
1637 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1638 }
1639
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001640 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001641 i915_gem_object_save_bit_17_swizzle(obj);
1642
Chris Wilson05394f32010-11-08 19:18:58 +00001643 if (obj->madv == I915_MADV_DONTNEED)
1644 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001645
Imre Deak90797e62013-02-18 19:28:03 +02001646 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001647 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001648
Chris Wilson05394f32010-11-08 19:18:58 +00001649 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001650 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001651
Chris Wilson05394f32010-11-08 19:18:58 +00001652 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001653 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001654
Chris Wilson9da3da62012-06-01 15:20:22 +01001655 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001656 }
Chris Wilson05394f32010-11-08 19:18:58 +00001657 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001658
Chris Wilson9da3da62012-06-01 15:20:22 +01001659 sg_free_table(obj->pages);
1660 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001661}
1662
Chris Wilsondd624af2013-01-15 12:39:35 +00001663int
Chris Wilson37e680a2012-06-07 15:38:42 +01001664i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1665{
1666 const struct drm_i915_gem_object_ops *ops = obj->ops;
1667
Chris Wilson2f745ad2012-09-04 21:02:58 +01001668 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001669 return 0;
1670
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001671 BUG_ON(i915_gem_obj_ggtt_bound(obj));
Chris Wilson37e680a2012-06-07 15:38:42 +01001672
Chris Wilsona5570172012-09-04 21:02:54 +01001673 if (obj->pages_pin_count)
1674 return -EBUSY;
1675
Chris Wilsona2165e32012-12-03 11:49:00 +00001676 /* ->put_pages might need to allocate memory for the bit17 swizzle
1677 * array, hence protect them from being reaped by removing them from gtt
1678 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001679 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001680
Chris Wilson37e680a2012-06-07 15:38:42 +01001681 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001682 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001683
Chris Wilson6c085a72012-08-20 11:40:46 +02001684 if (i915_gem_object_is_purgeable(obj))
1685 i915_gem_object_truncate(obj);
1686
1687 return 0;
1688}
1689
1690static long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001691__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1692 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001693{
1694 struct drm_i915_gem_object *obj, *next;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001695 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson6c085a72012-08-20 11:40:46 +02001696 long count = 0;
1697
1698 list_for_each_entry_safe(obj, next,
1699 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001700 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001701 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001702 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001703 count += obj->base.size >> PAGE_SHIFT;
1704 if (count >= target)
1705 return count;
1706 }
1707 }
1708
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001709 list_for_each_entry_safe(obj, next, &vm->inactive_list, mm_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001710 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson6c085a72012-08-20 11:40:46 +02001711 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001712 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001713 count += obj->base.size >> PAGE_SHIFT;
1714 if (count >= target)
1715 return count;
1716 }
1717 }
1718
1719 return count;
1720}
1721
Daniel Vetter93927ca2013-01-10 18:03:00 +01001722static long
1723i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1724{
1725 return __i915_gem_shrink(dev_priv, target, true);
1726}
1727
Chris Wilson6c085a72012-08-20 11:40:46 +02001728static void
1729i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1730{
1731 struct drm_i915_gem_object *obj, *next;
1732
1733 i915_gem_evict_everything(dev_priv->dev);
1734
Ben Widawsky35c20a62013-05-31 11:28:48 -07001735 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1736 global_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001737 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001738}
1739
Chris Wilson37e680a2012-06-07 15:38:42 +01001740static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001741i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001742{
Chris Wilson6c085a72012-08-20 11:40:46 +02001743 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001744 int page_count, i;
1745 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001746 struct sg_table *st;
1747 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001748 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001749 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001750 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001751 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001752
Chris Wilson6c085a72012-08-20 11:40:46 +02001753 /* Assert that the object is not currently in any GPU domain. As it
1754 * wasn't in the GTT, there shouldn't be any way it could have been in
1755 * a GPU cache
1756 */
1757 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1758 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1759
Chris Wilson9da3da62012-06-01 15:20:22 +01001760 st = kmalloc(sizeof(*st), GFP_KERNEL);
1761 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001762 return -ENOMEM;
1763
Chris Wilson9da3da62012-06-01 15:20:22 +01001764 page_count = obj->base.size / PAGE_SIZE;
1765 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1766 sg_free_table(st);
1767 kfree(st);
1768 return -ENOMEM;
1769 }
1770
1771 /* Get the list of pages out of our struct file. They'll be pinned
1772 * at this point until we release them.
1773 *
1774 * Fail silently without starting the shrinker
1775 */
Al Viro496ad9a2013-01-23 17:07:38 -05001776 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001777 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001778 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001779 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001780 sg = st->sgl;
1781 st->nents = 0;
1782 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001783 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1784 if (IS_ERR(page)) {
1785 i915_gem_purge(dev_priv, page_count);
1786 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1787 }
1788 if (IS_ERR(page)) {
1789 /* We've tried hard to allocate the memory by reaping
1790 * our own buffer, now let the real VM do its job and
1791 * go down in flames if truly OOM.
1792 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001793 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001794 gfp |= __GFP_IO | __GFP_WAIT;
1795
1796 i915_gem_shrink_all(dev_priv);
1797 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1798 if (IS_ERR(page))
1799 goto err_pages;
1800
Linus Torvaldscaf49192012-12-10 10:51:16 -08001801 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001802 gfp &= ~(__GFP_IO | __GFP_WAIT);
1803 }
Konrad Rzeszutek Wilk1625e7e2013-06-24 11:47:48 -04001804#ifdef CONFIG_SWIOTLB
1805 if (swiotlb_nr_tbl()) {
1806 st->nents++;
1807 sg_set_page(sg, page, PAGE_SIZE, 0);
1808 sg = sg_next(sg);
1809 continue;
1810 }
1811#endif
Imre Deak90797e62013-02-18 19:28:03 +02001812 if (!i || page_to_pfn(page) != last_pfn + 1) {
1813 if (i)
1814 sg = sg_next(sg);
1815 st->nents++;
1816 sg_set_page(sg, page, PAGE_SIZE, 0);
1817 } else {
1818 sg->length += PAGE_SIZE;
1819 }
1820 last_pfn = page_to_pfn(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001821 }
Konrad Rzeszutek Wilk1625e7e2013-06-24 11:47:48 -04001822#ifdef CONFIG_SWIOTLB
1823 if (!swiotlb_nr_tbl())
1824#endif
1825 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001826 obj->pages = st;
1827
Eric Anholt673a3942008-07-30 12:06:12 -07001828 if (i915_gem_object_needs_bit17_swizzle(obj))
1829 i915_gem_object_do_bit_17_swizzle(obj);
1830
1831 return 0;
1832
1833err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001834 sg_mark_end(sg);
1835 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001836 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001837 sg_free_table(st);
1838 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001839 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001840}
1841
Chris Wilson37e680a2012-06-07 15:38:42 +01001842/* Ensure that the associated pages are gathered from the backing storage
1843 * and pinned into our object. i915_gem_object_get_pages() may be called
1844 * multiple times before they are released by a single call to
1845 * i915_gem_object_put_pages() - once the pages are no longer referenced
1846 * either as a result of memory pressure (reaping pages under the shrinker)
1847 * or as the object is itself released.
1848 */
1849int
1850i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1851{
1852 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1853 const struct drm_i915_gem_object_ops *ops = obj->ops;
1854 int ret;
1855
Chris Wilson2f745ad2012-09-04 21:02:58 +01001856 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001857 return 0;
1858
Chris Wilson43e28f02013-01-08 10:53:09 +00001859 if (obj->madv != I915_MADV_WILLNEED) {
1860 DRM_ERROR("Attempting to obtain a purgeable object\n");
1861 return -EINVAL;
1862 }
1863
Chris Wilsona5570172012-09-04 21:02:54 +01001864 BUG_ON(obj->pages_pin_count);
1865
Chris Wilson37e680a2012-06-07 15:38:42 +01001866 ret = ops->get_pages(obj);
1867 if (ret)
1868 return ret;
1869
Ben Widawsky35c20a62013-05-31 11:28:48 -07001870 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01001871 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001872}
1873
Chris Wilson54cf91d2010-11-25 18:00:26 +00001874void
Chris Wilson05394f32010-11-08 19:18:58 +00001875i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001876 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001877{
Chris Wilson05394f32010-11-08 19:18:58 +00001878 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001879 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001880 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson9d7730912012-11-27 16:22:52 +00001881 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001882
Zou Nan hai852835f2010-05-21 09:08:56 +08001883 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001884 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001885
1886 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001887 if (!obj->active) {
1888 drm_gem_object_reference(&obj->base);
1889 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001890 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001891
Eric Anholt673a3942008-07-30 12:06:12 -07001892 /* Move from whatever list we were on to the tail of execution. */
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001893 list_move_tail(&obj->mm_list, &vm->active_list);
Chris Wilson05394f32010-11-08 19:18:58 +00001894 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001895
Chris Wilson0201f1e2012-07-20 12:41:01 +01001896 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001897
Chris Wilsoncaea7472010-11-12 13:53:37 +00001898 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001899 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001900
Chris Wilson7dd49062012-03-21 10:48:18 +00001901 /* Bump MRU to take account of the delayed flush */
1902 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1903 struct drm_i915_fence_reg *reg;
1904
1905 reg = &dev_priv->fence_regs[obj->fence_reg];
1906 list_move_tail(&reg->lru_list,
1907 &dev_priv->mm.fence_list);
1908 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001909 }
1910}
1911
1912static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001913i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1914{
1915 struct drm_device *dev = obj->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001917 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001918
Chris Wilson65ce3022012-07-20 12:41:02 +01001919 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001920 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001921
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001922 list_move_tail(&obj->mm_list, &vm->inactive_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001923
Chris Wilson65ce3022012-07-20 12:41:02 +01001924 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001925 obj->ring = NULL;
1926
Chris Wilson65ce3022012-07-20 12:41:02 +01001927 obj->last_read_seqno = 0;
1928 obj->last_write_seqno = 0;
1929 obj->base.write_domain = 0;
1930
1931 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001932 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001933
1934 obj->active = 0;
1935 drm_gem_object_unreference(&obj->base);
1936
1937 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001938}
Eric Anholt673a3942008-07-30 12:06:12 -07001939
Chris Wilson9d7730912012-11-27 16:22:52 +00001940static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001941i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001942{
Chris Wilson9d7730912012-11-27 16:22:52 +00001943 struct drm_i915_private *dev_priv = dev->dev_private;
1944 struct intel_ring_buffer *ring;
1945 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001946
Chris Wilson107f27a52012-12-10 13:56:17 +02001947 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00001948 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02001949 ret = intel_ring_idle(ring);
1950 if (ret)
1951 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00001952 }
Chris Wilson9d7730912012-11-27 16:22:52 +00001953 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02001954
1955 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00001956 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001957 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001958
Chris Wilson9d7730912012-11-27 16:22:52 +00001959 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1960 ring->sync_seqno[j] = 0;
1961 }
1962
1963 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001964}
1965
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001966int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1967{
1968 struct drm_i915_private *dev_priv = dev->dev_private;
1969 int ret;
1970
1971 if (seqno == 0)
1972 return -EINVAL;
1973
1974 /* HWS page needs to be set less than what we
1975 * will inject to ring
1976 */
1977 ret = i915_gem_init_seqno(dev, seqno - 1);
1978 if (ret)
1979 return ret;
1980
1981 /* Carefully set the last_seqno value so that wrap
1982 * detection still works
1983 */
1984 dev_priv->next_seqno = seqno;
1985 dev_priv->last_seqno = seqno - 1;
1986 if (dev_priv->last_seqno == 0)
1987 dev_priv->last_seqno--;
1988
1989 return 0;
1990}
1991
Chris Wilson9d7730912012-11-27 16:22:52 +00001992int
1993i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001994{
Chris Wilson9d7730912012-11-27 16:22:52 +00001995 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001996
Chris Wilson9d7730912012-11-27 16:22:52 +00001997 /* reserve 0 for non-seqno */
1998 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001999 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002000 if (ret)
2001 return ret;
2002
2003 dev_priv->next_seqno = 1;
2004 }
2005
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002006 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002007 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002008}
2009
Mika Kuoppala0025c072013-06-12 12:35:30 +03002010int __i915_add_request(struct intel_ring_buffer *ring,
2011 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002012 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002013 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002014{
Chris Wilsondb53a302011-02-03 11:57:46 +00002015 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002016 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002017 u32 request_ring_position, request_start;
Eric Anholt673a3942008-07-30 12:06:12 -07002018 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002019 int ret;
2020
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002021 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002022 /*
2023 * Emit any outstanding flushes - execbuf can fail to emit the flush
2024 * after having emitted the batchbuffer command. Hence we need to fix
2025 * things up similar to emitting the lazy request. The difference here
2026 * is that the flush _must_ happen before the next request, no matter
2027 * what.
2028 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002029 ret = intel_ring_flush_all_caches(ring);
2030 if (ret)
2031 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002032
Chris Wilsonacb868d2012-09-26 13:47:30 +01002033 request = kmalloc(sizeof(*request), GFP_KERNEL);
2034 if (request == NULL)
2035 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002036
Eric Anholt673a3942008-07-30 12:06:12 -07002037
Chris Wilsona71d8d92012-02-15 11:25:36 +00002038 /* Record the position of the start of the request so that
2039 * should we detect the updated seqno part-way through the
2040 * GPU processing the request, we never over-estimate the
2041 * position of the head.
2042 */
2043 request_ring_position = intel_ring_get_tail(ring);
2044
Chris Wilson9d7730912012-11-27 16:22:52 +00002045 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002046 if (ret) {
2047 kfree(request);
2048 return ret;
2049 }
Eric Anholt673a3942008-07-30 12:06:12 -07002050
Chris Wilson9d7730912012-11-27 16:22:52 +00002051 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002052 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002053 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002054 request->tail = request_ring_position;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002055 request->ctx = ring->last_context;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002056 request->batch_obj = obj;
2057
2058 /* Whilst this request exists, batch_obj will be on the
2059 * active_list, and so will hold the active reference. Only when this
2060 * request is retired will the the batch_obj be moved onto the
2061 * inactive_list and lose its active reference. Hence we do not need
2062 * to explicitly hold another reference here.
2063 */
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002064
2065 if (request->ctx)
2066 i915_gem_context_reference(request->ctx);
2067
Eric Anholt673a3942008-07-30 12:06:12 -07002068 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002069 was_empty = list_empty(&ring->request_list);
2070 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002071 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002072
Chris Wilsondb53a302011-02-03 11:57:46 +00002073 if (file) {
2074 struct drm_i915_file_private *file_priv = file->driver_priv;
2075
Chris Wilson1c255952010-09-26 11:03:27 +01002076 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002077 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002078 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002079 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002080 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002081 }
Eric Anholt673a3942008-07-30 12:06:12 -07002082
Chris Wilson9d7730912012-11-27 16:22:52 +00002083 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002084 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002085
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002086 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002087 i915_queue_hangcheck(ring->dev);
2088
Chris Wilsonf047e392012-07-21 12:31:41 +01002089 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002090 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002091 &dev_priv->mm.retire_work,
2092 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002093 intel_mark_busy(dev_priv->dev);
2094 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002095 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002096
Chris Wilsonacb868d2012-09-26 13:47:30 +01002097 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002098 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002099 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002100}
2101
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002102static inline void
2103i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002104{
Chris Wilson1c255952010-09-26 11:03:27 +01002105 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002106
Chris Wilson1c255952010-09-26 11:03:27 +01002107 if (!file_priv)
2108 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002109
Chris Wilson1c255952010-09-26 11:03:27 +01002110 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002111 if (request->file_priv) {
2112 list_del(&request->client_list);
2113 request->file_priv = NULL;
2114 }
Chris Wilson1c255952010-09-26 11:03:27 +01002115 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002116}
2117
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002118static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj)
2119{
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002120 if (acthd >= i915_gem_obj_ggtt_offset(obj) &&
2121 acthd < i915_gem_obj_ggtt_offset(obj) + obj->base.size)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002122 return true;
2123
2124 return false;
2125}
2126
2127static bool i915_head_inside_request(const u32 acthd_unmasked,
2128 const u32 request_start,
2129 const u32 request_end)
2130{
2131 const u32 acthd = acthd_unmasked & HEAD_ADDR;
2132
2133 if (request_start < request_end) {
2134 if (acthd >= request_start && acthd < request_end)
2135 return true;
2136 } else if (request_start > request_end) {
2137 if (acthd >= request_start || acthd < request_end)
2138 return true;
2139 }
2140
2141 return false;
2142}
2143
2144static bool i915_request_guilty(struct drm_i915_gem_request *request,
2145 const u32 acthd, bool *inside)
2146{
2147 /* There is a possibility that unmasked head address
2148 * pointing inside the ring, matches the batch_obj address range.
2149 * However this is extremely unlikely.
2150 */
2151
2152 if (request->batch_obj) {
2153 if (i915_head_inside_object(acthd, request->batch_obj)) {
2154 *inside = true;
2155 return true;
2156 }
2157 }
2158
2159 if (i915_head_inside_request(acthd, request->head, request->tail)) {
2160 *inside = false;
2161 return true;
2162 }
2163
2164 return false;
2165}
2166
2167static void i915_set_reset_status(struct intel_ring_buffer *ring,
2168 struct drm_i915_gem_request *request,
2169 u32 acthd)
2170{
2171 struct i915_ctx_hang_stats *hs = NULL;
2172 bool inside, guilty;
2173
2174 /* Innocent until proven guilty */
2175 guilty = false;
2176
2177 if (ring->hangcheck.action != wait &&
2178 i915_request_guilty(request, acthd, &inside)) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002179 DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002180 ring->name,
2181 inside ? "inside" : "flushing",
2182 request->batch_obj ?
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002183 i915_gem_obj_ggtt_offset(request->batch_obj) : 0,
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002184 request->ctx ? request->ctx->id : 0,
2185 acthd);
2186
2187 guilty = true;
2188 }
2189
2190 /* If contexts are disabled or this is the default context, use
2191 * file_priv->reset_state
2192 */
2193 if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
2194 hs = &request->ctx->hang_stats;
2195 else if (request->file_priv)
2196 hs = &request->file_priv->hang_stats;
2197
2198 if (hs) {
2199 if (guilty)
2200 hs->batch_active++;
2201 else
2202 hs->batch_pending++;
2203 }
2204}
2205
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002206static void i915_gem_free_request(struct drm_i915_gem_request *request)
2207{
2208 list_del(&request->list);
2209 i915_gem_request_remove_from_client(request);
2210
2211 if (request->ctx)
2212 i915_gem_context_unreference(request->ctx);
2213
2214 kfree(request);
2215}
2216
Chris Wilsondfaae392010-09-22 10:31:52 +01002217static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2218 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002219{
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002220 u32 completed_seqno;
2221 u32 acthd;
2222
2223 acthd = intel_ring_get_active_head(ring);
2224 completed_seqno = ring->get_seqno(ring, false);
2225
Chris Wilsondfaae392010-09-22 10:31:52 +01002226 while (!list_empty(&ring->request_list)) {
2227 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002228
Chris Wilsondfaae392010-09-22 10:31:52 +01002229 request = list_first_entry(&ring->request_list,
2230 struct drm_i915_gem_request,
2231 list);
2232
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002233 if (request->seqno > completed_seqno)
2234 i915_set_reset_status(ring, request, acthd);
2235
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002236 i915_gem_free_request(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002237 }
2238
2239 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002240 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002241
Chris Wilson05394f32010-11-08 19:18:58 +00002242 obj = list_first_entry(&ring->active_list,
2243 struct drm_i915_gem_object,
2244 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002245
Chris Wilson05394f32010-11-08 19:18:58 +00002246 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002247 }
Eric Anholt673a3942008-07-30 12:06:12 -07002248}
2249
Chris Wilson312817a2010-11-22 11:50:11 +00002250static void i915_gem_reset_fences(struct drm_device *dev)
2251{
2252 struct drm_i915_private *dev_priv = dev->dev_private;
2253 int i;
2254
Daniel Vetter4b9de732011-10-09 21:52:02 +02002255 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002256 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002257
Chris Wilsonada726c2012-04-17 15:31:32 +01002258 if (reg->obj)
2259 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002260
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002261 i915_gem_write_fence(dev, i, NULL);
2262
Chris Wilsonada726c2012-04-17 15:31:32 +01002263 reg->pin_count = 0;
2264 reg->obj = NULL;
2265 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002266 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002267
2268 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002269}
2270
Chris Wilson069efc12010-09-30 16:53:18 +01002271void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002272{
Chris Wilsondfaae392010-09-22 10:31:52 +01002273 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07002274 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson05394f32010-11-08 19:18:58 +00002275 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002276 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002277 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002278
Chris Wilsonb4519512012-05-11 14:29:30 +01002279 for_each_ring(ring, dev_priv, i)
2280 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002281
Chris Wilsondfaae392010-09-22 10:31:52 +01002282 /* Move everything out of the GPU domains to ensure we do any
2283 * necessary invalidation upon reuse.
2284 */
Ben Widawsky5cef07e2013-07-16 16:50:08 -07002285 list_for_each_entry(obj, &vm->inactive_list, mm_list)
Chris Wilson05394f32010-11-08 19:18:58 +00002286 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson069efc12010-09-30 16:53:18 +01002287
2288 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002289 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002290}
2291
2292/**
2293 * This function clears the request list as sequence numbers are passed.
2294 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002295void
Chris Wilsondb53a302011-02-03 11:57:46 +00002296i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002297{
Eric Anholt673a3942008-07-30 12:06:12 -07002298 uint32_t seqno;
2299
Chris Wilsondb53a302011-02-03 11:57:46 +00002300 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002301 return;
2302
Chris Wilsondb53a302011-02-03 11:57:46 +00002303 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002304
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002305 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002306
Zou Nan hai852835f2010-05-21 09:08:56 +08002307 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002308 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002309
Zou Nan hai852835f2010-05-21 09:08:56 +08002310 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002311 struct drm_i915_gem_request,
2312 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002313
Chris Wilsondfaae392010-09-22 10:31:52 +01002314 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002315 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002316
Chris Wilsondb53a302011-02-03 11:57:46 +00002317 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002318 /* We know the GPU must have read the request to have
2319 * sent us the seqno + interrupt, so use the position
2320 * of tail of the request to update the last known position
2321 * of the GPU head.
2322 */
2323 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002324
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002325 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002326 }
2327
2328 /* Move any buffers on the active list that are no longer referenced
2329 * by the ringbuffer to the flushing/inactive lists as appropriate.
2330 */
2331 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002332 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002333
Akshay Joshi0206e352011-08-16 15:34:10 -04002334 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002335 struct drm_i915_gem_object,
2336 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002337
Chris Wilson0201f1e2012-07-20 12:41:01 +01002338 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002339 break;
2340
Chris Wilson65ce3022012-07-20 12:41:02 +01002341 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002342 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002343
Chris Wilsondb53a302011-02-03 11:57:46 +00002344 if (unlikely(ring->trace_irq_seqno &&
2345 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002346 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002347 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002348 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002349
Chris Wilsondb53a302011-02-03 11:57:46 +00002350 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002351}
2352
2353void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002354i915_gem_retire_requests(struct drm_device *dev)
2355{
2356 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002357 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002358 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002359
Chris Wilsonb4519512012-05-11 14:29:30 +01002360 for_each_ring(ring, dev_priv, i)
2361 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002362}
2363
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002364static void
Eric Anholt673a3942008-07-30 12:06:12 -07002365i915_gem_retire_work_handler(struct work_struct *work)
2366{
2367 drm_i915_private_t *dev_priv;
2368 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002369 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002370 bool idle;
2371 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002372
2373 dev_priv = container_of(work, drm_i915_private_t,
2374 mm.retire_work.work);
2375 dev = dev_priv->dev;
2376
Chris Wilson891b48c2010-09-29 12:26:37 +01002377 /* Come back later if the device is busy... */
2378 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002379 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2380 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002381 return;
2382 }
2383
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002384 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002385
Chris Wilson0a587052011-01-09 21:05:44 +00002386 /* Send a periodic flush down the ring so we don't hold onto GEM
2387 * objects indefinitely.
2388 */
2389 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002390 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002391 if (ring->gpu_caches_dirty)
Mika Kuoppala0025c072013-06-12 12:35:30 +03002392 i915_add_request(ring, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002393
2394 idle &= list_empty(&ring->request_list);
2395 }
2396
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002397 if (!dev_priv->ums.mm_suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002398 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2399 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002400 if (idle)
2401 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002402
Eric Anholt673a3942008-07-30 12:06:12 -07002403 mutex_unlock(&dev->struct_mutex);
2404}
2405
Ben Widawsky5816d642012-04-11 11:18:19 -07002406/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002407 * Ensures that an object will eventually get non-busy by flushing any required
2408 * write domains, emitting any outstanding lazy request and retiring and
2409 * completed requests.
2410 */
2411static int
2412i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2413{
2414 int ret;
2415
2416 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002417 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002418 if (ret)
2419 return ret;
2420
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002421 i915_gem_retire_requests_ring(obj->ring);
2422 }
2423
2424 return 0;
2425}
2426
2427/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002428 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2429 * @DRM_IOCTL_ARGS: standard ioctl arguments
2430 *
2431 * Returns 0 if successful, else an error is returned with the remaining time in
2432 * the timeout parameter.
2433 * -ETIME: object is still busy after timeout
2434 * -ERESTARTSYS: signal interrupted the wait
2435 * -ENONENT: object doesn't exist
2436 * Also possible, but rare:
2437 * -EAGAIN: GPU wedged
2438 * -ENOMEM: damn
2439 * -ENODEV: Internal IRQ fail
2440 * -E?: The add request failed
2441 *
2442 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2443 * non-zero timeout parameter the wait ioctl will wait for the given number of
2444 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2445 * without holding struct_mutex the object may become re-busied before this
2446 * function completes. A similar but shorter * race condition exists in the busy
2447 * ioctl
2448 */
2449int
2450i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2451{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002452 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002453 struct drm_i915_gem_wait *args = data;
2454 struct drm_i915_gem_object *obj;
2455 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002456 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002457 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002458 u32 seqno = 0;
2459 int ret = 0;
2460
Ben Widawskyeac1f142012-06-05 15:24:24 -07002461 if (args->timeout_ns >= 0) {
2462 timeout_stack = ns_to_timespec(args->timeout_ns);
2463 timeout = &timeout_stack;
2464 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002465
2466 ret = i915_mutex_lock_interruptible(dev);
2467 if (ret)
2468 return ret;
2469
2470 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2471 if (&obj->base == NULL) {
2472 mutex_unlock(&dev->struct_mutex);
2473 return -ENOENT;
2474 }
2475
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002476 /* Need to make sure the object gets inactive eventually. */
2477 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002478 if (ret)
2479 goto out;
2480
2481 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002482 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002483 ring = obj->ring;
2484 }
2485
2486 if (seqno == 0)
2487 goto out;
2488
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002489 /* Do this after OLR check to make sure we make forward progress polling
2490 * on this IOCTL with a 0 timeout (like busy ioctl)
2491 */
2492 if (!args->timeout_ns) {
2493 ret = -ETIME;
2494 goto out;
2495 }
2496
2497 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002498 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002499 mutex_unlock(&dev->struct_mutex);
2500
Daniel Vetterf69061b2012-12-06 09:01:42 +01002501 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002502 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002503 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002504 return ret;
2505
2506out:
2507 drm_gem_object_unreference(&obj->base);
2508 mutex_unlock(&dev->struct_mutex);
2509 return ret;
2510}
2511
2512/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002513 * i915_gem_object_sync - sync an object to a ring.
2514 *
2515 * @obj: object which may be in use on another ring.
2516 * @to: ring we wish to use the object on. May be NULL.
2517 *
2518 * This code is meant to abstract object synchronization with the GPU.
2519 * Calling with NULL implies synchronizing the object with the CPU
2520 * rather than a particular GPU ring.
2521 *
2522 * Returns 0 if successful, else propagates up the lower layer error.
2523 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002524int
2525i915_gem_object_sync(struct drm_i915_gem_object *obj,
2526 struct intel_ring_buffer *to)
2527{
2528 struct intel_ring_buffer *from = obj->ring;
2529 u32 seqno;
2530 int ret, idx;
2531
2532 if (from == NULL || to == from)
2533 return 0;
2534
Ben Widawsky5816d642012-04-11 11:18:19 -07002535 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002536 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002537
2538 idx = intel_ring_sync_index(from, to);
2539
Chris Wilson0201f1e2012-07-20 12:41:01 +01002540 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002541 if (seqno <= from->sync_seqno[idx])
2542 return 0;
2543
Ben Widawskyb4aca012012-04-25 20:50:12 -07002544 ret = i915_gem_check_olr(obj->ring, seqno);
2545 if (ret)
2546 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002547
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002548 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002549 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002550 /* We use last_read_seqno because sync_to()
2551 * might have just caused seqno wrap under
2552 * the radar.
2553 */
2554 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002555
Ben Widawskye3a5a222012-04-11 11:18:20 -07002556 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002557}
2558
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002559static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2560{
2561 u32 old_write_domain, old_read_domains;
2562
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002563 /* Force a pagefault for domain tracking on next user access */
2564 i915_gem_release_mmap(obj);
2565
Keith Packardb97c3d92011-06-24 21:02:59 -07002566 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2567 return;
2568
Chris Wilson97c809fd2012-10-09 19:24:38 +01002569 /* Wait for any direct GTT access to complete */
2570 mb();
2571
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002572 old_read_domains = obj->base.read_domains;
2573 old_write_domain = obj->base.write_domain;
2574
2575 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2576 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2577
2578 trace_i915_gem_object_change_domain(obj,
2579 old_read_domains,
2580 old_write_domain);
2581}
2582
Eric Anholt673a3942008-07-30 12:06:12 -07002583/**
2584 * Unbinds an object from the GTT aperture.
2585 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002586int
Chris Wilson05394f32010-11-08 19:18:58 +00002587i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002588{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002589 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Ben Widawsky2f633152013-07-17 12:19:03 -07002590 struct i915_vma *vma;
Chris Wilson43e28f02013-01-08 10:53:09 +00002591 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002592
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002593 if (!i915_gem_obj_ggtt_bound(obj))
Eric Anholt673a3942008-07-30 12:06:12 -07002594 return 0;
2595
Chris Wilson31d8d652012-05-24 19:11:20 +01002596 if (obj->pin_count)
2597 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002598
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002599 BUG_ON(obj->pages == NULL);
2600
Chris Wilsona8198ee2011-04-13 22:04:09 +01002601 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002602 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002603 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002604 /* Continue on if we fail due to EIO, the GPU is hung so we
2605 * should be safe and we need to cleanup or else we might
2606 * cause memory corruption through use-after-free.
2607 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002608
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002609 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002610
Daniel Vetter96b47b62009-12-15 17:50:00 +01002611 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002612 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002613 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002614 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002615
Chris Wilsondb53a302011-02-03 11:57:46 +00002616 trace_i915_gem_object_unbind(obj);
2617
Daniel Vetter74898d72012-02-15 23:50:22 +01002618 if (obj->has_global_gtt_mapping)
2619 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002620 if (obj->has_aliasing_ppgtt_mapping) {
2621 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2622 obj->has_aliasing_ppgtt_mapping = 0;
2623 }
Daniel Vetter74163902012-02-15 23:50:21 +01002624 i915_gem_gtt_finish_object(obj);
Ben Widawsky401c29f2013-05-31 11:28:47 -07002625 i915_gem_object_unpin_pages(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002626
Chris Wilson6c085a72012-08-20 11:40:46 +02002627 list_del(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002628 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002629 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002630
Ben Widawsky2f633152013-07-17 12:19:03 -07002631 vma = __i915_gem_obj_to_vma(obj);
2632 list_del(&vma->vma_link);
2633 drm_mm_remove_node(&vma->node);
2634 i915_gem_vma_destroy(vma);
2635
2636 /* Since the unbound list is global, only move to that list if
2637 * no more VMAs exist.
2638 * NB: Until we have real VMAs there will only ever be one */
2639 WARN_ON(!list_empty(&obj->vma_list));
2640 if (list_empty(&obj->vma_list))
2641 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002642
Chris Wilson88241782011-01-07 17:09:48 +00002643 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002644}
2645
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002646int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002647{
2648 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002649 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002650 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002651
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002652 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002653 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002654 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2655 if (ret)
2656 return ret;
2657
Chris Wilson3e960502012-11-27 16:22:54 +00002658 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002659 if (ret)
2660 return ret;
2661 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002662
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002663 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002664}
2665
Chris Wilson9ce079e2012-04-17 15:31:30 +01002666static void i965_write_fence_reg(struct drm_device *dev, int reg,
2667 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002668{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002669 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002670 int fence_reg;
2671 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002672 uint64_t val;
2673
Imre Deak56c844e2013-01-07 21:47:34 +02002674 if (INTEL_INFO(dev)->gen >= 6) {
2675 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2676 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2677 } else {
2678 fence_reg = FENCE_REG_965_0;
2679 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2680 }
2681
Chris Wilson9ce079e2012-04-17 15:31:30 +01002682 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002683 u32 size = i915_gem_obj_ggtt_size(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002684
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002685 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002686 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002687 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002688 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002689 if (obj->tiling_mode == I915_TILING_Y)
2690 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2691 val |= I965_FENCE_REG_VALID;
2692 } else
2693 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002694
Imre Deak56c844e2013-01-07 21:47:34 +02002695 fence_reg += reg * 8;
2696 I915_WRITE64(fence_reg, val);
2697 POSTING_READ(fence_reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002698}
2699
Chris Wilson9ce079e2012-04-17 15:31:30 +01002700static void i915_write_fence_reg(struct drm_device *dev, int reg,
2701 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002702{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002703 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002704 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002705
Chris Wilson9ce079e2012-04-17 15:31:30 +01002706 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002707 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002708 int pitch_val;
2709 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002710
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002711 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002712 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002713 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2714 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2715 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002716
2717 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2718 tile_width = 128;
2719 else
2720 tile_width = 512;
2721
2722 /* Note: pitch better be a power of two tile widths */
2723 pitch_val = obj->stride / tile_width;
2724 pitch_val = ffs(pitch_val) - 1;
2725
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002726 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002727 if (obj->tiling_mode == I915_TILING_Y)
2728 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2729 val |= I915_FENCE_SIZE_BITS(size);
2730 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2731 val |= I830_FENCE_REG_VALID;
2732 } else
2733 val = 0;
2734
2735 if (reg < 8)
2736 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002737 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002738 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002739
Chris Wilson9ce079e2012-04-17 15:31:30 +01002740 I915_WRITE(reg, val);
2741 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002742}
2743
Chris Wilson9ce079e2012-04-17 15:31:30 +01002744static void i830_write_fence_reg(struct drm_device *dev, int reg,
2745 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002746{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002747 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002748 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002749
Chris Wilson9ce079e2012-04-17 15:31:30 +01002750 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002751 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002752 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002753
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002754 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002755 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002756 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2757 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2758 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002759
Chris Wilson9ce079e2012-04-17 15:31:30 +01002760 pitch_val = obj->stride / 128;
2761 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002762
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002763 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002764 if (obj->tiling_mode == I915_TILING_Y)
2765 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2766 val |= I830_FENCE_SIZE_BITS(size);
2767 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2768 val |= I830_FENCE_REG_VALID;
2769 } else
2770 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002771
Chris Wilson9ce079e2012-04-17 15:31:30 +01002772 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2773 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2774}
2775
Chris Wilsond0a57782012-10-09 19:24:37 +01002776inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2777{
2778 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2779}
2780
Chris Wilson9ce079e2012-04-17 15:31:30 +01002781static void i915_gem_write_fence(struct drm_device *dev, int reg,
2782 struct drm_i915_gem_object *obj)
2783{
Chris Wilsond0a57782012-10-09 19:24:37 +01002784 struct drm_i915_private *dev_priv = dev->dev_private;
2785
2786 /* Ensure that all CPU reads are completed before installing a fence
2787 * and all writes before removing the fence.
2788 */
2789 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2790 mb();
2791
Chris Wilson9ce079e2012-04-17 15:31:30 +01002792 switch (INTEL_INFO(dev)->gen) {
2793 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002794 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002795 case 5:
2796 case 4: i965_write_fence_reg(dev, reg, obj); break;
2797 case 3: i915_write_fence_reg(dev, reg, obj); break;
2798 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002799 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002800 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002801
2802 /* And similarly be paranoid that no direct access to this region
2803 * is reordered to before the fence is installed.
2804 */
2805 if (i915_gem_object_needs_mb(obj))
2806 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002807}
2808
Chris Wilson61050802012-04-17 15:31:31 +01002809static inline int fence_number(struct drm_i915_private *dev_priv,
2810 struct drm_i915_fence_reg *fence)
2811{
2812 return fence - dev_priv->fence_regs;
2813}
2814
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002815struct write_fence {
2816 struct drm_device *dev;
2817 struct drm_i915_gem_object *obj;
2818 int fence;
2819};
2820
Chris Wilson25ff1192013-04-04 21:31:03 +01002821static void i915_gem_write_fence__ipi(void *data)
2822{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002823 struct write_fence *args = data;
2824
2825 /* Required for SNB+ with LLC */
Chris Wilson25ff1192013-04-04 21:31:03 +01002826 wbinvd();
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002827
2828 /* Required for VLV */
2829 i915_gem_write_fence(args->dev, args->fence, args->obj);
Chris Wilson25ff1192013-04-04 21:31:03 +01002830}
2831
Chris Wilson61050802012-04-17 15:31:31 +01002832static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2833 struct drm_i915_fence_reg *fence,
2834 bool enable)
2835{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002836 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2837 struct write_fence args = {
2838 .dev = obj->base.dev,
2839 .fence = fence_number(dev_priv, fence),
2840 .obj = enable ? obj : NULL,
2841 };
Chris Wilson61050802012-04-17 15:31:31 +01002842
Chris Wilson25ff1192013-04-04 21:31:03 +01002843 /* In order to fully serialize access to the fenced region and
2844 * the update to the fence register we need to take extreme
2845 * measures on SNB+. In theory, the write to the fence register
2846 * flushes all memory transactions before, and coupled with the
2847 * mb() placed around the register write we serialise all memory
2848 * operations with respect to the changes in the tiler. Yet, on
2849 * SNB+ we need to take a step further and emit an explicit wbinvd()
2850 * on each processor in order to manually flush all memory
2851 * transactions before updating the fence register.
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002852 *
2853 * However, Valleyview complicates matter. There the wbinvd is
2854 * insufficient and unlike SNB/IVB requires the serialising
2855 * register write. (Note that that register write by itself is
2856 * conversely not sufficient for SNB+.) To compromise, we do both.
Chris Wilson25ff1192013-04-04 21:31:03 +01002857 */
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002858 if (INTEL_INFO(args.dev)->gen >= 6)
2859 on_each_cpu(i915_gem_write_fence__ipi, &args, 1);
2860 else
2861 i915_gem_write_fence(args.dev, args.fence, args.obj);
Chris Wilson61050802012-04-17 15:31:31 +01002862
2863 if (enable) {
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002864 obj->fence_reg = args.fence;
Chris Wilson61050802012-04-17 15:31:31 +01002865 fence->obj = obj;
2866 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2867 } else {
2868 obj->fence_reg = I915_FENCE_REG_NONE;
2869 fence->obj = NULL;
2870 list_del_init(&fence->lru_list);
2871 }
2872}
2873
Chris Wilsond9e86c02010-11-10 16:40:20 +00002874static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002875i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002876{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002877 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002878 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002879 if (ret)
2880 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002881
2882 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002883 }
2884
Chris Wilson86d5bc32012-07-20 12:41:04 +01002885 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002886 return 0;
2887}
2888
2889int
2890i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2891{
Chris Wilson61050802012-04-17 15:31:31 +01002892 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002893 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002894 int ret;
2895
Chris Wilsond0a57782012-10-09 19:24:37 +01002896 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002897 if (ret)
2898 return ret;
2899
Chris Wilson61050802012-04-17 15:31:31 +01002900 if (obj->fence_reg == I915_FENCE_REG_NONE)
2901 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002902
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002903 fence = &dev_priv->fence_regs[obj->fence_reg];
2904
Chris Wilson61050802012-04-17 15:31:31 +01002905 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002906 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002907
2908 return 0;
2909}
2910
2911static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002912i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002913{
Daniel Vetterae3db242010-02-19 11:51:58 +01002914 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002915 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002916 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002917
2918 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002919 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002920 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2921 reg = &dev_priv->fence_regs[i];
2922 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002923 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002924
Chris Wilson1690e1e2011-12-14 13:57:08 +01002925 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002926 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002927 }
2928
Chris Wilsond9e86c02010-11-10 16:40:20 +00002929 if (avail == NULL)
2930 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002931
2932 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002933 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002934 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002935 continue;
2936
Chris Wilson8fe301a2012-04-17 15:31:28 +01002937 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002938 }
2939
Chris Wilson8fe301a2012-04-17 15:31:28 +01002940 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002941}
2942
Jesse Barnesde151cf2008-11-12 10:03:55 -08002943/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002944 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002945 * @obj: object to map through a fence reg
2946 *
2947 * When mapping objects through the GTT, userspace wants to be able to write
2948 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002949 * This function walks the fence regs looking for a free one for @obj,
2950 * stealing one if it can't find any.
2951 *
2952 * It then sets up the reg based on the object's properties: address, pitch
2953 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002954 *
2955 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002956 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002957int
Chris Wilson06d98132012-04-17 15:31:24 +01002958i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002959{
Chris Wilson05394f32010-11-08 19:18:58 +00002960 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002961 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002962 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002963 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002964 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002965
Chris Wilson14415742012-04-17 15:31:33 +01002966 /* Have we updated the tiling parameters upon the object and so
2967 * will need to serialise the write to the associated fence register?
2968 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002969 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01002970 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01002971 if (ret)
2972 return ret;
2973 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002974
Chris Wilsond9e86c02010-11-10 16:40:20 +00002975 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002976 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2977 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002978 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002979 list_move_tail(&reg->lru_list,
2980 &dev_priv->mm.fence_list);
2981 return 0;
2982 }
2983 } else if (enable) {
2984 reg = i915_find_fence_reg(dev);
2985 if (reg == NULL)
2986 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002987
Chris Wilson14415742012-04-17 15:31:33 +01002988 if (reg->obj) {
2989 struct drm_i915_gem_object *old = reg->obj;
2990
Chris Wilsond0a57782012-10-09 19:24:37 +01002991 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002992 if (ret)
2993 return ret;
2994
Chris Wilson14415742012-04-17 15:31:33 +01002995 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002996 }
Chris Wilson14415742012-04-17 15:31:33 +01002997 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002998 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002999
Chris Wilson14415742012-04-17 15:31:33 +01003000 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003001 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01003002
Chris Wilson9ce079e2012-04-17 15:31:30 +01003003 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003004}
3005
Chris Wilson42d6ab42012-07-26 11:49:32 +01003006static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3007 struct drm_mm_node *gtt_space,
3008 unsigned long cache_level)
3009{
3010 struct drm_mm_node *other;
3011
3012 /* On non-LLC machines we have to be careful when putting differing
3013 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003014 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003015 */
3016 if (HAS_LLC(dev))
3017 return true;
3018
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003019 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003020 return true;
3021
3022 if (list_empty(&gtt_space->node_list))
3023 return true;
3024
3025 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3026 if (other->allocated && !other->hole_follows && other->color != cache_level)
3027 return false;
3028
3029 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3030 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3031 return false;
3032
3033 return true;
3034}
3035
3036static void i915_gem_verify_gtt(struct drm_device *dev)
3037{
3038#if WATCH_GTT
3039 struct drm_i915_private *dev_priv = dev->dev_private;
3040 struct drm_i915_gem_object *obj;
3041 int err = 0;
3042
Ben Widawsky35c20a62013-05-31 11:28:48 -07003043 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003044 if (obj->gtt_space == NULL) {
3045 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3046 err++;
3047 continue;
3048 }
3049
3050 if (obj->cache_level != obj->gtt_space->color) {
3051 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003052 i915_gem_obj_ggtt_offset(obj),
3053 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003054 obj->cache_level,
3055 obj->gtt_space->color);
3056 err++;
3057 continue;
3058 }
3059
3060 if (!i915_gem_valid_gtt_space(dev,
3061 obj->gtt_space,
3062 obj->cache_level)) {
3063 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003064 i915_gem_obj_ggtt_offset(obj),
3065 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003066 obj->cache_level);
3067 err++;
3068 continue;
3069 }
3070 }
3071
3072 WARN_ON(err);
3073#endif
3074}
3075
Jesse Barnesde151cf2008-11-12 10:03:55 -08003076/**
Eric Anholt673a3942008-07-30 12:06:12 -07003077 * Finds free space in the GTT aperture and binds the object there.
3078 */
3079static int
Chris Wilson05394f32010-11-08 19:18:58 +00003080i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02003081 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003082 bool map_and_fenceable,
3083 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003084{
Chris Wilson05394f32010-11-08 19:18:58 +00003085 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003086 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07003087 struct i915_address_space *vm = &dev_priv->gtt.base;
Daniel Vetter5e783302010-11-14 22:32:36 +01003088 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003089 bool mappable, fenceable;
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003090 size_t gtt_max = map_and_fenceable ?
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003091 dev_priv->gtt.mappable_end : dev_priv->gtt.base.total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003092 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003093 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003094
Ben Widawsky2f633152013-07-17 12:19:03 -07003095 if (WARN_ON(!list_empty(&obj->vma_list)))
3096 return -EBUSY;
3097
Chris Wilsone28f8712011-07-18 13:11:49 -07003098 fence_size = i915_gem_get_gtt_size(dev,
3099 obj->base.size,
3100 obj->tiling_mode);
3101 fence_alignment = i915_gem_get_gtt_alignment(dev,
3102 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003103 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003104 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003105 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07003106 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003107 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003108
Eric Anholt673a3942008-07-30 12:06:12 -07003109 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01003110 alignment = map_and_fenceable ? fence_alignment :
3111 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003112 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003113 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
3114 return -EINVAL;
3115 }
3116
Chris Wilson05394f32010-11-08 19:18:58 +00003117 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003118
Chris Wilson654fc602010-05-27 13:18:21 +01003119 /* If the object is bigger than the entire aperture, reject it early
3120 * before evicting everything in a vain attempt to find space.
3121 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003122 if (obj->base.size > gtt_max) {
Jani Nikula3765f302013-06-07 16:03:50 +03003123 DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003124 obj->base.size,
3125 map_and_fenceable ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003126 gtt_max);
Chris Wilson654fc602010-05-27 13:18:21 +01003127 return -E2BIG;
3128 }
3129
Chris Wilson37e680a2012-06-07 15:38:42 +01003130 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003131 if (ret)
3132 return ret;
3133
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003134 i915_gem_object_pin_pages(obj);
3135
Ben Widawsky2f633152013-07-17 12:19:03 -07003136 vma = i915_gem_vma_create(obj, &dev_priv->gtt.base);
3137 if (vma == NULL) {
3138 i915_gem_object_unpin_pages(obj);
3139 return -ENOMEM;
3140 }
3141
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003142search_free:
Ben Widawsky93bd8642013-07-16 16:50:06 -07003143 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
Ben Widawsky2f633152013-07-17 12:19:03 -07003144 &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003145 size, alignment,
3146 obj->cache_level, 0, gtt_max);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003147 if (ret) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003148 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003149 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003150 map_and_fenceable,
3151 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003152 if (ret == 0)
3153 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003154
Ben Widawsky2f633152013-07-17 12:19:03 -07003155 goto err_out;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003156 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003157 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003158 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003159 ret = -EINVAL;
3160 goto err_out;
Eric Anholt673a3942008-07-30 12:06:12 -07003161 }
3162
Daniel Vetter74163902012-02-15 23:50:21 +01003163 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003164 if (ret)
3165 goto err_out;
Eric Anholt673a3942008-07-30 12:06:12 -07003166
Ben Widawsky35c20a62013-05-31 11:28:48 -07003167 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawsky5cef07e2013-07-16 16:50:08 -07003168 list_add_tail(&obj->mm_list, &vm->inactive_list);
Ben Widawsky2f633152013-07-17 12:19:03 -07003169 list_add(&vma->vma_link, &obj->vma_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003170
Daniel Vetter75e9e912010-11-04 17:11:09 +01003171 fenceable =
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003172 i915_gem_obj_ggtt_size(obj) == fence_size &&
3173 (i915_gem_obj_ggtt_offset(obj) & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003174
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003175 mappable = i915_gem_obj_ggtt_offset(obj) + obj->base.size <=
3176 dev_priv->gtt.mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003177
Chris Wilson05394f32010-11-08 19:18:58 +00003178 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003179
Chris Wilsondb53a302011-02-03 11:57:46 +00003180 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003181 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003182 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003183
3184err_out:
3185 i915_gem_vma_destroy(vma);
3186 i915_gem_object_unpin_pages(obj);
3187 drm_mm_remove_node(&vma->node);
3188 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003189}
3190
3191void
Chris Wilson05394f32010-11-08 19:18:58 +00003192i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003193{
Eric Anholt673a3942008-07-30 12:06:12 -07003194 /* If we don't have a page list set up, then we're not pinned
3195 * to GPU, and we can ignore the cache flush because it'll happen
3196 * again at bind time.
3197 */
Chris Wilson05394f32010-11-08 19:18:58 +00003198 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003199 return;
3200
Imre Deak769ce462013-02-13 21:56:05 +02003201 /*
3202 * Stolen memory is always coherent with the GPU as it is explicitly
3203 * marked as wc by the system, or the system is cache-coherent.
3204 */
3205 if (obj->stolen)
3206 return;
3207
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003208 /* If the GPU is snooping the contents of the CPU cache,
3209 * we do not need to manually clear the CPU cache lines. However,
3210 * the caches are only snooped when the render cache is
3211 * flushed/invalidated. As we always have to emit invalidations
3212 * and flushes when moving into and out of the RENDER domain, correct
3213 * snooping behaviour occurs naturally as the result of our domain
3214 * tracking.
3215 */
3216 if (obj->cache_level != I915_CACHE_NONE)
3217 return;
3218
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003219 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003220
Chris Wilson9da3da62012-06-01 15:20:22 +01003221 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003222}
3223
3224/** Flushes the GTT write domain for the object if it's dirty. */
3225static void
Chris Wilson05394f32010-11-08 19:18:58 +00003226i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003227{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003228 uint32_t old_write_domain;
3229
Chris Wilson05394f32010-11-08 19:18:58 +00003230 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003231 return;
3232
Chris Wilson63256ec2011-01-04 18:42:07 +00003233 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003234 * to it immediately go to main memory as far as we know, so there's
3235 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003236 *
3237 * However, we do have to enforce the order so that all writes through
3238 * the GTT land before any writes to the device, such as updates to
3239 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003240 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003241 wmb();
3242
Chris Wilson05394f32010-11-08 19:18:58 +00003243 old_write_domain = obj->base.write_domain;
3244 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003245
3246 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003247 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003248 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003249}
3250
3251/** Flushes the CPU write domain for the object if it's dirty. */
3252static void
Chris Wilson05394f32010-11-08 19:18:58 +00003253i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003254{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003255 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003256
Chris Wilson05394f32010-11-08 19:18:58 +00003257 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003258 return;
3259
3260 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003261 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003262 old_write_domain = obj->base.write_domain;
3263 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003264
3265 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003266 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003267 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003268}
3269
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003270/**
3271 * Moves a single object to the GTT read, and possibly write domain.
3272 *
3273 * This function returns when the move is complete, including waiting on
3274 * flushes to occur.
3275 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003276int
Chris Wilson20217462010-11-23 15:26:33 +00003277i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003278{
Chris Wilson8325a092012-04-24 15:52:35 +01003279 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003280 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003281 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003282
Eric Anholt02354392008-11-26 13:58:13 -08003283 /* Not valid to be called on unbound objects. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003284 if (!i915_gem_obj_ggtt_bound(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003285 return -EINVAL;
3286
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003287 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3288 return 0;
3289
Chris Wilson0201f1e2012-07-20 12:41:01 +01003290 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003291 if (ret)
3292 return ret;
3293
Chris Wilson72133422010-09-13 23:56:38 +01003294 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003295
Chris Wilsond0a57782012-10-09 19:24:37 +01003296 /* Serialise direct access to this object with the barriers for
3297 * coherent writes from the GPU, by effectively invalidating the
3298 * GTT domain upon first access.
3299 */
3300 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3301 mb();
3302
Chris Wilson05394f32010-11-08 19:18:58 +00003303 old_write_domain = obj->base.write_domain;
3304 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003305
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003306 /* It should now be out of any other write domains, and we can update
3307 * the domain values for our changes.
3308 */
Chris Wilson05394f32010-11-08 19:18:58 +00003309 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3310 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003311 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003312 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3313 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3314 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003315 }
3316
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003317 trace_i915_gem_object_change_domain(obj,
3318 old_read_domains,
3319 old_write_domain);
3320
Chris Wilson8325a092012-04-24 15:52:35 +01003321 /* And bump the LRU for this access */
3322 if (i915_gem_object_is_inactive(obj))
Ben Widawsky5cef07e2013-07-16 16:50:08 -07003323 list_move_tail(&obj->mm_list,
3324 &dev_priv->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003325
Eric Anholte47c68e2008-11-14 13:35:19 -08003326 return 0;
3327}
3328
Chris Wilsone4ffd172011-04-04 09:44:39 +01003329int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3330 enum i915_cache_level cache_level)
3331{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003332 struct drm_device *dev = obj->base.dev;
3333 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky2f633152013-07-17 12:19:03 -07003334 struct i915_vma *vma = __i915_gem_obj_to_vma(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003335 int ret;
3336
3337 if (obj->cache_level == cache_level)
3338 return 0;
3339
3340 if (obj->pin_count) {
3341 DRM_DEBUG("can not change the cache level of pinned objects\n");
3342 return -EBUSY;
3343 }
3344
Ben Widawsky2f633152013-07-17 12:19:03 -07003345 if (vma && !i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003346 ret = i915_gem_object_unbind(obj);
3347 if (ret)
3348 return ret;
3349 }
3350
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003351 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003352 ret = i915_gem_object_finish_gpu(obj);
3353 if (ret)
3354 return ret;
3355
3356 i915_gem_object_finish_gtt(obj);
3357
3358 /* Before SandyBridge, you could not use tiling or fence
3359 * registers with snooped memory, so relinquish any fences
3360 * currently pointing to our region in the aperture.
3361 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003362 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003363 ret = i915_gem_object_put_fence(obj);
3364 if (ret)
3365 return ret;
3366 }
3367
Daniel Vetter74898d72012-02-15 23:50:22 +01003368 if (obj->has_global_gtt_mapping)
3369 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003370 if (obj->has_aliasing_ppgtt_mapping)
3371 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3372 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003373
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003374 i915_gem_obj_ggtt_set_color(obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003375 }
3376
3377 if (cache_level == I915_CACHE_NONE) {
3378 u32 old_read_domains, old_write_domain;
3379
3380 /* If we're coming from LLC cached, then we haven't
3381 * actually been tracking whether the data is in the
3382 * CPU cache or not, since we only allow one bit set
3383 * in obj->write_domain and have been skipping the clflushes.
3384 * Just set it to the CPU cache for now.
3385 */
3386 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3387 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3388
3389 old_read_domains = obj->base.read_domains;
3390 old_write_domain = obj->base.write_domain;
3391
3392 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3393 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3394
3395 trace_i915_gem_object_change_domain(obj,
3396 old_read_domains,
3397 old_write_domain);
3398 }
3399
3400 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003401 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003402 return 0;
3403}
3404
Ben Widawsky199adf42012-09-21 17:01:20 -07003405int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3406 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003407{
Ben Widawsky199adf42012-09-21 17:01:20 -07003408 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003409 struct drm_i915_gem_object *obj;
3410 int ret;
3411
3412 ret = i915_mutex_lock_interruptible(dev);
3413 if (ret)
3414 return ret;
3415
3416 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3417 if (&obj->base == NULL) {
3418 ret = -ENOENT;
3419 goto unlock;
3420 }
3421
Ben Widawsky199adf42012-09-21 17:01:20 -07003422 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003423
3424 drm_gem_object_unreference(&obj->base);
3425unlock:
3426 mutex_unlock(&dev->struct_mutex);
3427 return ret;
3428}
3429
Ben Widawsky199adf42012-09-21 17:01:20 -07003430int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3431 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003432{
Ben Widawsky199adf42012-09-21 17:01:20 -07003433 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003434 struct drm_i915_gem_object *obj;
3435 enum i915_cache_level level;
3436 int ret;
3437
Ben Widawsky199adf42012-09-21 17:01:20 -07003438 switch (args->caching) {
3439 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003440 level = I915_CACHE_NONE;
3441 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003442 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003443 level = I915_CACHE_LLC;
3444 break;
3445 default:
3446 return -EINVAL;
3447 }
3448
Ben Widawsky3bc29132012-09-26 16:15:20 -07003449 ret = i915_mutex_lock_interruptible(dev);
3450 if (ret)
3451 return ret;
3452
Chris Wilsone6994ae2012-07-10 10:27:08 +01003453 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3454 if (&obj->base == NULL) {
3455 ret = -ENOENT;
3456 goto unlock;
3457 }
3458
3459 ret = i915_gem_object_set_cache_level(obj, level);
3460
3461 drm_gem_object_unreference(&obj->base);
3462unlock:
3463 mutex_unlock(&dev->struct_mutex);
3464 return ret;
3465}
3466
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003467/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003468 * Prepare buffer for display plane (scanout, cursors, etc).
3469 * Can be called from an uninterruptible phase (modesetting) and allows
3470 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003471 */
3472int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003473i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3474 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003475 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003476{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003477 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003478 int ret;
3479
Chris Wilson0be73282010-12-06 14:36:27 +00003480 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003481 ret = i915_gem_object_sync(obj, pipelined);
3482 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003483 return ret;
3484 }
3485
Eric Anholta7ef0642011-03-29 16:59:54 -07003486 /* The display engine is not coherent with the LLC cache on gen6. As
3487 * a result, we make sure that the pinning that is about to occur is
3488 * done with uncached PTEs. This is lowest common denominator for all
3489 * chipsets.
3490 *
3491 * However for gen6+, we could do better by using the GFDT bit instead
3492 * of uncaching, which would allow us to flush all the LLC-cached data
3493 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3494 */
3495 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3496 if (ret)
3497 return ret;
3498
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003499 /* As the user may map the buffer once pinned in the display plane
3500 * (e.g. libkms for the bootup splash), we have to ensure that we
3501 * always use map_and_fenceable for all scanout buffers.
3502 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003503 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003504 if (ret)
3505 return ret;
3506
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003507 i915_gem_object_flush_cpu_write_domain(obj);
3508
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003509 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003510 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003511
3512 /* It should now be out of any other write domains, and we can update
3513 * the domain values for our changes.
3514 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003515 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003516 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003517
3518 trace_i915_gem_object_change_domain(obj,
3519 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003520 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003521
3522 return 0;
3523}
3524
Chris Wilson85345512010-11-13 09:49:11 +00003525int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003526i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003527{
Chris Wilson88241782011-01-07 17:09:48 +00003528 int ret;
3529
Chris Wilsona8198ee2011-04-13 22:04:09 +01003530 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003531 return 0;
3532
Chris Wilson0201f1e2012-07-20 12:41:01 +01003533 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003534 if (ret)
3535 return ret;
3536
Chris Wilsona8198ee2011-04-13 22:04:09 +01003537 /* Ensure that we invalidate the GPU's caches and TLBs. */
3538 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003539 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003540}
3541
Eric Anholte47c68e2008-11-14 13:35:19 -08003542/**
3543 * Moves a single object to the CPU read, and possibly write domain.
3544 *
3545 * This function returns when the move is complete, including waiting on
3546 * flushes to occur.
3547 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003548int
Chris Wilson919926a2010-11-12 13:42:53 +00003549i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003550{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003551 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003552 int ret;
3553
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003554 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3555 return 0;
3556
Chris Wilson0201f1e2012-07-20 12:41:01 +01003557 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003558 if (ret)
3559 return ret;
3560
Eric Anholte47c68e2008-11-14 13:35:19 -08003561 i915_gem_object_flush_gtt_write_domain(obj);
3562
Chris Wilson05394f32010-11-08 19:18:58 +00003563 old_write_domain = obj->base.write_domain;
3564 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003565
Eric Anholte47c68e2008-11-14 13:35:19 -08003566 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003567 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003568 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003569
Chris Wilson05394f32010-11-08 19:18:58 +00003570 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003571 }
3572
3573 /* It should now be out of any other write domains, and we can update
3574 * the domain values for our changes.
3575 */
Chris Wilson05394f32010-11-08 19:18:58 +00003576 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003577
3578 /* If we're writing through the CPU, then the GPU read domains will
3579 * need to be invalidated at next use.
3580 */
3581 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003582 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3583 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003584 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003585
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003586 trace_i915_gem_object_change_domain(obj,
3587 old_read_domains,
3588 old_write_domain);
3589
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003590 return 0;
3591}
3592
Eric Anholt673a3942008-07-30 12:06:12 -07003593/* Throttle our rendering by waiting until the ring has completed our requests
3594 * emitted over 20 msec ago.
3595 *
Eric Anholtb9624422009-06-03 07:27:35 +00003596 * Note that if we were to use the current jiffies each time around the loop,
3597 * we wouldn't escape the function with any frames outstanding if the time to
3598 * render a frame was over 20ms.
3599 *
Eric Anholt673a3942008-07-30 12:06:12 -07003600 * This should get us reasonable parallelism between CPU and GPU but also
3601 * relatively low latency when blocking on a particular request to finish.
3602 */
3603static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003604i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003605{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003606 struct drm_i915_private *dev_priv = dev->dev_private;
3607 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003608 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003609 struct drm_i915_gem_request *request;
3610 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003611 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003612 u32 seqno = 0;
3613 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003614
Daniel Vetter308887a2012-11-14 17:14:06 +01003615 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3616 if (ret)
3617 return ret;
3618
3619 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3620 if (ret)
3621 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003622
Chris Wilson1c255952010-09-26 11:03:27 +01003623 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003624 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003625 if (time_after_eq(request->emitted_jiffies, recent_enough))
3626 break;
3627
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003628 ring = request->ring;
3629 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003630 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003631 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003632 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003633
3634 if (seqno == 0)
3635 return 0;
3636
Daniel Vetterf69061b2012-12-06 09:01:42 +01003637 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003638 if (ret == 0)
3639 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003640
Eric Anholt673a3942008-07-30 12:06:12 -07003641 return ret;
3642}
3643
Eric Anholt673a3942008-07-30 12:06:12 -07003644int
Chris Wilson05394f32010-11-08 19:18:58 +00003645i915_gem_object_pin(struct drm_i915_gem_object *obj,
3646 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003647 bool map_and_fenceable,
3648 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003649{
Eric Anholt673a3942008-07-30 12:06:12 -07003650 int ret;
3651
Chris Wilson7e81a422012-09-15 09:41:57 +01003652 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3653 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003654
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003655 if (i915_gem_obj_ggtt_bound(obj)) {
3656 if ((alignment && i915_gem_obj_ggtt_offset(obj) & (alignment - 1)) ||
Chris Wilson05394f32010-11-08 19:18:58 +00003657 (map_and_fenceable && !obj->map_and_fenceable)) {
3658 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003659 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003660 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003661 " obj->map_and_fenceable=%d\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003662 i915_gem_obj_ggtt_offset(obj), alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003663 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003664 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003665 ret = i915_gem_object_unbind(obj);
3666 if (ret)
3667 return ret;
3668 }
3669 }
3670
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003671 if (!i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson87422672012-11-21 13:04:03 +00003672 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3673
Chris Wilsona00b10c2010-09-24 21:15:47 +01003674 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003675 map_and_fenceable,
3676 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003677 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003678 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003679
3680 if (!dev_priv->mm.aliasing_ppgtt)
3681 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003682 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003683
Daniel Vetter74898d72012-02-15 23:50:22 +01003684 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3685 i915_gem_gtt_bind_object(obj, obj->cache_level);
3686
Chris Wilson1b502472012-04-24 15:47:30 +01003687 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003688 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003689
3690 return 0;
3691}
3692
3693void
Chris Wilson05394f32010-11-08 19:18:58 +00003694i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003695{
Chris Wilson05394f32010-11-08 19:18:58 +00003696 BUG_ON(obj->pin_count == 0);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003697 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
Eric Anholt673a3942008-07-30 12:06:12 -07003698
Chris Wilson1b502472012-04-24 15:47:30 +01003699 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003700 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003701}
3702
3703int
3704i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003705 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003706{
3707 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003708 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003709 int ret;
3710
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003711 ret = i915_mutex_lock_interruptible(dev);
3712 if (ret)
3713 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003714
Chris Wilson05394f32010-11-08 19:18:58 +00003715 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003716 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003717 ret = -ENOENT;
3718 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003719 }
Eric Anholt673a3942008-07-30 12:06:12 -07003720
Chris Wilson05394f32010-11-08 19:18:58 +00003721 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003722 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003723 ret = -EINVAL;
3724 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003725 }
3726
Chris Wilson05394f32010-11-08 19:18:58 +00003727 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003728 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3729 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003730 ret = -EINVAL;
3731 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003732 }
3733
Chris Wilson93be8782013-01-02 10:31:22 +00003734 if (obj->user_pin_count == 0) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003735 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003736 if (ret)
3737 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003738 }
3739
Chris Wilson93be8782013-01-02 10:31:22 +00003740 obj->user_pin_count++;
3741 obj->pin_filp = file;
3742
Eric Anholt673a3942008-07-30 12:06:12 -07003743 /* XXX - flush the CPU caches for pinned objects
3744 * as the X server doesn't manage domains yet
3745 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003746 i915_gem_object_flush_cpu_write_domain(obj);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003747 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003748out:
Chris Wilson05394f32010-11-08 19:18:58 +00003749 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003750unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003751 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003752 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003753}
3754
3755int
3756i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003757 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003758{
3759 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003760 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003761 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003762
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003763 ret = i915_mutex_lock_interruptible(dev);
3764 if (ret)
3765 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003766
Chris Wilson05394f32010-11-08 19:18:58 +00003767 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003768 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003769 ret = -ENOENT;
3770 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003771 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003772
Chris Wilson05394f32010-11-08 19:18:58 +00003773 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003774 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3775 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003776 ret = -EINVAL;
3777 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003778 }
Chris Wilson05394f32010-11-08 19:18:58 +00003779 obj->user_pin_count--;
3780 if (obj->user_pin_count == 0) {
3781 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003782 i915_gem_object_unpin(obj);
3783 }
Eric Anholt673a3942008-07-30 12:06:12 -07003784
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003785out:
Chris Wilson05394f32010-11-08 19:18:58 +00003786 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003787unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003788 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003789 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003790}
3791
3792int
3793i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003794 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003795{
3796 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003797 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003798 int ret;
3799
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003800 ret = i915_mutex_lock_interruptible(dev);
3801 if (ret)
3802 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003803
Chris Wilson05394f32010-11-08 19:18:58 +00003804 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003805 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003806 ret = -ENOENT;
3807 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003808 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003809
Chris Wilson0be555b2010-08-04 15:36:30 +01003810 /* Count all active objects as busy, even if they are currently not used
3811 * by the gpu. Users of this interface expect objects to eventually
3812 * become non-busy without any further actions, therefore emit any
3813 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003814 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003815 ret = i915_gem_object_flush_active(obj);
3816
Chris Wilson05394f32010-11-08 19:18:58 +00003817 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003818 if (obj->ring) {
3819 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3820 args->busy |= intel_ring_flag(obj->ring) << 16;
3821 }
Eric Anholt673a3942008-07-30 12:06:12 -07003822
Chris Wilson05394f32010-11-08 19:18:58 +00003823 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003824unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003825 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003826 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003827}
3828
3829int
3830i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3831 struct drm_file *file_priv)
3832{
Akshay Joshi0206e352011-08-16 15:34:10 -04003833 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003834}
3835
Chris Wilson3ef94da2009-09-14 16:50:29 +01003836int
3837i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3838 struct drm_file *file_priv)
3839{
3840 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003841 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003842 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003843
3844 switch (args->madv) {
3845 case I915_MADV_DONTNEED:
3846 case I915_MADV_WILLNEED:
3847 break;
3848 default:
3849 return -EINVAL;
3850 }
3851
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003852 ret = i915_mutex_lock_interruptible(dev);
3853 if (ret)
3854 return ret;
3855
Chris Wilson05394f32010-11-08 19:18:58 +00003856 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003857 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003858 ret = -ENOENT;
3859 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003860 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003861
Chris Wilson05394f32010-11-08 19:18:58 +00003862 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003863 ret = -EINVAL;
3864 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003865 }
3866
Chris Wilson05394f32010-11-08 19:18:58 +00003867 if (obj->madv != __I915_MADV_PURGED)
3868 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003869
Chris Wilson6c085a72012-08-20 11:40:46 +02003870 /* if the object is no longer attached, discard its backing storage */
3871 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003872 i915_gem_object_truncate(obj);
3873
Chris Wilson05394f32010-11-08 19:18:58 +00003874 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003875
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003876out:
Chris Wilson05394f32010-11-08 19:18:58 +00003877 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003878unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003879 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003880 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003881}
3882
Chris Wilson37e680a2012-06-07 15:38:42 +01003883void i915_gem_object_init(struct drm_i915_gem_object *obj,
3884 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003885{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003886 INIT_LIST_HEAD(&obj->mm_list);
Ben Widawsky35c20a62013-05-31 11:28:48 -07003887 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003888 INIT_LIST_HEAD(&obj->ring_list);
3889 INIT_LIST_HEAD(&obj->exec_list);
Ben Widawsky2f633152013-07-17 12:19:03 -07003890 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003891
Chris Wilson37e680a2012-06-07 15:38:42 +01003892 obj->ops = ops;
3893
Chris Wilson0327d6b2012-08-11 15:41:06 +01003894 obj->fence_reg = I915_FENCE_REG_NONE;
3895 obj->madv = I915_MADV_WILLNEED;
3896 /* Avoid an unnecessary call to unbind on the first bind. */
3897 obj->map_and_fenceable = true;
3898
3899 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3900}
3901
Chris Wilson37e680a2012-06-07 15:38:42 +01003902static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3903 .get_pages = i915_gem_object_get_pages_gtt,
3904 .put_pages = i915_gem_object_put_pages_gtt,
3905};
3906
Chris Wilson05394f32010-11-08 19:18:58 +00003907struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3908 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003909{
Daniel Vetterc397b902010-04-09 19:05:07 +00003910 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003911 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003912 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003913
Chris Wilson42dcedd2012-11-15 11:32:30 +00003914 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003915 if (obj == NULL)
3916 return NULL;
3917
3918 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00003919 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00003920 return NULL;
3921 }
3922
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003923 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3924 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3925 /* 965gm cannot relocate objects above 4GiB. */
3926 mask &= ~__GFP_HIGHMEM;
3927 mask |= __GFP_DMA32;
3928 }
3929
Al Viro496ad9a2013-01-23 17:07:38 -05003930 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003931 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003932
Chris Wilson37e680a2012-06-07 15:38:42 +01003933 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003934
Daniel Vetterc397b902010-04-09 19:05:07 +00003935 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3936 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3937
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003938 if (HAS_LLC(dev)) {
3939 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003940 * cache) for about a 10% performance improvement
3941 * compared to uncached. Graphics requests other than
3942 * display scanout are coherent with the CPU in
3943 * accessing this cache. This means in this mode we
3944 * don't need to clflush on the CPU side, and on the
3945 * GPU side we only need to flush internal caches to
3946 * get data visible to the CPU.
3947 *
3948 * However, we maintain the display planes as UC, and so
3949 * need to rebind when first used as such.
3950 */
3951 obj->cache_level = I915_CACHE_LLC;
3952 } else
3953 obj->cache_level = I915_CACHE_NONE;
3954
Chris Wilson05394f32010-11-08 19:18:58 +00003955 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003956}
3957
Eric Anholt673a3942008-07-30 12:06:12 -07003958int i915_gem_init_object(struct drm_gem_object *obj)
3959{
Daniel Vetterc397b902010-04-09 19:05:07 +00003960 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003961
Eric Anholt673a3942008-07-30 12:06:12 -07003962 return 0;
3963}
3964
Chris Wilson1488fc02012-04-24 15:47:31 +01003965void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003966{
Chris Wilson1488fc02012-04-24 15:47:31 +01003967 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003968 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003969 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003970
Chris Wilson26e12f892011-03-20 11:20:19 +00003971 trace_i915_gem_object_destroy(obj);
3972
Chris Wilson1488fc02012-04-24 15:47:31 +01003973 if (obj->phys_obj)
3974 i915_gem_detach_phys_object(dev, obj);
3975
3976 obj->pin_count = 0;
3977 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3978 bool was_interruptible;
3979
3980 was_interruptible = dev_priv->mm.interruptible;
3981 dev_priv->mm.interruptible = false;
3982
3983 WARN_ON(i915_gem_object_unbind(obj));
3984
3985 dev_priv->mm.interruptible = was_interruptible;
3986 }
3987
Ben Widawsky1d64ae72013-05-31 14:46:20 -07003988 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
3989 * before progressing. */
3990 if (obj->stolen)
3991 i915_gem_object_unpin_pages(obj);
3992
Ben Widawsky401c29f2013-05-31 11:28:47 -07003993 if (WARN_ON(obj->pages_pin_count))
3994 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003995 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003996 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003997 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003998
Chris Wilson9da3da62012-06-01 15:20:22 +01003999 BUG_ON(obj->pages);
4000
Chris Wilson2f745ad2012-09-04 21:02:58 +01004001 if (obj->base.import_attach)
4002 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004003
Chris Wilson05394f32010-11-08 19:18:58 +00004004 drm_gem_object_release(&obj->base);
4005 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004006
Chris Wilson05394f32010-11-08 19:18:58 +00004007 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004008 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004009}
4010
Ben Widawsky2f633152013-07-17 12:19:03 -07004011struct i915_vma *i915_gem_vma_create(struct drm_i915_gem_object *obj,
4012 struct i915_address_space *vm)
4013{
4014 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
4015 if (vma == NULL)
4016 return ERR_PTR(-ENOMEM);
4017
4018 INIT_LIST_HEAD(&vma->vma_link);
4019 vma->vm = vm;
4020 vma->obj = obj;
4021
4022 return vma;
4023}
4024
4025void i915_gem_vma_destroy(struct i915_vma *vma)
4026{
4027 WARN_ON(vma->node.allocated);
4028 kfree(vma);
4029}
4030
Jesse Barnes5669fca2009-02-17 15:13:31 -08004031int
Eric Anholt673a3942008-07-30 12:06:12 -07004032i915_gem_idle(struct drm_device *dev)
4033{
4034 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004035 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004036
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004037 if (dev_priv->ums.mm_suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004038 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004039 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004040 }
Eric Anholt673a3942008-07-30 12:06:12 -07004041
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004042 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004043 if (ret) {
4044 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004045 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004046 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004047 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004048
Chris Wilson29105cc2010-01-07 10:39:13 +00004049 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004050 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004051 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004052
Chris Wilson312817a2010-11-22 11:50:11 +00004053 i915_gem_reset_fences(dev);
4054
Daniel Vetter99584db2012-11-14 17:14:04 +01004055 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004056
4057 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004058 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004059
Chris Wilson29105cc2010-01-07 10:39:13 +00004060 /* Cancel the retire work handler, which should be idle now. */
4061 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4062
Eric Anholt673a3942008-07-30 12:06:12 -07004063 return 0;
4064}
4065
Ben Widawskyb9524a12012-05-25 16:56:24 -07004066void i915_gem_l3_remap(struct drm_device *dev)
4067{
4068 drm_i915_private_t *dev_priv = dev->dev_private;
4069 u32 misccpctl;
4070 int i;
4071
Daniel Vettereb32e452013-02-14 19:46:07 +01004072 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskyb9524a12012-05-25 16:56:24 -07004073 return;
4074
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004075 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004076 return;
4077
4078 misccpctl = I915_READ(GEN7_MISCCPCTL);
4079 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
4080 POSTING_READ(GEN7_MISCCPCTL);
4081
4082 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4083 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004084 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07004085 DRM_DEBUG("0x%x was already programmed to %x\n",
4086 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004087 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07004088 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004089 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004090 }
4091
4092 /* Make sure all the writes land before disabling dop clock gating */
4093 POSTING_READ(GEN7_L3LOG_BASE);
4094
4095 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
4096}
4097
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004098void i915_gem_init_swizzling(struct drm_device *dev)
4099{
4100 drm_i915_private_t *dev_priv = dev->dev_private;
4101
Daniel Vetter11782b02012-01-31 16:47:55 +01004102 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004103 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4104 return;
4105
4106 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4107 DISP_TILE_SURFACE_SWIZZLING);
4108
Daniel Vetter11782b02012-01-31 16:47:55 +01004109 if (IS_GEN5(dev))
4110 return;
4111
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004112 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4113 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004114 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004115 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004116 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004117 else
4118 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004119}
Daniel Vettere21af882012-02-09 20:53:27 +01004120
Chris Wilson67b1b572012-07-05 23:49:40 +01004121static bool
4122intel_enable_blt(struct drm_device *dev)
4123{
4124 if (!HAS_BLT(dev))
4125 return false;
4126
4127 /* The blitter was dysfunctional on early prototypes */
4128 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4129 DRM_INFO("BLT not supported on this pre-production hardware;"
4130 " graphics performance will be degraded.\n");
4131 return false;
4132 }
4133
4134 return true;
4135}
4136
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004137static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004138{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004139 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004140 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004141
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004142 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004143 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004144 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004145
4146 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004147 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004148 if (ret)
4149 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004150 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004151
Chris Wilson67b1b572012-07-05 23:49:40 +01004152 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004153 ret = intel_init_blt_ring_buffer(dev);
4154 if (ret)
4155 goto cleanup_bsd_ring;
4156 }
4157
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004158 if (HAS_VEBOX(dev)) {
4159 ret = intel_init_vebox_ring_buffer(dev);
4160 if (ret)
4161 goto cleanup_blt_ring;
4162 }
4163
4164
Mika Kuoppala99433932013-01-22 14:12:17 +02004165 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4166 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004167 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004168
4169 return 0;
4170
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004171cleanup_vebox_ring:
4172 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004173cleanup_blt_ring:
4174 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4175cleanup_bsd_ring:
4176 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4177cleanup_render_ring:
4178 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4179
4180 return ret;
4181}
4182
4183int
4184i915_gem_init_hw(struct drm_device *dev)
4185{
4186 drm_i915_private_t *dev_priv = dev->dev_private;
4187 int ret;
4188
4189 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4190 return -EIO;
4191
Ben Widawsky59124502013-07-04 11:02:05 -07004192 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004193 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004194
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004195 if (HAS_PCH_NOP(dev)) {
4196 u32 temp = I915_READ(GEN7_MSG_CTL);
4197 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4198 I915_WRITE(GEN7_MSG_CTL, temp);
4199 }
4200
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004201 i915_gem_l3_remap(dev);
4202
4203 i915_gem_init_swizzling(dev);
4204
4205 ret = i915_gem_init_rings(dev);
4206 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004207 return ret;
4208
Ben Widawsky254f9652012-06-04 14:42:42 -07004209 /*
4210 * XXX: There was some w/a described somewhere suggesting loading
4211 * contexts before PPGTT.
4212 */
4213 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004214 if (dev_priv->mm.aliasing_ppgtt) {
4215 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
4216 if (ret) {
4217 i915_gem_cleanup_aliasing_ppgtt(dev);
4218 DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
4219 }
4220 }
Daniel Vettere21af882012-02-09 20:53:27 +01004221
Chris Wilson68f95ba2010-05-27 13:18:22 +01004222 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004223}
4224
Chris Wilson1070a422012-04-24 15:47:41 +01004225int i915_gem_init(struct drm_device *dev)
4226{
4227 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004228 int ret;
4229
Chris Wilson1070a422012-04-24 15:47:41 +01004230 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004231
4232 if (IS_VALLEYVIEW(dev)) {
4233 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4234 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4235 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4236 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4237 }
4238
Ben Widawskyd7e50082012-12-18 10:31:25 -08004239 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004240
Chris Wilson1070a422012-04-24 15:47:41 +01004241 ret = i915_gem_init_hw(dev);
4242 mutex_unlock(&dev->struct_mutex);
4243 if (ret) {
4244 i915_gem_cleanup_aliasing_ppgtt(dev);
4245 return ret;
4246 }
4247
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004248 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4249 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4250 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004251 return 0;
4252}
4253
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004254void
4255i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4256{
4257 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004258 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004259 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004260
Chris Wilsonb4519512012-05-11 14:29:30 +01004261 for_each_ring(ring, dev_priv, i)
4262 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004263}
4264
4265int
Eric Anholt673a3942008-07-30 12:06:12 -07004266i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4267 struct drm_file *file_priv)
4268{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004269 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004270 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004271
Jesse Barnes79e53942008-11-07 14:24:08 -08004272 if (drm_core_check_feature(dev, DRIVER_MODESET))
4273 return 0;
4274
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004275 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004276 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004277 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004278 }
4279
Eric Anholt673a3942008-07-30 12:06:12 -07004280 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004281 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004282
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004283 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004284 if (ret != 0) {
4285 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004286 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004287 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004288
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004289 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004290 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004291
Chris Wilson5f353082010-06-07 14:03:03 +01004292 ret = drm_irq_install(dev);
4293 if (ret)
4294 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004295
Eric Anholt673a3942008-07-30 12:06:12 -07004296 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004297
4298cleanup_ringbuffer:
4299 mutex_lock(&dev->struct_mutex);
4300 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004301 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004302 mutex_unlock(&dev->struct_mutex);
4303
4304 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004305}
4306
4307int
4308i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4309 struct drm_file *file_priv)
4310{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004311 struct drm_i915_private *dev_priv = dev->dev_private;
4312 int ret;
4313
Jesse Barnes79e53942008-11-07 14:24:08 -08004314 if (drm_core_check_feature(dev, DRIVER_MODESET))
4315 return 0;
4316
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004317 drm_irq_uninstall(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004318
4319 mutex_lock(&dev->struct_mutex);
4320 ret = i915_gem_idle(dev);
4321
4322 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4323 * We need to replace this with a semaphore, or something.
4324 * And not confound ums.mm_suspended!
4325 */
4326 if (ret != 0)
4327 dev_priv->ums.mm_suspended = 1;
4328 mutex_unlock(&dev->struct_mutex);
4329
4330 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004331}
4332
4333void
4334i915_gem_lastclose(struct drm_device *dev)
4335{
4336 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004337
Eric Anholte806b492009-01-22 09:56:58 -08004338 if (drm_core_check_feature(dev, DRIVER_MODESET))
4339 return;
4340
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004341 mutex_lock(&dev->struct_mutex);
Keith Packard6dbe2772008-10-14 21:41:13 -07004342 ret = i915_gem_idle(dev);
4343 if (ret)
4344 DRM_ERROR("failed to idle hardware: %d\n", ret);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004345 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004346}
4347
Chris Wilson64193402010-10-24 12:38:05 +01004348static void
4349init_ring_lists(struct intel_ring_buffer *ring)
4350{
4351 INIT_LIST_HEAD(&ring->active_list);
4352 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004353}
4354
Eric Anholt673a3942008-07-30 12:06:12 -07004355void
4356i915_gem_load(struct drm_device *dev)
4357{
4358 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004359 int i;
4360
4361 dev_priv->slab =
4362 kmem_cache_create("i915_gem_object",
4363 sizeof(struct drm_i915_gem_object), 0,
4364 SLAB_HWCACHE_ALIGN,
4365 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004366
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004367 INIT_LIST_HEAD(&dev_priv->gtt.base.active_list);
4368 INIT_LIST_HEAD(&dev_priv->gtt.base.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004369 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4370 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004371 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004372 for (i = 0; i < I915_NUM_RINGS; i++)
4373 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004374 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004375 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004376 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4377 i915_gem_retire_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004378 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004379
Dave Airlie94400122010-07-20 13:15:31 +10004380 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4381 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004382 I915_WRITE(MI_ARB_STATE,
4383 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004384 }
4385
Chris Wilson72bfa192010-12-19 11:42:05 +00004386 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4387
Jesse Barnesde151cf2008-11-12 10:03:55 -08004388 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004389 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4390 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004391
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004392 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4393 dev_priv->num_fence_regs = 32;
4394 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004395 dev_priv->num_fence_regs = 16;
4396 else
4397 dev_priv->num_fence_regs = 8;
4398
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004399 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004400 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004401
Eric Anholt673a3942008-07-30 12:06:12 -07004402 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004403 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004404
Chris Wilsonce453d82011-02-21 14:43:56 +00004405 dev_priv->mm.interruptible = true;
4406
Chris Wilson17250b72010-10-28 12:51:39 +01004407 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4408 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4409 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004410}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004411
4412/*
4413 * Create a physically contiguous memory object for this object
4414 * e.g. for cursor + overlay regs
4415 */
Chris Wilson995b6762010-08-20 13:23:26 +01004416static int i915_gem_init_phys_object(struct drm_device *dev,
4417 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004418{
4419 drm_i915_private_t *dev_priv = dev->dev_private;
4420 struct drm_i915_gem_phys_object *phys_obj;
4421 int ret;
4422
4423 if (dev_priv->mm.phys_objs[id - 1] || !size)
4424 return 0;
4425
Eric Anholt9a298b22009-03-24 12:23:04 -07004426 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004427 if (!phys_obj)
4428 return -ENOMEM;
4429
4430 phys_obj->id = id;
4431
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004432 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004433 if (!phys_obj->handle) {
4434 ret = -ENOMEM;
4435 goto kfree_obj;
4436 }
4437#ifdef CONFIG_X86
4438 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4439#endif
4440
4441 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4442
4443 return 0;
4444kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004445 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004446 return ret;
4447}
4448
Chris Wilson995b6762010-08-20 13:23:26 +01004449static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004450{
4451 drm_i915_private_t *dev_priv = dev->dev_private;
4452 struct drm_i915_gem_phys_object *phys_obj;
4453
4454 if (!dev_priv->mm.phys_objs[id - 1])
4455 return;
4456
4457 phys_obj = dev_priv->mm.phys_objs[id - 1];
4458 if (phys_obj->cur_obj) {
4459 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4460 }
4461
4462#ifdef CONFIG_X86
4463 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4464#endif
4465 drm_pci_free(dev, phys_obj->handle);
4466 kfree(phys_obj);
4467 dev_priv->mm.phys_objs[id - 1] = NULL;
4468}
4469
4470void i915_gem_free_all_phys_object(struct drm_device *dev)
4471{
4472 int i;
4473
Dave Airlie260883c2009-01-22 17:58:49 +10004474 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004475 i915_gem_free_phys_object(dev, i);
4476}
4477
4478void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004479 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004480{
Al Viro496ad9a2013-01-23 17:07:38 -05004481 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004482 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004483 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004484 int page_count;
4485
Chris Wilson05394f32010-11-08 19:18:58 +00004486 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004487 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004488 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004489
Chris Wilson05394f32010-11-08 19:18:58 +00004490 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004491 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004492 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004493 if (!IS_ERR(page)) {
4494 char *dst = kmap_atomic(page);
4495 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4496 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004497
Chris Wilsone5281cc2010-10-28 13:45:36 +01004498 drm_clflush_pages(&page, 1);
4499
4500 set_page_dirty(page);
4501 mark_page_accessed(page);
4502 page_cache_release(page);
4503 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004504 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004505 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004506
Chris Wilson05394f32010-11-08 19:18:58 +00004507 obj->phys_obj->cur_obj = NULL;
4508 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004509}
4510
4511int
4512i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004513 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004514 int id,
4515 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004516{
Al Viro496ad9a2013-01-23 17:07:38 -05004517 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004518 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004519 int ret = 0;
4520 int page_count;
4521 int i;
4522
4523 if (id > I915_MAX_PHYS_OBJECT)
4524 return -EINVAL;
4525
Chris Wilson05394f32010-11-08 19:18:58 +00004526 if (obj->phys_obj) {
4527 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004528 return 0;
4529 i915_gem_detach_phys_object(dev, obj);
4530 }
4531
Dave Airlie71acb5e2008-12-30 20:31:46 +10004532 /* create a new object */
4533 if (!dev_priv->mm.phys_objs[id - 1]) {
4534 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004535 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004536 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004537 DRM_ERROR("failed to init phys object %d size: %zu\n",
4538 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004539 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004540 }
4541 }
4542
4543 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004544 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4545 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004546
Chris Wilson05394f32010-11-08 19:18:58 +00004547 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004548
4549 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004550 struct page *page;
4551 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004552
Hugh Dickins5949eac2011-06-27 16:18:18 -07004553 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004554 if (IS_ERR(page))
4555 return PTR_ERR(page);
4556
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004557 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004558 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004559 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004560 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004561
4562 mark_page_accessed(page);
4563 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004564 }
4565
4566 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004567}
4568
4569static int
Chris Wilson05394f32010-11-08 19:18:58 +00004570i915_gem_phys_pwrite(struct drm_device *dev,
4571 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004572 struct drm_i915_gem_pwrite *args,
4573 struct drm_file *file_priv)
4574{
Chris Wilson05394f32010-11-08 19:18:58 +00004575 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004576 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004577
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004578 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4579 unsigned long unwritten;
4580
4581 /* The physical object once assigned is fixed for the lifetime
4582 * of the obj, so we can safely drop the lock and continue
4583 * to access vaddr.
4584 */
4585 mutex_unlock(&dev->struct_mutex);
4586 unwritten = copy_from_user(vaddr, user_data, args->size);
4587 mutex_lock(&dev->struct_mutex);
4588 if (unwritten)
4589 return -EFAULT;
4590 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004591
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004592 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004593 return 0;
4594}
Eric Anholtb9624422009-06-03 07:27:35 +00004595
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004596void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004597{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004598 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004599
4600 /* Clean up our request list when the client is going away, so that
4601 * later retire_requests won't dereference our soon-to-be-gone
4602 * file_priv.
4603 */
Chris Wilson1c255952010-09-26 11:03:27 +01004604 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004605 while (!list_empty(&file_priv->mm.request_list)) {
4606 struct drm_i915_gem_request *request;
4607
4608 request = list_first_entry(&file_priv->mm.request_list,
4609 struct drm_i915_gem_request,
4610 client_list);
4611 list_del(&request->client_list);
4612 request->file_priv = NULL;
4613 }
Chris Wilson1c255952010-09-26 11:03:27 +01004614 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004615}
Chris Wilson31169712009-09-14 16:50:28 +01004616
Chris Wilson57745062012-11-21 13:04:04 +00004617static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4618{
4619 if (!mutex_is_locked(mutex))
4620 return false;
4621
4622#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4623 return mutex->owner == task;
4624#else
4625 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4626 return false;
4627#endif
4628}
4629
Chris Wilson31169712009-09-14 16:50:28 +01004630static int
Ying Han1495f232011-05-24 17:12:27 -07004631i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004632{
Chris Wilson17250b72010-10-28 12:51:39 +01004633 struct drm_i915_private *dev_priv =
4634 container_of(shrinker,
4635 struct drm_i915_private,
4636 mm.inactive_shrinker);
4637 struct drm_device *dev = dev_priv->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004638 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson6c085a72012-08-20 11:40:46 +02004639 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004640 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004641 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004642 int cnt;
4643
Chris Wilson57745062012-11-21 13:04:04 +00004644 if (!mutex_trylock(&dev->struct_mutex)) {
4645 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4646 return 0;
4647
Daniel Vetter677feac2012-12-19 14:33:45 +01004648 if (dev_priv->mm.shrinker_no_lock_stealing)
4649 return 0;
4650
Chris Wilson57745062012-11-21 13:04:04 +00004651 unlock = false;
4652 }
Chris Wilson31169712009-09-14 16:50:28 +01004653
Chris Wilson6c085a72012-08-20 11:40:46 +02004654 if (nr_to_scan) {
4655 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4656 if (nr_to_scan > 0)
Daniel Vetter93927ca2013-01-10 18:03:00 +01004657 nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
4658 false);
4659 if (nr_to_scan > 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004660 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004661 }
4662
Chris Wilson17250b72010-10-28 12:51:39 +01004663 cnt = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004664 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004665 if (obj->pages_pin_count == 0)
4666 cnt += obj->base.size >> PAGE_SHIFT;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004667 list_for_each_entry(obj, &vm->inactive_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004668 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004669 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004670
Chris Wilson57745062012-11-21 13:04:04 +00004671 if (unlock)
4672 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004673 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004674}