blob: 58048d49256c2cffa263ba008db596809df866c0 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
Daniel Vetter33196de2012-11-14 17:14:05 +010090i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092 int ret;
93
Daniel Vetter1f83fee2012-11-15 17:17:22 +010094#define EXIT_COND (!i915_reset_in_progress(error))
95 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010096 return 0;
97
Daniel Vetter1f83fee2012-11-15 17:17:22 +010098 /* GPU is already declared terminally dead, give up. */
99 if (i915_terminally_wedged(error))
100 return -EIO;
101
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200102 /*
103 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
104 * userspace. If it takes that long something really bad is going on and
105 * we should simply try to bail out and fail as gracefully as possible.
106 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107 ret = wait_event_interruptible_timeout(error->reset_queue,
108 EXIT_COND,
109 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 if (ret == 0) {
111 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
112 return -EIO;
113 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200115 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100116#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100117
Chris Wilson21dd3732011-01-26 15:55:56 +0000118 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119}
120
Chris Wilson54cf91d2010-11-25 18:00:26 +0000121int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100122{
Daniel Vetter33196de2012-11-14 17:14:05 +0100123 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100124 int ret;
125
Daniel Vetter33196de2012-11-14 17:14:05 +0100126 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100127 if (ret)
128 return ret;
129
130 ret = mutex_lock_interruptible(&dev->struct_mutex);
131 if (ret)
132 return ret;
133
Chris Wilson23bc5982010-09-29 16:10:57 +0100134 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 return 0;
136}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137
Chris Wilson7d1c4802010-08-07 21:45:03 +0100138static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000139i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100140{
Chris Wilson6c085a72012-08-20 11:40:46 +0200141 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100142}
143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
145i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700147{
Ben Widawsky93d18792013-01-17 12:45:17 -0800148 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700149 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000150
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200151 if (drm_core_check_feature(dev, DRIVER_MODESET))
152 return -ENODEV;
153
Chris Wilson20217462010-11-23 15:26:33 +0000154 if (args->gtt_start >= args->gtt_end ||
155 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
156 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700157
Daniel Vetterf534bc02012-03-26 22:37:04 +0200158 /* GEM with user mode setting was never supported on ilk and later. */
159 if (INTEL_INFO(dev)->gen >= 5)
160 return -ENODEV;
161
Eric Anholt673a3942008-07-30 12:06:12 -0700162 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800163 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
164 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800165 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700166 mutex_unlock(&dev->struct_mutex);
167
Chris Wilson20217462010-11-23 15:26:33 +0000168 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700169}
170
Eric Anholt5a125c32008-10-22 21:40:13 -0700171int
172i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000173 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700174{
Chris Wilson73aa8082010-09-30 11:46:12 +0100175 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700176 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000177 struct drm_i915_gem_object *obj;
178 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700179
Chris Wilson6299f992010-11-24 12:23:44 +0000180 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100181 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700182 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100183 if (obj->pin_count)
184 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100185 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700186
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800187 args->aper_size = dev_priv->gtt.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000189
Eric Anholt5a125c32008-10-22 21:40:13 -0700190 return 0;
191}
192
Chris Wilson42dcedd2012-11-15 11:32:30 +0000193void *i915_gem_object_alloc(struct drm_device *dev)
194{
195 struct drm_i915_private *dev_priv = dev->dev_private;
196 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
197}
198
199void i915_gem_object_free(struct drm_i915_gem_object *obj)
200{
201 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
202 kmem_cache_free(dev_priv->slab, obj);
203}
204
Dave Airlieff72145b2011-02-07 12:16:14 +1000205static int
206i915_gem_create(struct drm_file *file,
207 struct drm_device *dev,
208 uint64_t size,
209 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700210{
Chris Wilson05394f32010-11-08 19:18:58 +0000211 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300212 int ret;
213 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700214
Dave Airlieff72145b2011-02-07 12:16:14 +1000215 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200216 if (size == 0)
217 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700218
219 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000220 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700221 if (obj == NULL)
222 return -ENOMEM;
223
Chris Wilson05394f32010-11-08 19:18:58 +0000224 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100225 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000226 drm_gem_object_release(&obj->base);
227 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000228 i915_gem_object_free(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700229 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100230 }
231
Chris Wilson202f2fe2010-10-14 13:20:40 +0100232 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000233 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100234 trace_i915_gem_object_create(obj);
235
Dave Airlieff72145b2011-02-07 12:16:14 +1000236 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700237 return 0;
238}
239
Dave Airlieff72145b2011-02-07 12:16:14 +1000240int
241i915_gem_dumb_create(struct drm_file *file,
242 struct drm_device *dev,
243 struct drm_mode_create_dumb *args)
244{
245 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000246 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000247 args->size = args->pitch * args->height;
248 return i915_gem_create(file, dev,
249 args->size, &args->handle);
250}
251
252int i915_gem_dumb_destroy(struct drm_file *file,
253 struct drm_device *dev,
254 uint32_t handle)
255{
256 return drm_gem_handle_delete(file, handle);
257}
258
259/**
260 * Creates a new mm object and returns a handle to it.
261 */
262int
263i915_gem_create_ioctl(struct drm_device *dev, void *data,
264 struct drm_file *file)
265{
266 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200267
Dave Airlieff72145b2011-02-07 12:16:14 +1000268 return i915_gem_create(file, dev,
269 args->size, &args->handle);
270}
271
Daniel Vetter8c599672011-12-14 13:57:31 +0100272static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100273__copy_to_user_swizzled(char __user *cpu_vaddr,
274 const char *gpu_vaddr, int gpu_offset,
275 int length)
276{
277 int ret, cpu_offset = 0;
278
279 while (length > 0) {
280 int cacheline_end = ALIGN(gpu_offset + 1, 64);
281 int this_length = min(cacheline_end - gpu_offset, length);
282 int swizzled_gpu_offset = gpu_offset ^ 64;
283
284 ret = __copy_to_user(cpu_vaddr + cpu_offset,
285 gpu_vaddr + swizzled_gpu_offset,
286 this_length);
287 if (ret)
288 return ret + length;
289
290 cpu_offset += this_length;
291 gpu_offset += this_length;
292 length -= this_length;
293 }
294
295 return 0;
296}
297
298static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700299__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
300 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100301 int length)
302{
303 int ret, cpu_offset = 0;
304
305 while (length > 0) {
306 int cacheline_end = ALIGN(gpu_offset + 1, 64);
307 int this_length = min(cacheline_end - gpu_offset, length);
308 int swizzled_gpu_offset = gpu_offset ^ 64;
309
310 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
311 cpu_vaddr + cpu_offset,
312 this_length);
313 if (ret)
314 return ret + length;
315
316 cpu_offset += this_length;
317 gpu_offset += this_length;
318 length -= this_length;
319 }
320
321 return 0;
322}
323
Daniel Vetterd174bd62012-03-25 19:47:40 +0200324/* Per-page copy function for the shmem pread fastpath.
325 * Flushes invalid cachelines before reading the target if
326 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700327static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200328shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
329 char __user *user_data,
330 bool page_do_bit17_swizzling, bool needs_clflush)
331{
332 char *vaddr;
333 int ret;
334
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200335 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200336 return -EINVAL;
337
338 vaddr = kmap_atomic(page);
339 if (needs_clflush)
340 drm_clflush_virt_range(vaddr + shmem_page_offset,
341 page_length);
342 ret = __copy_to_user_inatomic(user_data,
343 vaddr + shmem_page_offset,
344 page_length);
345 kunmap_atomic(vaddr);
346
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100347 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200348}
349
Daniel Vetter23c18c72012-03-25 19:47:42 +0200350static void
351shmem_clflush_swizzled_range(char *addr, unsigned long length,
352 bool swizzled)
353{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200354 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200355 unsigned long start = (unsigned long) addr;
356 unsigned long end = (unsigned long) addr + length;
357
358 /* For swizzling simply ensure that we always flush both
359 * channels. Lame, but simple and it works. Swizzled
360 * pwrite/pread is far from a hotpath - current userspace
361 * doesn't use it at all. */
362 start = round_down(start, 128);
363 end = round_up(end, 128);
364
365 drm_clflush_virt_range((void *)start, end - start);
366 } else {
367 drm_clflush_virt_range(addr, length);
368 }
369
370}
371
Daniel Vetterd174bd62012-03-25 19:47:40 +0200372/* Only difference to the fast-path function is that this can handle bit17
373 * and uses non-atomic copy and kmap functions. */
374static int
375shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
376 char __user *user_data,
377 bool page_do_bit17_swizzling, bool needs_clflush)
378{
379 char *vaddr;
380 int ret;
381
382 vaddr = kmap(page);
383 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200384 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
385 page_length,
386 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200387
388 if (page_do_bit17_swizzling)
389 ret = __copy_to_user_swizzled(user_data,
390 vaddr, shmem_page_offset,
391 page_length);
392 else
393 ret = __copy_to_user(user_data,
394 vaddr + shmem_page_offset,
395 page_length);
396 kunmap(page);
397
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100398 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200399}
400
Eric Anholteb014592009-03-10 11:44:52 -0700401static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200402i915_gem_shmem_pread(struct drm_device *dev,
403 struct drm_i915_gem_object *obj,
404 struct drm_i915_gem_pread *args,
405 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700406{
Daniel Vetter8461d222011-12-14 13:57:32 +0100407 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700408 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100409 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100410 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100411 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200412 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200413 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200414 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700415
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200416 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700417 remain = args->size;
418
Daniel Vetter8461d222011-12-14 13:57:32 +0100419 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700420
Daniel Vetter84897312012-03-25 19:47:31 +0200421 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
422 /* If we're not in the cpu read domain, set ourself into the gtt
423 * read domain and manually flush cachelines (if required). This
424 * optimizes for the case when the gpu will dirty the data
425 * anyway again before the next pread happens. */
426 if (obj->cache_level == I915_CACHE_NONE)
427 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200428 if (obj->gtt_space) {
429 ret = i915_gem_object_set_to_gtt_domain(obj, false);
430 if (ret)
431 return ret;
432 }
Daniel Vetter84897312012-03-25 19:47:31 +0200433 }
Eric Anholteb014592009-03-10 11:44:52 -0700434
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100435 ret = i915_gem_object_get_pages(obj);
436 if (ret)
437 return ret;
438
439 i915_gem_object_pin_pages(obj);
440
Eric Anholteb014592009-03-10 11:44:52 -0700441 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100442
Imre Deak67d5a502013-02-18 19:28:02 +0200443 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
444 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200445 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100446
447 if (remain <= 0)
448 break;
449
Eric Anholteb014592009-03-10 11:44:52 -0700450 /* Operation in this page
451 *
Eric Anholteb014592009-03-10 11:44:52 -0700452 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700453 * page_length = bytes to copy for this page
454 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100455 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700456 page_length = remain;
457 if ((shmem_page_offset + page_length) > PAGE_SIZE)
458 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700459
Daniel Vetter8461d222011-12-14 13:57:32 +0100460 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
461 (page_to_phys(page) & (1 << 17)) != 0;
462
Daniel Vetterd174bd62012-03-25 19:47:40 +0200463 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
464 user_data, page_do_bit17_swizzling,
465 needs_clflush);
466 if (ret == 0)
467 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700468
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200469 mutex_unlock(&dev->struct_mutex);
470
Daniel Vetter96d79b52012-03-25 19:47:36 +0200471 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200472 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200473 /* Userspace is tricking us, but we've already clobbered
474 * its pages with the prefault and promised to write the
475 * data up to the first fault. Hence ignore any errors
476 * and just continue. */
477 (void)ret;
478 prefaulted = 1;
479 }
480
Daniel Vetterd174bd62012-03-25 19:47:40 +0200481 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
482 user_data, page_do_bit17_swizzling,
483 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700484
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200485 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100486
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200487next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100488 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100489
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100490 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100491 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100492
Eric Anholteb014592009-03-10 11:44:52 -0700493 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100494 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700495 offset += page_length;
496 }
497
Chris Wilson4f27b752010-10-14 15:26:45 +0100498out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100499 i915_gem_object_unpin_pages(obj);
500
Eric Anholteb014592009-03-10 11:44:52 -0700501 return ret;
502}
503
Eric Anholt673a3942008-07-30 12:06:12 -0700504/**
505 * Reads data from the object referenced by handle.
506 *
507 * On error, the contents of *data are undefined.
508 */
509int
510i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000511 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700512{
513 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000514 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100515 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700516
Chris Wilson51311d02010-11-17 09:10:42 +0000517 if (args->size == 0)
518 return 0;
519
520 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200521 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000522 args->size))
523 return -EFAULT;
524
Chris Wilson4f27b752010-10-14 15:26:45 +0100525 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100526 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100527 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700528
Chris Wilson05394f32010-11-08 19:18:58 +0000529 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000530 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100531 ret = -ENOENT;
532 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100533 }
Eric Anholt673a3942008-07-30 12:06:12 -0700534
Chris Wilson7dcd2492010-09-26 20:21:44 +0100535 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000536 if (args->offset > obj->base.size ||
537 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100538 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100539 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100540 }
541
Daniel Vetter1286ff72012-05-10 15:25:09 +0200542 /* prime objects have no backing filp to GEM pread/pwrite
543 * pages from.
544 */
545 if (!obj->base.filp) {
546 ret = -EINVAL;
547 goto out;
548 }
549
Chris Wilsondb53a302011-02-03 11:57:46 +0000550 trace_i915_gem_object_pread(obj, args->offset, args->size);
551
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200552 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700553
Chris Wilson35b62a82010-09-26 20:23:38 +0100554out:
Chris Wilson05394f32010-11-08 19:18:58 +0000555 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100556unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100557 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700558 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700559}
560
Keith Packard0839ccb2008-10-30 19:38:48 -0700561/* This is the fast write path which cannot handle
562 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700563 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700564
Keith Packard0839ccb2008-10-30 19:38:48 -0700565static inline int
566fast_user_write(struct io_mapping *mapping,
567 loff_t page_base, int page_offset,
568 char __user *user_data,
569 int length)
570{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700571 void __iomem *vaddr_atomic;
572 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700573 unsigned long unwritten;
574
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700575 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700576 /* We can use the cpu mem copy function because this is X86. */
577 vaddr = (void __force*)vaddr_atomic + page_offset;
578 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700579 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700580 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100581 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700582}
583
Eric Anholt3de09aa2009-03-09 09:42:23 -0700584/**
585 * This is the fast pwrite path, where we copy the data directly from the
586 * user into the GTT, uncached.
587 */
Eric Anholt673a3942008-07-30 12:06:12 -0700588static int
Chris Wilson05394f32010-11-08 19:18:58 +0000589i915_gem_gtt_pwrite_fast(struct drm_device *dev,
590 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700591 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000592 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700593{
Keith Packard0839ccb2008-10-30 19:38:48 -0700594 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700595 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700596 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700597 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200598 int page_offset, page_length, ret;
599
Chris Wilson86a1ee22012-08-11 15:41:04 +0100600 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200601 if (ret)
602 goto out;
603
604 ret = i915_gem_object_set_to_gtt_domain(obj, true);
605 if (ret)
606 goto out_unpin;
607
608 ret = i915_gem_object_put_fence(obj);
609 if (ret)
610 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700611
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200612 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700613 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700614
Chris Wilson05394f32010-11-08 19:18:58 +0000615 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700616
617 while (remain > 0) {
618 /* Operation in this page
619 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700620 * page_base = page offset within aperture
621 * page_offset = offset within page
622 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700623 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100624 page_base = offset & PAGE_MASK;
625 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700626 page_length = remain;
627 if ((page_offset + remain) > PAGE_SIZE)
628 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700629
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700631 * source page isn't available. Return the error and we'll
632 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700633 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800634 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200635 page_offset, user_data, page_length)) {
636 ret = -EFAULT;
637 goto out_unpin;
638 }
Eric Anholt673a3942008-07-30 12:06:12 -0700639
Keith Packard0839ccb2008-10-30 19:38:48 -0700640 remain -= page_length;
641 user_data += page_length;
642 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700643 }
Eric Anholt673a3942008-07-30 12:06:12 -0700644
Daniel Vetter935aaa62012-03-25 19:47:35 +0200645out_unpin:
646 i915_gem_object_unpin(obj);
647out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700648 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700649}
650
Daniel Vetterd174bd62012-03-25 19:47:40 +0200651/* Per-page copy function for the shmem pwrite fastpath.
652 * Flushes invalid cachelines before writing to the target if
653 * needs_clflush_before is set and flushes out any written cachelines after
654 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700655static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200656shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
657 char __user *user_data,
658 bool page_do_bit17_swizzling,
659 bool needs_clflush_before,
660 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700661{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200662 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700663 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700664
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200665 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200666 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700667
Daniel Vetterd174bd62012-03-25 19:47:40 +0200668 vaddr = kmap_atomic(page);
669 if (needs_clflush_before)
670 drm_clflush_virt_range(vaddr + shmem_page_offset,
671 page_length);
672 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
673 user_data,
674 page_length);
675 if (needs_clflush_after)
676 drm_clflush_virt_range(vaddr + shmem_page_offset,
677 page_length);
678 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700679
Chris Wilson755d2212012-09-04 21:02:55 +0100680 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700681}
682
Daniel Vetterd174bd62012-03-25 19:47:40 +0200683/* Only difference to the fast-path function is that this can handle bit17
684 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700685static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200686shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
687 char __user *user_data,
688 bool page_do_bit17_swizzling,
689 bool needs_clflush_before,
690 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700691{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692 char *vaddr;
693 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700694
Daniel Vetterd174bd62012-03-25 19:47:40 +0200695 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200696 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200697 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
698 page_length,
699 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200700 if (page_do_bit17_swizzling)
701 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100702 user_data,
703 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200704 else
705 ret = __copy_from_user(vaddr + shmem_page_offset,
706 user_data,
707 page_length);
708 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200709 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
710 page_length,
711 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200712 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100713
Chris Wilson755d2212012-09-04 21:02:55 +0100714 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700715}
716
Eric Anholt40123c12009-03-09 13:42:30 -0700717static int
Daniel Vettere244a442012-03-25 19:47:28 +0200718i915_gem_shmem_pwrite(struct drm_device *dev,
719 struct drm_i915_gem_object *obj,
720 struct drm_i915_gem_pwrite *args,
721 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700722{
Eric Anholt40123c12009-03-09 13:42:30 -0700723 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100724 loff_t offset;
725 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100726 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100727 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200728 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200729 int needs_clflush_after = 0;
730 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200731 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700732
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200733 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700734 remain = args->size;
735
Daniel Vetter8c599672011-12-14 13:57:31 +0100736 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700737
Daniel Vetter58642882012-03-25 19:47:37 +0200738 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
739 /* If we're not in the cpu write domain, set ourself into the gtt
740 * write domain and manually flush cachelines (if required). This
741 * optimizes for the case when the gpu will use the data
742 * right away and we therefore have to clflush anyway. */
743 if (obj->cache_level == I915_CACHE_NONE)
744 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200745 if (obj->gtt_space) {
746 ret = i915_gem_object_set_to_gtt_domain(obj, true);
747 if (ret)
748 return ret;
749 }
Daniel Vetter58642882012-03-25 19:47:37 +0200750 }
751 /* Same trick applies for invalidate partially written cachelines before
752 * writing. */
753 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
754 && obj->cache_level == I915_CACHE_NONE)
755 needs_clflush_before = 1;
756
Chris Wilson755d2212012-09-04 21:02:55 +0100757 ret = i915_gem_object_get_pages(obj);
758 if (ret)
759 return ret;
760
761 i915_gem_object_pin_pages(obj);
762
Eric Anholt40123c12009-03-09 13:42:30 -0700763 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000764 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700765
Imre Deak67d5a502013-02-18 19:28:02 +0200766 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
767 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200768 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200769 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100770
Chris Wilson9da3da62012-06-01 15:20:22 +0100771 if (remain <= 0)
772 break;
773
Eric Anholt40123c12009-03-09 13:42:30 -0700774 /* Operation in this page
775 *
Eric Anholt40123c12009-03-09 13:42:30 -0700776 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700777 * page_length = bytes to copy for this page
778 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100779 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700780
781 page_length = remain;
782 if ((shmem_page_offset + page_length) > PAGE_SIZE)
783 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700784
Daniel Vetter58642882012-03-25 19:47:37 +0200785 /* If we don't overwrite a cacheline completely we need to be
786 * careful to have up-to-date data by first clflushing. Don't
787 * overcomplicate things and flush the entire patch. */
788 partial_cacheline_write = needs_clflush_before &&
789 ((shmem_page_offset | page_length)
790 & (boot_cpu_data.x86_clflush_size - 1));
791
Daniel Vetter8c599672011-12-14 13:57:31 +0100792 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
793 (page_to_phys(page) & (1 << 17)) != 0;
794
Daniel Vetterd174bd62012-03-25 19:47:40 +0200795 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
796 user_data, page_do_bit17_swizzling,
797 partial_cacheline_write,
798 needs_clflush_after);
799 if (ret == 0)
800 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700801
Daniel Vettere244a442012-03-25 19:47:28 +0200802 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200803 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200804 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
805 user_data, page_do_bit17_swizzling,
806 partial_cacheline_write,
807 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700808
Daniel Vettere244a442012-03-25 19:47:28 +0200809 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100810
Daniel Vettere244a442012-03-25 19:47:28 +0200811next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100812 set_page_dirty(page);
813 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100814
Chris Wilson755d2212012-09-04 21:02:55 +0100815 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100816 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100817
Eric Anholt40123c12009-03-09 13:42:30 -0700818 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100819 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700820 offset += page_length;
821 }
822
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100823out:
Chris Wilson755d2212012-09-04 21:02:55 +0100824 i915_gem_object_unpin_pages(obj);
825
Daniel Vettere244a442012-03-25 19:47:28 +0200826 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100827 /*
828 * Fixup: Flush cpu caches in case we didn't flush the dirty
829 * cachelines in-line while writing and the object moved
830 * out of the cpu write domain while we've dropped the lock.
831 */
832 if (!needs_clflush_after &&
833 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vettere244a442012-03-25 19:47:28 +0200834 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800835 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200836 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100837 }
Eric Anholt40123c12009-03-09 13:42:30 -0700838
Daniel Vetter58642882012-03-25 19:47:37 +0200839 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800840 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200841
Eric Anholt40123c12009-03-09 13:42:30 -0700842 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700843}
844
845/**
846 * Writes data to the object referenced by handle.
847 *
848 * On error, the contents of the buffer that were to be modified are undefined.
849 */
850int
851i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100852 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700853{
854 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000855 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000856 int ret;
857
858 if (args->size == 0)
859 return 0;
860
861 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200862 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000863 args->size))
864 return -EFAULT;
865
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200866 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
Daniel Vetterf56f8212012-03-25 19:47:41 +0200867 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000868 if (ret)
869 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700870
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100871 ret = i915_mutex_lock_interruptible(dev);
872 if (ret)
873 return ret;
874
Chris Wilson05394f32010-11-08 19:18:58 +0000875 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000876 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100877 ret = -ENOENT;
878 goto unlock;
879 }
Eric Anholt673a3942008-07-30 12:06:12 -0700880
Chris Wilson7dcd2492010-09-26 20:21:44 +0100881 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000882 if (args->offset > obj->base.size ||
883 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100884 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100885 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100886 }
887
Daniel Vetter1286ff72012-05-10 15:25:09 +0200888 /* prime objects have no backing filp to GEM pread/pwrite
889 * pages from.
890 */
891 if (!obj->base.filp) {
892 ret = -EINVAL;
893 goto out;
894 }
895
Chris Wilsondb53a302011-02-03 11:57:46 +0000896 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
897
Daniel Vetter935aaa62012-03-25 19:47:35 +0200898 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700899 /* We can only do the GTT pwrite on untiled buffers, as otherwise
900 * it would end up going through the fenced access, and we'll get
901 * different detiling behavior between reading and writing.
902 * pread/pwrite currently are reading and writing from the CPU
903 * perspective, requiring manual detiling by the client.
904 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100905 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100906 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100907 goto out;
908 }
909
Chris Wilson86a1ee22012-08-11 15:41:04 +0100910 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200911 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100912 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100913 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200914 /* Note that the gtt paths might fail with non-page-backed user
915 * pointers (e.g. gtt mappings when moving data between
916 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700917 }
Eric Anholt673a3942008-07-30 12:06:12 -0700918
Chris Wilson86a1ee22012-08-11 15:41:04 +0100919 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200920 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100921
Chris Wilson35b62a82010-09-26 20:23:38 +0100922out:
Chris Wilson05394f32010-11-08 19:18:58 +0000923 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100924unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100925 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700926 return ret;
927}
928
Chris Wilsonb3612372012-08-24 09:35:08 +0100929int
Daniel Vetter33196de2012-11-14 17:14:05 +0100930i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100931 bool interruptible)
932{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100933 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100934 /* Non-interruptible callers can't handle -EAGAIN, hence return
935 * -EIO unconditionally for these. */
936 if (!interruptible)
937 return -EIO;
938
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100939 /* Recovery complete, but the reset failed ... */
940 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100941 return -EIO;
942
943 return -EAGAIN;
944 }
945
946 return 0;
947}
948
949/*
950 * Compare seqno against outstanding lazy request. Emit a request if they are
951 * equal.
952 */
953static int
954i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
955{
956 int ret;
957
958 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
959
960 ret = 0;
961 if (seqno == ring->outstanding_lazy_request)
962 ret = i915_add_request(ring, NULL, NULL);
963
964 return ret;
965}
966
967/**
968 * __wait_seqno - wait until execution of seqno has finished
969 * @ring: the ring expected to report seqno
970 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100971 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100972 * @interruptible: do an interruptible wait (normally yes)
973 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
974 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100975 * Note: It is of utmost importance that the passed in seqno and reset_counter
976 * values have been read by the caller in an smp safe manner. Where read-side
977 * locks are involved, it is sufficient to read the reset_counter before
978 * unlocking the lock that protects the seqno. For lockless tricks, the
979 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
980 * inserted.
981 *
Chris Wilsonb3612372012-08-24 09:35:08 +0100982 * Returns 0 if the seqno was found within the alloted time. Else returns the
983 * errno with remaining time filled in timeout argument.
984 */
985static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +0100986 unsigned reset_counter,
Chris Wilsonb3612372012-08-24 09:35:08 +0100987 bool interruptible, struct timespec *timeout)
988{
989 drm_i915_private_t *dev_priv = ring->dev->dev_private;
990 struct timespec before, now, wait_time={1,0};
991 unsigned long timeout_jiffies;
992 long end;
993 bool wait_forever = true;
994 int ret;
995
996 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
997 return 0;
998
999 trace_i915_gem_request_wait_begin(ring, seqno);
1000
1001 if (timeout != NULL) {
1002 wait_time = *timeout;
1003 wait_forever = false;
1004 }
1005
1006 timeout_jiffies = timespec_to_jiffies(&wait_time);
1007
1008 if (WARN_ON(!ring->irq_get(ring)))
1009 return -ENODEV;
1010
1011 /* Record current time in case interrupted by signal, or wedged * */
1012 getrawmonotonic(&before);
1013
1014#define EXIT_COND \
1015 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
Daniel Vetterf69061b2012-12-06 09:01:42 +01001016 i915_reset_in_progress(&dev_priv->gpu_error) || \
1017 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilsonb3612372012-08-24 09:35:08 +01001018 do {
1019 if (interruptible)
1020 end = wait_event_interruptible_timeout(ring->irq_queue,
1021 EXIT_COND,
1022 timeout_jiffies);
1023 else
1024 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1025 timeout_jiffies);
1026
Daniel Vetterf69061b2012-12-06 09:01:42 +01001027 /* We need to check whether any gpu reset happened in between
1028 * the caller grabbing the seqno and now ... */
1029 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1030 end = -EAGAIN;
1031
1032 /* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
1033 * gone. */
Daniel Vetter33196de2012-11-14 17:14:05 +01001034 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001035 if (ret)
1036 end = ret;
1037 } while (end == 0 && wait_forever);
1038
1039 getrawmonotonic(&now);
1040
1041 ring->irq_put(ring);
1042 trace_i915_gem_request_wait_end(ring, seqno);
1043#undef EXIT_COND
1044
1045 if (timeout) {
1046 struct timespec sleep_time = timespec_sub(now, before);
1047 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001048 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1049 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001050 }
1051
1052 switch (end) {
1053 case -EIO:
1054 case -EAGAIN: /* Wedged */
1055 case -ERESTARTSYS: /* Signal */
1056 return (int)end;
1057 case 0: /* Timeout */
Chris Wilsonb3612372012-08-24 09:35:08 +01001058 return -ETIME;
1059 default: /* Completed */
1060 WARN_ON(end < 0); /* We're not aware of other errors */
1061 return 0;
1062 }
1063}
1064
1065/**
1066 * Waits for a sequence number to be signaled, and cleans up the
1067 * request and object lists appropriately for that event.
1068 */
1069int
1070i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1071{
1072 struct drm_device *dev = ring->dev;
1073 struct drm_i915_private *dev_priv = dev->dev_private;
1074 bool interruptible = dev_priv->mm.interruptible;
1075 int ret;
1076
1077 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1078 BUG_ON(seqno == 0);
1079
Daniel Vetter33196de2012-11-14 17:14:05 +01001080 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001081 if (ret)
1082 return ret;
1083
1084 ret = i915_gem_check_olr(ring, seqno);
1085 if (ret)
1086 return ret;
1087
Daniel Vetterf69061b2012-12-06 09:01:42 +01001088 return __wait_seqno(ring, seqno,
1089 atomic_read(&dev_priv->gpu_error.reset_counter),
1090 interruptible, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001091}
1092
1093/**
1094 * Ensures that all rendering to the object has completed and the object is
1095 * safe to unbind from the GTT or access from the CPU.
1096 */
1097static __must_check int
1098i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1099 bool readonly)
1100{
1101 struct intel_ring_buffer *ring = obj->ring;
1102 u32 seqno;
1103 int ret;
1104
1105 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1106 if (seqno == 0)
1107 return 0;
1108
1109 ret = i915_wait_seqno(ring, seqno);
1110 if (ret)
1111 return ret;
1112
1113 i915_gem_retire_requests_ring(ring);
1114
1115 /* Manually manage the write flush as we may have not yet
1116 * retired the buffer.
1117 */
1118 if (obj->last_write_seqno &&
1119 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1120 obj->last_write_seqno = 0;
1121 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1122 }
1123
1124 return 0;
1125}
1126
Chris Wilson3236f572012-08-24 09:35:09 +01001127/* A nonblocking variant of the above wait. This is a highly dangerous routine
1128 * as the object state may change during this call.
1129 */
1130static __must_check int
1131i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1132 bool readonly)
1133{
1134 struct drm_device *dev = obj->base.dev;
1135 struct drm_i915_private *dev_priv = dev->dev_private;
1136 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001137 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001138 u32 seqno;
1139 int ret;
1140
1141 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1142 BUG_ON(!dev_priv->mm.interruptible);
1143
1144 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1145 if (seqno == 0)
1146 return 0;
1147
Daniel Vetter33196de2012-11-14 17:14:05 +01001148 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001149 if (ret)
1150 return ret;
1151
1152 ret = i915_gem_check_olr(ring, seqno);
1153 if (ret)
1154 return ret;
1155
Daniel Vetterf69061b2012-12-06 09:01:42 +01001156 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001157 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf69061b2012-12-06 09:01:42 +01001158 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilson3236f572012-08-24 09:35:09 +01001159 mutex_lock(&dev->struct_mutex);
1160
1161 i915_gem_retire_requests_ring(ring);
1162
1163 /* Manually manage the write flush as we may have not yet
1164 * retired the buffer.
1165 */
1166 if (obj->last_write_seqno &&
1167 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1168 obj->last_write_seqno = 0;
1169 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1170 }
1171
1172 return ret;
1173}
1174
Eric Anholt673a3942008-07-30 12:06:12 -07001175/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001176 * Called when user space prepares to use an object with the CPU, either
1177 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001178 */
1179int
1180i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001181 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001182{
1183 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001184 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001185 uint32_t read_domains = args->read_domains;
1186 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001187 int ret;
1188
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001189 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001190 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001191 return -EINVAL;
1192
Chris Wilson21d509e2009-06-06 09:46:02 +01001193 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001194 return -EINVAL;
1195
1196 /* Having something in the write domain implies it's in the read
1197 * domain, and only that read domain. Enforce that in the request.
1198 */
1199 if (write_domain != 0 && read_domains != write_domain)
1200 return -EINVAL;
1201
Chris Wilson76c1dec2010-09-25 11:22:51 +01001202 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001203 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001204 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001205
Chris Wilson05394f32010-11-08 19:18:58 +00001206 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001207 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001208 ret = -ENOENT;
1209 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001210 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001211
Chris Wilson3236f572012-08-24 09:35:09 +01001212 /* Try to flush the object off the GPU without holding the lock.
1213 * We will repeat the flush holding the lock in the normal manner
1214 * to catch cases where we are gazumped.
1215 */
1216 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1217 if (ret)
1218 goto unref;
1219
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001220 if (read_domains & I915_GEM_DOMAIN_GTT) {
1221 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001222
1223 /* Silently promote "you're not bound, there was nothing to do"
1224 * to success, since the client was just asking us to
1225 * make sure everything was done.
1226 */
1227 if (ret == -EINVAL)
1228 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001229 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001230 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001231 }
1232
Chris Wilson3236f572012-08-24 09:35:09 +01001233unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001234 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001235unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001236 mutex_unlock(&dev->struct_mutex);
1237 return ret;
1238}
1239
1240/**
1241 * Called when user space has done writes to this buffer
1242 */
1243int
1244i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001245 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001246{
1247 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001248 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001249 int ret = 0;
1250
Chris Wilson76c1dec2010-09-25 11:22:51 +01001251 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001252 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001253 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001254
Chris Wilson05394f32010-11-08 19:18:58 +00001255 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001256 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001257 ret = -ENOENT;
1258 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001259 }
1260
Eric Anholt673a3942008-07-30 12:06:12 -07001261 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001262 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001263 i915_gem_object_flush_cpu_write_domain(obj);
1264
Chris Wilson05394f32010-11-08 19:18:58 +00001265 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001266unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001267 mutex_unlock(&dev->struct_mutex);
1268 return ret;
1269}
1270
1271/**
1272 * Maps the contents of an object, returning the address it is mapped
1273 * into.
1274 *
1275 * While the mapping holds a reference on the contents of the object, it doesn't
1276 * imply a ref on the object itself.
1277 */
1278int
1279i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001280 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001281{
1282 struct drm_i915_gem_mmap *args = data;
1283 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001284 unsigned long addr;
1285
Chris Wilson05394f32010-11-08 19:18:58 +00001286 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001287 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001288 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001289
Daniel Vetter1286ff72012-05-10 15:25:09 +02001290 /* prime objects have no backing filp to GEM mmap
1291 * pages from.
1292 */
1293 if (!obj->filp) {
1294 drm_gem_object_unreference_unlocked(obj);
1295 return -EINVAL;
1296 }
1297
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001298 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001299 PROT_READ | PROT_WRITE, MAP_SHARED,
1300 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001301 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001302 if (IS_ERR((void *)addr))
1303 return addr;
1304
1305 args->addr_ptr = (uint64_t) addr;
1306
1307 return 0;
1308}
1309
Jesse Barnesde151cf2008-11-12 10:03:55 -08001310/**
1311 * i915_gem_fault - fault a page into the GTT
1312 * vma: VMA in question
1313 * vmf: fault info
1314 *
1315 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1316 * from userspace. The fault handler takes care of binding the object to
1317 * the GTT (if needed), allocating and programming a fence register (again,
1318 * only if needed based on whether the old reg is still valid or the object
1319 * is tiled) and inserting a new PTE into the faulting process.
1320 *
1321 * Note that the faulting process may involve evicting existing objects
1322 * from the GTT and/or fence registers to make room. So performance may
1323 * suffer if the GTT working set is large or there are few fence registers
1324 * left.
1325 */
1326int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1327{
Chris Wilson05394f32010-11-08 19:18:58 +00001328 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1329 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001330 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001331 pgoff_t page_offset;
1332 unsigned long pfn;
1333 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001334 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001335
1336 /* We don't use vmf->pgoff since that has the fake offset */
1337 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1338 PAGE_SHIFT;
1339
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001340 ret = i915_mutex_lock_interruptible(dev);
1341 if (ret)
1342 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001343
Chris Wilsondb53a302011-02-03 11:57:46 +00001344 trace_i915_gem_object_fault(obj, page_offset, true, write);
1345
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001346 /* Access to snoopable pages through the GTT is incoherent. */
1347 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1348 ret = -EINVAL;
1349 goto unlock;
1350 }
1351
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001352 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001353 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001354 if (ret)
1355 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001356
Chris Wilsonc9839302012-11-20 10:45:17 +00001357 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1358 if (ret)
1359 goto unpin;
1360
1361 ret = i915_gem_object_get_fence(obj);
1362 if (ret)
1363 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001364
Chris Wilson6299f992010-11-24 12:23:44 +00001365 obj->fault_mappable = true;
1366
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001367 pfn = ((dev_priv->gtt.mappable_base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001368 page_offset;
1369
1370 /* Finally, remap it using the new GTT offset */
1371 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001372unpin:
1373 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001374unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001375 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001376out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001377 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001378 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001379 /* If this -EIO is due to a gpu hang, give the reset code a
1380 * chance to clean up the mess. Otherwise return the proper
1381 * SIGBUS. */
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001382 if (i915_terminally_wedged(&dev_priv->gpu_error))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001383 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001384 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001385 /* Give the error handler a chance to run and move the
1386 * objects off the GPU active list. Next time we service the
1387 * fault, we should be able to transition the page into the
1388 * GTT without touching the GPU (and so avoid further
1389 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1390 * with coherency, just lost writes.
1391 */
Chris Wilson045e7692010-11-07 09:18:22 +00001392 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001393 case 0:
1394 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001395 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001396 case -EBUSY:
1397 /*
1398 * EBUSY is ok: this just means that another thread
1399 * already did the job.
1400 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001401 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001402 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001403 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001404 case -ENOSPC:
1405 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001406 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001407 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001408 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001409 }
1410}
1411
1412/**
Chris Wilson901782b2009-07-10 08:18:50 +01001413 * i915_gem_release_mmap - remove physical page mappings
1414 * @obj: obj in question
1415 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001416 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001417 * relinquish ownership of the pages back to the system.
1418 *
1419 * It is vital that we remove the page mapping if we have mapped a tiled
1420 * object through the GTT and then lose the fence register due to
1421 * resource pressure. Similarly if the object has been moved out of the
1422 * aperture, than pages mapped into userspace must be revoked. Removing the
1423 * mapping will then trigger a page fault on the next user access, allowing
1424 * fixup by i915_gem_fault().
1425 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001426void
Chris Wilson05394f32010-11-08 19:18:58 +00001427i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001428{
Chris Wilson6299f992010-11-24 12:23:44 +00001429 if (!obj->fault_mappable)
1430 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001431
Chris Wilsonf6e47882011-03-20 21:09:12 +00001432 if (obj->base.dev->dev_mapping)
1433 unmap_mapping_range(obj->base.dev->dev_mapping,
1434 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1435 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001436
Chris Wilson6299f992010-11-24 12:23:44 +00001437 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001438}
1439
Imre Deak0fa87792013-01-07 21:47:35 +02001440uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001441i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001442{
Chris Wilsone28f8712011-07-18 13:11:49 -07001443 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001444
1445 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001446 tiling_mode == I915_TILING_NONE)
1447 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001448
1449 /* Previous chips need a power-of-two fence region when tiling */
1450 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001451 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001452 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001453 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001454
Chris Wilsone28f8712011-07-18 13:11:49 -07001455 while (gtt_size < size)
1456 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001457
Chris Wilsone28f8712011-07-18 13:11:49 -07001458 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001459}
1460
Jesse Barnesde151cf2008-11-12 10:03:55 -08001461/**
1462 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1463 * @obj: object to check
1464 *
1465 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001466 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001467 */
Imre Deakd8651102013-01-07 21:47:33 +02001468uint32_t
1469i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1470 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001471{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001472 /*
1473 * Minimum alignment is 4k (GTT page size), but might be greater
1474 * if a fence register is needed for the object.
1475 */
Imre Deakd8651102013-01-07 21:47:33 +02001476 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001477 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001478 return 4096;
1479
1480 /*
1481 * Previous chips need to be aligned to the size of the smallest
1482 * fence register that can contain the object.
1483 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001484 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001485}
1486
Chris Wilsond8cb5082012-08-11 15:41:03 +01001487static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1488{
1489 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1490 int ret;
1491
1492 if (obj->base.map_list.map)
1493 return 0;
1494
Daniel Vetterda494d72012-12-20 15:11:16 +01001495 dev_priv->mm.shrinker_no_lock_stealing = true;
1496
Chris Wilsond8cb5082012-08-11 15:41:03 +01001497 ret = drm_gem_create_mmap_offset(&obj->base);
1498 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001499 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001500
1501 /* Badly fragmented mmap space? The only way we can recover
1502 * space is by destroying unwanted objects. We can't randomly release
1503 * mmap_offsets as userspace expects them to be persistent for the
1504 * lifetime of the objects. The closest we can is to release the
1505 * offsets on purgeable objects by truncating it and marking it purged,
1506 * which prevents userspace from ever using that object again.
1507 */
1508 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1509 ret = drm_gem_create_mmap_offset(&obj->base);
1510 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001511 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001512
1513 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001514 ret = drm_gem_create_mmap_offset(&obj->base);
1515out:
1516 dev_priv->mm.shrinker_no_lock_stealing = false;
1517
1518 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001519}
1520
1521static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1522{
1523 if (!obj->base.map_list.map)
1524 return;
1525
1526 drm_gem_free_mmap_offset(&obj->base);
1527}
1528
Jesse Barnesde151cf2008-11-12 10:03:55 -08001529int
Dave Airlieff72145b2011-02-07 12:16:14 +10001530i915_gem_mmap_gtt(struct drm_file *file,
1531 struct drm_device *dev,
1532 uint32_t handle,
1533 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001534{
Chris Wilsonda761a62010-10-27 17:37:08 +01001535 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001536 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001537 int ret;
1538
Chris Wilson76c1dec2010-09-25 11:22:51 +01001539 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001540 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001541 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001542
Dave Airlieff72145b2011-02-07 12:16:14 +10001543 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001544 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001545 ret = -ENOENT;
1546 goto unlock;
1547 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001548
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001549 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001550 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001551 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001552 }
1553
Chris Wilson05394f32010-11-08 19:18:58 +00001554 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001555 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001556 ret = -EINVAL;
1557 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001558 }
1559
Chris Wilsond8cb5082012-08-11 15:41:03 +01001560 ret = i915_gem_object_create_mmap_offset(obj);
1561 if (ret)
1562 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001563
Dave Airlieff72145b2011-02-07 12:16:14 +10001564 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001565
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001566out:
Chris Wilson05394f32010-11-08 19:18:58 +00001567 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001568unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001569 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001570 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001571}
1572
Dave Airlieff72145b2011-02-07 12:16:14 +10001573/**
1574 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1575 * @dev: DRM device
1576 * @data: GTT mapping ioctl data
1577 * @file: GEM object info
1578 *
1579 * Simply returns the fake offset to userspace so it can mmap it.
1580 * The mmap call will end up in drm_gem_mmap(), which will set things
1581 * up so we can get faults in the handler above.
1582 *
1583 * The fault handler will take care of binding the object into the GTT
1584 * (since it may have been evicted to make room for something), allocating
1585 * a fence register, and mapping the appropriate aperture address into
1586 * userspace.
1587 */
1588int
1589i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1590 struct drm_file *file)
1591{
1592 struct drm_i915_gem_mmap_gtt *args = data;
1593
Dave Airlieff72145b2011-02-07 12:16:14 +10001594 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1595}
1596
Daniel Vetter225067e2012-08-20 10:23:20 +02001597/* Immediately discard the backing storage */
1598static void
1599i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001600{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001601 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001602
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001603 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001604
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001605 if (obj->base.filp == NULL)
1606 return;
1607
Daniel Vetter225067e2012-08-20 10:23:20 +02001608 /* Our goal here is to return as much of the memory as
1609 * is possible back to the system as we are called from OOM.
1610 * To do this we must instruct the shmfs to drop all of its
1611 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001612 */
Al Viro496ad9a2013-01-23 17:07:38 -05001613 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001614 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001615
Daniel Vetter225067e2012-08-20 10:23:20 +02001616 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001617}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001618
Daniel Vetter225067e2012-08-20 10:23:20 +02001619static inline int
1620i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1621{
1622 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001623}
1624
Chris Wilson5cdf5882010-09-27 15:51:07 +01001625static void
Chris Wilson05394f32010-11-08 19:18:58 +00001626i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001627{
Imre Deak90797e62013-02-18 19:28:03 +02001628 struct sg_page_iter sg_iter;
1629 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001630
Chris Wilson05394f32010-11-08 19:18:58 +00001631 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001632
Chris Wilson6c085a72012-08-20 11:40:46 +02001633 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1634 if (ret) {
1635 /* In the event of a disaster, abandon all caches and
1636 * hope for the best.
1637 */
1638 WARN_ON(ret != -EIO);
1639 i915_gem_clflush_object(obj);
1640 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1641 }
1642
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001643 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001644 i915_gem_object_save_bit_17_swizzle(obj);
1645
Chris Wilson05394f32010-11-08 19:18:58 +00001646 if (obj->madv == I915_MADV_DONTNEED)
1647 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001648
Imre Deak90797e62013-02-18 19:28:03 +02001649 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001650 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001651
Chris Wilson05394f32010-11-08 19:18:58 +00001652 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001653 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001654
Chris Wilson05394f32010-11-08 19:18:58 +00001655 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001656 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001657
Chris Wilson9da3da62012-06-01 15:20:22 +01001658 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001659 }
Chris Wilson05394f32010-11-08 19:18:58 +00001660 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001661
Chris Wilson9da3da62012-06-01 15:20:22 +01001662 sg_free_table(obj->pages);
1663 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001664}
1665
Chris Wilsondd624af2013-01-15 12:39:35 +00001666int
Chris Wilson37e680a2012-06-07 15:38:42 +01001667i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1668{
1669 const struct drm_i915_gem_object_ops *ops = obj->ops;
1670
Chris Wilson2f745ad2012-09-04 21:02:58 +01001671 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001672 return 0;
1673
1674 BUG_ON(obj->gtt_space);
1675
Chris Wilsona5570172012-09-04 21:02:54 +01001676 if (obj->pages_pin_count)
1677 return -EBUSY;
1678
Chris Wilsona2165e32012-12-03 11:49:00 +00001679 /* ->put_pages might need to allocate memory for the bit17 swizzle
1680 * array, hence protect them from being reaped by removing them from gtt
1681 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001682 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001683
Chris Wilson37e680a2012-06-07 15:38:42 +01001684 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001685 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001686
Chris Wilson6c085a72012-08-20 11:40:46 +02001687 if (i915_gem_object_is_purgeable(obj))
1688 i915_gem_object_truncate(obj);
1689
1690 return 0;
1691}
1692
1693static long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001694__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1695 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001696{
1697 struct drm_i915_gem_object *obj, *next;
1698 long count = 0;
1699
1700 list_for_each_entry_safe(obj, next,
1701 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001702 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001703 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001704 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001705 count += obj->base.size >> PAGE_SHIFT;
1706 if (count >= target)
1707 return count;
1708 }
1709 }
1710
1711 list_for_each_entry_safe(obj, next,
1712 &dev_priv->mm.inactive_list,
1713 mm_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001714 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson6c085a72012-08-20 11:40:46 +02001715 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001716 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001717 count += obj->base.size >> PAGE_SHIFT;
1718 if (count >= target)
1719 return count;
1720 }
1721 }
1722
1723 return count;
1724}
1725
Daniel Vetter93927ca2013-01-10 18:03:00 +01001726static long
1727i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1728{
1729 return __i915_gem_shrink(dev_priv, target, true);
1730}
1731
Chris Wilson6c085a72012-08-20 11:40:46 +02001732static void
1733i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1734{
1735 struct drm_i915_gem_object *obj, *next;
1736
1737 i915_gem_evict_everything(dev_priv->dev);
1738
Ben Widawsky35c20a62013-05-31 11:28:48 -07001739 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1740 global_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001741 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001742}
1743
Chris Wilson37e680a2012-06-07 15:38:42 +01001744static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001745i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001746{
Chris Wilson6c085a72012-08-20 11:40:46 +02001747 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001748 int page_count, i;
1749 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001750 struct sg_table *st;
1751 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001752 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001753 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001754 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001755 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001756
Chris Wilson6c085a72012-08-20 11:40:46 +02001757 /* Assert that the object is not currently in any GPU domain. As it
1758 * wasn't in the GTT, there shouldn't be any way it could have been in
1759 * a GPU cache
1760 */
1761 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1762 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1763
Chris Wilson9da3da62012-06-01 15:20:22 +01001764 st = kmalloc(sizeof(*st), GFP_KERNEL);
1765 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001766 return -ENOMEM;
1767
Chris Wilson9da3da62012-06-01 15:20:22 +01001768 page_count = obj->base.size / PAGE_SIZE;
1769 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1770 sg_free_table(st);
1771 kfree(st);
1772 return -ENOMEM;
1773 }
1774
1775 /* Get the list of pages out of our struct file. They'll be pinned
1776 * at this point until we release them.
1777 *
1778 * Fail silently without starting the shrinker
1779 */
Al Viro496ad9a2013-01-23 17:07:38 -05001780 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001781 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001782 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001783 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001784 sg = st->sgl;
1785 st->nents = 0;
1786 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001787 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1788 if (IS_ERR(page)) {
1789 i915_gem_purge(dev_priv, page_count);
1790 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1791 }
1792 if (IS_ERR(page)) {
1793 /* We've tried hard to allocate the memory by reaping
1794 * our own buffer, now let the real VM do its job and
1795 * go down in flames if truly OOM.
1796 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001797 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001798 gfp |= __GFP_IO | __GFP_WAIT;
1799
1800 i915_gem_shrink_all(dev_priv);
1801 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1802 if (IS_ERR(page))
1803 goto err_pages;
1804
Linus Torvaldscaf49192012-12-10 10:51:16 -08001805 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001806 gfp &= ~(__GFP_IO | __GFP_WAIT);
1807 }
Eric Anholt673a3942008-07-30 12:06:12 -07001808
Imre Deak90797e62013-02-18 19:28:03 +02001809 if (!i || page_to_pfn(page) != last_pfn + 1) {
1810 if (i)
1811 sg = sg_next(sg);
1812 st->nents++;
1813 sg_set_page(sg, page, PAGE_SIZE, 0);
1814 } else {
1815 sg->length += PAGE_SIZE;
1816 }
1817 last_pfn = page_to_pfn(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001818 }
1819
Imre Deak90797e62013-02-18 19:28:03 +02001820 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001821 obj->pages = st;
1822
Eric Anholt673a3942008-07-30 12:06:12 -07001823 if (i915_gem_object_needs_bit17_swizzle(obj))
1824 i915_gem_object_do_bit_17_swizzle(obj);
1825
1826 return 0;
1827
1828err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001829 sg_mark_end(sg);
1830 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001831 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001832 sg_free_table(st);
1833 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001834 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001835}
1836
Chris Wilson37e680a2012-06-07 15:38:42 +01001837/* Ensure that the associated pages are gathered from the backing storage
1838 * and pinned into our object. i915_gem_object_get_pages() may be called
1839 * multiple times before they are released by a single call to
1840 * i915_gem_object_put_pages() - once the pages are no longer referenced
1841 * either as a result of memory pressure (reaping pages under the shrinker)
1842 * or as the object is itself released.
1843 */
1844int
1845i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1846{
1847 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1848 const struct drm_i915_gem_object_ops *ops = obj->ops;
1849 int ret;
1850
Chris Wilson2f745ad2012-09-04 21:02:58 +01001851 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001852 return 0;
1853
Chris Wilson43e28f02013-01-08 10:53:09 +00001854 if (obj->madv != I915_MADV_WILLNEED) {
1855 DRM_ERROR("Attempting to obtain a purgeable object\n");
1856 return -EINVAL;
1857 }
1858
Chris Wilsona5570172012-09-04 21:02:54 +01001859 BUG_ON(obj->pages_pin_count);
1860
Chris Wilson37e680a2012-06-07 15:38:42 +01001861 ret = ops->get_pages(obj);
1862 if (ret)
1863 return ret;
1864
Ben Widawsky35c20a62013-05-31 11:28:48 -07001865 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01001866 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001867}
1868
Chris Wilson54cf91d2010-11-25 18:00:26 +00001869void
Chris Wilson05394f32010-11-08 19:18:58 +00001870i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001871 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001872{
Chris Wilson05394f32010-11-08 19:18:58 +00001873 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001874 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001875 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001876
Zou Nan hai852835f2010-05-21 09:08:56 +08001877 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001878 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001879
1880 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001881 if (!obj->active) {
1882 drm_gem_object_reference(&obj->base);
1883 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001884 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001885
Eric Anholt673a3942008-07-30 12:06:12 -07001886 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001887 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1888 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001889
Chris Wilson0201f1e2012-07-20 12:41:01 +01001890 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001891
Chris Wilsoncaea7472010-11-12 13:53:37 +00001892 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001893 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001894
Chris Wilson7dd49062012-03-21 10:48:18 +00001895 /* Bump MRU to take account of the delayed flush */
1896 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1897 struct drm_i915_fence_reg *reg;
1898
1899 reg = &dev_priv->fence_regs[obj->fence_reg];
1900 list_move_tail(&reg->lru_list,
1901 &dev_priv->mm.fence_list);
1902 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001903 }
1904}
1905
1906static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001907i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1908{
1909 struct drm_device *dev = obj->base.dev;
1910 struct drm_i915_private *dev_priv = dev->dev_private;
1911
Chris Wilson65ce3022012-07-20 12:41:02 +01001912 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001913 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001914
Chris Wilsoncaea7472010-11-12 13:53:37 +00001915 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1916
Chris Wilson65ce3022012-07-20 12:41:02 +01001917 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001918 obj->ring = NULL;
1919
Chris Wilson65ce3022012-07-20 12:41:02 +01001920 obj->last_read_seqno = 0;
1921 obj->last_write_seqno = 0;
1922 obj->base.write_domain = 0;
1923
1924 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001925 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001926
1927 obj->active = 0;
1928 drm_gem_object_unreference(&obj->base);
1929
1930 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001931}
Eric Anholt673a3942008-07-30 12:06:12 -07001932
Chris Wilson9d7730912012-11-27 16:22:52 +00001933static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001934i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001935{
Chris Wilson9d7730912012-11-27 16:22:52 +00001936 struct drm_i915_private *dev_priv = dev->dev_private;
1937 struct intel_ring_buffer *ring;
1938 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001939
Chris Wilson107f27a52012-12-10 13:56:17 +02001940 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00001941 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02001942 ret = intel_ring_idle(ring);
1943 if (ret)
1944 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00001945 }
Chris Wilson9d7730912012-11-27 16:22:52 +00001946 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02001947
1948 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00001949 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001950 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001951
Chris Wilson9d7730912012-11-27 16:22:52 +00001952 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1953 ring->sync_seqno[j] = 0;
1954 }
1955
1956 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001957}
1958
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001959int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1960{
1961 struct drm_i915_private *dev_priv = dev->dev_private;
1962 int ret;
1963
1964 if (seqno == 0)
1965 return -EINVAL;
1966
1967 /* HWS page needs to be set less than what we
1968 * will inject to ring
1969 */
1970 ret = i915_gem_init_seqno(dev, seqno - 1);
1971 if (ret)
1972 return ret;
1973
1974 /* Carefully set the last_seqno value so that wrap
1975 * detection still works
1976 */
1977 dev_priv->next_seqno = seqno;
1978 dev_priv->last_seqno = seqno - 1;
1979 if (dev_priv->last_seqno == 0)
1980 dev_priv->last_seqno--;
1981
1982 return 0;
1983}
1984
Chris Wilson9d7730912012-11-27 16:22:52 +00001985int
1986i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001987{
Chris Wilson9d7730912012-11-27 16:22:52 +00001988 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001989
Chris Wilson9d7730912012-11-27 16:22:52 +00001990 /* reserve 0 for non-seqno */
1991 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001992 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00001993 if (ret)
1994 return ret;
1995
1996 dev_priv->next_seqno = 1;
1997 }
1998
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001999 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002000 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002001}
2002
Chris Wilson3cce4692010-10-27 16:11:02 +01002003int
Chris Wilsondb53a302011-02-03 11:57:46 +00002004i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002005 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01002006 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002007{
Chris Wilsondb53a302011-02-03 11:57:46 +00002008 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002009 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002010 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002011 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002012 int ret;
2013
Daniel Vettercc889e02012-06-13 20:45:19 +02002014 /*
2015 * Emit any outstanding flushes - execbuf can fail to emit the flush
2016 * after having emitted the batchbuffer command. Hence we need to fix
2017 * things up similar to emitting the lazy request. The difference here
2018 * is that the flush _must_ happen before the next request, no matter
2019 * what.
2020 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002021 ret = intel_ring_flush_all_caches(ring);
2022 if (ret)
2023 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002024
Chris Wilsonacb868d2012-09-26 13:47:30 +01002025 request = kmalloc(sizeof(*request), GFP_KERNEL);
2026 if (request == NULL)
2027 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002028
Eric Anholt673a3942008-07-30 12:06:12 -07002029
Chris Wilsona71d8d92012-02-15 11:25:36 +00002030 /* Record the position of the start of the request so that
2031 * should we detect the updated seqno part-way through the
2032 * GPU processing the request, we never over-estimate the
2033 * position of the head.
2034 */
2035 request_ring_position = intel_ring_get_tail(ring);
2036
Chris Wilson9d7730912012-11-27 16:22:52 +00002037 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002038 if (ret) {
2039 kfree(request);
2040 return ret;
2041 }
Eric Anholt673a3942008-07-30 12:06:12 -07002042
Chris Wilson9d7730912012-11-27 16:22:52 +00002043 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002044 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002045 request->tail = request_ring_position;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002046 request->ctx = ring->last_context;
2047
2048 if (request->ctx)
2049 i915_gem_context_reference(request->ctx);
2050
Eric Anholt673a3942008-07-30 12:06:12 -07002051 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002052 was_empty = list_empty(&ring->request_list);
2053 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002054 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002055
Chris Wilsondb53a302011-02-03 11:57:46 +00002056 if (file) {
2057 struct drm_i915_file_private *file_priv = file->driver_priv;
2058
Chris Wilson1c255952010-09-26 11:03:27 +01002059 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002060 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002061 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002062 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002063 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002064 }
Eric Anholt673a3942008-07-30 12:06:12 -07002065
Chris Wilson9d7730912012-11-27 16:22:52 +00002066 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002067 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002068
Ben Gamarif65d9422009-09-14 17:48:44 -04002069 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002070 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +01002071 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002072 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002073 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002074 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002075 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002076 &dev_priv->mm.retire_work,
2077 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002078 intel_mark_busy(dev_priv->dev);
2079 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002080 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002081
Chris Wilsonacb868d2012-09-26 13:47:30 +01002082 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002083 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002084 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002085}
2086
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002087static inline void
2088i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002089{
Chris Wilson1c255952010-09-26 11:03:27 +01002090 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002091
Chris Wilson1c255952010-09-26 11:03:27 +01002092 if (!file_priv)
2093 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002094
Chris Wilson1c255952010-09-26 11:03:27 +01002095 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002096 if (request->file_priv) {
2097 list_del(&request->client_list);
2098 request->file_priv = NULL;
2099 }
Chris Wilson1c255952010-09-26 11:03:27 +01002100 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002101}
2102
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002103static void i915_gem_free_request(struct drm_i915_gem_request *request)
2104{
2105 list_del(&request->list);
2106 i915_gem_request_remove_from_client(request);
2107
2108 if (request->ctx)
2109 i915_gem_context_unreference(request->ctx);
2110
2111 kfree(request);
2112}
2113
Chris Wilsondfaae392010-09-22 10:31:52 +01002114static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2115 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002116{
Chris Wilsondfaae392010-09-22 10:31:52 +01002117 while (!list_empty(&ring->request_list)) {
2118 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002119
Chris Wilsondfaae392010-09-22 10:31:52 +01002120 request = list_first_entry(&ring->request_list,
2121 struct drm_i915_gem_request,
2122 list);
2123
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002124 i915_gem_free_request(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002125 }
2126
2127 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002128 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002129
Chris Wilson05394f32010-11-08 19:18:58 +00002130 obj = list_first_entry(&ring->active_list,
2131 struct drm_i915_gem_object,
2132 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002133
Chris Wilson05394f32010-11-08 19:18:58 +00002134 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002135 }
Eric Anholt673a3942008-07-30 12:06:12 -07002136}
2137
Chris Wilson312817a2010-11-22 11:50:11 +00002138static void i915_gem_reset_fences(struct drm_device *dev)
2139{
2140 struct drm_i915_private *dev_priv = dev->dev_private;
2141 int i;
2142
Daniel Vetter4b9de732011-10-09 21:52:02 +02002143 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002144 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002145
Chris Wilsonada726c2012-04-17 15:31:32 +01002146 if (reg->obj)
2147 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002148
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002149 i915_gem_write_fence(dev, i, NULL);
2150
Chris Wilsonada726c2012-04-17 15:31:32 +01002151 reg->pin_count = 0;
2152 reg->obj = NULL;
2153 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002154 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002155
2156 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002157}
2158
Chris Wilson069efc12010-09-30 16:53:18 +01002159void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002160{
Chris Wilsondfaae392010-09-22 10:31:52 +01002161 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002162 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002163 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002164 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002165
Chris Wilsonb4519512012-05-11 14:29:30 +01002166 for_each_ring(ring, dev_priv, i)
2167 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002168
Chris Wilsondfaae392010-09-22 10:31:52 +01002169 /* Move everything out of the GPU domains to ensure we do any
2170 * necessary invalidation upon reuse.
2171 */
Chris Wilson05394f32010-11-08 19:18:58 +00002172 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002173 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002174 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002175 {
Chris Wilson05394f32010-11-08 19:18:58 +00002176 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002177 }
Chris Wilson069efc12010-09-30 16:53:18 +01002178
2179 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002180 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002181}
2182
2183/**
2184 * This function clears the request list as sequence numbers are passed.
2185 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002186void
Chris Wilsondb53a302011-02-03 11:57:46 +00002187i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002188{
Eric Anholt673a3942008-07-30 12:06:12 -07002189 uint32_t seqno;
2190
Chris Wilsondb53a302011-02-03 11:57:46 +00002191 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002192 return;
2193
Chris Wilsondb53a302011-02-03 11:57:46 +00002194 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002195
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002196 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002197
Zou Nan hai852835f2010-05-21 09:08:56 +08002198 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002199 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002200
Zou Nan hai852835f2010-05-21 09:08:56 +08002201 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002202 struct drm_i915_gem_request,
2203 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002204
Chris Wilsondfaae392010-09-22 10:31:52 +01002205 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002206 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002207
Chris Wilsondb53a302011-02-03 11:57:46 +00002208 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002209 /* We know the GPU must have read the request to have
2210 * sent us the seqno + interrupt, so use the position
2211 * of tail of the request to update the last known position
2212 * of the GPU head.
2213 */
2214 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002215
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002216 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002217 }
2218
2219 /* Move any buffers on the active list that are no longer referenced
2220 * by the ringbuffer to the flushing/inactive lists as appropriate.
2221 */
2222 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002223 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002224
Akshay Joshi0206e352011-08-16 15:34:10 -04002225 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002226 struct drm_i915_gem_object,
2227 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002228
Chris Wilson0201f1e2012-07-20 12:41:01 +01002229 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002230 break;
2231
Chris Wilson65ce3022012-07-20 12:41:02 +01002232 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002233 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002234
Chris Wilsondb53a302011-02-03 11:57:46 +00002235 if (unlikely(ring->trace_irq_seqno &&
2236 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002237 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002238 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002239 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002240
Chris Wilsondb53a302011-02-03 11:57:46 +00002241 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002242}
2243
2244void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002245i915_gem_retire_requests(struct drm_device *dev)
2246{
2247 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002248 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002249 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002250
Chris Wilsonb4519512012-05-11 14:29:30 +01002251 for_each_ring(ring, dev_priv, i)
2252 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002253}
2254
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002255static void
Eric Anholt673a3942008-07-30 12:06:12 -07002256i915_gem_retire_work_handler(struct work_struct *work)
2257{
2258 drm_i915_private_t *dev_priv;
2259 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002260 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002261 bool idle;
2262 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002263
2264 dev_priv = container_of(work, drm_i915_private_t,
2265 mm.retire_work.work);
2266 dev = dev_priv->dev;
2267
Chris Wilson891b48c2010-09-29 12:26:37 +01002268 /* Come back later if the device is busy... */
2269 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002270 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2271 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002272 return;
2273 }
2274
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002275 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002276
Chris Wilson0a587052011-01-09 21:05:44 +00002277 /* Send a periodic flush down the ring so we don't hold onto GEM
2278 * objects indefinitely.
2279 */
2280 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002281 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002282 if (ring->gpu_caches_dirty)
2283 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002284
2285 idle &= list_empty(&ring->request_list);
2286 }
2287
2288 if (!dev_priv->mm.suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002289 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2290 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002291 if (idle)
2292 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002293
Eric Anholt673a3942008-07-30 12:06:12 -07002294 mutex_unlock(&dev->struct_mutex);
2295}
2296
Ben Widawsky5816d642012-04-11 11:18:19 -07002297/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002298 * Ensures that an object will eventually get non-busy by flushing any required
2299 * write domains, emitting any outstanding lazy request and retiring and
2300 * completed requests.
2301 */
2302static int
2303i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2304{
2305 int ret;
2306
2307 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002308 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002309 if (ret)
2310 return ret;
2311
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002312 i915_gem_retire_requests_ring(obj->ring);
2313 }
2314
2315 return 0;
2316}
2317
2318/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002319 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2320 * @DRM_IOCTL_ARGS: standard ioctl arguments
2321 *
2322 * Returns 0 if successful, else an error is returned with the remaining time in
2323 * the timeout parameter.
2324 * -ETIME: object is still busy after timeout
2325 * -ERESTARTSYS: signal interrupted the wait
2326 * -ENONENT: object doesn't exist
2327 * Also possible, but rare:
2328 * -EAGAIN: GPU wedged
2329 * -ENOMEM: damn
2330 * -ENODEV: Internal IRQ fail
2331 * -E?: The add request failed
2332 *
2333 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2334 * non-zero timeout parameter the wait ioctl will wait for the given number of
2335 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2336 * without holding struct_mutex the object may become re-busied before this
2337 * function completes. A similar but shorter * race condition exists in the busy
2338 * ioctl
2339 */
2340int
2341i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2342{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002343 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002344 struct drm_i915_gem_wait *args = data;
2345 struct drm_i915_gem_object *obj;
2346 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002347 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002348 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002349 u32 seqno = 0;
2350 int ret = 0;
2351
Ben Widawskyeac1f142012-06-05 15:24:24 -07002352 if (args->timeout_ns >= 0) {
2353 timeout_stack = ns_to_timespec(args->timeout_ns);
2354 timeout = &timeout_stack;
2355 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002356
2357 ret = i915_mutex_lock_interruptible(dev);
2358 if (ret)
2359 return ret;
2360
2361 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2362 if (&obj->base == NULL) {
2363 mutex_unlock(&dev->struct_mutex);
2364 return -ENOENT;
2365 }
2366
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002367 /* Need to make sure the object gets inactive eventually. */
2368 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002369 if (ret)
2370 goto out;
2371
2372 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002373 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002374 ring = obj->ring;
2375 }
2376
2377 if (seqno == 0)
2378 goto out;
2379
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002380 /* Do this after OLR check to make sure we make forward progress polling
2381 * on this IOCTL with a 0 timeout (like busy ioctl)
2382 */
2383 if (!args->timeout_ns) {
2384 ret = -ETIME;
2385 goto out;
2386 }
2387
2388 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002389 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002390 mutex_unlock(&dev->struct_mutex);
2391
Daniel Vetterf69061b2012-12-06 09:01:42 +01002392 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002393 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002394 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002395 return ret;
2396
2397out:
2398 drm_gem_object_unreference(&obj->base);
2399 mutex_unlock(&dev->struct_mutex);
2400 return ret;
2401}
2402
2403/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002404 * i915_gem_object_sync - sync an object to a ring.
2405 *
2406 * @obj: object which may be in use on another ring.
2407 * @to: ring we wish to use the object on. May be NULL.
2408 *
2409 * This code is meant to abstract object synchronization with the GPU.
2410 * Calling with NULL implies synchronizing the object with the CPU
2411 * rather than a particular GPU ring.
2412 *
2413 * Returns 0 if successful, else propagates up the lower layer error.
2414 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002415int
2416i915_gem_object_sync(struct drm_i915_gem_object *obj,
2417 struct intel_ring_buffer *to)
2418{
2419 struct intel_ring_buffer *from = obj->ring;
2420 u32 seqno;
2421 int ret, idx;
2422
2423 if (from == NULL || to == from)
2424 return 0;
2425
Ben Widawsky5816d642012-04-11 11:18:19 -07002426 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002427 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002428
2429 idx = intel_ring_sync_index(from, to);
2430
Chris Wilson0201f1e2012-07-20 12:41:01 +01002431 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002432 if (seqno <= from->sync_seqno[idx])
2433 return 0;
2434
Ben Widawskyb4aca012012-04-25 20:50:12 -07002435 ret = i915_gem_check_olr(obj->ring, seqno);
2436 if (ret)
2437 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002438
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002439 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002440 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002441 /* We use last_read_seqno because sync_to()
2442 * might have just caused seqno wrap under
2443 * the radar.
2444 */
2445 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002446
Ben Widawskye3a5a222012-04-11 11:18:20 -07002447 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002448}
2449
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002450static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2451{
2452 u32 old_write_domain, old_read_domains;
2453
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002454 /* Force a pagefault for domain tracking on next user access */
2455 i915_gem_release_mmap(obj);
2456
Keith Packardb97c3d92011-06-24 21:02:59 -07002457 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2458 return;
2459
Chris Wilson97c809fd2012-10-09 19:24:38 +01002460 /* Wait for any direct GTT access to complete */
2461 mb();
2462
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002463 old_read_domains = obj->base.read_domains;
2464 old_write_domain = obj->base.write_domain;
2465
2466 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2467 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2468
2469 trace_i915_gem_object_change_domain(obj,
2470 old_read_domains,
2471 old_write_domain);
2472}
2473
Eric Anholt673a3942008-07-30 12:06:12 -07002474/**
2475 * Unbinds an object from the GTT aperture.
2476 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002477int
Chris Wilson05394f32010-11-08 19:18:58 +00002478i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002479{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002480 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002481 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002482
Chris Wilson05394f32010-11-08 19:18:58 +00002483 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002484 return 0;
2485
Chris Wilson31d8d652012-05-24 19:11:20 +01002486 if (obj->pin_count)
2487 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002488
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002489 BUG_ON(obj->pages == NULL);
2490
Chris Wilsona8198ee2011-04-13 22:04:09 +01002491 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002492 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002493 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002494 /* Continue on if we fail due to EIO, the GPU is hung so we
2495 * should be safe and we need to cleanup or else we might
2496 * cause memory corruption through use-after-free.
2497 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002498
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002499 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002500
Daniel Vetter96b47b62009-12-15 17:50:00 +01002501 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002502 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002503 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002504 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002505
Chris Wilsondb53a302011-02-03 11:57:46 +00002506 trace_i915_gem_object_unbind(obj);
2507
Daniel Vetter74898d72012-02-15 23:50:22 +01002508 if (obj->has_global_gtt_mapping)
2509 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002510 if (obj->has_aliasing_ppgtt_mapping) {
2511 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2512 obj->has_aliasing_ppgtt_mapping = 0;
2513 }
Daniel Vetter74163902012-02-15 23:50:21 +01002514 i915_gem_gtt_finish_object(obj);
Ben Widawsky401c29f2013-05-31 11:28:47 -07002515 i915_gem_object_unpin_pages(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002516
Chris Wilson6c085a72012-08-20 11:40:46 +02002517 list_del(&obj->mm_list);
Ben Widawsky35c20a62013-05-31 11:28:48 -07002518 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002519 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002520 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002521
Chris Wilson05394f32010-11-08 19:18:58 +00002522 drm_mm_put_block(obj->gtt_space);
2523 obj->gtt_space = NULL;
2524 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002525
Chris Wilson88241782011-01-07 17:09:48 +00002526 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002527}
2528
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002529int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002530{
2531 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002532 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002533 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002534
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002535 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002536 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002537 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2538 if (ret)
2539 return ret;
2540
Chris Wilson3e960502012-11-27 16:22:54 +00002541 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002542 if (ret)
2543 return ret;
2544 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002545
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002546 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002547}
2548
Chris Wilson9ce079e2012-04-17 15:31:30 +01002549static void i965_write_fence_reg(struct drm_device *dev, int reg,
2550 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002551{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002552 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002553 int fence_reg;
2554 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002555 uint64_t val;
2556
Imre Deak56c844e2013-01-07 21:47:34 +02002557 if (INTEL_INFO(dev)->gen >= 6) {
2558 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2559 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2560 } else {
2561 fence_reg = FENCE_REG_965_0;
2562 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2563 }
2564
Chris Wilson9ce079e2012-04-17 15:31:30 +01002565 if (obj) {
2566 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002567
Chris Wilson9ce079e2012-04-17 15:31:30 +01002568 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2569 0xfffff000) << 32;
2570 val |= obj->gtt_offset & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002571 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002572 if (obj->tiling_mode == I915_TILING_Y)
2573 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2574 val |= I965_FENCE_REG_VALID;
2575 } else
2576 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002577
Imre Deak56c844e2013-01-07 21:47:34 +02002578 fence_reg += reg * 8;
2579 I915_WRITE64(fence_reg, val);
2580 POSTING_READ(fence_reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002581}
2582
Chris Wilson9ce079e2012-04-17 15:31:30 +01002583static void i915_write_fence_reg(struct drm_device *dev, int reg,
2584 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002585{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002586 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002587 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002588
Chris Wilson9ce079e2012-04-17 15:31:30 +01002589 if (obj) {
2590 u32 size = obj->gtt_space->size;
2591 int pitch_val;
2592 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002593
Chris Wilson9ce079e2012-04-17 15:31:30 +01002594 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2595 (size & -size) != size ||
2596 (obj->gtt_offset & (size - 1)),
2597 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2598 obj->gtt_offset, obj->map_and_fenceable, size);
2599
2600 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2601 tile_width = 128;
2602 else
2603 tile_width = 512;
2604
2605 /* Note: pitch better be a power of two tile widths */
2606 pitch_val = obj->stride / tile_width;
2607 pitch_val = ffs(pitch_val) - 1;
2608
2609 val = obj->gtt_offset;
2610 if (obj->tiling_mode == I915_TILING_Y)
2611 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2612 val |= I915_FENCE_SIZE_BITS(size);
2613 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2614 val |= I830_FENCE_REG_VALID;
2615 } else
2616 val = 0;
2617
2618 if (reg < 8)
2619 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002620 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002621 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002622
Chris Wilson9ce079e2012-04-17 15:31:30 +01002623 I915_WRITE(reg, val);
2624 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002625}
2626
Chris Wilson9ce079e2012-04-17 15:31:30 +01002627static void i830_write_fence_reg(struct drm_device *dev, int reg,
2628 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002629{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002630 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002631 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002632
Chris Wilson9ce079e2012-04-17 15:31:30 +01002633 if (obj) {
2634 u32 size = obj->gtt_space->size;
2635 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002636
Chris Wilson9ce079e2012-04-17 15:31:30 +01002637 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2638 (size & -size) != size ||
2639 (obj->gtt_offset & (size - 1)),
2640 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2641 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002642
Chris Wilson9ce079e2012-04-17 15:31:30 +01002643 pitch_val = obj->stride / 128;
2644 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002645
Chris Wilson9ce079e2012-04-17 15:31:30 +01002646 val = obj->gtt_offset;
2647 if (obj->tiling_mode == I915_TILING_Y)
2648 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2649 val |= I830_FENCE_SIZE_BITS(size);
2650 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2651 val |= I830_FENCE_REG_VALID;
2652 } else
2653 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002654
Chris Wilson9ce079e2012-04-17 15:31:30 +01002655 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2656 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2657}
2658
Chris Wilsond0a57782012-10-09 19:24:37 +01002659inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2660{
2661 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2662}
2663
Chris Wilson9ce079e2012-04-17 15:31:30 +01002664static void i915_gem_write_fence(struct drm_device *dev, int reg,
2665 struct drm_i915_gem_object *obj)
2666{
Chris Wilsond0a57782012-10-09 19:24:37 +01002667 struct drm_i915_private *dev_priv = dev->dev_private;
2668
2669 /* Ensure that all CPU reads are completed before installing a fence
2670 * and all writes before removing the fence.
2671 */
2672 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2673 mb();
2674
Chris Wilson9ce079e2012-04-17 15:31:30 +01002675 switch (INTEL_INFO(dev)->gen) {
2676 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002677 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002678 case 5:
2679 case 4: i965_write_fence_reg(dev, reg, obj); break;
2680 case 3: i915_write_fence_reg(dev, reg, obj); break;
2681 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002682 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002683 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002684
2685 /* And similarly be paranoid that no direct access to this region
2686 * is reordered to before the fence is installed.
2687 */
2688 if (i915_gem_object_needs_mb(obj))
2689 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002690}
2691
Chris Wilson61050802012-04-17 15:31:31 +01002692static inline int fence_number(struct drm_i915_private *dev_priv,
2693 struct drm_i915_fence_reg *fence)
2694{
2695 return fence - dev_priv->fence_regs;
2696}
2697
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002698struct write_fence {
2699 struct drm_device *dev;
2700 struct drm_i915_gem_object *obj;
2701 int fence;
2702};
2703
Chris Wilson25ff1192013-04-04 21:31:03 +01002704static void i915_gem_write_fence__ipi(void *data)
2705{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002706 struct write_fence *args = data;
2707
2708 /* Required for SNB+ with LLC */
Chris Wilson25ff1192013-04-04 21:31:03 +01002709 wbinvd();
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002710
2711 /* Required for VLV */
2712 i915_gem_write_fence(args->dev, args->fence, args->obj);
Chris Wilson25ff1192013-04-04 21:31:03 +01002713}
2714
Chris Wilson61050802012-04-17 15:31:31 +01002715static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2716 struct drm_i915_fence_reg *fence,
2717 bool enable)
2718{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002719 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2720 struct write_fence args = {
2721 .dev = obj->base.dev,
2722 .fence = fence_number(dev_priv, fence),
2723 .obj = enable ? obj : NULL,
2724 };
Chris Wilson61050802012-04-17 15:31:31 +01002725
Chris Wilson25ff1192013-04-04 21:31:03 +01002726 /* In order to fully serialize access to the fenced region and
2727 * the update to the fence register we need to take extreme
2728 * measures on SNB+. In theory, the write to the fence register
2729 * flushes all memory transactions before, and coupled with the
2730 * mb() placed around the register write we serialise all memory
2731 * operations with respect to the changes in the tiler. Yet, on
2732 * SNB+ we need to take a step further and emit an explicit wbinvd()
2733 * on each processor in order to manually flush all memory
2734 * transactions before updating the fence register.
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002735 *
2736 * However, Valleyview complicates matter. There the wbinvd is
2737 * insufficient and unlike SNB/IVB requires the serialising
2738 * register write. (Note that that register write by itself is
2739 * conversely not sufficient for SNB+.) To compromise, we do both.
Chris Wilson25ff1192013-04-04 21:31:03 +01002740 */
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002741 if (INTEL_INFO(args.dev)->gen >= 6)
2742 on_each_cpu(i915_gem_write_fence__ipi, &args, 1);
2743 else
2744 i915_gem_write_fence(args.dev, args.fence, args.obj);
Chris Wilson61050802012-04-17 15:31:31 +01002745
2746 if (enable) {
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002747 obj->fence_reg = args.fence;
Chris Wilson61050802012-04-17 15:31:31 +01002748 fence->obj = obj;
2749 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2750 } else {
2751 obj->fence_reg = I915_FENCE_REG_NONE;
2752 fence->obj = NULL;
2753 list_del_init(&fence->lru_list);
2754 }
2755}
2756
Chris Wilsond9e86c02010-11-10 16:40:20 +00002757static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002758i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002759{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002760 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002761 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002762 if (ret)
2763 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002764
2765 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002766 }
2767
Chris Wilson86d5bc32012-07-20 12:41:04 +01002768 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002769 return 0;
2770}
2771
2772int
2773i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2774{
Chris Wilson61050802012-04-17 15:31:31 +01002775 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002776 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002777 int ret;
2778
Chris Wilsond0a57782012-10-09 19:24:37 +01002779 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002780 if (ret)
2781 return ret;
2782
Chris Wilson61050802012-04-17 15:31:31 +01002783 if (obj->fence_reg == I915_FENCE_REG_NONE)
2784 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002785
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002786 fence = &dev_priv->fence_regs[obj->fence_reg];
2787
Chris Wilson61050802012-04-17 15:31:31 +01002788 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002789 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002790
2791 return 0;
2792}
2793
2794static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002795i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002796{
Daniel Vetterae3db242010-02-19 11:51:58 +01002797 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002798 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002799 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002800
2801 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002802 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002803 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2804 reg = &dev_priv->fence_regs[i];
2805 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002806 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002807
Chris Wilson1690e1e2011-12-14 13:57:08 +01002808 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002809 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002810 }
2811
Chris Wilsond9e86c02010-11-10 16:40:20 +00002812 if (avail == NULL)
2813 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002814
2815 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002816 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002817 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002818 continue;
2819
Chris Wilson8fe301a2012-04-17 15:31:28 +01002820 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002821 }
2822
Chris Wilson8fe301a2012-04-17 15:31:28 +01002823 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002824}
2825
Jesse Barnesde151cf2008-11-12 10:03:55 -08002826/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002827 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002828 * @obj: object to map through a fence reg
2829 *
2830 * When mapping objects through the GTT, userspace wants to be able to write
2831 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002832 * This function walks the fence regs looking for a free one for @obj,
2833 * stealing one if it can't find any.
2834 *
2835 * It then sets up the reg based on the object's properties: address, pitch
2836 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002837 *
2838 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002839 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002840int
Chris Wilson06d98132012-04-17 15:31:24 +01002841i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002842{
Chris Wilson05394f32010-11-08 19:18:58 +00002843 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002844 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002845 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002846 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002847 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002848
Chris Wilson14415742012-04-17 15:31:33 +01002849 /* Have we updated the tiling parameters upon the object and so
2850 * will need to serialise the write to the associated fence register?
2851 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002852 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01002853 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01002854 if (ret)
2855 return ret;
2856 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002857
Chris Wilsond9e86c02010-11-10 16:40:20 +00002858 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002859 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2860 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002861 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002862 list_move_tail(&reg->lru_list,
2863 &dev_priv->mm.fence_list);
2864 return 0;
2865 }
2866 } else if (enable) {
2867 reg = i915_find_fence_reg(dev);
2868 if (reg == NULL)
2869 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002870
Chris Wilson14415742012-04-17 15:31:33 +01002871 if (reg->obj) {
2872 struct drm_i915_gem_object *old = reg->obj;
2873
Chris Wilsond0a57782012-10-09 19:24:37 +01002874 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002875 if (ret)
2876 return ret;
2877
Chris Wilson14415742012-04-17 15:31:33 +01002878 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002879 }
Chris Wilson14415742012-04-17 15:31:33 +01002880 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002881 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002882
Chris Wilson14415742012-04-17 15:31:33 +01002883 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002884 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002885
Chris Wilson9ce079e2012-04-17 15:31:30 +01002886 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002887}
2888
Chris Wilson42d6ab42012-07-26 11:49:32 +01002889static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2890 struct drm_mm_node *gtt_space,
2891 unsigned long cache_level)
2892{
2893 struct drm_mm_node *other;
2894
2895 /* On non-LLC machines we have to be careful when putting differing
2896 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00002897 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002898 */
2899 if (HAS_LLC(dev))
2900 return true;
2901
2902 if (gtt_space == NULL)
2903 return true;
2904
2905 if (list_empty(&gtt_space->node_list))
2906 return true;
2907
2908 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2909 if (other->allocated && !other->hole_follows && other->color != cache_level)
2910 return false;
2911
2912 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2913 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2914 return false;
2915
2916 return true;
2917}
2918
2919static void i915_gem_verify_gtt(struct drm_device *dev)
2920{
2921#if WATCH_GTT
2922 struct drm_i915_private *dev_priv = dev->dev_private;
2923 struct drm_i915_gem_object *obj;
2924 int err = 0;
2925
Ben Widawsky35c20a62013-05-31 11:28:48 -07002926 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01002927 if (obj->gtt_space == NULL) {
2928 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2929 err++;
2930 continue;
2931 }
2932
2933 if (obj->cache_level != obj->gtt_space->color) {
2934 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2935 obj->gtt_space->start,
2936 obj->gtt_space->start + obj->gtt_space->size,
2937 obj->cache_level,
2938 obj->gtt_space->color);
2939 err++;
2940 continue;
2941 }
2942
2943 if (!i915_gem_valid_gtt_space(dev,
2944 obj->gtt_space,
2945 obj->cache_level)) {
2946 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2947 obj->gtt_space->start,
2948 obj->gtt_space->start + obj->gtt_space->size,
2949 obj->cache_level);
2950 err++;
2951 continue;
2952 }
2953 }
2954
2955 WARN_ON(err);
2956#endif
2957}
2958
Jesse Barnesde151cf2008-11-12 10:03:55 -08002959/**
Eric Anholt673a3942008-07-30 12:06:12 -07002960 * Finds free space in the GTT aperture and binds the object there.
2961 */
2962static int
Chris Wilson05394f32010-11-08 19:18:58 +00002963i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002964 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002965 bool map_and_fenceable,
2966 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002967{
Chris Wilson05394f32010-11-08 19:18:58 +00002968 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002969 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002970 struct drm_mm_node *node;
Daniel Vetter5e783302010-11-14 22:32:36 +01002971 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002972 bool mappable, fenceable;
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07002973 size_t gtt_max = map_and_fenceable ?
2974 dev_priv->gtt.mappable_end : dev_priv->gtt.total;
Chris Wilson07f73f62009-09-14 16:50:30 +01002975 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002976
Chris Wilsone28f8712011-07-18 13:11:49 -07002977 fence_size = i915_gem_get_gtt_size(dev,
2978 obj->base.size,
2979 obj->tiling_mode);
2980 fence_alignment = i915_gem_get_gtt_alignment(dev,
2981 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02002982 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07002983 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02002984 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07002985 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02002986 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002987
Eric Anholt673a3942008-07-30 12:06:12 -07002988 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002989 alignment = map_and_fenceable ? fence_alignment :
2990 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002991 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002992 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2993 return -EINVAL;
2994 }
2995
Chris Wilson05394f32010-11-08 19:18:58 +00002996 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002997
Chris Wilson654fc602010-05-27 13:18:21 +01002998 /* If the object is bigger than the entire aperture, reject it early
2999 * before evicting everything in a vain attempt to find space.
3000 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003001 if (obj->base.size > gtt_max) {
Chris Wilsona36689c2013-05-21 16:58:49 +01003002 DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%ld\n",
3003 obj->base.size,
3004 map_and_fenceable ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003005 gtt_max);
Chris Wilson654fc602010-05-27 13:18:21 +01003006 return -E2BIG;
3007 }
3008
Chris Wilson37e680a2012-06-07 15:38:42 +01003009 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003010 if (ret)
3011 return ret;
3012
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003013 i915_gem_object_pin_pages(obj);
3014
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003015 node = kzalloc(sizeof(*node), GFP_KERNEL);
3016 if (node == NULL) {
3017 i915_gem_object_unpin_pages(obj);
3018 return -ENOMEM;
3019 }
3020
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003021search_free:
3022 ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
3023 size, alignment,
3024 obj->cache_level, 0, gtt_max);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003025 if (ret) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003026 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003027 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003028 map_and_fenceable,
3029 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003030 if (ret == 0)
3031 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003032
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003033 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003034 kfree(node);
3035 return ret;
3036 }
3037 if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
3038 i915_gem_object_unpin_pages(obj);
3039 drm_mm_put_block(node);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003040 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07003041 }
3042
Daniel Vetter74163902012-02-15 23:50:21 +01003043 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01003044 if (ret) {
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003045 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003046 drm_mm_put_block(node);
Chris Wilson6c085a72012-08-20 11:40:46 +02003047 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003048 }
Eric Anholt673a3942008-07-30 12:06:12 -07003049
Ben Widawsky35c20a62013-05-31 11:28:48 -07003050 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00003051 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003052
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003053 obj->gtt_space = node;
3054 obj->gtt_offset = node->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003055
Daniel Vetter75e9e912010-11-04 17:11:09 +01003056 fenceable =
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003057 node->size == fence_size &&
3058 (node->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003059
Daniel Vetter75e9e912010-11-04 17:11:09 +01003060 mappable =
Ben Widawsky5d4545a2013-01-17 12:45:15 -08003061 obj->gtt_offset + obj->base.size <= dev_priv->gtt.mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003062
Chris Wilson05394f32010-11-08 19:18:58 +00003063 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003064
Chris Wilsondb53a302011-02-03 11:57:46 +00003065 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003066 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003067 return 0;
3068}
3069
3070void
Chris Wilson05394f32010-11-08 19:18:58 +00003071i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003072{
Eric Anholt673a3942008-07-30 12:06:12 -07003073 /* If we don't have a page list set up, then we're not pinned
3074 * to GPU, and we can ignore the cache flush because it'll happen
3075 * again at bind time.
3076 */
Chris Wilson05394f32010-11-08 19:18:58 +00003077 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003078 return;
3079
Imre Deak769ce462013-02-13 21:56:05 +02003080 /*
3081 * Stolen memory is always coherent with the GPU as it is explicitly
3082 * marked as wc by the system, or the system is cache-coherent.
3083 */
3084 if (obj->stolen)
3085 return;
3086
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003087 /* If the GPU is snooping the contents of the CPU cache,
3088 * we do not need to manually clear the CPU cache lines. However,
3089 * the caches are only snooped when the render cache is
3090 * flushed/invalidated. As we always have to emit invalidations
3091 * and flushes when moving into and out of the RENDER domain, correct
3092 * snooping behaviour occurs naturally as the result of our domain
3093 * tracking.
3094 */
3095 if (obj->cache_level != I915_CACHE_NONE)
3096 return;
3097
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003098 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003099
Chris Wilson9da3da62012-06-01 15:20:22 +01003100 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003101}
3102
3103/** Flushes the GTT write domain for the object if it's dirty. */
3104static void
Chris Wilson05394f32010-11-08 19:18:58 +00003105i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003106{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003107 uint32_t old_write_domain;
3108
Chris Wilson05394f32010-11-08 19:18:58 +00003109 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003110 return;
3111
Chris Wilson63256ec2011-01-04 18:42:07 +00003112 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003113 * to it immediately go to main memory as far as we know, so there's
3114 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003115 *
3116 * However, we do have to enforce the order so that all writes through
3117 * the GTT land before any writes to the device, such as updates to
3118 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003119 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003120 wmb();
3121
Chris Wilson05394f32010-11-08 19:18:58 +00003122 old_write_domain = obj->base.write_domain;
3123 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003124
3125 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003126 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003127 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003128}
3129
3130/** Flushes the CPU write domain for the object if it's dirty. */
3131static void
Chris Wilson05394f32010-11-08 19:18:58 +00003132i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003133{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003134 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003135
Chris Wilson05394f32010-11-08 19:18:58 +00003136 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003137 return;
3138
3139 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003140 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003141 old_write_domain = obj->base.write_domain;
3142 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003143
3144 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003145 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003146 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003147}
3148
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003149/**
3150 * Moves a single object to the GTT read, and possibly write domain.
3151 *
3152 * This function returns when the move is complete, including waiting on
3153 * flushes to occur.
3154 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003155int
Chris Wilson20217462010-11-23 15:26:33 +00003156i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003157{
Chris Wilson8325a092012-04-24 15:52:35 +01003158 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003159 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003160 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003161
Eric Anholt02354392008-11-26 13:58:13 -08003162 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003163 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003164 return -EINVAL;
3165
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003166 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3167 return 0;
3168
Chris Wilson0201f1e2012-07-20 12:41:01 +01003169 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003170 if (ret)
3171 return ret;
3172
Chris Wilson72133422010-09-13 23:56:38 +01003173 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003174
Chris Wilsond0a57782012-10-09 19:24:37 +01003175 /* Serialise direct access to this object with the barriers for
3176 * coherent writes from the GPU, by effectively invalidating the
3177 * GTT domain upon first access.
3178 */
3179 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3180 mb();
3181
Chris Wilson05394f32010-11-08 19:18:58 +00003182 old_write_domain = obj->base.write_domain;
3183 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003184
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003185 /* It should now be out of any other write domains, and we can update
3186 * the domain values for our changes.
3187 */
Chris Wilson05394f32010-11-08 19:18:58 +00003188 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3189 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003190 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003191 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3192 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3193 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003194 }
3195
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003196 trace_i915_gem_object_change_domain(obj,
3197 old_read_domains,
3198 old_write_domain);
3199
Chris Wilson8325a092012-04-24 15:52:35 +01003200 /* And bump the LRU for this access */
3201 if (i915_gem_object_is_inactive(obj))
3202 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3203
Eric Anholte47c68e2008-11-14 13:35:19 -08003204 return 0;
3205}
3206
Chris Wilsone4ffd172011-04-04 09:44:39 +01003207int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3208 enum i915_cache_level cache_level)
3209{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003210 struct drm_device *dev = obj->base.dev;
3211 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003212 int ret;
3213
3214 if (obj->cache_level == cache_level)
3215 return 0;
3216
3217 if (obj->pin_count) {
3218 DRM_DEBUG("can not change the cache level of pinned objects\n");
3219 return -EBUSY;
3220 }
3221
Chris Wilson42d6ab42012-07-26 11:49:32 +01003222 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3223 ret = i915_gem_object_unbind(obj);
3224 if (ret)
3225 return ret;
3226 }
3227
Chris Wilsone4ffd172011-04-04 09:44:39 +01003228 if (obj->gtt_space) {
3229 ret = i915_gem_object_finish_gpu(obj);
3230 if (ret)
3231 return ret;
3232
3233 i915_gem_object_finish_gtt(obj);
3234
3235 /* Before SandyBridge, you could not use tiling or fence
3236 * registers with snooped memory, so relinquish any fences
3237 * currently pointing to our region in the aperture.
3238 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003239 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003240 ret = i915_gem_object_put_fence(obj);
3241 if (ret)
3242 return ret;
3243 }
3244
Daniel Vetter74898d72012-02-15 23:50:22 +01003245 if (obj->has_global_gtt_mapping)
3246 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003247 if (obj->has_aliasing_ppgtt_mapping)
3248 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3249 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003250
3251 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003252 }
3253
3254 if (cache_level == I915_CACHE_NONE) {
3255 u32 old_read_domains, old_write_domain;
3256
3257 /* If we're coming from LLC cached, then we haven't
3258 * actually been tracking whether the data is in the
3259 * CPU cache or not, since we only allow one bit set
3260 * in obj->write_domain and have been skipping the clflushes.
3261 * Just set it to the CPU cache for now.
3262 */
3263 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3264 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3265
3266 old_read_domains = obj->base.read_domains;
3267 old_write_domain = obj->base.write_domain;
3268
3269 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3270 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3271
3272 trace_i915_gem_object_change_domain(obj,
3273 old_read_domains,
3274 old_write_domain);
3275 }
3276
3277 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003278 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003279 return 0;
3280}
3281
Ben Widawsky199adf42012-09-21 17:01:20 -07003282int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3283 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003284{
Ben Widawsky199adf42012-09-21 17:01:20 -07003285 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003286 struct drm_i915_gem_object *obj;
3287 int ret;
3288
3289 ret = i915_mutex_lock_interruptible(dev);
3290 if (ret)
3291 return ret;
3292
3293 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3294 if (&obj->base == NULL) {
3295 ret = -ENOENT;
3296 goto unlock;
3297 }
3298
Ben Widawsky199adf42012-09-21 17:01:20 -07003299 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003300
3301 drm_gem_object_unreference(&obj->base);
3302unlock:
3303 mutex_unlock(&dev->struct_mutex);
3304 return ret;
3305}
3306
Ben Widawsky199adf42012-09-21 17:01:20 -07003307int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3308 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003309{
Ben Widawsky199adf42012-09-21 17:01:20 -07003310 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003311 struct drm_i915_gem_object *obj;
3312 enum i915_cache_level level;
3313 int ret;
3314
Ben Widawsky199adf42012-09-21 17:01:20 -07003315 switch (args->caching) {
3316 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003317 level = I915_CACHE_NONE;
3318 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003319 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003320 level = I915_CACHE_LLC;
3321 break;
3322 default:
3323 return -EINVAL;
3324 }
3325
Ben Widawsky3bc29132012-09-26 16:15:20 -07003326 ret = i915_mutex_lock_interruptible(dev);
3327 if (ret)
3328 return ret;
3329
Chris Wilsone6994ae2012-07-10 10:27:08 +01003330 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3331 if (&obj->base == NULL) {
3332 ret = -ENOENT;
3333 goto unlock;
3334 }
3335
3336 ret = i915_gem_object_set_cache_level(obj, level);
3337
3338 drm_gem_object_unreference(&obj->base);
3339unlock:
3340 mutex_unlock(&dev->struct_mutex);
3341 return ret;
3342}
3343
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003344/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003345 * Prepare buffer for display plane (scanout, cursors, etc).
3346 * Can be called from an uninterruptible phase (modesetting) and allows
3347 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003348 */
3349int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003350i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3351 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003352 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003353{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003354 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003355 int ret;
3356
Chris Wilson0be73282010-12-06 14:36:27 +00003357 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003358 ret = i915_gem_object_sync(obj, pipelined);
3359 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003360 return ret;
3361 }
3362
Eric Anholta7ef0642011-03-29 16:59:54 -07003363 /* The display engine is not coherent with the LLC cache on gen6. As
3364 * a result, we make sure that the pinning that is about to occur is
3365 * done with uncached PTEs. This is lowest common denominator for all
3366 * chipsets.
3367 *
3368 * However for gen6+, we could do better by using the GFDT bit instead
3369 * of uncaching, which would allow us to flush all the LLC-cached data
3370 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3371 */
3372 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3373 if (ret)
3374 return ret;
3375
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003376 /* As the user may map the buffer once pinned in the display plane
3377 * (e.g. libkms for the bootup splash), we have to ensure that we
3378 * always use map_and_fenceable for all scanout buffers.
3379 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003380 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003381 if (ret)
3382 return ret;
3383
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003384 i915_gem_object_flush_cpu_write_domain(obj);
3385
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003386 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003387 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003388
3389 /* It should now be out of any other write domains, and we can update
3390 * the domain values for our changes.
3391 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003392 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003393 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003394
3395 trace_i915_gem_object_change_domain(obj,
3396 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003397 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003398
3399 return 0;
3400}
3401
Chris Wilson85345512010-11-13 09:49:11 +00003402int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003403i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003404{
Chris Wilson88241782011-01-07 17:09:48 +00003405 int ret;
3406
Chris Wilsona8198ee2011-04-13 22:04:09 +01003407 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003408 return 0;
3409
Chris Wilson0201f1e2012-07-20 12:41:01 +01003410 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003411 if (ret)
3412 return ret;
3413
Chris Wilsona8198ee2011-04-13 22:04:09 +01003414 /* Ensure that we invalidate the GPU's caches and TLBs. */
3415 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003416 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003417}
3418
Eric Anholte47c68e2008-11-14 13:35:19 -08003419/**
3420 * Moves a single object to the CPU read, and possibly write domain.
3421 *
3422 * This function returns when the move is complete, including waiting on
3423 * flushes to occur.
3424 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003425int
Chris Wilson919926a2010-11-12 13:42:53 +00003426i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003427{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003428 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003429 int ret;
3430
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003431 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3432 return 0;
3433
Chris Wilson0201f1e2012-07-20 12:41:01 +01003434 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003435 if (ret)
3436 return ret;
3437
Eric Anholte47c68e2008-11-14 13:35:19 -08003438 i915_gem_object_flush_gtt_write_domain(obj);
3439
Chris Wilson05394f32010-11-08 19:18:58 +00003440 old_write_domain = obj->base.write_domain;
3441 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003442
Eric Anholte47c68e2008-11-14 13:35:19 -08003443 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003444 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003445 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003446
Chris Wilson05394f32010-11-08 19:18:58 +00003447 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003448 }
3449
3450 /* It should now be out of any other write domains, and we can update
3451 * the domain values for our changes.
3452 */
Chris Wilson05394f32010-11-08 19:18:58 +00003453 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003454
3455 /* If we're writing through the CPU, then the GPU read domains will
3456 * need to be invalidated at next use.
3457 */
3458 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003459 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3460 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003461 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003462
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003463 trace_i915_gem_object_change_domain(obj,
3464 old_read_domains,
3465 old_write_domain);
3466
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003467 return 0;
3468}
3469
Eric Anholt673a3942008-07-30 12:06:12 -07003470/* Throttle our rendering by waiting until the ring has completed our requests
3471 * emitted over 20 msec ago.
3472 *
Eric Anholtb9624422009-06-03 07:27:35 +00003473 * Note that if we were to use the current jiffies each time around the loop,
3474 * we wouldn't escape the function with any frames outstanding if the time to
3475 * render a frame was over 20ms.
3476 *
Eric Anholt673a3942008-07-30 12:06:12 -07003477 * This should get us reasonable parallelism between CPU and GPU but also
3478 * relatively low latency when blocking on a particular request to finish.
3479 */
3480static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003481i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003482{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003483 struct drm_i915_private *dev_priv = dev->dev_private;
3484 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003485 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003486 struct drm_i915_gem_request *request;
3487 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003488 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003489 u32 seqno = 0;
3490 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003491
Daniel Vetter308887a2012-11-14 17:14:06 +01003492 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3493 if (ret)
3494 return ret;
3495
3496 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3497 if (ret)
3498 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003499
Chris Wilson1c255952010-09-26 11:03:27 +01003500 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003501 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003502 if (time_after_eq(request->emitted_jiffies, recent_enough))
3503 break;
3504
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003505 ring = request->ring;
3506 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003507 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003508 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003509 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003510
3511 if (seqno == 0)
3512 return 0;
3513
Daniel Vetterf69061b2012-12-06 09:01:42 +01003514 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003515 if (ret == 0)
3516 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003517
Eric Anholt673a3942008-07-30 12:06:12 -07003518 return ret;
3519}
3520
Eric Anholt673a3942008-07-30 12:06:12 -07003521int
Chris Wilson05394f32010-11-08 19:18:58 +00003522i915_gem_object_pin(struct drm_i915_gem_object *obj,
3523 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003524 bool map_and_fenceable,
3525 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003526{
Eric Anholt673a3942008-07-30 12:06:12 -07003527 int ret;
3528
Chris Wilson7e81a422012-09-15 09:41:57 +01003529 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3530 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003531
Chris Wilson05394f32010-11-08 19:18:58 +00003532 if (obj->gtt_space != NULL) {
3533 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3534 (map_and_fenceable && !obj->map_and_fenceable)) {
3535 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003536 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003537 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3538 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003539 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003540 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003541 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003542 ret = i915_gem_object_unbind(obj);
3543 if (ret)
3544 return ret;
3545 }
3546 }
3547
Chris Wilson05394f32010-11-08 19:18:58 +00003548 if (obj->gtt_space == NULL) {
Chris Wilson87422672012-11-21 13:04:03 +00003549 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3550
Chris Wilsona00b10c2010-09-24 21:15:47 +01003551 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003552 map_and_fenceable,
3553 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003554 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003555 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003556
3557 if (!dev_priv->mm.aliasing_ppgtt)
3558 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003559 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003560
Daniel Vetter74898d72012-02-15 23:50:22 +01003561 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3562 i915_gem_gtt_bind_object(obj, obj->cache_level);
3563
Chris Wilson1b502472012-04-24 15:47:30 +01003564 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003565 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003566
3567 return 0;
3568}
3569
3570void
Chris Wilson05394f32010-11-08 19:18:58 +00003571i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003572{
Chris Wilson05394f32010-11-08 19:18:58 +00003573 BUG_ON(obj->pin_count == 0);
3574 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003575
Chris Wilson1b502472012-04-24 15:47:30 +01003576 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003577 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003578}
3579
3580int
3581i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003582 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003583{
3584 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003585 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003586 int ret;
3587
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003588 ret = i915_mutex_lock_interruptible(dev);
3589 if (ret)
3590 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003591
Chris Wilson05394f32010-11-08 19:18:58 +00003592 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003593 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003594 ret = -ENOENT;
3595 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003596 }
Eric Anholt673a3942008-07-30 12:06:12 -07003597
Chris Wilson05394f32010-11-08 19:18:58 +00003598 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003599 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003600 ret = -EINVAL;
3601 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003602 }
3603
Chris Wilson05394f32010-11-08 19:18:58 +00003604 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003605 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3606 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003607 ret = -EINVAL;
3608 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003609 }
3610
Chris Wilson93be8782013-01-02 10:31:22 +00003611 if (obj->user_pin_count == 0) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003612 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003613 if (ret)
3614 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003615 }
3616
Chris Wilson93be8782013-01-02 10:31:22 +00003617 obj->user_pin_count++;
3618 obj->pin_filp = file;
3619
Eric Anholt673a3942008-07-30 12:06:12 -07003620 /* XXX - flush the CPU caches for pinned objects
3621 * as the X server doesn't manage domains yet
3622 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003623 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003624 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003625out:
Chris Wilson05394f32010-11-08 19:18:58 +00003626 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003627unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003628 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003629 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003630}
3631
3632int
3633i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003634 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003635{
3636 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003637 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003638 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003639
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003640 ret = i915_mutex_lock_interruptible(dev);
3641 if (ret)
3642 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003643
Chris Wilson05394f32010-11-08 19:18:58 +00003644 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003645 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003646 ret = -ENOENT;
3647 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003648 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003649
Chris Wilson05394f32010-11-08 19:18:58 +00003650 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003651 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3652 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003653 ret = -EINVAL;
3654 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003655 }
Chris Wilson05394f32010-11-08 19:18:58 +00003656 obj->user_pin_count--;
3657 if (obj->user_pin_count == 0) {
3658 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003659 i915_gem_object_unpin(obj);
3660 }
Eric Anholt673a3942008-07-30 12:06:12 -07003661
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003662out:
Chris Wilson05394f32010-11-08 19:18:58 +00003663 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003664unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003665 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003666 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003667}
3668
3669int
3670i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003671 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003672{
3673 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003674 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003675 int ret;
3676
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003677 ret = i915_mutex_lock_interruptible(dev);
3678 if (ret)
3679 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003680
Chris Wilson05394f32010-11-08 19:18:58 +00003681 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003682 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003683 ret = -ENOENT;
3684 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003685 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003686
Chris Wilson0be555b2010-08-04 15:36:30 +01003687 /* Count all active objects as busy, even if they are currently not used
3688 * by the gpu. Users of this interface expect objects to eventually
3689 * become non-busy without any further actions, therefore emit any
3690 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003691 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003692 ret = i915_gem_object_flush_active(obj);
3693
Chris Wilson05394f32010-11-08 19:18:58 +00003694 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003695 if (obj->ring) {
3696 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3697 args->busy |= intel_ring_flag(obj->ring) << 16;
3698 }
Eric Anholt673a3942008-07-30 12:06:12 -07003699
Chris Wilson05394f32010-11-08 19:18:58 +00003700 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003701unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003702 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003703 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003704}
3705
3706int
3707i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3708 struct drm_file *file_priv)
3709{
Akshay Joshi0206e352011-08-16 15:34:10 -04003710 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003711}
3712
Chris Wilson3ef94da2009-09-14 16:50:29 +01003713int
3714i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3715 struct drm_file *file_priv)
3716{
3717 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003718 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003719 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003720
3721 switch (args->madv) {
3722 case I915_MADV_DONTNEED:
3723 case I915_MADV_WILLNEED:
3724 break;
3725 default:
3726 return -EINVAL;
3727 }
3728
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003729 ret = i915_mutex_lock_interruptible(dev);
3730 if (ret)
3731 return ret;
3732
Chris Wilson05394f32010-11-08 19:18:58 +00003733 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003734 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003735 ret = -ENOENT;
3736 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003737 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003738
Chris Wilson05394f32010-11-08 19:18:58 +00003739 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003740 ret = -EINVAL;
3741 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003742 }
3743
Chris Wilson05394f32010-11-08 19:18:58 +00003744 if (obj->madv != __I915_MADV_PURGED)
3745 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003746
Chris Wilson6c085a72012-08-20 11:40:46 +02003747 /* if the object is no longer attached, discard its backing storage */
3748 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003749 i915_gem_object_truncate(obj);
3750
Chris Wilson05394f32010-11-08 19:18:58 +00003751 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003752
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003753out:
Chris Wilson05394f32010-11-08 19:18:58 +00003754 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003755unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003756 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003757 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003758}
3759
Chris Wilson37e680a2012-06-07 15:38:42 +01003760void i915_gem_object_init(struct drm_i915_gem_object *obj,
3761 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003762{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003763 INIT_LIST_HEAD(&obj->mm_list);
Ben Widawsky35c20a62013-05-31 11:28:48 -07003764 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003765 INIT_LIST_HEAD(&obj->ring_list);
3766 INIT_LIST_HEAD(&obj->exec_list);
3767
Chris Wilson37e680a2012-06-07 15:38:42 +01003768 obj->ops = ops;
3769
Chris Wilson0327d6b2012-08-11 15:41:06 +01003770 obj->fence_reg = I915_FENCE_REG_NONE;
3771 obj->madv = I915_MADV_WILLNEED;
3772 /* Avoid an unnecessary call to unbind on the first bind. */
3773 obj->map_and_fenceable = true;
3774
3775 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3776}
3777
Chris Wilson37e680a2012-06-07 15:38:42 +01003778static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3779 .get_pages = i915_gem_object_get_pages_gtt,
3780 .put_pages = i915_gem_object_put_pages_gtt,
3781};
3782
Chris Wilson05394f32010-11-08 19:18:58 +00003783struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3784 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003785{
Daniel Vetterc397b902010-04-09 19:05:07 +00003786 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003787 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003788 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003789
Chris Wilson42dcedd2012-11-15 11:32:30 +00003790 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003791 if (obj == NULL)
3792 return NULL;
3793
3794 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00003795 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00003796 return NULL;
3797 }
3798
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003799 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3800 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3801 /* 965gm cannot relocate objects above 4GiB. */
3802 mask &= ~__GFP_HIGHMEM;
3803 mask |= __GFP_DMA32;
3804 }
3805
Al Viro496ad9a2013-01-23 17:07:38 -05003806 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003807 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003808
Chris Wilson37e680a2012-06-07 15:38:42 +01003809 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003810
Daniel Vetterc397b902010-04-09 19:05:07 +00003811 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3812 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3813
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003814 if (HAS_LLC(dev)) {
3815 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003816 * cache) for about a 10% performance improvement
3817 * compared to uncached. Graphics requests other than
3818 * display scanout are coherent with the CPU in
3819 * accessing this cache. This means in this mode we
3820 * don't need to clflush on the CPU side, and on the
3821 * GPU side we only need to flush internal caches to
3822 * get data visible to the CPU.
3823 *
3824 * However, we maintain the display planes as UC, and so
3825 * need to rebind when first used as such.
3826 */
3827 obj->cache_level = I915_CACHE_LLC;
3828 } else
3829 obj->cache_level = I915_CACHE_NONE;
3830
Chris Wilson05394f32010-11-08 19:18:58 +00003831 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003832}
3833
Eric Anholt673a3942008-07-30 12:06:12 -07003834int i915_gem_init_object(struct drm_gem_object *obj)
3835{
Daniel Vetterc397b902010-04-09 19:05:07 +00003836 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003837
Eric Anholt673a3942008-07-30 12:06:12 -07003838 return 0;
3839}
3840
Chris Wilson1488fc02012-04-24 15:47:31 +01003841void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003842{
Chris Wilson1488fc02012-04-24 15:47:31 +01003843 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003844 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003845 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003846
Chris Wilson26e12f892011-03-20 11:20:19 +00003847 trace_i915_gem_object_destroy(obj);
3848
Chris Wilson1488fc02012-04-24 15:47:31 +01003849 if (obj->phys_obj)
3850 i915_gem_detach_phys_object(dev, obj);
3851
3852 obj->pin_count = 0;
3853 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3854 bool was_interruptible;
3855
3856 was_interruptible = dev_priv->mm.interruptible;
3857 dev_priv->mm.interruptible = false;
3858
3859 WARN_ON(i915_gem_object_unbind(obj));
3860
3861 dev_priv->mm.interruptible = was_interruptible;
3862 }
3863
Ben Widawsky1d64ae72013-05-31 14:46:20 -07003864 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
3865 * before progressing. */
3866 if (obj->stolen)
3867 i915_gem_object_unpin_pages(obj);
3868
Ben Widawsky401c29f2013-05-31 11:28:47 -07003869 if (WARN_ON(obj->pages_pin_count))
3870 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003871 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003872 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003873 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003874
Chris Wilson9da3da62012-06-01 15:20:22 +01003875 BUG_ON(obj->pages);
3876
Chris Wilson2f745ad2012-09-04 21:02:58 +01003877 if (obj->base.import_attach)
3878 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01003879
Chris Wilson05394f32010-11-08 19:18:58 +00003880 drm_gem_object_release(&obj->base);
3881 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003882
Chris Wilson05394f32010-11-08 19:18:58 +00003883 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003884 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003885}
3886
Jesse Barnes5669fca2009-02-17 15:13:31 -08003887int
Eric Anholt673a3942008-07-30 12:06:12 -07003888i915_gem_idle(struct drm_device *dev)
3889{
3890 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003891 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003892
Keith Packard6dbe2772008-10-14 21:41:13 -07003893 mutex_lock(&dev->struct_mutex);
3894
Chris Wilson87acb0a2010-10-19 10:13:00 +01003895 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003896 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003897 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003898 }
Eric Anholt673a3942008-07-30 12:06:12 -07003899
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003900 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003901 if (ret) {
3902 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003903 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003904 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003905 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003906
Chris Wilson29105cc2010-01-07 10:39:13 +00003907 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003908 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003909 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003910
Chris Wilson312817a2010-11-22 11:50:11 +00003911 i915_gem_reset_fences(dev);
3912
Chris Wilson29105cc2010-01-07 10:39:13 +00003913 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3914 * We need to replace this with a semaphore, or something.
3915 * And not confound mm.suspended!
3916 */
3917 dev_priv->mm.suspended = 1;
Daniel Vetter99584db2012-11-14 17:14:04 +01003918 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003919
3920 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003921 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003922
Keith Packard6dbe2772008-10-14 21:41:13 -07003923 mutex_unlock(&dev->struct_mutex);
3924
Chris Wilson29105cc2010-01-07 10:39:13 +00003925 /* Cancel the retire work handler, which should be idle now. */
3926 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3927
Eric Anholt673a3942008-07-30 12:06:12 -07003928 return 0;
3929}
3930
Ben Widawskyb9524a12012-05-25 16:56:24 -07003931void i915_gem_l3_remap(struct drm_device *dev)
3932{
3933 drm_i915_private_t *dev_priv = dev->dev_private;
3934 u32 misccpctl;
3935 int i;
3936
Daniel Vettereb32e452013-02-14 19:46:07 +01003937 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskyb9524a12012-05-25 16:56:24 -07003938 return;
3939
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003940 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07003941 return;
3942
3943 misccpctl = I915_READ(GEN7_MISCCPCTL);
3944 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3945 POSTING_READ(GEN7_MISCCPCTL);
3946
3947 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3948 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003949 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003950 DRM_DEBUG("0x%x was already programmed to %x\n",
3951 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003952 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003953 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003954 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07003955 }
3956
3957 /* Make sure all the writes land before disabling dop clock gating */
3958 POSTING_READ(GEN7_L3LOG_BASE);
3959
3960 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3961}
3962
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003963void i915_gem_init_swizzling(struct drm_device *dev)
3964{
3965 drm_i915_private_t *dev_priv = dev->dev_private;
3966
Daniel Vetter11782b02012-01-31 16:47:55 +01003967 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003968 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3969 return;
3970
3971 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3972 DISP_TILE_SURFACE_SWIZZLING);
3973
Daniel Vetter11782b02012-01-31 16:47:55 +01003974 if (IS_GEN5(dev))
3975 return;
3976
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003977 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3978 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003979 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003980 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003981 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003982 else
3983 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003984}
Daniel Vettere21af882012-02-09 20:53:27 +01003985
Chris Wilson67b1b572012-07-05 23:49:40 +01003986static bool
3987intel_enable_blt(struct drm_device *dev)
3988{
3989 if (!HAS_BLT(dev))
3990 return false;
3991
3992 /* The blitter was dysfunctional on early prototypes */
3993 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3994 DRM_INFO("BLT not supported on this pre-production hardware;"
3995 " graphics performance will be degraded.\n");
3996 return false;
3997 }
3998
3999 return true;
4000}
4001
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004002static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004003{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004004 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004005 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004006
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004007 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004008 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004009 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004010
4011 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004012 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004013 if (ret)
4014 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004015 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004016
Chris Wilson67b1b572012-07-05 23:49:40 +01004017 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004018 ret = intel_init_blt_ring_buffer(dev);
4019 if (ret)
4020 goto cleanup_bsd_ring;
4021 }
4022
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004023 if (HAS_VEBOX(dev)) {
4024 ret = intel_init_vebox_ring_buffer(dev);
4025 if (ret)
4026 goto cleanup_blt_ring;
4027 }
4028
4029
Mika Kuoppala99433932013-01-22 14:12:17 +02004030 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4031 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004032 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004033
4034 return 0;
4035
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004036cleanup_vebox_ring:
4037 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004038cleanup_blt_ring:
4039 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4040cleanup_bsd_ring:
4041 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4042cleanup_render_ring:
4043 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4044
4045 return ret;
4046}
4047
4048int
4049i915_gem_init_hw(struct drm_device *dev)
4050{
4051 drm_i915_private_t *dev_priv = dev->dev_private;
4052 int ret;
4053
4054 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4055 return -EIO;
4056
4057 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
4058 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
4059
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004060 if (HAS_PCH_NOP(dev)) {
4061 u32 temp = I915_READ(GEN7_MSG_CTL);
4062 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4063 I915_WRITE(GEN7_MSG_CTL, temp);
4064 }
4065
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004066 i915_gem_l3_remap(dev);
4067
4068 i915_gem_init_swizzling(dev);
4069
4070 ret = i915_gem_init_rings(dev);
4071 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004072 return ret;
4073
Ben Widawsky254f9652012-06-04 14:42:42 -07004074 /*
4075 * XXX: There was some w/a described somewhere suggesting loading
4076 * contexts before PPGTT.
4077 */
4078 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004079 if (dev_priv->mm.aliasing_ppgtt) {
4080 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
4081 if (ret) {
4082 i915_gem_cleanup_aliasing_ppgtt(dev);
4083 DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
4084 }
4085 }
Daniel Vettere21af882012-02-09 20:53:27 +01004086
Chris Wilson68f95ba2010-05-27 13:18:22 +01004087 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004088}
4089
Chris Wilson1070a422012-04-24 15:47:41 +01004090int i915_gem_init(struct drm_device *dev)
4091{
4092 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004093 int ret;
4094
Chris Wilson1070a422012-04-24 15:47:41 +01004095 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004096
4097 if (IS_VALLEYVIEW(dev)) {
4098 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4099 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4100 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4101 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4102 }
4103
Ben Widawskyd7e50082012-12-18 10:31:25 -08004104 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004105
Chris Wilson1070a422012-04-24 15:47:41 +01004106 ret = i915_gem_init_hw(dev);
4107 mutex_unlock(&dev->struct_mutex);
4108 if (ret) {
4109 i915_gem_cleanup_aliasing_ppgtt(dev);
4110 return ret;
4111 }
4112
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004113 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4114 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4115 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004116 return 0;
4117}
4118
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004119void
4120i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4121{
4122 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004123 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004124 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004125
Chris Wilsonb4519512012-05-11 14:29:30 +01004126 for_each_ring(ring, dev_priv, i)
4127 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004128}
4129
4130int
Eric Anholt673a3942008-07-30 12:06:12 -07004131i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4132 struct drm_file *file_priv)
4133{
4134 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004135 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004136
Jesse Barnes79e53942008-11-07 14:24:08 -08004137 if (drm_core_check_feature(dev, DRIVER_MODESET))
4138 return 0;
4139
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004140 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004141 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004142 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004143 }
4144
Eric Anholt673a3942008-07-30 12:06:12 -07004145 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004146 dev_priv->mm.suspended = 0;
4147
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004148 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004149 if (ret != 0) {
4150 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004151 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004152 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004153
Chris Wilson69dc4982010-10-19 10:36:51 +01004154 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004155 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004156
Chris Wilson5f353082010-06-07 14:03:03 +01004157 ret = drm_irq_install(dev);
4158 if (ret)
4159 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004160
Eric Anholt673a3942008-07-30 12:06:12 -07004161 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004162
4163cleanup_ringbuffer:
4164 mutex_lock(&dev->struct_mutex);
4165 i915_gem_cleanup_ringbuffer(dev);
4166 dev_priv->mm.suspended = 1;
4167 mutex_unlock(&dev->struct_mutex);
4168
4169 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004170}
4171
4172int
4173i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4174 struct drm_file *file_priv)
4175{
Jesse Barnes79e53942008-11-07 14:24:08 -08004176 if (drm_core_check_feature(dev, DRIVER_MODESET))
4177 return 0;
4178
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004179 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004180 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004181}
4182
4183void
4184i915_gem_lastclose(struct drm_device *dev)
4185{
4186 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004187
Eric Anholte806b492009-01-22 09:56:58 -08004188 if (drm_core_check_feature(dev, DRIVER_MODESET))
4189 return;
4190
Keith Packard6dbe2772008-10-14 21:41:13 -07004191 ret = i915_gem_idle(dev);
4192 if (ret)
4193 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004194}
4195
Chris Wilson64193402010-10-24 12:38:05 +01004196static void
4197init_ring_lists(struct intel_ring_buffer *ring)
4198{
4199 INIT_LIST_HEAD(&ring->active_list);
4200 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004201}
4202
Eric Anholt673a3942008-07-30 12:06:12 -07004203void
4204i915_gem_load(struct drm_device *dev)
4205{
4206 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004207 int i;
4208
4209 dev_priv->slab =
4210 kmem_cache_create("i915_gem_object",
4211 sizeof(struct drm_i915_gem_object), 0,
4212 SLAB_HWCACHE_ALIGN,
4213 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004214
Chris Wilson69dc4982010-10-19 10:36:51 +01004215 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004216 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004217 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4218 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004219 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004220 for (i = 0; i < I915_NUM_RINGS; i++)
4221 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004222 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004223 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004224 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4225 i915_gem_retire_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004226 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004227
Dave Airlie94400122010-07-20 13:15:31 +10004228 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4229 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004230 I915_WRITE(MI_ARB_STATE,
4231 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004232 }
4233
Chris Wilson72bfa192010-12-19 11:42:05 +00004234 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4235
Jesse Barnesde151cf2008-11-12 10:03:55 -08004236 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004237 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4238 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004239
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004240 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4241 dev_priv->num_fence_regs = 32;
4242 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004243 dev_priv->num_fence_regs = 16;
4244 else
4245 dev_priv->num_fence_regs = 8;
4246
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004247 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004248 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004249
Eric Anholt673a3942008-07-30 12:06:12 -07004250 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004251 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004252
Chris Wilsonce453d82011-02-21 14:43:56 +00004253 dev_priv->mm.interruptible = true;
4254
Chris Wilson17250b72010-10-28 12:51:39 +01004255 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4256 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4257 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004258}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004259
4260/*
4261 * Create a physically contiguous memory object for this object
4262 * e.g. for cursor + overlay regs
4263 */
Chris Wilson995b6762010-08-20 13:23:26 +01004264static int i915_gem_init_phys_object(struct drm_device *dev,
4265 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004266{
4267 drm_i915_private_t *dev_priv = dev->dev_private;
4268 struct drm_i915_gem_phys_object *phys_obj;
4269 int ret;
4270
4271 if (dev_priv->mm.phys_objs[id - 1] || !size)
4272 return 0;
4273
Eric Anholt9a298b22009-03-24 12:23:04 -07004274 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004275 if (!phys_obj)
4276 return -ENOMEM;
4277
4278 phys_obj->id = id;
4279
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004280 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004281 if (!phys_obj->handle) {
4282 ret = -ENOMEM;
4283 goto kfree_obj;
4284 }
4285#ifdef CONFIG_X86
4286 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4287#endif
4288
4289 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4290
4291 return 0;
4292kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004293 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004294 return ret;
4295}
4296
Chris Wilson995b6762010-08-20 13:23:26 +01004297static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004298{
4299 drm_i915_private_t *dev_priv = dev->dev_private;
4300 struct drm_i915_gem_phys_object *phys_obj;
4301
4302 if (!dev_priv->mm.phys_objs[id - 1])
4303 return;
4304
4305 phys_obj = dev_priv->mm.phys_objs[id - 1];
4306 if (phys_obj->cur_obj) {
4307 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4308 }
4309
4310#ifdef CONFIG_X86
4311 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4312#endif
4313 drm_pci_free(dev, phys_obj->handle);
4314 kfree(phys_obj);
4315 dev_priv->mm.phys_objs[id - 1] = NULL;
4316}
4317
4318void i915_gem_free_all_phys_object(struct drm_device *dev)
4319{
4320 int i;
4321
Dave Airlie260883c2009-01-22 17:58:49 +10004322 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004323 i915_gem_free_phys_object(dev, i);
4324}
4325
4326void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004327 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004328{
Al Viro496ad9a2013-01-23 17:07:38 -05004329 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004330 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004331 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004332 int page_count;
4333
Chris Wilson05394f32010-11-08 19:18:58 +00004334 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004335 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004336 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004337
Chris Wilson05394f32010-11-08 19:18:58 +00004338 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004339 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004340 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004341 if (!IS_ERR(page)) {
4342 char *dst = kmap_atomic(page);
4343 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4344 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004345
Chris Wilsone5281cc2010-10-28 13:45:36 +01004346 drm_clflush_pages(&page, 1);
4347
4348 set_page_dirty(page);
4349 mark_page_accessed(page);
4350 page_cache_release(page);
4351 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004352 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004353 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004354
Chris Wilson05394f32010-11-08 19:18:58 +00004355 obj->phys_obj->cur_obj = NULL;
4356 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004357}
4358
4359int
4360i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004361 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004362 int id,
4363 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004364{
Al Viro496ad9a2013-01-23 17:07:38 -05004365 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004366 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004367 int ret = 0;
4368 int page_count;
4369 int i;
4370
4371 if (id > I915_MAX_PHYS_OBJECT)
4372 return -EINVAL;
4373
Chris Wilson05394f32010-11-08 19:18:58 +00004374 if (obj->phys_obj) {
4375 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004376 return 0;
4377 i915_gem_detach_phys_object(dev, obj);
4378 }
4379
Dave Airlie71acb5e2008-12-30 20:31:46 +10004380 /* create a new object */
4381 if (!dev_priv->mm.phys_objs[id - 1]) {
4382 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004383 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004384 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004385 DRM_ERROR("failed to init phys object %d size: %zu\n",
4386 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004387 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004388 }
4389 }
4390
4391 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004392 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4393 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004394
Chris Wilson05394f32010-11-08 19:18:58 +00004395 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004396
4397 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004398 struct page *page;
4399 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004400
Hugh Dickins5949eac2011-06-27 16:18:18 -07004401 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004402 if (IS_ERR(page))
4403 return PTR_ERR(page);
4404
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004405 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004406 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004407 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004408 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004409
4410 mark_page_accessed(page);
4411 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004412 }
4413
4414 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004415}
4416
4417static int
Chris Wilson05394f32010-11-08 19:18:58 +00004418i915_gem_phys_pwrite(struct drm_device *dev,
4419 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004420 struct drm_i915_gem_pwrite *args,
4421 struct drm_file *file_priv)
4422{
Chris Wilson05394f32010-11-08 19:18:58 +00004423 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004424 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004425
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004426 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4427 unsigned long unwritten;
4428
4429 /* The physical object once assigned is fixed for the lifetime
4430 * of the obj, so we can safely drop the lock and continue
4431 * to access vaddr.
4432 */
4433 mutex_unlock(&dev->struct_mutex);
4434 unwritten = copy_from_user(vaddr, user_data, args->size);
4435 mutex_lock(&dev->struct_mutex);
4436 if (unwritten)
4437 return -EFAULT;
4438 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004439
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004440 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004441 return 0;
4442}
Eric Anholtb9624422009-06-03 07:27:35 +00004443
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004444void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004445{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004446 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004447
4448 /* Clean up our request list when the client is going away, so that
4449 * later retire_requests won't dereference our soon-to-be-gone
4450 * file_priv.
4451 */
Chris Wilson1c255952010-09-26 11:03:27 +01004452 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004453 while (!list_empty(&file_priv->mm.request_list)) {
4454 struct drm_i915_gem_request *request;
4455
4456 request = list_first_entry(&file_priv->mm.request_list,
4457 struct drm_i915_gem_request,
4458 client_list);
4459 list_del(&request->client_list);
4460 request->file_priv = NULL;
4461 }
Chris Wilson1c255952010-09-26 11:03:27 +01004462 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004463}
Chris Wilson31169712009-09-14 16:50:28 +01004464
Chris Wilson57745062012-11-21 13:04:04 +00004465static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4466{
4467 if (!mutex_is_locked(mutex))
4468 return false;
4469
4470#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4471 return mutex->owner == task;
4472#else
4473 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4474 return false;
4475#endif
4476}
4477
Chris Wilson31169712009-09-14 16:50:28 +01004478static int
Ying Han1495f232011-05-24 17:12:27 -07004479i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004480{
Chris Wilson17250b72010-10-28 12:51:39 +01004481 struct drm_i915_private *dev_priv =
4482 container_of(shrinker,
4483 struct drm_i915_private,
4484 mm.inactive_shrinker);
4485 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004486 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004487 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004488 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004489 int cnt;
4490
Chris Wilson57745062012-11-21 13:04:04 +00004491 if (!mutex_trylock(&dev->struct_mutex)) {
4492 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4493 return 0;
4494
Daniel Vetter677feac2012-12-19 14:33:45 +01004495 if (dev_priv->mm.shrinker_no_lock_stealing)
4496 return 0;
4497
Chris Wilson57745062012-11-21 13:04:04 +00004498 unlock = false;
4499 }
Chris Wilson31169712009-09-14 16:50:28 +01004500
Chris Wilson6c085a72012-08-20 11:40:46 +02004501 if (nr_to_scan) {
4502 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4503 if (nr_to_scan > 0)
Daniel Vetter93927ca2013-01-10 18:03:00 +01004504 nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
4505 false);
4506 if (nr_to_scan > 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004507 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004508 }
4509
Chris Wilson17250b72010-10-28 12:51:39 +01004510 cnt = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004511 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004512 if (obj->pages_pin_count == 0)
4513 cnt += obj->base.size >> PAGE_SHIFT;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004514 list_for_each_entry(obj, &dev_priv->mm.inactive_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004515 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004516 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004517
Chris Wilson57745062012-11-21 13:04:04 +00004518 if (unlock)
4519 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004520 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004521}