blob: edd47baa119c5bf89350ed969d22eb305a967fd5 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
320static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100321gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300322 u32 invalidate_domains, u32 flush_domains)
323{
324 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100325 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 int ret;
327
Paulo Zanonif3987632012-08-17 18:35:43 -0300328 /*
329 * Ensure that any following seqno writes only happen when the render
330 * cache is indeed flushed.
331 *
332 * Workaround: 4th PIPE_CONTROL command (except the ones with only
333 * read-cache invalidate bits set) must have the CS_STALL bit set. We
334 * don't try to be clever and just set it unconditionally.
335 */
336 flags |= PIPE_CONTROL_CS_STALL;
337
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 /* Just flush everything. Experiments have shown that reducing the
339 * number of bits based on the write domains has little performance
340 * impact.
341 */
342 if (flush_domains) {
343 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
344 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 }
346 if (invalidate_domains) {
347 flags |= PIPE_CONTROL_TLB_INVALIDATE;
348 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
349 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
350 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
351 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
352 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000353 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300354 /*
355 * TLB invalidate requires a post-sync write.
356 */
357 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200358 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300359
Chris Wilsonadd284a2014-12-16 08:44:32 +0000360 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
361
Paulo Zanonif3987632012-08-17 18:35:43 -0300362 /* Workaround: we must issue a pipe_control with CS-stall bit
363 * set before a pipe_control command that has the state cache
364 * invalidate bit set. */
365 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300366 }
367
368 ret = intel_ring_begin(ring, 4);
369 if (ret)
370 return ret;
371
372 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
373 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200374 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300375 intel_ring_emit(ring, 0);
376 intel_ring_advance(ring);
377
378 return 0;
379}
380
Ben Widawskya5f3d682013-11-02 21:07:27 -0700381static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300382gen8_emit_pipe_control(struct intel_engine_cs *ring,
383 u32 flags, u32 scratch_addr)
384{
385 int ret;
386
387 ret = intel_ring_begin(ring, 6);
388 if (ret)
389 return ret;
390
391 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
392 intel_ring_emit(ring, flags);
393 intel_ring_emit(ring, scratch_addr);
394 intel_ring_emit(ring, 0);
395 intel_ring_emit(ring, 0);
396 intel_ring_emit(ring, 0);
397 intel_ring_advance(ring);
398
399 return 0;
400}
401
402static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100403gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700404 u32 invalidate_domains, u32 flush_domains)
405{
406 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100407 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800408 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700409
410 flags |= PIPE_CONTROL_CS_STALL;
411
412 if (flush_domains) {
413 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
414 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
415 }
416 if (invalidate_domains) {
417 flags |= PIPE_CONTROL_TLB_INVALIDATE;
418 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
419 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
420 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
421 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
422 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
423 flags |= PIPE_CONTROL_QW_WRITE;
424 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800425
426 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
427 ret = gen8_emit_pipe_control(ring,
428 PIPE_CONTROL_CS_STALL |
429 PIPE_CONTROL_STALL_AT_SCOREBOARD,
430 0);
431 if (ret)
432 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700433 }
434
kbuild test robot6e0b3f82015-03-05 22:03:08 +0800435 return gen8_emit_pipe_control(ring, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700436}
437
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100438static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100439 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300441 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100442 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800443}
444
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100445u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000448 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800449
Chris Wilson50877442014-03-21 12:41:53 +0000450 if (INTEL_INFO(ring->dev)->gen >= 8)
451 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
452 RING_ACTHD_UDW(ring->mmio_base));
453 else if (INTEL_INFO(ring->dev)->gen >= 4)
454 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
455 else
456 acthd = I915_READ(ACTHD);
457
458 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800459}
460
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100461static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200462{
463 struct drm_i915_private *dev_priv = ring->dev->dev_private;
464 u32 addr;
465
466 addr = dev_priv->status_page_dmah->busaddr;
467 if (INTEL_INFO(ring->dev)->gen >= 4)
468 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
469 I915_WRITE(HWS_PGA, addr);
470}
471
Damien Lespiauaf75f262015-02-10 19:32:17 +0000472static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
473{
474 struct drm_device *dev = ring->dev;
475 struct drm_i915_private *dev_priv = ring->dev->dev_private;
476 u32 mmio = 0;
477
478 /* The ring status page addresses are no longer next to the rest of
479 * the ring registers as of gen7.
480 */
481 if (IS_GEN7(dev)) {
482 switch (ring->id) {
483 case RCS:
484 mmio = RENDER_HWS_PGA_GEN7;
485 break;
486 case BCS:
487 mmio = BLT_HWS_PGA_GEN7;
488 break;
489 /*
490 * VCS2 actually doesn't exist on Gen7. Only shut up
491 * gcc switch check warning
492 */
493 case VCS2:
494 case VCS:
495 mmio = BSD_HWS_PGA_GEN7;
496 break;
497 case VECS:
498 mmio = VEBOX_HWS_PGA_GEN7;
499 break;
500 }
501 } else if (IS_GEN6(ring->dev)) {
502 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
503 } else {
504 /* XXX: gen8 returns to sanity */
505 mmio = RING_HWS_PGA(ring->mmio_base);
506 }
507
508 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
509 POSTING_READ(mmio);
510
511 /*
512 * Flush the TLB for this page
513 *
514 * FIXME: These two bits have disappeared on gen8, so a question
515 * arises: do we still need this and if so how should we go about
516 * invalidating the TLB?
517 */
518 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
519 u32 reg = RING_INSTPM(ring->mmio_base);
520
521 /* ring should be idle before issuing a sync flush*/
522 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
523
524 I915_WRITE(reg,
525 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
526 INSTPM_SYNC_FLUSH));
527 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
528 1000))
529 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
530 ring->name);
531 }
532}
533
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100534static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100535{
536 struct drm_i915_private *dev_priv = to_i915(ring->dev);
537
538 if (!IS_GEN2(ring->dev)) {
539 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200540 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
541 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100542 /* Sometimes we observe that the idle flag is not
543 * set even though the ring is empty. So double
544 * check before giving up.
545 */
546 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
547 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100548 }
549 }
550
551 I915_WRITE_CTL(ring, 0);
552 I915_WRITE_HEAD(ring, 0);
553 ring->write_tail(ring, 0);
554
555 if (!IS_GEN2(ring->dev)) {
556 (void)I915_READ_CTL(ring);
557 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
558 }
559
560 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
561}
562
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100563static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200565 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300566 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100567 struct intel_ringbuffer *ringbuf = ring->buffer;
568 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200569 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570
Mika Kuoppala59bad942015-01-16 11:34:40 +0200571 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200572
Chris Wilson9991ae72014-04-02 16:36:07 +0100573 if (!stop_ring(ring)) {
574 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000575 DRM_DEBUG_KMS("%s head not reset to zero "
576 "ctl %08x head %08x tail %08x start %08x\n",
577 ring->name,
578 I915_READ_CTL(ring),
579 I915_READ_HEAD(ring),
580 I915_READ_TAIL(ring),
581 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800582
Chris Wilson9991ae72014-04-02 16:36:07 +0100583 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000584 DRM_ERROR("failed to set %s head to zero "
585 "ctl %08x head %08x tail %08x start %08x\n",
586 ring->name,
587 I915_READ_CTL(ring),
588 I915_READ_HEAD(ring),
589 I915_READ_TAIL(ring),
590 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100591 ret = -EIO;
592 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000593 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700594 }
595
Chris Wilson9991ae72014-04-02 16:36:07 +0100596 if (I915_NEED_GFX_HWS(dev))
597 intel_ring_setup_status_page(ring);
598 else
599 ring_setup_phys_status_page(ring);
600
Jiri Kosinaece4a172014-08-07 16:29:53 +0200601 /* Enforce ordering by reading HEAD register back */
602 I915_READ_HEAD(ring);
603
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200604 /* Initialize the ring. This must happen _after_ we've cleared the ring
605 * registers with the above sequence (the readback of the HEAD registers
606 * also enforces ordering), otherwise the hw might lose the new ring
607 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700608 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100609
610 /* WaClearRingBufHeadRegAtInit:ctg,elk */
611 if (I915_READ_HEAD(ring))
612 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
613 ring->name, I915_READ_HEAD(ring));
614 I915_WRITE_HEAD(ring, 0);
615 (void)I915_READ_HEAD(ring);
616
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200617 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100618 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000619 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800620
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800621 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400622 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700623 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400624 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000625 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100626 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
627 ring->name,
628 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
629 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
630 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200631 ret = -EIO;
632 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800633 }
634
Dave Gordonebd0fd42014-11-27 11:22:49 +0000635 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100636 ringbuf->head = I915_READ_HEAD(ring);
637 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000638 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000639
Chris Wilson50f018d2013-06-10 11:20:19 +0100640 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
641
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200642out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200643 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200644
645 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700646}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800647
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100648void
649intel_fini_pipe_control(struct intel_engine_cs *ring)
650{
651 struct drm_device *dev = ring->dev;
652
653 if (ring->scratch.obj == NULL)
654 return;
655
656 if (INTEL_INFO(dev)->gen >= 5) {
657 kunmap(sg_page(ring->scratch.obj->pages->sgl));
658 i915_gem_object_ggtt_unpin(ring->scratch.obj);
659 }
660
661 drm_gem_object_unreference(&ring->scratch.obj->base);
662 ring->scratch.obj = NULL;
663}
664
665int
666intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000668 int ret;
669
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100670 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100672 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
673 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 DRM_ERROR("Failed to allocate seqno page\n");
675 ret = -ENOMEM;
676 goto err;
677 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100678
Daniel Vettera9cc7262014-02-14 14:01:13 +0100679 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
680 if (ret)
681 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000682
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100683 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000684 if (ret)
685 goto err_unref;
686
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100687 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
688 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
689 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800690 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000691 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800692 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000693
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200694 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100695 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000696 return 0;
697
698err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800699 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000703 return ret;
704}
705
Michel Thierry771b9a52014-11-11 16:47:33 +0000706static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
707 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100708{
Mika Kuoppala72253422014-10-07 17:21:26 +0300709 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100710 struct drm_device *dev = ring->dev;
711 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300712 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100713
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000714 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300715 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716
Mika Kuoppala72253422014-10-07 17:21:26 +0300717 ring->gpu_caches_dirty = true;
718 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100719 if (ret)
720 return ret;
721
Arun Siluvery22a916a2014-10-22 18:59:52 +0100722 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 if (ret)
724 return ret;
725
Arun Siluvery22a916a2014-10-22 18:59:52 +0100726 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300727 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300728 intel_ring_emit(ring, w->reg[i].addr);
729 intel_ring_emit(ring, w->reg[i].value);
730 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100731 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300732
733 intel_ring_advance(ring);
734
735 ring->gpu_caches_dirty = true;
736 ret = intel_ring_flush_all_caches(ring);
737 if (ret)
738 return ret;
739
740 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
741
742 return 0;
743}
744
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100745static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
746 struct intel_context *ctx)
747{
748 int ret;
749
750 ret = intel_ring_workarounds_emit(ring, ctx);
751 if (ret != 0)
752 return ret;
753
754 ret = i915_gem_render_state_init(ring);
755 if (ret)
756 DRM_ERROR("init render state: %d\n", ret);
757
758 return ret;
759}
760
Mika Kuoppala72253422014-10-07 17:21:26 +0300761static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000762 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300763{
764 const u32 idx = dev_priv->workarounds.count;
765
766 if (WARN_ON(idx >= I915_MAX_WA_REGS))
767 return -ENOSPC;
768
769 dev_priv->workarounds.reg[idx].addr = addr;
770 dev_priv->workarounds.reg[idx].value = val;
771 dev_priv->workarounds.reg[idx].mask = mask;
772
773 dev_priv->workarounds.count++;
774
775 return 0;
776}
777
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000778#define WA_REG(addr, mask, val) { \
779 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300780 if (r) \
781 return r; \
782 }
783
784#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000785 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
787#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000788 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
Damien Lespiau98533252014-12-08 17:33:51 +0000790#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000791 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300792
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000793#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
794#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300795
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300797
798static int bdw_init_workarounds(struct intel_engine_cs *ring)
799{
800 struct drm_device *dev = ring->dev;
801 struct drm_i915_private *dev_priv = dev->dev_private;
802
Arun Siluvery86d7f232014-08-26 14:44:50 +0100803 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700804 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300805 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
806 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
807 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100808
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700809 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300810 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
811 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100812
Mika Kuoppala72253422014-10-07 17:21:26 +0300813 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
814 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100815
816 /* Use Force Non-Coherent whenever executing a 3D context. This is a
817 * workaround for for a possible hang in the unlikely event a TLB
818 * invalidation occurs during a PSD flush.
819 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300820 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000821 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300822 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000823 /* WaForceContextSaveRestoreNonCoherent:bdw */
824 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
825 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000826 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000827 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300828 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100829
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800830 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
831 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
832 * polygons in the same 8x4 pixel/sample area to be processed without
833 * stalling waiting for the earlier ones to write to Hierarchical Z
834 * buffer."
835 *
836 * This optimization is off by default for Broadwell; turn it on.
837 */
838 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
839
Arun Siluvery86d7f232014-08-26 14:44:50 +0100840 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300841 WA_SET_BIT_MASKED(CACHE_MODE_1,
842 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100843
844 /*
845 * BSpec recommends 8x4 when MSAA is used,
846 * however in practice 16x4 seems fastest.
847 *
848 * Note that PS/WM thread counts depend on the WIZ hashing
849 * disable bit, which we don't touch here, but it's good
850 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
851 */
Damien Lespiau98533252014-12-08 17:33:51 +0000852 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
853 GEN6_WIZ_HASHING_MASK,
854 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100855
Arun Siluvery86d7f232014-08-26 14:44:50 +0100856 return 0;
857}
858
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300859static int chv_init_workarounds(struct intel_engine_cs *ring)
860{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300861 struct drm_device *dev = ring->dev;
862 struct drm_i915_private *dev_priv = dev->dev_private;
863
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300864 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300865 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300866 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000867 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
868 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300869
Arun Siluvery952890092014-10-28 18:33:14 +0000870 /* Use Force Non-Coherent whenever executing a 3D context. This is a
871 * workaround for a possible hang in the unlikely event a TLB
872 * invalidation occurs during a PSD flush.
873 */
874 /* WaForceEnableNonCoherent:chv */
875 /* WaHdcDisableFetchWhenMasked:chv */
876 WA_SET_BIT_MASKED(HDC_CHICKEN0,
877 HDC_FORCE_NON_COHERENT |
878 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
879
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800880 /* According to the CACHE_MODE_0 default value documentation, some
881 * CHV platforms disable this optimization by default. Turn it on.
882 */
883 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
884
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200885 /* Wa4x4STCOptimizationDisable:chv */
886 WA_SET_BIT_MASKED(CACHE_MODE_1,
887 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
888
Kenneth Graunked60de812015-01-10 18:02:22 -0800889 /* Improve HiZ throughput on CHV. */
890 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
891
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200892 /*
893 * BSpec recommends 8x4 when MSAA is used,
894 * however in practice 16x4 seems fastest.
895 *
896 * Note that PS/WM thread counts depend on the WIZ hashing
897 * disable bit, which we don't touch here, but it's good
898 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
899 */
900 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
901 GEN6_WIZ_HASHING_MASK,
902 GEN6_WIZ_HASHING_16x4);
903
Mika Kuoppala72253422014-10-07 17:21:26 +0300904 return 0;
905}
906
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000907static int gen9_init_workarounds(struct intel_engine_cs *ring)
908{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000909 struct drm_device *dev = ring->dev;
910 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300911 uint32_t tmp;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000912
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100913 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000914 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
915 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
916
Nick Hoatha119a6e2015-05-07 14:15:30 +0100917 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000918 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
919 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
920
Nick Hoathd2a31db2015-05-07 14:15:31 +0100921 if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
922 INTEL_REVID(dev) == SKL_REVID_B0)) ||
923 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
924 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
Damien Lespiaua86eb582015-02-11 18:21:44 +0000925 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
926 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000927 }
928
Nick Hoatha13d2152015-05-07 14:15:32 +0100929 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
930 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
931 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000932 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
933 GEN9_RHWO_OPTIMIZATION_DISABLE);
934 WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
935 DISABLE_PIXEL_MASK_CAMMING);
936 }
937
Nick Hoath27a1b682015-05-07 14:15:33 +0100938 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
939 IS_BROXTON(dev)) {
940 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
Nick Hoathcac23df2015-02-05 10:47:22 +0000941 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
942 GEN9_ENABLE_YV12_BUGFIX);
943 }
944
Nick Hoath50683682015-05-07 14:15:35 +0100945 /* Wa4x4STCOptimizationDisable:skl,bxt */
Hoath, Nicholas18404812015-02-05 10:47:23 +0000946 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
947
Nick Hoath27160c92015-05-07 14:15:36 +0100948 /* WaDisablePartialResolveInVc:skl,bxt */
Damien Lespiau9370cd92015-02-09 19:33:17 +0000949 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
950
Nick Hoath16be17a2015-05-07 14:15:37 +0100951 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000952 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
953 GEN9_CCS_TLB_PREFETCH_ENABLE);
954
Imre Deak5a2ae952015-05-19 15:04:59 +0300955 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
956 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
957 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200958 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
959 PIXEL_MASK_CAMMING_DISABLE);
960
Imre Deak8ea6f892015-05-19 17:05:42 +0300961 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
962 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
963 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
964 (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
965 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
966 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
967
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000968 return 0;
969}
970
Damien Lespiaub7668792015-02-14 18:30:29 +0000971static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +0000972{
Damien Lespiaub7668792015-02-14 18:30:29 +0000973 struct drm_device *dev = ring->dev;
974 struct drm_i915_private *dev_priv = dev->dev_private;
975 u8 vals[3] = { 0, 0, 0 };
976 unsigned int i;
977
978 for (i = 0; i < 3; i++) {
979 u8 ss;
980
981 /*
982 * Only consider slices where one, and only one, subslice has 7
983 * EUs
984 */
985 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
986 continue;
987
988 /*
989 * subslice_7eu[i] != 0 (because of the check above) and
990 * ss_max == 4 (maximum number of subslices possible per slice)
991 *
992 * -> 0 <= ss <= 3;
993 */
994 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
995 vals[i] = 3 - ss;
996 }
997
998 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
999 return 0;
1000
1001 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1002 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1003 GEN9_IZ_HASHING_MASK(2) |
1004 GEN9_IZ_HASHING_MASK(1) |
1005 GEN9_IZ_HASHING_MASK(0),
1006 GEN9_IZ_HASHING(2, vals[2]) |
1007 GEN9_IZ_HASHING(1, vals[1]) |
1008 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001009
Mika Kuoppala72253422014-10-07 17:21:26 +03001010 return 0;
1011}
1012
Damien Lespiaub7668792015-02-14 18:30:29 +00001013
Damien Lespiau8d205492015-02-09 19:33:15 +00001014static int skl_init_workarounds(struct intel_engine_cs *ring)
1015{
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001016 struct drm_device *dev = ring->dev;
1017 struct drm_i915_private *dev_priv = dev->dev_private;
1018
Damien Lespiau8d205492015-02-09 19:33:15 +00001019 gen9_init_workarounds(ring);
1020
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001021 /* WaDisablePowerCompilerClockGating:skl */
1022 if (INTEL_REVID(dev) == SKL_REVID_B0)
1023 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1024 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1025
Nick Hoathb62adbd2015-05-07 14:15:34 +01001026 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
1027 /*
1028 *Use Force Non-Coherent whenever executing a 3D context. This
1029 * is a workaround for a possible hang in the unlikely event
1030 * a TLB invalidation occurs during a PSD flush.
1031 */
1032 /* WaForceEnableNonCoherent:skl */
1033 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1034 HDC_FORCE_NON_COHERENT);
1035 }
1036
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001037 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
1038 INTEL_REVID(dev) == SKL_REVID_D0)
1039 /* WaBarrierPerformanceFixDisable:skl */
1040 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1041 HDC_FENCE_DEST_SLM_DISABLE |
1042 HDC_BARRIER_PERFORMANCE_DISABLE);
1043
Damien Lespiaub7668792015-02-14 18:30:29 +00001044 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001045}
1046
Nick Hoathcae04372015-03-17 11:39:38 +02001047static int bxt_init_workarounds(struct intel_engine_cs *ring)
1048{
Nick Hoathdfb601e2015-04-10 13:12:24 +01001049 struct drm_device *dev = ring->dev;
1050 struct drm_i915_private *dev_priv = dev->dev_private;
1051
Nick Hoathcae04372015-03-17 11:39:38 +02001052 gen9_init_workarounds(ring);
1053
Nick Hoathdfb601e2015-04-10 13:12:24 +01001054 /* WaDisableThreadStallDopClockGating:bxt */
1055 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1056 STALL_DOP_GATING_DISABLE);
1057
Nick Hoath983b4b92015-04-10 13:12:25 +01001058 /* WaDisableSbeCacheDispatchPortSharing:bxt */
1059 if (INTEL_REVID(dev) <= BXT_REVID_B0) {
1060 WA_SET_BIT_MASKED(
1061 GEN7_HALF_SLICE_CHICKEN1,
1062 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1063 }
1064
Nick Hoathcae04372015-03-17 11:39:38 +02001065 return 0;
1066}
1067
Michel Thierry771b9a52014-11-11 16:47:33 +00001068int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001069{
1070 struct drm_device *dev = ring->dev;
1071 struct drm_i915_private *dev_priv = dev->dev_private;
1072
1073 WARN_ON(ring->id != RCS);
1074
1075 dev_priv->workarounds.count = 0;
1076
1077 if (IS_BROADWELL(dev))
1078 return bdw_init_workarounds(ring);
1079
1080 if (IS_CHERRYVIEW(dev))
1081 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001082
Damien Lespiau8d205492015-02-09 19:33:15 +00001083 if (IS_SKYLAKE(dev))
1084 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001085
1086 if (IS_BROXTON(dev))
1087 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001088
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001089 return 0;
1090}
1091
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001092static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001093{
Chris Wilson78501ea2010-10-27 12:18:21 +01001094 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001095 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001096 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001097 if (ret)
1098 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001099
Akash Goel61a563a2014-03-25 18:01:50 +05301100 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1101 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001102 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001103
1104 /* We need to disable the AsyncFlip performance optimisations in order
1105 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1106 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001107 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +03001108 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001109 */
Imre Deakfbdcb062013-02-13 15:27:34 +00001110 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001111 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1112
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001113 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301114 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001115 if (INTEL_INFO(dev)->gen == 6)
1116 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001117 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001118
Akash Goel01fa0302014-03-24 23:00:04 +05301119 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001120 if (IS_GEN7(dev))
1121 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301122 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001123 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001124
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001125 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001126 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1127 * "If this bit is set, STCunit will have LRA as replacement
1128 * policy. [...] This bit must be reset. LRA replacement
1129 * policy is not supported."
1130 */
1131 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001132 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001133 }
1134
Daniel Vetter6b26c862012-04-24 14:04:12 +02001135 if (INTEL_INFO(dev)->gen >= 6)
1136 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001137
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001138 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001139 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001140
Mika Kuoppala72253422014-10-07 17:21:26 +03001141 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001142}
1143
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001144static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001145{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001146 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001147 struct drm_i915_private *dev_priv = dev->dev_private;
1148
1149 if (dev_priv->semaphore_obj) {
1150 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1151 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1152 dev_priv->semaphore_obj = NULL;
1153 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001154
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001155 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001156}
1157
Ben Widawsky3e789982014-06-30 09:53:37 -07001158static int gen8_rcs_signal(struct intel_engine_cs *signaller,
1159 unsigned int num_dwords)
1160{
1161#define MBOX_UPDATE_DWORDS 8
1162 struct drm_device *dev = signaller->dev;
1163 struct drm_i915_private *dev_priv = dev->dev_private;
1164 struct intel_engine_cs *waiter;
1165 int i, ret, num_rings;
1166
1167 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1168 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1169#undef MBOX_UPDATE_DWORDS
1170
1171 ret = intel_ring_begin(signaller, num_dwords);
1172 if (ret)
1173 return ret;
1174
1175 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001176 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001177 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1178 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1179 continue;
1180
John Harrison6259cea2014-11-24 18:49:29 +00001181 seqno = i915_gem_request_get_seqno(
1182 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001183 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1184 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1185 PIPE_CONTROL_QW_WRITE |
1186 PIPE_CONTROL_FLUSH_ENABLE);
1187 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1188 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001189 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001190 intel_ring_emit(signaller, 0);
1191 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1192 MI_SEMAPHORE_TARGET(waiter->id));
1193 intel_ring_emit(signaller, 0);
1194 }
1195
1196 return 0;
1197}
1198
1199static int gen8_xcs_signal(struct intel_engine_cs *signaller,
1200 unsigned int num_dwords)
1201{
1202#define MBOX_UPDATE_DWORDS 6
1203 struct drm_device *dev = signaller->dev;
1204 struct drm_i915_private *dev_priv = dev->dev_private;
1205 struct intel_engine_cs *waiter;
1206 int i, ret, num_rings;
1207
1208 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1209 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1210#undef MBOX_UPDATE_DWORDS
1211
1212 ret = intel_ring_begin(signaller, num_dwords);
1213 if (ret)
1214 return ret;
1215
1216 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001217 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001218 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1219 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1220 continue;
1221
John Harrison6259cea2014-11-24 18:49:29 +00001222 seqno = i915_gem_request_get_seqno(
1223 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001224 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1225 MI_FLUSH_DW_OP_STOREDW);
1226 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1227 MI_FLUSH_DW_USE_GTT);
1228 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001229 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001230 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1231 MI_SEMAPHORE_TARGET(waiter->id));
1232 intel_ring_emit(signaller, 0);
1233 }
1234
1235 return 0;
1236}
1237
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001238static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001239 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001240{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001241 struct drm_device *dev = signaller->dev;
1242 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001243 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001244 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001245
Ben Widawskya1444b72014-06-30 09:53:35 -07001246#define MBOX_UPDATE_DWORDS 3
1247 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1248 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1249#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001250
1251 ret = intel_ring_begin(signaller, num_dwords);
1252 if (ret)
1253 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001254
Ben Widawsky78325f22014-04-29 14:52:29 -07001255 for_each_ring(useless, dev_priv, i) {
1256 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1257 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001258 u32 seqno = i915_gem_request_get_seqno(
1259 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001260 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1261 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001262 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001263 }
1264 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001265
Ben Widawskya1444b72014-06-30 09:53:35 -07001266 /* If num_dwords was rounded, make sure the tail pointer is correct */
1267 if (num_rings % 2 == 0)
1268 intel_ring_emit(signaller, MI_NOOP);
1269
Ben Widawsky024a43e2014-04-29 14:52:30 -07001270 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001271}
1272
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001273/**
1274 * gen6_add_request - Update the semaphore mailbox registers
1275 *
1276 * @ring - ring that is adding a request
1277 * @seqno - return seqno stuck into the ring
1278 *
1279 * Update the mailbox registers in the *other* rings with the current seqno.
1280 * This acts like a signal in the canonical semaphore.
1281 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001282static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001283gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001284{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001285 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001286
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001287 if (ring->semaphore.signal)
1288 ret = ring->semaphore.signal(ring, 4);
1289 else
1290 ret = intel_ring_begin(ring, 4);
1291
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001292 if (ret)
1293 return ret;
1294
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001295 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1296 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001297 intel_ring_emit(ring,
1298 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001299 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001300 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001301
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001302 return 0;
1303}
1304
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001305static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1306 u32 seqno)
1307{
1308 struct drm_i915_private *dev_priv = dev->dev_private;
1309 return dev_priv->last_seqno < seqno;
1310}
1311
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001312/**
1313 * intel_ring_sync - sync the waiter to the signaller on seqno
1314 *
1315 * @waiter - ring that is waiting
1316 * @signaller - ring which has, or will signal
1317 * @seqno - seqno which the waiter will block on
1318 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001319
1320static int
1321gen8_ring_sync(struct intel_engine_cs *waiter,
1322 struct intel_engine_cs *signaller,
1323 u32 seqno)
1324{
1325 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1326 int ret;
1327
1328 ret = intel_ring_begin(waiter, 4);
1329 if (ret)
1330 return ret;
1331
1332 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1333 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001334 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001335 MI_SEMAPHORE_SAD_GTE_SDD);
1336 intel_ring_emit(waiter, seqno);
1337 intel_ring_emit(waiter,
1338 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1339 intel_ring_emit(waiter,
1340 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1341 intel_ring_advance(waiter);
1342 return 0;
1343}
1344
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001345static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001346gen6_ring_sync(struct intel_engine_cs *waiter,
1347 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001348 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001349{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001350 u32 dw1 = MI_SEMAPHORE_MBOX |
1351 MI_SEMAPHORE_COMPARE |
1352 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001353 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1354 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001355
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001356 /* Throughout all of the GEM code, seqno passed implies our current
1357 * seqno is >= the last seqno executed. However for hardware the
1358 * comparison is strictly greater than.
1359 */
1360 seqno -= 1;
1361
Ben Widawskyebc348b2014-04-29 14:52:28 -07001362 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001363
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001364 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001365 if (ret)
1366 return ret;
1367
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001368 /* If seqno wrap happened, omit the wait with no-ops */
1369 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001370 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001371 intel_ring_emit(waiter, seqno);
1372 intel_ring_emit(waiter, 0);
1373 intel_ring_emit(waiter, MI_NOOP);
1374 } else {
1375 intel_ring_emit(waiter, MI_NOOP);
1376 intel_ring_emit(waiter, MI_NOOP);
1377 intel_ring_emit(waiter, MI_NOOP);
1378 intel_ring_emit(waiter, MI_NOOP);
1379 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001380 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001381
1382 return 0;
1383}
1384
Chris Wilsonc6df5412010-12-15 09:56:50 +00001385#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1386do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001387 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1388 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001389 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1390 intel_ring_emit(ring__, 0); \
1391 intel_ring_emit(ring__, 0); \
1392} while (0)
1393
1394static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001395pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001396{
Chris Wilson18393f62014-04-09 09:19:40 +01001397 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001398 int ret;
1399
1400 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1401 * incoherent with writes to memory, i.e. completely fubar,
1402 * so we need to use PIPE_NOTIFY instead.
1403 *
1404 * However, we also need to workaround the qword write
1405 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1406 * memory before requesting an interrupt.
1407 */
1408 ret = intel_ring_begin(ring, 32);
1409 if (ret)
1410 return ret;
1411
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001412 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001413 PIPE_CONTROL_WRITE_FLUSH |
1414 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001415 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001416 intel_ring_emit(ring,
1417 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001418 intel_ring_emit(ring, 0);
1419 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001420 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001421 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001422 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001423 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001424 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001425 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001426 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001427 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001428 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001429 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001430
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001431 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001432 PIPE_CONTROL_WRITE_FLUSH |
1433 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001434 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001435 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001436 intel_ring_emit(ring,
1437 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001438 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001439 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001440
Chris Wilsonc6df5412010-12-15 09:56:50 +00001441 return 0;
1442}
1443
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001444static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001445gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001446{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001447 /* Workaround to force correct ordering between irq and seqno writes on
1448 * ivb (and maybe also on snb) by reading from a CS register (like
1449 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001450 if (!lazy_coherency) {
1451 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1452 POSTING_READ(RING_ACTHD(ring->mmio_base));
1453 }
1454
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001455 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1456}
1457
1458static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001459ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001460{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001461 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1462}
1463
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001464static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001465ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001466{
1467 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1468}
1469
Chris Wilsonc6df5412010-12-15 09:56:50 +00001470static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001471pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001472{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001473 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001474}
1475
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001476static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001477pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001478{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001479 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001480}
1481
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001482static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001483gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001484{
1485 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001486 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001487 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001488
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001489 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001490 return false;
1491
Chris Wilson7338aef2012-04-24 21:48:47 +01001492 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001493 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001494 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001495 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001496
1497 return true;
1498}
1499
1500static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001501gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001502{
1503 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001504 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001505 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001506
Chris Wilson7338aef2012-04-24 21:48:47 +01001507 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001508 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001509 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001510 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001511}
1512
1513static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001514i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001515{
Chris Wilson78501ea2010-10-27 12:18:21 +01001516 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001517 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001518 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001519
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001520 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001521 return false;
1522
Chris Wilson7338aef2012-04-24 21:48:47 +01001523 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001524 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001525 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1526 I915_WRITE(IMR, dev_priv->irq_mask);
1527 POSTING_READ(IMR);
1528 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001529 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001530
1531 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001532}
1533
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001534static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001535i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001536{
Chris Wilson78501ea2010-10-27 12:18:21 +01001537 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001538 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001539 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001540
Chris Wilson7338aef2012-04-24 21:48:47 +01001541 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001542 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001543 dev_priv->irq_mask |= ring->irq_enable_mask;
1544 I915_WRITE(IMR, dev_priv->irq_mask);
1545 POSTING_READ(IMR);
1546 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001547 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001548}
1549
Chris Wilsonc2798b12012-04-22 21:13:57 +01001550static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001551i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001552{
1553 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001554 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001555 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001556
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001557 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001558 return false;
1559
Chris Wilson7338aef2012-04-24 21:48:47 +01001560 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001561 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001562 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1563 I915_WRITE16(IMR, dev_priv->irq_mask);
1564 POSTING_READ16(IMR);
1565 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001566 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001567
1568 return true;
1569}
1570
1571static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001572i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001573{
1574 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001575 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001576 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001577
Chris Wilson7338aef2012-04-24 21:48:47 +01001578 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001579 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001580 dev_priv->irq_mask |= ring->irq_enable_mask;
1581 I915_WRITE16(IMR, dev_priv->irq_mask);
1582 POSTING_READ16(IMR);
1583 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001584 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001585}
1586
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001587static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001588bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001589 u32 invalidate_domains,
1590 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001591{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001592 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001593
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001594 ret = intel_ring_begin(ring, 2);
1595 if (ret)
1596 return ret;
1597
1598 intel_ring_emit(ring, MI_FLUSH);
1599 intel_ring_emit(ring, MI_NOOP);
1600 intel_ring_advance(ring);
1601 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001602}
1603
Chris Wilson3cce4692010-10-27 16:11:02 +01001604static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001605i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001606{
Chris Wilson3cce4692010-10-27 16:11:02 +01001607 int ret;
1608
1609 ret = intel_ring_begin(ring, 4);
1610 if (ret)
1611 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001612
Chris Wilson3cce4692010-10-27 16:11:02 +01001613 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1614 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001615 intel_ring_emit(ring,
1616 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001617 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001618 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001619
Chris Wilson3cce4692010-10-27 16:11:02 +01001620 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001621}
1622
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001623static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001624gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001625{
1626 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001627 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001628 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001629
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001630 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1631 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001632
Chris Wilson7338aef2012-04-24 21:48:47 +01001633 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001634 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001635 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001636 I915_WRITE_IMR(ring,
1637 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001638 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001639 else
1640 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001641 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001642 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001643 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001644
1645 return true;
1646}
1647
1648static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001649gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001650{
1651 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001652 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001653 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001654
Chris Wilson7338aef2012-04-24 21:48:47 +01001655 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001656 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001657 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001658 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001659 else
1660 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001661 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001662 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001663 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001664}
1665
Ben Widawskya19d2932013-05-28 19:22:30 -07001666static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001667hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001668{
1669 struct drm_device *dev = ring->dev;
1670 struct drm_i915_private *dev_priv = dev->dev_private;
1671 unsigned long flags;
1672
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001673 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001674 return false;
1675
Daniel Vetter59cdb632013-07-04 23:35:28 +02001676 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001677 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001678 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001679 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001680 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001681 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001682
1683 return true;
1684}
1685
1686static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001687hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001688{
1689 struct drm_device *dev = ring->dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 unsigned long flags;
1692
Daniel Vetter59cdb632013-07-04 23:35:28 +02001693 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001694 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001695 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001696 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001697 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001698 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001699}
1700
Ben Widawskyabd58f02013-11-02 21:07:09 -07001701static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001702gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001703{
1704 struct drm_device *dev = ring->dev;
1705 struct drm_i915_private *dev_priv = dev->dev_private;
1706 unsigned long flags;
1707
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001708 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001709 return false;
1710
1711 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1712 if (ring->irq_refcount++ == 0) {
1713 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1714 I915_WRITE_IMR(ring,
1715 ~(ring->irq_enable_mask |
1716 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1717 } else {
1718 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1719 }
1720 POSTING_READ(RING_IMR(ring->mmio_base));
1721 }
1722 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1723
1724 return true;
1725}
1726
1727static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001728gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001729{
1730 struct drm_device *dev = ring->dev;
1731 struct drm_i915_private *dev_priv = dev->dev_private;
1732 unsigned long flags;
1733
1734 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1735 if (--ring->irq_refcount == 0) {
1736 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1737 I915_WRITE_IMR(ring,
1738 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1739 } else {
1740 I915_WRITE_IMR(ring, ~0);
1741 }
1742 POSTING_READ(RING_IMR(ring->mmio_base));
1743 }
1744 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1745}
1746
Zou Nan haid1b851f2010-05-21 09:08:57 +08001747static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001748i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001749 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001750 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001751{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001752 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001753
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001754 ret = intel_ring_begin(ring, 2);
1755 if (ret)
1756 return ret;
1757
Chris Wilson78501ea2010-10-27 12:18:21 +01001758 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001759 MI_BATCH_BUFFER_START |
1760 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001761 (dispatch_flags & I915_DISPATCH_SECURE ?
1762 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001763 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001764 intel_ring_advance(ring);
1765
Zou Nan haid1b851f2010-05-21 09:08:57 +08001766 return 0;
1767}
1768
Daniel Vetterb45305f2012-12-17 16:21:27 +01001769/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1770#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001771#define I830_TLB_ENTRIES (2)
1772#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001773static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001774i830_dispatch_execbuffer(struct intel_engine_cs *ring,
John Harrison8e004ef2015-02-13 11:48:10 +00001775 u64 offset, u32 len,
1776 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001777{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001778 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001779 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001780
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001781 ret = intel_ring_begin(ring, 6);
1782 if (ret)
1783 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001784
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001785 /* Evict the invalid PTE TLBs */
1786 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1787 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1788 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1789 intel_ring_emit(ring, cs_offset);
1790 intel_ring_emit(ring, 0xdeadbeef);
1791 intel_ring_emit(ring, MI_NOOP);
1792 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001793
John Harrison8e004ef2015-02-13 11:48:10 +00001794 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001795 if (len > I830_BATCH_LIMIT)
1796 return -ENOSPC;
1797
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001798 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001799 if (ret)
1800 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001801
1802 /* Blit the batch (which has now all relocs applied) to the
1803 * stable batch scratch bo area (so that the CS never
1804 * stumbles over its tlb invalidation bug) ...
1805 */
1806 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1807 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001808 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001809 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001810 intel_ring_emit(ring, 4096);
1811 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001812
Daniel Vetterb45305f2012-12-17 16:21:27 +01001813 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001814 intel_ring_emit(ring, MI_NOOP);
1815 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001816
1817 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001818 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001819 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001820
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001821 ret = intel_ring_begin(ring, 4);
1822 if (ret)
1823 return ret;
1824
1825 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001826 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1827 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001828 intel_ring_emit(ring, offset + len - 8);
1829 intel_ring_emit(ring, MI_NOOP);
1830 intel_ring_advance(ring);
1831
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001832 return 0;
1833}
1834
1835static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001836i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001837 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001838 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001839{
1840 int ret;
1841
1842 ret = intel_ring_begin(ring, 2);
1843 if (ret)
1844 return ret;
1845
Chris Wilson65f56872012-04-17 16:38:12 +01001846 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001847 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1848 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001849 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001850
Eric Anholt62fdfea2010-05-21 13:26:39 -07001851 return 0;
1852}
1853
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001854static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001855{
Chris Wilson05394f32010-11-08 19:18:58 +00001856 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001857
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001858 obj = ring->status_page.obj;
1859 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001860 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001861
Chris Wilson9da3da62012-06-01 15:20:22 +01001862 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001863 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001864 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001865 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001866}
1867
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001868static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001869{
Chris Wilson05394f32010-11-08 19:18:58 +00001870 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001871
Chris Wilsone3efda42014-04-09 09:19:41 +01001872 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001873 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001874 int ret;
1875
1876 obj = i915_gem_alloc_object(ring->dev, 4096);
1877 if (obj == NULL) {
1878 DRM_ERROR("Failed to allocate status page\n");
1879 return -ENOMEM;
1880 }
1881
1882 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1883 if (ret)
1884 goto err_unref;
1885
Chris Wilson1f767e02014-07-03 17:33:03 -04001886 flags = 0;
1887 if (!HAS_LLC(ring->dev))
1888 /* On g33, we cannot place HWS above 256MiB, so
1889 * restrict its pinning to the low mappable arena.
1890 * Though this restriction is not documented for
1891 * gen4, gen5, or byt, they also behave similarly
1892 * and hang if the HWS is placed at the top of the
1893 * GTT. To generalise, it appears that all !llc
1894 * platforms have issues with us placing the HWS
1895 * above the mappable region (even though we never
1896 * actualy map it).
1897 */
1898 flags |= PIN_MAPPABLE;
1899 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001900 if (ret) {
1901err_unref:
1902 drm_gem_object_unreference(&obj->base);
1903 return ret;
1904 }
1905
1906 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001907 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001908
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001909 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001910 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001911 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001912
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001913 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1914 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001915
1916 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001917}
1918
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001919static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001920{
1921 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001922
1923 if (!dev_priv->status_page_dmah) {
1924 dev_priv->status_page_dmah =
1925 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1926 if (!dev_priv->status_page_dmah)
1927 return -ENOMEM;
1928 }
1929
Chris Wilson6b8294a2012-11-16 11:43:20 +00001930 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1931 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1932
1933 return 0;
1934}
1935
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001936void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1937{
1938 iounmap(ringbuf->virtual_start);
1939 ringbuf->virtual_start = NULL;
1940 i915_gem_object_ggtt_unpin(ringbuf->obj);
1941}
1942
1943int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1944 struct intel_ringbuffer *ringbuf)
1945{
1946 struct drm_i915_private *dev_priv = to_i915(dev);
1947 struct drm_i915_gem_object *obj = ringbuf->obj;
1948 int ret;
1949
1950 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1951 if (ret)
1952 return ret;
1953
1954 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1955 if (ret) {
1956 i915_gem_object_ggtt_unpin(obj);
1957 return ret;
1958 }
1959
1960 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1961 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1962 if (ringbuf->virtual_start == NULL) {
1963 i915_gem_object_ggtt_unpin(obj);
1964 return -EINVAL;
1965 }
1966
1967 return 0;
1968}
1969
Oscar Mateo84c23772014-07-24 17:04:15 +01001970void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001971{
Oscar Mateo2919d292014-07-03 16:28:02 +01001972 drm_gem_object_unreference(&ringbuf->obj->base);
1973 ringbuf->obj = NULL;
1974}
1975
Oscar Mateo84c23772014-07-24 17:04:15 +01001976int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1977 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001978{
Chris Wilsone3efda42014-04-09 09:19:41 +01001979 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001980
1981 obj = NULL;
1982 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001983 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001984 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001985 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001986 if (obj == NULL)
1987 return -ENOMEM;
1988
Akash Goel24f3a8c2014-06-17 10:59:42 +05301989 /* mark ring buffers as read-only from GPU side by default */
1990 obj->gt_ro = 1;
1991
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001992 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001993
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001994 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001995}
1996
Ben Widawskyc43b5632012-04-16 14:07:40 -07001997static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001998 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001999{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002000 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002001 int ret;
2002
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002003 WARN_ON(ring->buffer);
2004
2005 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2006 if (!ringbuf)
2007 return -ENOMEM;
2008 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002009
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002010 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002011 INIT_LIST_HEAD(&ring->active_list);
2012 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002013 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson06fbca72015-04-07 16:20:36 +01002014 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002015 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02002016 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07002017 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002018
Chris Wilsonb259f672011-03-29 13:19:09 +01002019 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002020
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002021 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002022 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002023 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002024 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002025 } else {
2026 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002027 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002028 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002029 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002030 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002031
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002032 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002033
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002034 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
2035 if (ret) {
2036 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2037 ring->name, ret);
2038 goto error;
2039 }
2040
2041 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2042 if (ret) {
2043 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2044 ring->name, ret);
2045 intel_destroy_ringbuffer_obj(ringbuf);
2046 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002047 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002048
Chris Wilson55249ba2010-12-22 14:04:47 +00002049 /* Workaround an erratum on the i830 which causes a hang if
2050 * the TAIL pointer points to within the last 2 cachelines
2051 * of the buffer.
2052 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002053 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01002054 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002055 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00002056
Brad Volkin44e895a2014-05-10 14:10:43 -07002057 ret = i915_cmd_parser_init_ring(ring);
2058 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002059 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002060
Oscar Mateo8ee14972014-05-22 14:13:34 +01002061 return 0;
2062
2063error:
2064 kfree(ringbuf);
2065 ring->buffer = NULL;
2066 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002067}
2068
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002069void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002070{
John Harrison6402c332014-10-31 12:00:26 +00002071 struct drm_i915_private *dev_priv;
2072 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01002073
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002074 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002075 return;
2076
John Harrison6402c332014-10-31 12:00:26 +00002077 dev_priv = to_i915(ring->dev);
2078 ringbuf = ring->buffer;
2079
Chris Wilsone3efda42014-04-09 09:19:41 +01002080 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002081 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002082
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002083 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01002084 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00002085 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01002086
Zou Nan hai8d192152010-11-02 16:31:01 +08002087 if (ring->cleanup)
2088 ring->cleanup(ring);
2089
Chris Wilson78501ea2010-10-27 12:18:21 +01002090 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002091
2092 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002093 i915_gem_batch_pool_fini(&ring->batch_pool);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002094
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002095 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002096 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002097}
2098
Chris Wilson595e1ee2015-04-07 16:20:51 +01002099static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002100{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002101 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002102 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +01002103 unsigned space;
2104 int ret;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002105
Dave Gordonebd0fd42014-11-27 11:22:49 +00002106 if (intel_ring_space(ringbuf) >= n)
2107 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002108
2109 list_for_each_entry(request, &ring->request_list, list) {
Chris Wilsonb4716182015-04-27 13:41:17 +01002110 space = __intel_ring_space(request->postfix, ringbuf->tail,
2111 ringbuf->size);
2112 if (space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002113 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002114 }
2115
Chris Wilson595e1ee2015-04-07 16:20:51 +01002116 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002117 return -ENOSPC;
2118
Daniel Vettera4b3a572014-11-26 14:17:05 +01002119 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002120 if (ret)
2121 return ret;
2122
Chris Wilsonb4716182015-04-27 13:41:17 +01002123 ringbuf->space = space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002124 return 0;
2125}
2126
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002127static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002128{
2129 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002130 struct intel_ringbuffer *ringbuf = ring->buffer;
2131 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002132
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002133 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002134 int ret = ring_wait_for_space(ring, rem);
2135 if (ret)
2136 return ret;
2137 }
2138
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002139 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002140 rem /= 4;
2141 while (rem--)
2142 iowrite32(MI_NOOP, virt++);
2143
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002144 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002145 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002146
2147 return 0;
2148}
2149
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002150int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002151{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002152 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002153 int ret;
2154
2155 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002156 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002157 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002158 if (ret)
2159 return ret;
2160 }
2161
2162 /* Wait upon the last request to be completed */
2163 if (list_empty(&ring->request_list))
2164 return 0;
2165
Daniel Vettera4b3a572014-11-26 14:17:05 +01002166 req = list_entry(ring->request_list.prev,
Chris Wilsonb4716182015-04-27 13:41:17 +01002167 struct drm_i915_gem_request,
2168 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002169
Chris Wilsonb4716182015-04-27 13:41:17 +01002170 /* Make sure we do not trigger any retires */
2171 return __i915_wait_request(req,
2172 atomic_read(&to_i915(ring->dev)->gpu_error.reset_counter),
2173 to_i915(ring->dev)->mm.interruptible,
2174 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002175}
2176
John Harrison6689cb22015-03-19 12:30:08 +00002177int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002178{
John Harrison6689cb22015-03-19 12:30:08 +00002179 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002180 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002181}
2182
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002183static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002184 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002185{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002186 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002187 int ret;
2188
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002189 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002190 ret = intel_wrap_ring_buffer(ring);
2191 if (unlikely(ret))
2192 return ret;
2193 }
2194
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002195 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002196 ret = ring_wait_for_space(ring, bytes);
2197 if (unlikely(ret))
2198 return ret;
2199 }
2200
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002201 return 0;
2202}
2203
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002204int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002205 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002206{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002207 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002208 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002209
Daniel Vetter33196de2012-11-14 17:14:05 +01002210 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2211 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002212 if (ret)
2213 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002214
Chris Wilson304d6952014-01-02 14:32:35 +00002215 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2216 if (ret)
2217 return ret;
2218
Chris Wilson9d7730912012-11-27 16:22:52 +00002219 /* Preallocate the olr before touching the ring */
John Harrison6689cb22015-03-19 12:30:08 +00002220 ret = i915_gem_request_alloc(ring, ring->default_context);
Chris Wilson9d7730912012-11-27 16:22:52 +00002221 if (ret)
2222 return ret;
2223
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002224 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002225 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002226}
2227
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002228/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002229int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002230{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002231 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002232 int ret;
2233
2234 if (num_dwords == 0)
2235 return 0;
2236
Chris Wilson18393f62014-04-09 09:19:40 +01002237 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002238 ret = intel_ring_begin(ring, num_dwords);
2239 if (ret)
2240 return ret;
2241
2242 while (num_dwords--)
2243 intel_ring_emit(ring, MI_NOOP);
2244
2245 intel_ring_advance(ring);
2246
2247 return 0;
2248}
2249
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002250void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002251{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002252 struct drm_device *dev = ring->dev;
2253 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002254
John Harrison6259cea2014-11-24 18:49:29 +00002255 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002256
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002257 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002258 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2259 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002260 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002261 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002262 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002263
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002264 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002265 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002266}
2267
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002268static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002269 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002270{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002271 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002272
2273 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002274
Chris Wilson12f55812012-07-05 17:14:01 +01002275 /* Disable notification that the ring is IDLE. The GT
2276 * will then assume that it is busy and bring it out of rc6.
2277 */
2278 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2279 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2280
2281 /* Clear the context id. Here be magic! */
2282 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2283
2284 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002285 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002286 GEN6_BSD_SLEEP_INDICATOR) == 0,
2287 50))
2288 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002289
Chris Wilson12f55812012-07-05 17:14:01 +01002290 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002291 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002292 POSTING_READ(RING_TAIL(ring->mmio_base));
2293
2294 /* Let the ring send IDLE messages to the GT again,
2295 * and so let it sleep to conserve power when idle.
2296 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002297 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002298 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002299}
2300
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002301static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002302 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002303{
Chris Wilson71a77e02011-02-02 12:13:49 +00002304 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002305 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002306
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002307 ret = intel_ring_begin(ring, 4);
2308 if (ret)
2309 return ret;
2310
Chris Wilson71a77e02011-02-02 12:13:49 +00002311 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002312 if (INTEL_INFO(ring->dev)->gen >= 8)
2313 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002314
2315 /* We always require a command barrier so that subsequent
2316 * commands, such as breadcrumb interrupts, are strictly ordered
2317 * wrt the contents of the write cache being flushed to memory
2318 * (and thus being coherent from the CPU).
2319 */
2320 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2321
Jesse Barnes9a289772012-10-26 09:42:42 -07002322 /*
2323 * Bspec vol 1c.5 - video engine command streamer:
2324 * "If ENABLED, all TLBs will be invalidated once the flush
2325 * operation is complete. This bit is only valid when the
2326 * Post-Sync Operation field is a value of 1h or 3h."
2327 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002328 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002329 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2330
Chris Wilson71a77e02011-02-02 12:13:49 +00002331 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002332 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002333 if (INTEL_INFO(ring->dev)->gen >= 8) {
2334 intel_ring_emit(ring, 0); /* upper addr */
2335 intel_ring_emit(ring, 0); /* value */
2336 } else {
2337 intel_ring_emit(ring, 0);
2338 intel_ring_emit(ring, MI_NOOP);
2339 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002340 intel_ring_advance(ring);
2341 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002342}
2343
2344static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002345gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002346 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002347 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002348{
John Harrison8e004ef2015-02-13 11:48:10 +00002349 bool ppgtt = USES_PPGTT(ring->dev) &&
2350 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002351 int ret;
2352
2353 ret = intel_ring_begin(ring, 4);
2354 if (ret)
2355 return ret;
2356
2357 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002358 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002359 intel_ring_emit(ring, lower_32_bits(offset));
2360 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002361 intel_ring_emit(ring, MI_NOOP);
2362 intel_ring_advance(ring);
2363
2364 return 0;
2365}
2366
2367static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002368hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
John Harrison8e004ef2015-02-13 11:48:10 +00002369 u64 offset, u32 len,
2370 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002371{
Akshay Joshi0206e352011-08-16 15:34:10 -04002372 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002373
Akshay Joshi0206e352011-08-16 15:34:10 -04002374 ret = intel_ring_begin(ring, 2);
2375 if (ret)
2376 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002377
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002378 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002379 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002380 (dispatch_flags & I915_DISPATCH_SECURE ?
Chris Wilson77072252014-09-10 12:18:27 +01002381 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002382 /* bit0-7 is the length on GEN6+ */
2383 intel_ring_emit(ring, offset);
2384 intel_ring_advance(ring);
2385
2386 return 0;
2387}
2388
2389static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002390gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002391 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002392 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002393{
2394 int ret;
2395
2396 ret = intel_ring_begin(ring, 2);
2397 if (ret)
2398 return ret;
2399
2400 intel_ring_emit(ring,
2401 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002402 (dispatch_flags & I915_DISPATCH_SECURE ?
2403 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002404 /* bit0-7 is the length on GEN6+ */
2405 intel_ring_emit(ring, offset);
2406 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002407
Akshay Joshi0206e352011-08-16 15:34:10 -04002408 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002409}
2410
Chris Wilson549f7362010-10-19 11:19:32 +01002411/* Blitter support (SandyBridge+) */
2412
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002413static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002414 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002415{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002416 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002417 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002418 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002419
Daniel Vetter6a233c72011-12-14 13:57:07 +01002420 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002421 if (ret)
2422 return ret;
2423
Chris Wilson71a77e02011-02-02 12:13:49 +00002424 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002425 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002426 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002427
2428 /* We always require a command barrier so that subsequent
2429 * commands, such as breadcrumb interrupts, are strictly ordered
2430 * wrt the contents of the write cache being flushed to memory
2431 * (and thus being coherent from the CPU).
2432 */
2433 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2434
Jesse Barnes9a289772012-10-26 09:42:42 -07002435 /*
2436 * Bspec vol 1c.3 - blitter engine command streamer:
2437 * "If ENABLED, all TLBs will be invalidated once the flush
2438 * operation is complete. This bit is only valid when the
2439 * Post-Sync Operation field is a value of 1h or 3h."
2440 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002441 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002442 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002443 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002444 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002445 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002446 intel_ring_emit(ring, 0); /* upper addr */
2447 intel_ring_emit(ring, 0); /* value */
2448 } else {
2449 intel_ring_emit(ring, 0);
2450 intel_ring_emit(ring, MI_NOOP);
2451 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002452 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002453
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002454 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002455}
2456
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002457int intel_init_render_ring_buffer(struct drm_device *dev)
2458{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002459 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002460 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002461 struct drm_i915_gem_object *obj;
2462 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002463
Daniel Vetter59465b52012-04-11 22:12:48 +02002464 ring->name = "render ring";
2465 ring->id = RCS;
2466 ring->mmio_base = RENDER_RING_BASE;
2467
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002468 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002469 if (i915_semaphore_is_enabled(dev)) {
2470 obj = i915_gem_alloc_object(dev, 4096);
2471 if (obj == NULL) {
2472 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2473 i915.semaphores = 0;
2474 } else {
2475 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2476 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2477 if (ret != 0) {
2478 drm_gem_object_unreference(&obj->base);
2479 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2480 i915.semaphores = 0;
2481 } else
2482 dev_priv->semaphore_obj = obj;
2483 }
2484 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002485
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002486 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002487 ring->add_request = gen6_add_request;
2488 ring->flush = gen8_render_ring_flush;
2489 ring->irq_get = gen8_ring_get_irq;
2490 ring->irq_put = gen8_ring_put_irq;
2491 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2492 ring->get_seqno = gen6_ring_get_seqno;
2493 ring->set_seqno = ring_set_seqno;
2494 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002495 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002496 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002497 ring->semaphore.signal = gen8_rcs_signal;
2498 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002499 }
2500 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002501 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002502 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002503 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002504 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002505 ring->irq_get = gen6_ring_get_irq;
2506 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002507 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002508 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002509 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002510 if (i915_semaphore_is_enabled(dev)) {
2511 ring->semaphore.sync_to = gen6_ring_sync;
2512 ring->semaphore.signal = gen6_signal;
2513 /*
2514 * The current semaphore is only applied on pre-gen8
2515 * platform. And there is no VCS2 ring on the pre-gen8
2516 * platform. So the semaphore between RCS and VCS2 is
2517 * initialized as INVALID. Gen8 will initialize the
2518 * sema between VCS2 and RCS later.
2519 */
2520 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2521 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2522 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2523 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2524 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2525 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2526 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2527 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2528 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2529 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2530 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002531 } else if (IS_GEN5(dev)) {
2532 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002533 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002534 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002535 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002536 ring->irq_get = gen5_ring_get_irq;
2537 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002538 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2539 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002540 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002541 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002542 if (INTEL_INFO(dev)->gen < 4)
2543 ring->flush = gen2_render_ring_flush;
2544 else
2545 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002546 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002547 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002548 if (IS_GEN2(dev)) {
2549 ring->irq_get = i8xx_ring_get_irq;
2550 ring->irq_put = i8xx_ring_put_irq;
2551 } else {
2552 ring->irq_get = i9xx_ring_get_irq;
2553 ring->irq_put = i9xx_ring_put_irq;
2554 }
Daniel Vettere3670312012-04-11 22:12:53 +02002555 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002556 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002557 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002558
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002559 if (IS_HASWELL(dev))
2560 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002561 else if (IS_GEN8(dev))
2562 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002563 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002564 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2565 else if (INTEL_INFO(dev)->gen >= 4)
2566 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2567 else if (IS_I830(dev) || IS_845G(dev))
2568 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2569 else
2570 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002571 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002572 ring->cleanup = render_ring_cleanup;
2573
Daniel Vetterb45305f2012-12-17 16:21:27 +01002574 /* Workaround batchbuffer to combat CS tlb bug. */
2575 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002576 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002577 if (obj == NULL) {
2578 DRM_ERROR("Failed to allocate batch bo\n");
2579 return -ENOMEM;
2580 }
2581
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002582 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002583 if (ret != 0) {
2584 drm_gem_object_unreference(&obj->base);
2585 DRM_ERROR("Failed to ping batch bo\n");
2586 return ret;
2587 }
2588
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002589 ring->scratch.obj = obj;
2590 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002591 }
2592
Daniel Vetter99be1df2014-11-20 00:33:06 +01002593 ret = intel_init_ring_buffer(dev, ring);
2594 if (ret)
2595 return ret;
2596
2597 if (INTEL_INFO(dev)->gen >= 5) {
2598 ret = intel_init_pipe_control(ring);
2599 if (ret)
2600 return ret;
2601 }
2602
2603 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002604}
2605
2606int intel_init_bsd_ring_buffer(struct drm_device *dev)
2607{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002608 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002609 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002610
Daniel Vetter58fa3832012-04-11 22:12:49 +02002611 ring->name = "bsd ring";
2612 ring->id = VCS;
2613
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002614 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002615 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002616 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002617 /* gen6 bsd needs a special wa for tail updates */
2618 if (IS_GEN6(dev))
2619 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002620 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002621 ring->add_request = gen6_add_request;
2622 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002623 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002624 if (INTEL_INFO(dev)->gen >= 8) {
2625 ring->irq_enable_mask =
2626 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2627 ring->irq_get = gen8_ring_get_irq;
2628 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002629 ring->dispatch_execbuffer =
2630 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002631 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002632 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002633 ring->semaphore.signal = gen8_xcs_signal;
2634 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002635 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002636 } else {
2637 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2638 ring->irq_get = gen6_ring_get_irq;
2639 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002640 ring->dispatch_execbuffer =
2641 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002642 if (i915_semaphore_is_enabled(dev)) {
2643 ring->semaphore.sync_to = gen6_ring_sync;
2644 ring->semaphore.signal = gen6_signal;
2645 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2646 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2647 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2648 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2649 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2650 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2651 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2652 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2653 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2654 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2655 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002656 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002657 } else {
2658 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002659 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002660 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002661 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002662 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002663 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002664 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002665 ring->irq_get = gen5_ring_get_irq;
2666 ring->irq_put = gen5_ring_put_irq;
2667 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002668 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002669 ring->irq_get = i9xx_ring_get_irq;
2670 ring->irq_put = i9xx_ring_put_irq;
2671 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002672 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002673 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002674 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002675
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002676 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002677}
Chris Wilson549f7362010-10-19 11:19:32 +01002678
Zhao Yakui845f74a2014-04-17 10:37:37 +08002679/**
Damien Lespiau62659922015-01-29 14:13:40 +00002680 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002681 */
2682int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2683{
2684 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002685 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002686
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002687 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002688 ring->id = VCS2;
2689
2690 ring->write_tail = ring_write_tail;
2691 ring->mmio_base = GEN8_BSD2_RING_BASE;
2692 ring->flush = gen6_bsd_ring_flush;
2693 ring->add_request = gen6_add_request;
2694 ring->get_seqno = gen6_ring_get_seqno;
2695 ring->set_seqno = ring_set_seqno;
2696 ring->irq_enable_mask =
2697 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2698 ring->irq_get = gen8_ring_get_irq;
2699 ring->irq_put = gen8_ring_put_irq;
2700 ring->dispatch_execbuffer =
2701 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002702 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002703 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002704 ring->semaphore.signal = gen8_xcs_signal;
2705 GEN8_RING_SEMAPHORE_INIT;
2706 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002707 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002708
2709 return intel_init_ring_buffer(dev, ring);
2710}
2711
Chris Wilson549f7362010-10-19 11:19:32 +01002712int intel_init_blt_ring_buffer(struct drm_device *dev)
2713{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002714 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002715 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002716
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002717 ring->name = "blitter ring";
2718 ring->id = BCS;
2719
2720 ring->mmio_base = BLT_RING_BASE;
2721 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002722 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002723 ring->add_request = gen6_add_request;
2724 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002725 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002726 if (INTEL_INFO(dev)->gen >= 8) {
2727 ring->irq_enable_mask =
2728 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2729 ring->irq_get = gen8_ring_get_irq;
2730 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002731 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002732 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002733 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002734 ring->semaphore.signal = gen8_xcs_signal;
2735 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002736 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002737 } else {
2738 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2739 ring->irq_get = gen6_ring_get_irq;
2740 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002741 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002742 if (i915_semaphore_is_enabled(dev)) {
2743 ring->semaphore.signal = gen6_signal;
2744 ring->semaphore.sync_to = gen6_ring_sync;
2745 /*
2746 * The current semaphore is only applied on pre-gen8
2747 * platform. And there is no VCS2 ring on the pre-gen8
2748 * platform. So the semaphore between BCS and VCS2 is
2749 * initialized as INVALID. Gen8 will initialize the
2750 * sema between BCS and VCS2 later.
2751 */
2752 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2753 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2754 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2755 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2756 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2757 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2758 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2759 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2760 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2761 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2762 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002763 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002764 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002765
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002766 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002767}
Chris Wilsona7b97612012-07-20 12:41:08 +01002768
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002769int intel_init_vebox_ring_buffer(struct drm_device *dev)
2770{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002771 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002772 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002773
2774 ring->name = "video enhancement ring";
2775 ring->id = VECS;
2776
2777 ring->mmio_base = VEBOX_RING_BASE;
2778 ring->write_tail = ring_write_tail;
2779 ring->flush = gen6_ring_flush;
2780 ring->add_request = gen6_add_request;
2781 ring->get_seqno = gen6_ring_get_seqno;
2782 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002783
2784 if (INTEL_INFO(dev)->gen >= 8) {
2785 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002786 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002787 ring->irq_get = gen8_ring_get_irq;
2788 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002789 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002790 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002791 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002792 ring->semaphore.signal = gen8_xcs_signal;
2793 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002794 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002795 } else {
2796 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2797 ring->irq_get = hsw_vebox_get_irq;
2798 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002799 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002800 if (i915_semaphore_is_enabled(dev)) {
2801 ring->semaphore.sync_to = gen6_ring_sync;
2802 ring->semaphore.signal = gen6_signal;
2803 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2804 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2805 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2806 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2807 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2808 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2809 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2810 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2811 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2812 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2813 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002814 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002815 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002816
2817 return intel_init_ring_buffer(dev, ring);
2818}
2819
Chris Wilsona7b97612012-07-20 12:41:08 +01002820int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002821intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002822{
2823 int ret;
2824
2825 if (!ring->gpu_caches_dirty)
2826 return 0;
2827
2828 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2829 if (ret)
2830 return ret;
2831
2832 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2833
2834 ring->gpu_caches_dirty = false;
2835 return 0;
2836}
2837
2838int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002839intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002840{
2841 uint32_t flush_domains;
2842 int ret;
2843
2844 flush_domains = 0;
2845 if (ring->gpu_caches_dirty)
2846 flush_domains = I915_GEM_GPU_DOMAINS;
2847
2848 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2849 if (ret)
2850 return ret;
2851
2852 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2853
2854 ring->gpu_caches_dirty = false;
2855 return 0;
2856}
Chris Wilsone3efda42014-04-09 09:19:41 +01002857
2858void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002859intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002860{
2861 int ret;
2862
2863 if (!intel_ring_initialized(ring))
2864 return;
2865
2866 ret = intel_ring_idle(ring);
2867 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2868 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2869 ring->name, ret);
2870
2871 stop_ring(ring);
2872}