blob: b4681313646c8b2720e37173a82e588542c4342b [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -040099extern int radeon_dpm;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100
101/*
102 * Copy from radeon_drv.h so we don't have to include both and have conflicting
103 * symbol;
104 */
Jerome Glissebb635562012-05-09 15:34:46 +0200105#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
106#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100107/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200108#define RADEON_IB_POOL_SIZE 16
109#define RADEON_DEBUGFS_MAX_COMPONENTS 32
110#define RADEONFB_CONN_LIMIT 4
111#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112
Alex Deucher1b370782011-11-17 20:13:28 -0500113/* max number of rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200114#define RADEON_NUM_RINGS 6
Jerome Glissebb635562012-05-09 15:34:46 +0200115
116/* fence seq are set to this number when signaled */
117#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500118
119/* internal ring indices */
120/* r1xx+ has gfx CP ring */
Christian Königf2ba57b2013-04-08 12:41:29 +0200121#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500122
123/* cayman has 2 compute CP rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200124#define CAYMAN_RING_TYPE_CP1_INDEX 1
125#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500126
Alex Deucher4d756582012-09-27 15:08:35 -0400127/* R600+ has an async dma ring */
128#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500129/* cayman add a second async dma ring */
130#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400131
Christian Königf2ba57b2013-04-08 12:41:29 +0200132/* R600+ */
133#define R600_RING_TYPE_UVD_INDEX 5
134
Jerome Glisse721604a2012-01-05 22:11:05 -0500135/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200136#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200137#define RADEON_VA_RESERVED_SIZE (8 << 20)
138#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500139
Alex Deucherec46c762013-01-03 12:07:30 -0500140/* reset flags */
141#define RADEON_RESET_GFX (1 << 0)
142#define RADEON_RESET_COMPUTE (1 << 1)
143#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500144#define RADEON_RESET_CP (1 << 3)
145#define RADEON_RESET_GRBM (1 << 4)
146#define RADEON_RESET_DMA1 (1 << 5)
147#define RADEON_RESET_RLC (1 << 6)
148#define RADEON_RESET_SEM (1 << 7)
149#define RADEON_RESET_IH (1 << 8)
150#define RADEON_RESET_VMC (1 << 9)
151#define RADEON_RESET_MC (1 << 10)
152#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500153
Alex Deucher9e05fa12013-01-24 10:06:33 -0500154/* max cursor sizes (in pixels) */
155#define CURSOR_WIDTH 64
156#define CURSOR_HEIGHT 64
157
158#define CIK_CURSOR_WIDTH 128
159#define CIK_CURSOR_HEIGHT 128
160
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161/*
162 * Errata workarounds.
163 */
164enum radeon_pll_errata {
165 CHIP_ERRATA_R300_CG = 0x00000001,
166 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
167 CHIP_ERRATA_PLL_DELAY = 0x00000004
168};
169
170
171struct radeon_device;
172
173
174/*
175 * BIOS.
176 */
177bool radeon_get_bios(struct radeon_device *rdev);
178
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500179/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000180 * Dummy page
181 */
182struct radeon_dummy_page {
183 struct page *page;
184 dma_addr_t addr;
185};
186int radeon_dummy_page_init(struct radeon_device *rdev);
187void radeon_dummy_page_fini(struct radeon_device *rdev);
188
189
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190/*
191 * Clocks
192 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200193struct radeon_clock {
194 struct radeon_pll p1pll;
195 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500196 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197 struct radeon_pll spll;
198 struct radeon_pll mpll;
199 /* 10 Khz units */
200 uint32_t default_mclk;
201 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500202 uint32_t default_dispclk;
Alex Deucher4489cd622013-03-22 15:59:10 -0400203 uint32_t current_dispclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500204 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400205 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200206};
207
Rafał Miłecki74338742009-11-03 00:53:02 +0100208/*
209 * Power management
210 */
211int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500212void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100213void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400214void radeon_pm_suspend(struct radeon_device *rdev);
215void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500216void radeon_combios_get_power_modes(struct radeon_device *rdev);
217void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200218int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
219 u8 clock_type,
220 u32 clock,
221 bool strobe_mode,
222 struct atom_clock_dividers *dividers);
Alex Deuchereaa778a2013-02-13 16:38:25 -0500223int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
224 u32 clock,
225 bool strobe_mode,
226 struct atom_mpll_param *mpll_param);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400227void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400228int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
229 u16 voltage_level, u8 voltage_type,
230 u32 *gpio_value, u32 *gpio_mask);
231void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
232 u32 eng_clock, u32 mem_clock);
233int radeon_atom_get_voltage_step(struct radeon_device *rdev,
234 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400235int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
236 u16 voltage_id, u16 *voltage);
Alex Deucherbeb79f42013-02-19 17:14:43 -0500237int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
238 u16 *voltage,
239 u16 leakage_idx);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400240int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
241 u8 voltage_type,
242 u16 nominal_voltage,
243 u16 *true_voltage);
244int radeon_atom_get_min_voltage(struct radeon_device *rdev,
245 u8 voltage_type, u16 *min_voltage);
246int radeon_atom_get_max_voltage(struct radeon_device *rdev,
247 u8 voltage_type, u16 *max_voltage);
248int radeon_atom_get_voltage_table(struct radeon_device *rdev,
Alex Deucher65171942013-02-13 17:29:54 -0500249 u8 voltage_type, u8 voltage_mode,
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400250 struct atom_voltage_table *voltage_table);
Alex Deucher58653ab2013-02-13 17:04:59 -0500251bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
252 u8 voltage_type, u8 voltage_mode);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400253void radeon_atom_update_memory_dll(struct radeon_device *rdev,
254 u32 mem_clock);
255void radeon_atom_set_ac_timing(struct radeon_device *rdev,
256 u32 mem_clock);
257int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
258 u8 module_index,
259 struct atom_mc_reg_table *reg_table);
260int radeon_atom_get_memory_info(struct radeon_device *rdev,
261 u8 module_index, struct atom_memory_info *mem_info);
262int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
263 bool gddr5, u8 module_index,
264 struct atom_memory_clock_range_table *mclk_range_table);
265int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
266 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400267void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500268extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
269 unsigned *bankh, unsigned *mtaspect,
270 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000271
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200272/*
273 * Fences.
274 */
275struct radeon_fence_driver {
276 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000277 uint64_t gpu_addr;
278 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200279 /* sync_seq is protected by ring emission lock */
280 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200281 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200282 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100283 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200284};
285
286struct radeon_fence {
287 struct radeon_device *rdev;
288 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200289 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200290 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400291 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200292 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200293};
294
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000295int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
296int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200297void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500298void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200299int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400300void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200301bool radeon_fence_signaled(struct radeon_fence *fence);
302int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200303int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500304int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200305int radeon_fence_wait_any(struct radeon_device *rdev,
306 struct radeon_fence **fences,
307 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200308struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
309void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200310unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200311bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
312void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
313static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
314 struct radeon_fence *b)
315{
316 if (!a) {
317 return b;
318 }
319
320 if (!b) {
321 return a;
322 }
323
324 BUG_ON(a->ring != b->ring);
325
326 if (a->seq > b->seq) {
327 return a;
328 } else {
329 return b;
330 }
331}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200332
Christian Königee60e292012-08-09 16:21:08 +0200333static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
334 struct radeon_fence *b)
335{
336 if (!a) {
337 return false;
338 }
339
340 if (!b) {
341 return true;
342 }
343
344 BUG_ON(a->ring != b->ring);
345
346 return a->seq < b->seq;
347}
348
Dave Airliee024e112009-06-24 09:48:08 +1000349/*
350 * Tiling registers
351 */
352struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100353 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000354};
355
356#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200357
358/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100359 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100361struct radeon_mman {
362 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000363 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100364 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100365 bool mem_global_referenced;
366 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100367};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200368
Jerome Glisse721604a2012-01-05 22:11:05 -0500369/* bo virtual address in a specific vm */
370struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200371 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500372 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500373 uint64_t soffset;
374 uint64_t eoffset;
375 uint32_t flags;
376 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200377 unsigned ref_count;
378
379 /* protected by vm mutex */
380 struct list_head vm_list;
381
382 /* constant after initialization */
383 struct radeon_vm *vm;
384 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500385};
386
Jerome Glisse4c788672009-11-20 14:29:23 +0100387struct radeon_bo {
388 /* Protected by gem.mutex */
389 struct list_head list;
390 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100391 u32 placements[3];
392 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100393 struct ttm_buffer_object tbo;
394 struct ttm_bo_kmap_obj kmap;
395 unsigned pin_count;
396 void *kptr;
397 u32 tiling_flags;
398 u32 pitch;
399 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500400 /* list of all virtual address to which this bo
401 * is associated to
402 */
403 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100404 /* Constant after initialization */
405 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100406 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100407
Jerome Glisse409851f2013-04-25 22:29:27 -0400408 struct ttm_bo_kmap_obj dma_buf_vmap;
409 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100410};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100411#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100412
413struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000414 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100415 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200416 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200417 bool written;
418 unsigned domain;
419 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100420 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200421};
422
Jerome Glisse409851f2013-04-25 22:29:27 -0400423int radeon_gem_debugfs_init(struct radeon_device *rdev);
424
Jerome Glisseb15ba512011-11-15 11:48:34 -0500425/* sub-allocation manager, it has to be protected by another lock.
426 * By conception this is an helper for other part of the driver
427 * like the indirect buffer or semaphore, which both have their
428 * locking.
429 *
430 * Principe is simple, we keep a list of sub allocation in offset
431 * order (first entry has offset == 0, last entry has the highest
432 * offset).
433 *
434 * When allocating new object we first check if there is room at
435 * the end total_size - (last_object_offset + last_object_size) >=
436 * alloc_size. If so we allocate new object there.
437 *
438 * When there is not enough room at the end, we start waiting for
439 * each sub object until we reach object_offset+object_size >=
440 * alloc_size, this object then become the sub object we return.
441 *
442 * Alignment can't be bigger than page size.
443 *
444 * Hole are not considered for allocation to keep things simple.
445 * Assumption is that there won't be hole (all object on same
446 * alignment).
447 */
448struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200449 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500450 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200451 struct list_head *hole;
452 struct list_head flist[RADEON_NUM_RINGS];
453 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500454 unsigned size;
455 uint64_t gpu_addr;
456 void *cpu_ptr;
457 uint32_t domain;
458};
459
460struct radeon_sa_bo;
461
462/* sub-allocation buffer */
463struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200464 struct list_head olist;
465 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500466 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200467 unsigned soffset;
468 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200469 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500470};
471
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200472/*
473 * GEM objects.
474 */
475struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100476 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200477 struct list_head objects;
478};
479
480int radeon_gem_init(struct radeon_device *rdev);
481void radeon_gem_fini(struct radeon_device *rdev);
482int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100483 int alignment, int initial_domain,
484 bool discardable, bool kernel,
485 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200486
Dave Airlieff72145b2011-02-07 12:16:14 +1000487int radeon_mode_dumb_create(struct drm_file *file_priv,
488 struct drm_device *dev,
489 struct drm_mode_create_dumb *args);
490int radeon_mode_dumb_mmap(struct drm_file *filp,
491 struct drm_device *dev,
492 uint32_t handle, uint64_t *offset_p);
493int radeon_mode_dumb_destroy(struct drm_file *file_priv,
494 struct drm_device *dev,
495 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200496
497/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500498 * Semaphores.
499 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500500/* everything here is constant */
501struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200502 struct radeon_sa_bo *sa_bo;
503 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500504 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500505};
506
Jerome Glissec1341e52011-12-21 12:13:47 -0500507int radeon_semaphore_create(struct radeon_device *rdev,
508 struct radeon_semaphore **semaphore);
509void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
510 struct radeon_semaphore *semaphore);
511void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
512 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200513int radeon_semaphore_sync_rings(struct radeon_device *rdev,
514 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200515 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500516void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200517 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200518 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500519
520/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200521 * GART structures, functions & helpers
522 */
523struct radeon_mc;
524
Matt Turnera77f1712009-10-14 00:34:41 -0400525#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000526#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400527#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500528#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400529
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200530struct radeon_gart {
531 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400532 struct radeon_bo *robj;
533 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200534 unsigned num_gpu_pages;
535 unsigned num_cpu_pages;
536 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200537 struct page **pages;
538 dma_addr_t *pages_addr;
539 bool ready;
540};
541
542int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
543void radeon_gart_table_ram_free(struct radeon_device *rdev);
544int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
545void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400546int radeon_gart_table_vram_pin(struct radeon_device *rdev);
547void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200548int radeon_gart_init(struct radeon_device *rdev);
549void radeon_gart_fini(struct radeon_device *rdev);
550void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
551 int pages);
552int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500553 int pages, struct page **pagelist,
554 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400555void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200556
557
558/*
559 * GPU MC structures, functions & helpers
560 */
561struct radeon_mc {
562 resource_size_t aper_size;
563 resource_size_t aper_base;
564 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000565 /* for some chips with <= 32MB we need to lie
566 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000567 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000568 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000569 u64 gtt_size;
570 u64 gtt_start;
571 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000572 u64 vram_start;
573 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200574 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000575 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200576 int vram_mtrr;
577 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000578 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400579 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400580 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200581};
582
Alex Deucher06b64762010-01-05 11:27:29 -0500583bool radeon_combios_sideport_present(struct radeon_device *rdev);
584bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200585
586/*
587 * GPU scratch registers structures, functions & helpers
588 */
589struct radeon_scratch {
590 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400591 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200592 bool free[32];
593 uint32_t reg[32];
594};
595
596int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
597void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
598
Alex Deucher75efdee2013-03-04 12:47:46 -0500599/*
600 * GPU doorbell structures, functions & helpers
601 */
602struct radeon_doorbell {
603 u32 num_pages;
604 bool free[1024];
605 /* doorbell mmio */
606 resource_size_t base;
607 resource_size_t size;
608 void __iomem *ptr;
609};
610
611int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
612void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200613
614/*
615 * IRQS.
616 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500617
618struct radeon_unpin_work {
619 struct work_struct work;
620 struct radeon_device *rdev;
621 int crtc_id;
622 struct radeon_fence *fence;
623 struct drm_pending_vblank_event *event;
624 struct radeon_bo *old_rbo;
625 u64 new_crtc_base;
626};
627
628struct r500_irq_stat_regs {
629 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400630 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500631};
632
633struct r600_irq_stat_regs {
634 u32 disp_int;
635 u32 disp_int_cont;
636 u32 disp_int_cont2;
637 u32 d1grph_int;
638 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400639 u32 hdmi0_status;
640 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500641};
642
643struct evergreen_irq_stat_regs {
644 u32 disp_int;
645 u32 disp_int_cont;
646 u32 disp_int_cont2;
647 u32 disp_int_cont3;
648 u32 disp_int_cont4;
649 u32 disp_int_cont5;
650 u32 d1grph_int;
651 u32 d2grph_int;
652 u32 d3grph_int;
653 u32 d4grph_int;
654 u32 d5grph_int;
655 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400656 u32 afmt_status1;
657 u32 afmt_status2;
658 u32 afmt_status3;
659 u32 afmt_status4;
660 u32 afmt_status5;
661 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500662};
663
Alex Deuchera59781b2012-11-09 10:45:57 -0500664struct cik_irq_stat_regs {
665 u32 disp_int;
666 u32 disp_int_cont;
667 u32 disp_int_cont2;
668 u32 disp_int_cont3;
669 u32 disp_int_cont4;
670 u32 disp_int_cont5;
671 u32 disp_int_cont6;
672};
673
Alex Deucher6f34be52010-11-21 10:59:01 -0500674union radeon_irq_stat_regs {
675 struct r500_irq_stat_regs r500;
676 struct r600_irq_stat_regs r600;
677 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500678 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500679};
680
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400681#define RADEON_MAX_HPD_PINS 6
682#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400683#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400684
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200685struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200686 bool installed;
687 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200688 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200689 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200690 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200691 wait_queue_head_t vblank_queue;
692 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200693 bool afmt[RADEON_MAX_AFMT_BLOCKS];
694 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400695 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200696};
697
698int radeon_irq_kms_init(struct radeon_device *rdev);
699void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500700void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
701void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500702void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
703void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200704void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
705void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
706void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
707void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200708
709/*
Christian Könige32eb502011-10-23 12:56:27 +0200710 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200711 */
Alex Deucher74652802011-08-25 13:39:48 -0400712
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200713struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200714 struct radeon_sa_bo *sa_bo;
715 uint32_t length_dw;
716 uint64_t gpu_addr;
717 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200718 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200719 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200720 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200721 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200722 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200723 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200724};
725
Christian Könige32eb502011-10-23 12:56:27 +0200726struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100727 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200728 volatile uint32_t *ring;
729 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200730 unsigned rptr_offs;
731 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200732 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400733 u64 next_rptr_gpu_addr;
734 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200735 unsigned wptr;
736 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200737 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200738 unsigned ring_size;
739 unsigned ring_free_dw;
740 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200741 unsigned long last_activity;
742 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200743 uint64_t gpu_addr;
744 uint32_t align_mask;
745 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200746 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500747 u32 ptr_reg_shift;
748 u32 ptr_reg_mask;
749 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400750 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500751 u64 last_semaphore_signal_addr;
752 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400753 /* for CIK queues */
754 u32 me;
755 u32 pipe;
756 u32 queue;
757 struct radeon_bo *mqd_obj;
758 u32 doorbell_page_num;
759 u32 doorbell_offset;
760 unsigned wptr_offs;
761};
762
763struct radeon_mec {
764 struct radeon_bo *hpd_eop_obj;
765 u64 hpd_eop_gpu_addr;
766 u32 num_pipe;
767 u32 num_mec;
768 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200769};
770
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500771/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500772 * VM
773 */
Christian Königee60e292012-08-09 16:21:08 +0200774
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200775/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200776#define RADEON_NUM_VM 16
777
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200778/* defines number of bits in page table versus page directory,
779 * a page is 4KB so we have 12 bits offset, 9 bits in the page
780 * table and the remaining 19 bits are in the page directory */
781#define RADEON_VM_BLOCK_SIZE 9
782
783/* number of entries in page table */
784#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
785
Jerome Glisse721604a2012-01-05 22:11:05 -0500786struct radeon_vm {
787 struct list_head list;
788 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200789 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200790
791 /* contains the page directory */
792 struct radeon_sa_bo *page_directory;
793 uint64_t pd_gpu_addr;
794
795 /* array of page tables, one for each page directory entry */
796 struct radeon_sa_bo **page_tables;
797
Jerome Glisse721604a2012-01-05 22:11:05 -0500798 struct mutex mutex;
799 /* last fence for cs using this vm */
800 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200801 /* last flush or NULL if we still need to flush */
802 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500803};
804
Jerome Glisse721604a2012-01-05 22:11:05 -0500805struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200806 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500807 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200808 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500809 struct radeon_sa_manager sa_manager;
810 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500811 /* number of VMIDs */
812 unsigned nvm;
813 /* vram base address for page table entry */
814 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500815 /* is vm enabled? */
816 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500817};
818
819/*
820 * file private structure
821 */
822struct radeon_fpriv {
823 struct radeon_vm vm;
824};
825
826/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500827 * R6xx+ IH ring
828 */
829struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100830 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500831 volatile uint32_t *ring;
832 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500833 unsigned ring_size;
834 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500835 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200836 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500837 bool enabled;
838};
839
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400840struct r600_blit_cp_primitives {
841 void (*set_render_target)(struct radeon_device *rdev, int format,
842 int w, int h, u64 gpu_addr);
843 void (*cp_set_surface_sync)(struct radeon_device *rdev,
844 u32 sync_type, u32 size,
845 u64 mc_addr);
846 void (*set_shaders)(struct radeon_device *rdev);
847 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
848 void (*set_tex_resource)(struct radeon_device *rdev,
849 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400850 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400851 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
852 int x2, int y2);
853 void (*draw_auto)(struct radeon_device *rdev);
854 void (*set_default_state)(struct radeon_device *rdev);
855};
856
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000857struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100858 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400859 struct r600_blit_cp_primitives primitives;
860 int max_dim;
861 int ring_size_common;
862 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000863 u64 shader_gpu_addr;
864 u32 vs_offset, ps_offset;
865 u32 state_offset;
866 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000867};
868
Alex Deucher347e7592012-03-20 17:18:21 -0400869/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400870 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400871 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400872#include "clearstate_defs.h"
873
874struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400875 /* for power gating */
876 struct radeon_bo *save_restore_obj;
877 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400878 volatile uint32_t *sr_ptr;
879 u32 *reg_list;
880 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400881 /* for clear state */
882 struct radeon_bo *clear_state_obj;
883 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400884 volatile uint32_t *cs_ptr;
885 struct cs_section_def *cs_data;
Alex Deucher347e7592012-03-20 17:18:21 -0400886};
887
Jerome Glisse69e130a2011-12-21 12:13:46 -0500888int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200889 struct radeon_ib *ib, struct radeon_vm *vm,
890 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200891void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucher43f12142013-02-01 17:32:42 +0100892void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
Christian König4ef72562012-07-13 13:06:00 +0200893int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
894 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200895int radeon_ib_pool_init(struct radeon_device *rdev);
896void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200897int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200898/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400899bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
900 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200901void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
902int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
903int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
904void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
905void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200906void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200907void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
908int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200909void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200910void radeon_ring_lockup_update(struct radeon_ring *ring);
911bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200912unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
913 uint32_t **data);
914int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
915 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200916int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500917 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
918 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200919void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200920
921
Alex Deucher4d756582012-09-27 15:08:35 -0400922/* r600 async dma */
923void r600_dma_stop(struct radeon_device *rdev);
924int r600_dma_resume(struct radeon_device *rdev);
925void r600_dma_fini(struct radeon_device *rdev);
926
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500927void cayman_dma_stop(struct radeon_device *rdev);
928int cayman_dma_resume(struct radeon_device *rdev);
929void cayman_dma_fini(struct radeon_device *rdev);
930
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200931/*
932 * CS.
933 */
934struct radeon_cs_reloc {
935 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100936 struct radeon_bo *robj;
937 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200938 uint32_t handle;
939 uint32_t flags;
940};
941
942struct radeon_cs_chunk {
943 uint32_t chunk_id;
944 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500945 int kpage_idx[2];
946 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200947 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500948 void __user *user_ptr;
949 int last_copied_page;
950 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200951};
952
953struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100954 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200955 struct radeon_device *rdev;
956 struct drm_file *filp;
957 /* chunks */
958 unsigned nchunks;
959 struct radeon_cs_chunk *chunks;
960 uint64_t *chunks_array;
961 /* IB */
962 unsigned idx;
963 /* relocations */
964 unsigned nrelocs;
965 struct radeon_cs_reloc *relocs;
966 struct radeon_cs_reloc **relocs_ptr;
967 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500968 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200969 /* indices of various chunks */
970 int chunk_ib_idx;
971 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500972 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400973 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200974 struct radeon_ib ib;
975 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200976 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000977 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200978 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500979 u32 cs_flags;
980 u32 ring;
981 s32 priority;
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200982 struct ww_acquire_ctx ticket;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200983};
984
Dave Airlie513bcb42009-09-23 16:56:27 +1000985extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700986extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000987
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200988struct radeon_cs_packet {
989 unsigned idx;
990 unsigned type;
991 unsigned reg;
992 unsigned opcode;
993 int count;
994 unsigned one_reg_wr;
995};
996
997typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
998 struct radeon_cs_packet *pkt,
999 unsigned idx, unsigned reg);
1000typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
1001 struct radeon_cs_packet *pkt);
1002
1003
1004/*
1005 * AGP
1006 */
1007int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +10001008void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +02001009void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001010void radeon_agp_fini(struct radeon_device *rdev);
1011
1012
1013/*
1014 * Writeback
1015 */
1016struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001017 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001018 volatile uint32_t *wb;
1019 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001020 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001021 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001022};
1023
Alex Deucher724c80e2010-08-27 18:25:25 -04001024#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001025#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001026#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001027#define RADEON_WB_CP1_RPTR_OFFSET 1280
1028#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001029#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001030#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001031#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Christian Königf2ba57b2013-04-08 12:41:29 +02001032#define R600_WB_UVD_RPTR_OFFSET 2560
Alex Deucherd0f8a852010-09-04 05:04:34 -04001033#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001034#define CIK_WB_CP1_WPTR_OFFSET 3328
1035#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -04001036
Jerome Glissec93bb852009-07-13 21:04:08 +02001037/**
1038 * struct radeon_pm - power management datas
1039 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1040 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1041 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1042 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1043 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1044 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1045 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1046 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1047 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001048 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001049 * @needed_bandwidth: current bandwidth needs
1050 *
1051 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001052 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001053 * Equation between gpu/memory clock and available bandwidth is hw dependent
1054 * (type of memory, bus size, efficiency, ...)
1055 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001056
1057enum radeon_pm_method {
1058 PM_METHOD_PROFILE,
1059 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001060 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001061};
Alex Deucherce8f5372010-05-07 15:10:16 -04001062
1063enum radeon_dynpm_state {
1064 DYNPM_STATE_DISABLED,
1065 DYNPM_STATE_MINIMUM,
1066 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001067 DYNPM_STATE_ACTIVE,
1068 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001069};
1070enum radeon_dynpm_action {
1071 DYNPM_ACTION_NONE,
1072 DYNPM_ACTION_MINIMUM,
1073 DYNPM_ACTION_DOWNCLOCK,
1074 DYNPM_ACTION_UPCLOCK,
1075 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001076};
Alex Deucher56278a82009-12-28 13:58:44 -05001077
1078enum radeon_voltage_type {
1079 VOLTAGE_NONE = 0,
1080 VOLTAGE_GPIO,
1081 VOLTAGE_VDDC,
1082 VOLTAGE_SW
1083};
1084
Alex Deucher0ec0e742009-12-23 13:21:58 -05001085enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001086 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001087 POWER_STATE_TYPE_DEFAULT,
1088 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001089 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001090 POWER_STATE_TYPE_BATTERY,
1091 POWER_STATE_TYPE_BALANCED,
1092 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001093 /* internal states */
1094 POWER_STATE_TYPE_INTERNAL_UVD,
1095 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1096 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1097 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1098 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1099 POWER_STATE_TYPE_INTERNAL_BOOT,
1100 POWER_STATE_TYPE_INTERNAL_THERMAL,
1101 POWER_STATE_TYPE_INTERNAL_ACPI,
1102 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001103 POWER_STATE_TYPE_INTERNAL_3DPERF,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001104};
1105
Alex Deucherce8f5372010-05-07 15:10:16 -04001106enum radeon_pm_profile_type {
1107 PM_PROFILE_DEFAULT,
1108 PM_PROFILE_AUTO,
1109 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001110 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001111 PM_PROFILE_HIGH,
1112};
1113
1114#define PM_PROFILE_DEFAULT_IDX 0
1115#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001116#define PM_PROFILE_MID_SH_IDX 2
1117#define PM_PROFILE_HIGH_SH_IDX 3
1118#define PM_PROFILE_LOW_MH_IDX 4
1119#define PM_PROFILE_MID_MH_IDX 5
1120#define PM_PROFILE_HIGH_MH_IDX 6
1121#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001122
1123struct radeon_pm_profile {
1124 int dpms_off_ps_idx;
1125 int dpms_on_ps_idx;
1126 int dpms_off_cm_idx;
1127 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001128};
1129
Alex Deucher21a81222010-07-02 12:58:16 -04001130enum radeon_int_thermal_type {
1131 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001132 THERMAL_TYPE_EXTERNAL,
1133 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001134 THERMAL_TYPE_RV6XX,
1135 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001136 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001137 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001138 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001139 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001140 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001141 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001142 THERMAL_TYPE_CI,
Alex Deucher21a81222010-07-02 12:58:16 -04001143};
1144
Alex Deucher56278a82009-12-28 13:58:44 -05001145struct radeon_voltage {
1146 enum radeon_voltage_type type;
1147 /* gpio voltage */
1148 struct radeon_gpio_rec gpio;
1149 u32 delay; /* delay in usec from voltage drop to sclk change */
1150 bool active_high; /* voltage drop is active when bit is high */
1151 /* VDDC voltage */
1152 u8 vddc_id; /* index into vddc voltage table */
1153 u8 vddci_id; /* index into vddci voltage table */
1154 bool vddci_enabled;
1155 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001156 u16 voltage;
1157 /* evergreen+ vddci */
1158 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001159};
1160
Alex Deucherd7311172010-05-03 01:13:14 -04001161/* clock mode flags */
1162#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1163
Alex Deucher56278a82009-12-28 13:58:44 -05001164struct radeon_pm_clock_info {
1165 /* memory clock */
1166 u32 mclk;
1167 /* engine clock */
1168 u32 sclk;
1169 /* voltage info */
1170 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001171 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001172 u32 flags;
1173};
1174
Alex Deuchera48b9b42010-04-22 14:03:55 -04001175/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001176#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001177
Alex Deucher56278a82009-12-28 13:58:44 -05001178struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001179 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001180 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001181 /* number of valid clock modes in this power state */
1182 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001183 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001184 /* standardized state flags */
1185 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001186 u32 misc; /* vbios specific flags */
1187 u32 misc2; /* vbios specific flags */
1188 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001189};
1190
Rafał Miłecki27459322010-02-11 22:16:36 +00001191/*
1192 * Some modes are overclocked by very low value, accept them
1193 */
1194#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1195
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001196enum radeon_dpm_auto_throttle_src {
1197 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1198 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1199};
1200
1201enum radeon_dpm_event_src {
1202 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1203 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1204 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1205 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1206 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1207};
1208
Alex Deucherda321c82013-04-12 13:55:22 -04001209struct radeon_ps {
1210 u32 caps; /* vbios flags */
1211 u32 class; /* vbios flags */
1212 u32 class2; /* vbios flags */
1213 /* UVD clocks */
1214 u32 vclk;
1215 u32 dclk;
1216 /* asic priv */
1217 void *ps_priv;
1218};
1219
1220struct radeon_dpm_thermal {
1221 /* thermal interrupt work */
1222 struct work_struct work;
1223 /* low temperature threshold */
1224 int min_temp;
1225 /* high temperature threshold */
1226 int max_temp;
1227 /* was interrupt low to high or high to low */
1228 bool high_to_low;
1229};
1230
Alex Deucherd22b7e42012-11-29 19:27:56 -05001231enum radeon_clk_action
1232{
1233 RADEON_SCLK_UP = 1,
1234 RADEON_SCLK_DOWN
1235};
1236
1237struct radeon_blacklist_clocks
1238{
1239 u32 sclk;
1240 u32 mclk;
1241 enum radeon_clk_action action;
1242};
1243
Alex Deucher61b7d602012-11-14 19:57:42 -05001244struct radeon_clock_and_voltage_limits {
1245 u32 sclk;
1246 u32 mclk;
1247 u32 vddc;
1248 u32 vddci;
1249};
1250
1251struct radeon_clock_array {
1252 u32 count;
1253 u32 *values;
1254};
1255
1256struct radeon_clock_voltage_dependency_entry {
1257 u32 clk;
1258 u16 v;
1259};
1260
1261struct radeon_clock_voltage_dependency_table {
1262 u32 count;
1263 struct radeon_clock_voltage_dependency_entry *entries;
1264};
1265
1266struct radeon_cac_leakage_entry {
1267 u16 vddc;
1268 u32 leakage;
1269};
1270
1271struct radeon_cac_leakage_table {
1272 u32 count;
1273 struct radeon_cac_leakage_entry *entries;
1274};
1275
Alex Deucher929ee7a2013-03-20 12:30:25 -04001276struct radeon_phase_shedding_limits_entry {
1277 u16 voltage;
1278 u32 sclk;
1279 u32 mclk;
1280};
1281
1282struct radeon_phase_shedding_limits_table {
1283 u32 count;
1284 struct radeon_phase_shedding_limits_entry *entries;
1285};
1286
Alex Deuchera5cb3182013-03-20 13:00:18 -04001287struct radeon_ppm_table {
1288 u8 ppm_design;
1289 u16 cpu_core_number;
1290 u32 platform_tdp;
1291 u32 small_ac_platform_tdp;
1292 u32 platform_tdc;
1293 u32 small_ac_platform_tdc;
1294 u32 apu_tdp;
1295 u32 dgpu_tdp;
1296 u32 dgpu_ulv_power;
1297 u32 tj_max;
1298};
1299
Alex Deucher61b7d602012-11-14 19:57:42 -05001300struct radeon_dpm_dynamic_state {
1301 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1302 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1303 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
Alex Deucher4489cd622013-03-22 15:59:10 -04001304 struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
Alex Deucher61b7d602012-11-14 19:57:42 -05001305 struct radeon_clock_array valid_sclk_values;
1306 struct radeon_clock_array valid_mclk_values;
1307 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1308 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1309 u32 mclk_sclk_ratio;
1310 u32 sclk_mclk_delta;
1311 u16 vddc_vddci_delta;
1312 u16 min_vddc_for_pcie_gen2;
1313 struct radeon_cac_leakage_table cac_leakage_table;
Alex Deucher929ee7a2013-03-20 12:30:25 -04001314 struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
Alex Deuchera5cb3182013-03-20 13:00:18 -04001315 struct radeon_ppm_table *ppm_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001316};
1317
1318struct radeon_dpm_fan {
1319 u16 t_min;
1320 u16 t_med;
1321 u16 t_high;
1322 u16 pwm_min;
1323 u16 pwm_med;
1324 u16 pwm_high;
1325 u8 t_hyst;
1326 u32 cycle_delay;
1327 u16 t_max;
1328 bool ucode_fan_control;
1329};
1330
Alex Deucher32ce4652013-03-18 17:03:01 -04001331enum radeon_pcie_gen {
1332 RADEON_PCIE_GEN1 = 0,
1333 RADEON_PCIE_GEN2 = 1,
1334 RADEON_PCIE_GEN3 = 2,
1335 RADEON_PCIE_GEN_INVALID = 0xffff
1336};
1337
Alex Deucher70d01a52013-07-02 18:38:02 -04001338enum radeon_dpm_forced_level {
1339 RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1340 RADEON_DPM_FORCED_LEVEL_LOW = 1,
1341 RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1342};
1343
Alex Deucherda321c82013-04-12 13:55:22 -04001344struct radeon_dpm {
1345 struct radeon_ps *ps;
1346 /* number of valid power states */
1347 int num_ps;
1348 /* current power state that is active */
1349 struct radeon_ps *current_ps;
1350 /* requested power state */
1351 struct radeon_ps *requested_ps;
1352 /* boot up power state */
1353 struct radeon_ps *boot_ps;
1354 /* default uvd power state */
1355 struct radeon_ps *uvd_ps;
1356 enum radeon_pm_state_type state;
1357 enum radeon_pm_state_type user_state;
1358 u32 platform_caps;
1359 u32 voltage_response_time;
1360 u32 backbias_response_time;
1361 void *priv;
1362 u32 new_active_crtcs;
1363 int new_active_crtc_count;
1364 u32 current_active_crtcs;
1365 int current_active_crtc_count;
Alex Deucher61b7d602012-11-14 19:57:42 -05001366 struct radeon_dpm_dynamic_state dyn_state;
1367 struct radeon_dpm_fan fan;
1368 u32 tdp_limit;
1369 u32 near_tdp_limit;
Alex Deuchera9e61412013-06-25 17:56:16 -04001370 u32 near_tdp_limit_adjusted;
Alex Deucher61b7d602012-11-14 19:57:42 -05001371 u32 sq_ramping_threshold;
1372 u32 cac_leakage;
1373 u16 tdp_od_limit;
1374 u32 tdp_adjustment;
1375 u16 load_line_slope;
1376 bool power_control;
Alex Deucher5ca302f2012-11-30 10:56:57 -05001377 bool ac_power;
Alex Deucherda321c82013-04-12 13:55:22 -04001378 /* special states active */
1379 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001380 bool uvd_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001381 /* thermal handling */
1382 struct radeon_dpm_thermal thermal;
Alex Deucher70d01a52013-07-02 18:38:02 -04001383 /* forced levels */
1384 enum radeon_dpm_forced_level forced_level;
Alex Deucherda321c82013-04-12 13:55:22 -04001385};
1386
1387void radeon_dpm_enable_power_state(struct radeon_device *rdev,
1388 enum radeon_pm_state_type dpm_state);
1389
1390
Jerome Glissec93bb852009-07-13 21:04:08 +02001391struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001392 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001393 /* write locked while reprogramming mclk */
1394 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001395 u32 active_crtcs;
1396 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001397 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001398 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001399 fixed20_12 max_bandwidth;
1400 fixed20_12 igp_sideport_mclk;
1401 fixed20_12 igp_system_mclk;
1402 fixed20_12 igp_ht_link_clk;
1403 fixed20_12 igp_ht_link_width;
1404 fixed20_12 k8_bandwidth;
1405 fixed20_12 sideport_bandwidth;
1406 fixed20_12 ht_bandwidth;
1407 fixed20_12 core_bandwidth;
1408 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001409 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001410 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001411 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001412 /* number of valid power states */
1413 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001414 int current_power_state_index;
1415 int current_clock_mode_index;
1416 int requested_power_state_index;
1417 int requested_clock_mode_index;
1418 int default_power_state_index;
1419 u32 current_sclk;
1420 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001421 u16 current_vddc;
1422 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001423 u32 default_sclk;
1424 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001425 u16 default_vddc;
1426 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001427 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001428 /* selected pm method */
1429 enum radeon_pm_method pm_method;
1430 /* dynpm power management */
1431 struct delayed_work dynpm_idle_work;
1432 enum radeon_dynpm_state dynpm_state;
1433 enum radeon_dynpm_action dynpm_planned_action;
1434 unsigned long dynpm_action_timeout;
1435 bool dynpm_can_upclock;
1436 bool dynpm_can_downclock;
1437 /* profile-based power management */
1438 enum radeon_pm_profile_type profile;
1439 int profile_index;
1440 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001441 /* internal thermal controller on rv6xx+ */
1442 enum radeon_int_thermal_type int_thermal_type;
1443 struct device *int_hwmon_dev;
Alex Deucherda321c82013-04-12 13:55:22 -04001444 /* dpm */
1445 bool dpm_enabled;
1446 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001447};
1448
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001449int radeon_pm_get_type_index(struct radeon_device *rdev,
1450 enum radeon_pm_state_type ps_type,
1451 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001452/*
1453 * UVD
1454 */
1455#define RADEON_MAX_UVD_HANDLES 10
1456#define RADEON_UVD_STACK_SIZE (1024*1024)
1457#define RADEON_UVD_HEAP_SIZE (1024*1024)
1458
1459struct radeon_uvd {
1460 struct radeon_bo *vcpu_bo;
1461 void *cpu_addr;
1462 uint64_t gpu_addr;
1463 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1464 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001465 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001466};
1467
1468int radeon_uvd_init(struct radeon_device *rdev);
1469void radeon_uvd_fini(struct radeon_device *rdev);
1470int radeon_uvd_suspend(struct radeon_device *rdev);
1471int radeon_uvd_resume(struct radeon_device *rdev);
1472int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1473 uint32_t handle, struct radeon_fence **fence);
1474int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1475 uint32_t handle, struct radeon_fence **fence);
1476void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1477void radeon_uvd_free_handles(struct radeon_device *rdev,
1478 struct drm_file *filp);
1479int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001480void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001481int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1482 unsigned vclk, unsigned dclk,
1483 unsigned vco_min, unsigned vco_max,
1484 unsigned fb_factor, unsigned fb_mask,
1485 unsigned pd_min, unsigned pd_max,
1486 unsigned pd_even,
1487 unsigned *optimal_fb_div,
1488 unsigned *optimal_vclk_div,
1489 unsigned *optimal_dclk_div);
1490int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1491 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001492
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001493struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001494 int channels;
1495 int rate;
1496 int bits_per_sample;
1497 u8 status_bits;
1498 u8 category_code;
1499};
1500
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001501/*
1502 * Benchmarking
1503 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001504void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001505
1506
1507/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001508 * Testing
1509 */
1510void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001511void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001512 struct radeon_ring *cpA,
1513 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001514void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001515
1516
1517/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001518 * Debugfs
1519 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001520struct radeon_debugfs {
1521 struct drm_info_list *files;
1522 unsigned num_files;
1523};
1524
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001525int radeon_debugfs_add_files(struct radeon_device *rdev,
1526 struct drm_info_list *files,
1527 unsigned nfiles);
1528int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001529
1530
1531/*
1532 * ASIC specific functions.
1533 */
1534struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001535 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001536 void (*fini)(struct radeon_device *rdev);
1537 int (*resume)(struct radeon_device *rdev);
1538 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001539 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001540 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001541 /* ioctl hw specific callback. Some hw might want to perform special
1542 * operation on specific ioctl. For instance on wait idle some hw
1543 * might want to perform and HDP flush through MMIO as it seems that
1544 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1545 * through ring.
1546 */
1547 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1548 /* check if 3D engine is idle */
1549 bool (*gui_idle)(struct radeon_device *rdev);
1550 /* wait for mc_idle */
1551 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001552 /* get the reference clock */
1553 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001554 /* get the gpu clock counter */
1555 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001556 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001557 struct {
1558 void (*tlb_flush)(struct radeon_device *rdev);
1559 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1560 } gart;
Christian König05b07142012-08-06 20:21:10 +02001561 struct {
1562 int (*init)(struct radeon_device *rdev);
1563 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001564
1565 u32 pt_ring_index;
Alex Deucher43f12142013-02-01 17:32:42 +01001566 void (*set_page)(struct radeon_device *rdev,
1567 struct radeon_ib *ib,
1568 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001569 uint64_t addr, unsigned count,
1570 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001571 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001572 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001573 struct {
1574 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001575 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001576 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001577 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001578 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001579 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001580 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1581 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1582 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001583 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher498522b2012-10-02 14:43:38 -04001584 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Alex Deucherf93bdef2013-01-29 14:10:56 -05001585
1586 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1587 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1588 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König4c87bc22011-10-19 19:02:21 +02001589 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001590 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001591 struct {
1592 int (*set)(struct radeon_device *rdev);
1593 int (*process)(struct radeon_device *rdev);
1594 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001595 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001596 struct {
1597 /* display watermarks */
1598 void (*bandwidth_update)(struct radeon_device *rdev);
1599 /* get frame count */
1600 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1601 /* wait for vblank */
1602 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001603 /* set backlight level */
1604 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001605 /* get backlight level */
1606 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001607 /* audio callbacks */
1608 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1609 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001610 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001611 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001612 struct {
1613 int (*blit)(struct radeon_device *rdev,
1614 uint64_t src_offset,
1615 uint64_t dst_offset,
1616 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001617 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001618 u32 blit_ring_index;
1619 int (*dma)(struct radeon_device *rdev,
1620 uint64_t src_offset,
1621 uint64_t dst_offset,
1622 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001623 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001624 u32 dma_ring_index;
1625 /* method used for bo copy */
1626 int (*copy)(struct radeon_device *rdev,
1627 uint64_t src_offset,
1628 uint64_t dst_offset,
1629 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001630 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001631 /* ring used for bo copies */
1632 u32 copy_ring_index;
1633 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001634 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001635 struct {
1636 int (*set_reg)(struct radeon_device *rdev, int reg,
1637 uint32_t tiling_flags, uint32_t pitch,
1638 uint32_t offset, uint32_t obj_size);
1639 void (*clear_reg)(struct radeon_device *rdev, int reg);
1640 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001641 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001642 struct {
1643 void (*init)(struct radeon_device *rdev);
1644 void (*fini)(struct radeon_device *rdev);
1645 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1646 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1647 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001648 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001649 struct {
1650 void (*misc)(struct radeon_device *rdev);
1651 void (*prepare)(struct radeon_device *rdev);
1652 void (*finish)(struct radeon_device *rdev);
1653 void (*init_profile)(struct radeon_device *rdev);
1654 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001655 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1656 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1657 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1658 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1659 int (*get_pcie_lanes)(struct radeon_device *rdev);
1660 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1661 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001662 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001663 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001664 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001665 /* dynamic power management */
1666 struct {
1667 int (*init)(struct radeon_device *rdev);
1668 void (*setup_asic)(struct radeon_device *rdev);
1669 int (*enable)(struct radeon_device *rdev);
1670 void (*disable)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001671 int (*pre_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001672 int (*set_power_state)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001673 void (*post_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001674 void (*display_configuration_changed)(struct radeon_device *rdev);
1675 void (*fini)(struct radeon_device *rdev);
1676 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1677 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1678 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
Alex Deucher1316b792013-06-28 09:28:39 -04001679 void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
Alex Deucher70d01a52013-07-02 18:38:02 -04001680 int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
Alex Deucherda321c82013-04-12 13:55:22 -04001681 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001682 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001683 struct {
1684 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1685 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1686 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1687 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001688};
1689
Jerome Glisse21f9a432009-09-11 15:55:33 +02001690/*
1691 * Asic structures
1692 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001693struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001694 const unsigned *reg_safe_bm;
1695 unsigned reg_safe_bm_size;
1696 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001697};
1698
Jerome Glisse21f9a432009-09-11 15:55:33 +02001699struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001700 const unsigned *reg_safe_bm;
1701 unsigned reg_safe_bm_size;
1702 u32 resync_scratch;
1703 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001704};
1705
1706struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001707 unsigned max_pipes;
1708 unsigned max_tile_pipes;
1709 unsigned max_simds;
1710 unsigned max_backends;
1711 unsigned max_gprs;
1712 unsigned max_threads;
1713 unsigned max_stack_entries;
1714 unsigned max_hw_contexts;
1715 unsigned max_gs_threads;
1716 unsigned sx_max_export_size;
1717 unsigned sx_max_export_pos_size;
1718 unsigned sx_max_export_smx_size;
1719 unsigned sq_num_cf_insts;
1720 unsigned tiling_nbanks;
1721 unsigned tiling_npipes;
1722 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001723 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001724 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001725};
1726
1727struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001728 unsigned max_pipes;
1729 unsigned max_tile_pipes;
1730 unsigned max_simds;
1731 unsigned max_backends;
1732 unsigned max_gprs;
1733 unsigned max_threads;
1734 unsigned max_stack_entries;
1735 unsigned max_hw_contexts;
1736 unsigned max_gs_threads;
1737 unsigned sx_max_export_size;
1738 unsigned sx_max_export_pos_size;
1739 unsigned sx_max_export_smx_size;
1740 unsigned sq_num_cf_insts;
1741 unsigned sx_num_of_sets;
1742 unsigned sc_prim_fifo_size;
1743 unsigned sc_hiz_tile_fifo_size;
1744 unsigned sc_earlyz_tile_fifo_fize;
1745 unsigned tiling_nbanks;
1746 unsigned tiling_npipes;
1747 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001748 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001749 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001750};
1751
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001752struct evergreen_asic {
1753 unsigned num_ses;
1754 unsigned max_pipes;
1755 unsigned max_tile_pipes;
1756 unsigned max_simds;
1757 unsigned max_backends;
1758 unsigned max_gprs;
1759 unsigned max_threads;
1760 unsigned max_stack_entries;
1761 unsigned max_hw_contexts;
1762 unsigned max_gs_threads;
1763 unsigned sx_max_export_size;
1764 unsigned sx_max_export_pos_size;
1765 unsigned sx_max_export_smx_size;
1766 unsigned sq_num_cf_insts;
1767 unsigned sx_num_of_sets;
1768 unsigned sc_prim_fifo_size;
1769 unsigned sc_hiz_tile_fifo_size;
1770 unsigned sc_earlyz_tile_fifo_size;
1771 unsigned tiling_nbanks;
1772 unsigned tiling_npipes;
1773 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001774 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001775 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001776};
1777
Alex Deucherfecf1d02011-03-02 20:07:29 -05001778struct cayman_asic {
1779 unsigned max_shader_engines;
1780 unsigned max_pipes_per_simd;
1781 unsigned max_tile_pipes;
1782 unsigned max_simds_per_se;
1783 unsigned max_backends_per_se;
1784 unsigned max_texture_channel_caches;
1785 unsigned max_gprs;
1786 unsigned max_threads;
1787 unsigned max_gs_threads;
1788 unsigned max_stack_entries;
1789 unsigned sx_num_of_sets;
1790 unsigned sx_max_export_size;
1791 unsigned sx_max_export_pos_size;
1792 unsigned sx_max_export_smx_size;
1793 unsigned max_hw_contexts;
1794 unsigned sq_num_cf_insts;
1795 unsigned sc_prim_fifo_size;
1796 unsigned sc_hiz_tile_fifo_size;
1797 unsigned sc_earlyz_tile_fifo_size;
1798
1799 unsigned num_shader_engines;
1800 unsigned num_shader_pipes_per_simd;
1801 unsigned num_tile_pipes;
1802 unsigned num_simds_per_se;
1803 unsigned num_backends_per_se;
1804 unsigned backend_disable_mask_per_asic;
1805 unsigned backend_map;
1806 unsigned num_texture_channel_caches;
1807 unsigned mem_max_burst_length_bytes;
1808 unsigned mem_row_size_in_kb;
1809 unsigned shader_engine_tile_size;
1810 unsigned num_gpus;
1811 unsigned multi_gpu_tile_size;
1812
1813 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001814};
1815
Alex Deucher0a96d722012-03-20 17:18:11 -04001816struct si_asic {
1817 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001818 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001819 unsigned max_cu_per_sh;
1820 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001821 unsigned max_backends_per_se;
1822 unsigned max_texture_channel_caches;
1823 unsigned max_gprs;
1824 unsigned max_gs_threads;
1825 unsigned max_hw_contexts;
1826 unsigned sc_prim_fifo_size_frontend;
1827 unsigned sc_prim_fifo_size_backend;
1828 unsigned sc_hiz_tile_fifo_size;
1829 unsigned sc_earlyz_tile_fifo_size;
1830
Alex Deucher0a96d722012-03-20 17:18:11 -04001831 unsigned num_tile_pipes;
1832 unsigned num_backends_per_se;
1833 unsigned backend_disable_mask_per_asic;
1834 unsigned backend_map;
1835 unsigned num_texture_channel_caches;
1836 unsigned mem_max_burst_length_bytes;
1837 unsigned mem_row_size_in_kb;
1838 unsigned shader_engine_tile_size;
1839 unsigned num_gpus;
1840 unsigned multi_gpu_tile_size;
1841
1842 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04001843 uint32_t tile_mode_array[32];
Alex Deucher0a96d722012-03-20 17:18:11 -04001844};
1845
Alex Deucher8cc1a532013-04-09 12:41:24 -04001846struct cik_asic {
1847 unsigned max_shader_engines;
1848 unsigned max_tile_pipes;
1849 unsigned max_cu_per_sh;
1850 unsigned max_sh_per_se;
1851 unsigned max_backends_per_se;
1852 unsigned max_texture_channel_caches;
1853 unsigned max_gprs;
1854 unsigned max_gs_threads;
1855 unsigned max_hw_contexts;
1856 unsigned sc_prim_fifo_size_frontend;
1857 unsigned sc_prim_fifo_size_backend;
1858 unsigned sc_hiz_tile_fifo_size;
1859 unsigned sc_earlyz_tile_fifo_size;
1860
1861 unsigned num_tile_pipes;
1862 unsigned num_backends_per_se;
1863 unsigned backend_disable_mask_per_asic;
1864 unsigned backend_map;
1865 unsigned num_texture_channel_caches;
1866 unsigned mem_max_burst_length_bytes;
1867 unsigned mem_row_size_in_kb;
1868 unsigned shader_engine_tile_size;
1869 unsigned num_gpus;
1870 unsigned multi_gpu_tile_size;
1871
1872 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04001873 uint32_t tile_mode_array[32];
Alex Deucher8cc1a532013-04-09 12:41:24 -04001874};
1875
Jerome Glisse068a1172009-06-17 13:28:30 +02001876union radeon_asic_config {
1877 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001878 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001879 struct r600_asic r600;
1880 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001881 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001882 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001883 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04001884 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02001885};
1886
Daniel Vetter0a10c852010-03-11 21:19:14 +00001887/*
1888 * asic initizalization from radeon_asic.c
1889 */
1890void radeon_agp_disable(struct radeon_device *rdev);
1891int radeon_asic_init(struct radeon_device *rdev);
1892
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001893
1894/*
1895 * IOCTL.
1896 */
1897int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1898 struct drm_file *filp);
1899int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1900 struct drm_file *filp);
1901int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1902 struct drm_file *file_priv);
1903int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1904 struct drm_file *file_priv);
1905int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1906 struct drm_file *file_priv);
1907int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1908 struct drm_file *file_priv);
1909int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1910 struct drm_file *filp);
1911int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1912 struct drm_file *filp);
1913int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1914 struct drm_file *filp);
1915int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1916 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001917int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1918 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001919int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001920int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1921 struct drm_file *filp);
1922int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1923 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001924
Alex Deucher16cdf042011-10-28 10:30:02 -04001925/* VRAM scratch page for HDP bug, default vram page */
1926struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001927 struct radeon_bo *robj;
1928 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001929 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001930};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001931
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001932/*
1933 * ACPI
1934 */
1935struct radeon_atif_notification_cfg {
1936 bool enabled;
1937 int command_code;
1938};
1939
1940struct radeon_atif_notifications {
1941 bool display_switch;
1942 bool expansion_mode_change;
1943 bool thermal_state;
1944 bool forced_power_state;
1945 bool system_power_state;
1946 bool display_conf_change;
1947 bool px_gfx_switch;
1948 bool brightness_change;
1949 bool dgpu_display_event;
1950};
1951
1952struct radeon_atif_functions {
1953 bool system_params;
1954 bool sbios_requests;
1955 bool select_active_disp;
1956 bool lid_state;
1957 bool get_tv_standard;
1958 bool set_tv_standard;
1959 bool get_panel_expansion_mode;
1960 bool set_panel_expansion_mode;
1961 bool temperature_change;
1962 bool graphics_device_types;
1963};
1964
1965struct radeon_atif {
1966 struct radeon_atif_notifications notifications;
1967 struct radeon_atif_functions functions;
1968 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001969 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001970};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001971
Alex Deuchere3a15922012-08-16 11:13:43 -04001972struct radeon_atcs_functions {
1973 bool get_ext_state;
1974 bool pcie_perf_req;
1975 bool pcie_dev_rdy;
1976 bool pcie_bus_width;
1977};
1978
1979struct radeon_atcs {
1980 struct radeon_atcs_functions functions;
1981};
1982
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001983/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001984 * Core structure, functions and helpers.
1985 */
1986typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1987typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1988
1989struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001990 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001991 struct drm_device *ddev;
1992 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04001993 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001994 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001995 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001996 enum radeon_family family;
1997 unsigned long flags;
1998 int usec_timeout;
1999 enum radeon_pll_errata pll_errata;
2000 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04002001 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002002 int disp_priority;
2003 /* BIOS */
2004 uint8_t *bios;
2005 bool is_atom_bios;
2006 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01002007 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002008 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10002009 resource_size_t rmmio_base;
2010 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01002011 /* protects concurrent MM_INDEX/DATA based register access */
2012 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002013 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002014 radeon_rreg_t mc_rreg;
2015 radeon_wreg_t mc_wreg;
2016 radeon_rreg_t pll_rreg;
2017 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10002018 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002019 radeon_rreg_t pciep_rreg;
2020 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04002021 /* io port */
2022 void __iomem *rio_mem;
2023 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002024 struct radeon_clock clock;
2025 struct radeon_mc mc;
2026 struct radeon_gart gart;
2027 struct radeon_mode_info mode_info;
2028 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05002029 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002030 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04002031 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02002032 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02002033 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02002034 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02002035 bool ib_pool_ready;
2036 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002037 struct radeon_irq irq;
2038 struct radeon_asic *asic;
2039 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02002040 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02002041 struct radeon_uvd uvd;
Yang Zhaof657c2a2009-09-15 12:21:01 +10002042 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002043 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002044 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002045 bool shutdown;
2046 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10002047 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02002048 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04002049 bool fastfb_working; /* IGP feature*/
Dave Airliee024e112009-06-24 09:48:08 +10002050 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002051 const struct firmware *me_fw; /* all family ME firmware */
2052 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002053 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05002054 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04002055 const struct firmware *ce_fw; /* SI CE firmware */
Christian Königf2ba57b2013-04-08 12:41:29 +02002056 const struct firmware *uvd_fw; /* UVD firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05002057 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04002058 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04002059 const struct firmware *smc_fw; /* SMC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002060 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04002061 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04002062 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002063 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04002064 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04002065 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002066 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04002067 struct work_struct audio_work;
Alex Deucher8f61b342013-06-14 09:13:52 -04002068 struct work_struct reset_work;
Alex Deucher18917b62010-02-01 16:02:25 -05002069 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05002070 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02002071 bool audio_enabled;
Alex Deucher948bee32013-05-14 12:08:35 -04002072 bool has_uvd;
Rafał Miłecki3299de92012-05-14 21:25:57 +02002073 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002074 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002075 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002076 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002077 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002078 /* i2c buses */
2079 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002080 /* debugfs */
2081 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2082 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002083 /* virtual memory */
2084 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002085 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002086 /* ACPI interface */
2087 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002088 struct radeon_atcs atcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002089};
2090
2091int radeon_device_init(struct radeon_device *rdev,
2092 struct drm_device *ddev,
2093 struct pci_dev *pdev,
2094 uint32_t flags);
2095void radeon_device_fini(struct radeon_device *rdev);
2096int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2097
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002098uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2099 bool always_indirect);
2100void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2101 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07002102u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2103void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002104
Alex Deucher75efdee2013-03-04 12:47:46 -05002105u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
2106void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
2107
Jerome Glisse4c788672009-11-20 14:29:23 +01002108/*
2109 * Cast helper
2110 */
2111#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002112
2113/*
2114 * Registers read & write functions.
2115 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002116#define RREG8(reg) readb((rdev->rmmio) + (reg))
2117#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2118#define RREG16(reg) readw((rdev->rmmio) + (reg))
2119#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002120#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2121#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2122#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2123#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2124#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002125#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2126#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2127#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2128#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2129#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2130#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002131#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2132#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002133#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2134#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002135#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2136#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002137#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2138#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002139#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2140#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Alex Deucher792edd62013-02-14 18:18:12 -05002141#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2142#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2143#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2144#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
Alex Deucher93656cd2013-02-25 15:18:39 -05002145#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2146#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002147#define WREG32_P(reg, val, mask) \
2148 do { \
2149 uint32_t tmp_ = RREG32(reg); \
2150 tmp_ &= (mask); \
2151 tmp_ |= ((val) & ~(mask)); \
2152 WREG32(reg, tmp_); \
2153 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002154#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2155#define WREG32_OR(reg, or) WREG32_P(reg, or, ~or)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002156#define WREG32_PLL_P(reg, val, mask) \
2157 do { \
2158 uint32_t tmp_ = RREG32_PLL(reg); \
2159 tmp_ &= (mask); \
2160 tmp_ |= ((val) & ~(mask)); \
2161 WREG32_PLL(reg, tmp_); \
2162 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002163#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002164#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2165#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002166
Alex Deucher75efdee2013-03-04 12:47:46 -05002167#define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
2168#define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
2169
Dave Airliede1b2892009-08-12 18:43:14 +10002170/*
2171 * Indirect registers accessor
2172 */
2173static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
2174{
2175 uint32_t r;
2176
2177 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2178 r = RREG32(RADEON_PCIE_DATA);
2179 return r;
2180}
2181
2182static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2183{
2184 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2185 WREG32(RADEON_PCIE_DATA, (v));
2186}
2187
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002188static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
2189{
2190 u32 r;
2191
2192 WREG32(TN_SMC_IND_INDEX_0, (reg));
2193 r = RREG32(TN_SMC_IND_DATA_0);
2194 return r;
2195}
2196
2197static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2198{
2199 WREG32(TN_SMC_IND_INDEX_0, (reg));
2200 WREG32(TN_SMC_IND_DATA_0, (v));
2201}
2202
Alex Deucherff82bbc2013-04-12 11:27:20 -04002203static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
2204{
2205 u32 r;
2206
2207 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2208 r = RREG32(R600_RCU_DATA);
2209 return r;
2210}
2211
2212static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2213{
2214 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2215 WREG32(R600_RCU_DATA, (v));
2216}
2217
Alex Deucher46f95642013-04-12 11:49:51 -04002218static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
2219{
2220 u32 r;
2221
2222 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2223 r = RREG32(EVERGREEN_CG_IND_DATA);
2224 return r;
2225}
2226
2227static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2228{
2229 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2230 WREG32(EVERGREEN_CG_IND_DATA, (v));
2231}
2232
Alex Deucher792edd62013-02-14 18:18:12 -05002233static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
2234{
2235 u32 r;
2236
2237 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2238 r = RREG32(EVERGREEN_PIF_PHY0_DATA);
2239 return r;
2240}
2241
2242static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2243{
2244 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2245 WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
2246}
2247
2248static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
2249{
2250 u32 r;
2251
2252 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2253 r = RREG32(EVERGREEN_PIF_PHY1_DATA);
2254 return r;
2255}
2256
2257static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2258{
2259 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2260 WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
2261}
2262
Alex Deucher93656cd2013-02-25 15:18:39 -05002263static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
2264{
2265 u32 r;
2266
2267 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2268 r = RREG32(R600_UVD_CTX_DATA);
2269 return r;
2270}
2271
2272static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2273{
2274 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2275 WREG32(R600_UVD_CTX_DATA, (v));
2276}
2277
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002278void r100_pll_errata_after_index(struct radeon_device *rdev);
2279
2280
2281/*
2282 * ASICs helpers.
2283 */
Dave Airlieb995e432009-07-14 02:02:32 +10002284#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2285 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002286#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2287 (rdev->family == CHIP_RV200) || \
2288 (rdev->family == CHIP_RS100) || \
2289 (rdev->family == CHIP_RS200) || \
2290 (rdev->family == CHIP_RV250) || \
2291 (rdev->family == CHIP_RV280) || \
2292 (rdev->family == CHIP_RS300))
2293#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2294 (rdev->family == CHIP_RV350) || \
2295 (rdev->family == CHIP_R350) || \
2296 (rdev->family == CHIP_RV380) || \
2297 (rdev->family == CHIP_R420) || \
2298 (rdev->family == CHIP_R423) || \
2299 (rdev->family == CHIP_RV410) || \
2300 (rdev->family == CHIP_RS400) || \
2301 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002302#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2303 (rdev->ddev->pdev->device == 0x9443) || \
2304 (rdev->ddev->pdev->device == 0x944B) || \
2305 (rdev->ddev->pdev->device == 0x9506) || \
2306 (rdev->ddev->pdev->device == 0x9509) || \
2307 (rdev->ddev->pdev->device == 0x950F) || \
2308 (rdev->ddev->pdev->device == 0x689C) || \
2309 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002310#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002311#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2312 (rdev->family == CHIP_RS690) || \
2313 (rdev->family == CHIP_RS740) || \
2314 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002315#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2316#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002317#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002318#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2319 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002320#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002321#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2322#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2323 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002324#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002325#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002326#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002327
Alex Deucherdc50ba72013-06-26 00:33:35 -04002328#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2329 (rdev->ddev->pdev->device == 0x6850) || \
2330 (rdev->ddev->pdev->device == 0x6858) || \
2331 (rdev->ddev->pdev->device == 0x6859) || \
2332 (rdev->ddev->pdev->device == 0x6840) || \
2333 (rdev->ddev->pdev->device == 0x6841) || \
2334 (rdev->ddev->pdev->device == 0x6842) || \
2335 (rdev->ddev->pdev->device == 0x6843))
2336
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002337/*
2338 * BIOS helpers.
2339 */
2340#define RBIOS8(i) (rdev->bios[i])
2341#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2342#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2343
2344int radeon_combios_init(struct radeon_device *rdev);
2345void radeon_combios_fini(struct radeon_device *rdev);
2346int radeon_atombios_init(struct radeon_device *rdev);
2347void radeon_atombios_fini(struct radeon_device *rdev);
2348
2349
2350/*
2351 * RING helpers.
2352 */
Andi Kleence580fa2011-10-13 16:08:47 -07002353#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02002354static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002355{
Christian Könige32eb502011-10-23 12:56:27 +02002356 ring->ring[ring->wptr++] = v;
2357 ring->wptr &= ring->ptr_mask;
2358 ring->count_dw--;
2359 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002360}
Andi Kleence580fa2011-10-13 16:08:47 -07002361#else
2362/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02002363void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07002364#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002365
2366/*
2367 * ASICs macro.
2368 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002369#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002370#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2371#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2372#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01002373#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002374#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002375#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002376#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2377#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02002378#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2379#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01002380#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucherf7128122012-02-23 17:53:45 -05002381#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
2382#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
2383#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02002384#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05002385#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02002386#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucher498522b2012-10-02 14:43:38 -04002387#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
Alex Deucherf93bdef2013-01-29 14:10:56 -05002388#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_rptr((rdev), (r))
2389#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_wptr((rdev), (r))
2390#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002391#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2392#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002393#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002394#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002395#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002396#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2397#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König4c87bc22011-10-19 19:02:21 +02002398#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
2399#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002400#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2401#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2402#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2403#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2404#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2405#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002406#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2407#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2408#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2409#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2410#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2411#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2412#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002413#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002414#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002415#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2416#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002417#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002418#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2419#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2420#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2421#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002422#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002423#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2424#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2425#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2426#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2427#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002428#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
2429#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2430#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
2431#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2432#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002433#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002434#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002435#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2436#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2437#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
2438#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002439#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002440#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002441#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002442#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2443#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2444#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2445#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2446#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Alex Deucher1316b792013-06-28 09:28:39 -04002447#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
Alex Deucher70d01a52013-07-02 18:38:02 -04002448#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002449
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002450/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002451/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002452extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002453extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002454extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002455extern int radeon_modeset_init(struct radeon_device *rdev);
2456extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002457extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002458extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002459extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002460extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002461extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002462extern void radeon_wb_fini(struct radeon_device *rdev);
2463extern int radeon_wb_init(struct radeon_device *rdev);
2464extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002465extern void radeon_surface_init(struct radeon_device *rdev);
2466extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002467extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002468extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002469extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002470extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00002471extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2472extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002473extern int radeon_resume_kms(struct drm_device *dev);
2474extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10002475extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002476extern void radeon_program_register_sequence(struct radeon_device *rdev,
2477 const u32 *registers,
2478 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002479
Daniel Vetter3574dda2011-02-18 17:59:19 +01002480/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002481 * vm
2482 */
2483int radeon_vm_manager_init(struct radeon_device *rdev);
2484void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02002485void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002486void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02002487int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02002488void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02002489struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2490 struct radeon_vm *vm, int ring);
2491void radeon_vm_fence(struct radeon_device *rdev,
2492 struct radeon_vm *vm,
2493 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002494uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05002495int radeon_vm_bo_update_pte(struct radeon_device *rdev,
2496 struct radeon_vm *vm,
2497 struct radeon_bo *bo,
2498 struct ttm_mem_reg *mem);
2499void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2500 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002501struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2502 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002503struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2504 struct radeon_vm *vm,
2505 struct radeon_bo *bo);
2506int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2507 struct radeon_bo_va *bo_va,
2508 uint64_t offset,
2509 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05002510int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02002511 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002512
Alex Deucherf122c612012-03-30 08:59:57 -04002513/* audio */
2514void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05002515
2516/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002517 * R600 vram scratch functions
2518 */
2519int r600_vram_scratch_init(struct radeon_device *rdev);
2520void r600_vram_scratch_fini(struct radeon_device *rdev);
2521
2522/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002523 * r600 cs checking helper
2524 */
2525unsigned r600_mip_minify(unsigned size, unsigned level);
2526bool r600_fmt_is_valid_color(u32 format);
2527bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2528int r600_fmt_get_blocksize(u32 format);
2529int r600_fmt_get_nblocksx(u32 format, u32 w);
2530int r600_fmt_get_nblocksy(u32 format, u32 h);
2531
2532/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002533 * r600 functions used by radeon_encoder.c
2534 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02002535struct radeon_hdmi_acr {
2536 u32 clock;
2537
2538 int n_32khz;
2539 int cts_32khz;
2540
2541 int n_44_1khz;
2542 int cts_44_1khz;
2543
2544 int n_48khz;
2545 int cts_48khz;
2546
2547};
2548
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002549extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2550
Alex Deucher416a2bd2012-05-31 19:00:25 -04002551extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2552 u32 tiling_pipe_num,
2553 u32 max_rb_num,
2554 u32 total_max_rb_num,
2555 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002556
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002557/*
2558 * evergreen functions used by radeon_encoder.c
2559 */
2560
Alex Deucher0af62b02011-01-06 21:19:31 -05002561extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002562extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002563
Alex Deucherc4917072012-07-31 17:14:35 -04002564/* radeon_acpi.c */
2565#if defined(CONFIG_ACPI)
2566extern int radeon_acpi_init(struct radeon_device *rdev);
2567extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002568extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2569extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
Alex Deuchere37e6a02013-02-13 15:47:24 -05002570 u8 perf_req, bool advertise);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002571extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04002572#else
2573static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2574static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2575#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002576
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002577int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2578 struct radeon_cs_packet *pkt,
2579 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002580bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002581void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2582 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002583int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2584 struct radeon_cs_reloc **cs_reloc,
2585 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002586int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2587 uint32_t *vline_start_end,
2588 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002589
Jerome Glisse4c788672009-11-20 14:29:23 +01002590#include "radeon_object.h"
2591
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002592#endif