blob: 34ff995e6ea35d834f52e9d6236bf774c071d59a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020057 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070058 PIPE_A = 0,
59 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080060 PIPE_C,
61 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070062};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080063#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070064
Paulo Zanonia5c961d2012-10-24 15:59:34 -020065enum transcoder {
66 TRANSCODER_A = 0,
67 TRANSCODER_B,
68 TRANSCODER_C,
69 TRANSCODER_EDP = 0xF,
70};
71#define transcoder_name(t) ((t) + 'A')
72
Jesse Barnes80824002009-09-10 15:28:06 -070073enum plane {
74 PLANE_A = 0,
75 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080076 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070077};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080078#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080079
Ville Syrjälä06da8da2013-04-17 17:48:51 +030080#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
81
Eugeni Dodonov2b139522012-03-29 12:32:22 -030082enum port {
83 PORT_A = 0,
84 PORT_B,
85 PORT_C,
86 PORT_D,
87 PORT_E,
88 I915_MAX_PORTS
89};
90#define port_name(p) ((p) + 'A')
91
Chon Ming Leee4607fc2013-11-06 14:36:35 +080092#define I915_NUM_PHYS_VLV 1
93
94enum dpio_channel {
95 DPIO_CH0,
96 DPIO_CH1
97};
98
99enum dpio_phy {
100 DPIO_PHY0,
101 DPIO_PHY1
102};
103
Paulo Zanonib97186f2013-05-03 12:15:36 -0300104enum intel_display_power_domain {
105 POWER_DOMAIN_PIPE_A,
106 POWER_DOMAIN_PIPE_B,
107 POWER_DOMAIN_PIPE_C,
108 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
109 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
110 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
111 POWER_DOMAIN_TRANSCODER_A,
112 POWER_DOMAIN_TRANSCODER_B,
113 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300114 POWER_DOMAIN_TRANSCODER_EDP,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300115 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200116 POWER_DOMAIN_AUDIO,
Imre Deakbaa70702013-10-25 17:36:48 +0300117 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300118
119 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300120};
121
Imre Deakbddc7642013-10-16 17:25:49 +0300122#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
123
Paulo Zanonib97186f2013-05-03 12:15:36 -0300124#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
125#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
126 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300127#define POWER_DOMAIN_TRANSCODER(tran) \
128 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
129 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300130
Imre Deakbddc7642013-10-16 17:25:49 +0300131#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
132 BIT(POWER_DOMAIN_PIPE_A) | \
133 BIT(POWER_DOMAIN_TRANSCODER_EDP))
Paulo Zanoni6745a2c2013-11-02 21:07:34 -0700134#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
135 BIT(POWER_DOMAIN_PIPE_A) | \
136 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
137 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
Imre Deakbddc7642013-10-16 17:25:49 +0300138
Egbert Eich1d843f92013-02-25 12:06:49 -0500139enum hpd_pin {
140 HPD_NONE = 0,
141 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
142 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
143 HPD_CRT,
144 HPD_SDVO_B,
145 HPD_SDVO_C,
146 HPD_PORT_B,
147 HPD_PORT_C,
148 HPD_PORT_D,
149 HPD_NUM_PINS
150};
151
Chris Wilson2a2d5482012-12-03 11:49:06 +0000152#define I915_GEM_GPU_DOMAINS \
153 (I915_GEM_DOMAIN_RENDER | \
154 I915_GEM_DOMAIN_SAMPLER | \
155 I915_GEM_DOMAIN_COMMAND | \
156 I915_GEM_DOMAIN_INSTRUCTION | \
157 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700158
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700159#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800160
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200161#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
162 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
163 if ((intel_encoder)->base.crtc == (__crtc))
164
Daniel Vettere7b903d2013-06-05 13:34:14 +0200165struct drm_i915_private;
166
Daniel Vettere2b78262013-06-07 23:10:03 +0200167enum intel_dpll_id {
168 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
169 /* real shared dpll ids must be >= 0 */
170 DPLL_ID_PCH_PLL_A,
171 DPLL_ID_PCH_PLL_B,
172};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100173#define I915_NUM_PLLS 2
174
Daniel Vetter53589012013-06-05 13:34:16 +0200175struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200176 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200177 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200178 uint32_t fp0;
179 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200180};
181
Daniel Vetter46edb022013-06-05 13:34:12 +0200182struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 int refcount; /* count of number of CRTCs sharing this PLL */
184 int active; /* count of number of active CRTCs (i.e. DPMS on) */
185 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200186 const char *name;
187 /* should match the index in the dev_priv->shared_dplls array */
188 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200189 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200190 void (*mode_set)(struct drm_i915_private *dev_priv,
191 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200192 void (*enable)(struct drm_i915_private *dev_priv,
193 struct intel_shared_dpll *pll);
194 void (*disable)(struct drm_i915_private *dev_priv,
195 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200196 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
197 struct intel_shared_dpll *pll,
198 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100201/* Used by dp and fdi links */
202struct intel_link_m_n {
203 uint32_t tu;
204 uint32_t gmch_m;
205 uint32_t gmch_n;
206 uint32_t link_m;
207 uint32_t link_n;
208};
209
210void intel_link_compute_m_n(int bpp, int nlanes,
211 int pixel_clock, int link_clock,
212 struct intel_link_m_n *m_n);
213
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300214struct intel_ddi_plls {
215 int spll_refcount;
216 int wrpll1_refcount;
217 int wrpll2_refcount;
218};
219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220/* Interface history:
221 *
222 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100223 * 1.2: Add Power Management
224 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100225 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000226 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000227 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
228 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 */
230#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000231#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232#define DRIVER_PATCHLEVEL 0
233
Chris Wilson23bc5982010-09-29 16:10:57 +0100234#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100235#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700236
Dave Airlie71acb5e2008-12-30 20:31:46 +1000237#define I915_GEM_PHYS_CURSOR_0 1
238#define I915_GEM_PHYS_CURSOR_1 2
239#define I915_GEM_PHYS_OVERLAY_REGS 3
240#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
241
242struct drm_i915_gem_phys_object {
243 int id;
244 struct page **page_list;
245 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000246 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000247};
248
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700249struct opregion_header;
250struct opregion_acpi;
251struct opregion_swsci;
252struct opregion_asle;
253
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100254struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700255 struct opregion_header __iomem *header;
256 struct opregion_acpi __iomem *acpi;
257 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300258 u32 swsci_gbda_sub_functions;
259 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700260 struct opregion_asle __iomem *asle;
261 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000262 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200263 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100264};
Chris Wilson44834a62010-08-19 16:09:23 +0100265#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100266
Chris Wilson6ef3d422010-08-04 20:26:07 +0100267struct intel_overlay;
268struct intel_overlay_error_state;
269
Dave Airlie7c1c2872008-11-28 14:22:24 +1000270struct drm_i915_master_private {
271 drm_local_map_t *sarea;
272 struct _drm_i915_sarea *sarea_priv;
273};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800274#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300275#define I915_MAX_NUM_FENCES 32
276/* 32 fences + sign bit for FENCE_REG_NONE */
277#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800278
279struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200280 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000281 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100282 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800283};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000284
yakui_zhao9b9d1722009-05-31 17:17:17 +0800285struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100286 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800287 u8 dvo_port;
288 u8 slave_addr;
289 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100290 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400291 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800292};
293
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000294struct intel_display_error_state;
295
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700296struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200297 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800298 struct timeval time;
299
300 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700301 u32 eir;
302 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700303 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700304 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000305 u32 derrmr;
306 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800307 u32 error; /* gen6+ */
308 u32 err_int; /* gen7 */
309 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800310 u32 gac_eco;
311 u32 gam_ecochk;
312 u32 gab_ctl;
313 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800314 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800315 u32 pipestat[I915_MAX_PIPES];
Ben Widawsky585b0282014-01-30 00:19:37 -0800316 u64 fence[I915_MAX_NUM_FENCES];
317 struct intel_overlay_error_state *overlay;
318 struct intel_display_error_state *display;
319
Chris Wilson52d39a22012-02-15 11:25:37 +0000320 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000321 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800322 /* Software tracked state */
323 bool waiting;
324 int hangcheck_score;
325 enum intel_ring_hangcheck_action hangcheck_action;
326 int num_requests;
327
328 /* our own tracking of ring head and tail */
329 u32 cpu_ring_head;
330 u32 cpu_ring_tail;
331
332 u32 semaphore_seqno[I915_NUM_RINGS - 1];
333
334 /* Register state */
335 u32 tail;
336 u32 head;
337 u32 ctl;
338 u32 hws;
339 u32 ipeir;
340 u32 ipehr;
341 u32 instdone;
342 u32 acthd;
343 u32 bbstate;
344 u32 instpm;
345 u32 instps;
346 u32 seqno;
347 u64 bbaddr;
348 u32 fault_reg;
349 u32 faddr;
350 u32 rc_psmi; /* sleep state */
351 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
352
Chris Wilson52d39a22012-02-15 11:25:37 +0000353 struct drm_i915_error_object {
354 int page_count;
355 u32 gtt_offset;
356 u32 *pages[0];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800357 } *ringbuffer, *batchbuffer, *ctx, *hws_page;
358
Chris Wilson52d39a22012-02-15 11:25:37 +0000359 struct drm_i915_error_request {
360 long jiffies;
361 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000362 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000363 } *requests;
Chris Wilson52d39a22012-02-15 11:25:37 +0000364 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000365 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000366 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000367 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100368 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000369 u32 gtt_offset;
370 u32 read_domains;
371 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200372 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000373 s32 pinned:2;
374 u32 tiling:2;
375 u32 dirty:1;
376 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100377 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100378 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700379 } **active_bo, **pinned_bo;
380 u32 *active_bo_count, *pinned_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700381};
382
Jani Nikula7bd688c2013-11-08 16:48:56 +0200383struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100384struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100385struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200386struct intel_limit;
387struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100388
Jesse Barnese70236a2009-09-21 10:42:27 -0700389struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400390 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200391 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700392 void (*disable_fbc)(struct drm_device *dev);
393 int (*get_display_clock_speed)(struct drm_device *dev);
394 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200395 /**
396 * find_dpll() - Find the best values for the PLL
397 * @limit: limits for the PLL
398 * @crtc: current CRTC
399 * @target: target frequency in kHz
400 * @refclk: reference clock frequency in kHz
401 * @match_clock: if provided, @best_clock P divider must
402 * match the P divider from @match_clock
403 * used for LVDS downclocking
404 * @best_clock: best PLL values found
405 *
406 * Returns true on success, false on failure.
407 */
408 bool (*find_dpll)(const struct intel_limit *limit,
409 struct drm_crtc *crtc,
410 int target, int refclk,
411 struct dpll *match_clock,
412 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300413 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300414 void (*update_sprite_wm)(struct drm_plane *plane,
415 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300416 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300417 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200418 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100419 /* Returns the active state of the crtc, and if the crtc is active,
420 * fills out the pipe-config with the hw state. */
421 bool (*get_pipe_config)(struct intel_crtc *,
422 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700423 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700424 int x, int y,
425 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200426 void (*crtc_enable)(struct drm_crtc *crtc);
427 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100428 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800429 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300430 struct drm_crtc *crtc,
431 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700432 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700433 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700434 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
435 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700436 struct drm_i915_gem_object *obj,
437 uint32_t flags);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700438 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
439 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100440 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700441 /* clock updates for mode set */
442 /* cursor updates */
443 /* render clock increase/decrease */
444 /* display clock increase/decrease */
445 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200446
447 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200448 uint32_t (*get_backlight)(struct intel_connector *connector);
449 void (*set_backlight)(struct intel_connector *connector,
450 uint32_t level);
451 void (*disable_backlight)(struct intel_connector *connector);
452 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700453};
454
Chris Wilson907b28c2013-07-19 20:36:52 +0100455struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530456 void (*force_wake_get)(struct drm_i915_private *dev_priv,
457 int fw_engine);
458 void (*force_wake_put)(struct drm_i915_private *dev_priv,
459 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700460
461 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
462 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
463 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
464 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
465
466 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
467 uint8_t val, bool trace);
468 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
469 uint16_t val, bool trace);
470 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
471 uint32_t val, bool trace);
472 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
473 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300474};
475
Chris Wilson907b28c2013-07-19 20:36:52 +0100476struct intel_uncore {
477 spinlock_t lock; /** lock is also taken in irq contexts. */
478
479 struct intel_uncore_funcs funcs;
480
481 unsigned fifo_count;
482 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100483
Deepak S940aece2013-11-23 14:55:43 +0530484 unsigned fw_rendercount;
485 unsigned fw_mediacount;
486
Chris Wilsonaec347a2013-08-26 13:46:09 +0100487 struct delayed_work force_wake_work;
Chris Wilson907b28c2013-07-19 20:36:52 +0100488};
489
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100490#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
491 func(is_mobile) sep \
492 func(is_i85x) sep \
493 func(is_i915g) sep \
494 func(is_i945gm) sep \
495 func(is_g33) sep \
496 func(need_gfx_hws) sep \
497 func(is_g4x) sep \
498 func(is_pineview) sep \
499 func(is_broadwater) sep \
500 func(is_crestline) sep \
501 func(is_ivybridge) sep \
502 func(is_valleyview) sep \
503 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700504 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100505 func(has_fbc) sep \
506 func(has_pipe_cxsr) sep \
507 func(has_hotplug) sep \
508 func(cursor_needs_physical) sep \
509 func(has_overlay) sep \
510 func(overlay_needs_physical) sep \
511 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100512 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100513 func(has_ddi) sep \
514 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200515
Damien Lespiaua587f772013-04-22 18:40:38 +0100516#define DEFINE_FLAG(name) u8 name:1
517#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200518
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500519struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200520 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700521 u8 num_pipes:3;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000522 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700523 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100524 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500525};
526
Damien Lespiaua587f772013-04-22 18:40:38 +0100527#undef DEFINE_FLAG
528#undef SEP_SEMICOLON
529
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800530enum i915_cache_level {
531 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100532 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
533 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
534 caches, eg sampler/render caches, and the
535 large Last-Level-Cache. LLC is coherent with
536 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100537 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800538};
539
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700540typedef uint32_t gen6_gtt_pte_t;
541
Ben Widawsky6f65e292013-12-06 14:10:56 -0800542/**
543 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
544 * VMA's presence cannot be guaranteed before binding, or after unbinding the
545 * object into/from the address space.
546 *
547 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
548 * will always be <= an objects lifetime. So object refcounting should cover us.
549 */
550struct i915_vma {
551 struct drm_mm_node node;
552 struct drm_i915_gem_object *obj;
553 struct i915_address_space *vm;
554
555 /** This object's place on the active/inactive lists */
556 struct list_head mm_list;
557
558 struct list_head vma_link; /* Link in the object's VMA list */
559
560 /** This vma's place in the batchbuffer or on the eviction list */
561 struct list_head exec_list;
562
563 /**
564 * Used for performing relocations during execbuffer insertion.
565 */
566 struct hlist_node exec_node;
567 unsigned long exec_handle;
568 struct drm_i915_gem_exec_object2 *exec_entry;
569
570 /**
571 * How many users have pinned this object in GTT space. The following
572 * users can each hold at most one reference: pwrite/pread, pin_ioctl
573 * (via user_pin_count), execbuffer (objects are not allowed multiple
574 * times for the same batchbuffer), and the framebuffer code. When
575 * switching/pageflipping, the framebuffer code has at most two buffers
576 * pinned per crtc.
577 *
578 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
579 * bits with absolutely no headroom. So use 4 bits. */
580 unsigned int pin_count:4;
581#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
582
583 /** Unmap an object from an address space. This usually consists of
584 * setting the valid PTE entries to a reserved scratch page. */
585 void (*unbind_vma)(struct i915_vma *vma);
586 /* Map an object into an address space with the given cache flags. */
587#define GLOBAL_BIND (1<<0)
588 void (*bind_vma)(struct i915_vma *vma,
589 enum i915_cache_level cache_level,
590 u32 flags);
591};
592
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700593struct i915_address_space {
Ben Widawsky93bd8642013-07-16 16:50:06 -0700594 struct drm_mm mm;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700595 struct drm_device *dev;
Ben Widawskya7bbbd62013-07-16 16:50:07 -0700596 struct list_head global_link;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700597 unsigned long start; /* Start offset always 0 for dri2 */
598 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
599
600 struct {
601 dma_addr_t addr;
602 struct page *page;
603 } scratch;
604
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700605 /**
606 * List of objects currently involved in rendering.
607 *
608 * Includes buffers having the contents of their GPU caches
609 * flushed, not necessarily primitives. last_rendering_seqno
610 * represents when the rendering involved will be completed.
611 *
612 * A reference is held on the buffer while on this list.
613 */
614 struct list_head active_list;
615
616 /**
617 * LRU list of objects which are not in the ringbuffer and
618 * are ready to unbind, but are still in the GTT.
619 *
620 * last_rendering_seqno is 0 while an object is in this list.
621 *
622 * A reference is not held on the buffer while on this list,
623 * as merely being GTT-bound shouldn't prevent its being
624 * freed, and we'll pull it off the list in the free path.
625 */
626 struct list_head inactive_list;
627
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700628 /* FIXME: Need a more generic return type */
629 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700630 enum i915_cache_level level,
631 bool valid); /* Create a valid PTE */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700632 void (*clear_range)(struct i915_address_space *vm,
633 unsigned int first_entry,
Ben Widawsky828c7902013-10-16 09:21:30 -0700634 unsigned int num_entries,
635 bool use_scratch);
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700636 void (*insert_entries)(struct i915_address_space *vm,
637 struct sg_table *st,
638 unsigned int first_entry,
639 enum i915_cache_level cache_level);
640 void (*cleanup)(struct i915_address_space *vm);
641};
642
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800643/* The Graphics Translation Table is the way in which GEN hardware translates a
644 * Graphics Virtual Address into a Physical Address. In addition to the normal
645 * collateral associated with any va->pa translations GEN hardware also has a
646 * portion of the GTT which can be mapped by the CPU and remain both coherent
647 * and correct (in cases like swizzling). That region is referred to as GMADR in
648 * the spec.
649 */
650struct i915_gtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700651 struct i915_address_space base;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800652 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800653
654 unsigned long mappable_end; /* End offset that we can CPU map */
655 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
656 phys_addr_t mappable_base; /* PA of our GMADR */
657
658 /** "Graphics Stolen Memory" holds the global PTEs */
659 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800660
661 bool do_idle_maps;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800662
Ben Widawsky911bdf02013-06-27 16:30:23 -0700663 int mtrr;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800664
665 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800666 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800667 size_t *stolen, phys_addr_t *mappable_base,
668 unsigned long *mappable_end);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800669};
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700670#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800671
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100672struct i915_hw_ppgtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700673 struct i915_address_space base;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800674 struct kref ref;
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800675 struct drm_mm_node node;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100676 unsigned num_pd_entries;
Ben Widawsky37aca442013-11-04 20:47:32 -0800677 union {
678 struct page **pt_pages;
679 struct page *gen8_pt_pages;
680 };
681 struct page *pd_pages;
682 int num_pd_pages;
683 int num_pt_pages;
684 union {
685 uint32_t pd_offset;
686 dma_addr_t pd_dma_addr[4];
687 };
688 union {
689 dma_addr_t *pt_dma_addr;
690 dma_addr_t *gen8_pt_dma_addr[4];
691 };
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100692
Ben Widawskya3d67d22013-12-06 14:11:06 -0800693 int (*enable)(struct i915_hw_ppgtt *ppgtt);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800694 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
695 struct intel_ring_buffer *ring,
696 bool synchronous);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800697 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200698};
699
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300700struct i915_ctx_hang_stats {
701 /* This context had batch pending when hang was declared */
702 unsigned batch_pending;
703
704 /* This context had batch active when hang was declared */
705 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300706
707 /* Time when this context was last blamed for a GPU reset */
708 unsigned long guilty_ts;
709
710 /* This context is banned to submit more work */
711 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300712};
Ben Widawsky40521052012-06-04 14:42:43 -0700713
714/* This must match up with the value previously used for execbuf2.rsvd1. */
715#define DEFAULT_CONTEXT_ID 0
716struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300717 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700718 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700719 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700720 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700721 struct drm_i915_file_private *file_priv;
Ben Widawsky0009e462013-12-06 14:11:02 -0800722 struct intel_ring_buffer *last_ring;
Ben Widawsky40521052012-06-04 14:42:43 -0700723 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300724 struct i915_ctx_hang_stats hang_stats;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800725 struct i915_address_space *vm;
Ben Widawskya33afea2013-09-17 21:12:45 -0700726
727 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700728};
729
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700730struct i915_fbc {
731 unsigned long size;
732 unsigned int fb_id;
733 enum plane plane;
734 int y;
735
736 struct drm_mm_node *compressed_fb;
737 struct drm_mm_node *compressed_llb;
738
739 struct intel_fbc_work {
740 struct delayed_work work;
741 struct drm_crtc *crtc;
742 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700743 } *fbc_work;
744
Chris Wilson29ebf902013-07-27 17:23:55 +0100745 enum no_fbc_reason {
746 FBC_OK, /* FBC is enabled */
747 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700748 FBC_NO_OUTPUT, /* no outputs enabled to compress */
749 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
750 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
751 FBC_MODE_TOO_LARGE, /* mode too large for compression */
752 FBC_BAD_PLANE, /* fbc not supported on plane */
753 FBC_NOT_TILED, /* buffer not tiled */
754 FBC_MULTIPLE_PIPES, /* more than one pipe active */
755 FBC_MODULE_PARAM,
756 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
757 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800758};
759
Rodrigo Vivia031d702013-10-03 16:15:06 -0300760struct i915_psr {
761 bool sink_support;
762 bool source_ok;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300763};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700764
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800765enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300766 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800767 PCH_IBX, /* Ibexpeak PCH */
768 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300769 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700770 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800771};
772
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200773enum intel_sbi_destination {
774 SBI_ICLK,
775 SBI_MPHY,
776};
777
Jesse Barnesb690e962010-07-19 13:53:12 -0700778#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700779#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100780#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700781
Dave Airlie8be48d92010-03-30 05:34:14 +0000782struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100783struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000784
Daniel Vetterc2b91522012-02-14 22:37:19 +0100785struct intel_gmbus {
786 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000787 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100788 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100789 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100790 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100791 struct drm_i915_private *dev_priv;
792};
793
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100794struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000795 u8 saveLBB;
796 u32 saveDSPACNTR;
797 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000798 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000799 u32 savePIPEACONF;
800 u32 savePIPEBCONF;
801 u32 savePIPEASRC;
802 u32 savePIPEBSRC;
803 u32 saveFPA0;
804 u32 saveFPA1;
805 u32 saveDPLL_A;
806 u32 saveDPLL_A_MD;
807 u32 saveHTOTAL_A;
808 u32 saveHBLANK_A;
809 u32 saveHSYNC_A;
810 u32 saveVTOTAL_A;
811 u32 saveVBLANK_A;
812 u32 saveVSYNC_A;
813 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000814 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800815 u32 saveTRANS_HTOTAL_A;
816 u32 saveTRANS_HBLANK_A;
817 u32 saveTRANS_HSYNC_A;
818 u32 saveTRANS_VTOTAL_A;
819 u32 saveTRANS_VBLANK_A;
820 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000821 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000822 u32 saveDSPASTRIDE;
823 u32 saveDSPASIZE;
824 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700825 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000826 u32 saveDSPASURF;
827 u32 saveDSPATILEOFF;
828 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700829 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000830 u32 saveBLC_PWM_CTL;
831 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200832 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800833 u32 saveBLC_CPU_PWM_CTL;
834 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000835 u32 saveFPB0;
836 u32 saveFPB1;
837 u32 saveDPLL_B;
838 u32 saveDPLL_B_MD;
839 u32 saveHTOTAL_B;
840 u32 saveHBLANK_B;
841 u32 saveHSYNC_B;
842 u32 saveVTOTAL_B;
843 u32 saveVBLANK_B;
844 u32 saveVSYNC_B;
845 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000846 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800847 u32 saveTRANS_HTOTAL_B;
848 u32 saveTRANS_HBLANK_B;
849 u32 saveTRANS_HSYNC_B;
850 u32 saveTRANS_VTOTAL_B;
851 u32 saveTRANS_VBLANK_B;
852 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000853 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000854 u32 saveDSPBSTRIDE;
855 u32 saveDSPBSIZE;
856 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700857 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000858 u32 saveDSPBSURF;
859 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700860 u32 saveVGA0;
861 u32 saveVGA1;
862 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000863 u32 saveVGACNTRL;
864 u32 saveADPA;
865 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700866 u32 savePP_ON_DELAYS;
867 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000868 u32 saveDVOA;
869 u32 saveDVOB;
870 u32 saveDVOC;
871 u32 savePP_ON;
872 u32 savePP_OFF;
873 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700874 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000875 u32 savePFIT_CONTROL;
876 u32 save_palette_a[256];
877 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000878 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000879 u32 saveIER;
880 u32 saveIIR;
881 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800882 u32 saveDEIER;
883 u32 saveDEIMR;
884 u32 saveGTIER;
885 u32 saveGTIMR;
886 u32 saveFDI_RXA_IMR;
887 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800888 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800889 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000890 u32 saveSWF0[16];
891 u32 saveSWF1[16];
892 u32 saveSWF2[3];
893 u8 saveMSR;
894 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800895 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000896 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000897 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000898 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000899 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200900 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000901 u32 saveCURACNTR;
902 u32 saveCURAPOS;
903 u32 saveCURABASE;
904 u32 saveCURBCNTR;
905 u32 saveCURBPOS;
906 u32 saveCURBBASE;
907 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700908 u32 saveDP_B;
909 u32 saveDP_C;
910 u32 saveDP_D;
911 u32 savePIPEA_GMCH_DATA_M;
912 u32 savePIPEB_GMCH_DATA_M;
913 u32 savePIPEA_GMCH_DATA_N;
914 u32 savePIPEB_GMCH_DATA_N;
915 u32 savePIPEA_DP_LINK_M;
916 u32 savePIPEB_DP_LINK_M;
917 u32 savePIPEA_DP_LINK_N;
918 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800919 u32 saveFDI_RXA_CTL;
920 u32 saveFDI_TXA_CTL;
921 u32 saveFDI_RXB_CTL;
922 u32 saveFDI_TXB_CTL;
923 u32 savePFA_CTL_1;
924 u32 savePFB_CTL_1;
925 u32 savePFA_WIN_SZ;
926 u32 savePFB_WIN_SZ;
927 u32 savePFA_WIN_POS;
928 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000929 u32 savePCH_DREF_CONTROL;
930 u32 saveDISP_ARB_CTL;
931 u32 savePIPEA_DATA_M1;
932 u32 savePIPEA_DATA_N1;
933 u32 savePIPEA_LINK_M1;
934 u32 savePIPEA_LINK_N1;
935 u32 savePIPEB_DATA_M1;
936 u32 savePIPEB_DATA_N1;
937 u32 savePIPEB_LINK_M1;
938 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000939 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400940 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100941};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100942
943struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200944 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100945 struct work_struct work;
946 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200947
Daniel Vetterc85aa882012-11-02 19:55:03 +0100948 u8 cur_delay;
949 u8 min_delay;
950 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700951 u8 rpe_delay;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100952 u8 rp1_delay;
953 u8 rp0_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700954 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700955
Deepak S27544362014-01-27 21:35:05 +0530956 bool rp_up_masked;
957 bool rp_down_masked;
958
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100959 int last_adj;
960 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
961
Chris Wilsonc0951f02013-10-10 21:58:50 +0100962 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700963 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700964
965 /*
966 * Protects RPS/RC6 register access and PCU communication.
967 * Must be taken after struct_mutex if nested.
968 */
969 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100970};
971
Daniel Vetter1a240d42012-11-29 22:18:51 +0100972/* defined intel_pm.c */
973extern spinlock_t mchdev_lock;
974
Daniel Vetterc85aa882012-11-02 19:55:03 +0100975struct intel_ilk_power_mgmt {
976 u8 cur_delay;
977 u8 min_delay;
978 u8 max_delay;
979 u8 fmax;
980 u8 fstart;
981
982 u64 last_count1;
983 unsigned long last_time1;
984 unsigned long chipset_power;
985 u64 last_count2;
986 struct timespec last_time2;
987 unsigned long gfx_power;
988 u8 corr;
989
990 int c_m;
991 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100992
993 struct drm_i915_gem_object *pwrctx;
994 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100995};
996
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800997/* Power well structure for haswell */
998struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +0200999 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001000 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001001 /* power well enable/disable usage count */
1002 int count;
Imre Deakc1ca7272013-11-25 17:15:29 +02001003 unsigned long domains;
1004 void *data;
1005 void (*set)(struct drm_device *dev, struct i915_power_well *power_well,
1006 bool enable);
1007 bool (*is_enabled)(struct drm_device *dev,
1008 struct i915_power_well *power_well);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001009};
1010
Imre Deak83c00f552013-10-25 17:36:47 +03001011struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001012 /*
1013 * Power wells needed for initialization at driver init and suspend
1014 * time are on. They are kept on until after the first modeset.
1015 */
1016 bool init_power_on;
Imre Deakc1ca7272013-11-25 17:15:29 +02001017 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001018
Imre Deak83c00f552013-10-25 17:36:47 +03001019 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001020 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001021 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001022};
1023
Daniel Vetter231f42a2012-11-02 19:55:05 +01001024struct i915_dri1_state {
1025 unsigned allow_batchbuffer : 1;
1026 u32 __iomem *gfx_hws_cpu_addr;
1027
1028 unsigned int cpp;
1029 int back_offset;
1030 int front_offset;
1031 int current_page;
1032 int page_flipping;
1033
1034 uint32_t counter;
1035};
1036
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001037struct i915_ums_state {
1038 /**
1039 * Flag if the X Server, and thus DRM, is not currently in
1040 * control of the device.
1041 *
1042 * This is set between LeaveVT and EnterVT. It needs to be
1043 * replaced with a semaphore. It also needs to be
1044 * transitioned away from for kernel modesetting.
1045 */
1046 int mm_suspended;
1047};
1048
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001049#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001050struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001051 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001052 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001053 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001054};
1055
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001056struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001057 /** Memory allocator for GTT stolen memory */
1058 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001059 /** List of all objects in gtt_space. Used to restore gtt
1060 * mappings on resume */
1061 struct list_head bound_list;
1062 /**
1063 * List of objects which are not bound to the GTT (thus
1064 * are idle and not used by the GPU) but still have
1065 * (presumably uncached) pages still attached.
1066 */
1067 struct list_head unbound_list;
1068
1069 /** Usable portion of the GTT for GEM */
1070 unsigned long stolen_base; /* limited to low memory (32-bit) */
1071
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001072 /** PPGTT used for aliasing the PPGTT with the GTT */
1073 struct i915_hw_ppgtt *aliasing_ppgtt;
1074
1075 struct shrinker inactive_shrinker;
1076 bool shrinker_no_lock_stealing;
1077
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001078 /** LRU list of objects with fence regs on them. */
1079 struct list_head fence_list;
1080
1081 /**
1082 * We leave the user IRQ off as much as possible,
1083 * but this means that requests will finish and never
1084 * be retired once the system goes idle. Set a timer to
1085 * fire periodically while the ring is running. When it
1086 * fires, go retire requests.
1087 */
1088 struct delayed_work retire_work;
1089
1090 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001091 * When we detect an idle GPU, we want to turn on
1092 * powersaving features. So once we see that there
1093 * are no more requests outstanding and no more
1094 * arrive within a small period of time, we fire
1095 * off the idle_work.
1096 */
1097 struct delayed_work idle_work;
1098
1099 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001100 * Are we in a non-interruptible section of code like
1101 * modesetting?
1102 */
1103 bool interruptible;
1104
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001105 /** Bit 6 swizzling required for X tiling */
1106 uint32_t bit_6_swizzle_x;
1107 /** Bit 6 swizzling required for Y tiling */
1108 uint32_t bit_6_swizzle_y;
1109
1110 /* storage for physical objects */
1111 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1112
1113 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001114 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001115 size_t object_memory;
1116 u32 object_count;
1117};
1118
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001119struct drm_i915_error_state_buf {
1120 unsigned bytes;
1121 unsigned size;
1122 int err;
1123 u8 *buf;
1124 loff_t start;
1125 loff_t pos;
1126};
1127
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001128struct i915_error_state_file_priv {
1129 struct drm_device *dev;
1130 struct drm_i915_error_state *error;
1131};
1132
Daniel Vetter99584db2012-11-14 17:14:04 +01001133struct i915_gpu_error {
1134 /* For hangcheck timer */
1135#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1136#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001137 /* Hang gpu twice in this window and your context gets banned */
1138#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1139
Daniel Vetter99584db2012-11-14 17:14:04 +01001140 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001141
1142 /* For reset and error_state handling. */
1143 spinlock_t lock;
1144 /* Protected by the above dev->gpu_error.lock. */
1145 struct drm_i915_error_state *first_error;
1146 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001147
Chris Wilson094f9a52013-09-25 17:34:55 +01001148
1149 unsigned long missed_irq_rings;
1150
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001151 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001152 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001153 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001154 * This is a counter which gets incremented when reset is triggered,
1155 * and again when reset has been handled. So odd values (lowest bit set)
1156 * means that reset is in progress and even values that
1157 * (reset_counter >> 1):th reset was successfully completed.
1158 *
1159 * If reset is not completed succesfully, the I915_WEDGE bit is
1160 * set meaning that hardware is terminally sour and there is no
1161 * recovery. All waiters on the reset_queue will be woken when
1162 * that happens.
1163 *
1164 * This counter is used by the wait_seqno code to notice that reset
1165 * event happened and it needs to restart the entire ioctl (since most
1166 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001167 *
1168 * This is important for lock-free wait paths, where no contended lock
1169 * naturally enforces the correct ordering between the bail-out of the
1170 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001171 */
1172 atomic_t reset_counter;
1173
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001174#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001175#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001176
1177 /**
1178 * Waitqueue to signal when the reset has completed. Used by clients
1179 * that wait for dev_priv->mm.wedged to settle.
1180 */
1181 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001182
Daniel Vetter99584db2012-11-14 17:14:04 +01001183 /* For gpu hang simulation. */
1184 unsigned int stop_rings;
Chris Wilson094f9a52013-09-25 17:34:55 +01001185
1186 /* For missed irq/seqno simulation. */
1187 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001188};
1189
Zhang Ruib8efb172013-02-05 15:41:53 +08001190enum modeset_restore {
1191 MODESET_ON_LID_OPEN,
1192 MODESET_DONE,
1193 MODESET_SUSPENDED,
1194};
1195
Paulo Zanoni6acab152013-09-12 17:06:24 -03001196struct ddi_vbt_port_info {
1197 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001198
1199 uint8_t supports_dvi:1;
1200 uint8_t supports_hdmi:1;
1201 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001202};
1203
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001204struct intel_vbt_data {
1205 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1206 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1207
1208 /* Feature bits */
1209 unsigned int int_tv_support:1;
1210 unsigned int lvds_dither:1;
1211 unsigned int lvds_vbt:1;
1212 unsigned int int_crt_support:1;
1213 unsigned int lvds_use_ssc:1;
1214 unsigned int display_clock_mode:1;
1215 unsigned int fdi_rx_polarity_inverted:1;
1216 int lvds_ssc_freq;
1217 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1218
1219 /* eDP */
1220 int edp_rate;
1221 int edp_lanes;
1222 int edp_preemphasis;
1223 int edp_vswing;
1224 bool edp_initialized;
1225 bool edp_support;
1226 int edp_bpp;
1227 struct edp_power_seq edp_pps;
1228
Jani Nikulaf00076d2013-12-14 20:38:29 -02001229 struct {
1230 u16 pwm_freq_hz;
1231 bool active_low_pwm;
1232 } backlight;
1233
Shobhit Kumard17c5442013-08-27 15:12:25 +03001234 /* MIPI DSI */
1235 struct {
1236 u16 panel_id;
1237 } dsi;
1238
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001239 int crt_ddc_pin;
1240
1241 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001242 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001243
1244 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001245};
1246
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001247enum intel_ddb_partitioning {
1248 INTEL_DDB_PART_1_2,
1249 INTEL_DDB_PART_5_6, /* IVB+ */
1250};
1251
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001252struct intel_wm_level {
1253 bool enable;
1254 uint32_t pri_val;
1255 uint32_t spr_val;
1256 uint32_t cur_val;
1257 uint32_t fbc_val;
1258};
1259
Imre Deak820c1982013-12-17 14:46:36 +02001260struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001261 uint32_t wm_pipe[3];
1262 uint32_t wm_lp[3];
1263 uint32_t wm_lp_spr[3];
1264 uint32_t wm_linetime[3];
1265 bool enable_fbc_wm;
1266 enum intel_ddb_partitioning partitioning;
1267};
1268
Paulo Zanonic67a4702013-08-19 13:18:09 -03001269/*
1270 * This struct tracks the state needed for the Package C8+ feature.
1271 *
1272 * Package states C8 and deeper are really deep PC states that can only be
1273 * reached when all the devices on the system allow it, so even if the graphics
1274 * device allows PC8+, it doesn't mean the system will actually get to these
1275 * states.
1276 *
1277 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1278 * is disabled and the GPU is idle. When these conditions are met, we manually
1279 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1280 * refclk to Fclk.
1281 *
1282 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1283 * the state of some registers, so when we come back from PC8+ we need to
1284 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1285 * need to take care of the registers kept by RC6.
1286 *
1287 * The interrupt disabling is part of the requirements. We can only leave the
1288 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1289 * can lock the machine.
1290 *
1291 * Ideally every piece of our code that needs PC8+ disabled would call
1292 * hsw_disable_package_c8, which would increment disable_count and prevent the
1293 * system from reaching PC8+. But we don't have a symmetric way to do this for
1294 * everything, so we have the requirements_met and gpu_idle variables. When we
1295 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1296 * increase it in the opposite case. The requirements_met variable is true when
1297 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1298 * variable is true when the GPU is idle.
1299 *
1300 * In addition to everything, we only actually enable PC8+ if disable_count
1301 * stays at zero for at least some seconds. This is implemented with the
1302 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1303 * consecutive times when all screens are disabled and some background app
1304 * queries the state of our connectors, or we have some application constantly
1305 * waking up to use the GPU. Only after the enable_work function actually
1306 * enables PC8+ the "enable" variable will become true, which means that it can
1307 * be false even if disable_count is 0.
1308 *
1309 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1310 * goes back to false exactly before we reenable the IRQs. We use this variable
1311 * to check if someone is trying to enable/disable IRQs while they're supposed
1312 * to be disabled. This shouldn't happen and we'll print some error messages in
1313 * case it happens, but if it actually happens we'll also update the variables
1314 * inside struct regsave so when we restore the IRQs they will contain the
1315 * latest expected values.
1316 *
1317 * For more, read "Display Sequences for Package C8" on our documentation.
1318 */
1319struct i915_package_c8 {
1320 bool requirements_met;
1321 bool gpu_idle;
1322 bool irqs_disabled;
1323 /* Only true after the delayed work task actually enables it. */
1324 bool enabled;
1325 int disable_count;
1326 struct mutex lock;
1327 struct delayed_work enable_work;
1328
1329 struct {
1330 uint32_t deimr;
1331 uint32_t sdeimr;
1332 uint32_t gtimr;
1333 uint32_t gtier;
1334 uint32_t gen6_pmimr;
1335 } regsave;
1336};
1337
Paulo Zanoni8a187452013-12-06 20:32:13 -02001338struct i915_runtime_pm {
1339 bool suspended;
1340};
1341
Daniel Vetter926321d2013-10-16 13:30:34 +02001342enum intel_pipe_crc_source {
1343 INTEL_PIPE_CRC_SOURCE_NONE,
1344 INTEL_PIPE_CRC_SOURCE_PLANE1,
1345 INTEL_PIPE_CRC_SOURCE_PLANE2,
1346 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001347 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001348 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1349 INTEL_PIPE_CRC_SOURCE_TV,
1350 INTEL_PIPE_CRC_SOURCE_DP_B,
1351 INTEL_PIPE_CRC_SOURCE_DP_C,
1352 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001353 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001354 INTEL_PIPE_CRC_SOURCE_MAX,
1355};
1356
Shuang He8bf1e9f2013-10-15 18:55:27 +01001357struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001358 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001359 uint32_t crc[5];
1360};
1361
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001362#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001363struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001364 spinlock_t lock;
1365 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001366 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001367 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001368 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001369 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001370};
1371
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001372typedef struct drm_i915_private {
1373 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001374 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001375
1376 const struct intel_device_info *info;
1377
1378 int relative_constants_mode;
1379
1380 void __iomem *regs;
1381
Chris Wilson907b28c2013-07-19 20:36:52 +01001382 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001383
1384 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1385
Daniel Vetter28c70f12012-12-01 13:53:45 +01001386
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001387 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1388 * controller on different i2c buses. */
1389 struct mutex gmbus_mutex;
1390
1391 /**
1392 * Base address of the gmbus and gpio block.
1393 */
1394 uint32_t gpio_mmio_base;
1395
Daniel Vetter28c70f12012-12-01 13:53:45 +01001396 wait_queue_head_t gmbus_wait_queue;
1397
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001398 struct pci_dev *bridge_dev;
1399 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001400 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001401
1402 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001403 struct resource mch_res;
1404
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001405 /* protects the irq masks */
1406 spinlock_t irq_lock;
1407
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001408 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1409 struct pm_qos_request pm_qos;
1410
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001411 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001412 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001413
1414 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001415 union {
1416 u32 irq_mask;
1417 u32 de_irq_mask[I915_MAX_PIPES];
1418 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001419 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001420 u32 pm_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001421
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001422 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001423 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001424 struct {
1425 unsigned long hpd_last_jiffies;
1426 int hpd_cnt;
1427 enum {
1428 HPD_ENABLED = 0,
1429 HPD_DISABLED = 1,
1430 HPD_MARK_DISABLED = 2
1431 } hpd_mark;
1432 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001433 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001434 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001435
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001436 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001437
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001438 struct i915_fbc fbc;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001439 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001440 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001441
1442 /* overlay */
1443 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001444
Jani Nikula58c68772013-11-08 16:48:54 +02001445 /* backlight registers and fields in struct intel_panel */
1446 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001447
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001448 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001449 bool no_aux_handshake;
1450
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001451 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1452 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1453 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1454
1455 unsigned int fsb_freq, mem_freq, is_ddr3;
1456
Daniel Vetter645416f2013-09-02 16:22:25 +02001457 /**
1458 * wq - Driver workqueue for GEM.
1459 *
1460 * NOTE: Work items scheduled here are not allowed to grab any modeset
1461 * locks, for otherwise the flushing done in the pageflip code will
1462 * result in deadlocks.
1463 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001464 struct workqueue_struct *wq;
1465
1466 /* Display functions */
1467 struct drm_i915_display_funcs display;
1468
1469 /* PCH chipset type */
1470 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001471 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001472
1473 unsigned long quirks;
1474
Zhang Ruib8efb172013-02-05 15:41:53 +08001475 enum modeset_restore modeset_restore;
1476 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001477
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001478 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001479 struct i915_gtt gtt; /* VMA representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001480
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001481 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001482
Daniel Vetter87813422012-05-02 11:49:32 +02001483 /* Kernel Modesetting */
1484
yakui_zhao9b9d1722009-05-31 17:17:17 +08001485 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001486
Jesse Barnes27f82272011-09-02 12:54:37 -07001487 struct drm_crtc *plane_to_crtc_mapping[3];
1488 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001489 wait_queue_head_t pending_flip_queue;
1490
Daniel Vetterc4597872013-10-21 21:04:07 +02001491#ifdef CONFIG_DEBUG_FS
1492 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1493#endif
1494
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001495 int num_shared_dpll;
1496 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001497 struct intel_ddi_plls ddi_plls;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001498 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001499
Jesse Barnes652c3932009-08-17 13:31:43 -07001500 /* Reclocking support */
1501 bool render_reclock_avail;
1502 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001503 /* indicates the reduced downclock for LVDS*/
1504 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001505 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001506
Zhenyu Wangc48044112009-12-17 14:48:43 +08001507 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001508
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001509 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001510
Ben Widawsky59124502013-07-04 11:02:05 -07001511 /* Cannot be determined by PCIID. You must always read a register. */
1512 size_t ellc_size;
1513
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001514 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001515 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001516
Daniel Vetter20e4d402012-08-08 23:35:39 +02001517 /* ilk-only ips/rps state. Everything in here is protected by the global
1518 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001519 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001520
Imre Deak83c00f552013-10-25 17:36:47 +03001521 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001522
Rodrigo Vivia031d702013-10-03 16:15:06 -03001523 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001524
Daniel Vetter99584db2012-11-14 17:14:04 +01001525 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001526
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001527 struct drm_i915_gem_object *vlv_pctx;
1528
Daniel Vetter4520f532013-10-09 09:18:51 +02001529#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001530 /* list of fbdev register on this device */
1531 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001532#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001533
Jesse Barnes073f34d2012-11-02 11:13:59 -07001534 /*
1535 * The console may be contended at resume, but we don't
1536 * want it to block on it.
1537 */
1538 struct work_struct console_resume_work;
1539
Chris Wilsone953fd72011-02-21 22:23:52 +00001540 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001541 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001542
Ben Widawsky254f9652012-06-04 14:42:42 -07001543 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001544 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001545
Damien Lespiau3e683202012-12-11 18:48:29 +00001546 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001547
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001548 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001549
Ville Syrjälä53615a52013-08-01 16:18:50 +03001550 struct {
1551 /*
1552 * Raw watermark latency values:
1553 * in 0.1us units for WM0,
1554 * in 0.5us units for WM1+.
1555 */
1556 /* primary */
1557 uint16_t pri_latency[5];
1558 /* sprite */
1559 uint16_t spr_latency[5];
1560 /* cursor */
1561 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001562
1563 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001564 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001565 } wm;
1566
Paulo Zanonic67a4702013-08-19 13:18:09 -03001567 struct i915_package_c8 pc8;
1568
Paulo Zanoni8a187452013-12-06 20:32:13 -02001569 struct i915_runtime_pm pm;
1570
Daniel Vetter231f42a2012-11-02 19:55:05 +01001571 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1572 * here! */
1573 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001574 /* Old ums support infrastructure, same warning applies. */
1575 struct i915_ums_state ums;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576} drm_i915_private_t;
1577
Chris Wilson2c1792a2013-08-01 18:39:55 +01001578static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1579{
1580 return dev->dev_private;
1581}
1582
Chris Wilsonb4519512012-05-11 14:29:30 +01001583/* Iterate over initialised rings */
1584#define for_each_ring(ring__, dev_priv__, i__) \
1585 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1586 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1587
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001588enum hdmi_force_audio {
1589 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1590 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1591 HDMI_AUDIO_AUTO, /* trust EDID */
1592 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1593};
1594
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001595#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001596
Chris Wilson37e680a2012-06-07 15:38:42 +01001597struct drm_i915_gem_object_ops {
1598 /* Interface between the GEM object and its backing storage.
1599 * get_pages() is called once prior to the use of the associated set
1600 * of pages before to binding them into the GTT, and put_pages() is
1601 * called after we no longer need them. As we expect there to be
1602 * associated cost with migrating pages between the backing storage
1603 * and making them available for the GPU (e.g. clflush), we may hold
1604 * onto the pages after they are no longer referenced by the GPU
1605 * in case they may be used again shortly (for example migrating the
1606 * pages to a different memory domain within the GTT). put_pages()
1607 * will therefore most likely be called when the object itself is
1608 * being released or under memory pressure (where we attempt to
1609 * reap pages for the shrinker).
1610 */
1611 int (*get_pages)(struct drm_i915_gem_object *);
1612 void (*put_pages)(struct drm_i915_gem_object *);
1613};
1614
Eric Anholt673a3942008-07-30 12:06:12 -07001615struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001616 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001617
Chris Wilson37e680a2012-06-07 15:38:42 +01001618 const struct drm_i915_gem_object_ops *ops;
1619
Ben Widawsky2f633152013-07-17 12:19:03 -07001620 /** List of VMAs backed by this object */
1621 struct list_head vma_list;
1622
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001623 /** Stolen memory for this object, instead of being backed by shmem. */
1624 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001625 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001626
Chris Wilson69dc4982010-10-19 10:36:51 +01001627 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001628 /** Used in execbuf to temporarily hold a ref */
1629 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001630
1631 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001632 * This is set if the object is on the active lists (has pending
1633 * rendering and so a non-zero seqno), and is not set if it i s on
1634 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001635 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001636 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001637
1638 /**
1639 * This is set if the object has been written to since last bound
1640 * to the GTT
1641 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001642 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001643
1644 /**
1645 * Fence register bits (if any) for this object. Will be set
1646 * as needed when mapped into the GTT.
1647 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001648 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001649 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001650
1651 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001652 * Advice: are the backing pages purgeable?
1653 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001654 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001655
1656 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001657 * Current tiling mode for the object.
1658 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001659 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001660 /**
1661 * Whether the tiling parameters for the currently associated fence
1662 * register have changed. Note that for the purposes of tracking
1663 * tiling changes we also treat the unfenced register, the register
1664 * slot that the object occupies whilst it executes a fenced
1665 * command (such as BLT on gen2/3), as a "fence".
1666 */
1667 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001668
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001669 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001670 * Is the object at the current location in the gtt mappable and
1671 * fenceable? Used to avoid costly recalculations.
1672 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001673 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001674
1675 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001676 * Whether the current gtt mapping needs to be mappable (and isn't just
1677 * mappable by accident). Track pin and fault separate for a more
1678 * accurate mappable working set.
1679 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001680 unsigned int fault_mappable:1;
1681 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001682 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001683
Chris Wilsoncaea7472010-11-12 13:53:37 +00001684 /*
1685 * Is the GPU currently using a fence to access this buffer,
1686 */
1687 unsigned int pending_fenced_gpu_access:1;
1688 unsigned int fenced_gpu_access:1;
1689
Chris Wilson651d7942013-08-08 14:41:10 +01001690 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001691
Daniel Vetter7bddb012012-02-09 17:15:47 +01001692 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001693 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001694 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001695
Chris Wilson9da3da62012-06-01 15:20:22 +01001696 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001697 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001698
Daniel Vetter1286ff72012-05-10 15:25:09 +02001699 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001700 void *dma_buf_vmapping;
1701 int vmapping_count;
1702
Chris Wilsoncaea7472010-11-12 13:53:37 +00001703 struct intel_ring_buffer *ring;
1704
Chris Wilson1c293ea2012-04-17 15:31:27 +01001705 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001706 uint32_t last_read_seqno;
1707 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001708 /** Breadcrumb of last fenced GPU access to the buffer. */
1709 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001710
Daniel Vetter778c3542010-05-13 11:49:44 +02001711 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001712 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001713
Daniel Vetter80075d42013-10-09 21:23:52 +02001714 /** References from framebuffers, locks out tiling changes. */
1715 unsigned long framebuffer_references;
1716
Eric Anholt280b7132009-03-12 16:56:27 -07001717 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001718 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001719
Jesse Barnes79e53942008-11-07 14:24:08 -08001720 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001721 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001722 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001723
1724 /** for phy allocated objects */
1725 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001726};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001727#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001728
Daniel Vetter62b8b212010-04-09 19:05:08 +00001729#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001730
Eric Anholt673a3942008-07-30 12:06:12 -07001731/**
1732 * Request queue structure.
1733 *
1734 * The request queue allows us to note sequence numbers that have been emitted
1735 * and may be associated with active buffers to be retired.
1736 *
1737 * By keeping this list, we can avoid having to do questionable
1738 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1739 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1740 */
1741struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001742 /** On Which ring this request was generated */
1743 struct intel_ring_buffer *ring;
1744
Eric Anholt673a3942008-07-30 12:06:12 -07001745 /** GEM sequence number associated with this request. */
1746 uint32_t seqno;
1747
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001748 /** Position in the ringbuffer of the start of the request */
1749 u32 head;
1750
1751 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001752 u32 tail;
1753
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001754 /** Context related to this request */
1755 struct i915_hw_context *ctx;
1756
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001757 /** Batch buffer related to this request if any */
1758 struct drm_i915_gem_object *batch_obj;
1759
Eric Anholt673a3942008-07-30 12:06:12 -07001760 /** Time at which this request was emitted, in jiffies. */
1761 unsigned long emitted_jiffies;
1762
Eric Anholtb9624422009-06-03 07:27:35 +00001763 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001764 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001765
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001766 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001767 /** file_priv list entry for this request */
1768 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001769};
1770
1771struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001772 struct drm_i915_private *dev_priv;
1773
Eric Anholt673a3942008-07-30 12:06:12 -07001774 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001775 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001776 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001777 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001778 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001779 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001780
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001781 struct i915_hw_context *private_default_ctx;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001782 atomic_t rps_wait_boost;
Eric Anholt673a3942008-07-30 12:06:12 -07001783};
1784
Chris Wilson2c1792a2013-08-01 18:39:55 +01001785#define INTEL_INFO(dev) (to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001786
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001787#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1788#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001789#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001790#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001791#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001792#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1793#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001794#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1795#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1796#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001797#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001798#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001799#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1800#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001801#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1802#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001803#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001804#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001805#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1806 (dev)->pdev->device == 0x0152 || \
1807 (dev)->pdev->device == 0x015a)
1808#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1809 (dev)->pdev->device == 0x0106 || \
1810 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001811#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001812#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Paulo Zanoni4e8058a2013-11-02 21:07:31 -07001813#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001814#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001815#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001816 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001817#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1818 (((dev)->pdev->device & 0xf) == 0x2 || \
1819 ((dev)->pdev->device & 0xf) == 0x6 || \
1820 ((dev)->pdev->device & 0xf) == 0xe))
1821#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001822 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001823#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03001824#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001825 ((dev)->pdev->device & 0x00F0) == 0x0020)
Ben Widawskyb833d682013-08-23 16:00:07 -07001826#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001827
Jesse Barnes85436692011-04-06 12:11:14 -07001828/*
1829 * The genX designation typically refers to the render engine, so render
1830 * capability related checks should use IS_GEN, while display and other checks
1831 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1832 * chips, etc.).
1833 */
Zou Nan haicae58522010-11-09 17:17:32 +08001834#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1835#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1836#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1837#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1838#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001839#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07001840#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001841
Ben Widawsky73ae4782013-10-15 10:02:57 -07001842#define RENDER_RING (1<<RCS)
1843#define BSD_RING (1<<VCS)
1844#define BLT_RING (1<<BCS)
1845#define VEBOX_RING (1<<VECS)
1846#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1847#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1848#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001849#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Chris Wilson651d7942013-08-08 14:41:10 +01001850#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001851#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1852
Ben Widawsky254f9652012-06-04 14:42:42 -07001853#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky246cbfb2013-12-06 14:11:14 -08001854#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -08001855#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
1856 && !IS_BROADWELL(dev))
1857#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001858#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001859
Chris Wilson05394f32010-11-08 19:18:58 +00001860#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001861#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1862
Daniel Vetterb45305f2012-12-17 16:21:27 +01001863/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1864#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1865
Zou Nan haicae58522010-11-09 17:17:32 +08001866/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1867 * rows, which changed the alignment requirements and fence programming.
1868 */
1869#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1870 IS_I915GM(dev)))
1871#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1872#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1873#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001874#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1875#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08001876
1877#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1878#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001879#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001880
Ben Widawsky2a114cc2013-11-02 21:07:47 -07001881#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01001882
Damien Lespiaudd93be52013-04-22 18:40:39 +01001883#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01001884#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08001885#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilson7c6c2652013-11-18 18:32:37 -08001886#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
Paulo Zanonidf4547d2013-12-13 15:22:32 -02001887#define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001888
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001889#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1890#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1891#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1892#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1893#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1894#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1895
Chris Wilson2c1792a2013-08-01 18:39:55 +01001896#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001897#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001898#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1899#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001900#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001901#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001902
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001903/* DPF == dynamic parity feature */
1904#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1905#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001906
Ben Widawskyc8735b02012-09-07 19:43:39 -07001907#define GT_FREQUENCY_MULTIPLIER 50
1908
Chris Wilson05394f32010-11-08 19:18:58 +00001909#include "i915_trace.h"
1910
Rob Clarkbaa70942013-08-02 13:27:49 -04001911extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001912extern int i915_max_ioctl;
1913
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001914extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1915extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001916extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1917extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1918
Jani Nikulad330a952014-01-21 11:24:25 +02001919/* i915_params.c */
1920struct i915_params {
1921 int modeset;
1922 int panel_ignore_lid;
1923 unsigned int powersave;
1924 int semaphores;
1925 unsigned int lvds_downclock;
1926 int lvds_channel_mode;
1927 int panel_use_ssc;
1928 int vbt_sdvo_panel_type;
1929 int enable_rc6;
1930 int enable_fbc;
1931 bool enable_hangcheck;
1932 int enable_ppgtt;
1933 int enable_psr;
1934 unsigned int preliminary_hw_support;
1935 int disable_power_well;
1936 int enable_ips;
1937 bool fastboot;
1938 int enable_pc8;
1939 int pc8_timeout;
1940 bool prefault_disable;
1941 bool reset;
1942 int invert_brightness;
1943};
1944extern struct i915_params i915 __read_mostly;
1945
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001947void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001948extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001949extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001950extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001951extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001952extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001953extern void i915_driver_preclose(struct drm_device *dev,
1954 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001955extern void i915_driver_postclose(struct drm_device *dev,
1956 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001957extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001958#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001959extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1960 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001961#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001962extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001963 struct drm_clip_rect *box,
1964 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001965extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001966extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001967extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1968extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1969extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1970extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1971
Jesse Barnes073f34d2012-11-02 11:13:59 -07001972extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001973
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001975void i915_queue_hangcheck(struct drm_device *dev);
Chris Wilson527f9e92010-11-11 01:16:58 +00001976void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001978extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001979extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001980
1981extern void intel_uncore_sanitize(struct drm_device *dev);
1982extern void intel_uncore_early_sanitize(struct drm_device *dev);
1983extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001984extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01001985extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001986
Keith Packard7c463582008-11-04 02:03:27 -08001987void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02001988i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
Keith Packard7c463582008-11-04 02:03:27 -08001989
1990void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02001991i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
Keith Packard7c463582008-11-04 02:03:27 -08001992
Eric Anholt673a3942008-07-30 12:06:12 -07001993/* i915_gem.c */
1994int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1995 struct drm_file *file_priv);
1996int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1997 struct drm_file *file_priv);
1998int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1999 struct drm_file *file_priv);
2000int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2001 struct drm_file *file_priv);
2002int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2003 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002004int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2005 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002006int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2007 struct drm_file *file_priv);
2008int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2009 struct drm_file *file_priv);
2010int i915_gem_execbuffer(struct drm_device *dev, void *data,
2011 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002012int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2013 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002014int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2015 struct drm_file *file_priv);
2016int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2017 struct drm_file *file_priv);
2018int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2019 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002020int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2021 struct drm_file *file);
2022int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2023 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002024int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2025 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002026int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2027 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002028int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2029 struct drm_file *file_priv);
2030int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2031 struct drm_file *file_priv);
2032int i915_gem_set_tiling(struct drm_device *dev, void *data,
2033 struct drm_file *file_priv);
2034int i915_gem_get_tiling(struct drm_device *dev, void *data,
2035 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07002036int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2037 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002038int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2039 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002040void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002041void *i915_gem_object_alloc(struct drm_device *dev);
2042void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002043void i915_gem_object_init(struct drm_i915_gem_object *obj,
2044 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002045struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2046 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002047void i915_init_vm(struct drm_i915_private *dev_priv,
2048 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002049void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002050void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002051
Chris Wilson20217462010-11-23 15:26:33 +00002052int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002053 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002054 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002055 bool map_and_fenceable,
2056 bool nonblocking);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002057void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002058int __must_check i915_vma_unbind(struct i915_vma *vma);
2059int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00002060int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002061void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002062void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002063void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002064
Chris Wilson37e680a2012-06-07 15:38:42 +01002065int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002066static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2067{
Imre Deak67d5a502013-02-18 19:28:02 +02002068 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002069
Imre Deak67d5a502013-02-18 19:28:02 +02002070 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002071 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002072
2073 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002074}
Chris Wilsona5570172012-09-04 21:02:54 +01002075static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2076{
2077 BUG_ON(obj->pages == NULL);
2078 obj->pages_pin_count++;
2079}
2080static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2081{
2082 BUG_ON(obj->pages_pin_count == 0);
2083 obj->pages_pin_count--;
2084}
2085
Chris Wilson54cf91d2010-11-25 18:00:26 +00002086int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002087int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2088 struct intel_ring_buffer *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002089void i915_vma_move_to_active(struct i915_vma *vma,
2090 struct intel_ring_buffer *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002091int i915_gem_dumb_create(struct drm_file *file_priv,
2092 struct drm_device *dev,
2093 struct drm_mode_create_dumb *args);
2094int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2095 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002096/**
2097 * Returns true if seq1 is later than seq2.
2098 */
2099static inline bool
2100i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2101{
2102 return (int32_t)(seq1 - seq2) >= 0;
2103}
2104
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002105int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2106int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002107int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002108int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002109
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002110static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01002111i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2112{
2113 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2114 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2115 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002116 return true;
2117 } else
2118 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002119}
2120
2121static inline void
2122i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2123{
2124 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2125 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01002126 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002127 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2128 }
2129}
2130
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002131bool i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002132void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002133int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002134 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002135static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2136{
2137 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002138 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002139}
2140
2141static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2142{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002143 return atomic_read(&error->reset_counter) & I915_WEDGED;
2144}
2145
2146static inline u32 i915_reset_count(struct i915_gpu_error *error)
2147{
2148 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002149}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002150
Chris Wilson069efc12010-09-30 16:53:18 +01002151void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002152bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002153int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002154int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002155int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyc3787e22013-09-17 21:12:44 -07002156int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002157void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002158void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002159int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002160int __must_check i915_gem_suspend(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03002161int __i915_add_request(struct intel_ring_buffer *ring,
2162 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002163 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002164 u32 *seqno);
2165#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002166 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002167int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2168 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002169int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002170int __must_check
2171i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2172 bool write);
2173int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002174i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2175int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002176i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2177 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00002178 struct intel_ring_buffer *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002179void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002180int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002181 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002182 int id,
2183 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002184void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002185 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002186void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002187int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002188void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002189
Chris Wilson467cffb2011-03-07 10:42:03 +00002190uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002191i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2192uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002193i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2194 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002195
Chris Wilsone4ffd172011-04-04 09:44:39 +01002196int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2197 enum i915_cache_level cache_level);
2198
Daniel Vetter1286ff72012-05-10 15:25:09 +02002199struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2200 struct dma_buf *dma_buf);
2201
2202struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2203 struct drm_gem_object *gem_obj, int flags);
2204
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002205void i915_gem_restore_fences(struct drm_device *dev);
2206
Ben Widawskya70a3142013-07-31 16:59:56 -07002207unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2208 struct i915_address_space *vm);
2209bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2210bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2211 struct i915_address_space *vm);
2212unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2213 struct i915_address_space *vm);
2214struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2215 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002216struct i915_vma *
2217i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2218 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002219
2220struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002221static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2222 struct i915_vma *vma;
2223 list_for_each_entry(vma, &obj->vma_list, vma_link)
2224 if (vma->pin_count > 0)
2225 return true;
2226 return false;
2227}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002228
Ben Widawskya70a3142013-07-31 16:59:56 -07002229/* Some GGTT VM helpers */
2230#define obj_to_ggtt(obj) \
2231 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2232static inline bool i915_is_ggtt(struct i915_address_space *vm)
2233{
2234 struct i915_address_space *ggtt =
2235 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2236 return vm == ggtt;
2237}
2238
2239static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2240{
2241 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2242}
2243
2244static inline unsigned long
2245i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2246{
2247 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2248}
2249
2250static inline unsigned long
2251i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2252{
2253 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2254}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002255
2256static inline int __must_check
2257i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2258 uint32_t alignment,
2259 bool map_and_fenceable,
2260 bool nonblocking)
2261{
2262 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2263 map_and_fenceable, nonblocking);
2264}
Ben Widawskya70a3142013-07-31 16:59:56 -07002265
Ben Widawsky254f9652012-06-04 14:42:42 -07002266/* i915_gem_context.c */
Ben Widawsky0eea67e2013-12-06 14:11:19 -08002267#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
Ben Widawsky8245be32013-11-06 13:56:29 -02002268int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002269void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002270void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002271int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002272int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002273void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07002274int i915_switch_context(struct intel_ring_buffer *ring,
Ben Widawsky41bde552013-12-06 14:11:21 -08002275 struct drm_file *file, struct i915_hw_context *to);
2276struct i915_hw_context *
2277i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002278void i915_gem_context_free(struct kref *ctx_ref);
2279static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2280{
Ben Widawskyc4829722013-12-06 14:11:20 -08002281 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2282 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002283}
2284
2285static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2286{
Ben Widawskyc4829722013-12-06 14:11:20 -08002287 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2288 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002289}
2290
Ben Widawsky84624812012-06-04 14:42:54 -07002291int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2292 struct drm_file *file);
2293int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2294 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002295
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002296/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002297int __must_check i915_gem_evict_something(struct drm_device *dev,
2298 struct i915_address_space *vm,
2299 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002300 unsigned alignment,
2301 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002302 bool mappable,
2303 bool nonblock);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002304int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002305int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002306
Chris Wilson05394f32010-11-08 19:18:58 +00002307/* i915_gem_gtt.c */
2308void i915_check_and_clear_faults(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002309void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
2310void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00002311int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002312void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2313void i915_gem_init_global_gtt(struct drm_device *dev);
2314void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2315 unsigned long mappable_end, unsigned long end);
2316int i915_gem_gtt_init(struct drm_device *dev);
2317static inline void i915_gem_chipset_flush(struct drm_device *dev)
2318{
2319 if (INTEL_INFO(dev)->gen < 6)
2320 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002321}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002322int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
2323static inline bool intel_enable_ppgtt(struct drm_device *dev, bool full)
2324{
Jani Nikulad330a952014-01-21 11:24:25 +02002325 if (i915.enable_ppgtt == 0 || !HAS_ALIASING_PPGTT(dev))
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002326 return false;
2327
Jani Nikulad330a952014-01-21 11:24:25 +02002328 if (i915.enable_ppgtt == 1 && full)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002329 return false;
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002330
2331#ifdef CONFIG_INTEL_IOMMU
2332 /* Disable ppgtt on SNB if VT-d is on. */
2333 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
2334 DRM_INFO("Disabling PPGTT because VT-d is on\n");
2335 return false;
2336 }
2337#endif
2338
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002339 if (full)
2340 return HAS_PPGTT(dev);
2341 else
2342 return HAS_ALIASING_PPGTT(dev);
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002343}
2344
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002345static inline void ppgtt_release(struct kref *kref)
2346{
2347 struct i915_hw_ppgtt *ppgtt = container_of(kref, struct i915_hw_ppgtt, ref);
Ben Widawsky679845e2013-12-06 14:11:23 -08002348 struct drm_device *dev = ppgtt->base.dev;
2349 struct drm_i915_private *dev_priv = dev->dev_private;
2350 struct i915_address_space *vm = &ppgtt->base;
2351
2352 if (ppgtt == dev_priv->mm.aliasing_ppgtt ||
2353 (list_empty(&vm->active_list) && list_empty(&vm->inactive_list))) {
2354 ppgtt->base.cleanup(&ppgtt->base);
2355 return;
2356 }
2357
2358 /*
2359 * Make sure vmas are unbound before we take down the drm_mm
2360 *
2361 * FIXME: Proper refcounting should take care of this, this shouldn't be
2362 * needed at all.
2363 */
2364 if (!list_empty(&vm->active_list)) {
2365 struct i915_vma *vma;
2366
2367 list_for_each_entry(vma, &vm->active_list, mm_list)
2368 if (WARN_ON(list_empty(&vma->vma_link) ||
2369 list_is_singular(&vma->vma_link)))
2370 break;
2371
2372 i915_gem_evict_vm(&ppgtt->base, true);
2373 } else {
2374 i915_gem_retire_requests(dev);
2375 i915_gem_evict_vm(&ppgtt->base, false);
2376 }
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002377
2378 ppgtt->base.cleanup(&ppgtt->base);
2379}
Eric Anholt673a3942008-07-30 12:06:12 -07002380
Chris Wilson9797fbf2012-04-24 15:47:39 +01002381/* i915_gem_stolen.c */
2382int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002383int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2384void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002385void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002386struct drm_i915_gem_object *
2387i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002388struct drm_i915_gem_object *
2389i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2390 u32 stolen_offset,
2391 u32 gtt_offset,
2392 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002393void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002394
Eric Anholt673a3942008-07-30 12:06:12 -07002395/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002396static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002397{
2398 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2399
2400 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2401 obj->tiling_mode != I915_TILING_NONE;
2402}
2403
Eric Anholt673a3942008-07-30 12:06:12 -07002404void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2405void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2406void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2407
2408/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002409#if WATCH_LISTS
2410int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002411#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002412#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002413#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414
Ben Gamari20172632009-02-17 20:08:50 -05002415/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002416int i915_debugfs_init(struct drm_minor *minor);
2417void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002418#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002419void intel_display_crc_init(struct drm_device *dev);
2420#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002421static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002422#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002423
2424/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002425__printf(2, 3)
2426void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002427int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2428 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002429int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2430 size_t count, loff_t pos);
2431static inline void i915_error_state_buf_release(
2432 struct drm_i915_error_state_buf *eb)
2433{
2434 kfree(eb->buf);
2435}
Mika Kuoppala84734a02013-07-12 16:50:57 +03002436void i915_capture_error_state(struct drm_device *dev);
2437void i915_error_state_get(struct drm_device *dev,
2438 struct i915_error_state_file_priv *error_priv);
2439void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2440void i915_destroy_error_state(struct drm_device *dev);
2441
2442void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2443const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002444
Jesse Barnes317c35d2008-08-25 15:11:06 -07002445/* i915_suspend.c */
2446extern int i915_save_state(struct drm_device *dev);
2447extern int i915_restore_state(struct drm_device *dev);
2448
Daniel Vetterd8157a32013-01-25 17:53:20 +01002449/* i915_ums.c */
2450void i915_save_display_reg(struct drm_device *dev);
2451void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002452
Ben Widawsky0136db582012-04-10 21:17:01 -07002453/* i915_sysfs.c */
2454void i915_setup_sysfs(struct drm_device *dev_priv);
2455void i915_teardown_sysfs(struct drm_device *dev_priv);
2456
Chris Wilsonf899fc62010-07-20 15:44:45 -07002457/* intel_i2c.c */
2458extern int intel_setup_gmbus(struct drm_device *dev);
2459extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002460static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002461{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002462 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002463}
2464
2465extern struct i2c_adapter *intel_gmbus_get_adapter(
2466 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002467extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2468extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002469static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002470{
2471 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2472}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002473extern void intel_i2c_reset(struct drm_device *dev);
2474
Chris Wilson3b617962010-08-24 09:02:58 +01002475/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002476struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002477extern int intel_opregion_setup(struct drm_device *dev);
2478#ifdef CONFIG_ACPI
2479extern void intel_opregion_init(struct drm_device *dev);
2480extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002481extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002482extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2483 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002484extern int intel_opregion_notify_adapter(struct drm_device *dev,
2485 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002486#else
Chris Wilson44834a62010-08-19 16:09:23 +01002487static inline void intel_opregion_init(struct drm_device *dev) { return; }
2488static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002489static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002490static inline int
2491intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2492{
2493 return 0;
2494}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002495static inline int
2496intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2497{
2498 return 0;
2499}
Len Brown65e082c2008-10-24 17:18:10 -04002500#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002501
Jesse Barnes723bfd72010-10-07 16:01:13 -07002502/* intel_acpi.c */
2503#ifdef CONFIG_ACPI
2504extern void intel_register_dsm_handler(void);
2505extern void intel_unregister_dsm_handler(void);
2506#else
2507static inline void intel_register_dsm_handler(void) { return; }
2508static inline void intel_unregister_dsm_handler(void) { return; }
2509#endif /* CONFIG_ACPI */
2510
Jesse Barnes79e53942008-11-07 14:24:08 -08002511/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002512extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002513extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002514extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002515extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002516extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10002517extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002518extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2519 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002520extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002521extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002522extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002523extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002524extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002525extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002526extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2527extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2528extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002529extern void intel_detect_pch(struct drm_device *dev);
2530extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002531extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002532
Ben Widawsky2911a352012-04-05 14:47:36 -07002533extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002534int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2535 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002536int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2537 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002538
Chris Wilson6ef3d422010-08-04 20:26:07 +01002539/* overlay */
2540extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002541extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2542 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002543
2544extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002545extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002546 struct drm_device *dev,
2547 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002548
Ben Widawskyb7287d82011-04-25 11:22:22 -07002549/* On SNB platform, before reading ring registers forcewake bit
2550 * must be set to prevent GT core from power down and stale values being
2551 * returned.
2552 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302553void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2554void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002555
Ben Widawsky42c05262012-09-26 10:34:00 -07002556int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2557int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002558
2559/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002560u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2561void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2562u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002563u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2564void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2565u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2566void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2567u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2568void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002569u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2570void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002571u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2572void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002573u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2574void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002575u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2576 enum intel_sbi_destination destination);
2577void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2578 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302579u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2580void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002581
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002582int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2583int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002584
Deepak S940aece2013-11-23 14:55:43 +05302585void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2586void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2587
2588#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2589 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2590 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2591 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2592 ((reg) >= 0x2E000 && (reg) < 0x30000))
2593
2594#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2595 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2596 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2597 ((reg) >= 0x30000 && (reg) < 0x40000))
2598
Deepak Sc8d9a592013-11-23 14:55:42 +05302599#define FORCEWAKE_RENDER (1 << 0)
2600#define FORCEWAKE_MEDIA (1 << 1)
2601#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2602
2603
Ben Widawsky0b274482013-10-04 21:22:51 -07002604#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2605#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002606
Ben Widawsky0b274482013-10-04 21:22:51 -07002607#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2608#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2609#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2610#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002611
Ben Widawsky0b274482013-10-04 21:22:51 -07002612#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2613#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2614#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2615#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002616
Ben Widawsky0b274482013-10-04 21:22:51 -07002617#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2618#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002619
2620#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2621#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2622
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002623/* "Broadcast RGB" property */
2624#define INTEL_BROADCAST_RGB_AUTO 0
2625#define INTEL_BROADCAST_RGB_FULL 1
2626#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002627
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002628static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2629{
2630 if (HAS_PCH_SPLIT(dev))
2631 return CPU_VGACNTRL;
2632 else if (IS_VALLEYVIEW(dev))
2633 return VLV_VGACNTRL;
2634 else
2635 return VGACNTRL;
2636}
2637
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002638static inline void __user *to_user_ptr(u64 address)
2639{
2640 return (void __user *)(uintptr_t)address;
2641}
2642
Imre Deakdf977292013-05-21 20:03:17 +03002643static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2644{
2645 unsigned long j = msecs_to_jiffies(m);
2646
2647 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2648}
2649
2650static inline unsigned long
2651timespec_to_jiffies_timeout(const struct timespec *value)
2652{
2653 unsigned long j = timespec_to_jiffies(value);
2654
2655 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2656}
2657
Paulo Zanonidce56b32013-12-19 14:29:40 -02002658/*
2659 * If you need to wait X milliseconds between events A and B, but event B
2660 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2661 * when event A happened, then just before event B you call this function and
2662 * pass the timestamp as the first argument, and X as the second argument.
2663 */
2664static inline void
2665wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2666{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002667 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002668
2669 /*
2670 * Don't re-read the value of "jiffies" every time since it may change
2671 * behind our back and break the math.
2672 */
2673 tmp_jiffies = jiffies;
2674 target_jiffies = timestamp_jiffies +
2675 msecs_to_jiffies_timeout(to_wait_ms);
2676
2677 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002678 remaining_jiffies = target_jiffies - tmp_jiffies;
2679 while (remaining_jiffies)
2680 remaining_jiffies =
2681 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002682 }
2683}
2684
Linus Torvalds1da177e2005-04-16 15:20:36 -07002685#endif