blob: 58ee8269471f7663639781e7a893742e3bda6c14 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Egbert Eiche5868a32013-02-28 04:17:12 -050039static const u32 hpd_ibx[] = {
40 [HPD_CRT] = SDE_CRT_HOTPLUG,
41 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
45};
46
47static const u32 hpd_cpt[] = {
48 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010049 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050050 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53};
54
55static const u32 hpd_mask_i915[] = {
56 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
57 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62};
63
64static const u32 hpd_status_gen4[] = {
65 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71};
72
Egbert Eiche5868a32013-02-28 04:17:12 -050073static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
74 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Zhenyu Wang036a4a72009-06-08 14:40:19 +080082/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010083static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050084ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080085{
Daniel Vetter4bc9d432013-06-27 13:44:58 +020086 assert_spin_locked(&dev_priv->irq_lock);
87
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088 if ((dev_priv->irq_mask & mask) != 0) {
89 dev_priv->irq_mask &= ~mask;
90 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000091 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080092 }
93}
94
Paulo Zanoni0ff98002013-02-22 17:05:31 -030095static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050096ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080097{
Daniel Vetter4bc9d432013-06-27 13:44:58 +020098 assert_spin_locked(&dev_priv->irq_lock);
99
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000100 if ((dev_priv->irq_mask & mask) != mask) {
101 dev_priv->irq_mask |= mask;
102 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000103 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800104 }
105}
106
Paulo Zanoni86642812013-04-12 17:57:57 -0300107static bool ivb_can_enable_err_int(struct drm_device *dev)
108{
109 struct drm_i915_private *dev_priv = dev->dev_private;
110 struct intel_crtc *crtc;
111 enum pipe pipe;
112
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200113 assert_spin_locked(&dev_priv->irq_lock);
114
Paulo Zanoni86642812013-04-12 17:57:57 -0300115 for_each_pipe(pipe) {
116 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
117
118 if (crtc->cpu_fifo_underrun_disabled)
119 return false;
120 }
121
122 return true;
123}
124
125static bool cpt_can_enable_serr_int(struct drm_device *dev)
126{
127 struct drm_i915_private *dev_priv = dev->dev_private;
128 enum pipe pipe;
129 struct intel_crtc *crtc;
130
Daniel Vetterfee884e2013-07-04 23:35:21 +0200131 assert_spin_locked(&dev_priv->irq_lock);
132
Paulo Zanoni86642812013-04-12 17:57:57 -0300133 for_each_pipe(pipe) {
134 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
135
136 if (crtc->pch_fifo_underrun_disabled)
137 return false;
138 }
139
140 return true;
141}
142
143static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
144 enum pipe pipe, bool enable)
145{
146 struct drm_i915_private *dev_priv = dev->dev_private;
147 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
148 DE_PIPEB_FIFO_UNDERRUN;
149
150 if (enable)
151 ironlake_enable_display_irq(dev_priv, bit);
152 else
153 ironlake_disable_display_irq(dev_priv, bit);
154}
155
156static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200157 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300158{
159 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300160 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200161 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
162
Paulo Zanoni86642812013-04-12 17:57:57 -0300163 if (!ivb_can_enable_err_int(dev))
164 return;
165
Paulo Zanoni86642812013-04-12 17:57:57 -0300166 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
167 } else {
Daniel Vetter7336df62013-07-09 22:59:16 +0200168 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
169
170 /* Change the state _after_ we've read out the current one. */
Paulo Zanoni86642812013-04-12 17:57:57 -0300171 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200172
173 if (!was_enabled &&
174 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
175 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
176 pipe_name(pipe));
177 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300178 }
179}
180
Daniel Vetterfee884e2013-07-04 23:35:21 +0200181/**
182 * ibx_display_interrupt_update - update SDEIMR
183 * @dev_priv: driver private
184 * @interrupt_mask: mask of interrupt bits to update
185 * @enabled_irq_mask: mask of interrupt bits to enable
186 */
187static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
188 uint32_t interrupt_mask,
189 uint32_t enabled_irq_mask)
190{
191 uint32_t sdeimr = I915_READ(SDEIMR);
192 sdeimr &= ~interrupt_mask;
193 sdeimr |= (~enabled_irq_mask & interrupt_mask);
194
195 assert_spin_locked(&dev_priv->irq_lock);
196
197 I915_WRITE(SDEIMR, sdeimr);
198 POSTING_READ(SDEIMR);
199}
200#define ibx_enable_display_interrupt(dev_priv, bits) \
201 ibx_display_interrupt_update((dev_priv), (bits), (bits))
202#define ibx_disable_display_interrupt(dev_priv, bits) \
203 ibx_display_interrupt_update((dev_priv), (bits), 0)
204
Daniel Vetterde280752013-07-04 23:35:24 +0200205static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
206 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300207 bool enable)
208{
Paulo Zanoni86642812013-04-12 17:57:57 -0300209 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200210 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
211 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300212
213 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200214 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300215 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200216 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300217}
218
219static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
220 enum transcoder pch_transcoder,
221 bool enable)
222{
223 struct drm_i915_private *dev_priv = dev->dev_private;
224
225 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200226 I915_WRITE(SERR_INT,
227 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
228
Paulo Zanoni86642812013-04-12 17:57:57 -0300229 if (!cpt_can_enable_serr_int(dev))
230 return;
231
Daniel Vetterfee884e2013-07-04 23:35:21 +0200232 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300233 } else {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200234 uint32_t tmp = I915_READ(SERR_INT);
235 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
236
237 /* Change the state _after_ we've read out the current one. */
Daniel Vetterfee884e2013-07-04 23:35:21 +0200238 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200239
240 if (!was_enabled &&
241 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
242 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
243 transcoder_name(pch_transcoder));
244 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300245 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300246}
247
248/**
249 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
250 * @dev: drm device
251 * @pipe: pipe
252 * @enable: true if we want to report FIFO underrun errors, false otherwise
253 *
254 * This function makes us disable or enable CPU fifo underruns for a specific
255 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
256 * reporting for one pipe may also disable all the other CPU error interruts for
257 * the other pipes, due to the fact that there's just one interrupt mask/enable
258 * bit for all the pipes.
259 *
260 * Returns the previous state of underrun reporting.
261 */
262bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
263 enum pipe pipe, bool enable)
264{
265 struct drm_i915_private *dev_priv = dev->dev_private;
266 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
268 unsigned long flags;
269 bool ret;
270
271 spin_lock_irqsave(&dev_priv->irq_lock, flags);
272
273 ret = !intel_crtc->cpu_fifo_underrun_disabled;
274
275 if (enable == ret)
276 goto done;
277
278 intel_crtc->cpu_fifo_underrun_disabled = !enable;
279
280 if (IS_GEN5(dev) || IS_GEN6(dev))
281 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
282 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200283 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300284
285done:
286 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
287 return ret;
288}
289
290/**
291 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
292 * @dev: drm device
293 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
294 * @enable: true if we want to report FIFO underrun errors, false otherwise
295 *
296 * This function makes us disable or enable PCH fifo underruns for a specific
297 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
298 * underrun reporting for one transcoder may also disable all the other PCH
299 * error interruts for the other transcoders, due to the fact that there's just
300 * one interrupt mask/enable bit for all the transcoders.
301 *
302 * Returns the previous state of underrun reporting.
303 */
304bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
305 enum transcoder pch_transcoder,
306 bool enable)
307{
308 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200309 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300311 unsigned long flags;
312 bool ret;
313
Daniel Vetterde280752013-07-04 23:35:24 +0200314 /*
315 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
316 * has only one pch transcoder A that all pipes can use. To avoid racy
317 * pch transcoder -> pipe lookups from interrupt code simply store the
318 * underrun statistics in crtc A. Since we never expose this anywhere
319 * nor use it outside of the fifo underrun code here using the "wrong"
320 * crtc on LPT won't cause issues.
321 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300322
323 spin_lock_irqsave(&dev_priv->irq_lock, flags);
324
325 ret = !intel_crtc->pch_fifo_underrun_disabled;
326
327 if (enable == ret)
328 goto done;
329
330 intel_crtc->pch_fifo_underrun_disabled = !enable;
331
332 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200333 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300334 else
335 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
336
337done:
338 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
339 return ret;
340}
341
342
Keith Packard7c463582008-11-04 02:03:27 -0800343void
344i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
345{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200346 u32 reg = PIPESTAT(pipe);
347 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800348
Daniel Vetterb79480b2013-06-27 17:52:10 +0200349 assert_spin_locked(&dev_priv->irq_lock);
350
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200351 if ((pipestat & mask) == mask)
352 return;
353
354 /* Enable the interrupt, clear any pending status */
355 pipestat |= mask | (mask >> 16);
356 I915_WRITE(reg, pipestat);
357 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800358}
359
360void
361i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
362{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200363 u32 reg = PIPESTAT(pipe);
364 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800365
Daniel Vetterb79480b2013-06-27 17:52:10 +0200366 assert_spin_locked(&dev_priv->irq_lock);
367
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200368 if ((pipestat & mask) == 0)
369 return;
370
371 pipestat &= ~mask;
372 I915_WRITE(reg, pipestat);
373 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800374}
375
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000376/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300377 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000378 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300379static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000380{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000381 drm_i915_private_t *dev_priv = dev->dev_private;
382 unsigned long irqflags;
383
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300384 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
385 return;
386
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000387 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000388
Jani Nikulaf8987802013-04-29 13:02:53 +0300389 i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
390 if (INTEL_INFO(dev)->gen >= 4)
391 i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000392
393 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000394}
395
396/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700397 * i915_pipe_enabled - check if a pipe is enabled
398 * @dev: DRM device
399 * @pipe: pipe to check
400 *
401 * Reading certain registers when the pipe is disabled can hang the chip.
402 * Use this routine to make sure the PLL is running and the pipe is active
403 * before reading such registers if unsure.
404 */
405static int
406i915_pipe_enabled(struct drm_device *dev, int pipe)
407{
408 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200409
Daniel Vettera01025a2013-05-22 00:50:23 +0200410 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
411 /* Locking is horribly broken here, but whatever. */
412 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300414
Daniel Vettera01025a2013-05-22 00:50:23 +0200415 return intel_crtc->active;
416 } else {
417 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
418 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700419}
420
Keith Packard42f52ef2008-10-18 19:39:29 -0700421/* Called from drm generic code, passed a 'crtc', which
422 * we use as a pipe index
423 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700424static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700425{
426 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
427 unsigned long high_frame;
428 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100429 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700430
431 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800432 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800433 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700434 return 0;
435 }
436
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800437 high_frame = PIPEFRAME(pipe);
438 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100439
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700440 /*
441 * High & low register fields aren't synchronized, so make sure
442 * we get a low value that's stable across two reads of the high
443 * register.
444 */
445 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100446 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
447 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
448 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700449 } while (high1 != high2);
450
Chris Wilson5eddb702010-09-11 13:48:45 +0100451 high1 >>= PIPE_FRAME_HIGH_SHIFT;
452 low >>= PIPE_FRAME_LOW_SHIFT;
453 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700454}
455
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700456static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800457{
458 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800459 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800460
461 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800462 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800463 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800464 return 0;
465 }
466
467 return I915_READ(reg);
468}
469
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700470static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100471 int *vpos, int *hpos)
472{
473 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
474 u32 vbl = 0, position = 0;
475 int vbl_start, vbl_end, htotal, vtotal;
476 bool in_vbl = true;
477 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200478 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
479 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100480
481 if (!i915_pipe_enabled(dev, pipe)) {
482 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800483 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100484 return 0;
485 }
486
487 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200488 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100489
490 if (INTEL_INFO(dev)->gen >= 4) {
491 /* No obvious pixelcount register. Only query vertical
492 * scanout position from Display scan line register.
493 */
494 position = I915_READ(PIPEDSL(pipe));
495
496 /* Decode into vertical scanout position. Don't have
497 * horizontal scanout position.
498 */
499 *vpos = position & 0x1fff;
500 *hpos = 0;
501 } else {
502 /* Have access to pixelcount since start of frame.
503 * We can split this into vertical and horizontal
504 * scanout position.
505 */
506 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
507
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200508 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100509 *vpos = position / htotal;
510 *hpos = position - (*vpos * htotal);
511 }
512
513 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200514 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100515
516 /* Test position against vblank region. */
517 vbl_start = vbl & 0x1fff;
518 vbl_end = (vbl >> 16) & 0x1fff;
519
520 if ((*vpos < vbl_start) || (*vpos > vbl_end))
521 in_vbl = false;
522
523 /* Inside "upper part" of vblank area? Apply corrective offset: */
524 if (in_vbl && (*vpos >= vbl_start))
525 *vpos = *vpos - vtotal;
526
527 /* Readouts valid? */
528 if (vbl > 0)
529 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
530
531 /* In vblank? */
532 if (in_vbl)
533 ret |= DRM_SCANOUTPOS_INVBL;
534
535 return ret;
536}
537
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700538static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100539 int *max_error,
540 struct timeval *vblank_time,
541 unsigned flags)
542{
Chris Wilson4041b852011-01-22 10:07:56 +0000543 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100544
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700545 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000546 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100547 return -EINVAL;
548 }
549
550 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000551 crtc = intel_get_crtc_for_pipe(dev, pipe);
552 if (crtc == NULL) {
553 DRM_ERROR("Invalid crtc %d\n", pipe);
554 return -EINVAL;
555 }
556
557 if (!crtc->enabled) {
558 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
559 return -EBUSY;
560 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100561
562 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000563 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
564 vblank_time, flags,
565 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100566}
567
Egbert Eich321a1b32013-04-11 16:00:26 +0200568static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
569{
570 enum drm_connector_status old_status;
571
572 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
573 old_status = connector->status;
574
575 connector->status = connector->funcs->detect(connector, false);
576 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
577 connector->base.id,
578 drm_get_connector_name(connector),
579 old_status, connector->status);
580 return (old_status != connector->status);
581}
582
Jesse Barnes5ca58282009-03-31 14:11:15 -0700583/*
584 * Handle hotplug events outside the interrupt handler proper.
585 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200586#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
587
Jesse Barnes5ca58282009-03-31 14:11:15 -0700588static void i915_hotplug_work_func(struct work_struct *work)
589{
590 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
591 hotplug_work);
592 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700593 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200594 struct intel_connector *intel_connector;
595 struct intel_encoder *intel_encoder;
596 struct drm_connector *connector;
597 unsigned long irqflags;
598 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200599 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200600 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700601
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100602 /* HPD irq before everything is fully set up. */
603 if (!dev_priv->enable_hotplug_processing)
604 return;
605
Keith Packarda65e34c2011-07-25 10:04:56 -0700606 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800607 DRM_DEBUG_KMS("running encoder hotplug functions\n");
608
Egbert Eichcd569ae2013-04-16 13:36:57 +0200609 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +0200610
611 hpd_event_bits = dev_priv->hpd_event_bits;
612 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200613 list_for_each_entry(connector, &mode_config->connector_list, head) {
614 intel_connector = to_intel_connector(connector);
615 intel_encoder = intel_connector->encoder;
616 if (intel_encoder->hpd_pin > HPD_NONE &&
617 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
618 connector->polled == DRM_CONNECTOR_POLL_HPD) {
619 DRM_INFO("HPD interrupt storm detected on connector %s: "
620 "switching from hotplug detection to polling\n",
621 drm_get_connector_name(connector));
622 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
623 connector->polled = DRM_CONNECTOR_POLL_CONNECT
624 | DRM_CONNECTOR_POLL_DISCONNECT;
625 hpd_disabled = true;
626 }
Egbert Eich142e2392013-04-11 15:57:57 +0200627 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
628 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
629 drm_get_connector_name(connector), intel_encoder->hpd_pin);
630 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200631 }
632 /* if there were no outputs to poll, poll was disabled,
633 * therefore make sure it's enabled when disabling HPD on
634 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200635 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200636 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +0200637 mod_timer(&dev_priv->hotplug_reenable_timer,
638 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
639 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200640
641 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
642
Egbert Eich321a1b32013-04-11 16:00:26 +0200643 list_for_each_entry(connector, &mode_config->connector_list, head) {
644 intel_connector = to_intel_connector(connector);
645 intel_encoder = intel_connector->encoder;
646 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
647 if (intel_encoder->hot_plug)
648 intel_encoder->hot_plug(intel_encoder);
649 if (intel_hpd_irq_event(dev, connector))
650 changed = true;
651 }
652 }
Keith Packard40ee3382011-07-28 15:31:19 -0700653 mutex_unlock(&mode_config->mutex);
654
Egbert Eich321a1b32013-04-11 16:00:26 +0200655 if (changed)
656 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700657}
658
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200659static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800660{
661 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000662 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200663 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200664
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200665 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800666
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200667 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
668
Daniel Vetter20e4d402012-08-08 23:35:39 +0200669 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200670
Jesse Barnes7648fa92010-05-20 14:28:11 -0700671 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000672 busy_up = I915_READ(RCPREVBSYTUPAVG);
673 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800674 max_avg = I915_READ(RCBMAXAVG);
675 min_avg = I915_READ(RCBMINAVG);
676
677 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000678 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200679 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
680 new_delay = dev_priv->ips.cur_delay - 1;
681 if (new_delay < dev_priv->ips.max_delay)
682 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000683 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200684 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
685 new_delay = dev_priv->ips.cur_delay + 1;
686 if (new_delay > dev_priv->ips.min_delay)
687 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800688 }
689
Jesse Barnes7648fa92010-05-20 14:28:11 -0700690 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200691 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800692
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200693 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200694
Jesse Barnesf97108d2010-01-29 11:27:07 -0800695 return;
696}
697
Chris Wilson549f7362010-10-19 11:19:32 +0100698static void notify_ring(struct drm_device *dev,
699 struct intel_ring_buffer *ring)
700{
Chris Wilson475553d2011-01-20 09:52:56 +0000701 if (ring->obj == NULL)
702 return;
703
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100704 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000705
Chris Wilson549f7362010-10-19 11:19:32 +0100706 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +0300707 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100708}
709
Ben Widawsky4912d042011-04-25 11:25:20 -0700710static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800711{
Ben Widawsky4912d042011-04-25 11:25:20 -0700712 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200713 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700714 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100715 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800716
Daniel Vetter59cdb632013-07-04 23:35:28 +0200717 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200718 pm_iir = dev_priv->rps.pm_iir;
719 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700720 pm_imr = I915_READ(GEN6_PMIMR);
Ben Widawsky48484052013-05-28 19:22:27 -0700721 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
722 I915_WRITE(GEN6_PMIMR, pm_imr & ~GEN6_PM_RPS_EVENTS);
Daniel Vetter59cdb632013-07-04 23:35:28 +0200723 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700724
Ben Widawsky48484052013-05-28 19:22:27 -0700725 if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800726 return;
727
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700728 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100729
Ville Syrjälä74250342013-06-25 21:38:11 +0300730 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200731 new_delay = dev_priv->rps.cur_delay + 1;
Ville Syrjälä74250342013-06-25 21:38:11 +0300732
733 /*
734 * For better performance, jump directly
735 * to RPe if we're below it.
736 */
737 if (IS_VALLEYVIEW(dev_priv->dev) &&
738 dev_priv->rps.cur_delay < dev_priv->rps.rpe_delay)
739 new_delay = dev_priv->rps.rpe_delay;
740 } else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200741 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800742
Ben Widawsky79249632012-09-07 19:43:42 -0700743 /* sysfs frequency interfaces may have snuck in while servicing the
744 * interrupt
745 */
Ville Syrjäläd8289c92013-06-25 19:21:05 +0300746 if (new_delay >= dev_priv->rps.min_delay &&
747 new_delay <= dev_priv->rps.max_delay) {
Jesse Barnes0a073b82013-04-17 15:54:58 -0700748 if (IS_VALLEYVIEW(dev_priv->dev))
749 valleyview_set_rps(dev_priv->dev, new_delay);
750 else
751 gen6_set_rps(dev_priv->dev, new_delay);
Ben Widawsky79249632012-09-07 19:43:42 -0700752 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800753
Jesse Barnes52ceb902013-04-23 10:09:26 -0700754 if (IS_VALLEYVIEW(dev_priv->dev)) {
755 /*
756 * On VLV, when we enter RC6 we may not be at the minimum
757 * voltage level, so arm a timer to check. It should only
758 * fire when there's activity or once after we've entered
759 * RC6, and then won't be re-armed until the next RPS interrupt.
760 */
761 mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
762 msecs_to_jiffies(100));
763 }
764
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700765 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800766}
767
Ben Widawskye3689192012-05-25 16:56:22 -0700768
769/**
770 * ivybridge_parity_work - Workqueue called when a parity error interrupt
771 * occurred.
772 * @work: workqueue struct
773 *
774 * Doesn't actually do anything except notify userspace. As a consequence of
775 * this event, userspace should try to remap the bad rows since statistically
776 * it is likely the same row is more likely to go bad again.
777 */
778static void ivybridge_parity_work(struct work_struct *work)
779{
780 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100781 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700782 u32 error_status, row, bank, subbank;
783 char *parity_event[5];
784 uint32_t misccpctl;
785 unsigned long flags;
786
787 /* We must turn off DOP level clock gating to access the L3 registers.
788 * In order to prevent a get/put style interface, acquire struct mutex
789 * any time we access those registers.
790 */
791 mutex_lock(&dev_priv->dev->struct_mutex);
792
793 misccpctl = I915_READ(GEN7_MISCCPCTL);
794 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
795 POSTING_READ(GEN7_MISCCPCTL);
796
797 error_status = I915_READ(GEN7_L3CDERRST1);
798 row = GEN7_PARITY_ERROR_ROW(error_status);
799 bank = GEN7_PARITY_ERROR_BANK(error_status);
800 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
801
802 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
803 GEN7_L3CDERRST1_ENABLE);
804 POSTING_READ(GEN7_L3CDERRST1);
805
806 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
807
808 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskycc609d52013-05-28 19:22:29 -0700809 dev_priv->gt_irq_mask &= ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Ben Widawskye3689192012-05-25 16:56:22 -0700810 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
811 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
812
813 mutex_unlock(&dev_priv->dev->struct_mutex);
814
Ben Widawskycce723e2013-07-19 09:16:42 -0700815 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
Ben Widawskye3689192012-05-25 16:56:22 -0700816 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
817 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
818 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
819 parity_event[4] = NULL;
820
821 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
822 KOBJ_CHANGE, parity_event);
823
824 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
825 row, bank, subbank);
826
827 kfree(parity_event[3]);
828 kfree(parity_event[2]);
829 kfree(parity_event[1]);
830}
831
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200832static void ivybridge_parity_error_irq_handler(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700833{
834 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -0700835
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700836 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700837 return;
838
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200839 spin_lock(&dev_priv->irq_lock);
Ben Widawskycc609d52013-05-28 19:22:29 -0700840 dev_priv->gt_irq_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Ben Widawskye3689192012-05-25 16:56:22 -0700841 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200842 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -0700843
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100844 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700845}
846
Paulo Zanonif1af8fc2013-07-12 19:56:30 -0300847static void ilk_gt_irq_handler(struct drm_device *dev,
848 struct drm_i915_private *dev_priv,
849 u32 gt_iir)
850{
851 if (gt_iir &
852 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
853 notify_ring(dev, &dev_priv->ring[RCS]);
854 if (gt_iir & ILK_BSD_USER_INTERRUPT)
855 notify_ring(dev, &dev_priv->ring[VCS]);
856}
857
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200858static void snb_gt_irq_handler(struct drm_device *dev,
859 struct drm_i915_private *dev_priv,
860 u32 gt_iir)
861{
862
Ben Widawskycc609d52013-05-28 19:22:29 -0700863 if (gt_iir &
864 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200865 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -0700866 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200867 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -0700868 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200869 notify_ring(dev, &dev_priv->ring[BCS]);
870
Ben Widawskycc609d52013-05-28 19:22:29 -0700871 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
872 GT_BSD_CS_ERROR_INTERRUPT |
873 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200874 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
875 i915_handle_error(dev, false);
876 }
Ben Widawskye3689192012-05-25 16:56:22 -0700877
Ben Widawskycc609d52013-05-28 19:22:29 -0700878 if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200879 ivybridge_parity_error_irq_handler(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200880}
881
Ben Widawskybaf02a12013-05-28 19:22:24 -0700882/* Legacy way of handling PM interrupts */
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200883static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv,
884 u32 pm_iir)
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100885{
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100886 /*
887 * IIR bits should never already be set because IMR should
888 * prevent an interrupt from being shown in IIR. The warning
889 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200890 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100891 * type is not a problem, it displays a problem in the logic.
892 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200893 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100894 */
895
Daniel Vetter59cdb632013-07-04 23:35:28 +0200896 spin_lock(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200897 dev_priv->rps.pm_iir |= pm_iir;
898 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100899 POSTING_READ(GEN6_PMIMR);
Daniel Vetter59cdb632013-07-04 23:35:28 +0200900 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100901
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200902 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100903}
904
Egbert Eichb543fb02013-04-16 13:36:54 +0200905#define HPD_STORM_DETECT_PERIOD 1000
906#define HPD_STORM_THRESHOLD 5
907
Daniel Vetter10a504d2013-06-27 17:52:12 +0200908static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +0200909 u32 hotplug_trigger,
910 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +0200911{
912 drm_i915_private_t *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +0200913 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +0200914 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +0200915
Daniel Vetter91d131d2013-06-27 17:52:14 +0200916 if (!hotplug_trigger)
917 return;
918
Daniel Vetterb5ea2d52013-06-27 17:52:15 +0200919 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +0200920 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +0200921
Egbert Eichb543fb02013-04-16 13:36:54 +0200922 if (!(hpd[i] & hotplug_trigger) ||
923 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
924 continue;
925
Jani Nikulabc5ead8c2013-05-07 15:10:29 +0300926 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +0200927 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
928 dev_priv->hpd_stats[i].hpd_last_jiffies
929 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
930 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
931 dev_priv->hpd_stats[i].hpd_cnt = 0;
932 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
933 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +0200934 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +0200935 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +0200936 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +0200937 } else {
938 dev_priv->hpd_stats[i].hpd_cnt++;
939 }
940 }
941
Daniel Vetter10a504d2013-06-27 17:52:12 +0200942 if (storm_detected)
943 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +0200944 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +0200945
946 queue_work(dev_priv->wq,
947 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +0200948}
949
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100950static void gmbus_irq_handler(struct drm_device *dev)
951{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100952 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
953
Daniel Vetter28c70f12012-12-01 13:53:45 +0100954 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100955}
956
Daniel Vetterce99c252012-12-01 13:53:47 +0100957static void dp_aux_irq_handler(struct drm_device *dev)
958{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100959 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
960
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100961 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100962}
963
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200964/* Unlike gen6_rps_irq_handler() from which this function is originally derived,
Ben Widawskybaf02a12013-05-28 19:22:24 -0700965 * we must be able to deal with other PM interrupts. This is complicated because
966 * of the way in which we use the masks to defer the RPS work (which for
967 * posterity is necessary because of forcewake).
968 */
969static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv,
970 u32 pm_iir)
971{
Daniel Vetter41a05a32013-07-04 23:35:26 +0200972 if (pm_iir & GEN6_PM_RPS_EVENTS) {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200973 spin_lock(&dev_priv->irq_lock);
Daniel Vetter41a05a32013-07-04 23:35:26 +0200974 dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
Ben Widawskybaf02a12013-05-28 19:22:24 -0700975 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
976 /* never want to mask useful interrupts. (also posting read) */
Ben Widawsky48484052013-05-28 19:22:27 -0700977 WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
Daniel Vetter59cdb632013-07-04 23:35:28 +0200978 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +0200979
980 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -0700981 }
Ben Widawskybaf02a12013-05-28 19:22:24 -0700982
Daniel Vetter41a05a32013-07-04 23:35:26 +0200983 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
984 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -0700985
Daniel Vetter41a05a32013-07-04 23:35:26 +0200986 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
987 DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
988 i915_handle_error(dev_priv->dev, false);
Ben Widawsky12638c52013-05-28 19:22:31 -0700989 }
Ben Widawskybaf02a12013-05-28 19:22:24 -0700990}
991
Daniel Vetterff1f5252012-10-02 15:10:55 +0200992static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700993{
994 struct drm_device *dev = (struct drm_device *) arg;
995 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
996 u32 iir, gt_iir, pm_iir;
997 irqreturn_t ret = IRQ_NONE;
998 unsigned long irqflags;
999 int pipe;
1000 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001001
1002 atomic_inc(&dev_priv->irq_received);
1003
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001004 while (true) {
1005 iir = I915_READ(VLV_IIR);
1006 gt_iir = I915_READ(GTIIR);
1007 pm_iir = I915_READ(GEN6_PMIIR);
1008
1009 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1010 goto out;
1011
1012 ret = IRQ_HANDLED;
1013
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001014 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001015
1016 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1017 for_each_pipe(pipe) {
1018 int reg = PIPESTAT(pipe);
1019 pipe_stats[pipe] = I915_READ(reg);
1020
1021 /*
1022 * Clear the PIPE*STAT regs before the IIR
1023 */
1024 if (pipe_stats[pipe] & 0x8000ffff) {
1025 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1026 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1027 pipe_name(pipe));
1028 I915_WRITE(reg, pipe_stats[pipe]);
1029 }
1030 }
1031 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1032
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001033 for_each_pipe(pipe) {
1034 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1035 drm_handle_vblank(dev, pipe);
1036
1037 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
1038 intel_prepare_page_flip(dev, pipe);
1039 intel_finish_page_flip(dev, pipe);
1040 }
1041 }
1042
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001043 /* Consume port. Then clear IIR or we'll miss events */
1044 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1045 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02001046 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001047
1048 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1049 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001050
1051 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1052
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001053 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1054 I915_READ(PORT_HOTPLUG_STAT);
1055 }
1056
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001057 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1058 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001059
Ben Widawsky48484052013-05-28 19:22:27 -07001060 if (pm_iir & GEN6_PM_RPS_EVENTS)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001061 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001062
1063 I915_WRITE(GTIIR, gt_iir);
1064 I915_WRITE(GEN6_PMIIR, pm_iir);
1065 I915_WRITE(VLV_IIR, iir);
1066 }
1067
1068out:
1069 return ret;
1070}
1071
Adam Jackson23e81d62012-06-06 15:45:44 -04001072static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001073{
1074 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001075 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001076 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001077
Daniel Vetter91d131d2013-06-27 17:52:14 +02001078 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1079
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001080 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1081 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1082 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001083 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001084 port_name(port));
1085 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001086
Daniel Vetterce99c252012-12-01 13:53:47 +01001087 if (pch_iir & SDE_AUX_MASK)
1088 dp_aux_irq_handler(dev);
1089
Jesse Barnes776ad802011-01-04 15:09:39 -08001090 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001091 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001092
1093 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1094 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1095
1096 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1097 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1098
1099 if (pch_iir & SDE_POISON)
1100 DRM_ERROR("PCH poison interrupt\n");
1101
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001102 if (pch_iir & SDE_FDI_MASK)
1103 for_each_pipe(pipe)
1104 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1105 pipe_name(pipe),
1106 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001107
1108 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1109 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1110
1111 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1112 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1113
Jesse Barnes776ad802011-01-04 15:09:39 -08001114 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001115 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1116 false))
1117 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1118
1119 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1120 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1121 false))
1122 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1123}
1124
1125static void ivb_err_int_handler(struct drm_device *dev)
1126{
1127 struct drm_i915_private *dev_priv = dev->dev_private;
1128 u32 err_int = I915_READ(GEN7_ERR_INT);
1129
Paulo Zanonide032bf2013-04-12 17:57:58 -03001130 if (err_int & ERR_INT_POISON)
1131 DRM_ERROR("Poison interrupt\n");
1132
Paulo Zanoni86642812013-04-12 17:57:57 -03001133 if (err_int & ERR_INT_FIFO_UNDERRUN_A)
1134 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1135 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1136
1137 if (err_int & ERR_INT_FIFO_UNDERRUN_B)
1138 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1139 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1140
1141 if (err_int & ERR_INT_FIFO_UNDERRUN_C)
1142 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
1143 DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
1144
1145 I915_WRITE(GEN7_ERR_INT, err_int);
1146}
1147
1148static void cpt_serr_int_handler(struct drm_device *dev)
1149{
1150 struct drm_i915_private *dev_priv = dev->dev_private;
1151 u32 serr_int = I915_READ(SERR_INT);
1152
Paulo Zanonide032bf2013-04-12 17:57:58 -03001153 if (serr_int & SERR_INT_POISON)
1154 DRM_ERROR("PCH poison interrupt\n");
1155
Paulo Zanoni86642812013-04-12 17:57:57 -03001156 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1157 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1158 false))
1159 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1160
1161 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1162 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1163 false))
1164 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1165
1166 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1167 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1168 false))
1169 DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
1170
1171 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001172}
1173
Adam Jackson23e81d62012-06-06 15:45:44 -04001174static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1175{
1176 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1177 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001178 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001179
Daniel Vetter91d131d2013-06-27 17:52:14 +02001180 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1181
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001182 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1183 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1184 SDE_AUDIO_POWER_SHIFT_CPT);
1185 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1186 port_name(port));
1187 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001188
1189 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001190 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001191
1192 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001193 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001194
1195 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1196 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1197
1198 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1199 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1200
1201 if (pch_iir & SDE_FDI_MASK_CPT)
1202 for_each_pipe(pipe)
1203 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1204 pipe_name(pipe),
1205 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001206
1207 if (pch_iir & SDE_ERROR_CPT)
1208 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001209}
1210
Paulo Zanonic008bc62013-07-12 16:35:10 -03001211static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1212{
1213 struct drm_i915_private *dev_priv = dev->dev_private;
1214
1215 if (de_iir & DE_AUX_CHANNEL_A)
1216 dp_aux_irq_handler(dev);
1217
1218 if (de_iir & DE_GSE)
1219 intel_opregion_asle_intr(dev);
1220
1221 if (de_iir & DE_PIPEA_VBLANK)
1222 drm_handle_vblank(dev, 0);
1223
1224 if (de_iir & DE_PIPEB_VBLANK)
1225 drm_handle_vblank(dev, 1);
1226
1227 if (de_iir & DE_POISON)
1228 DRM_ERROR("Poison interrupt\n");
1229
1230 if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
1231 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1232 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1233
1234 if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
1235 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1236 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1237
1238 if (de_iir & DE_PLANEA_FLIP_DONE) {
1239 intel_prepare_page_flip(dev, 0);
1240 intel_finish_page_flip_plane(dev, 0);
1241 }
1242
1243 if (de_iir & DE_PLANEB_FLIP_DONE) {
1244 intel_prepare_page_flip(dev, 1);
1245 intel_finish_page_flip_plane(dev, 1);
1246 }
1247
1248 /* check event from PCH */
1249 if (de_iir & DE_PCH_EVENT) {
1250 u32 pch_iir = I915_READ(SDEIIR);
1251
1252 if (HAS_PCH_CPT(dev))
1253 cpt_irq_handler(dev, pch_iir);
1254 else
1255 ibx_irq_handler(dev, pch_iir);
1256
1257 /* should clear PCH hotplug event before clear CPU irq */
1258 I915_WRITE(SDEIIR, pch_iir);
1259 }
1260
1261 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1262 ironlake_rps_change_irq_handler(dev);
1263}
1264
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001265static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1266{
1267 struct drm_i915_private *dev_priv = dev->dev_private;
1268 int i;
1269
1270 if (de_iir & DE_ERR_INT_IVB)
1271 ivb_err_int_handler(dev);
1272
1273 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1274 dp_aux_irq_handler(dev);
1275
1276 if (de_iir & DE_GSE_IVB)
1277 intel_opregion_asle_intr(dev);
1278
1279 for (i = 0; i < 3; i++) {
1280 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
1281 drm_handle_vblank(dev, i);
1282 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
1283 intel_prepare_page_flip(dev, i);
1284 intel_finish_page_flip_plane(dev, i);
1285 }
1286 }
1287
1288 /* check event from PCH */
1289 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1290 u32 pch_iir = I915_READ(SDEIIR);
1291
1292 cpt_irq_handler(dev, pch_iir);
1293
1294 /* clear PCH hotplug event before clear CPU irq */
1295 I915_WRITE(SDEIIR, pch_iir);
1296 }
1297}
1298
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001299static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001300{
1301 struct drm_device *dev = (struct drm_device *) arg;
1302 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001303 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001304 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001305
1306 atomic_inc(&dev_priv->irq_received);
1307
Paulo Zanoni86642812013-04-12 17:57:57 -03001308 /* We get interrupts on unclaimed registers, so check for this before we
1309 * do any I915_{READ,WRITE}. */
1310 if (IS_HASWELL(dev) &&
1311 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
1312 DRM_ERROR("Unclaimed register before interrupt\n");
1313 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
1314 }
1315
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001316 /* disable master interrupt before clearing iir */
1317 de_ier = I915_READ(DEIER);
1318 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03001319 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01001320
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001321 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1322 * interrupts will will be stored on its back queue, and then we'll be
1323 * able to process them after we restore SDEIER (as soon as we restore
1324 * it, we'll get an interrupt if SDEIIR still has something to process
1325 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001326 if (!HAS_PCH_NOP(dev)) {
1327 sde_ier = I915_READ(SDEIER);
1328 I915_WRITE(SDEIER, 0);
1329 POSTING_READ(SDEIER);
1330 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001331
Paulo Zanoni86642812013-04-12 17:57:57 -03001332 /* On Haswell, also mask ERR_INT because we don't want to risk
1333 * generating "unclaimed register" interrupts from inside the interrupt
1334 * handler. */
Daniel Vetter4bc9d432013-06-27 13:44:58 +02001335 if (IS_HASWELL(dev)) {
1336 spin_lock(&dev_priv->irq_lock);
Paulo Zanoni86642812013-04-12 17:57:57 -03001337 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02001338 spin_unlock(&dev_priv->irq_lock);
1339 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001340
Chris Wilson0e434062012-05-09 21:45:44 +01001341 gt_iir = I915_READ(GTIIR);
1342 if (gt_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001343 if (IS_GEN5(dev))
1344 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1345 else
1346 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001347 I915_WRITE(GTIIR, gt_iir);
1348 ret = IRQ_HANDLED;
1349 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001350
1351 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001352 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001353 if (INTEL_INFO(dev)->gen >= 7)
1354 ivb_display_irq_handler(dev, de_iir);
1355 else
1356 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001357 I915_WRITE(DEIIR, de_iir);
1358 ret = IRQ_HANDLED;
1359 }
1360
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001361 if (INTEL_INFO(dev)->gen >= 6) {
1362 u32 pm_iir = I915_READ(GEN6_PMIIR);
1363 if (pm_iir) {
1364 if (IS_HASWELL(dev))
1365 hsw_pm_irq_handler(dev_priv, pm_iir);
1366 else if (pm_iir & GEN6_PM_RPS_EVENTS)
1367 gen6_rps_irq_handler(dev_priv, pm_iir);
1368 I915_WRITE(GEN6_PMIIR, pm_iir);
1369 ret = IRQ_HANDLED;
1370 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001371 }
1372
Daniel Vetter4bc9d432013-06-27 13:44:58 +02001373 if (IS_HASWELL(dev)) {
1374 spin_lock(&dev_priv->irq_lock);
1375 if (ivb_can_enable_err_int(dev))
1376 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
1377 spin_unlock(&dev_priv->irq_lock);
1378 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001379
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001380 I915_WRITE(DEIER, de_ier);
1381 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001382 if (!HAS_PCH_NOP(dev)) {
1383 I915_WRITE(SDEIER, sde_ier);
1384 POSTING_READ(SDEIER);
1385 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001386
1387 return ret;
1388}
1389
Jesse Barnes8a905232009-07-11 16:48:03 -04001390/**
1391 * i915_error_work_func - do process context error handling work
1392 * @work: work struct
1393 *
1394 * Fire an error uevent so userspace can see that a hang or error
1395 * was detected.
1396 */
1397static void i915_error_work_func(struct work_struct *work)
1398{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001399 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
1400 work);
1401 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
1402 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04001403 struct drm_device *dev = dev_priv->dev;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001404 struct intel_ring_buffer *ring;
Ben Widawskycce723e2013-07-19 09:16:42 -07001405 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
1406 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
1407 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetterf69061b2012-12-06 09:01:42 +01001408 int i, ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04001409
Ben Gamarif316a422009-09-14 17:48:46 -04001410 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04001411
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001412 /*
1413 * Note that there's only one work item which does gpu resets, so we
1414 * need not worry about concurrent gpu resets potentially incrementing
1415 * error->reset_counter twice. We only need to take care of another
1416 * racing irq/hangcheck declaring the gpu dead for a second time. A
1417 * quick check for that is good enough: schedule_work ensures the
1418 * correct ordering between hang detection and this work item, and since
1419 * the reset in-progress bit is only ever set by code outside of this
1420 * work we don't need to worry about any other races.
1421 */
1422 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01001423 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001424 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
1425 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001426
Daniel Vetterf69061b2012-12-06 09:01:42 +01001427 ret = i915_reset(dev);
1428
1429 if (ret == 0) {
1430 /*
1431 * After all the gem state is reset, increment the reset
1432 * counter and wake up everyone waiting for the reset to
1433 * complete.
1434 *
1435 * Since unlock operations are a one-sided barrier only,
1436 * we need to insert a barrier here to order any seqno
1437 * updates before
1438 * the counter increment.
1439 */
1440 smp_mb__before_atomic_inc();
1441 atomic_inc(&dev_priv->gpu_error.reset_counter);
1442
1443 kobject_uevent_env(&dev->primary->kdev.kobj,
1444 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001445 } else {
1446 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -04001447 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001448
Daniel Vetterf69061b2012-12-06 09:01:42 +01001449 for_each_ring(ring, dev_priv, i)
1450 wake_up_all(&ring->irq_queue);
1451
Ville Syrjälä96a02912013-02-18 19:08:49 +02001452 intel_display_handle_reset(dev);
1453
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001454 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -04001455 }
Jesse Barnes8a905232009-07-11 16:48:03 -04001456}
1457
Chris Wilson35aed2e2010-05-27 13:18:12 +01001458static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001459{
1460 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001461 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001462 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001463 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001464
Chris Wilson35aed2e2010-05-27 13:18:12 +01001465 if (!eir)
1466 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001467
Joe Perchesa70491c2012-03-18 13:00:11 -07001468 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001469
Ben Widawskybd9854f2012-08-23 15:18:09 -07001470 i915_get_extra_instdone(dev, instdone);
1471
Jesse Barnes8a905232009-07-11 16:48:03 -04001472 if (IS_G4X(dev)) {
1473 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1474 u32 ipeir = I915_READ(IPEIR_I965);
1475
Joe Perchesa70491c2012-03-18 13:00:11 -07001476 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1477 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001478 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1479 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001480 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001481 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001482 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001483 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001484 }
1485 if (eir & GM45_ERROR_PAGE_TABLE) {
1486 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001487 pr_err("page table error\n");
1488 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001489 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001490 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001491 }
1492 }
1493
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001494 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001495 if (eir & I915_ERROR_PAGE_TABLE) {
1496 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001497 pr_err("page table error\n");
1498 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001499 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001500 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001501 }
1502 }
1503
1504 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001505 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001506 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001507 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001508 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001509 /* pipestat has already been acked */
1510 }
1511 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001512 pr_err("instruction error\n");
1513 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001514 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1515 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001516 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001517 u32 ipeir = I915_READ(IPEIR);
1518
Joe Perchesa70491c2012-03-18 13:00:11 -07001519 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1520 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001521 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001522 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001523 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001524 } else {
1525 u32 ipeir = I915_READ(IPEIR_I965);
1526
Joe Perchesa70491c2012-03-18 13:00:11 -07001527 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1528 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001529 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001530 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001531 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001532 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001533 }
1534 }
1535
1536 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001537 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001538 eir = I915_READ(EIR);
1539 if (eir) {
1540 /*
1541 * some errors might have become stuck,
1542 * mask them.
1543 */
1544 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1545 I915_WRITE(EMR, I915_READ(EMR) | eir);
1546 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1547 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001548}
1549
1550/**
1551 * i915_handle_error - handle an error interrupt
1552 * @dev: drm device
1553 *
1554 * Do some basic checking of regsiter state at error interrupt time and
1555 * dump it to the syslog. Also call i915_capture_error_state() to make
1556 * sure we get a record and make it available in debugfs. Fire a uevent
1557 * so userspace knows something bad happened (should trigger collection
1558 * of a ring dump etc.).
1559 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001560void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001561{
1562 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001563 struct intel_ring_buffer *ring;
1564 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001565
1566 i915_capture_error_state(dev);
1567 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001568
Ben Gamariba1234d2009-09-14 17:48:47 -04001569 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01001570 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1571 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04001572
Ben Gamari11ed50e2009-09-14 17:48:45 -04001573 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001574 * Wakeup waiting processes so that the reset work item
1575 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001576 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001577 for_each_ring(ring, dev_priv, i)
1578 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001579 }
1580
Daniel Vetter99584db2012-11-14 17:14:04 +01001581 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001582}
1583
Ville Syrjälä21ad8332013-02-19 15:16:39 +02001584static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001585{
1586 drm_i915_private_t *dev_priv = dev->dev_private;
1587 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1588 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001589 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001590 struct intel_unpin_work *work;
1591 unsigned long flags;
1592 bool stall_detected;
1593
1594 /* Ignore early vblank irqs */
1595 if (intel_crtc == NULL)
1596 return;
1597
1598 spin_lock_irqsave(&dev->event_lock, flags);
1599 work = intel_crtc->unpin_work;
1600
Chris Wilsone7d841c2012-12-03 11:36:30 +00001601 if (work == NULL ||
1602 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1603 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001604 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1605 spin_unlock_irqrestore(&dev->event_lock, flags);
1606 return;
1607 }
1608
1609 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001610 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001611 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001612 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001613 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001614 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001615 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001616 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001617 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001618 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001619 crtc->x * crtc->fb->bits_per_pixel/8);
1620 }
1621
1622 spin_unlock_irqrestore(&dev->event_lock, flags);
1623
1624 if (stall_detected) {
1625 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1626 intel_prepare_page_flip(dev, intel_crtc->plane);
1627 }
1628}
1629
Keith Packard42f52ef2008-10-18 19:39:29 -07001630/* Called from drm generic code, passed 'crtc' which
1631 * we use as a pipe index
1632 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001633static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001634{
1635 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001636 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001637
Chris Wilson5eddb702010-09-11 13:48:45 +01001638 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001639 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001640
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001641 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001642 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001643 i915_enable_pipestat(dev_priv, pipe,
1644 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001645 else
Keith Packard7c463582008-11-04 02:03:27 -08001646 i915_enable_pipestat(dev_priv, pipe,
1647 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001648
1649 /* maintain vblank delivery even in deep C-states */
1650 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001651 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001652 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001653
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001654 return 0;
1655}
1656
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001657static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001658{
1659 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1660 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03001661 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
1662 DE_PIPE_VBLANK_ILK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001663
1664 if (!i915_pipe_enabled(dev, pipe))
1665 return -EINVAL;
1666
1667 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03001668 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001669 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1670
1671 return 0;
1672}
1673
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001674static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1675{
1676 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1677 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001678 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001679
1680 if (!i915_pipe_enabled(dev, pipe))
1681 return -EINVAL;
1682
1683 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001684 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001685 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001686 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001687 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001688 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001689 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001690 i915_enable_pipestat(dev_priv, pipe,
1691 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001692 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1693
1694 return 0;
1695}
1696
Keith Packard42f52ef2008-10-18 19:39:29 -07001697/* Called from drm generic code, passed 'crtc' which
1698 * we use as a pipe index
1699 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001700static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001701{
1702 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001703 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001704
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001705 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001706 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001707 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001708
Jesse Barnesf796cf82011-04-07 13:58:17 -07001709 i915_disable_pipestat(dev_priv, pipe,
1710 PIPE_VBLANK_INTERRUPT_ENABLE |
1711 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1712 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1713}
1714
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001715static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001716{
1717 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1718 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03001719 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
1720 DE_PIPE_VBLANK_ILK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001721
1722 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03001723 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001724 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1725}
1726
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001727static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1728{
1729 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1730 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001731 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001732
1733 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001734 i915_disable_pipestat(dev_priv, pipe,
1735 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001736 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001737 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001738 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001739 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001740 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001741 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001742 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1743}
1744
Chris Wilson893eead2010-10-27 14:44:35 +01001745static u32
1746ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001747{
Chris Wilson893eead2010-10-27 14:44:35 +01001748 return list_entry(ring->request_list.prev,
1749 struct drm_i915_gem_request, list)->seqno;
1750}
1751
Chris Wilson9107e9d2013-06-10 11:20:20 +01001752static bool
1753ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01001754{
Chris Wilson9107e9d2013-06-10 11:20:20 +01001755 return (list_empty(&ring->request_list) ||
1756 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04001757}
1758
Chris Wilson6274f212013-06-10 11:20:21 +01001759static struct intel_ring_buffer *
1760semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02001761{
1762 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6274f212013-06-10 11:20:21 +01001763 u32 cmd, ipehr, acthd, acthd_min;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001764
1765 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
1766 if ((ipehr & ~(0x3 << 16)) !=
1767 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
Chris Wilson6274f212013-06-10 11:20:21 +01001768 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001769
1770 /* ACTHD is likely pointing to the dword after the actual command,
1771 * so scan backwards until we find the MBOX.
1772 */
Chris Wilson6274f212013-06-10 11:20:21 +01001773 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001774 acthd_min = max((int)acthd - 3 * 4, 0);
1775 do {
1776 cmd = ioread32(ring->virtual_start + acthd);
1777 if (cmd == ipehr)
1778 break;
1779
1780 acthd -= 4;
1781 if (acthd < acthd_min)
Chris Wilson6274f212013-06-10 11:20:21 +01001782 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001783 } while (1);
1784
Chris Wilson6274f212013-06-10 11:20:21 +01001785 *seqno = ioread32(ring->virtual_start+acthd+4)+1;
1786 return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
Chris Wilsona24a11e2013-03-14 17:52:05 +02001787}
1788
Chris Wilson6274f212013-06-10 11:20:21 +01001789static int semaphore_passed(struct intel_ring_buffer *ring)
1790{
1791 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1792 struct intel_ring_buffer *signaller;
1793 u32 seqno, ctl;
1794
1795 ring->hangcheck.deadlock = true;
1796
1797 signaller = semaphore_waits_for(ring, &seqno);
1798 if (signaller == NULL || signaller->hangcheck.deadlock)
1799 return -1;
1800
1801 /* cursory check for an unkickable deadlock */
1802 ctl = I915_READ_CTL(signaller);
1803 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
1804 return -1;
1805
1806 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
1807}
1808
1809static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
1810{
1811 struct intel_ring_buffer *ring;
1812 int i;
1813
1814 for_each_ring(ring, dev_priv, i)
1815 ring->hangcheck.deadlock = false;
1816}
1817
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03001818static enum intel_ring_hangcheck_action
1819ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001820{
1821 struct drm_device *dev = ring->dev;
1822 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01001823 u32 tmp;
1824
Chris Wilson6274f212013-06-10 11:20:21 +01001825 if (ring->hangcheck.acthd != acthd)
1826 return active;
1827
Chris Wilson9107e9d2013-06-10 11:20:20 +01001828 if (IS_GEN2(dev))
Chris Wilson6274f212013-06-10 11:20:21 +01001829 return hung;
Chris Wilson9107e9d2013-06-10 11:20:20 +01001830
1831 /* Is the chip hanging on a WAIT_FOR_EVENT?
1832 * If so we can simply poke the RB_WAIT bit
1833 * and break the hang. This should work on
1834 * all but the second generation chipsets.
1835 */
1836 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001837 if (tmp & RING_WAIT) {
1838 DRM_ERROR("Kicking stuck wait on %s\n",
1839 ring->name);
1840 I915_WRITE_CTL(ring, tmp);
Chris Wilson6274f212013-06-10 11:20:21 +01001841 return kick;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001842 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02001843
Chris Wilson6274f212013-06-10 11:20:21 +01001844 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
1845 switch (semaphore_passed(ring)) {
1846 default:
1847 return hung;
1848 case 1:
1849 DRM_ERROR("Kicking stuck semaphore on %s\n",
1850 ring->name);
1851 I915_WRITE_CTL(ring, tmp);
1852 return kick;
1853 case 0:
1854 return wait;
1855 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01001856 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03001857
Chris Wilson6274f212013-06-10 11:20:21 +01001858 return hung;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03001859}
1860
Ben Gamarif65d9422009-09-14 17:48:44 -04001861/**
1862 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001863 * batchbuffers in a long time. We keep track per ring seqno progress and
1864 * if there are no progress, hangcheck score for that ring is increased.
1865 * Further, acthd is inspected to see if the ring is stuck. On stuck case
1866 * we kick the ring. If we see no progress on three subsequent calls
1867 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04001868 */
1869void i915_hangcheck_elapsed(unsigned long data)
1870{
1871 struct drm_device *dev = (struct drm_device *)data;
1872 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001873 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01001874 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001875 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01001876 bool stuck[I915_NUM_RINGS] = { 0 };
1877#define BUSY 1
1878#define KICK 5
1879#define HUNG 20
1880#define FIRE 30
Chris Wilson893eead2010-10-27 14:44:35 +01001881
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001882 if (!i915_enable_hangcheck)
1883 return;
1884
Chris Wilsonb4519512012-05-11 14:29:30 +01001885 for_each_ring(ring, dev_priv, i) {
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001886 u32 seqno, acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01001887 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01001888
Chris Wilson6274f212013-06-10 11:20:21 +01001889 semaphore_clear_deadlocks(dev_priv);
1890
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001891 seqno = ring->get_seqno(ring, false);
1892 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001893
Chris Wilson9107e9d2013-06-10 11:20:20 +01001894 if (ring->hangcheck.seqno == seqno) {
1895 if (ring_idle(ring, seqno)) {
1896 if (waitqueue_active(&ring->irq_queue)) {
1897 /* Issue a wake-up to catch stuck h/w. */
1898 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1899 ring->name);
1900 wake_up_all(&ring->irq_queue);
1901 ring->hangcheck.score += HUNG;
1902 } else
1903 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001904 } else {
Chris Wilson9107e9d2013-06-10 11:20:20 +01001905 int score;
1906
Chris Wilson6274f212013-06-10 11:20:21 +01001907 /* We always increment the hangcheck score
1908 * if the ring is busy and still processing
1909 * the same request, so that no single request
1910 * can run indefinitely (such as a chain of
1911 * batches). The only time we do not increment
1912 * the hangcheck score on this ring, if this
1913 * ring is in a legitimate wait for another
1914 * ring. In that case the waiting ring is a
1915 * victim and we want to be sure we catch the
1916 * right culprit. Then every time we do kick
1917 * the ring, add a small increment to the
1918 * score so that we can catch a batch that is
1919 * being repeatedly kicked and so responsible
1920 * for stalling the machine.
1921 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03001922 ring->hangcheck.action = ring_stuck(ring,
1923 acthd);
1924
1925 switch (ring->hangcheck.action) {
Chris Wilson6274f212013-06-10 11:20:21 +01001926 case wait:
1927 score = 0;
1928 break;
1929 case active:
Chris Wilson9107e9d2013-06-10 11:20:20 +01001930 score = BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01001931 break;
1932 case kick:
1933 score = KICK;
1934 break;
1935 case hung:
1936 score = HUNG;
1937 stuck[i] = true;
1938 break;
1939 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01001940 ring->hangcheck.score += score;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001941 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01001942 } else {
1943 /* Gradually reduce the count so that we catch DoS
1944 * attempts across multiple batches.
1945 */
1946 if (ring->hangcheck.score > 0)
1947 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001948 }
1949
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001950 ring->hangcheck.seqno = seqno;
1951 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01001952 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01001953 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001954
Mika Kuoppala92cab732013-05-24 17:16:07 +03001955 for_each_ring(ring, dev_priv, i) {
Chris Wilson9107e9d2013-06-10 11:20:20 +01001956 if (ring->hangcheck.score > FIRE) {
Ben Widawskyacd78c12013-06-13 21:33:33 -07001957 DRM_ERROR("%s on %s\n",
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001958 stuck[i] ? "stuck" : "no progress",
Chris Wilsona43adf02013-06-10 11:20:22 +01001959 ring->name);
1960 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03001961 }
1962 }
1963
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001964 if (rings_hung)
1965 return i915_handle_error(dev, true);
Ben Gamarif65d9422009-09-14 17:48:44 -04001966
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001967 if (busy_count)
1968 /* Reset timer case chip hangs without another request
1969 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001970 i915_queue_hangcheck(dev);
1971}
1972
1973void i915_queue_hangcheck(struct drm_device *dev)
1974{
1975 struct drm_i915_private *dev_priv = dev->dev_private;
1976 if (!i915_enable_hangcheck)
1977 return;
1978
1979 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
1980 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04001981}
1982
Paulo Zanoni91738a92013-06-05 14:21:51 -03001983static void ibx_irq_preinstall(struct drm_device *dev)
1984{
1985 struct drm_i915_private *dev_priv = dev->dev_private;
1986
1987 if (HAS_PCH_NOP(dev))
1988 return;
1989
1990 /* south display irq */
1991 I915_WRITE(SDEIMR, 0xffffffff);
1992 /*
1993 * SDEIER is also touched by the interrupt handler to work around missed
1994 * PCH interrupts. Hence we can't update it after the interrupt handler
1995 * is enabled - instead we unconditionally enable all PCH interrupt
1996 * sources here, but then only unmask them as needed with SDEIMR.
1997 */
1998 I915_WRITE(SDEIER, 0xffffffff);
1999 POSTING_READ(SDEIER);
2000}
2001
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002002static void gen5_gt_irq_preinstall(struct drm_device *dev)
2003{
2004 struct drm_i915_private *dev_priv = dev->dev_private;
2005
2006 /* and GT */
2007 I915_WRITE(GTIMR, 0xffffffff);
2008 I915_WRITE(GTIER, 0x0);
2009 POSTING_READ(GTIER);
2010
2011 if (INTEL_INFO(dev)->gen >= 6) {
2012 /* and PM */
2013 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2014 I915_WRITE(GEN6_PMIER, 0x0);
2015 POSTING_READ(GEN6_PMIER);
2016 }
2017}
2018
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019/* drm_dma.h hooks
2020*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002021static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002022{
2023 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2024
Jesse Barnes46979952011-04-07 13:53:55 -07002025 atomic_set(&dev_priv->irq_received, 0);
2026
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002027 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002028
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002029 I915_WRITE(DEIMR, 0xffffffff);
2030 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002031 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002032
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002033 gen5_gt_irq_preinstall(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002034
Paulo Zanoni91738a92013-06-05 14:21:51 -03002035 ibx_irq_preinstall(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002036}
2037
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002038static void valleyview_irq_preinstall(struct drm_device *dev)
2039{
2040 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2041 int pipe;
2042
2043 atomic_set(&dev_priv->irq_received, 0);
2044
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002045 /* VLV magic */
2046 I915_WRITE(VLV_IMR, 0);
2047 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2048 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2049 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2050
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002051 /* and GT */
2052 I915_WRITE(GTIIR, I915_READ(GTIIR));
2053 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002054
2055 gen5_gt_irq_preinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002056
2057 I915_WRITE(DPINVGTT, 0xff);
2058
2059 I915_WRITE(PORT_HOTPLUG_EN, 0);
2060 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2061 for_each_pipe(pipe)
2062 I915_WRITE(PIPESTAT(pipe), 0xffff);
2063 I915_WRITE(VLV_IIR, 0xffffffff);
2064 I915_WRITE(VLV_IMR, 0xffffffff);
2065 I915_WRITE(VLV_IER, 0x0);
2066 POSTING_READ(VLV_IER);
2067}
2068
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002069static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002070{
2071 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002072 struct drm_mode_config *mode_config = &dev->mode_config;
2073 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02002074 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07002075
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002076 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002077 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002078 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002079 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002080 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002081 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002082 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002083 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002084 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002085 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002086 }
2087
Daniel Vetterfee884e2013-07-04 23:35:21 +02002088 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002089
2090 /*
2091 * Enable digital hotplug on the PCH, and configure the DP short pulse
2092 * duration to 2ms (which is the minimum in the Display Port spec)
2093 *
2094 * This register is the same on all known PCH chips.
2095 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002096 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2097 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2098 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2099 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2100 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2101 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2102}
2103
Paulo Zanonid46da432013-02-08 17:35:15 -02002104static void ibx_irq_postinstall(struct drm_device *dev)
2105{
2106 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002107 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002108
Daniel Vetter692a04c2013-05-29 21:43:05 +02002109 if (HAS_PCH_NOP(dev))
2110 return;
2111
Paulo Zanoni86642812013-04-12 17:57:57 -03002112 if (HAS_PCH_IBX(dev)) {
2113 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002114 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
Paulo Zanoni86642812013-04-12 17:57:57 -03002115 } else {
2116 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2117
2118 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2119 }
Ben Widawskyab5c6082013-04-05 13:12:41 -07002120
Paulo Zanonid46da432013-02-08 17:35:15 -02002121 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2122 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002123}
2124
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002125static void gen5_gt_irq_postinstall(struct drm_device *dev)
2126{
2127 struct drm_i915_private *dev_priv = dev->dev_private;
2128 u32 pm_irqs, gt_irqs;
2129
2130 pm_irqs = gt_irqs = 0;
2131
2132 dev_priv->gt_irq_mask = ~0;
2133 if (HAS_L3_GPU_CACHE(dev)) {
2134 /* L3 parity interrupt is always unmasked. */
2135 dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2136 gt_irqs |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2137 }
2138
2139 gt_irqs |= GT_RENDER_USER_INTERRUPT;
2140 if (IS_GEN5(dev)) {
2141 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2142 ILK_BSD_USER_INTERRUPT;
2143 } else {
2144 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
2145 }
2146
2147 I915_WRITE(GTIIR, I915_READ(GTIIR));
2148 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2149 I915_WRITE(GTIER, gt_irqs);
2150 POSTING_READ(GTIER);
2151
2152 if (INTEL_INFO(dev)->gen >= 6) {
2153 pm_irqs |= GEN6_PM_RPS_EVENTS;
2154
2155 if (HAS_VEBOX(dev))
2156 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
2157
2158 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
2159 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2160 I915_WRITE(GEN6_PMIER, pm_irqs);
2161 POSTING_READ(GEN6_PMIER);
2162 }
2163}
2164
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002165static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002166{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002167 unsigned long irqflags;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002169 u32 display_mask, extra_mask;
2170
2171 if (INTEL_INFO(dev)->gen >= 7) {
2172 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
2173 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
2174 DE_PLANEB_FLIP_DONE_IVB |
2175 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
2176 DE_ERR_INT_IVB);
2177 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
2178 DE_PIPEA_VBLANK_IVB);
2179
2180 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2181 } else {
2182 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2183 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
2184 DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
2185 DE_PIPEA_FIFO_UNDERRUN | DE_POISON);
2186 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
2187 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002188
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002189 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002190
2191 /* should always can generate irq */
2192 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002193 I915_WRITE(DEIMR, dev_priv->irq_mask);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03002194 I915_WRITE(DEIER, display_mask | extra_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002195 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002196
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002197 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002198
Paulo Zanonid46da432013-02-08 17:35:15 -02002199 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002200
Jesse Barnesf97108d2010-01-29 11:27:07 -08002201 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02002202 /* Enable PCU event interrupts
2203 *
2204 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002205 * setup is guaranteed to run in single-threaded context. But we
2206 * need it to make the assert_spin_locked happy. */
2207 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002208 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002209 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002210 }
2211
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002212 return 0;
2213}
2214
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002215static int valleyview_irq_postinstall(struct drm_device *dev)
2216{
2217 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002218 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002219 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Daniel Vetterb79480b2013-06-27 17:52:10 +02002220 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002221
2222 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002223 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2224 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2225 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002226 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2227
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002228 /*
2229 *Leave vblank interrupts masked initially. enable/disable will
2230 * toggle them based on usage.
2231 */
2232 dev_priv->irq_mask = (~enable_mask) |
2233 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2234 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002235
Daniel Vetter20afbda2012-12-11 14:05:07 +01002236 I915_WRITE(PORT_HOTPLUG_EN, 0);
2237 POSTING_READ(PORT_HOTPLUG_EN);
2238
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002239 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2240 I915_WRITE(VLV_IER, enable_mask);
2241 I915_WRITE(VLV_IIR, 0xffffffff);
2242 I915_WRITE(PIPESTAT(0), 0xffff);
2243 I915_WRITE(PIPESTAT(1), 0xffff);
2244 POSTING_READ(VLV_IER);
2245
Daniel Vetterb79480b2013-06-27 17:52:10 +02002246 /* Interrupt setup is already guaranteed to be single-threaded, this is
2247 * just to make the assert_spin_locked check happy. */
2248 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002249 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002250 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002251 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
Daniel Vetterb79480b2013-06-27 17:52:10 +02002252 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002253
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002254 I915_WRITE(VLV_IIR, 0xffffffff);
2255 I915_WRITE(VLV_IIR, 0xffffffff);
2256
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002257 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002258
2259 /* ack & enable invalid PTE error interrupts */
2260#if 0 /* FIXME: add support to irq handler for checking these bits */
2261 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2262 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2263#endif
2264
2265 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002266
2267 return 0;
2268}
2269
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002270static void valleyview_irq_uninstall(struct drm_device *dev)
2271{
2272 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2273 int pipe;
2274
2275 if (!dev_priv)
2276 return;
2277
Egbert Eichac4c16c2013-04-16 13:36:58 +02002278 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2279
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002280 for_each_pipe(pipe)
2281 I915_WRITE(PIPESTAT(pipe), 0xffff);
2282
2283 I915_WRITE(HWSTAM, 0xffffffff);
2284 I915_WRITE(PORT_HOTPLUG_EN, 0);
2285 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2286 for_each_pipe(pipe)
2287 I915_WRITE(PIPESTAT(pipe), 0xffff);
2288 I915_WRITE(VLV_IIR, 0xffffffff);
2289 I915_WRITE(VLV_IMR, 0xffffffff);
2290 I915_WRITE(VLV_IER, 0x0);
2291 POSTING_READ(VLV_IER);
2292}
2293
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002294static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002295{
2296 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002297
2298 if (!dev_priv)
2299 return;
2300
Egbert Eichac4c16c2013-04-16 13:36:58 +02002301 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2302
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002303 I915_WRITE(HWSTAM, 0xffffffff);
2304
2305 I915_WRITE(DEIMR, 0xffffffff);
2306 I915_WRITE(DEIER, 0x0);
2307 I915_WRITE(DEIIR, I915_READ(DEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002308 if (IS_GEN7(dev))
2309 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002310
2311 I915_WRITE(GTIMR, 0xffffffff);
2312 I915_WRITE(GTIER, 0x0);
2313 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002314
Ben Widawskyab5c6082013-04-05 13:12:41 -07002315 if (HAS_PCH_NOP(dev))
2316 return;
2317
Keith Packard192aac1f2011-09-20 10:12:44 -07002318 I915_WRITE(SDEIMR, 0xffffffff);
2319 I915_WRITE(SDEIER, 0x0);
2320 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002321 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2322 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002323}
2324
Chris Wilsonc2798b12012-04-22 21:13:57 +01002325static void i8xx_irq_preinstall(struct drm_device * dev)
2326{
2327 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2328 int pipe;
2329
2330 atomic_set(&dev_priv->irq_received, 0);
2331
2332 for_each_pipe(pipe)
2333 I915_WRITE(PIPESTAT(pipe), 0);
2334 I915_WRITE16(IMR, 0xffff);
2335 I915_WRITE16(IER, 0x0);
2336 POSTING_READ16(IER);
2337}
2338
2339static int i8xx_irq_postinstall(struct drm_device *dev)
2340{
2341 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2342
Chris Wilsonc2798b12012-04-22 21:13:57 +01002343 I915_WRITE16(EMR,
2344 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2345
2346 /* Unmask the interrupts that we always want on. */
2347 dev_priv->irq_mask =
2348 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2349 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2350 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2351 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2352 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2353 I915_WRITE16(IMR, dev_priv->irq_mask);
2354
2355 I915_WRITE16(IER,
2356 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2357 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2358 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2359 I915_USER_INTERRUPT);
2360 POSTING_READ16(IER);
2361
2362 return 0;
2363}
2364
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002365/*
2366 * Returns true when a page flip has completed.
2367 */
2368static bool i8xx_handle_vblank(struct drm_device *dev,
2369 int pipe, u16 iir)
2370{
2371 drm_i915_private_t *dev_priv = dev->dev_private;
2372 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2373
2374 if (!drm_handle_vblank(dev, pipe))
2375 return false;
2376
2377 if ((iir & flip_pending) == 0)
2378 return false;
2379
2380 intel_prepare_page_flip(dev, pipe);
2381
2382 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2383 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2384 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2385 * the flip is completed (no longer pending). Since this doesn't raise
2386 * an interrupt per se, we watch for the change at vblank.
2387 */
2388 if (I915_READ16(ISR) & flip_pending)
2389 return false;
2390
2391 intel_finish_page_flip(dev, pipe);
2392
2393 return true;
2394}
2395
Daniel Vetterff1f5252012-10-02 15:10:55 +02002396static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002397{
2398 struct drm_device *dev = (struct drm_device *) arg;
2399 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002400 u16 iir, new_iir;
2401 u32 pipe_stats[2];
2402 unsigned long irqflags;
2403 int irq_received;
2404 int pipe;
2405 u16 flip_mask =
2406 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2407 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2408
2409 atomic_inc(&dev_priv->irq_received);
2410
2411 iir = I915_READ16(IIR);
2412 if (iir == 0)
2413 return IRQ_NONE;
2414
2415 while (iir & ~flip_mask) {
2416 /* Can't rely on pipestat interrupt bit in iir as it might
2417 * have been cleared after the pipestat interrupt was received.
2418 * It doesn't set the bit in iir again, but it still produces
2419 * interrupts (for non-MSI).
2420 */
2421 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2422 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2423 i915_handle_error(dev, false);
2424
2425 for_each_pipe(pipe) {
2426 int reg = PIPESTAT(pipe);
2427 pipe_stats[pipe] = I915_READ(reg);
2428
2429 /*
2430 * Clear the PIPE*STAT regs before the IIR
2431 */
2432 if (pipe_stats[pipe] & 0x8000ffff) {
2433 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2434 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2435 pipe_name(pipe));
2436 I915_WRITE(reg, pipe_stats[pipe]);
2437 irq_received = 1;
2438 }
2439 }
2440 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2441
2442 I915_WRITE16(IIR, iir & ~flip_mask);
2443 new_iir = I915_READ16(IIR); /* Flush posted writes */
2444
Daniel Vetterd05c6172012-04-26 23:28:09 +02002445 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002446
2447 if (iir & I915_USER_INTERRUPT)
2448 notify_ring(dev, &dev_priv->ring[RCS]);
2449
2450 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002451 i8xx_handle_vblank(dev, 0, iir))
2452 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002453
2454 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002455 i8xx_handle_vblank(dev, 1, iir))
2456 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002457
2458 iir = new_iir;
2459 }
2460
2461 return IRQ_HANDLED;
2462}
2463
2464static void i8xx_irq_uninstall(struct drm_device * dev)
2465{
2466 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2467 int pipe;
2468
Chris Wilsonc2798b12012-04-22 21:13:57 +01002469 for_each_pipe(pipe) {
2470 /* Clear enable bits; then clear status bits */
2471 I915_WRITE(PIPESTAT(pipe), 0);
2472 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2473 }
2474 I915_WRITE16(IMR, 0xffff);
2475 I915_WRITE16(IER, 0x0);
2476 I915_WRITE16(IIR, I915_READ16(IIR));
2477}
2478
Chris Wilsona266c7d2012-04-24 22:59:44 +01002479static void i915_irq_preinstall(struct drm_device * dev)
2480{
2481 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2482 int pipe;
2483
2484 atomic_set(&dev_priv->irq_received, 0);
2485
2486 if (I915_HAS_HOTPLUG(dev)) {
2487 I915_WRITE(PORT_HOTPLUG_EN, 0);
2488 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2489 }
2490
Chris Wilson00d98eb2012-04-24 22:59:48 +01002491 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002492 for_each_pipe(pipe)
2493 I915_WRITE(PIPESTAT(pipe), 0);
2494 I915_WRITE(IMR, 0xffffffff);
2495 I915_WRITE(IER, 0x0);
2496 POSTING_READ(IER);
2497}
2498
2499static int i915_irq_postinstall(struct drm_device *dev)
2500{
2501 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002502 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002503
Chris Wilson38bde182012-04-24 22:59:50 +01002504 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2505
2506 /* Unmask the interrupts that we always want on. */
2507 dev_priv->irq_mask =
2508 ~(I915_ASLE_INTERRUPT |
2509 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2510 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2511 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2512 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2513 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2514
2515 enable_mask =
2516 I915_ASLE_INTERRUPT |
2517 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2518 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2519 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2520 I915_USER_INTERRUPT;
2521
Chris Wilsona266c7d2012-04-24 22:59:44 +01002522 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002523 I915_WRITE(PORT_HOTPLUG_EN, 0);
2524 POSTING_READ(PORT_HOTPLUG_EN);
2525
Chris Wilsona266c7d2012-04-24 22:59:44 +01002526 /* Enable in IER... */
2527 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2528 /* and unmask in IMR */
2529 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2530 }
2531
Chris Wilsona266c7d2012-04-24 22:59:44 +01002532 I915_WRITE(IMR, dev_priv->irq_mask);
2533 I915_WRITE(IER, enable_mask);
2534 POSTING_READ(IER);
2535
Jani Nikulaf49e38d2013-04-29 13:02:54 +03002536 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002537
2538 return 0;
2539}
2540
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002541/*
2542 * Returns true when a page flip has completed.
2543 */
2544static bool i915_handle_vblank(struct drm_device *dev,
2545 int plane, int pipe, u32 iir)
2546{
2547 drm_i915_private_t *dev_priv = dev->dev_private;
2548 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
2549
2550 if (!drm_handle_vblank(dev, pipe))
2551 return false;
2552
2553 if ((iir & flip_pending) == 0)
2554 return false;
2555
2556 intel_prepare_page_flip(dev, plane);
2557
2558 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2559 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2560 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2561 * the flip is completed (no longer pending). Since this doesn't raise
2562 * an interrupt per se, we watch for the change at vblank.
2563 */
2564 if (I915_READ(ISR) & flip_pending)
2565 return false;
2566
2567 intel_finish_page_flip(dev, pipe);
2568
2569 return true;
2570}
2571
Daniel Vetterff1f5252012-10-02 15:10:55 +02002572static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002573{
2574 struct drm_device *dev = (struct drm_device *) arg;
2575 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002576 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002577 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002578 u32 flip_mask =
2579 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2580 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01002581 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002582
2583 atomic_inc(&dev_priv->irq_received);
2584
2585 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002586 do {
2587 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002588 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002589
2590 /* Can't rely on pipestat interrupt bit in iir as it might
2591 * have been cleared after the pipestat interrupt was received.
2592 * It doesn't set the bit in iir again, but it still produces
2593 * interrupts (for non-MSI).
2594 */
2595 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2596 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2597 i915_handle_error(dev, false);
2598
2599 for_each_pipe(pipe) {
2600 int reg = PIPESTAT(pipe);
2601 pipe_stats[pipe] = I915_READ(reg);
2602
Chris Wilson38bde182012-04-24 22:59:50 +01002603 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002604 if (pipe_stats[pipe] & 0x8000ffff) {
2605 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2606 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2607 pipe_name(pipe));
2608 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002609 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002610 }
2611 }
2612 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2613
2614 if (!irq_received)
2615 break;
2616
Chris Wilsona266c7d2012-04-24 22:59:44 +01002617 /* Consume port. Then clear IIR or we'll miss events */
2618 if ((I915_HAS_HOTPLUG(dev)) &&
2619 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2620 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02002621 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002622
2623 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2624 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002625
2626 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
2627
Chris Wilsona266c7d2012-04-24 22:59:44 +01002628 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002629 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002630 }
2631
Chris Wilson38bde182012-04-24 22:59:50 +01002632 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002633 new_iir = I915_READ(IIR); /* Flush posted writes */
2634
Chris Wilsona266c7d2012-04-24 22:59:44 +01002635 if (iir & I915_USER_INTERRUPT)
2636 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002637
Chris Wilsona266c7d2012-04-24 22:59:44 +01002638 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002639 int plane = pipe;
2640 if (IS_MOBILE(dev))
2641 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02002642
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002643 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2644 i915_handle_vblank(dev, plane, pipe, iir))
2645 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002646
2647 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2648 blc_event = true;
2649 }
2650
Chris Wilsona266c7d2012-04-24 22:59:44 +01002651 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2652 intel_opregion_asle_intr(dev);
2653
2654 /* With MSI, interrupts are only generated when iir
2655 * transitions from zero to nonzero. If another bit got
2656 * set while we were handling the existing iir bits, then
2657 * we would never get another interrupt.
2658 *
2659 * This is fine on non-MSI as well, as if we hit this path
2660 * we avoid exiting the interrupt handler only to generate
2661 * another one.
2662 *
2663 * Note that for MSI this could cause a stray interrupt report
2664 * if an interrupt landed in the time between writing IIR and
2665 * the posting read. This should be rare enough to never
2666 * trigger the 99% of 100,000 interrupts test for disabling
2667 * stray interrupts.
2668 */
Chris Wilson38bde182012-04-24 22:59:50 +01002669 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002670 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002671 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002672
Daniel Vetterd05c6172012-04-26 23:28:09 +02002673 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002674
Chris Wilsona266c7d2012-04-24 22:59:44 +01002675 return ret;
2676}
2677
2678static void i915_irq_uninstall(struct drm_device * dev)
2679{
2680 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2681 int pipe;
2682
Egbert Eichac4c16c2013-04-16 13:36:58 +02002683 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2684
Chris Wilsona266c7d2012-04-24 22:59:44 +01002685 if (I915_HAS_HOTPLUG(dev)) {
2686 I915_WRITE(PORT_HOTPLUG_EN, 0);
2687 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2688 }
2689
Chris Wilson00d98eb2012-04-24 22:59:48 +01002690 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002691 for_each_pipe(pipe) {
2692 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002693 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002694 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2695 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002696 I915_WRITE(IMR, 0xffffffff);
2697 I915_WRITE(IER, 0x0);
2698
Chris Wilsona266c7d2012-04-24 22:59:44 +01002699 I915_WRITE(IIR, I915_READ(IIR));
2700}
2701
2702static void i965_irq_preinstall(struct drm_device * dev)
2703{
2704 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2705 int pipe;
2706
2707 atomic_set(&dev_priv->irq_received, 0);
2708
Chris Wilsonadca4732012-05-11 18:01:31 +01002709 I915_WRITE(PORT_HOTPLUG_EN, 0);
2710 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002711
2712 I915_WRITE(HWSTAM, 0xeffe);
2713 for_each_pipe(pipe)
2714 I915_WRITE(PIPESTAT(pipe), 0);
2715 I915_WRITE(IMR, 0xffffffff);
2716 I915_WRITE(IER, 0x0);
2717 POSTING_READ(IER);
2718}
2719
2720static int i965_irq_postinstall(struct drm_device *dev)
2721{
2722 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002723 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002724 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02002725 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002726
Chris Wilsona266c7d2012-04-24 22:59:44 +01002727 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002728 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002729 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002730 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2731 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2732 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2733 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2734 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2735
2736 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002737 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2738 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002739 enable_mask |= I915_USER_INTERRUPT;
2740
2741 if (IS_G4X(dev))
2742 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002743
Daniel Vetterb79480b2013-06-27 17:52:10 +02002744 /* Interrupt setup is already guaranteed to be single-threaded, this is
2745 * just to make the assert_spin_locked check happy. */
2746 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002747 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Daniel Vetterb79480b2013-06-27 17:52:10 +02002748 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002749
Chris Wilsona266c7d2012-04-24 22:59:44 +01002750 /*
2751 * Enable some error detection, note the instruction error mask
2752 * bit is reserved, so we leave it masked.
2753 */
2754 if (IS_G4X(dev)) {
2755 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2756 GM45_ERROR_MEM_PRIV |
2757 GM45_ERROR_CP_PRIV |
2758 I915_ERROR_MEMORY_REFRESH);
2759 } else {
2760 error_mask = ~(I915_ERROR_PAGE_TABLE |
2761 I915_ERROR_MEMORY_REFRESH);
2762 }
2763 I915_WRITE(EMR, error_mask);
2764
2765 I915_WRITE(IMR, dev_priv->irq_mask);
2766 I915_WRITE(IER, enable_mask);
2767 POSTING_READ(IER);
2768
Daniel Vetter20afbda2012-12-11 14:05:07 +01002769 I915_WRITE(PORT_HOTPLUG_EN, 0);
2770 POSTING_READ(PORT_HOTPLUG_EN);
2771
Jani Nikulaf49e38d2013-04-29 13:02:54 +03002772 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002773
2774 return 0;
2775}
2776
Egbert Eichbac56d52013-02-25 12:06:51 -05002777static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01002778{
2779 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05002780 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02002781 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002782 u32 hotplug_en;
2783
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02002784 assert_spin_locked(&dev_priv->irq_lock);
2785
Egbert Eichbac56d52013-02-25 12:06:51 -05002786 if (I915_HAS_HOTPLUG(dev)) {
2787 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2788 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
2789 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05002790 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02002791 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2792 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2793 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05002794 /* Programming the CRT detection parameters tends
2795 to generate a spurious hotplug event about three
2796 seconds later. So just do it once.
2797 */
2798 if (IS_G4X(dev))
2799 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01002800 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05002801 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002802
Egbert Eichbac56d52013-02-25 12:06:51 -05002803 /* Ignore TV since it's buggy */
2804 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2805 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002806}
2807
Daniel Vetterff1f5252012-10-02 15:10:55 +02002808static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002809{
2810 struct drm_device *dev = (struct drm_device *) arg;
2811 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002812 u32 iir, new_iir;
2813 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002814 unsigned long irqflags;
2815 int irq_received;
2816 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002817 u32 flip_mask =
2818 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2819 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002820
2821 atomic_inc(&dev_priv->irq_received);
2822
2823 iir = I915_READ(IIR);
2824
Chris Wilsona266c7d2012-04-24 22:59:44 +01002825 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002826 bool blc_event = false;
2827
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002828 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002829
2830 /* Can't rely on pipestat interrupt bit in iir as it might
2831 * have been cleared after the pipestat interrupt was received.
2832 * It doesn't set the bit in iir again, but it still produces
2833 * interrupts (for non-MSI).
2834 */
2835 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2836 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2837 i915_handle_error(dev, false);
2838
2839 for_each_pipe(pipe) {
2840 int reg = PIPESTAT(pipe);
2841 pipe_stats[pipe] = I915_READ(reg);
2842
2843 /*
2844 * Clear the PIPE*STAT regs before the IIR
2845 */
2846 if (pipe_stats[pipe] & 0x8000ffff) {
2847 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2848 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2849 pipe_name(pipe));
2850 I915_WRITE(reg, pipe_stats[pipe]);
2851 irq_received = 1;
2852 }
2853 }
2854 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2855
2856 if (!irq_received)
2857 break;
2858
2859 ret = IRQ_HANDLED;
2860
2861 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002862 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002863 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02002864 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
2865 HOTPLUG_INT_STATUS_G4X :
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002866 HOTPLUG_INT_STATUS_I915);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002867
2868 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2869 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002870
2871 intel_hpd_irq_handler(dev, hotplug_trigger,
2872 IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
2873
Chris Wilsona266c7d2012-04-24 22:59:44 +01002874 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2875 I915_READ(PORT_HOTPLUG_STAT);
2876 }
2877
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002878 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002879 new_iir = I915_READ(IIR); /* Flush posted writes */
2880
Chris Wilsona266c7d2012-04-24 22:59:44 +01002881 if (iir & I915_USER_INTERRUPT)
2882 notify_ring(dev, &dev_priv->ring[RCS]);
2883 if (iir & I915_BSD_USER_INTERRUPT)
2884 notify_ring(dev, &dev_priv->ring[VCS]);
2885
Chris Wilsona266c7d2012-04-24 22:59:44 +01002886 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002887 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002888 i915_handle_vblank(dev, pipe, pipe, iir))
2889 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002890
2891 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2892 blc_event = true;
2893 }
2894
2895
2896 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2897 intel_opregion_asle_intr(dev);
2898
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002899 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2900 gmbus_irq_handler(dev);
2901
Chris Wilsona266c7d2012-04-24 22:59:44 +01002902 /* With MSI, interrupts are only generated when iir
2903 * transitions from zero to nonzero. If another bit got
2904 * set while we were handling the existing iir bits, then
2905 * we would never get another interrupt.
2906 *
2907 * This is fine on non-MSI as well, as if we hit this path
2908 * we avoid exiting the interrupt handler only to generate
2909 * another one.
2910 *
2911 * Note that for MSI this could cause a stray interrupt report
2912 * if an interrupt landed in the time between writing IIR and
2913 * the posting read. This should be rare enough to never
2914 * trigger the 99% of 100,000 interrupts test for disabling
2915 * stray interrupts.
2916 */
2917 iir = new_iir;
2918 }
2919
Daniel Vetterd05c6172012-04-26 23:28:09 +02002920 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002921
Chris Wilsona266c7d2012-04-24 22:59:44 +01002922 return ret;
2923}
2924
2925static void i965_irq_uninstall(struct drm_device * dev)
2926{
2927 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2928 int pipe;
2929
2930 if (!dev_priv)
2931 return;
2932
Egbert Eichac4c16c2013-04-16 13:36:58 +02002933 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2934
Chris Wilsonadca4732012-05-11 18:01:31 +01002935 I915_WRITE(PORT_HOTPLUG_EN, 0);
2936 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002937
2938 I915_WRITE(HWSTAM, 0xffffffff);
2939 for_each_pipe(pipe)
2940 I915_WRITE(PIPESTAT(pipe), 0);
2941 I915_WRITE(IMR, 0xffffffff);
2942 I915_WRITE(IER, 0x0);
2943
2944 for_each_pipe(pipe)
2945 I915_WRITE(PIPESTAT(pipe),
2946 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2947 I915_WRITE(IIR, I915_READ(IIR));
2948}
2949
Egbert Eichac4c16c2013-04-16 13:36:58 +02002950static void i915_reenable_hotplug_timer_func(unsigned long data)
2951{
2952 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
2953 struct drm_device *dev = dev_priv->dev;
2954 struct drm_mode_config *mode_config = &dev->mode_config;
2955 unsigned long irqflags;
2956 int i;
2957
2958 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2959 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
2960 struct drm_connector *connector;
2961
2962 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
2963 continue;
2964
2965 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
2966
2967 list_for_each_entry(connector, &mode_config->connector_list, head) {
2968 struct intel_connector *intel_connector = to_intel_connector(connector);
2969
2970 if (intel_connector->encoder->hpd_pin == i) {
2971 if (connector->polled != intel_connector->polled)
2972 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
2973 drm_get_connector_name(connector));
2974 connector->polled = intel_connector->polled;
2975 if (!connector->polled)
2976 connector->polled = DRM_CONNECTOR_POLL_HPD;
2977 }
2978 }
2979 }
2980 if (dev_priv->display.hpd_irq_setup)
2981 dev_priv->display.hpd_irq_setup(dev);
2982 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2983}
2984
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002985void intel_irq_init(struct drm_device *dev)
2986{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002987 struct drm_i915_private *dev_priv = dev->dev_private;
2988
2989 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01002990 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002991 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002992 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002993
Daniel Vetter99584db2012-11-14 17:14:04 +01002994 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
2995 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01002996 (unsigned long) dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02002997 setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
2998 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01002999
Tomas Janousek97a19a22012-12-08 13:48:13 +01003000 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01003001
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003002 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3003 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03003004 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003005 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3006 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3007 }
3008
Keith Packardc3613de2011-08-12 17:05:54 -07003009 if (drm_core_check_feature(dev, DRIVER_MODESET))
3010 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3011 else
3012 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003013 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3014
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003015 if (IS_VALLEYVIEW(dev)) {
3016 dev->driver->irq_handler = valleyview_irq_handler;
3017 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3018 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3019 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3020 dev->driver->enable_vblank = valleyview_enable_vblank;
3021 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05003022 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003023 } else if (HAS_PCH_SPLIT(dev)) {
3024 dev->driver->irq_handler = ironlake_irq_handler;
3025 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3026 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3027 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3028 dev->driver->enable_vblank = ironlake_enable_vblank;
3029 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003030 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003031 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003032 if (INTEL_INFO(dev)->gen == 2) {
3033 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3034 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3035 dev->driver->irq_handler = i8xx_irq_handler;
3036 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003037 } else if (INTEL_INFO(dev)->gen == 3) {
3038 dev->driver->irq_preinstall = i915_irq_preinstall;
3039 dev->driver->irq_postinstall = i915_irq_postinstall;
3040 dev->driver->irq_uninstall = i915_irq_uninstall;
3041 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003042 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003043 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003044 dev->driver->irq_preinstall = i965_irq_preinstall;
3045 dev->driver->irq_postinstall = i965_irq_postinstall;
3046 dev->driver->irq_uninstall = i965_irq_uninstall;
3047 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05003048 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003049 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003050 dev->driver->enable_vblank = i915_enable_vblank;
3051 dev->driver->disable_vblank = i915_disable_vblank;
3052 }
3053}
Daniel Vetter20afbda2012-12-11 14:05:07 +01003054
3055void intel_hpd_init(struct drm_device *dev)
3056{
3057 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02003058 struct drm_mode_config *mode_config = &dev->mode_config;
3059 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003060 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02003061 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003062
Egbert Eich821450c2013-04-16 13:36:55 +02003063 for (i = 1; i < HPD_NUM_PINS; i++) {
3064 dev_priv->hpd_stats[i].hpd_cnt = 0;
3065 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3066 }
3067 list_for_each_entry(connector, &mode_config->connector_list, head) {
3068 struct intel_connector *intel_connector = to_intel_connector(connector);
3069 connector->polled = intel_connector->polled;
3070 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3071 connector->polled = DRM_CONNECTOR_POLL_HPD;
3072 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003073
3074 /* Interrupt setup is already guaranteed to be single-threaded, this is
3075 * just to make the assert_spin_locked checks happy. */
3076 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003077 if (dev_priv->display.hpd_irq_setup)
3078 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003079 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003080}