blob: cdf0e49903001894f4b1e57dbc990ec48ffd8f52 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Egbert Eiche5868a32013-02-28 04:17:12 -050039static const u32 hpd_ibx[] = {
40 [HPD_CRT] = SDE_CRT_HOTPLUG,
41 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
45};
46
47static const u32 hpd_cpt[] = {
48 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010049 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050050 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53};
54
55static const u32 hpd_mask_i915[] = {
56 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
57 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62};
63
64static const u32 hpd_status_gen4[] = {
65 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71};
72
Egbert Eiche5868a32013-02-28 04:17:12 -050073static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
74 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Zhenyu Wang036a4a72009-06-08 14:40:19 +080082/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010083static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050084ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080085{
Daniel Vetter4bc9d432013-06-27 13:44:58 +020086 assert_spin_locked(&dev_priv->irq_lock);
87
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088 if ((dev_priv->irq_mask & mask) != 0) {
89 dev_priv->irq_mask &= ~mask;
90 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000091 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080092 }
93}
94
Paulo Zanoni0ff98002013-02-22 17:05:31 -030095static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050096ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080097{
Daniel Vetter4bc9d432013-06-27 13:44:58 +020098 assert_spin_locked(&dev_priv->irq_lock);
99
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000100 if ((dev_priv->irq_mask & mask) != mask) {
101 dev_priv->irq_mask |= mask;
102 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000103 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800104 }
105}
106
Paulo Zanoni86642812013-04-12 17:57:57 -0300107static bool ivb_can_enable_err_int(struct drm_device *dev)
108{
109 struct drm_i915_private *dev_priv = dev->dev_private;
110 struct intel_crtc *crtc;
111 enum pipe pipe;
112
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200113 assert_spin_locked(&dev_priv->irq_lock);
114
Paulo Zanoni86642812013-04-12 17:57:57 -0300115 for_each_pipe(pipe) {
116 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
117
118 if (crtc->cpu_fifo_underrun_disabled)
119 return false;
120 }
121
122 return true;
123}
124
125static bool cpt_can_enable_serr_int(struct drm_device *dev)
126{
127 struct drm_i915_private *dev_priv = dev->dev_private;
128 enum pipe pipe;
129 struct intel_crtc *crtc;
130
Daniel Vetterfee884e2013-07-04 23:35:21 +0200131 assert_spin_locked(&dev_priv->irq_lock);
132
Paulo Zanoni86642812013-04-12 17:57:57 -0300133 for_each_pipe(pipe) {
134 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
135
136 if (crtc->pch_fifo_underrun_disabled)
137 return false;
138 }
139
140 return true;
141}
142
143static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
144 enum pipe pipe, bool enable)
145{
146 struct drm_i915_private *dev_priv = dev->dev_private;
147 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
148 DE_PIPEB_FIFO_UNDERRUN;
149
150 if (enable)
151 ironlake_enable_display_irq(dev_priv, bit);
152 else
153 ironlake_disable_display_irq(dev_priv, bit);
154}
155
156static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200157 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300158{
159 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300160 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200161 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
162
Paulo Zanoni86642812013-04-12 17:57:57 -0300163 if (!ivb_can_enable_err_int(dev))
164 return;
165
Paulo Zanoni86642812013-04-12 17:57:57 -0300166 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
167 } else {
Daniel Vetter7336df62013-07-09 22:59:16 +0200168 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
169
170 /* Change the state _after_ we've read out the current one. */
Paulo Zanoni86642812013-04-12 17:57:57 -0300171 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200172
173 if (!was_enabled &&
174 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
175 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
176 pipe_name(pipe));
177 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300178 }
179}
180
Daniel Vetterfee884e2013-07-04 23:35:21 +0200181/**
182 * ibx_display_interrupt_update - update SDEIMR
183 * @dev_priv: driver private
184 * @interrupt_mask: mask of interrupt bits to update
185 * @enabled_irq_mask: mask of interrupt bits to enable
186 */
187static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
188 uint32_t interrupt_mask,
189 uint32_t enabled_irq_mask)
190{
191 uint32_t sdeimr = I915_READ(SDEIMR);
192 sdeimr &= ~interrupt_mask;
193 sdeimr |= (~enabled_irq_mask & interrupt_mask);
194
195 assert_spin_locked(&dev_priv->irq_lock);
196
197 I915_WRITE(SDEIMR, sdeimr);
198 POSTING_READ(SDEIMR);
199}
200#define ibx_enable_display_interrupt(dev_priv, bits) \
201 ibx_display_interrupt_update((dev_priv), (bits), (bits))
202#define ibx_disable_display_interrupt(dev_priv, bits) \
203 ibx_display_interrupt_update((dev_priv), (bits), 0)
204
Daniel Vetterde280752013-07-04 23:35:24 +0200205static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
206 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300207 bool enable)
208{
Paulo Zanoni86642812013-04-12 17:57:57 -0300209 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200210 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
211 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300212
213 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200214 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300215 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200216 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300217}
218
219static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
220 enum transcoder pch_transcoder,
221 bool enable)
222{
223 struct drm_i915_private *dev_priv = dev->dev_private;
224
225 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200226 I915_WRITE(SERR_INT,
227 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
228
Paulo Zanoni86642812013-04-12 17:57:57 -0300229 if (!cpt_can_enable_serr_int(dev))
230 return;
231
Daniel Vetterfee884e2013-07-04 23:35:21 +0200232 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300233 } else {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200234 uint32_t tmp = I915_READ(SERR_INT);
235 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
236
237 /* Change the state _after_ we've read out the current one. */
Daniel Vetterfee884e2013-07-04 23:35:21 +0200238 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200239
240 if (!was_enabled &&
241 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
242 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
243 transcoder_name(pch_transcoder));
244 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300245 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300246}
247
248/**
249 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
250 * @dev: drm device
251 * @pipe: pipe
252 * @enable: true if we want to report FIFO underrun errors, false otherwise
253 *
254 * This function makes us disable or enable CPU fifo underruns for a specific
255 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
256 * reporting for one pipe may also disable all the other CPU error interruts for
257 * the other pipes, due to the fact that there's just one interrupt mask/enable
258 * bit for all the pipes.
259 *
260 * Returns the previous state of underrun reporting.
261 */
262bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
263 enum pipe pipe, bool enable)
264{
265 struct drm_i915_private *dev_priv = dev->dev_private;
266 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
268 unsigned long flags;
269 bool ret;
270
271 spin_lock_irqsave(&dev_priv->irq_lock, flags);
272
273 ret = !intel_crtc->cpu_fifo_underrun_disabled;
274
275 if (enable == ret)
276 goto done;
277
278 intel_crtc->cpu_fifo_underrun_disabled = !enable;
279
280 if (IS_GEN5(dev) || IS_GEN6(dev))
281 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
282 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200283 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300284
285done:
286 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
287 return ret;
288}
289
290/**
291 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
292 * @dev: drm device
293 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
294 * @enable: true if we want to report FIFO underrun errors, false otherwise
295 *
296 * This function makes us disable or enable PCH fifo underruns for a specific
297 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
298 * underrun reporting for one transcoder may also disable all the other PCH
299 * error interruts for the other transcoders, due to the fact that there's just
300 * one interrupt mask/enable bit for all the transcoders.
301 *
302 * Returns the previous state of underrun reporting.
303 */
304bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
305 enum transcoder pch_transcoder,
306 bool enable)
307{
308 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200309 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300311 unsigned long flags;
312 bool ret;
313
Daniel Vetterde280752013-07-04 23:35:24 +0200314 /*
315 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
316 * has only one pch transcoder A that all pipes can use. To avoid racy
317 * pch transcoder -> pipe lookups from interrupt code simply store the
318 * underrun statistics in crtc A. Since we never expose this anywhere
319 * nor use it outside of the fifo underrun code here using the "wrong"
320 * crtc on LPT won't cause issues.
321 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300322
323 spin_lock_irqsave(&dev_priv->irq_lock, flags);
324
325 ret = !intel_crtc->pch_fifo_underrun_disabled;
326
327 if (enable == ret)
328 goto done;
329
330 intel_crtc->pch_fifo_underrun_disabled = !enable;
331
332 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200333 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300334 else
335 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
336
337done:
338 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
339 return ret;
340}
341
342
Keith Packard7c463582008-11-04 02:03:27 -0800343void
344i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
345{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200346 u32 reg = PIPESTAT(pipe);
347 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800348
Daniel Vetterb79480b2013-06-27 17:52:10 +0200349 assert_spin_locked(&dev_priv->irq_lock);
350
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200351 if ((pipestat & mask) == mask)
352 return;
353
354 /* Enable the interrupt, clear any pending status */
355 pipestat |= mask | (mask >> 16);
356 I915_WRITE(reg, pipestat);
357 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800358}
359
360void
361i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
362{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200363 u32 reg = PIPESTAT(pipe);
364 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800365
Daniel Vetterb79480b2013-06-27 17:52:10 +0200366 assert_spin_locked(&dev_priv->irq_lock);
367
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200368 if ((pipestat & mask) == 0)
369 return;
370
371 pipestat &= ~mask;
372 I915_WRITE(reg, pipestat);
373 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800374}
375
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000376/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300377 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000378 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300379static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000380{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000381 drm_i915_private_t *dev_priv = dev->dev_private;
382 unsigned long irqflags;
383
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300384 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
385 return;
386
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000387 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000388
Jani Nikulaf8987802013-04-29 13:02:53 +0300389 i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
390 if (INTEL_INFO(dev)->gen >= 4)
391 i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000392
393 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000394}
395
396/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700397 * i915_pipe_enabled - check if a pipe is enabled
398 * @dev: DRM device
399 * @pipe: pipe to check
400 *
401 * Reading certain registers when the pipe is disabled can hang the chip.
402 * Use this routine to make sure the PLL is running and the pipe is active
403 * before reading such registers if unsure.
404 */
405static int
406i915_pipe_enabled(struct drm_device *dev, int pipe)
407{
408 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200409
Daniel Vettera01025a2013-05-22 00:50:23 +0200410 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
411 /* Locking is horribly broken here, but whatever. */
412 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300414
Daniel Vettera01025a2013-05-22 00:50:23 +0200415 return intel_crtc->active;
416 } else {
417 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
418 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700419}
420
Keith Packard42f52ef2008-10-18 19:39:29 -0700421/* Called from drm generic code, passed a 'crtc', which
422 * we use as a pipe index
423 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700424static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700425{
426 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
427 unsigned long high_frame;
428 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100429 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700430
431 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800432 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800433 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700434 return 0;
435 }
436
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800437 high_frame = PIPEFRAME(pipe);
438 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100439
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700440 /*
441 * High & low register fields aren't synchronized, so make sure
442 * we get a low value that's stable across two reads of the high
443 * register.
444 */
445 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100446 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
447 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
448 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700449 } while (high1 != high2);
450
Chris Wilson5eddb702010-09-11 13:48:45 +0100451 high1 >>= PIPE_FRAME_HIGH_SHIFT;
452 low >>= PIPE_FRAME_LOW_SHIFT;
453 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700454}
455
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700456static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800457{
458 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800459 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800460
461 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800462 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800463 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800464 return 0;
465 }
466
467 return I915_READ(reg);
468}
469
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700470static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100471 int *vpos, int *hpos)
472{
473 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
474 u32 vbl = 0, position = 0;
475 int vbl_start, vbl_end, htotal, vtotal;
476 bool in_vbl = true;
477 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200478 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
479 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100480
481 if (!i915_pipe_enabled(dev, pipe)) {
482 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800483 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100484 return 0;
485 }
486
487 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200488 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100489
490 if (INTEL_INFO(dev)->gen >= 4) {
491 /* No obvious pixelcount register. Only query vertical
492 * scanout position from Display scan line register.
493 */
494 position = I915_READ(PIPEDSL(pipe));
495
496 /* Decode into vertical scanout position. Don't have
497 * horizontal scanout position.
498 */
499 *vpos = position & 0x1fff;
500 *hpos = 0;
501 } else {
502 /* Have access to pixelcount since start of frame.
503 * We can split this into vertical and horizontal
504 * scanout position.
505 */
506 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
507
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200508 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100509 *vpos = position / htotal;
510 *hpos = position - (*vpos * htotal);
511 }
512
513 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200514 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100515
516 /* Test position against vblank region. */
517 vbl_start = vbl & 0x1fff;
518 vbl_end = (vbl >> 16) & 0x1fff;
519
520 if ((*vpos < vbl_start) || (*vpos > vbl_end))
521 in_vbl = false;
522
523 /* Inside "upper part" of vblank area? Apply corrective offset: */
524 if (in_vbl && (*vpos >= vbl_start))
525 *vpos = *vpos - vtotal;
526
527 /* Readouts valid? */
528 if (vbl > 0)
529 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
530
531 /* In vblank? */
532 if (in_vbl)
533 ret |= DRM_SCANOUTPOS_INVBL;
534
535 return ret;
536}
537
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700538static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100539 int *max_error,
540 struct timeval *vblank_time,
541 unsigned flags)
542{
Chris Wilson4041b852011-01-22 10:07:56 +0000543 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100544
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700545 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000546 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100547 return -EINVAL;
548 }
549
550 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000551 crtc = intel_get_crtc_for_pipe(dev, pipe);
552 if (crtc == NULL) {
553 DRM_ERROR("Invalid crtc %d\n", pipe);
554 return -EINVAL;
555 }
556
557 if (!crtc->enabled) {
558 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
559 return -EBUSY;
560 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100561
562 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000563 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
564 vblank_time, flags,
565 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100566}
567
Egbert Eich321a1b32013-04-11 16:00:26 +0200568static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
569{
570 enum drm_connector_status old_status;
571
572 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
573 old_status = connector->status;
574
575 connector->status = connector->funcs->detect(connector, false);
576 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
577 connector->base.id,
578 drm_get_connector_name(connector),
579 old_status, connector->status);
580 return (old_status != connector->status);
581}
582
Jesse Barnes5ca58282009-03-31 14:11:15 -0700583/*
584 * Handle hotplug events outside the interrupt handler proper.
585 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200586#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
587
Jesse Barnes5ca58282009-03-31 14:11:15 -0700588static void i915_hotplug_work_func(struct work_struct *work)
589{
590 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
591 hotplug_work);
592 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700593 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200594 struct intel_connector *intel_connector;
595 struct intel_encoder *intel_encoder;
596 struct drm_connector *connector;
597 unsigned long irqflags;
598 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200599 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200600 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700601
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100602 /* HPD irq before everything is fully set up. */
603 if (!dev_priv->enable_hotplug_processing)
604 return;
605
Keith Packarda65e34c2011-07-25 10:04:56 -0700606 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800607 DRM_DEBUG_KMS("running encoder hotplug functions\n");
608
Egbert Eichcd569ae2013-04-16 13:36:57 +0200609 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +0200610
611 hpd_event_bits = dev_priv->hpd_event_bits;
612 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200613 list_for_each_entry(connector, &mode_config->connector_list, head) {
614 intel_connector = to_intel_connector(connector);
615 intel_encoder = intel_connector->encoder;
616 if (intel_encoder->hpd_pin > HPD_NONE &&
617 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
618 connector->polled == DRM_CONNECTOR_POLL_HPD) {
619 DRM_INFO("HPD interrupt storm detected on connector %s: "
620 "switching from hotplug detection to polling\n",
621 drm_get_connector_name(connector));
622 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
623 connector->polled = DRM_CONNECTOR_POLL_CONNECT
624 | DRM_CONNECTOR_POLL_DISCONNECT;
625 hpd_disabled = true;
626 }
Egbert Eich142e2392013-04-11 15:57:57 +0200627 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
628 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
629 drm_get_connector_name(connector), intel_encoder->hpd_pin);
630 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200631 }
632 /* if there were no outputs to poll, poll was disabled,
633 * therefore make sure it's enabled when disabling HPD on
634 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200635 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200636 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +0200637 mod_timer(&dev_priv->hotplug_reenable_timer,
638 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
639 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200640
641 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
642
Egbert Eich321a1b32013-04-11 16:00:26 +0200643 list_for_each_entry(connector, &mode_config->connector_list, head) {
644 intel_connector = to_intel_connector(connector);
645 intel_encoder = intel_connector->encoder;
646 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
647 if (intel_encoder->hot_plug)
648 intel_encoder->hot_plug(intel_encoder);
649 if (intel_hpd_irq_event(dev, connector))
650 changed = true;
651 }
652 }
Keith Packard40ee3382011-07-28 15:31:19 -0700653 mutex_unlock(&mode_config->mutex);
654
Egbert Eich321a1b32013-04-11 16:00:26 +0200655 if (changed)
656 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700657}
658
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200659static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800660{
661 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000662 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200663 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200664
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200665 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800666
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200667 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
668
Daniel Vetter20e4d402012-08-08 23:35:39 +0200669 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200670
Jesse Barnes7648fa92010-05-20 14:28:11 -0700671 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000672 busy_up = I915_READ(RCPREVBSYTUPAVG);
673 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800674 max_avg = I915_READ(RCBMAXAVG);
675 min_avg = I915_READ(RCBMINAVG);
676
677 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000678 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200679 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
680 new_delay = dev_priv->ips.cur_delay - 1;
681 if (new_delay < dev_priv->ips.max_delay)
682 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000683 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200684 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
685 new_delay = dev_priv->ips.cur_delay + 1;
686 if (new_delay > dev_priv->ips.min_delay)
687 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800688 }
689
Jesse Barnes7648fa92010-05-20 14:28:11 -0700690 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200691 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800692
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200693 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200694
Jesse Barnesf97108d2010-01-29 11:27:07 -0800695 return;
696}
697
Chris Wilson549f7362010-10-19 11:19:32 +0100698static void notify_ring(struct drm_device *dev,
699 struct intel_ring_buffer *ring)
700{
Chris Wilson475553d2011-01-20 09:52:56 +0000701 if (ring->obj == NULL)
702 return;
703
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100704 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000705
Chris Wilson549f7362010-10-19 11:19:32 +0100706 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +0300707 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100708}
709
Ben Widawsky4912d042011-04-25 11:25:20 -0700710static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800711{
Ben Widawsky4912d042011-04-25 11:25:20 -0700712 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200713 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700714 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100715 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800716
Daniel Vetter59cdb632013-07-04 23:35:28 +0200717 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200718 pm_iir = dev_priv->rps.pm_iir;
719 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700720 pm_imr = I915_READ(GEN6_PMIMR);
Ben Widawsky48484052013-05-28 19:22:27 -0700721 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
722 I915_WRITE(GEN6_PMIMR, pm_imr & ~GEN6_PM_RPS_EVENTS);
Daniel Vetter59cdb632013-07-04 23:35:28 +0200723 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700724
Ben Widawsky48484052013-05-28 19:22:27 -0700725 if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800726 return;
727
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700728 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100729
Ville Syrjälä74250342013-06-25 21:38:11 +0300730 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200731 new_delay = dev_priv->rps.cur_delay + 1;
Ville Syrjälä74250342013-06-25 21:38:11 +0300732
733 /*
734 * For better performance, jump directly
735 * to RPe if we're below it.
736 */
737 if (IS_VALLEYVIEW(dev_priv->dev) &&
738 dev_priv->rps.cur_delay < dev_priv->rps.rpe_delay)
739 new_delay = dev_priv->rps.rpe_delay;
740 } else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200741 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800742
Ben Widawsky79249632012-09-07 19:43:42 -0700743 /* sysfs frequency interfaces may have snuck in while servicing the
744 * interrupt
745 */
Ville Syrjäläd8289c92013-06-25 19:21:05 +0300746 if (new_delay >= dev_priv->rps.min_delay &&
747 new_delay <= dev_priv->rps.max_delay) {
Jesse Barnes0a073b82013-04-17 15:54:58 -0700748 if (IS_VALLEYVIEW(dev_priv->dev))
749 valleyview_set_rps(dev_priv->dev, new_delay);
750 else
751 gen6_set_rps(dev_priv->dev, new_delay);
Ben Widawsky79249632012-09-07 19:43:42 -0700752 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800753
Jesse Barnes52ceb902013-04-23 10:09:26 -0700754 if (IS_VALLEYVIEW(dev_priv->dev)) {
755 /*
756 * On VLV, when we enter RC6 we may not be at the minimum
757 * voltage level, so arm a timer to check. It should only
758 * fire when there's activity or once after we've entered
759 * RC6, and then won't be re-armed until the next RPS interrupt.
760 */
761 mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
762 msecs_to_jiffies(100));
763 }
764
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700765 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800766}
767
Ben Widawskye3689192012-05-25 16:56:22 -0700768
769/**
770 * ivybridge_parity_work - Workqueue called when a parity error interrupt
771 * occurred.
772 * @work: workqueue struct
773 *
774 * Doesn't actually do anything except notify userspace. As a consequence of
775 * this event, userspace should try to remap the bad rows since statistically
776 * it is likely the same row is more likely to go bad again.
777 */
778static void ivybridge_parity_work(struct work_struct *work)
779{
780 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100781 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700782 u32 error_status, row, bank, subbank;
783 char *parity_event[5];
784 uint32_t misccpctl;
785 unsigned long flags;
786
787 /* We must turn off DOP level clock gating to access the L3 registers.
788 * In order to prevent a get/put style interface, acquire struct mutex
789 * any time we access those registers.
790 */
791 mutex_lock(&dev_priv->dev->struct_mutex);
792
793 misccpctl = I915_READ(GEN7_MISCCPCTL);
794 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
795 POSTING_READ(GEN7_MISCCPCTL);
796
797 error_status = I915_READ(GEN7_L3CDERRST1);
798 row = GEN7_PARITY_ERROR_ROW(error_status);
799 bank = GEN7_PARITY_ERROR_BANK(error_status);
800 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
801
802 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
803 GEN7_L3CDERRST1_ENABLE);
804 POSTING_READ(GEN7_L3CDERRST1);
805
806 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
807
808 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskycc609d52013-05-28 19:22:29 -0700809 dev_priv->gt_irq_mask &= ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Ben Widawskye3689192012-05-25 16:56:22 -0700810 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
811 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
812
813 mutex_unlock(&dev_priv->dev->struct_mutex);
814
815 parity_event[0] = "L3_PARITY_ERROR=1";
816 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
817 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
818 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
819 parity_event[4] = NULL;
820
821 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
822 KOBJ_CHANGE, parity_event);
823
824 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
825 row, bank, subbank);
826
827 kfree(parity_event[3]);
828 kfree(parity_event[2]);
829 kfree(parity_event[1]);
830}
831
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200832static void ivybridge_parity_error_irq_handler(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700833{
834 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -0700835
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700836 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700837 return;
838
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200839 spin_lock(&dev_priv->irq_lock);
Ben Widawskycc609d52013-05-28 19:22:29 -0700840 dev_priv->gt_irq_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Ben Widawskye3689192012-05-25 16:56:22 -0700841 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200842 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -0700843
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100844 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700845}
846
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200847static void snb_gt_irq_handler(struct drm_device *dev,
848 struct drm_i915_private *dev_priv,
849 u32 gt_iir)
850{
851
Ben Widawskycc609d52013-05-28 19:22:29 -0700852 if (gt_iir &
853 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200854 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -0700855 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200856 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -0700857 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200858 notify_ring(dev, &dev_priv->ring[BCS]);
859
Ben Widawskycc609d52013-05-28 19:22:29 -0700860 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
861 GT_BSD_CS_ERROR_INTERRUPT |
862 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200863 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
864 i915_handle_error(dev, false);
865 }
Ben Widawskye3689192012-05-25 16:56:22 -0700866
Ben Widawskycc609d52013-05-28 19:22:29 -0700867 if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200868 ivybridge_parity_error_irq_handler(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200869}
870
Ben Widawskybaf02a12013-05-28 19:22:24 -0700871/* Legacy way of handling PM interrupts */
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200872static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv,
873 u32 pm_iir)
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100874{
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100875 /*
876 * IIR bits should never already be set because IMR should
877 * prevent an interrupt from being shown in IIR. The warning
878 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200879 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100880 * type is not a problem, it displays a problem in the logic.
881 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200882 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100883 */
884
Daniel Vetter59cdb632013-07-04 23:35:28 +0200885 spin_lock(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200886 dev_priv->rps.pm_iir |= pm_iir;
887 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100888 POSTING_READ(GEN6_PMIMR);
Daniel Vetter59cdb632013-07-04 23:35:28 +0200889 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100890
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200891 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100892}
893
Egbert Eichb543fb02013-04-16 13:36:54 +0200894#define HPD_STORM_DETECT_PERIOD 1000
895#define HPD_STORM_THRESHOLD 5
896
Daniel Vetter10a504d2013-06-27 17:52:12 +0200897static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +0200898 u32 hotplug_trigger,
899 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +0200900{
901 drm_i915_private_t *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +0200902 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +0200903 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +0200904
Daniel Vetter91d131d2013-06-27 17:52:14 +0200905 if (!hotplug_trigger)
906 return;
907
Daniel Vetterb5ea2d52013-06-27 17:52:15 +0200908 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +0200909 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +0200910
Egbert Eichb543fb02013-04-16 13:36:54 +0200911 if (!(hpd[i] & hotplug_trigger) ||
912 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
913 continue;
914
Jani Nikulabc5ead8c2013-05-07 15:10:29 +0300915 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +0200916 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
917 dev_priv->hpd_stats[i].hpd_last_jiffies
918 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
919 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
920 dev_priv->hpd_stats[i].hpd_cnt = 0;
921 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
922 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +0200923 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +0200924 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +0200925 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +0200926 } else {
927 dev_priv->hpd_stats[i].hpd_cnt++;
928 }
929 }
930
Daniel Vetter10a504d2013-06-27 17:52:12 +0200931 if (storm_detected)
932 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +0200933 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +0200934
935 queue_work(dev_priv->wq,
936 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +0200937}
938
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100939static void gmbus_irq_handler(struct drm_device *dev)
940{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100941 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
942
Daniel Vetter28c70f12012-12-01 13:53:45 +0100943 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100944}
945
Daniel Vetterce99c252012-12-01 13:53:47 +0100946static void dp_aux_irq_handler(struct drm_device *dev)
947{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100948 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
949
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100950 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100951}
952
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200953/* Unlike gen6_rps_irq_handler() from which this function is originally derived,
Ben Widawskybaf02a12013-05-28 19:22:24 -0700954 * we must be able to deal with other PM interrupts. This is complicated because
955 * of the way in which we use the masks to defer the RPS work (which for
956 * posterity is necessary because of forcewake).
957 */
958static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv,
959 u32 pm_iir)
960{
Daniel Vetter41a05a32013-07-04 23:35:26 +0200961 if (pm_iir & GEN6_PM_RPS_EVENTS) {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200962 spin_lock(&dev_priv->irq_lock);
Daniel Vetter41a05a32013-07-04 23:35:26 +0200963 dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
Ben Widawskybaf02a12013-05-28 19:22:24 -0700964 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
965 /* never want to mask useful interrupts. (also posting read) */
Ben Widawsky48484052013-05-28 19:22:27 -0700966 WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
Daniel Vetter59cdb632013-07-04 23:35:28 +0200967 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +0200968
969 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -0700970 }
Ben Widawskybaf02a12013-05-28 19:22:24 -0700971
Daniel Vetter41a05a32013-07-04 23:35:26 +0200972 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
973 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -0700974
Daniel Vetter41a05a32013-07-04 23:35:26 +0200975 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
976 DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
977 i915_handle_error(dev_priv->dev, false);
Ben Widawsky12638c52013-05-28 19:22:31 -0700978 }
Ben Widawskybaf02a12013-05-28 19:22:24 -0700979}
980
Daniel Vetterff1f5252012-10-02 15:10:55 +0200981static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700982{
983 struct drm_device *dev = (struct drm_device *) arg;
984 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
985 u32 iir, gt_iir, pm_iir;
986 irqreturn_t ret = IRQ_NONE;
987 unsigned long irqflags;
988 int pipe;
989 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700990
991 atomic_inc(&dev_priv->irq_received);
992
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700993 while (true) {
994 iir = I915_READ(VLV_IIR);
995 gt_iir = I915_READ(GTIIR);
996 pm_iir = I915_READ(GEN6_PMIIR);
997
998 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
999 goto out;
1000
1001 ret = IRQ_HANDLED;
1002
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001003 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001004
1005 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1006 for_each_pipe(pipe) {
1007 int reg = PIPESTAT(pipe);
1008 pipe_stats[pipe] = I915_READ(reg);
1009
1010 /*
1011 * Clear the PIPE*STAT regs before the IIR
1012 */
1013 if (pipe_stats[pipe] & 0x8000ffff) {
1014 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1015 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1016 pipe_name(pipe));
1017 I915_WRITE(reg, pipe_stats[pipe]);
1018 }
1019 }
1020 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1021
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001022 for_each_pipe(pipe) {
1023 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1024 drm_handle_vblank(dev, pipe);
1025
1026 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
1027 intel_prepare_page_flip(dev, pipe);
1028 intel_finish_page_flip(dev, pipe);
1029 }
1030 }
1031
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001032 /* Consume port. Then clear IIR or we'll miss events */
1033 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1034 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02001035 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001036
1037 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1038 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001039
1040 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1041
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001042 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1043 I915_READ(PORT_HOTPLUG_STAT);
1044 }
1045
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001046 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1047 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001048
Ben Widawsky48484052013-05-28 19:22:27 -07001049 if (pm_iir & GEN6_PM_RPS_EVENTS)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001050 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001051
1052 I915_WRITE(GTIIR, gt_iir);
1053 I915_WRITE(GEN6_PMIIR, pm_iir);
1054 I915_WRITE(VLV_IIR, iir);
1055 }
1056
1057out:
1058 return ret;
1059}
1060
Adam Jackson23e81d62012-06-06 15:45:44 -04001061static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001062{
1063 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001064 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001065 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001066
Daniel Vetter91d131d2013-06-27 17:52:14 +02001067 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1068
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001069 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1070 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1071 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001072 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001073 port_name(port));
1074 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001075
Daniel Vetterce99c252012-12-01 13:53:47 +01001076 if (pch_iir & SDE_AUX_MASK)
1077 dp_aux_irq_handler(dev);
1078
Jesse Barnes776ad802011-01-04 15:09:39 -08001079 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001080 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001081
1082 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1083 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1084
1085 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1086 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1087
1088 if (pch_iir & SDE_POISON)
1089 DRM_ERROR("PCH poison interrupt\n");
1090
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001091 if (pch_iir & SDE_FDI_MASK)
1092 for_each_pipe(pipe)
1093 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1094 pipe_name(pipe),
1095 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001096
1097 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1098 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1099
1100 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1101 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1102
Jesse Barnes776ad802011-01-04 15:09:39 -08001103 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001104 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1105 false))
1106 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1107
1108 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1109 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1110 false))
1111 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1112}
1113
1114static void ivb_err_int_handler(struct drm_device *dev)
1115{
1116 struct drm_i915_private *dev_priv = dev->dev_private;
1117 u32 err_int = I915_READ(GEN7_ERR_INT);
1118
Paulo Zanonide032bf2013-04-12 17:57:58 -03001119 if (err_int & ERR_INT_POISON)
1120 DRM_ERROR("Poison interrupt\n");
1121
Paulo Zanoni86642812013-04-12 17:57:57 -03001122 if (err_int & ERR_INT_FIFO_UNDERRUN_A)
1123 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1124 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1125
1126 if (err_int & ERR_INT_FIFO_UNDERRUN_B)
1127 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1128 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1129
1130 if (err_int & ERR_INT_FIFO_UNDERRUN_C)
1131 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
1132 DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
1133
1134 I915_WRITE(GEN7_ERR_INT, err_int);
1135}
1136
1137static void cpt_serr_int_handler(struct drm_device *dev)
1138{
1139 struct drm_i915_private *dev_priv = dev->dev_private;
1140 u32 serr_int = I915_READ(SERR_INT);
1141
Paulo Zanonide032bf2013-04-12 17:57:58 -03001142 if (serr_int & SERR_INT_POISON)
1143 DRM_ERROR("PCH poison interrupt\n");
1144
Paulo Zanoni86642812013-04-12 17:57:57 -03001145 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1146 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1147 false))
1148 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1149
1150 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1151 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1152 false))
1153 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1154
1155 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1156 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1157 false))
1158 DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
1159
1160 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001161}
1162
Adam Jackson23e81d62012-06-06 15:45:44 -04001163static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1164{
1165 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1166 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001167 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001168
Daniel Vetter91d131d2013-06-27 17:52:14 +02001169 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1170
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001171 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1172 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1173 SDE_AUDIO_POWER_SHIFT_CPT);
1174 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1175 port_name(port));
1176 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001177
1178 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001179 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001180
1181 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001182 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001183
1184 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1185 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1186
1187 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1188 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1189
1190 if (pch_iir & SDE_FDI_MASK_CPT)
1191 for_each_pipe(pipe)
1192 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1193 pipe_name(pipe),
1194 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001195
1196 if (pch_iir & SDE_ERROR_CPT)
1197 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001198}
1199
Paulo Zanonic008bc62013-07-12 16:35:10 -03001200static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1201{
1202 struct drm_i915_private *dev_priv = dev->dev_private;
1203
1204 if (de_iir & DE_AUX_CHANNEL_A)
1205 dp_aux_irq_handler(dev);
1206
1207 if (de_iir & DE_GSE)
1208 intel_opregion_asle_intr(dev);
1209
1210 if (de_iir & DE_PIPEA_VBLANK)
1211 drm_handle_vblank(dev, 0);
1212
1213 if (de_iir & DE_PIPEB_VBLANK)
1214 drm_handle_vblank(dev, 1);
1215
1216 if (de_iir & DE_POISON)
1217 DRM_ERROR("Poison interrupt\n");
1218
1219 if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
1220 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1221 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1222
1223 if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
1224 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1225 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1226
1227 if (de_iir & DE_PLANEA_FLIP_DONE) {
1228 intel_prepare_page_flip(dev, 0);
1229 intel_finish_page_flip_plane(dev, 0);
1230 }
1231
1232 if (de_iir & DE_PLANEB_FLIP_DONE) {
1233 intel_prepare_page_flip(dev, 1);
1234 intel_finish_page_flip_plane(dev, 1);
1235 }
1236
1237 /* check event from PCH */
1238 if (de_iir & DE_PCH_EVENT) {
1239 u32 pch_iir = I915_READ(SDEIIR);
1240
1241 if (HAS_PCH_CPT(dev))
1242 cpt_irq_handler(dev, pch_iir);
1243 else
1244 ibx_irq_handler(dev, pch_iir);
1245
1246 /* should clear PCH hotplug event before clear CPU irq */
1247 I915_WRITE(SDEIIR, pch_iir);
1248 }
1249
1250 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1251 ironlake_rps_change_irq_handler(dev);
1252}
1253
Daniel Vetterff1f5252012-10-02 15:10:55 +02001254static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001255{
1256 struct drm_device *dev = (struct drm_device *) arg;
1257 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskyab5c6082013-04-05 13:12:41 -07001258 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001259 irqreturn_t ret = IRQ_NONE;
1260 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001261
1262 atomic_inc(&dev_priv->irq_received);
1263
Paulo Zanoni86642812013-04-12 17:57:57 -03001264 /* We get interrupts on unclaimed registers, so check for this before we
1265 * do any I915_{READ,WRITE}. */
1266 if (IS_HASWELL(dev) &&
1267 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
1268 DRM_ERROR("Unclaimed register before interrupt\n");
1269 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
1270 }
1271
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001272 /* disable master interrupt before clearing iir */
1273 de_ier = I915_READ(DEIER);
1274 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +01001275
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001276 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1277 * interrupts will will be stored on its back queue, and then we'll be
1278 * able to process them after we restore SDEIER (as soon as we restore
1279 * it, we'll get an interrupt if SDEIIR still has something to process
1280 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001281 if (!HAS_PCH_NOP(dev)) {
1282 sde_ier = I915_READ(SDEIER);
1283 I915_WRITE(SDEIER, 0);
1284 POSTING_READ(SDEIER);
1285 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001286
Paulo Zanoni86642812013-04-12 17:57:57 -03001287 /* On Haswell, also mask ERR_INT because we don't want to risk
1288 * generating "unclaimed register" interrupts from inside the interrupt
1289 * handler. */
Daniel Vetter4bc9d432013-06-27 13:44:58 +02001290 if (IS_HASWELL(dev)) {
1291 spin_lock(&dev_priv->irq_lock);
Paulo Zanoni86642812013-04-12 17:57:57 -03001292 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02001293 spin_unlock(&dev_priv->irq_lock);
1294 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001295
Chris Wilson0e434062012-05-09 21:45:44 +01001296 gt_iir = I915_READ(GTIIR);
1297 if (gt_iir) {
1298 snb_gt_irq_handler(dev, dev_priv, gt_iir);
1299 I915_WRITE(GTIIR, gt_iir);
1300 ret = IRQ_HANDLED;
1301 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001302
1303 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001304 if (de_iir) {
Paulo Zanoni86642812013-04-12 17:57:57 -03001305 if (de_iir & DE_ERR_INT_IVB)
1306 ivb_err_int_handler(dev);
1307
Daniel Vetterce99c252012-12-01 13:53:47 +01001308 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1309 dp_aux_irq_handler(dev);
1310
Chris Wilson0e434062012-05-09 21:45:44 +01001311 if (de_iir & DE_GSE_IVB)
Jani Nikula81a07802013-04-24 22:18:44 +03001312 intel_opregion_asle_intr(dev);
Chris Wilson0e434062012-05-09 21:45:44 +01001313
1314 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +02001315 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
1316 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +01001317 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
1318 intel_prepare_page_flip(dev, i);
1319 intel_finish_page_flip_plane(dev, i);
1320 }
Chris Wilson0e434062012-05-09 21:45:44 +01001321 }
1322
1323 /* check event from PCH */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001324 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
Chris Wilson0e434062012-05-09 21:45:44 +01001325 u32 pch_iir = I915_READ(SDEIIR);
1326
Adam Jackson23e81d62012-06-06 15:45:44 -04001327 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001328
1329 /* clear PCH hotplug event before clear CPU irq */
1330 I915_WRITE(SDEIIR, pch_iir);
1331 }
1332
1333 I915_WRITE(DEIIR, de_iir);
1334 ret = IRQ_HANDLED;
1335 }
1336
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001337 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001338 if (pm_iir) {
Ben Widawskybaf02a12013-05-28 19:22:24 -07001339 if (IS_HASWELL(dev))
1340 hsw_pm_irq_handler(dev_priv, pm_iir);
Ben Widawsky48484052013-05-28 19:22:27 -07001341 else if (pm_iir & GEN6_PM_RPS_EVENTS)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001342 gen6_rps_irq_handler(dev_priv, pm_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001343 I915_WRITE(GEN6_PMIIR, pm_iir);
1344 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001345 }
1346
Daniel Vetter4bc9d432013-06-27 13:44:58 +02001347 if (IS_HASWELL(dev)) {
1348 spin_lock(&dev_priv->irq_lock);
1349 if (ivb_can_enable_err_int(dev))
1350 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
1351 spin_unlock(&dev_priv->irq_lock);
1352 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001353
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001354 I915_WRITE(DEIER, de_ier);
1355 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001356 if (!HAS_PCH_NOP(dev)) {
1357 I915_WRITE(SDEIER, sde_ier);
1358 POSTING_READ(SDEIER);
1359 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001360
1361 return ret;
1362}
1363
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001364static void ilk_gt_irq_handler(struct drm_device *dev,
1365 struct drm_i915_private *dev_priv,
1366 u32 gt_iir)
1367{
Ben Widawskycc609d52013-05-28 19:22:29 -07001368 if (gt_iir &
1369 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001370 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001371 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001372 notify_ring(dev, &dev_priv->ring[VCS]);
1373}
1374
Daniel Vetterff1f5252012-10-02 15:10:55 +02001375static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001376{
Jesse Barnes46979952011-04-07 13:53:55 -07001377 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001378 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1379 int ret = IRQ_NONE;
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001380 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001381
Jesse Barnes46979952011-04-07 13:53:55 -07001382 atomic_inc(&dev_priv->irq_received);
1383
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001384 /* disable master interrupt before clearing iir */
1385 de_ier = I915_READ(DEIER);
1386 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001387 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001388
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001389 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1390 * interrupts will will be stored on its back queue, and then we'll be
1391 * able to process them after we restore SDEIER (as soon as we restore
1392 * it, we'll get an interrupt if SDEIIR still has something to process
1393 * due to its back queue). */
1394 sde_ier = I915_READ(SDEIER);
1395 I915_WRITE(SDEIER, 0);
1396 POSTING_READ(SDEIER);
1397
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001398 de_iir = I915_READ(DEIIR);
1399 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001400 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001401
Daniel Vetteracd15b62012-11-30 11:24:50 +01001402 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +08001403 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001404
Zou Nan haic7c85102010-01-15 10:29:06 +08001405 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001406
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001407 if (IS_GEN5(dev))
1408 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1409 else
1410 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +08001411
Paulo Zanonic008bc62013-07-12 16:35:10 -03001412 if (de_iir)
1413 ilk_display_irq_handler(dev, de_iir);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001414
Ben Widawsky48484052013-05-28 19:22:27 -07001415 if (IS_GEN6(dev) && pm_iir & GEN6_PM_RPS_EVENTS)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001416 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001417
Zou Nan haic7c85102010-01-15 10:29:06 +08001418 I915_WRITE(GTIIR, gt_iir);
1419 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -07001420 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +08001421
1422done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001423 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001424 POSTING_READ(DEIER);
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001425 I915_WRITE(SDEIER, sde_ier);
1426 POSTING_READ(SDEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001427
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001428 return ret;
1429}
1430
Jesse Barnes8a905232009-07-11 16:48:03 -04001431/**
1432 * i915_error_work_func - do process context error handling work
1433 * @work: work struct
1434 *
1435 * Fire an error uevent so userspace can see that a hang or error
1436 * was detected.
1437 */
1438static void i915_error_work_func(struct work_struct *work)
1439{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001440 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
1441 work);
1442 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
1443 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04001444 struct drm_device *dev = dev_priv->dev;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001445 struct intel_ring_buffer *ring;
Ben Gamarif316a422009-09-14 17:48:46 -04001446 char *error_event[] = { "ERROR=1", NULL };
1447 char *reset_event[] = { "RESET=1", NULL };
1448 char *reset_done_event[] = { "ERROR=0", NULL };
Daniel Vetterf69061b2012-12-06 09:01:42 +01001449 int i, ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04001450
Ben Gamarif316a422009-09-14 17:48:46 -04001451 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04001452
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001453 /*
1454 * Note that there's only one work item which does gpu resets, so we
1455 * need not worry about concurrent gpu resets potentially incrementing
1456 * error->reset_counter twice. We only need to take care of another
1457 * racing irq/hangcheck declaring the gpu dead for a second time. A
1458 * quick check for that is good enough: schedule_work ensures the
1459 * correct ordering between hang detection and this work item, and since
1460 * the reset in-progress bit is only ever set by code outside of this
1461 * work we don't need to worry about any other races.
1462 */
1463 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01001464 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001465 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
1466 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001467
Daniel Vetterf69061b2012-12-06 09:01:42 +01001468 ret = i915_reset(dev);
1469
1470 if (ret == 0) {
1471 /*
1472 * After all the gem state is reset, increment the reset
1473 * counter and wake up everyone waiting for the reset to
1474 * complete.
1475 *
1476 * Since unlock operations are a one-sided barrier only,
1477 * we need to insert a barrier here to order any seqno
1478 * updates before
1479 * the counter increment.
1480 */
1481 smp_mb__before_atomic_inc();
1482 atomic_inc(&dev_priv->gpu_error.reset_counter);
1483
1484 kobject_uevent_env(&dev->primary->kdev.kobj,
1485 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001486 } else {
1487 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -04001488 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001489
Daniel Vetterf69061b2012-12-06 09:01:42 +01001490 for_each_ring(ring, dev_priv, i)
1491 wake_up_all(&ring->irq_queue);
1492
Ville Syrjälä96a02912013-02-18 19:08:49 +02001493 intel_display_handle_reset(dev);
1494
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001495 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -04001496 }
Jesse Barnes8a905232009-07-11 16:48:03 -04001497}
1498
Chris Wilson35aed2e2010-05-27 13:18:12 +01001499static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001500{
1501 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001502 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001503 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001504 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001505
Chris Wilson35aed2e2010-05-27 13:18:12 +01001506 if (!eir)
1507 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001508
Joe Perchesa70491c2012-03-18 13:00:11 -07001509 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001510
Ben Widawskybd9854f2012-08-23 15:18:09 -07001511 i915_get_extra_instdone(dev, instdone);
1512
Jesse Barnes8a905232009-07-11 16:48:03 -04001513 if (IS_G4X(dev)) {
1514 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1515 u32 ipeir = I915_READ(IPEIR_I965);
1516
Joe Perchesa70491c2012-03-18 13:00:11 -07001517 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1518 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001519 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1520 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001521 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001522 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001523 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001524 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001525 }
1526 if (eir & GM45_ERROR_PAGE_TABLE) {
1527 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001528 pr_err("page table error\n");
1529 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001530 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001531 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001532 }
1533 }
1534
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001535 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001536 if (eir & I915_ERROR_PAGE_TABLE) {
1537 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001538 pr_err("page table error\n");
1539 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001540 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001541 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001542 }
1543 }
1544
1545 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001546 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001547 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001548 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001549 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001550 /* pipestat has already been acked */
1551 }
1552 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001553 pr_err("instruction error\n");
1554 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001555 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1556 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001557 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001558 u32 ipeir = I915_READ(IPEIR);
1559
Joe Perchesa70491c2012-03-18 13:00:11 -07001560 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1561 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001562 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001563 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001564 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001565 } else {
1566 u32 ipeir = I915_READ(IPEIR_I965);
1567
Joe Perchesa70491c2012-03-18 13:00:11 -07001568 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1569 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001570 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001571 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001572 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001573 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001574 }
1575 }
1576
1577 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001578 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001579 eir = I915_READ(EIR);
1580 if (eir) {
1581 /*
1582 * some errors might have become stuck,
1583 * mask them.
1584 */
1585 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1586 I915_WRITE(EMR, I915_READ(EMR) | eir);
1587 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1588 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001589}
1590
1591/**
1592 * i915_handle_error - handle an error interrupt
1593 * @dev: drm device
1594 *
1595 * Do some basic checking of regsiter state at error interrupt time and
1596 * dump it to the syslog. Also call i915_capture_error_state() to make
1597 * sure we get a record and make it available in debugfs. Fire a uevent
1598 * so userspace knows something bad happened (should trigger collection
1599 * of a ring dump etc.).
1600 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001601void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001602{
1603 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001604 struct intel_ring_buffer *ring;
1605 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001606
1607 i915_capture_error_state(dev);
1608 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001609
Ben Gamariba1234d2009-09-14 17:48:47 -04001610 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01001611 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1612 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04001613
Ben Gamari11ed50e2009-09-14 17:48:45 -04001614 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001615 * Wakeup waiting processes so that the reset work item
1616 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001617 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001618 for_each_ring(ring, dev_priv, i)
1619 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001620 }
1621
Daniel Vetter99584db2012-11-14 17:14:04 +01001622 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001623}
1624
Ville Syrjälä21ad8332013-02-19 15:16:39 +02001625static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001626{
1627 drm_i915_private_t *dev_priv = dev->dev_private;
1628 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001630 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001631 struct intel_unpin_work *work;
1632 unsigned long flags;
1633 bool stall_detected;
1634
1635 /* Ignore early vblank irqs */
1636 if (intel_crtc == NULL)
1637 return;
1638
1639 spin_lock_irqsave(&dev->event_lock, flags);
1640 work = intel_crtc->unpin_work;
1641
Chris Wilsone7d841c2012-12-03 11:36:30 +00001642 if (work == NULL ||
1643 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1644 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001645 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1646 spin_unlock_irqrestore(&dev->event_lock, flags);
1647 return;
1648 }
1649
1650 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001651 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001652 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001653 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001654 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001655 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001656 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001657 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001658 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001659 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001660 crtc->x * crtc->fb->bits_per_pixel/8);
1661 }
1662
1663 spin_unlock_irqrestore(&dev->event_lock, flags);
1664
1665 if (stall_detected) {
1666 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1667 intel_prepare_page_flip(dev, intel_crtc->plane);
1668 }
1669}
1670
Keith Packard42f52ef2008-10-18 19:39:29 -07001671/* Called from drm generic code, passed 'crtc' which
1672 * we use as a pipe index
1673 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001674static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001675{
1676 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001677 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001678
Chris Wilson5eddb702010-09-11 13:48:45 +01001679 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001680 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001681
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001682 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001683 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001684 i915_enable_pipestat(dev_priv, pipe,
1685 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001686 else
Keith Packard7c463582008-11-04 02:03:27 -08001687 i915_enable_pipestat(dev_priv, pipe,
1688 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001689
1690 /* maintain vblank delivery even in deep C-states */
1691 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001692 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001693 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001694
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001695 return 0;
1696}
1697
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001698static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001699{
1700 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1701 unsigned long irqflags;
1702
1703 if (!i915_pipe_enabled(dev, pipe))
1704 return -EINVAL;
1705
1706 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1707 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001708 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001709 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1710
1711 return 0;
1712}
1713
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001714static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001715{
1716 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1717 unsigned long irqflags;
1718
1719 if (!i915_pipe_enabled(dev, pipe))
1720 return -EINVAL;
1721
1722 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001723 ironlake_enable_display_irq(dev_priv,
1724 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001725 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1726
1727 return 0;
1728}
1729
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001730static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1731{
1732 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1733 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001734 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001735
1736 if (!i915_pipe_enabled(dev, pipe))
1737 return -EINVAL;
1738
1739 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001740 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001741 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001742 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001743 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001744 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001745 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001746 i915_enable_pipestat(dev_priv, pipe,
1747 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001748 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1749
1750 return 0;
1751}
1752
Keith Packard42f52ef2008-10-18 19:39:29 -07001753/* Called from drm generic code, passed 'crtc' which
1754 * we use as a pipe index
1755 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001756static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001757{
1758 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001759 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001760
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001761 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001762 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001763 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001764
Jesse Barnesf796cf82011-04-07 13:58:17 -07001765 i915_disable_pipestat(dev_priv, pipe,
1766 PIPE_VBLANK_INTERRUPT_ENABLE |
1767 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1768 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1769}
1770
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001771static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001772{
1773 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1774 unsigned long irqflags;
1775
1776 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1777 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001778 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001779 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001780}
1781
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001782static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001783{
1784 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1785 unsigned long irqflags;
1786
1787 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001788 ironlake_disable_display_irq(dev_priv,
1789 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001790 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1791}
1792
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001793static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1794{
1795 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1796 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001797 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001798
1799 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001800 i915_disable_pipestat(dev_priv, pipe,
1801 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001802 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001803 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001804 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001805 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001806 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001807 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001808 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1809}
1810
Chris Wilson893eead2010-10-27 14:44:35 +01001811static u32
1812ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001813{
Chris Wilson893eead2010-10-27 14:44:35 +01001814 return list_entry(ring->request_list.prev,
1815 struct drm_i915_gem_request, list)->seqno;
1816}
1817
Chris Wilson9107e9d2013-06-10 11:20:20 +01001818static bool
1819ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01001820{
Chris Wilson9107e9d2013-06-10 11:20:20 +01001821 return (list_empty(&ring->request_list) ||
1822 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04001823}
1824
Chris Wilson6274f212013-06-10 11:20:21 +01001825static struct intel_ring_buffer *
1826semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02001827{
1828 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6274f212013-06-10 11:20:21 +01001829 u32 cmd, ipehr, acthd, acthd_min;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001830
1831 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
1832 if ((ipehr & ~(0x3 << 16)) !=
1833 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
Chris Wilson6274f212013-06-10 11:20:21 +01001834 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001835
1836 /* ACTHD is likely pointing to the dword after the actual command,
1837 * so scan backwards until we find the MBOX.
1838 */
Chris Wilson6274f212013-06-10 11:20:21 +01001839 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001840 acthd_min = max((int)acthd - 3 * 4, 0);
1841 do {
1842 cmd = ioread32(ring->virtual_start + acthd);
1843 if (cmd == ipehr)
1844 break;
1845
1846 acthd -= 4;
1847 if (acthd < acthd_min)
Chris Wilson6274f212013-06-10 11:20:21 +01001848 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02001849 } while (1);
1850
Chris Wilson6274f212013-06-10 11:20:21 +01001851 *seqno = ioread32(ring->virtual_start+acthd+4)+1;
1852 return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
Chris Wilsona24a11e2013-03-14 17:52:05 +02001853}
1854
Chris Wilson6274f212013-06-10 11:20:21 +01001855static int semaphore_passed(struct intel_ring_buffer *ring)
1856{
1857 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1858 struct intel_ring_buffer *signaller;
1859 u32 seqno, ctl;
1860
1861 ring->hangcheck.deadlock = true;
1862
1863 signaller = semaphore_waits_for(ring, &seqno);
1864 if (signaller == NULL || signaller->hangcheck.deadlock)
1865 return -1;
1866
1867 /* cursory check for an unkickable deadlock */
1868 ctl = I915_READ_CTL(signaller);
1869 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
1870 return -1;
1871
1872 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
1873}
1874
1875static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
1876{
1877 struct intel_ring_buffer *ring;
1878 int i;
1879
1880 for_each_ring(ring, dev_priv, i)
1881 ring->hangcheck.deadlock = false;
1882}
1883
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03001884static enum intel_ring_hangcheck_action
1885ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001886{
1887 struct drm_device *dev = ring->dev;
1888 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01001889 u32 tmp;
1890
Chris Wilson6274f212013-06-10 11:20:21 +01001891 if (ring->hangcheck.acthd != acthd)
1892 return active;
1893
Chris Wilson9107e9d2013-06-10 11:20:20 +01001894 if (IS_GEN2(dev))
Chris Wilson6274f212013-06-10 11:20:21 +01001895 return hung;
Chris Wilson9107e9d2013-06-10 11:20:20 +01001896
1897 /* Is the chip hanging on a WAIT_FOR_EVENT?
1898 * If so we can simply poke the RB_WAIT bit
1899 * and break the hang. This should work on
1900 * all but the second generation chipsets.
1901 */
1902 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001903 if (tmp & RING_WAIT) {
1904 DRM_ERROR("Kicking stuck wait on %s\n",
1905 ring->name);
1906 I915_WRITE_CTL(ring, tmp);
Chris Wilson6274f212013-06-10 11:20:21 +01001907 return kick;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001908 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02001909
Chris Wilson6274f212013-06-10 11:20:21 +01001910 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
1911 switch (semaphore_passed(ring)) {
1912 default:
1913 return hung;
1914 case 1:
1915 DRM_ERROR("Kicking stuck semaphore on %s\n",
1916 ring->name);
1917 I915_WRITE_CTL(ring, tmp);
1918 return kick;
1919 case 0:
1920 return wait;
1921 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01001922 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03001923
Chris Wilson6274f212013-06-10 11:20:21 +01001924 return hung;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03001925}
1926
Ben Gamarif65d9422009-09-14 17:48:44 -04001927/**
1928 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001929 * batchbuffers in a long time. We keep track per ring seqno progress and
1930 * if there are no progress, hangcheck score for that ring is increased.
1931 * Further, acthd is inspected to see if the ring is stuck. On stuck case
1932 * we kick the ring. If we see no progress on three subsequent calls
1933 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04001934 */
1935void i915_hangcheck_elapsed(unsigned long data)
1936{
1937 struct drm_device *dev = (struct drm_device *)data;
1938 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001939 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01001940 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001941 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01001942 bool stuck[I915_NUM_RINGS] = { 0 };
1943#define BUSY 1
1944#define KICK 5
1945#define HUNG 20
1946#define FIRE 30
Chris Wilson893eead2010-10-27 14:44:35 +01001947
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001948 if (!i915_enable_hangcheck)
1949 return;
1950
Chris Wilsonb4519512012-05-11 14:29:30 +01001951 for_each_ring(ring, dev_priv, i) {
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001952 u32 seqno, acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01001953 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01001954
Chris Wilson6274f212013-06-10 11:20:21 +01001955 semaphore_clear_deadlocks(dev_priv);
1956
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001957 seqno = ring->get_seqno(ring, false);
1958 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001959
Chris Wilson9107e9d2013-06-10 11:20:20 +01001960 if (ring->hangcheck.seqno == seqno) {
1961 if (ring_idle(ring, seqno)) {
1962 if (waitqueue_active(&ring->irq_queue)) {
1963 /* Issue a wake-up to catch stuck h/w. */
1964 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1965 ring->name);
1966 wake_up_all(&ring->irq_queue);
1967 ring->hangcheck.score += HUNG;
1968 } else
1969 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03001970 } else {
Chris Wilson9107e9d2013-06-10 11:20:20 +01001971 int score;
1972
Chris Wilson6274f212013-06-10 11:20:21 +01001973 /* We always increment the hangcheck score
1974 * if the ring is busy and still processing
1975 * the same request, so that no single request
1976 * can run indefinitely (such as a chain of
1977 * batches). The only time we do not increment
1978 * the hangcheck score on this ring, if this
1979 * ring is in a legitimate wait for another
1980 * ring. In that case the waiting ring is a
1981 * victim and we want to be sure we catch the
1982 * right culprit. Then every time we do kick
1983 * the ring, add a small increment to the
1984 * score so that we can catch a batch that is
1985 * being repeatedly kicked and so responsible
1986 * for stalling the machine.
1987 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03001988 ring->hangcheck.action = ring_stuck(ring,
1989 acthd);
1990
1991 switch (ring->hangcheck.action) {
Chris Wilson6274f212013-06-10 11:20:21 +01001992 case wait:
1993 score = 0;
1994 break;
1995 case active:
Chris Wilson9107e9d2013-06-10 11:20:20 +01001996 score = BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01001997 break;
1998 case kick:
1999 score = KICK;
2000 break;
2001 case hung:
2002 score = HUNG;
2003 stuck[i] = true;
2004 break;
2005 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002006 ring->hangcheck.score += score;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002007 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002008 } else {
2009 /* Gradually reduce the count so that we catch DoS
2010 * attempts across multiple batches.
2011 */
2012 if (ring->hangcheck.score > 0)
2013 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002014 }
2015
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002016 ring->hangcheck.seqno = seqno;
2017 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002018 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002019 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002020
Mika Kuoppala92cab732013-05-24 17:16:07 +03002021 for_each_ring(ring, dev_priv, i) {
Chris Wilson9107e9d2013-06-10 11:20:20 +01002022 if (ring->hangcheck.score > FIRE) {
Ben Widawskyacd78c12013-06-13 21:33:33 -07002023 DRM_ERROR("%s on %s\n",
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002024 stuck[i] ? "stuck" : "no progress",
Chris Wilsona43adf02013-06-10 11:20:22 +01002025 ring->name);
2026 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002027 }
2028 }
2029
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002030 if (rings_hung)
2031 return i915_handle_error(dev, true);
Ben Gamarif65d9422009-09-14 17:48:44 -04002032
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002033 if (busy_count)
2034 /* Reset timer case chip hangs without another request
2035 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002036 i915_queue_hangcheck(dev);
2037}
2038
2039void i915_queue_hangcheck(struct drm_device *dev)
2040{
2041 struct drm_i915_private *dev_priv = dev->dev_private;
2042 if (!i915_enable_hangcheck)
2043 return;
2044
2045 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2046 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002047}
2048
Paulo Zanoni91738a92013-06-05 14:21:51 -03002049static void ibx_irq_preinstall(struct drm_device *dev)
2050{
2051 struct drm_i915_private *dev_priv = dev->dev_private;
2052
2053 if (HAS_PCH_NOP(dev))
2054 return;
2055
2056 /* south display irq */
2057 I915_WRITE(SDEIMR, 0xffffffff);
2058 /*
2059 * SDEIER is also touched by the interrupt handler to work around missed
2060 * PCH interrupts. Hence we can't update it after the interrupt handler
2061 * is enabled - instead we unconditionally enable all PCH interrupt
2062 * sources here, but then only unmask them as needed with SDEIMR.
2063 */
2064 I915_WRITE(SDEIER, 0xffffffff);
2065 POSTING_READ(SDEIER);
2066}
2067
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002068static void gen5_gt_irq_preinstall(struct drm_device *dev)
2069{
2070 struct drm_i915_private *dev_priv = dev->dev_private;
2071
2072 /* and GT */
2073 I915_WRITE(GTIMR, 0xffffffff);
2074 I915_WRITE(GTIER, 0x0);
2075 POSTING_READ(GTIER);
2076
2077 if (INTEL_INFO(dev)->gen >= 6) {
2078 /* and PM */
2079 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2080 I915_WRITE(GEN6_PMIER, 0x0);
2081 POSTING_READ(GEN6_PMIER);
2082 }
2083}
2084
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085/* drm_dma.h hooks
2086*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002087static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002088{
2089 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2090
Jesse Barnes46979952011-04-07 13:53:55 -07002091 atomic_set(&dev_priv->irq_received, 0);
2092
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002093 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002094
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002095 I915_WRITE(DEIMR, 0xffffffff);
2096 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002097 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002098
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002099 gen5_gt_irq_preinstall(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002100
Paulo Zanoni91738a92013-06-05 14:21:51 -03002101 ibx_irq_preinstall(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002102}
2103
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002104static void valleyview_irq_preinstall(struct drm_device *dev)
2105{
2106 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2107 int pipe;
2108
2109 atomic_set(&dev_priv->irq_received, 0);
2110
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002111 /* VLV magic */
2112 I915_WRITE(VLV_IMR, 0);
2113 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2114 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2115 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2116
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002117 /* and GT */
2118 I915_WRITE(GTIIR, I915_READ(GTIIR));
2119 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002120
2121 gen5_gt_irq_preinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002122
2123 I915_WRITE(DPINVGTT, 0xff);
2124
2125 I915_WRITE(PORT_HOTPLUG_EN, 0);
2126 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2127 for_each_pipe(pipe)
2128 I915_WRITE(PIPESTAT(pipe), 0xffff);
2129 I915_WRITE(VLV_IIR, 0xffffffff);
2130 I915_WRITE(VLV_IMR, 0xffffffff);
2131 I915_WRITE(VLV_IER, 0x0);
2132 POSTING_READ(VLV_IER);
2133}
2134
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002135static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002136{
2137 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002138 struct drm_mode_config *mode_config = &dev->mode_config;
2139 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02002140 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07002141
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002142 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002143 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002144 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002145 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002146 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002147 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002148 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002149 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002150 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002151 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002152 }
2153
Daniel Vetterfee884e2013-07-04 23:35:21 +02002154 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002155
2156 /*
2157 * Enable digital hotplug on the PCH, and configure the DP short pulse
2158 * duration to 2ms (which is the minimum in the Display Port spec)
2159 *
2160 * This register is the same on all known PCH chips.
2161 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002162 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2163 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2164 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2165 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2166 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2167 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2168}
2169
Paulo Zanonid46da432013-02-08 17:35:15 -02002170static void ibx_irq_postinstall(struct drm_device *dev)
2171{
2172 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002173 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002174
Daniel Vetter692a04c2013-05-29 21:43:05 +02002175 if (HAS_PCH_NOP(dev))
2176 return;
2177
Paulo Zanoni86642812013-04-12 17:57:57 -03002178 if (HAS_PCH_IBX(dev)) {
2179 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002180 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
Paulo Zanoni86642812013-04-12 17:57:57 -03002181 } else {
2182 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2183
2184 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2185 }
Ben Widawskyab5c6082013-04-05 13:12:41 -07002186
Paulo Zanonid46da432013-02-08 17:35:15 -02002187 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2188 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002189}
2190
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002191static void gen5_gt_irq_postinstall(struct drm_device *dev)
2192{
2193 struct drm_i915_private *dev_priv = dev->dev_private;
2194 u32 pm_irqs, gt_irqs;
2195
2196 pm_irqs = gt_irqs = 0;
2197
2198 dev_priv->gt_irq_mask = ~0;
2199 if (HAS_L3_GPU_CACHE(dev)) {
2200 /* L3 parity interrupt is always unmasked. */
2201 dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2202 gt_irqs |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2203 }
2204
2205 gt_irqs |= GT_RENDER_USER_INTERRUPT;
2206 if (IS_GEN5(dev)) {
2207 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2208 ILK_BSD_USER_INTERRUPT;
2209 } else {
2210 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
2211 }
2212
2213 I915_WRITE(GTIIR, I915_READ(GTIIR));
2214 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2215 I915_WRITE(GTIER, gt_irqs);
2216 POSTING_READ(GTIER);
2217
2218 if (INTEL_INFO(dev)->gen >= 6) {
2219 pm_irqs |= GEN6_PM_RPS_EVENTS;
2220
2221 if (HAS_VEBOX(dev))
2222 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
2223
2224 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
2225 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2226 I915_WRITE(GEN6_PMIER, pm_irqs);
2227 POSTING_READ(GEN6_PMIER);
2228 }
2229}
2230
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002231static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002232{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002233 unsigned long irqflags;
2234
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002235 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2236 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08002237 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01002238 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Paulo Zanoni86642812013-04-12 17:57:57 -03002239 DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002240 DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002241
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002242 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002243
2244 /* should always can generate irq */
2245 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002246 I915_WRITE(DEIMR, dev_priv->irq_mask);
Daniel Vetter6005ce42013-06-27 13:44:59 +02002247 I915_WRITE(DEIER, display_mask |
2248 DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002249 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002250
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002251 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002252
Paulo Zanonid46da432013-02-08 17:35:15 -02002253 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002254
Jesse Barnesf97108d2010-01-29 11:27:07 -08002255 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02002256 /* Enable PCU event interrupts
2257 *
2258 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002259 * setup is guaranteed to run in single-threaded context. But we
2260 * need it to make the assert_spin_locked happy. */
2261 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002262 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002263 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002264 }
2265
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002266 return 0;
2267}
2268
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002269static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002270{
2271 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2272 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01002273 u32 display_mask =
2274 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2275 DE_PLANEC_FLIP_DONE_IVB |
2276 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01002277 DE_PLANEA_FLIP_DONE_IVB |
Paulo Zanoni86642812013-04-12 17:57:57 -03002278 DE_AUX_CHANNEL_A_IVB |
2279 DE_ERR_INT_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002280
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002281 dev_priv->irq_mask = ~display_mask;
2282
2283 /* should always can generate irq */
Paulo Zanoni86642812013-04-12 17:57:57 -03002284 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002285 I915_WRITE(DEIIR, I915_READ(DEIIR));
2286 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01002287 I915_WRITE(DEIER,
2288 display_mask |
2289 DE_PIPEC_VBLANK_IVB |
2290 DE_PIPEB_VBLANK_IVB |
2291 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002292 POSTING_READ(DEIER);
2293
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002294 gen5_gt_irq_postinstall(dev);
Ben Widawskyeda63ff2013-05-28 19:22:26 -07002295
Paulo Zanonid46da432013-02-08 17:35:15 -02002296 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002297
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002298 return 0;
2299}
2300
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002301static int valleyview_irq_postinstall(struct drm_device *dev)
2302{
2303 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002304 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002305 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Daniel Vetterb79480b2013-06-27 17:52:10 +02002306 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002307
2308 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002309 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2310 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2311 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002312 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2313
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002314 /*
2315 *Leave vblank interrupts masked initially. enable/disable will
2316 * toggle them based on usage.
2317 */
2318 dev_priv->irq_mask = (~enable_mask) |
2319 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2320 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002321
Daniel Vetter20afbda2012-12-11 14:05:07 +01002322 I915_WRITE(PORT_HOTPLUG_EN, 0);
2323 POSTING_READ(PORT_HOTPLUG_EN);
2324
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002325 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2326 I915_WRITE(VLV_IER, enable_mask);
2327 I915_WRITE(VLV_IIR, 0xffffffff);
2328 I915_WRITE(PIPESTAT(0), 0xffff);
2329 I915_WRITE(PIPESTAT(1), 0xffff);
2330 POSTING_READ(VLV_IER);
2331
Daniel Vetterb79480b2013-06-27 17:52:10 +02002332 /* Interrupt setup is already guaranteed to be single-threaded, this is
2333 * just to make the assert_spin_locked check happy. */
2334 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002335 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002336 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002337 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
Daniel Vetterb79480b2013-06-27 17:52:10 +02002338 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002339
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002340 I915_WRITE(VLV_IIR, 0xffffffff);
2341 I915_WRITE(VLV_IIR, 0xffffffff);
2342
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02002343 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002344
2345 /* ack & enable invalid PTE error interrupts */
2346#if 0 /* FIXME: add support to irq handler for checking these bits */
2347 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2348 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2349#endif
2350
2351 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002352
2353 return 0;
2354}
2355
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002356static void valleyview_irq_uninstall(struct drm_device *dev)
2357{
2358 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2359 int pipe;
2360
2361 if (!dev_priv)
2362 return;
2363
Egbert Eichac4c16c2013-04-16 13:36:58 +02002364 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2365
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002366 for_each_pipe(pipe)
2367 I915_WRITE(PIPESTAT(pipe), 0xffff);
2368
2369 I915_WRITE(HWSTAM, 0xffffffff);
2370 I915_WRITE(PORT_HOTPLUG_EN, 0);
2371 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2372 for_each_pipe(pipe)
2373 I915_WRITE(PIPESTAT(pipe), 0xffff);
2374 I915_WRITE(VLV_IIR, 0xffffffff);
2375 I915_WRITE(VLV_IMR, 0xffffffff);
2376 I915_WRITE(VLV_IER, 0x0);
2377 POSTING_READ(VLV_IER);
2378}
2379
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002380static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002381{
2382 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002383
2384 if (!dev_priv)
2385 return;
2386
Egbert Eichac4c16c2013-04-16 13:36:58 +02002387 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2388
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002389 I915_WRITE(HWSTAM, 0xffffffff);
2390
2391 I915_WRITE(DEIMR, 0xffffffff);
2392 I915_WRITE(DEIER, 0x0);
2393 I915_WRITE(DEIIR, I915_READ(DEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002394 if (IS_GEN7(dev))
2395 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002396
2397 I915_WRITE(GTIMR, 0xffffffff);
2398 I915_WRITE(GTIER, 0x0);
2399 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002400
Ben Widawskyab5c6082013-04-05 13:12:41 -07002401 if (HAS_PCH_NOP(dev))
2402 return;
2403
Keith Packard192aac1f2011-09-20 10:12:44 -07002404 I915_WRITE(SDEIMR, 0xffffffff);
2405 I915_WRITE(SDEIER, 0x0);
2406 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002407 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2408 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002409}
2410
Chris Wilsonc2798b12012-04-22 21:13:57 +01002411static void i8xx_irq_preinstall(struct drm_device * dev)
2412{
2413 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2414 int pipe;
2415
2416 atomic_set(&dev_priv->irq_received, 0);
2417
2418 for_each_pipe(pipe)
2419 I915_WRITE(PIPESTAT(pipe), 0);
2420 I915_WRITE16(IMR, 0xffff);
2421 I915_WRITE16(IER, 0x0);
2422 POSTING_READ16(IER);
2423}
2424
2425static int i8xx_irq_postinstall(struct drm_device *dev)
2426{
2427 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2428
Chris Wilsonc2798b12012-04-22 21:13:57 +01002429 I915_WRITE16(EMR,
2430 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2431
2432 /* Unmask the interrupts that we always want on. */
2433 dev_priv->irq_mask =
2434 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2435 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2436 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2437 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2438 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2439 I915_WRITE16(IMR, dev_priv->irq_mask);
2440
2441 I915_WRITE16(IER,
2442 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2443 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2444 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2445 I915_USER_INTERRUPT);
2446 POSTING_READ16(IER);
2447
2448 return 0;
2449}
2450
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002451/*
2452 * Returns true when a page flip has completed.
2453 */
2454static bool i8xx_handle_vblank(struct drm_device *dev,
2455 int pipe, u16 iir)
2456{
2457 drm_i915_private_t *dev_priv = dev->dev_private;
2458 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2459
2460 if (!drm_handle_vblank(dev, pipe))
2461 return false;
2462
2463 if ((iir & flip_pending) == 0)
2464 return false;
2465
2466 intel_prepare_page_flip(dev, pipe);
2467
2468 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2469 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2470 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2471 * the flip is completed (no longer pending). Since this doesn't raise
2472 * an interrupt per se, we watch for the change at vblank.
2473 */
2474 if (I915_READ16(ISR) & flip_pending)
2475 return false;
2476
2477 intel_finish_page_flip(dev, pipe);
2478
2479 return true;
2480}
2481
Daniel Vetterff1f5252012-10-02 15:10:55 +02002482static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002483{
2484 struct drm_device *dev = (struct drm_device *) arg;
2485 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002486 u16 iir, new_iir;
2487 u32 pipe_stats[2];
2488 unsigned long irqflags;
2489 int irq_received;
2490 int pipe;
2491 u16 flip_mask =
2492 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2493 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2494
2495 atomic_inc(&dev_priv->irq_received);
2496
2497 iir = I915_READ16(IIR);
2498 if (iir == 0)
2499 return IRQ_NONE;
2500
2501 while (iir & ~flip_mask) {
2502 /* Can't rely on pipestat interrupt bit in iir as it might
2503 * have been cleared after the pipestat interrupt was received.
2504 * It doesn't set the bit in iir again, but it still produces
2505 * interrupts (for non-MSI).
2506 */
2507 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2508 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2509 i915_handle_error(dev, false);
2510
2511 for_each_pipe(pipe) {
2512 int reg = PIPESTAT(pipe);
2513 pipe_stats[pipe] = I915_READ(reg);
2514
2515 /*
2516 * Clear the PIPE*STAT regs before the IIR
2517 */
2518 if (pipe_stats[pipe] & 0x8000ffff) {
2519 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2520 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2521 pipe_name(pipe));
2522 I915_WRITE(reg, pipe_stats[pipe]);
2523 irq_received = 1;
2524 }
2525 }
2526 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2527
2528 I915_WRITE16(IIR, iir & ~flip_mask);
2529 new_iir = I915_READ16(IIR); /* Flush posted writes */
2530
Daniel Vetterd05c6172012-04-26 23:28:09 +02002531 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002532
2533 if (iir & I915_USER_INTERRUPT)
2534 notify_ring(dev, &dev_priv->ring[RCS]);
2535
2536 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002537 i8xx_handle_vblank(dev, 0, iir))
2538 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002539
2540 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002541 i8xx_handle_vblank(dev, 1, iir))
2542 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002543
2544 iir = new_iir;
2545 }
2546
2547 return IRQ_HANDLED;
2548}
2549
2550static void i8xx_irq_uninstall(struct drm_device * dev)
2551{
2552 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2553 int pipe;
2554
Chris Wilsonc2798b12012-04-22 21:13:57 +01002555 for_each_pipe(pipe) {
2556 /* Clear enable bits; then clear status bits */
2557 I915_WRITE(PIPESTAT(pipe), 0);
2558 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2559 }
2560 I915_WRITE16(IMR, 0xffff);
2561 I915_WRITE16(IER, 0x0);
2562 I915_WRITE16(IIR, I915_READ16(IIR));
2563}
2564
Chris Wilsona266c7d2012-04-24 22:59:44 +01002565static void i915_irq_preinstall(struct drm_device * dev)
2566{
2567 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2568 int pipe;
2569
2570 atomic_set(&dev_priv->irq_received, 0);
2571
2572 if (I915_HAS_HOTPLUG(dev)) {
2573 I915_WRITE(PORT_HOTPLUG_EN, 0);
2574 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2575 }
2576
Chris Wilson00d98eb2012-04-24 22:59:48 +01002577 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002578 for_each_pipe(pipe)
2579 I915_WRITE(PIPESTAT(pipe), 0);
2580 I915_WRITE(IMR, 0xffffffff);
2581 I915_WRITE(IER, 0x0);
2582 POSTING_READ(IER);
2583}
2584
2585static int i915_irq_postinstall(struct drm_device *dev)
2586{
2587 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002588 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002589
Chris Wilson38bde182012-04-24 22:59:50 +01002590 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2591
2592 /* Unmask the interrupts that we always want on. */
2593 dev_priv->irq_mask =
2594 ~(I915_ASLE_INTERRUPT |
2595 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2596 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2597 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2598 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2599 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2600
2601 enable_mask =
2602 I915_ASLE_INTERRUPT |
2603 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2604 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2605 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2606 I915_USER_INTERRUPT;
2607
Chris Wilsona266c7d2012-04-24 22:59:44 +01002608 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002609 I915_WRITE(PORT_HOTPLUG_EN, 0);
2610 POSTING_READ(PORT_HOTPLUG_EN);
2611
Chris Wilsona266c7d2012-04-24 22:59:44 +01002612 /* Enable in IER... */
2613 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2614 /* and unmask in IMR */
2615 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2616 }
2617
Chris Wilsona266c7d2012-04-24 22:59:44 +01002618 I915_WRITE(IMR, dev_priv->irq_mask);
2619 I915_WRITE(IER, enable_mask);
2620 POSTING_READ(IER);
2621
Jani Nikulaf49e38d2013-04-29 13:02:54 +03002622 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002623
2624 return 0;
2625}
2626
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002627/*
2628 * Returns true when a page flip has completed.
2629 */
2630static bool i915_handle_vblank(struct drm_device *dev,
2631 int plane, int pipe, u32 iir)
2632{
2633 drm_i915_private_t *dev_priv = dev->dev_private;
2634 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
2635
2636 if (!drm_handle_vblank(dev, pipe))
2637 return false;
2638
2639 if ((iir & flip_pending) == 0)
2640 return false;
2641
2642 intel_prepare_page_flip(dev, plane);
2643
2644 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2645 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2646 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2647 * the flip is completed (no longer pending). Since this doesn't raise
2648 * an interrupt per se, we watch for the change at vblank.
2649 */
2650 if (I915_READ(ISR) & flip_pending)
2651 return false;
2652
2653 intel_finish_page_flip(dev, pipe);
2654
2655 return true;
2656}
2657
Daniel Vetterff1f5252012-10-02 15:10:55 +02002658static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002659{
2660 struct drm_device *dev = (struct drm_device *) arg;
2661 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002662 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002663 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002664 u32 flip_mask =
2665 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2666 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01002667 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002668
2669 atomic_inc(&dev_priv->irq_received);
2670
2671 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002672 do {
2673 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002674 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002675
2676 /* Can't rely on pipestat interrupt bit in iir as it might
2677 * have been cleared after the pipestat interrupt was received.
2678 * It doesn't set the bit in iir again, but it still produces
2679 * interrupts (for non-MSI).
2680 */
2681 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2682 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2683 i915_handle_error(dev, false);
2684
2685 for_each_pipe(pipe) {
2686 int reg = PIPESTAT(pipe);
2687 pipe_stats[pipe] = I915_READ(reg);
2688
Chris Wilson38bde182012-04-24 22:59:50 +01002689 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002690 if (pipe_stats[pipe] & 0x8000ffff) {
2691 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2692 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2693 pipe_name(pipe));
2694 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002695 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002696 }
2697 }
2698 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2699
2700 if (!irq_received)
2701 break;
2702
Chris Wilsona266c7d2012-04-24 22:59:44 +01002703 /* Consume port. Then clear IIR or we'll miss events */
2704 if ((I915_HAS_HOTPLUG(dev)) &&
2705 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2706 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02002707 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002708
2709 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2710 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002711
2712 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
2713
Chris Wilsona266c7d2012-04-24 22:59:44 +01002714 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002715 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002716 }
2717
Chris Wilson38bde182012-04-24 22:59:50 +01002718 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002719 new_iir = I915_READ(IIR); /* Flush posted writes */
2720
Chris Wilsona266c7d2012-04-24 22:59:44 +01002721 if (iir & I915_USER_INTERRUPT)
2722 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002723
Chris Wilsona266c7d2012-04-24 22:59:44 +01002724 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002725 int plane = pipe;
2726 if (IS_MOBILE(dev))
2727 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02002728
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002729 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2730 i915_handle_vblank(dev, plane, pipe, iir))
2731 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002732
2733 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2734 blc_event = true;
2735 }
2736
Chris Wilsona266c7d2012-04-24 22:59:44 +01002737 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2738 intel_opregion_asle_intr(dev);
2739
2740 /* With MSI, interrupts are only generated when iir
2741 * transitions from zero to nonzero. If another bit got
2742 * set while we were handling the existing iir bits, then
2743 * we would never get another interrupt.
2744 *
2745 * This is fine on non-MSI as well, as if we hit this path
2746 * we avoid exiting the interrupt handler only to generate
2747 * another one.
2748 *
2749 * Note that for MSI this could cause a stray interrupt report
2750 * if an interrupt landed in the time between writing IIR and
2751 * the posting read. This should be rare enough to never
2752 * trigger the 99% of 100,000 interrupts test for disabling
2753 * stray interrupts.
2754 */
Chris Wilson38bde182012-04-24 22:59:50 +01002755 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002756 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002757 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002758
Daniel Vetterd05c6172012-04-26 23:28:09 +02002759 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002760
Chris Wilsona266c7d2012-04-24 22:59:44 +01002761 return ret;
2762}
2763
2764static void i915_irq_uninstall(struct drm_device * dev)
2765{
2766 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2767 int pipe;
2768
Egbert Eichac4c16c2013-04-16 13:36:58 +02002769 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2770
Chris Wilsona266c7d2012-04-24 22:59:44 +01002771 if (I915_HAS_HOTPLUG(dev)) {
2772 I915_WRITE(PORT_HOTPLUG_EN, 0);
2773 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2774 }
2775
Chris Wilson00d98eb2012-04-24 22:59:48 +01002776 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002777 for_each_pipe(pipe) {
2778 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002779 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002780 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2781 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002782 I915_WRITE(IMR, 0xffffffff);
2783 I915_WRITE(IER, 0x0);
2784
Chris Wilsona266c7d2012-04-24 22:59:44 +01002785 I915_WRITE(IIR, I915_READ(IIR));
2786}
2787
2788static void i965_irq_preinstall(struct drm_device * dev)
2789{
2790 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2791 int pipe;
2792
2793 atomic_set(&dev_priv->irq_received, 0);
2794
Chris Wilsonadca4732012-05-11 18:01:31 +01002795 I915_WRITE(PORT_HOTPLUG_EN, 0);
2796 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002797
2798 I915_WRITE(HWSTAM, 0xeffe);
2799 for_each_pipe(pipe)
2800 I915_WRITE(PIPESTAT(pipe), 0);
2801 I915_WRITE(IMR, 0xffffffff);
2802 I915_WRITE(IER, 0x0);
2803 POSTING_READ(IER);
2804}
2805
2806static int i965_irq_postinstall(struct drm_device *dev)
2807{
2808 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002809 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002810 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02002811 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002812
Chris Wilsona266c7d2012-04-24 22:59:44 +01002813 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002814 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002815 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002816 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2817 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2818 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2819 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2820 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2821
2822 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002823 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2824 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002825 enable_mask |= I915_USER_INTERRUPT;
2826
2827 if (IS_G4X(dev))
2828 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002829
Daniel Vetterb79480b2013-06-27 17:52:10 +02002830 /* Interrupt setup is already guaranteed to be single-threaded, this is
2831 * just to make the assert_spin_locked check happy. */
2832 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002833 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Daniel Vetterb79480b2013-06-27 17:52:10 +02002834 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002835
Chris Wilsona266c7d2012-04-24 22:59:44 +01002836 /*
2837 * Enable some error detection, note the instruction error mask
2838 * bit is reserved, so we leave it masked.
2839 */
2840 if (IS_G4X(dev)) {
2841 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2842 GM45_ERROR_MEM_PRIV |
2843 GM45_ERROR_CP_PRIV |
2844 I915_ERROR_MEMORY_REFRESH);
2845 } else {
2846 error_mask = ~(I915_ERROR_PAGE_TABLE |
2847 I915_ERROR_MEMORY_REFRESH);
2848 }
2849 I915_WRITE(EMR, error_mask);
2850
2851 I915_WRITE(IMR, dev_priv->irq_mask);
2852 I915_WRITE(IER, enable_mask);
2853 POSTING_READ(IER);
2854
Daniel Vetter20afbda2012-12-11 14:05:07 +01002855 I915_WRITE(PORT_HOTPLUG_EN, 0);
2856 POSTING_READ(PORT_HOTPLUG_EN);
2857
Jani Nikulaf49e38d2013-04-29 13:02:54 +03002858 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002859
2860 return 0;
2861}
2862
Egbert Eichbac56d52013-02-25 12:06:51 -05002863static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01002864{
2865 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05002866 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02002867 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002868 u32 hotplug_en;
2869
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02002870 assert_spin_locked(&dev_priv->irq_lock);
2871
Egbert Eichbac56d52013-02-25 12:06:51 -05002872 if (I915_HAS_HOTPLUG(dev)) {
2873 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2874 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
2875 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05002876 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02002877 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2878 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2879 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05002880 /* Programming the CRT detection parameters tends
2881 to generate a spurious hotplug event about three
2882 seconds later. So just do it once.
2883 */
2884 if (IS_G4X(dev))
2885 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01002886 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05002887 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002888
Egbert Eichbac56d52013-02-25 12:06:51 -05002889 /* Ignore TV since it's buggy */
2890 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2891 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002892}
2893
Daniel Vetterff1f5252012-10-02 15:10:55 +02002894static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002895{
2896 struct drm_device *dev = (struct drm_device *) arg;
2897 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002898 u32 iir, new_iir;
2899 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002900 unsigned long irqflags;
2901 int irq_received;
2902 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002903 u32 flip_mask =
2904 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2905 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002906
2907 atomic_inc(&dev_priv->irq_received);
2908
2909 iir = I915_READ(IIR);
2910
Chris Wilsona266c7d2012-04-24 22:59:44 +01002911 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002912 bool blc_event = false;
2913
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002914 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002915
2916 /* Can't rely on pipestat interrupt bit in iir as it might
2917 * have been cleared after the pipestat interrupt was received.
2918 * It doesn't set the bit in iir again, but it still produces
2919 * interrupts (for non-MSI).
2920 */
2921 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2922 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2923 i915_handle_error(dev, false);
2924
2925 for_each_pipe(pipe) {
2926 int reg = PIPESTAT(pipe);
2927 pipe_stats[pipe] = I915_READ(reg);
2928
2929 /*
2930 * Clear the PIPE*STAT regs before the IIR
2931 */
2932 if (pipe_stats[pipe] & 0x8000ffff) {
2933 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2934 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2935 pipe_name(pipe));
2936 I915_WRITE(reg, pipe_stats[pipe]);
2937 irq_received = 1;
2938 }
2939 }
2940 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2941
2942 if (!irq_received)
2943 break;
2944
2945 ret = IRQ_HANDLED;
2946
2947 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002948 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002949 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02002950 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
2951 HOTPLUG_INT_STATUS_G4X :
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002952 HOTPLUG_INT_STATUS_I915);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002953
2954 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2955 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002956
2957 intel_hpd_irq_handler(dev, hotplug_trigger,
2958 IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
2959
Chris Wilsona266c7d2012-04-24 22:59:44 +01002960 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2961 I915_READ(PORT_HOTPLUG_STAT);
2962 }
2963
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002964 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002965 new_iir = I915_READ(IIR); /* Flush posted writes */
2966
Chris Wilsona266c7d2012-04-24 22:59:44 +01002967 if (iir & I915_USER_INTERRUPT)
2968 notify_ring(dev, &dev_priv->ring[RCS]);
2969 if (iir & I915_BSD_USER_INTERRUPT)
2970 notify_ring(dev, &dev_priv->ring[VCS]);
2971
Chris Wilsona266c7d2012-04-24 22:59:44 +01002972 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002973 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002974 i915_handle_vblank(dev, pipe, pipe, iir))
2975 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002976
2977 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2978 blc_event = true;
2979 }
2980
2981
2982 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2983 intel_opregion_asle_intr(dev);
2984
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002985 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2986 gmbus_irq_handler(dev);
2987
Chris Wilsona266c7d2012-04-24 22:59:44 +01002988 /* With MSI, interrupts are only generated when iir
2989 * transitions from zero to nonzero. If another bit got
2990 * set while we were handling the existing iir bits, then
2991 * we would never get another interrupt.
2992 *
2993 * This is fine on non-MSI as well, as if we hit this path
2994 * we avoid exiting the interrupt handler only to generate
2995 * another one.
2996 *
2997 * Note that for MSI this could cause a stray interrupt report
2998 * if an interrupt landed in the time between writing IIR and
2999 * the posting read. This should be rare enough to never
3000 * trigger the 99% of 100,000 interrupts test for disabling
3001 * stray interrupts.
3002 */
3003 iir = new_iir;
3004 }
3005
Daniel Vetterd05c6172012-04-26 23:28:09 +02003006 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003007
Chris Wilsona266c7d2012-04-24 22:59:44 +01003008 return ret;
3009}
3010
3011static void i965_irq_uninstall(struct drm_device * dev)
3012{
3013 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3014 int pipe;
3015
3016 if (!dev_priv)
3017 return;
3018
Egbert Eichac4c16c2013-04-16 13:36:58 +02003019 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3020
Chris Wilsonadca4732012-05-11 18:01:31 +01003021 I915_WRITE(PORT_HOTPLUG_EN, 0);
3022 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003023
3024 I915_WRITE(HWSTAM, 0xffffffff);
3025 for_each_pipe(pipe)
3026 I915_WRITE(PIPESTAT(pipe), 0);
3027 I915_WRITE(IMR, 0xffffffff);
3028 I915_WRITE(IER, 0x0);
3029
3030 for_each_pipe(pipe)
3031 I915_WRITE(PIPESTAT(pipe),
3032 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3033 I915_WRITE(IIR, I915_READ(IIR));
3034}
3035
Egbert Eichac4c16c2013-04-16 13:36:58 +02003036static void i915_reenable_hotplug_timer_func(unsigned long data)
3037{
3038 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3039 struct drm_device *dev = dev_priv->dev;
3040 struct drm_mode_config *mode_config = &dev->mode_config;
3041 unsigned long irqflags;
3042 int i;
3043
3044 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3045 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3046 struct drm_connector *connector;
3047
3048 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3049 continue;
3050
3051 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3052
3053 list_for_each_entry(connector, &mode_config->connector_list, head) {
3054 struct intel_connector *intel_connector = to_intel_connector(connector);
3055
3056 if (intel_connector->encoder->hpd_pin == i) {
3057 if (connector->polled != intel_connector->polled)
3058 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3059 drm_get_connector_name(connector));
3060 connector->polled = intel_connector->polled;
3061 if (!connector->polled)
3062 connector->polled = DRM_CONNECTOR_POLL_HPD;
3063 }
3064 }
3065 }
3066 if (dev_priv->display.hpd_irq_setup)
3067 dev_priv->display.hpd_irq_setup(dev);
3068 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3069}
3070
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003071void intel_irq_init(struct drm_device *dev)
3072{
Chris Wilson8b2e3262012-04-24 22:59:41 +01003073 struct drm_i915_private *dev_priv = dev->dev_private;
3074
3075 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01003076 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003077 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003078 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01003079
Daniel Vetter99584db2012-11-14 17:14:04 +01003080 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3081 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01003082 (unsigned long) dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003083 setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3084 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01003085
Tomas Janousek97a19a22012-12-08 13:48:13 +01003086 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01003087
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003088 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3089 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03003090 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003091 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3092 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3093 }
3094
Keith Packardc3613de2011-08-12 17:05:54 -07003095 if (drm_core_check_feature(dev, DRIVER_MODESET))
3096 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3097 else
3098 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003099 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3100
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003101 if (IS_VALLEYVIEW(dev)) {
3102 dev->driver->irq_handler = valleyview_irq_handler;
3103 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3104 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3105 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3106 dev->driver->enable_vblank = valleyview_enable_vblank;
3107 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05003108 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetter4a06e202012-12-01 13:53:40 +01003109 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Ben Widawsky7d991632013-05-28 19:22:25 -07003110 /* Share uninstall handlers with ILK/SNB */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003111 dev->driver->irq_handler = ivybridge_irq_handler;
Paulo Zanoni31694652013-07-12 16:35:09 -03003112 dev->driver->irq_preinstall = ironlake_irq_preinstall;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003113 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
3114 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3115 dev->driver->enable_vblank = ivybridge_enable_vblank;
3116 dev->driver->disable_vblank = ivybridge_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003117 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003118 } else if (HAS_PCH_SPLIT(dev)) {
3119 dev->driver->irq_handler = ironlake_irq_handler;
3120 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3121 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3122 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3123 dev->driver->enable_vblank = ironlake_enable_vblank;
3124 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003125 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003126 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003127 if (INTEL_INFO(dev)->gen == 2) {
3128 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3129 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3130 dev->driver->irq_handler = i8xx_irq_handler;
3131 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003132 } else if (INTEL_INFO(dev)->gen == 3) {
3133 dev->driver->irq_preinstall = i915_irq_preinstall;
3134 dev->driver->irq_postinstall = i915_irq_postinstall;
3135 dev->driver->irq_uninstall = i915_irq_uninstall;
3136 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003137 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003138 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003139 dev->driver->irq_preinstall = i965_irq_preinstall;
3140 dev->driver->irq_postinstall = i965_irq_postinstall;
3141 dev->driver->irq_uninstall = i965_irq_uninstall;
3142 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05003143 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003144 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003145 dev->driver->enable_vblank = i915_enable_vblank;
3146 dev->driver->disable_vblank = i915_disable_vblank;
3147 }
3148}
Daniel Vetter20afbda2012-12-11 14:05:07 +01003149
3150void intel_hpd_init(struct drm_device *dev)
3151{
3152 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02003153 struct drm_mode_config *mode_config = &dev->mode_config;
3154 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003155 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02003156 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003157
Egbert Eich821450c2013-04-16 13:36:55 +02003158 for (i = 1; i < HPD_NUM_PINS; i++) {
3159 dev_priv->hpd_stats[i].hpd_cnt = 0;
3160 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3161 }
3162 list_for_each_entry(connector, &mode_config->connector_list, head) {
3163 struct intel_connector *intel_connector = to_intel_connector(connector);
3164 connector->polled = intel_connector->polled;
3165 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3166 connector->polled = DRM_CONNECTOR_POLL_HPD;
3167 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003168
3169 /* Interrupt setup is already guaranteed to be single-threaded, this is
3170 * just to make the assert_spin_locked checks happy. */
3171 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003172 if (dev_priv->display.hpd_irq_setup)
3173 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003174 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003175}