blob: 6efe3b0d3e84c01fbd1d1a7b0c317acecb087a5d [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Egbert Eiche5868a32013-02-28 04:17:12 -050039static const u32 hpd_ibx[] = {
40 [HPD_CRT] = SDE_CRT_HOTPLUG,
41 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
45};
46
47static const u32 hpd_cpt[] = {
48 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010049 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050050 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53};
54
55static const u32 hpd_mask_i915[] = {
56 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
57 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62};
63
64static const u32 hpd_status_gen4[] = {
65 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71};
72
73static const u32 hpd_status_i965[] = {
74 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
82static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
83 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Egbert Eichcd569ae2013-04-16 13:36:57 +020091static void ibx_hpd_irq_setup(struct drm_device *dev);
92static void i915_hpd_irq_setup(struct drm_device *dev);
Egbert Eiche5868a32013-02-28 04:17:12 -050093
Zhenyu Wang036a4a72009-06-08 14:40:19 +080094/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010095static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050096ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080097{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000098 if ((dev_priv->irq_mask & mask) != 0) {
99 dev_priv->irq_mask &= ~mask;
100 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000101 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800102 }
103}
104
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300105static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500106ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800107{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108 if ((dev_priv->irq_mask & mask) != mask) {
109 dev_priv->irq_mask |= mask;
110 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000111 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800112 }
113}
114
Paulo Zanoni86642812013-04-12 17:57:57 -0300115static bool ivb_can_enable_err_int(struct drm_device *dev)
116{
117 struct drm_i915_private *dev_priv = dev->dev_private;
118 struct intel_crtc *crtc;
119 enum pipe pipe;
120
121 for_each_pipe(pipe) {
122 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
123
124 if (crtc->cpu_fifo_underrun_disabled)
125 return false;
126 }
127
128 return true;
129}
130
131static bool cpt_can_enable_serr_int(struct drm_device *dev)
132{
133 struct drm_i915_private *dev_priv = dev->dev_private;
134 enum pipe pipe;
135 struct intel_crtc *crtc;
136
137 for_each_pipe(pipe) {
138 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
139
140 if (crtc->pch_fifo_underrun_disabled)
141 return false;
142 }
143
144 return true;
145}
146
147static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
148 enum pipe pipe, bool enable)
149{
150 struct drm_i915_private *dev_priv = dev->dev_private;
151 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
152 DE_PIPEB_FIFO_UNDERRUN;
153
154 if (enable)
155 ironlake_enable_display_irq(dev_priv, bit);
156 else
157 ironlake_disable_display_irq(dev_priv, bit);
158}
159
160static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
161 bool enable)
162{
163 struct drm_i915_private *dev_priv = dev->dev_private;
164
165 if (enable) {
166 if (!ivb_can_enable_err_int(dev))
167 return;
168
169 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN_A |
170 ERR_INT_FIFO_UNDERRUN_B |
171 ERR_INT_FIFO_UNDERRUN_C);
172
173 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
174 } else {
175 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
176 }
177}
178
179static void ibx_set_fifo_underrun_reporting(struct intel_crtc *crtc,
180 bool enable)
181{
182 struct drm_device *dev = crtc->base.dev;
183 struct drm_i915_private *dev_priv = dev->dev_private;
184 uint32_t bit = (crtc->pipe == PIPE_A) ? SDE_TRANSA_FIFO_UNDER :
185 SDE_TRANSB_FIFO_UNDER;
186
187 if (enable)
188 I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~bit);
189 else
190 I915_WRITE(SDEIMR, I915_READ(SDEIMR) | bit);
191
192 POSTING_READ(SDEIMR);
193}
194
195static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
196 enum transcoder pch_transcoder,
197 bool enable)
198{
199 struct drm_i915_private *dev_priv = dev->dev_private;
200
201 if (enable) {
202 if (!cpt_can_enable_serr_int(dev))
203 return;
204
205 I915_WRITE(SERR_INT, SERR_INT_TRANS_A_FIFO_UNDERRUN |
206 SERR_INT_TRANS_B_FIFO_UNDERRUN |
207 SERR_INT_TRANS_C_FIFO_UNDERRUN);
208
209 I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~SDE_ERROR_CPT);
210 } else {
211 I915_WRITE(SDEIMR, I915_READ(SDEIMR) | SDE_ERROR_CPT);
212 }
213
214 POSTING_READ(SDEIMR);
215}
216
217/**
218 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
219 * @dev: drm device
220 * @pipe: pipe
221 * @enable: true if we want to report FIFO underrun errors, false otherwise
222 *
223 * This function makes us disable or enable CPU fifo underruns for a specific
224 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
225 * reporting for one pipe may also disable all the other CPU error interruts for
226 * the other pipes, due to the fact that there's just one interrupt mask/enable
227 * bit for all the pipes.
228 *
229 * Returns the previous state of underrun reporting.
230 */
231bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
232 enum pipe pipe, bool enable)
233{
234 struct drm_i915_private *dev_priv = dev->dev_private;
235 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
237 unsigned long flags;
238 bool ret;
239
240 spin_lock_irqsave(&dev_priv->irq_lock, flags);
241
242 ret = !intel_crtc->cpu_fifo_underrun_disabled;
243
244 if (enable == ret)
245 goto done;
246
247 intel_crtc->cpu_fifo_underrun_disabled = !enable;
248
249 if (IS_GEN5(dev) || IS_GEN6(dev))
250 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
251 else if (IS_GEN7(dev))
252 ivybridge_set_fifo_underrun_reporting(dev, enable);
253
254done:
255 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
256 return ret;
257}
258
259/**
260 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
261 * @dev: drm device
262 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
263 * @enable: true if we want to report FIFO underrun errors, false otherwise
264 *
265 * This function makes us disable or enable PCH fifo underruns for a specific
266 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
267 * underrun reporting for one transcoder may also disable all the other PCH
268 * error interruts for the other transcoders, due to the fact that there's just
269 * one interrupt mask/enable bit for all the transcoders.
270 *
271 * Returns the previous state of underrun reporting.
272 */
273bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
274 enum transcoder pch_transcoder,
275 bool enable)
276{
277 struct drm_i915_private *dev_priv = dev->dev_private;
278 enum pipe p;
279 struct drm_crtc *crtc;
280 struct intel_crtc *intel_crtc;
281 unsigned long flags;
282 bool ret;
283
284 if (HAS_PCH_LPT(dev)) {
285 crtc = NULL;
286 for_each_pipe(p) {
287 struct drm_crtc *c = dev_priv->pipe_to_crtc_mapping[p];
288 if (intel_pipe_has_type(c, INTEL_OUTPUT_ANALOG)) {
289 crtc = c;
290 break;
291 }
292 }
293 if (!crtc) {
294 DRM_ERROR("PCH FIFO underrun, but no CRTC using the PCH found\n");
295 return false;
296 }
297 } else {
298 crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
299 }
300 intel_crtc = to_intel_crtc(crtc);
301
302 spin_lock_irqsave(&dev_priv->irq_lock, flags);
303
304 ret = !intel_crtc->pch_fifo_underrun_disabled;
305
306 if (enable == ret)
307 goto done;
308
309 intel_crtc->pch_fifo_underrun_disabled = !enable;
310
311 if (HAS_PCH_IBX(dev))
312 ibx_set_fifo_underrun_reporting(intel_crtc, enable);
313 else
314 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
315
316done:
317 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
318 return ret;
319}
320
321
Keith Packard7c463582008-11-04 02:03:27 -0800322void
323i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
324{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200325 u32 reg = PIPESTAT(pipe);
326 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800327
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200328 if ((pipestat & mask) == mask)
329 return;
330
331 /* Enable the interrupt, clear any pending status */
332 pipestat |= mask | (mask >> 16);
333 I915_WRITE(reg, pipestat);
334 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800335}
336
337void
338i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
339{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200340 u32 reg = PIPESTAT(pipe);
341 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800342
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200343 if ((pipestat & mask) == 0)
344 return;
345
346 pipestat &= ~mask;
347 I915_WRITE(reg, pipestat);
348 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800349}
350
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000351/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300352 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000353 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300354static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000355{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000356 drm_i915_private_t *dev_priv = dev->dev_private;
357 unsigned long irqflags;
358
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300359 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
360 return;
361
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000362 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000363
Jani Nikulaf8987802013-04-29 13:02:53 +0300364 i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
365 if (INTEL_INFO(dev)->gen >= 4)
366 i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000367
368 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000369}
370
371/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700372 * i915_pipe_enabled - check if a pipe is enabled
373 * @dev: DRM device
374 * @pipe: pipe to check
375 *
376 * Reading certain registers when the pipe is disabled can hang the chip.
377 * Use this routine to make sure the PLL is running and the pipe is active
378 * before reading such registers if unsure.
379 */
380static int
381i915_pipe_enabled(struct drm_device *dev, int pipe)
382{
383 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200384 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
385 pipe);
386
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300387 if (!intel_display_power_enabled(dev,
388 POWER_DOMAIN_TRANSCODER(cpu_transcoder)))
389 return false;
390
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200391 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700392}
393
Keith Packard42f52ef2008-10-18 19:39:29 -0700394/* Called from drm generic code, passed a 'crtc', which
395 * we use as a pipe index
396 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700397static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700398{
399 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
400 unsigned long high_frame;
401 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100402 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700403
404 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800405 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800406 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700407 return 0;
408 }
409
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800410 high_frame = PIPEFRAME(pipe);
411 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100412
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700413 /*
414 * High & low register fields aren't synchronized, so make sure
415 * we get a low value that's stable across two reads of the high
416 * register.
417 */
418 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100419 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
420 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
421 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700422 } while (high1 != high2);
423
Chris Wilson5eddb702010-09-11 13:48:45 +0100424 high1 >>= PIPE_FRAME_HIGH_SHIFT;
425 low >>= PIPE_FRAME_LOW_SHIFT;
426 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700427}
428
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700429static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800430{
431 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800432 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800433
434 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800435 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800436 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800437 return 0;
438 }
439
440 return I915_READ(reg);
441}
442
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700443static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100444 int *vpos, int *hpos)
445{
446 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
447 u32 vbl = 0, position = 0;
448 int vbl_start, vbl_end, htotal, vtotal;
449 bool in_vbl = true;
450 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200451 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
452 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100453
454 if (!i915_pipe_enabled(dev, pipe)) {
455 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800456 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100457 return 0;
458 }
459
460 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200461 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100462
463 if (INTEL_INFO(dev)->gen >= 4) {
464 /* No obvious pixelcount register. Only query vertical
465 * scanout position from Display scan line register.
466 */
467 position = I915_READ(PIPEDSL(pipe));
468
469 /* Decode into vertical scanout position. Don't have
470 * horizontal scanout position.
471 */
472 *vpos = position & 0x1fff;
473 *hpos = 0;
474 } else {
475 /* Have access to pixelcount since start of frame.
476 * We can split this into vertical and horizontal
477 * scanout position.
478 */
479 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
480
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200481 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100482 *vpos = position / htotal;
483 *hpos = position - (*vpos * htotal);
484 }
485
486 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200487 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100488
489 /* Test position against vblank region. */
490 vbl_start = vbl & 0x1fff;
491 vbl_end = (vbl >> 16) & 0x1fff;
492
493 if ((*vpos < vbl_start) || (*vpos > vbl_end))
494 in_vbl = false;
495
496 /* Inside "upper part" of vblank area? Apply corrective offset: */
497 if (in_vbl && (*vpos >= vbl_start))
498 *vpos = *vpos - vtotal;
499
500 /* Readouts valid? */
501 if (vbl > 0)
502 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
503
504 /* In vblank? */
505 if (in_vbl)
506 ret |= DRM_SCANOUTPOS_INVBL;
507
508 return ret;
509}
510
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700511static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100512 int *max_error,
513 struct timeval *vblank_time,
514 unsigned flags)
515{
Chris Wilson4041b852011-01-22 10:07:56 +0000516 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100517
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700518 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000519 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100520 return -EINVAL;
521 }
522
523 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000524 crtc = intel_get_crtc_for_pipe(dev, pipe);
525 if (crtc == NULL) {
526 DRM_ERROR("Invalid crtc %d\n", pipe);
527 return -EINVAL;
528 }
529
530 if (!crtc->enabled) {
531 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
532 return -EBUSY;
533 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100534
535 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000536 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
537 vblank_time, flags,
538 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100539}
540
Egbert Eich321a1b32013-04-11 16:00:26 +0200541static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
542{
543 enum drm_connector_status old_status;
544
545 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
546 old_status = connector->status;
547
548 connector->status = connector->funcs->detect(connector, false);
549 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
550 connector->base.id,
551 drm_get_connector_name(connector),
552 old_status, connector->status);
553 return (old_status != connector->status);
554}
555
Jesse Barnes5ca58282009-03-31 14:11:15 -0700556/*
557 * Handle hotplug events outside the interrupt handler proper.
558 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200559#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
560
Jesse Barnes5ca58282009-03-31 14:11:15 -0700561static void i915_hotplug_work_func(struct work_struct *work)
562{
563 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
564 hotplug_work);
565 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700566 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200567 struct intel_connector *intel_connector;
568 struct intel_encoder *intel_encoder;
569 struct drm_connector *connector;
570 unsigned long irqflags;
571 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200572 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200573 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700574
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100575 /* HPD irq before everything is fully set up. */
576 if (!dev_priv->enable_hotplug_processing)
577 return;
578
Keith Packarda65e34c2011-07-25 10:04:56 -0700579 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800580 DRM_DEBUG_KMS("running encoder hotplug functions\n");
581
Egbert Eichcd569ae2013-04-16 13:36:57 +0200582 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +0200583
584 hpd_event_bits = dev_priv->hpd_event_bits;
585 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200586 list_for_each_entry(connector, &mode_config->connector_list, head) {
587 intel_connector = to_intel_connector(connector);
588 intel_encoder = intel_connector->encoder;
589 if (intel_encoder->hpd_pin > HPD_NONE &&
590 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
591 connector->polled == DRM_CONNECTOR_POLL_HPD) {
592 DRM_INFO("HPD interrupt storm detected on connector %s: "
593 "switching from hotplug detection to polling\n",
594 drm_get_connector_name(connector));
595 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
596 connector->polled = DRM_CONNECTOR_POLL_CONNECT
597 | DRM_CONNECTOR_POLL_DISCONNECT;
598 hpd_disabled = true;
599 }
Egbert Eich142e2392013-04-11 15:57:57 +0200600 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
601 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
602 drm_get_connector_name(connector), intel_encoder->hpd_pin);
603 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200604 }
605 /* if there were no outputs to poll, poll was disabled,
606 * therefore make sure it's enabled when disabling HPD on
607 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200608 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200609 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +0200610 mod_timer(&dev_priv->hotplug_reenable_timer,
611 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
612 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200613
614 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
615
Egbert Eich321a1b32013-04-11 16:00:26 +0200616 list_for_each_entry(connector, &mode_config->connector_list, head) {
617 intel_connector = to_intel_connector(connector);
618 intel_encoder = intel_connector->encoder;
619 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
620 if (intel_encoder->hot_plug)
621 intel_encoder->hot_plug(intel_encoder);
622 if (intel_hpd_irq_event(dev, connector))
623 changed = true;
624 }
625 }
Keith Packard40ee3382011-07-28 15:31:19 -0700626 mutex_unlock(&mode_config->mutex);
627
Egbert Eich321a1b32013-04-11 16:00:26 +0200628 if (changed)
629 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700630}
631
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200632static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800633{
634 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000635 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200636 u8 new_delay;
637 unsigned long flags;
638
639 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800640
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200641 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
642
Daniel Vetter20e4d402012-08-08 23:35:39 +0200643 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200644
Jesse Barnes7648fa92010-05-20 14:28:11 -0700645 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000646 busy_up = I915_READ(RCPREVBSYTUPAVG);
647 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800648 max_avg = I915_READ(RCBMAXAVG);
649 min_avg = I915_READ(RCBMINAVG);
650
651 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000652 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200653 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
654 new_delay = dev_priv->ips.cur_delay - 1;
655 if (new_delay < dev_priv->ips.max_delay)
656 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000657 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200658 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
659 new_delay = dev_priv->ips.cur_delay + 1;
660 if (new_delay > dev_priv->ips.min_delay)
661 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800662 }
663
Jesse Barnes7648fa92010-05-20 14:28:11 -0700664 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200665 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800666
Daniel Vetter92703882012-08-09 16:46:01 +0200667 spin_unlock_irqrestore(&mchdev_lock, flags);
668
Jesse Barnesf97108d2010-01-29 11:27:07 -0800669 return;
670}
671
Chris Wilson549f7362010-10-19 11:19:32 +0100672static void notify_ring(struct drm_device *dev,
673 struct intel_ring_buffer *ring)
674{
675 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000676
Chris Wilson475553d2011-01-20 09:52:56 +0000677 if (ring->obj == NULL)
678 return;
679
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100680 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000681
Chris Wilson549f7362010-10-19 11:19:32 +0100682 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700683 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +0100684 dev_priv->gpu_error.hangcheck_count = 0;
685 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100686 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700687 }
Chris Wilson549f7362010-10-19 11:19:32 +0100688}
689
Ben Widawsky4912d042011-04-25 11:25:20 -0700690static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800691{
Ben Widawsky4912d042011-04-25 11:25:20 -0700692 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200693 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700694 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100695 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800696
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200697 spin_lock_irq(&dev_priv->rps.lock);
698 pm_iir = dev_priv->rps.pm_iir;
699 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700700 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200701 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200702 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700703
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100704 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800705 return;
706
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700707 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100708
709 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200710 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100711 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200712 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800713
Ben Widawsky79249632012-09-07 19:43:42 -0700714 /* sysfs frequency interfaces may have snuck in while servicing the
715 * interrupt
716 */
717 if (!(new_delay > dev_priv->rps.max_delay ||
718 new_delay < dev_priv->rps.min_delay)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -0700719 if (IS_VALLEYVIEW(dev_priv->dev))
720 valleyview_set_rps(dev_priv->dev, new_delay);
721 else
722 gen6_set_rps(dev_priv->dev, new_delay);
Ben Widawsky79249632012-09-07 19:43:42 -0700723 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800724
Jesse Barnes52ceb902013-04-23 10:09:26 -0700725 if (IS_VALLEYVIEW(dev_priv->dev)) {
726 /*
727 * On VLV, when we enter RC6 we may not be at the minimum
728 * voltage level, so arm a timer to check. It should only
729 * fire when there's activity or once after we've entered
730 * RC6, and then won't be re-armed until the next RPS interrupt.
731 */
732 mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
733 msecs_to_jiffies(100));
734 }
735
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700736 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800737}
738
Ben Widawskye3689192012-05-25 16:56:22 -0700739
740/**
741 * ivybridge_parity_work - Workqueue called when a parity error interrupt
742 * occurred.
743 * @work: workqueue struct
744 *
745 * Doesn't actually do anything except notify userspace. As a consequence of
746 * this event, userspace should try to remap the bad rows since statistically
747 * it is likely the same row is more likely to go bad again.
748 */
749static void ivybridge_parity_work(struct work_struct *work)
750{
751 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100752 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700753 u32 error_status, row, bank, subbank;
754 char *parity_event[5];
755 uint32_t misccpctl;
756 unsigned long flags;
757
758 /* We must turn off DOP level clock gating to access the L3 registers.
759 * In order to prevent a get/put style interface, acquire struct mutex
760 * any time we access those registers.
761 */
762 mutex_lock(&dev_priv->dev->struct_mutex);
763
764 misccpctl = I915_READ(GEN7_MISCCPCTL);
765 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
766 POSTING_READ(GEN7_MISCCPCTL);
767
768 error_status = I915_READ(GEN7_L3CDERRST1);
769 row = GEN7_PARITY_ERROR_ROW(error_status);
770 bank = GEN7_PARITY_ERROR_BANK(error_status);
771 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
772
773 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
774 GEN7_L3CDERRST1_ENABLE);
775 POSTING_READ(GEN7_L3CDERRST1);
776
777 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
778
779 spin_lock_irqsave(&dev_priv->irq_lock, flags);
780 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
781 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
782 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
783
784 mutex_unlock(&dev_priv->dev->struct_mutex);
785
786 parity_event[0] = "L3_PARITY_ERROR=1";
787 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
788 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
789 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
790 parity_event[4] = NULL;
791
792 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
793 KOBJ_CHANGE, parity_event);
794
795 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
796 row, bank, subbank);
797
798 kfree(parity_event[3]);
799 kfree(parity_event[2]);
800 kfree(parity_event[1]);
801}
802
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200803static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700804{
805 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
806 unsigned long flags;
807
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700808 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700809 return;
810
811 spin_lock_irqsave(&dev_priv->irq_lock, flags);
812 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
813 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
814 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
815
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100816 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700817}
818
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200819static void snb_gt_irq_handler(struct drm_device *dev,
820 struct drm_i915_private *dev_priv,
821 u32 gt_iir)
822{
823
824 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
825 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
826 notify_ring(dev, &dev_priv->ring[RCS]);
827 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
828 notify_ring(dev, &dev_priv->ring[VCS]);
829 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
830 notify_ring(dev, &dev_priv->ring[BCS]);
831
832 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
833 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
834 GT_RENDER_CS_ERROR_INTERRUPT)) {
835 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
836 i915_handle_error(dev, false);
837 }
Ben Widawskye3689192012-05-25 16:56:22 -0700838
839 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
840 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200841}
842
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100843static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
844 u32 pm_iir)
845{
846 unsigned long flags;
847
848 /*
849 * IIR bits should never already be set because IMR should
850 * prevent an interrupt from being shown in IIR. The warning
851 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200852 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100853 * type is not a problem, it displays a problem in the logic.
854 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200855 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100856 */
857
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200858 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200859 dev_priv->rps.pm_iir |= pm_iir;
860 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100861 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200862 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100863
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200864 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100865}
866
Egbert Eichb543fb02013-04-16 13:36:54 +0200867#define HPD_STORM_DETECT_PERIOD 1000
868#define HPD_STORM_THRESHOLD 5
869
Egbert Eichcd569ae2013-04-16 13:36:57 +0200870static inline bool hotplug_irq_storm_detect(struct drm_device *dev,
Egbert Eichb543fb02013-04-16 13:36:54 +0200871 u32 hotplug_trigger,
872 const u32 *hpd)
873{
874 drm_i915_private_t *dev_priv = dev->dev_private;
875 unsigned long irqflags;
876 int i;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200877 bool ret = false;
Egbert Eichb543fb02013-04-16 13:36:54 +0200878
879 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
880
881 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +0200882
Egbert Eichb543fb02013-04-16 13:36:54 +0200883 if (!(hpd[i] & hotplug_trigger) ||
884 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
885 continue;
886
Jani Nikulabc5ead8c2013-05-07 15:10:29 +0300887 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +0200888 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
889 dev_priv->hpd_stats[i].hpd_last_jiffies
890 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
891 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
892 dev_priv->hpd_stats[i].hpd_cnt = 0;
893 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
894 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +0200895 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +0200896 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200897 ret = true;
Egbert Eichb543fb02013-04-16 13:36:54 +0200898 } else {
899 dev_priv->hpd_stats[i].hpd_cnt++;
900 }
901 }
902
903 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200904
905 return ret;
Egbert Eichb543fb02013-04-16 13:36:54 +0200906}
907
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100908static void gmbus_irq_handler(struct drm_device *dev)
909{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100910 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
911
Daniel Vetter28c70f12012-12-01 13:53:45 +0100912 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100913}
914
Daniel Vetterce99c252012-12-01 13:53:47 +0100915static void dp_aux_irq_handler(struct drm_device *dev)
916{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100917 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
918
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100919 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100920}
921
Daniel Vetterff1f5252012-10-02 15:10:55 +0200922static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700923{
924 struct drm_device *dev = (struct drm_device *) arg;
925 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
926 u32 iir, gt_iir, pm_iir;
927 irqreturn_t ret = IRQ_NONE;
928 unsigned long irqflags;
929 int pipe;
930 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700931
932 atomic_inc(&dev_priv->irq_received);
933
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700934 while (true) {
935 iir = I915_READ(VLV_IIR);
936 gt_iir = I915_READ(GTIIR);
937 pm_iir = I915_READ(GEN6_PMIIR);
938
939 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
940 goto out;
941
942 ret = IRQ_HANDLED;
943
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200944 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700945
946 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
947 for_each_pipe(pipe) {
948 int reg = PIPESTAT(pipe);
949 pipe_stats[pipe] = I915_READ(reg);
950
951 /*
952 * Clear the PIPE*STAT regs before the IIR
953 */
954 if (pipe_stats[pipe] & 0x8000ffff) {
955 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
956 DRM_DEBUG_DRIVER("pipe %c underrun\n",
957 pipe_name(pipe));
958 I915_WRITE(reg, pipe_stats[pipe]);
959 }
960 }
961 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
962
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700963 for_each_pipe(pipe) {
964 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
965 drm_handle_vblank(dev, pipe);
966
967 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
968 intel_prepare_page_flip(dev, pipe);
969 intel_finish_page_flip(dev, pipe);
970 }
971 }
972
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700973 /* Consume port. Then clear IIR or we'll miss events */
974 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
975 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +0200976 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700977
978 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
979 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +0200980 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200981 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
982 i915_hpd_irq_setup(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700983 queue_work(dev_priv->wq,
984 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +0200985 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700986 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
987 I915_READ(PORT_HOTPLUG_STAT);
988 }
989
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100990 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
991 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700992
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100993 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
994 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700995
996 I915_WRITE(GTIIR, gt_iir);
997 I915_WRITE(GEN6_PMIIR, pm_iir);
998 I915_WRITE(VLV_IIR, iir);
999 }
1000
1001out:
1002 return ret;
1003}
1004
Adam Jackson23e81d62012-06-06 15:45:44 -04001005static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001006{
1007 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001008 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001009 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001010
Egbert Eichb543fb02013-04-16 13:36:54 +02001011 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001012 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx))
1013 ibx_hpd_irq_setup(dev);
Daniel Vetter76e43832012-10-12 20:14:05 +02001014 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001015 }
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001016 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1017 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1018 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001019 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001020 port_name(port));
1021 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001022
Daniel Vetterce99c252012-12-01 13:53:47 +01001023 if (pch_iir & SDE_AUX_MASK)
1024 dp_aux_irq_handler(dev);
1025
Jesse Barnes776ad802011-01-04 15:09:39 -08001026 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001027 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001028
1029 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1030 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1031
1032 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1033 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1034
1035 if (pch_iir & SDE_POISON)
1036 DRM_ERROR("PCH poison interrupt\n");
1037
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001038 if (pch_iir & SDE_FDI_MASK)
1039 for_each_pipe(pipe)
1040 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1041 pipe_name(pipe),
1042 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001043
1044 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1045 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1046
1047 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1048 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1049
Jesse Barnes776ad802011-01-04 15:09:39 -08001050 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001051 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1052 false))
1053 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1054
1055 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1056 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1057 false))
1058 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1059}
1060
1061static void ivb_err_int_handler(struct drm_device *dev)
1062{
1063 struct drm_i915_private *dev_priv = dev->dev_private;
1064 u32 err_int = I915_READ(GEN7_ERR_INT);
1065
Paulo Zanonide032bf2013-04-12 17:57:58 -03001066 if (err_int & ERR_INT_POISON)
1067 DRM_ERROR("Poison interrupt\n");
1068
Paulo Zanoni86642812013-04-12 17:57:57 -03001069 if (err_int & ERR_INT_FIFO_UNDERRUN_A)
1070 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1071 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1072
1073 if (err_int & ERR_INT_FIFO_UNDERRUN_B)
1074 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1075 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1076
1077 if (err_int & ERR_INT_FIFO_UNDERRUN_C)
1078 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
1079 DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
1080
1081 I915_WRITE(GEN7_ERR_INT, err_int);
1082}
1083
1084static void cpt_serr_int_handler(struct drm_device *dev)
1085{
1086 struct drm_i915_private *dev_priv = dev->dev_private;
1087 u32 serr_int = I915_READ(SERR_INT);
1088
Paulo Zanonide032bf2013-04-12 17:57:58 -03001089 if (serr_int & SERR_INT_POISON)
1090 DRM_ERROR("PCH poison interrupt\n");
1091
Paulo Zanoni86642812013-04-12 17:57:57 -03001092 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1093 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1094 false))
1095 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1096
1097 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1098 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1099 false))
1100 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1101
1102 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1103 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1104 false))
1105 DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
1106
1107 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001108}
1109
Adam Jackson23e81d62012-06-06 15:45:44 -04001110static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1111{
1112 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1113 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001114 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001115
Egbert Eichb543fb02013-04-16 13:36:54 +02001116 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001117 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt))
1118 ibx_hpd_irq_setup(dev);
Daniel Vetter76e43832012-10-12 20:14:05 +02001119 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001120 }
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001121 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1122 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1123 SDE_AUDIO_POWER_SHIFT_CPT);
1124 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1125 port_name(port));
1126 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001127
1128 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001129 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001130
1131 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001132 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001133
1134 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1135 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1136
1137 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1138 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1139
1140 if (pch_iir & SDE_FDI_MASK_CPT)
1141 for_each_pipe(pipe)
1142 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1143 pipe_name(pipe),
1144 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001145
1146 if (pch_iir & SDE_ERROR_CPT)
1147 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001148}
1149
Daniel Vetterff1f5252012-10-02 15:10:55 +02001150static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001151{
1152 struct drm_device *dev = (struct drm_device *) arg;
1153 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskyab5c6082013-04-05 13:12:41 -07001154 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001155 irqreturn_t ret = IRQ_NONE;
1156 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001157
1158 atomic_inc(&dev_priv->irq_received);
1159
Paulo Zanoni86642812013-04-12 17:57:57 -03001160 /* We get interrupts on unclaimed registers, so check for this before we
1161 * do any I915_{READ,WRITE}. */
1162 if (IS_HASWELL(dev) &&
1163 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
1164 DRM_ERROR("Unclaimed register before interrupt\n");
1165 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
1166 }
1167
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001168 /* disable master interrupt before clearing iir */
1169 de_ier = I915_READ(DEIER);
1170 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +01001171
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001172 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1173 * interrupts will will be stored on its back queue, and then we'll be
1174 * able to process them after we restore SDEIER (as soon as we restore
1175 * it, we'll get an interrupt if SDEIIR still has something to process
1176 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001177 if (!HAS_PCH_NOP(dev)) {
1178 sde_ier = I915_READ(SDEIER);
1179 I915_WRITE(SDEIER, 0);
1180 POSTING_READ(SDEIER);
1181 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001182
Paulo Zanoni86642812013-04-12 17:57:57 -03001183 /* On Haswell, also mask ERR_INT because we don't want to risk
1184 * generating "unclaimed register" interrupts from inside the interrupt
1185 * handler. */
1186 if (IS_HASWELL(dev))
1187 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
1188
Chris Wilson0e434062012-05-09 21:45:44 +01001189 gt_iir = I915_READ(GTIIR);
1190 if (gt_iir) {
1191 snb_gt_irq_handler(dev, dev_priv, gt_iir);
1192 I915_WRITE(GTIIR, gt_iir);
1193 ret = IRQ_HANDLED;
1194 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001195
1196 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001197 if (de_iir) {
Paulo Zanoni86642812013-04-12 17:57:57 -03001198 if (de_iir & DE_ERR_INT_IVB)
1199 ivb_err_int_handler(dev);
1200
Daniel Vetterce99c252012-12-01 13:53:47 +01001201 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1202 dp_aux_irq_handler(dev);
1203
Chris Wilson0e434062012-05-09 21:45:44 +01001204 if (de_iir & DE_GSE_IVB)
Jani Nikula81a07802013-04-24 22:18:44 +03001205 intel_opregion_asle_intr(dev);
Chris Wilson0e434062012-05-09 21:45:44 +01001206
1207 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +02001208 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
1209 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +01001210 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
1211 intel_prepare_page_flip(dev, i);
1212 intel_finish_page_flip_plane(dev, i);
1213 }
Chris Wilson0e434062012-05-09 21:45:44 +01001214 }
1215
1216 /* check event from PCH */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001217 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
Chris Wilson0e434062012-05-09 21:45:44 +01001218 u32 pch_iir = I915_READ(SDEIIR);
1219
Adam Jackson23e81d62012-06-06 15:45:44 -04001220 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001221
1222 /* clear PCH hotplug event before clear CPU irq */
1223 I915_WRITE(SDEIIR, pch_iir);
1224 }
1225
1226 I915_WRITE(DEIIR, de_iir);
1227 ret = IRQ_HANDLED;
1228 }
1229
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001230 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001231 if (pm_iir) {
1232 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
1233 gen6_queue_rps_work(dev_priv, pm_iir);
1234 I915_WRITE(GEN6_PMIIR, pm_iir);
1235 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001236 }
1237
Paulo Zanoni86642812013-04-12 17:57:57 -03001238 if (IS_HASWELL(dev) && ivb_can_enable_err_int(dev))
1239 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
1240
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001241 I915_WRITE(DEIER, de_ier);
1242 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001243 if (!HAS_PCH_NOP(dev)) {
1244 I915_WRITE(SDEIER, sde_ier);
1245 POSTING_READ(SDEIER);
1246 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001247
1248 return ret;
1249}
1250
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001251static void ilk_gt_irq_handler(struct drm_device *dev,
1252 struct drm_i915_private *dev_priv,
1253 u32 gt_iir)
1254{
1255 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
1256 notify_ring(dev, &dev_priv->ring[RCS]);
1257 if (gt_iir & GT_BSD_USER_INTERRUPT)
1258 notify_ring(dev, &dev_priv->ring[VCS]);
1259}
1260
Daniel Vetterff1f5252012-10-02 15:10:55 +02001261static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001262{
Jesse Barnes46979952011-04-07 13:53:55 -07001263 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001264 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1265 int ret = IRQ_NONE;
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001266 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001267
Jesse Barnes46979952011-04-07 13:53:55 -07001268 atomic_inc(&dev_priv->irq_received);
1269
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001270 /* disable master interrupt before clearing iir */
1271 de_ier = I915_READ(DEIER);
1272 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001273 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001274
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001275 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1276 * interrupts will will be stored on its back queue, and then we'll be
1277 * able to process them after we restore SDEIER (as soon as we restore
1278 * it, we'll get an interrupt if SDEIIR still has something to process
1279 * due to its back queue). */
1280 sde_ier = I915_READ(SDEIER);
1281 I915_WRITE(SDEIER, 0);
1282 POSTING_READ(SDEIER);
1283
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001284 de_iir = I915_READ(DEIIR);
1285 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001286 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001287
Daniel Vetteracd15b62012-11-30 11:24:50 +01001288 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +08001289 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001290
Zou Nan haic7c85102010-01-15 10:29:06 +08001291 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001292
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001293 if (IS_GEN5(dev))
1294 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1295 else
1296 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +08001297
Daniel Vetterce99c252012-12-01 13:53:47 +01001298 if (de_iir & DE_AUX_CHANNEL_A)
1299 dp_aux_irq_handler(dev);
1300
Zou Nan haic7c85102010-01-15 10:29:06 +08001301 if (de_iir & DE_GSE)
Jani Nikula81a07802013-04-24 22:18:44 +03001302 intel_opregion_asle_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +08001303
Daniel Vetter74d44442012-10-02 17:54:35 +02001304 if (de_iir & DE_PIPEA_VBLANK)
1305 drm_handle_vblank(dev, 0);
1306
1307 if (de_iir & DE_PIPEB_VBLANK)
1308 drm_handle_vblank(dev, 1);
1309
Paulo Zanonide032bf2013-04-12 17:57:58 -03001310 if (de_iir & DE_POISON)
1311 DRM_ERROR("Poison interrupt\n");
1312
Paulo Zanoni86642812013-04-12 17:57:57 -03001313 if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
1314 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1315 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1316
1317 if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
1318 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1319 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1320
Zhenyu Wangf072d2e2010-02-09 09:46:19 +08001321 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001322 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +01001323 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001324 }
1325
Zhenyu Wangf072d2e2010-02-09 09:46:19 +08001326 if (de_iir & DE_PLANEB_FLIP_DONE) {
1327 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +01001328 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001329 }
Li Pengc062df62010-01-23 00:12:58 +08001330
Zou Nan haic7c85102010-01-15 10:29:06 +08001331 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -08001332 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +01001333 u32 pch_iir = I915_READ(SDEIIR);
1334
Adam Jackson23e81d62012-06-06 15:45:44 -04001335 if (HAS_PCH_CPT(dev))
1336 cpt_irq_handler(dev, pch_iir);
1337 else
1338 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +01001339
1340 /* should clear PCH hotplug event before clear CPU irq */
1341 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -08001342 }
Zou Nan haic7c85102010-01-15 10:29:06 +08001343
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001344 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1345 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001346
Chris Wilsonfc6826d2012-04-15 11:56:03 +01001347 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
1348 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001349
Zou Nan haic7c85102010-01-15 10:29:06 +08001350 I915_WRITE(GTIIR, gt_iir);
1351 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -07001352 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +08001353
1354done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001355 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001356 POSTING_READ(DEIER);
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001357 I915_WRITE(SDEIER, sde_ier);
1358 POSTING_READ(SDEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001359
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001360 return ret;
1361}
1362
Jesse Barnes8a905232009-07-11 16:48:03 -04001363/**
1364 * i915_error_work_func - do process context error handling work
1365 * @work: work struct
1366 *
1367 * Fire an error uevent so userspace can see that a hang or error
1368 * was detected.
1369 */
1370static void i915_error_work_func(struct work_struct *work)
1371{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001372 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
1373 work);
1374 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
1375 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04001376 struct drm_device *dev = dev_priv->dev;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001377 struct intel_ring_buffer *ring;
Ben Gamarif316a422009-09-14 17:48:46 -04001378 char *error_event[] = { "ERROR=1", NULL };
1379 char *reset_event[] = { "RESET=1", NULL };
1380 char *reset_done_event[] = { "ERROR=0", NULL };
Daniel Vetterf69061b2012-12-06 09:01:42 +01001381 int i, ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04001382
Ben Gamarif316a422009-09-14 17:48:46 -04001383 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04001384
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001385 /*
1386 * Note that there's only one work item which does gpu resets, so we
1387 * need not worry about concurrent gpu resets potentially incrementing
1388 * error->reset_counter twice. We only need to take care of another
1389 * racing irq/hangcheck declaring the gpu dead for a second time. A
1390 * quick check for that is good enough: schedule_work ensures the
1391 * correct ordering between hang detection and this work item, and since
1392 * the reset in-progress bit is only ever set by code outside of this
1393 * work we don't need to worry about any other races.
1394 */
1395 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01001396 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001397 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
1398 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001399
Daniel Vetterf69061b2012-12-06 09:01:42 +01001400 ret = i915_reset(dev);
1401
1402 if (ret == 0) {
1403 /*
1404 * After all the gem state is reset, increment the reset
1405 * counter and wake up everyone waiting for the reset to
1406 * complete.
1407 *
1408 * Since unlock operations are a one-sided barrier only,
1409 * we need to insert a barrier here to order any seqno
1410 * updates before
1411 * the counter increment.
1412 */
1413 smp_mb__before_atomic_inc();
1414 atomic_inc(&dev_priv->gpu_error.reset_counter);
1415
1416 kobject_uevent_env(&dev->primary->kdev.kobj,
1417 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001418 } else {
1419 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -04001420 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001421
Daniel Vetterf69061b2012-12-06 09:01:42 +01001422 for_each_ring(ring, dev_priv, i)
1423 wake_up_all(&ring->irq_queue);
1424
Ville Syrjälä96a02912013-02-18 19:08:49 +02001425 intel_display_handle_reset(dev);
1426
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001427 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -04001428 }
Jesse Barnes8a905232009-07-11 16:48:03 -04001429}
1430
Daniel Vetter85f9e502012-08-31 21:42:26 +02001431/* NB: please notice the memset */
1432static void i915_get_extra_instdone(struct drm_device *dev,
1433 uint32_t *instdone)
1434{
1435 struct drm_i915_private *dev_priv = dev->dev_private;
1436 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
1437
1438 switch(INTEL_INFO(dev)->gen) {
1439 case 2:
1440 case 3:
1441 instdone[0] = I915_READ(INSTDONE);
1442 break;
1443 case 4:
1444 case 5:
1445 case 6:
1446 instdone[0] = I915_READ(INSTDONE_I965);
1447 instdone[1] = I915_READ(INSTDONE1);
1448 break;
1449 default:
1450 WARN_ONCE(1, "Unsupported platform\n");
1451 case 7:
1452 instdone[0] = I915_READ(GEN7_INSTDONE_1);
1453 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
1454 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
1455 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
1456 break;
1457 }
1458}
1459
Chris Wilson3bd3c932010-08-19 08:19:30 +01001460#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +00001461static struct drm_i915_error_object *
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001462i915_error_object_create_sized(struct drm_i915_private *dev_priv,
1463 struct drm_i915_gem_object *src,
1464 const int num_pages)
Chris Wilson9df30792010-02-18 10:24:56 +00001465{
1466 struct drm_i915_error_object *dst;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001467 int i;
Chris Wilsone56660d2010-08-07 11:01:26 +01001468 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001469
Chris Wilson05394f32010-11-08 19:18:58 +00001470 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +00001471 return NULL;
1472
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001473 dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001474 if (dst == NULL)
1475 return NULL;
1476
Chris Wilson05394f32010-11-08 19:18:58 +00001477 reloc_offset = src->gtt_offset;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001478 for (i = 0; i < num_pages; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -07001479 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +01001480 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -07001481
Chris Wilsone56660d2010-08-07 11:01:26 +01001482 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001483 if (d == NULL)
1484 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +01001485
Andrew Morton788885a2010-05-11 14:07:05 -07001486 local_irq_save(flags);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001487 if (reloc_offset < dev_priv->gtt.mappable_end &&
Daniel Vetter74898d72012-02-15 23:50:22 +01001488 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +01001489 void __iomem *s;
1490
1491 /* Simply ignore tiling or any overlapping fence.
1492 * It's part of the error state, and this hopefully
1493 * captures what the GPU read.
1494 */
1495
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001496 s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson172975aa2011-12-14 13:57:25 +01001497 reloc_offset);
1498 memcpy_fromio(d, s, PAGE_SIZE);
1499 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +00001500 } else if (src->stolen) {
1501 unsigned long offset;
1502
1503 offset = dev_priv->mm.stolen_base;
1504 offset += src->stolen->start;
1505 offset += i << PAGE_SHIFT;
1506
Daniel Vetter1a240d42012-11-29 22:18:51 +01001507 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +01001508 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +01001509 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +01001510 void *s;
1511
Chris Wilson9da3da62012-06-01 15:20:22 +01001512 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +01001513
Chris Wilson9da3da62012-06-01 15:20:22 +01001514 drm_clflush_pages(&page, 1);
1515
1516 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +01001517 memcpy(d, s, PAGE_SIZE);
1518 kunmap_atomic(s);
1519
Chris Wilson9da3da62012-06-01 15:20:22 +01001520 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +01001521 }
Andrew Morton788885a2010-05-11 14:07:05 -07001522 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +01001523
Chris Wilson9da3da62012-06-01 15:20:22 +01001524 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +01001525
1526 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +00001527 }
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001528 dst->page_count = num_pages;
Chris Wilson05394f32010-11-08 19:18:58 +00001529 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001530
1531 return dst;
1532
1533unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +01001534 while (i--)
1535 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +00001536 kfree(dst);
1537 return NULL;
1538}
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001539#define i915_error_object_create(dev_priv, src) \
1540 i915_error_object_create_sized((dev_priv), (src), \
1541 (src)->base.size>>PAGE_SHIFT)
Chris Wilson9df30792010-02-18 10:24:56 +00001542
1543static void
1544i915_error_object_free(struct drm_i915_error_object *obj)
1545{
1546 int page;
1547
1548 if (obj == NULL)
1549 return;
1550
1551 for (page = 0; page < obj->page_count; page++)
1552 kfree(obj->pages[page]);
1553
1554 kfree(obj);
1555}
1556
Daniel Vetter742cbee2012-04-27 15:17:39 +02001557void
1558i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001559{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001560 struct drm_i915_error_state *error = container_of(error_ref,
1561 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001562 int i;
1563
Chris Wilson52d39a22012-02-15 11:25:37 +00001564 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1565 i915_error_object_free(error->ring[i].batchbuffer);
1566 i915_error_object_free(error->ring[i].ringbuffer);
1567 kfree(error->ring[i].requests);
1568 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001569
Chris Wilson9df30792010-02-18 10:24:56 +00001570 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001571 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +00001572 kfree(error);
1573}
Chris Wilson1b502472012-04-24 15:47:30 +01001574static void capture_bo(struct drm_i915_error_buffer *err,
1575 struct drm_i915_gem_object *obj)
1576{
1577 err->size = obj->base.size;
1578 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001579 err->rseqno = obj->last_read_seqno;
1580 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001581 err->gtt_offset = obj->gtt_offset;
1582 err->read_domains = obj->base.read_domains;
1583 err->write_domain = obj->base.write_domain;
1584 err->fence_reg = obj->fence_reg;
1585 err->pinned = 0;
1586 if (obj->pin_count > 0)
1587 err->pinned = 1;
1588 if (obj->user_pin_count > 0)
1589 err->pinned = -1;
1590 err->tiling = obj->tiling_mode;
1591 err->dirty = obj->dirty;
1592 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1593 err->ring = obj->ring ? obj->ring->id : -1;
1594 err->cache_level = obj->cache_level;
1595}
Chris Wilson9df30792010-02-18 10:24:56 +00001596
Chris Wilson1b502472012-04-24 15:47:30 +01001597static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1598 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001599{
1600 struct drm_i915_gem_object *obj;
1601 int i = 0;
1602
1603 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001604 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001605 if (++i == count)
1606 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001607 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001608
Chris Wilson1b502472012-04-24 15:47:30 +01001609 return i;
1610}
1611
1612static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1613 int count, struct list_head *head)
1614{
1615 struct drm_i915_gem_object *obj;
1616 int i = 0;
1617
1618 list_for_each_entry(obj, head, gtt_list) {
1619 if (obj->pin_count == 0)
1620 continue;
1621
1622 capture_bo(err++, obj);
1623 if (++i == count)
1624 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001625 }
1626
1627 return i;
1628}
1629
Chris Wilson748ebc62010-10-24 10:28:47 +01001630static void i915_gem_record_fences(struct drm_device *dev,
1631 struct drm_i915_error_state *error)
1632{
1633 struct drm_i915_private *dev_priv = dev->dev_private;
1634 int i;
1635
1636 /* Fences */
1637 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001638 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001639 case 6:
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03001640 for (i = 0; i < dev_priv->num_fence_regs; i++)
Chris Wilson748ebc62010-10-24 10:28:47 +01001641 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1642 break;
1643 case 5:
1644 case 4:
1645 for (i = 0; i < 16; i++)
1646 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1647 break;
1648 case 3:
1649 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1650 for (i = 0; i < 8; i++)
1651 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1652 case 2:
1653 for (i = 0; i < 8; i++)
1654 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1655 break;
1656
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08001657 default:
1658 BUG();
Chris Wilson748ebc62010-10-24 10:28:47 +01001659 }
1660}
1661
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001662static struct drm_i915_error_object *
1663i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1664 struct intel_ring_buffer *ring)
1665{
1666 struct drm_i915_gem_object *obj;
1667 u32 seqno;
1668
1669 if (!ring->get_seqno)
1670 return NULL;
1671
Daniel Vetterb45305f2012-12-17 16:21:27 +01001672 if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1673 u32 acthd = I915_READ(ACTHD);
1674
1675 if (WARN_ON(ring->id != RCS))
1676 return NULL;
1677
1678 obj = ring->private;
1679 if (acthd >= obj->gtt_offset &&
1680 acthd < obj->gtt_offset + obj->base.size)
1681 return i915_error_object_create(dev_priv, obj);
1682 }
1683
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001684 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001685 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1686 if (obj->ring != ring)
1687 continue;
1688
Chris Wilson0201f1e2012-07-20 12:41:01 +01001689 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001690 continue;
1691
1692 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1693 continue;
1694
1695 /* We need to copy these to an anonymous buffer as the simplest
1696 * method to avoid being overwritten by userspace.
1697 */
1698 return i915_error_object_create(dev_priv, obj);
1699 }
1700
1701 return NULL;
1702}
1703
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001704static void i915_record_ring_state(struct drm_device *dev,
1705 struct drm_i915_error_state *error,
1706 struct intel_ring_buffer *ring)
1707{
1708 struct drm_i915_private *dev_priv = dev->dev_private;
1709
Daniel Vetter33f3f512011-12-14 13:57:39 +01001710 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001711 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001712 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001713 error->semaphore_mboxes[ring->id][0]
1714 = I915_READ(RING_SYNC_0(ring->mmio_base));
1715 error->semaphore_mboxes[ring->id][1]
1716 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001717 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1718 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001719 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001720
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001721 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001722 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001723 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1724 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1725 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001726 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001727 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001728 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001729 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001730 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001731 error->ipeir[ring->id] = I915_READ(IPEIR);
1732 error->ipehr[ring->id] = I915_READ(IPEHR);
1733 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001734 }
1735
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001736 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001737 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001738 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001739 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001740 error->head[ring->id] = I915_READ_HEAD(ring);
1741 error->tail[ring->id] = I915_READ_TAIL(ring);
Chris Wilson0f3b6842013-01-15 12:05:55 +00001742 error->ctl[ring->id] = I915_READ_CTL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001743
1744 error->cpu_ring_head[ring->id] = ring->head;
1745 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001746}
1747
Ben Widawsky8c123e52013-03-04 17:00:29 -08001748
1749static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
1750 struct drm_i915_error_state *error,
1751 struct drm_i915_error_ring *ering)
1752{
1753 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1754 struct drm_i915_gem_object *obj;
1755
1756 /* Currently render ring is the only HW context user */
1757 if (ring->id != RCS || !error->ccid)
1758 return;
1759
1760 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
1761 if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
1762 ering->ctx = i915_error_object_create_sized(dev_priv,
1763 obj, 1);
1764 }
1765 }
1766}
1767
Chris Wilson52d39a22012-02-15 11:25:37 +00001768static void i915_gem_record_rings(struct drm_device *dev,
1769 struct drm_i915_error_state *error)
1770{
1771 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001772 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001773 struct drm_i915_gem_request *request;
1774 int i, count;
1775
Chris Wilsonb4519512012-05-11 14:29:30 +01001776 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001777 i915_record_ring_state(dev, error, ring);
1778
1779 error->ring[i].batchbuffer =
1780 i915_error_first_batchbuffer(dev_priv, ring);
1781
1782 error->ring[i].ringbuffer =
1783 i915_error_object_create(dev_priv, ring->obj);
1784
Ben Widawsky8c123e52013-03-04 17:00:29 -08001785
1786 i915_gem_record_active_context(ring, error, &error->ring[i]);
1787
Chris Wilson52d39a22012-02-15 11:25:37 +00001788 count = 0;
1789 list_for_each_entry(request, &ring->request_list, list)
1790 count++;
1791
1792 error->ring[i].num_requests = count;
1793 error->ring[i].requests =
1794 kmalloc(count*sizeof(struct drm_i915_error_request),
1795 GFP_ATOMIC);
1796 if (error->ring[i].requests == NULL) {
1797 error->ring[i].num_requests = 0;
1798 continue;
1799 }
1800
1801 count = 0;
1802 list_for_each_entry(request, &ring->request_list, list) {
1803 struct drm_i915_error_request *erq;
1804
1805 erq = &error->ring[i].requests[count++];
1806 erq->seqno = request->seqno;
1807 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001808 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001809 }
1810 }
1811}
1812
Jesse Barnes8a905232009-07-11 16:48:03 -04001813/**
1814 * i915_capture_error_state - capture an error record for later analysis
1815 * @dev: drm device
1816 *
1817 * Should be called when an error is detected (either a hang or an error
1818 * interrupt) to capture error state from the time of the error. Fills
1819 * out a structure which becomes available in debugfs for user level tools
1820 * to pick up.
1821 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001822static void i915_capture_error_state(struct drm_device *dev)
1823{
1824 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001825 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001826 struct drm_i915_error_state *error;
1827 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001828 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001829
Daniel Vetter99584db2012-11-14 17:14:04 +01001830 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1831 error = dev_priv->gpu_error.first_error;
1832 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001833 if (error)
1834 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001835
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001836 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001837 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001838 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001839 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1840 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001841 }
1842
Paulo Zanoni5d83d292013-03-06 20:03:22 -03001843 DRM_INFO("capturing error event; look for more information in "
Ben Widawsky2f86f192013-01-28 15:32:15 -08001844 "/sys/kernel/debug/dri/%d/i915_error_state\n",
Chris Wilsonb6f78332011-02-01 14:15:55 +00001845 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001846
Daniel Vetter742cbee2012-04-27 15:17:39 +02001847 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001848 error->eir = I915_READ(EIR);
1849 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawsky211816e2013-02-24 18:10:01 -08001850 if (HAS_HW_CONTEXTS(dev))
1851 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001852
1853 if (HAS_PCH_SPLIT(dev))
1854 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1855 else if (IS_VALLEYVIEW(dev))
1856 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1857 else if (IS_GEN2(dev))
1858 error->ier = I915_READ16(IER);
1859 else
1860 error->ier = I915_READ(IER);
1861
Chris Wilson0f3b6842013-01-15 12:05:55 +00001862 if (INTEL_INFO(dev)->gen >= 6)
1863 error->derrmr = I915_READ(DERRMR);
1864
1865 if (IS_VALLEYVIEW(dev))
1866 error->forcewake = I915_READ(FORCEWAKE_VLV);
1867 else if (INTEL_INFO(dev)->gen >= 7)
1868 error->forcewake = I915_READ(FORCEWAKE_MT);
1869 else if (INTEL_INFO(dev)->gen == 6)
1870 error->forcewake = I915_READ(FORCEWAKE);
1871
Paulo Zanoni4f3308b2013-03-22 14:24:16 -03001872 if (!HAS_PCH_SPLIT(dev))
1873 for_each_pipe(pipe)
1874 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001875
Daniel Vetter33f3f512011-12-14 13:57:39 +01001876 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001877 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001878 error->done_reg = I915_READ(DONE_REG);
1879 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001880
Ben Widawsky71e172e2012-08-20 16:15:13 -07001881 if (INTEL_INFO(dev)->gen == 7)
1882 error->err_int = I915_READ(GEN7_ERR_INT);
1883
Ben Widawsky050ee912012-08-22 11:32:15 -07001884 i915_get_extra_instdone(dev, error->extra_instdone);
1885
Chris Wilson748ebc62010-10-24 10:28:47 +01001886 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001887 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001888
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001889 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001890 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001891 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001892
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001893 i = 0;
1894 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1895 i++;
1896 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001897 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001898 if (obj->pin_count)
1899 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001900 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001901
Chris Wilson8e934db2011-01-24 12:34:00 +00001902 error->active_bo = NULL;
1903 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001904 if (i) {
1905 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001906 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001907 if (error->active_bo)
1908 error->pinned_bo =
1909 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001910 }
1911
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001912 if (error->active_bo)
1913 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001914 capture_active_bo(error->active_bo,
1915 error->active_bo_count,
1916 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001917
1918 if (error->pinned_bo)
1919 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001920 capture_pinned_bo(error->pinned_bo,
1921 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001922 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001923
Jesse Barnes8a905232009-07-11 16:48:03 -04001924 do_gettimeofday(&error->time);
1925
Chris Wilson6ef3d422010-08-04 20:26:07 +01001926 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001927 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001928
Daniel Vetter99584db2012-11-14 17:14:04 +01001929 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1930 if (dev_priv->gpu_error.first_error == NULL) {
1931 dev_priv->gpu_error.first_error = error;
Chris Wilson9df30792010-02-18 10:24:56 +00001932 error = NULL;
1933 }
Daniel Vetter99584db2012-11-14 17:14:04 +01001934 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001935
1936 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001937 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001938}
1939
1940void i915_destroy_error_state(struct drm_device *dev)
1941{
1942 struct drm_i915_private *dev_priv = dev->dev_private;
1943 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001944 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001945
Daniel Vetter99584db2012-11-14 17:14:04 +01001946 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1947 error = dev_priv->gpu_error.first_error;
1948 dev_priv->gpu_error.first_error = NULL;
1949 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001950
1951 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001952 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001953}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001954#else
1955#define i915_capture_error_state(x)
1956#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001957
Chris Wilson35aed2e2010-05-27 13:18:12 +01001958static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001959{
1960 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001961 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001962 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001963 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001964
Chris Wilson35aed2e2010-05-27 13:18:12 +01001965 if (!eir)
1966 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001967
Joe Perchesa70491c2012-03-18 13:00:11 -07001968 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001969
Ben Widawskybd9854f2012-08-23 15:18:09 -07001970 i915_get_extra_instdone(dev, instdone);
1971
Jesse Barnes8a905232009-07-11 16:48:03 -04001972 if (IS_G4X(dev)) {
1973 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1974 u32 ipeir = I915_READ(IPEIR_I965);
1975
Joe Perchesa70491c2012-03-18 13:00:11 -07001976 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1977 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001978 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1979 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001980 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001981 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001982 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001983 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001984 }
1985 if (eir & GM45_ERROR_PAGE_TABLE) {
1986 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001987 pr_err("page table error\n");
1988 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001989 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001990 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001991 }
1992 }
1993
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001994 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001995 if (eir & I915_ERROR_PAGE_TABLE) {
1996 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001997 pr_err("page table error\n");
1998 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001999 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002000 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002001 }
2002 }
2003
2004 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002005 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002006 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002007 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002008 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002009 /* pipestat has already been acked */
2010 }
2011 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002012 pr_err("instruction error\n");
2013 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002014 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2015 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002016 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002017 u32 ipeir = I915_READ(IPEIR);
2018
Joe Perchesa70491c2012-03-18 13:00:11 -07002019 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2020 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002021 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002022 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002023 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002024 } else {
2025 u32 ipeir = I915_READ(IPEIR_I965);
2026
Joe Perchesa70491c2012-03-18 13:00:11 -07002027 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2028 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002029 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002030 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002031 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002032 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002033 }
2034 }
2035
2036 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002037 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002038 eir = I915_READ(EIR);
2039 if (eir) {
2040 /*
2041 * some errors might have become stuck,
2042 * mask them.
2043 */
2044 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2045 I915_WRITE(EMR, I915_READ(EMR) | eir);
2046 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2047 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002048}
2049
2050/**
2051 * i915_handle_error - handle an error interrupt
2052 * @dev: drm device
2053 *
2054 * Do some basic checking of regsiter state at error interrupt time and
2055 * dump it to the syslog. Also call i915_capture_error_state() to make
2056 * sure we get a record and make it available in debugfs. Fire a uevent
2057 * so userspace knows something bad happened (should trigger collection
2058 * of a ring dump etc.).
2059 */
Chris Wilson527f9e92010-11-11 01:16:58 +00002060void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002061{
2062 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002063 struct intel_ring_buffer *ring;
2064 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01002065
2066 i915_capture_error_state(dev);
2067 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002068
Ben Gamariba1234d2009-09-14 17:48:47 -04002069 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002070 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2071 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002072
Ben Gamari11ed50e2009-09-14 17:48:45 -04002073 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002074 * Wakeup waiting processes so that the reset work item
2075 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002076 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002077 for_each_ring(ring, dev_priv, i)
2078 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002079 }
2080
Daniel Vetter99584db2012-11-14 17:14:04 +01002081 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002082}
2083
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002084static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002085{
2086 drm_i915_private_t *dev_priv = dev->dev_private;
2087 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002089 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002090 struct intel_unpin_work *work;
2091 unsigned long flags;
2092 bool stall_detected;
2093
2094 /* Ignore early vblank irqs */
2095 if (intel_crtc == NULL)
2096 return;
2097
2098 spin_lock_irqsave(&dev->event_lock, flags);
2099 work = intel_crtc->unpin_work;
2100
Chris Wilsone7d841c2012-12-03 11:36:30 +00002101 if (work == NULL ||
2102 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2103 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002104 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2105 spin_unlock_irqrestore(&dev->event_lock, flags);
2106 return;
2107 }
2108
2109 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002110 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002111 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002112 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002113 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2114 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002115 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002116 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00002117 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002118 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002119 crtc->x * crtc->fb->bits_per_pixel/8);
2120 }
2121
2122 spin_unlock_irqrestore(&dev->event_lock, flags);
2123
2124 if (stall_detected) {
2125 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2126 intel_prepare_page_flip(dev, intel_crtc->plane);
2127 }
2128}
2129
Keith Packard42f52ef2008-10-18 19:39:29 -07002130/* Called from drm generic code, passed 'crtc' which
2131 * we use as a pipe index
2132 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002133static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002134{
2135 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002136 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002137
Chris Wilson5eddb702010-09-11 13:48:45 +01002138 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002139 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002140
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002141 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002142 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002143 i915_enable_pipestat(dev_priv, pipe,
2144 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07002145 else
Keith Packard7c463582008-11-04 02:03:27 -08002146 i915_enable_pipestat(dev_priv, pipe,
2147 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002148
2149 /* maintain vblank delivery even in deep C-states */
2150 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002151 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002152 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002153
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002154 return 0;
2155}
2156
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002157static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002158{
2159 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2160 unsigned long irqflags;
2161
2162 if (!i915_pipe_enabled(dev, pipe))
2163 return -EINVAL;
2164
2165 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2166 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04002167 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002168 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2169
2170 return 0;
2171}
2172
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002173static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002174{
2175 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2176 unsigned long irqflags;
2177
2178 if (!i915_pipe_enabled(dev, pipe))
2179 return -EINVAL;
2180
2181 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01002182 ironlake_enable_display_irq(dev_priv,
2183 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002184 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2185
2186 return 0;
2187}
2188
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002189static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2190{
2191 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2192 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002193 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002194
2195 if (!i915_pipe_enabled(dev, pipe))
2196 return -EINVAL;
2197
2198 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002199 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002200 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002201 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002202 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002203 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002204 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002205 i915_enable_pipestat(dev_priv, pipe,
2206 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002207 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2208
2209 return 0;
2210}
2211
Keith Packard42f52ef2008-10-18 19:39:29 -07002212/* Called from drm generic code, passed 'crtc' which
2213 * we use as a pipe index
2214 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002215static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002216{
2217 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002218 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002219
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002220 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002221 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002222 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002223
Jesse Barnesf796cf82011-04-07 13:58:17 -07002224 i915_disable_pipestat(dev_priv, pipe,
2225 PIPE_VBLANK_INTERRUPT_ENABLE |
2226 PIPE_START_VBLANK_INTERRUPT_ENABLE);
2227 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2228}
2229
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002230static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002231{
2232 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2233 unsigned long irqflags;
2234
2235 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2236 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04002237 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002238 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002239}
2240
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002241static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002242{
2243 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2244 unsigned long irqflags;
2245
2246 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01002247 ironlake_disable_display_irq(dev_priv,
2248 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002249 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2250}
2251
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002252static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2253{
2254 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2255 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002256 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002257
2258 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002259 i915_disable_pipestat(dev_priv, pipe,
2260 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002261 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002262 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002263 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002264 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002265 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002266 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002267 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2268}
2269
Chris Wilson893eead2010-10-27 14:44:35 +01002270static u32
2271ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002272{
Chris Wilson893eead2010-10-27 14:44:35 +01002273 return list_entry(ring->request_list.prev,
2274 struct drm_i915_gem_request, list)->seqno;
2275}
2276
Mika Kuoppala79ee20d2013-05-13 16:32:09 +03002277static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring,
2278 u32 ring_seqno, bool *err)
Chris Wilson893eead2010-10-27 14:44:35 +01002279{
2280 if (list_empty(&ring->request_list) ||
Mika Kuoppala79ee20d2013-05-13 16:32:09 +03002281 i915_seqno_passed(ring_seqno, ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01002282 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07002283 if (waitqueue_active(&ring->irq_queue)) {
2284 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2285 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01002286 wake_up_all(&ring->irq_queue);
2287 *err = true;
2288 }
2289 return true;
2290 }
2291 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04002292}
2293
Chris Wilsona24a11e2013-03-14 17:52:05 +02002294static bool semaphore_passed(struct intel_ring_buffer *ring)
2295{
2296 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2297 u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
2298 struct intel_ring_buffer *signaller;
2299 u32 cmd, ipehr, acthd_min;
2300
2301 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2302 if ((ipehr & ~(0x3 << 16)) !=
2303 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
2304 return false;
2305
2306 /* ACTHD is likely pointing to the dword after the actual command,
2307 * so scan backwards until we find the MBOX.
2308 */
2309 acthd_min = max((int)acthd - 3 * 4, 0);
2310 do {
2311 cmd = ioread32(ring->virtual_start + acthd);
2312 if (cmd == ipehr)
2313 break;
2314
2315 acthd -= 4;
2316 if (acthd < acthd_min)
2317 return false;
2318 } while (1);
2319
2320 signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
2321 return i915_seqno_passed(signaller->get_seqno(signaller, false),
2322 ioread32(ring->virtual_start+acthd+4)+1);
2323}
2324
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002325static bool kick_ring(struct intel_ring_buffer *ring)
2326{
2327 struct drm_device *dev = ring->dev;
2328 struct drm_i915_private *dev_priv = dev->dev_private;
2329 u32 tmp = I915_READ_CTL(ring);
2330 if (tmp & RING_WAIT) {
2331 DRM_ERROR("Kicking stuck wait on %s\n",
2332 ring->name);
2333 I915_WRITE_CTL(ring, tmp);
2334 return true;
2335 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002336
2337 if (INTEL_INFO(dev)->gen >= 6 &&
2338 tmp & RING_WAIT_SEMAPHORE &&
2339 semaphore_passed(ring)) {
2340 DRM_ERROR("Kicking stuck semaphore on %s\n",
2341 ring->name);
2342 I915_WRITE_CTL(ring, tmp);
2343 return true;
2344 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002345 return false;
2346}
2347
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002348static bool i915_hangcheck_ring_hung(struct intel_ring_buffer *ring)
2349{
2350 if (IS_GEN2(ring->dev))
2351 return false;
2352
2353 /* Is the chip hanging on a WAIT_FOR_EVENT?
2354 * If so we can simply poke the RB_WAIT bit
2355 * and break the hang. This should work on
2356 * all but the second generation chipsets.
2357 */
2358 return !kick_ring(ring);
2359}
2360
Chris Wilsond1e61e72012-04-10 17:00:41 +01002361static bool i915_hangcheck_hung(struct drm_device *dev)
2362{
2363 drm_i915_private_t *dev_priv = dev->dev_private;
2364
Daniel Vetter99584db2012-11-14 17:14:04 +01002365 if (dev_priv->gpu_error.hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002366 bool hung = true;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002367 struct intel_ring_buffer *ring;
2368 int i;
Chris Wilsonb4519512012-05-11 14:29:30 +01002369
Chris Wilsond1e61e72012-04-10 17:00:41 +01002370 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
2371 i915_handle_error(dev, true);
2372
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002373 for_each_ring(ring, dev_priv, i)
2374 hung &= i915_hangcheck_ring_hung(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002375
Chris Wilsonb4519512012-05-11 14:29:30 +01002376 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002377 }
2378
2379 return false;
2380}
2381
Ben Gamarif65d9422009-09-14 17:48:44 -04002382/**
2383 * This is called when the chip hasn't reported back with completed
2384 * batchbuffers in a long time. The first time this is called we simply record
2385 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
2386 * again, we assume the chip is wedged and try to fix it.
2387 */
2388void i915_hangcheck_elapsed(unsigned long data)
2389{
2390 struct drm_device *dev = (struct drm_device *)data;
2391 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002392 struct intel_ring_buffer *ring;
2393 bool err = false, idle;
2394 int i;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002395 u32 seqno[I915_NUM_RINGS];
2396 bool work_done;
Chris Wilson893eead2010-10-27 14:44:35 +01002397
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002398 if (!i915_enable_hangcheck)
2399 return;
2400
Chris Wilsonb4519512012-05-11 14:29:30 +01002401 idle = true;
2402 for_each_ring(ring, dev_priv, i) {
Mika Kuoppala92cab732013-05-24 17:16:07 +03002403 seqno[i] = ring->get_seqno(ring, false);
2404 idle &= i915_hangcheck_ring_idle(ring, seqno[i], &err);
Chris Wilsonb4519512012-05-11 14:29:30 +01002405 }
2406
Chris Wilson893eead2010-10-27 14:44:35 +01002407 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002408 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01002409 if (err) {
2410 if (i915_hangcheck_hung(dev))
2411 return;
2412
Chris Wilson893eead2010-10-27 14:44:35 +01002413 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002414 }
2415
Daniel Vetter99584db2012-11-14 17:14:04 +01002416 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01002417 return;
2418 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002419
Mika Kuoppala92cab732013-05-24 17:16:07 +03002420 work_done = false;
2421 for_each_ring(ring, dev_priv, i) {
2422 if (ring->hangcheck.seqno != seqno[i]) {
2423 work_done = true;
2424 ring->hangcheck.seqno = seqno[i];
2425 }
2426 }
2427
2428 if (!work_done) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01002429 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002430 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002431 } else {
Daniel Vetter99584db2012-11-14 17:14:04 +01002432 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002433 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002434
Chris Wilson893eead2010-10-27 14:44:35 +01002435repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04002436 /* Reset timer case chip hangs without another request being added */
Daniel Vetter99584db2012-11-14 17:14:04 +01002437 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002438 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002439}
2440
Linus Torvalds1da177e2005-04-16 15:20:36 -07002441/* drm_dma.h hooks
2442*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002443static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002444{
2445 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2446
Jesse Barnes46979952011-04-07 13:53:55 -07002447 atomic_set(&dev_priv->irq_received, 0);
2448
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002449 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002450
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002451 /* XXX hotplug from PCH */
2452
2453 I915_WRITE(DEIMR, 0xffffffff);
2454 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002455 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002456
2457 /* and GT */
2458 I915_WRITE(GTIMR, 0xffffffff);
2459 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002460 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002461
Ben Widawskyab5c6082013-04-05 13:12:41 -07002462 if (HAS_PCH_NOP(dev))
2463 return;
2464
Zhenyu Wangc6501562009-11-03 18:57:21 +00002465 /* south display irq */
2466 I915_WRITE(SDEIMR, 0xffffffff);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002467 /*
2468 * SDEIER is also touched by the interrupt handler to work around missed
2469 * PCH interrupts. Hence we can't update it after the interrupt handler
2470 * is enabled - instead we unconditionally enable all PCH interrupt
2471 * sources here, but then only unmask them as needed with SDEIMR.
2472 */
2473 I915_WRITE(SDEIER, 0xffffffff);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002474 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002475}
2476
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002477static void valleyview_irq_preinstall(struct drm_device *dev)
2478{
2479 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2480 int pipe;
2481
2482 atomic_set(&dev_priv->irq_received, 0);
2483
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002484 /* VLV magic */
2485 I915_WRITE(VLV_IMR, 0);
2486 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2487 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2488 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2489
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002490 /* and GT */
2491 I915_WRITE(GTIIR, I915_READ(GTIIR));
2492 I915_WRITE(GTIIR, I915_READ(GTIIR));
2493 I915_WRITE(GTIMR, 0xffffffff);
2494 I915_WRITE(GTIER, 0x0);
2495 POSTING_READ(GTIER);
2496
2497 I915_WRITE(DPINVGTT, 0xff);
2498
2499 I915_WRITE(PORT_HOTPLUG_EN, 0);
2500 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2501 for_each_pipe(pipe)
2502 I915_WRITE(PIPESTAT(pipe), 0xffff);
2503 I915_WRITE(VLV_IIR, 0xffffffff);
2504 I915_WRITE(VLV_IMR, 0xffffffff);
2505 I915_WRITE(VLV_IER, 0x0);
2506 POSTING_READ(VLV_IER);
2507}
2508
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002509static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002510{
2511 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002512 struct drm_mode_config *mode_config = &dev->mode_config;
2513 struct intel_encoder *intel_encoder;
2514 u32 mask = ~I915_READ(SDEIMR);
2515 u32 hotplug;
Keith Packard7fe0b972011-09-19 13:31:02 -07002516
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002517 if (HAS_PCH_IBX(dev)) {
Egbert Eich995e6b32013-04-16 13:36:56 +02002518 mask &= ~SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002519 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002520 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2521 mask |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002522 } else {
Egbert Eich995e6b32013-04-16 13:36:56 +02002523 mask &= ~SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002524 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002525 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2526 mask |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002527 }
2528
2529 I915_WRITE(SDEIMR, ~mask);
2530
2531 /*
2532 * Enable digital hotplug on the PCH, and configure the DP short pulse
2533 * duration to 2ms (which is the minimum in the Display Port spec)
2534 *
2535 * This register is the same on all known PCH chips.
2536 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002537 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2538 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2539 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2540 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2541 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2542 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2543}
2544
Paulo Zanonid46da432013-02-08 17:35:15 -02002545static void ibx_irq_postinstall(struct drm_device *dev)
2546{
2547 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002548 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002549
Paulo Zanoni86642812013-04-12 17:57:57 -03002550 if (HAS_PCH_IBX(dev)) {
2551 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002552 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
Paulo Zanoni86642812013-04-12 17:57:57 -03002553 } else {
2554 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2555
2556 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2557 }
Ben Widawskyab5c6082013-04-05 13:12:41 -07002558
2559 if (HAS_PCH_NOP(dev))
2560 return;
2561
Paulo Zanonid46da432013-02-08 17:35:15 -02002562 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2563 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002564}
2565
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002566static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002567{
2568 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2569 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08002570 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01002571 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Paulo Zanoni86642812013-04-12 17:57:57 -03002572 DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002573 DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002574 u32 render_irqs;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002575
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002576 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002577
2578 /* should always can generate irq */
2579 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002580 I915_WRITE(DEIMR, dev_priv->irq_mask);
2581 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002582 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002583
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002584 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002585
2586 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002587 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002588
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002589 if (IS_GEN6(dev))
2590 render_irqs =
2591 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002592 GEN6_BSD_USER_INTERRUPT |
2593 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002594 else
2595 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00002596 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00002597 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002598 GT_BSD_USER_INTERRUPT;
2599 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002600 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002601
Paulo Zanonid46da432013-02-08 17:35:15 -02002602 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002603
Jesse Barnesf97108d2010-01-29 11:27:07 -08002604 if (IS_IRONLAKE_M(dev)) {
2605 /* Clear & enable PCU event interrupts */
2606 I915_WRITE(DEIIR, DE_PCU_EVENT);
2607 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2608 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2609 }
2610
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002611 return 0;
2612}
2613
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002614static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002615{
2616 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2617 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01002618 u32 display_mask =
2619 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2620 DE_PLANEC_FLIP_DONE_IVB |
2621 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01002622 DE_PLANEA_FLIP_DONE_IVB |
Paulo Zanoni86642812013-04-12 17:57:57 -03002623 DE_AUX_CHANNEL_A_IVB |
2624 DE_ERR_INT_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002625 u32 render_irqs;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002626
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002627 dev_priv->irq_mask = ~display_mask;
2628
2629 /* should always can generate irq */
Paulo Zanoni86642812013-04-12 17:57:57 -03002630 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002631 I915_WRITE(DEIIR, I915_READ(DEIIR));
2632 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01002633 I915_WRITE(DEIER,
2634 display_mask |
2635 DE_PIPEC_VBLANK_IVB |
2636 DE_PIPEB_VBLANK_IVB |
2637 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002638 POSTING_READ(DEIER);
2639
Ben Widawsky15b9f802012-05-25 16:56:23 -07002640 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002641
2642 I915_WRITE(GTIIR, I915_READ(GTIIR));
2643 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2644
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002645 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07002646 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002647 I915_WRITE(GTIER, render_irqs);
2648 POSTING_READ(GTIER);
2649
Paulo Zanonid46da432013-02-08 17:35:15 -02002650 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002651
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002652 return 0;
2653}
2654
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002655static int valleyview_irq_postinstall(struct drm_device *dev)
2656{
2657 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002658 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002659 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002660 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002661
2662 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002663 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2664 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2665 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002666 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2667
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002668 /*
2669 *Leave vblank interrupts masked initially. enable/disable will
2670 * toggle them based on usage.
2671 */
2672 dev_priv->irq_mask = (~enable_mask) |
2673 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2674 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002675
Daniel Vetter20afbda2012-12-11 14:05:07 +01002676 I915_WRITE(PORT_HOTPLUG_EN, 0);
2677 POSTING_READ(PORT_HOTPLUG_EN);
2678
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002679 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2680 I915_WRITE(VLV_IER, enable_mask);
2681 I915_WRITE(VLV_IIR, 0xffffffff);
2682 I915_WRITE(PIPESTAT(0), 0xffff);
2683 I915_WRITE(PIPESTAT(1), 0xffff);
2684 POSTING_READ(VLV_IER);
2685
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002686 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002687 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002688 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2689
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002690 I915_WRITE(VLV_IIR, 0xffffffff);
2691 I915_WRITE(VLV_IIR, 0xffffffff);
2692
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002693 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002694 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002695
2696 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2697 GEN6_BLITTER_USER_INTERRUPT;
2698 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002699 POSTING_READ(GTIER);
2700
2701 /* ack & enable invalid PTE error interrupts */
2702#if 0 /* FIXME: add support to irq handler for checking these bits */
2703 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2704 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2705#endif
2706
2707 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002708
2709 return 0;
2710}
2711
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002712static void valleyview_irq_uninstall(struct drm_device *dev)
2713{
2714 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2715 int pipe;
2716
2717 if (!dev_priv)
2718 return;
2719
Egbert Eichac4c16c2013-04-16 13:36:58 +02002720 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2721
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002722 for_each_pipe(pipe)
2723 I915_WRITE(PIPESTAT(pipe), 0xffff);
2724
2725 I915_WRITE(HWSTAM, 0xffffffff);
2726 I915_WRITE(PORT_HOTPLUG_EN, 0);
2727 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2728 for_each_pipe(pipe)
2729 I915_WRITE(PIPESTAT(pipe), 0xffff);
2730 I915_WRITE(VLV_IIR, 0xffffffff);
2731 I915_WRITE(VLV_IMR, 0xffffffff);
2732 I915_WRITE(VLV_IER, 0x0);
2733 POSTING_READ(VLV_IER);
2734}
2735
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002736static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002737{
2738 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002739
2740 if (!dev_priv)
2741 return;
2742
Egbert Eichac4c16c2013-04-16 13:36:58 +02002743 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2744
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002745 I915_WRITE(HWSTAM, 0xffffffff);
2746
2747 I915_WRITE(DEIMR, 0xffffffff);
2748 I915_WRITE(DEIER, 0x0);
2749 I915_WRITE(DEIIR, I915_READ(DEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002750 if (IS_GEN7(dev))
2751 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002752
2753 I915_WRITE(GTIMR, 0xffffffff);
2754 I915_WRITE(GTIER, 0x0);
2755 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002756
Ben Widawskyab5c6082013-04-05 13:12:41 -07002757 if (HAS_PCH_NOP(dev))
2758 return;
2759
Keith Packard192aac1f2011-09-20 10:12:44 -07002760 I915_WRITE(SDEIMR, 0xffffffff);
2761 I915_WRITE(SDEIER, 0x0);
2762 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002763 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2764 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002765}
2766
Chris Wilsonc2798b12012-04-22 21:13:57 +01002767static void i8xx_irq_preinstall(struct drm_device * dev)
2768{
2769 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2770 int pipe;
2771
2772 atomic_set(&dev_priv->irq_received, 0);
2773
2774 for_each_pipe(pipe)
2775 I915_WRITE(PIPESTAT(pipe), 0);
2776 I915_WRITE16(IMR, 0xffff);
2777 I915_WRITE16(IER, 0x0);
2778 POSTING_READ16(IER);
2779}
2780
2781static int i8xx_irq_postinstall(struct drm_device *dev)
2782{
2783 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2784
Chris Wilsonc2798b12012-04-22 21:13:57 +01002785 I915_WRITE16(EMR,
2786 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2787
2788 /* Unmask the interrupts that we always want on. */
2789 dev_priv->irq_mask =
2790 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2791 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2792 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2793 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2794 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2795 I915_WRITE16(IMR, dev_priv->irq_mask);
2796
2797 I915_WRITE16(IER,
2798 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2799 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2800 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2801 I915_USER_INTERRUPT);
2802 POSTING_READ16(IER);
2803
2804 return 0;
2805}
2806
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002807/*
2808 * Returns true when a page flip has completed.
2809 */
2810static bool i8xx_handle_vblank(struct drm_device *dev,
2811 int pipe, u16 iir)
2812{
2813 drm_i915_private_t *dev_priv = dev->dev_private;
2814 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2815
2816 if (!drm_handle_vblank(dev, pipe))
2817 return false;
2818
2819 if ((iir & flip_pending) == 0)
2820 return false;
2821
2822 intel_prepare_page_flip(dev, pipe);
2823
2824 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2825 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2826 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2827 * the flip is completed (no longer pending). Since this doesn't raise
2828 * an interrupt per se, we watch for the change at vblank.
2829 */
2830 if (I915_READ16(ISR) & flip_pending)
2831 return false;
2832
2833 intel_finish_page_flip(dev, pipe);
2834
2835 return true;
2836}
2837
Daniel Vetterff1f5252012-10-02 15:10:55 +02002838static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002839{
2840 struct drm_device *dev = (struct drm_device *) arg;
2841 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002842 u16 iir, new_iir;
2843 u32 pipe_stats[2];
2844 unsigned long irqflags;
2845 int irq_received;
2846 int pipe;
2847 u16 flip_mask =
2848 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2849 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2850
2851 atomic_inc(&dev_priv->irq_received);
2852
2853 iir = I915_READ16(IIR);
2854 if (iir == 0)
2855 return IRQ_NONE;
2856
2857 while (iir & ~flip_mask) {
2858 /* Can't rely on pipestat interrupt bit in iir as it might
2859 * have been cleared after the pipestat interrupt was received.
2860 * It doesn't set the bit in iir again, but it still produces
2861 * interrupts (for non-MSI).
2862 */
2863 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2864 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2865 i915_handle_error(dev, false);
2866
2867 for_each_pipe(pipe) {
2868 int reg = PIPESTAT(pipe);
2869 pipe_stats[pipe] = I915_READ(reg);
2870
2871 /*
2872 * Clear the PIPE*STAT regs before the IIR
2873 */
2874 if (pipe_stats[pipe] & 0x8000ffff) {
2875 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2876 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2877 pipe_name(pipe));
2878 I915_WRITE(reg, pipe_stats[pipe]);
2879 irq_received = 1;
2880 }
2881 }
2882 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2883
2884 I915_WRITE16(IIR, iir & ~flip_mask);
2885 new_iir = I915_READ16(IIR); /* Flush posted writes */
2886
Daniel Vetterd05c6172012-04-26 23:28:09 +02002887 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002888
2889 if (iir & I915_USER_INTERRUPT)
2890 notify_ring(dev, &dev_priv->ring[RCS]);
2891
2892 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002893 i8xx_handle_vblank(dev, 0, iir))
2894 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002895
2896 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002897 i8xx_handle_vblank(dev, 1, iir))
2898 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002899
2900 iir = new_iir;
2901 }
2902
2903 return IRQ_HANDLED;
2904}
2905
2906static void i8xx_irq_uninstall(struct drm_device * dev)
2907{
2908 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2909 int pipe;
2910
Chris Wilsonc2798b12012-04-22 21:13:57 +01002911 for_each_pipe(pipe) {
2912 /* Clear enable bits; then clear status bits */
2913 I915_WRITE(PIPESTAT(pipe), 0);
2914 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2915 }
2916 I915_WRITE16(IMR, 0xffff);
2917 I915_WRITE16(IER, 0x0);
2918 I915_WRITE16(IIR, I915_READ16(IIR));
2919}
2920
Chris Wilsona266c7d2012-04-24 22:59:44 +01002921static void i915_irq_preinstall(struct drm_device * dev)
2922{
2923 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2924 int pipe;
2925
2926 atomic_set(&dev_priv->irq_received, 0);
2927
2928 if (I915_HAS_HOTPLUG(dev)) {
2929 I915_WRITE(PORT_HOTPLUG_EN, 0);
2930 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2931 }
2932
Chris Wilson00d98eb2012-04-24 22:59:48 +01002933 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002934 for_each_pipe(pipe)
2935 I915_WRITE(PIPESTAT(pipe), 0);
2936 I915_WRITE(IMR, 0xffffffff);
2937 I915_WRITE(IER, 0x0);
2938 POSTING_READ(IER);
2939}
2940
2941static int i915_irq_postinstall(struct drm_device *dev)
2942{
2943 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002944 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002945
Chris Wilson38bde182012-04-24 22:59:50 +01002946 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2947
2948 /* Unmask the interrupts that we always want on. */
2949 dev_priv->irq_mask =
2950 ~(I915_ASLE_INTERRUPT |
2951 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2952 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2953 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2954 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2955 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2956
2957 enable_mask =
2958 I915_ASLE_INTERRUPT |
2959 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2960 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2961 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2962 I915_USER_INTERRUPT;
2963
Chris Wilsona266c7d2012-04-24 22:59:44 +01002964 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002965 I915_WRITE(PORT_HOTPLUG_EN, 0);
2966 POSTING_READ(PORT_HOTPLUG_EN);
2967
Chris Wilsona266c7d2012-04-24 22:59:44 +01002968 /* Enable in IER... */
2969 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2970 /* and unmask in IMR */
2971 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2972 }
2973
Chris Wilsona266c7d2012-04-24 22:59:44 +01002974 I915_WRITE(IMR, dev_priv->irq_mask);
2975 I915_WRITE(IER, enable_mask);
2976 POSTING_READ(IER);
2977
Jani Nikulaf49e38d2013-04-29 13:02:54 +03002978 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002979
2980 return 0;
2981}
2982
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002983/*
2984 * Returns true when a page flip has completed.
2985 */
2986static bool i915_handle_vblank(struct drm_device *dev,
2987 int plane, int pipe, u32 iir)
2988{
2989 drm_i915_private_t *dev_priv = dev->dev_private;
2990 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
2991
2992 if (!drm_handle_vblank(dev, pipe))
2993 return false;
2994
2995 if ((iir & flip_pending) == 0)
2996 return false;
2997
2998 intel_prepare_page_flip(dev, plane);
2999
3000 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3001 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3002 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3003 * the flip is completed (no longer pending). Since this doesn't raise
3004 * an interrupt per se, we watch for the change at vblank.
3005 */
3006 if (I915_READ(ISR) & flip_pending)
3007 return false;
3008
3009 intel_finish_page_flip(dev, pipe);
3010
3011 return true;
3012}
3013
Daniel Vetterff1f5252012-10-02 15:10:55 +02003014static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003015{
3016 struct drm_device *dev = (struct drm_device *) arg;
3017 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003018 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003019 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003020 u32 flip_mask =
3021 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3022 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003023 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003024
3025 atomic_inc(&dev_priv->irq_received);
3026
3027 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003028 do {
3029 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003030 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003031
3032 /* Can't rely on pipestat interrupt bit in iir as it might
3033 * have been cleared after the pipestat interrupt was received.
3034 * It doesn't set the bit in iir again, but it still produces
3035 * interrupts (for non-MSI).
3036 */
3037 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3038 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3039 i915_handle_error(dev, false);
3040
3041 for_each_pipe(pipe) {
3042 int reg = PIPESTAT(pipe);
3043 pipe_stats[pipe] = I915_READ(reg);
3044
Chris Wilson38bde182012-04-24 22:59:50 +01003045 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003046 if (pipe_stats[pipe] & 0x8000ffff) {
3047 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3048 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3049 pipe_name(pipe));
3050 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003051 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003052 }
3053 }
3054 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3055
3056 if (!irq_received)
3057 break;
3058
Chris Wilsona266c7d2012-04-24 22:59:44 +01003059 /* Consume port. Then clear IIR or we'll miss events */
3060 if ((I915_HAS_HOTPLUG(dev)) &&
3061 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3062 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003063 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003064
3065 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3066 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +02003067 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02003068 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
3069 i915_hpd_irq_setup(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003070 queue_work(dev_priv->wq,
3071 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02003072 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003073 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01003074 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003075 }
3076
Chris Wilson38bde182012-04-24 22:59:50 +01003077 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003078 new_iir = I915_READ(IIR); /* Flush posted writes */
3079
Chris Wilsona266c7d2012-04-24 22:59:44 +01003080 if (iir & I915_USER_INTERRUPT)
3081 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003082
Chris Wilsona266c7d2012-04-24 22:59:44 +01003083 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003084 int plane = pipe;
3085 if (IS_MOBILE(dev))
3086 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003087
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003088 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3089 i915_handle_vblank(dev, plane, pipe, iir))
3090 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003091
3092 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3093 blc_event = true;
3094 }
3095
Chris Wilsona266c7d2012-04-24 22:59:44 +01003096 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3097 intel_opregion_asle_intr(dev);
3098
3099 /* With MSI, interrupts are only generated when iir
3100 * transitions from zero to nonzero. If another bit got
3101 * set while we were handling the existing iir bits, then
3102 * we would never get another interrupt.
3103 *
3104 * This is fine on non-MSI as well, as if we hit this path
3105 * we avoid exiting the interrupt handler only to generate
3106 * another one.
3107 *
3108 * Note that for MSI this could cause a stray interrupt report
3109 * if an interrupt landed in the time between writing IIR and
3110 * the posting read. This should be rare enough to never
3111 * trigger the 99% of 100,000 interrupts test for disabling
3112 * stray interrupts.
3113 */
Chris Wilson38bde182012-04-24 22:59:50 +01003114 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003115 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003116 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003117
Daniel Vetterd05c6172012-04-26 23:28:09 +02003118 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003119
Chris Wilsona266c7d2012-04-24 22:59:44 +01003120 return ret;
3121}
3122
3123static void i915_irq_uninstall(struct drm_device * dev)
3124{
3125 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3126 int pipe;
3127
Egbert Eichac4c16c2013-04-16 13:36:58 +02003128 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3129
Chris Wilsona266c7d2012-04-24 22:59:44 +01003130 if (I915_HAS_HOTPLUG(dev)) {
3131 I915_WRITE(PORT_HOTPLUG_EN, 0);
3132 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3133 }
3134
Chris Wilson00d98eb2012-04-24 22:59:48 +01003135 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01003136 for_each_pipe(pipe) {
3137 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003138 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003139 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3140 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003141 I915_WRITE(IMR, 0xffffffff);
3142 I915_WRITE(IER, 0x0);
3143
Chris Wilsona266c7d2012-04-24 22:59:44 +01003144 I915_WRITE(IIR, I915_READ(IIR));
3145}
3146
3147static void i965_irq_preinstall(struct drm_device * dev)
3148{
3149 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3150 int pipe;
3151
3152 atomic_set(&dev_priv->irq_received, 0);
3153
Chris Wilsonadca4732012-05-11 18:01:31 +01003154 I915_WRITE(PORT_HOTPLUG_EN, 0);
3155 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003156
3157 I915_WRITE(HWSTAM, 0xeffe);
3158 for_each_pipe(pipe)
3159 I915_WRITE(PIPESTAT(pipe), 0);
3160 I915_WRITE(IMR, 0xffffffff);
3161 I915_WRITE(IER, 0x0);
3162 POSTING_READ(IER);
3163}
3164
3165static int i965_irq_postinstall(struct drm_device *dev)
3166{
3167 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003168 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003169 u32 error_mask;
3170
Chris Wilsona266c7d2012-04-24 22:59:44 +01003171 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003172 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003173 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003174 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3175 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3176 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3177 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3178 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3179
3180 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003181 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3182 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003183 enable_mask |= I915_USER_INTERRUPT;
3184
3185 if (IS_G4X(dev))
3186 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003187
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003188 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003189
Chris Wilsona266c7d2012-04-24 22:59:44 +01003190 /*
3191 * Enable some error detection, note the instruction error mask
3192 * bit is reserved, so we leave it masked.
3193 */
3194 if (IS_G4X(dev)) {
3195 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3196 GM45_ERROR_MEM_PRIV |
3197 GM45_ERROR_CP_PRIV |
3198 I915_ERROR_MEMORY_REFRESH);
3199 } else {
3200 error_mask = ~(I915_ERROR_PAGE_TABLE |
3201 I915_ERROR_MEMORY_REFRESH);
3202 }
3203 I915_WRITE(EMR, error_mask);
3204
3205 I915_WRITE(IMR, dev_priv->irq_mask);
3206 I915_WRITE(IER, enable_mask);
3207 POSTING_READ(IER);
3208
Daniel Vetter20afbda2012-12-11 14:05:07 +01003209 I915_WRITE(PORT_HOTPLUG_EN, 0);
3210 POSTING_READ(PORT_HOTPLUG_EN);
3211
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003212 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003213
3214 return 0;
3215}
3216
Egbert Eichbac56d52013-02-25 12:06:51 -05003217static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003218{
3219 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05003220 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02003221 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003222 u32 hotplug_en;
3223
Egbert Eichbac56d52013-02-25 12:06:51 -05003224 if (I915_HAS_HOTPLUG(dev)) {
3225 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3226 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3227 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05003228 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02003229 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3230 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3231 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05003232 /* Programming the CRT detection parameters tends
3233 to generate a spurious hotplug event about three
3234 seconds later. So just do it once.
3235 */
3236 if (IS_G4X(dev))
3237 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01003238 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05003239 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003240
Egbert Eichbac56d52013-02-25 12:06:51 -05003241 /* Ignore TV since it's buggy */
3242 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3243 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003244}
3245
Daniel Vetterff1f5252012-10-02 15:10:55 +02003246static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003247{
3248 struct drm_device *dev = (struct drm_device *) arg;
3249 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003250 u32 iir, new_iir;
3251 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003252 unsigned long irqflags;
3253 int irq_received;
3254 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003255 u32 flip_mask =
3256 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3257 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003258
3259 atomic_inc(&dev_priv->irq_received);
3260
3261 iir = I915_READ(IIR);
3262
Chris Wilsona266c7d2012-04-24 22:59:44 +01003263 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003264 bool blc_event = false;
3265
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003266 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003267
3268 /* Can't rely on pipestat interrupt bit in iir as it might
3269 * have been cleared after the pipestat interrupt was received.
3270 * It doesn't set the bit in iir again, but it still produces
3271 * interrupts (for non-MSI).
3272 */
3273 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3274 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3275 i915_handle_error(dev, false);
3276
3277 for_each_pipe(pipe) {
3278 int reg = PIPESTAT(pipe);
3279 pipe_stats[pipe] = I915_READ(reg);
3280
3281 /*
3282 * Clear the PIPE*STAT regs before the IIR
3283 */
3284 if (pipe_stats[pipe] & 0x8000ffff) {
3285 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3286 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3287 pipe_name(pipe));
3288 I915_WRITE(reg, pipe_stats[pipe]);
3289 irq_received = 1;
3290 }
3291 }
3292 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3293
3294 if (!irq_received)
3295 break;
3296
3297 ret = IRQ_HANDLED;
3298
3299 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01003300 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003301 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003302 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3303 HOTPLUG_INT_STATUS_G4X :
3304 HOTPLUG_INT_STATUS_I965);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003305
3306 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3307 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +02003308 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02003309 if (hotplug_irq_storm_detect(dev, hotplug_trigger,
3310 IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965))
3311 i915_hpd_irq_setup(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003312 queue_work(dev_priv->wq,
3313 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02003314 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003315 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3316 I915_READ(PORT_HOTPLUG_STAT);
3317 }
3318
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003319 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003320 new_iir = I915_READ(IIR); /* Flush posted writes */
3321
Chris Wilsona266c7d2012-04-24 22:59:44 +01003322 if (iir & I915_USER_INTERRUPT)
3323 notify_ring(dev, &dev_priv->ring[RCS]);
3324 if (iir & I915_BSD_USER_INTERRUPT)
3325 notify_ring(dev, &dev_priv->ring[VCS]);
3326
Chris Wilsona266c7d2012-04-24 22:59:44 +01003327 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003328 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003329 i915_handle_vblank(dev, pipe, pipe, iir))
3330 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003331
3332 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3333 blc_event = true;
3334 }
3335
3336
3337 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3338 intel_opregion_asle_intr(dev);
3339
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003340 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3341 gmbus_irq_handler(dev);
3342
Chris Wilsona266c7d2012-04-24 22:59:44 +01003343 /* With MSI, interrupts are only generated when iir
3344 * transitions from zero to nonzero. If another bit got
3345 * set while we were handling the existing iir bits, then
3346 * we would never get another interrupt.
3347 *
3348 * This is fine on non-MSI as well, as if we hit this path
3349 * we avoid exiting the interrupt handler only to generate
3350 * another one.
3351 *
3352 * Note that for MSI this could cause a stray interrupt report
3353 * if an interrupt landed in the time between writing IIR and
3354 * the posting read. This should be rare enough to never
3355 * trigger the 99% of 100,000 interrupts test for disabling
3356 * stray interrupts.
3357 */
3358 iir = new_iir;
3359 }
3360
Daniel Vetterd05c6172012-04-26 23:28:09 +02003361 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003362
Chris Wilsona266c7d2012-04-24 22:59:44 +01003363 return ret;
3364}
3365
3366static void i965_irq_uninstall(struct drm_device * dev)
3367{
3368 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3369 int pipe;
3370
3371 if (!dev_priv)
3372 return;
3373
Egbert Eichac4c16c2013-04-16 13:36:58 +02003374 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3375
Chris Wilsonadca4732012-05-11 18:01:31 +01003376 I915_WRITE(PORT_HOTPLUG_EN, 0);
3377 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003378
3379 I915_WRITE(HWSTAM, 0xffffffff);
3380 for_each_pipe(pipe)
3381 I915_WRITE(PIPESTAT(pipe), 0);
3382 I915_WRITE(IMR, 0xffffffff);
3383 I915_WRITE(IER, 0x0);
3384
3385 for_each_pipe(pipe)
3386 I915_WRITE(PIPESTAT(pipe),
3387 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3388 I915_WRITE(IIR, I915_READ(IIR));
3389}
3390
Egbert Eichac4c16c2013-04-16 13:36:58 +02003391static void i915_reenable_hotplug_timer_func(unsigned long data)
3392{
3393 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3394 struct drm_device *dev = dev_priv->dev;
3395 struct drm_mode_config *mode_config = &dev->mode_config;
3396 unsigned long irqflags;
3397 int i;
3398
3399 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3400 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3401 struct drm_connector *connector;
3402
3403 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3404 continue;
3405
3406 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3407
3408 list_for_each_entry(connector, &mode_config->connector_list, head) {
3409 struct intel_connector *intel_connector = to_intel_connector(connector);
3410
3411 if (intel_connector->encoder->hpd_pin == i) {
3412 if (connector->polled != intel_connector->polled)
3413 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3414 drm_get_connector_name(connector));
3415 connector->polled = intel_connector->polled;
3416 if (!connector->polled)
3417 connector->polled = DRM_CONNECTOR_POLL_HPD;
3418 }
3419 }
3420 }
3421 if (dev_priv->display.hpd_irq_setup)
3422 dev_priv->display.hpd_irq_setup(dev);
3423 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3424}
3425
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003426void intel_irq_init(struct drm_device *dev)
3427{
Chris Wilson8b2e3262012-04-24 22:59:41 +01003428 struct drm_i915_private *dev_priv = dev->dev_private;
3429
3430 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01003431 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003432 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003433 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01003434
Daniel Vetter99584db2012-11-14 17:14:04 +01003435 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3436 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01003437 (unsigned long) dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003438 setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3439 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01003440
Tomas Janousek97a19a22012-12-08 13:48:13 +01003441 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01003442
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003443 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3444 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03003445 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003446 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3447 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3448 }
3449
Keith Packardc3613de2011-08-12 17:05:54 -07003450 if (drm_core_check_feature(dev, DRIVER_MODESET))
3451 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3452 else
3453 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003454 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3455
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003456 if (IS_VALLEYVIEW(dev)) {
3457 dev->driver->irq_handler = valleyview_irq_handler;
3458 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3459 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3460 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3461 dev->driver->enable_vblank = valleyview_enable_vblank;
3462 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05003463 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetter4a06e202012-12-01 13:53:40 +01003464 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003465 /* Share pre & uninstall handlers with ILK/SNB */
3466 dev->driver->irq_handler = ivybridge_irq_handler;
3467 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3468 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
3469 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3470 dev->driver->enable_vblank = ivybridge_enable_vblank;
3471 dev->driver->disable_vblank = ivybridge_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003472 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003473 } else if (HAS_PCH_SPLIT(dev)) {
3474 dev->driver->irq_handler = ironlake_irq_handler;
3475 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3476 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3477 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3478 dev->driver->enable_vblank = ironlake_enable_vblank;
3479 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003480 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003481 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003482 if (INTEL_INFO(dev)->gen == 2) {
3483 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3484 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3485 dev->driver->irq_handler = i8xx_irq_handler;
3486 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003487 } else if (INTEL_INFO(dev)->gen == 3) {
3488 dev->driver->irq_preinstall = i915_irq_preinstall;
3489 dev->driver->irq_postinstall = i915_irq_postinstall;
3490 dev->driver->irq_uninstall = i915_irq_uninstall;
3491 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003492 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003493 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003494 dev->driver->irq_preinstall = i965_irq_preinstall;
3495 dev->driver->irq_postinstall = i965_irq_postinstall;
3496 dev->driver->irq_uninstall = i965_irq_uninstall;
3497 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05003498 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003499 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003500 dev->driver->enable_vblank = i915_enable_vblank;
3501 dev->driver->disable_vblank = i915_disable_vblank;
3502 }
3503}
Daniel Vetter20afbda2012-12-11 14:05:07 +01003504
3505void intel_hpd_init(struct drm_device *dev)
3506{
3507 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02003508 struct drm_mode_config *mode_config = &dev->mode_config;
3509 struct drm_connector *connector;
3510 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003511
Egbert Eich821450c2013-04-16 13:36:55 +02003512 for (i = 1; i < HPD_NUM_PINS; i++) {
3513 dev_priv->hpd_stats[i].hpd_cnt = 0;
3514 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3515 }
3516 list_for_each_entry(connector, &mode_config->connector_list, head) {
3517 struct intel_connector *intel_connector = to_intel_connector(connector);
3518 connector->polled = intel_connector->polled;
3519 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3520 connector->polled = DRM_CONNECTOR_POLL_HPD;
3521 }
Daniel Vetter20afbda2012-12-11 14:05:07 +01003522 if (dev_priv->display.hpd_irq_setup)
3523 dev_priv->display.hpd_irq_setup(dev);
3524}