blob: 90ed599611cbc7156240f8a5f4fb4a7fea133aab [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Egbert Eiche5868a32013-02-28 04:17:12 -050039static const u32 hpd_ibx[] = {
40 [HPD_CRT] = SDE_CRT_HOTPLUG,
41 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
45};
46
47static const u32 hpd_cpt[] = {
48 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010049 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050050 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53};
54
55static const u32 hpd_mask_i915[] = {
56 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
57 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62};
63
64static const u32 hpd_status_gen4[] = {
65 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71};
72
73static const u32 hpd_status_i965[] = {
74 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
82static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
83 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Egbert Eichcd569ae2013-04-16 13:36:57 +020091static void ibx_hpd_irq_setup(struct drm_device *dev);
92static void i915_hpd_irq_setup(struct drm_device *dev);
Egbert Eiche5868a32013-02-28 04:17:12 -050093
Zhenyu Wang036a4a72009-06-08 14:40:19 +080094/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010095static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050096ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080097{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000098 if ((dev_priv->irq_mask & mask) != 0) {
99 dev_priv->irq_mask &= ~mask;
100 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000101 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800102 }
103}
104
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300105static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500106ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800107{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108 if ((dev_priv->irq_mask & mask) != mask) {
109 dev_priv->irq_mask |= mask;
110 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000111 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800112 }
113}
114
Paulo Zanoni86642812013-04-12 17:57:57 -0300115static bool ivb_can_enable_err_int(struct drm_device *dev)
116{
117 struct drm_i915_private *dev_priv = dev->dev_private;
118 struct intel_crtc *crtc;
119 enum pipe pipe;
120
121 for_each_pipe(pipe) {
122 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
123
124 if (crtc->cpu_fifo_underrun_disabled)
125 return false;
126 }
127
128 return true;
129}
130
131static bool cpt_can_enable_serr_int(struct drm_device *dev)
132{
133 struct drm_i915_private *dev_priv = dev->dev_private;
134 enum pipe pipe;
135 struct intel_crtc *crtc;
136
137 for_each_pipe(pipe) {
138 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
139
140 if (crtc->pch_fifo_underrun_disabled)
141 return false;
142 }
143
144 return true;
145}
146
147static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
148 enum pipe pipe, bool enable)
149{
150 struct drm_i915_private *dev_priv = dev->dev_private;
151 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
152 DE_PIPEB_FIFO_UNDERRUN;
153
154 if (enable)
155 ironlake_enable_display_irq(dev_priv, bit);
156 else
157 ironlake_disable_display_irq(dev_priv, bit);
158}
159
160static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
161 bool enable)
162{
163 struct drm_i915_private *dev_priv = dev->dev_private;
164
165 if (enable) {
166 if (!ivb_can_enable_err_int(dev))
167 return;
168
169 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN_A |
170 ERR_INT_FIFO_UNDERRUN_B |
171 ERR_INT_FIFO_UNDERRUN_C);
172
173 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
174 } else {
175 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
176 }
177}
178
179static void ibx_set_fifo_underrun_reporting(struct intel_crtc *crtc,
180 bool enable)
181{
182 struct drm_device *dev = crtc->base.dev;
183 struct drm_i915_private *dev_priv = dev->dev_private;
184 uint32_t bit = (crtc->pipe == PIPE_A) ? SDE_TRANSA_FIFO_UNDER :
185 SDE_TRANSB_FIFO_UNDER;
186
187 if (enable)
188 I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~bit);
189 else
190 I915_WRITE(SDEIMR, I915_READ(SDEIMR) | bit);
191
192 POSTING_READ(SDEIMR);
193}
194
195static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
196 enum transcoder pch_transcoder,
197 bool enable)
198{
199 struct drm_i915_private *dev_priv = dev->dev_private;
200
201 if (enable) {
202 if (!cpt_can_enable_serr_int(dev))
203 return;
204
205 I915_WRITE(SERR_INT, SERR_INT_TRANS_A_FIFO_UNDERRUN |
206 SERR_INT_TRANS_B_FIFO_UNDERRUN |
207 SERR_INT_TRANS_C_FIFO_UNDERRUN);
208
209 I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~SDE_ERROR_CPT);
210 } else {
211 I915_WRITE(SDEIMR, I915_READ(SDEIMR) | SDE_ERROR_CPT);
212 }
213
214 POSTING_READ(SDEIMR);
215}
216
217/**
218 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
219 * @dev: drm device
220 * @pipe: pipe
221 * @enable: true if we want to report FIFO underrun errors, false otherwise
222 *
223 * This function makes us disable or enable CPU fifo underruns for a specific
224 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
225 * reporting for one pipe may also disable all the other CPU error interruts for
226 * the other pipes, due to the fact that there's just one interrupt mask/enable
227 * bit for all the pipes.
228 *
229 * Returns the previous state of underrun reporting.
230 */
231bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
232 enum pipe pipe, bool enable)
233{
234 struct drm_i915_private *dev_priv = dev->dev_private;
235 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
237 unsigned long flags;
238 bool ret;
239
240 spin_lock_irqsave(&dev_priv->irq_lock, flags);
241
242 ret = !intel_crtc->cpu_fifo_underrun_disabled;
243
244 if (enable == ret)
245 goto done;
246
247 intel_crtc->cpu_fifo_underrun_disabled = !enable;
248
249 if (IS_GEN5(dev) || IS_GEN6(dev))
250 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
251 else if (IS_GEN7(dev))
252 ivybridge_set_fifo_underrun_reporting(dev, enable);
253
254done:
255 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
256 return ret;
257}
258
259/**
260 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
261 * @dev: drm device
262 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
263 * @enable: true if we want to report FIFO underrun errors, false otherwise
264 *
265 * This function makes us disable or enable PCH fifo underruns for a specific
266 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
267 * underrun reporting for one transcoder may also disable all the other PCH
268 * error interruts for the other transcoders, due to the fact that there's just
269 * one interrupt mask/enable bit for all the transcoders.
270 *
271 * Returns the previous state of underrun reporting.
272 */
273bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
274 enum transcoder pch_transcoder,
275 bool enable)
276{
277 struct drm_i915_private *dev_priv = dev->dev_private;
278 enum pipe p;
279 struct drm_crtc *crtc;
280 struct intel_crtc *intel_crtc;
281 unsigned long flags;
282 bool ret;
283
284 if (HAS_PCH_LPT(dev)) {
285 crtc = NULL;
286 for_each_pipe(p) {
287 struct drm_crtc *c = dev_priv->pipe_to_crtc_mapping[p];
288 if (intel_pipe_has_type(c, INTEL_OUTPUT_ANALOG)) {
289 crtc = c;
290 break;
291 }
292 }
293 if (!crtc) {
294 DRM_ERROR("PCH FIFO underrun, but no CRTC using the PCH found\n");
295 return false;
296 }
297 } else {
298 crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
299 }
300 intel_crtc = to_intel_crtc(crtc);
301
302 spin_lock_irqsave(&dev_priv->irq_lock, flags);
303
304 ret = !intel_crtc->pch_fifo_underrun_disabled;
305
306 if (enable == ret)
307 goto done;
308
309 intel_crtc->pch_fifo_underrun_disabled = !enable;
310
311 if (HAS_PCH_IBX(dev))
312 ibx_set_fifo_underrun_reporting(intel_crtc, enable);
313 else
314 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
315
316done:
317 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
318 return ret;
319}
320
321
Keith Packard7c463582008-11-04 02:03:27 -0800322void
323i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
324{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200325 u32 reg = PIPESTAT(pipe);
326 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800327
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200328 if ((pipestat & mask) == mask)
329 return;
330
331 /* Enable the interrupt, clear any pending status */
332 pipestat |= mask | (mask >> 16);
333 I915_WRITE(reg, pipestat);
334 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800335}
336
337void
338i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
339{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200340 u32 reg = PIPESTAT(pipe);
341 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800342
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200343 if ((pipestat & mask) == 0)
344 return;
345
346 pipestat &= ~mask;
347 I915_WRITE(reg, pipestat);
348 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800349}
350
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000351/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300352 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000353 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300354static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000355{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000356 drm_i915_private_t *dev_priv = dev->dev_private;
357 unsigned long irqflags;
358
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300359 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
360 return;
361
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000362 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000363
Jani Nikulaf8987802013-04-29 13:02:53 +0300364 i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
365 if (INTEL_INFO(dev)->gen >= 4)
366 i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000367
368 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000369}
370
371/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700372 * i915_pipe_enabled - check if a pipe is enabled
373 * @dev: DRM device
374 * @pipe: pipe to check
375 *
376 * Reading certain registers when the pipe is disabled can hang the chip.
377 * Use this routine to make sure the PLL is running and the pipe is active
378 * before reading such registers if unsure.
379 */
380static int
381i915_pipe_enabled(struct drm_device *dev, int pipe)
382{
383 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200384
Daniel Vettera01025a2013-05-22 00:50:23 +0200385 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
386 /* Locking is horribly broken here, but whatever. */
387 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
388 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300389
Daniel Vettera01025a2013-05-22 00:50:23 +0200390 return intel_crtc->active;
391 } else {
392 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
393 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700394}
395
Keith Packard42f52ef2008-10-18 19:39:29 -0700396/* Called from drm generic code, passed a 'crtc', which
397 * we use as a pipe index
398 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700399static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700400{
401 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
402 unsigned long high_frame;
403 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100404 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700405
406 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800407 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800408 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700409 return 0;
410 }
411
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800412 high_frame = PIPEFRAME(pipe);
413 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100414
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700415 /*
416 * High & low register fields aren't synchronized, so make sure
417 * we get a low value that's stable across two reads of the high
418 * register.
419 */
420 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100421 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
422 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
423 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700424 } while (high1 != high2);
425
Chris Wilson5eddb702010-09-11 13:48:45 +0100426 high1 >>= PIPE_FRAME_HIGH_SHIFT;
427 low >>= PIPE_FRAME_LOW_SHIFT;
428 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700429}
430
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700431static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800432{
433 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800434 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800435
436 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800437 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800438 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800439 return 0;
440 }
441
442 return I915_READ(reg);
443}
444
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700445static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100446 int *vpos, int *hpos)
447{
448 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
449 u32 vbl = 0, position = 0;
450 int vbl_start, vbl_end, htotal, vtotal;
451 bool in_vbl = true;
452 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200453 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
454 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100455
456 if (!i915_pipe_enabled(dev, pipe)) {
457 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800458 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100459 return 0;
460 }
461
462 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200463 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100464
465 if (INTEL_INFO(dev)->gen >= 4) {
466 /* No obvious pixelcount register. Only query vertical
467 * scanout position from Display scan line register.
468 */
469 position = I915_READ(PIPEDSL(pipe));
470
471 /* Decode into vertical scanout position. Don't have
472 * horizontal scanout position.
473 */
474 *vpos = position & 0x1fff;
475 *hpos = 0;
476 } else {
477 /* Have access to pixelcount since start of frame.
478 * We can split this into vertical and horizontal
479 * scanout position.
480 */
481 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
482
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200483 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100484 *vpos = position / htotal;
485 *hpos = position - (*vpos * htotal);
486 }
487
488 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200489 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100490
491 /* Test position against vblank region. */
492 vbl_start = vbl & 0x1fff;
493 vbl_end = (vbl >> 16) & 0x1fff;
494
495 if ((*vpos < vbl_start) || (*vpos > vbl_end))
496 in_vbl = false;
497
498 /* Inside "upper part" of vblank area? Apply corrective offset: */
499 if (in_vbl && (*vpos >= vbl_start))
500 *vpos = *vpos - vtotal;
501
502 /* Readouts valid? */
503 if (vbl > 0)
504 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
505
506 /* In vblank? */
507 if (in_vbl)
508 ret |= DRM_SCANOUTPOS_INVBL;
509
510 return ret;
511}
512
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700513static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100514 int *max_error,
515 struct timeval *vblank_time,
516 unsigned flags)
517{
Chris Wilson4041b852011-01-22 10:07:56 +0000518 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100519
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700520 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000521 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100522 return -EINVAL;
523 }
524
525 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000526 crtc = intel_get_crtc_for_pipe(dev, pipe);
527 if (crtc == NULL) {
528 DRM_ERROR("Invalid crtc %d\n", pipe);
529 return -EINVAL;
530 }
531
532 if (!crtc->enabled) {
533 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
534 return -EBUSY;
535 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100536
537 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000538 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
539 vblank_time, flags,
540 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100541}
542
Egbert Eich321a1b32013-04-11 16:00:26 +0200543static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
544{
545 enum drm_connector_status old_status;
546
547 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
548 old_status = connector->status;
549
550 connector->status = connector->funcs->detect(connector, false);
551 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
552 connector->base.id,
553 drm_get_connector_name(connector),
554 old_status, connector->status);
555 return (old_status != connector->status);
556}
557
Jesse Barnes5ca58282009-03-31 14:11:15 -0700558/*
559 * Handle hotplug events outside the interrupt handler proper.
560 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200561#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
562
Jesse Barnes5ca58282009-03-31 14:11:15 -0700563static void i915_hotplug_work_func(struct work_struct *work)
564{
565 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
566 hotplug_work);
567 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700568 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200569 struct intel_connector *intel_connector;
570 struct intel_encoder *intel_encoder;
571 struct drm_connector *connector;
572 unsigned long irqflags;
573 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200574 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200575 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700576
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100577 /* HPD irq before everything is fully set up. */
578 if (!dev_priv->enable_hotplug_processing)
579 return;
580
Keith Packarda65e34c2011-07-25 10:04:56 -0700581 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800582 DRM_DEBUG_KMS("running encoder hotplug functions\n");
583
Egbert Eichcd569ae2013-04-16 13:36:57 +0200584 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +0200585
586 hpd_event_bits = dev_priv->hpd_event_bits;
587 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200588 list_for_each_entry(connector, &mode_config->connector_list, head) {
589 intel_connector = to_intel_connector(connector);
590 intel_encoder = intel_connector->encoder;
591 if (intel_encoder->hpd_pin > HPD_NONE &&
592 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
593 connector->polled == DRM_CONNECTOR_POLL_HPD) {
594 DRM_INFO("HPD interrupt storm detected on connector %s: "
595 "switching from hotplug detection to polling\n",
596 drm_get_connector_name(connector));
597 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
598 connector->polled = DRM_CONNECTOR_POLL_CONNECT
599 | DRM_CONNECTOR_POLL_DISCONNECT;
600 hpd_disabled = true;
601 }
Egbert Eich142e2392013-04-11 15:57:57 +0200602 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
603 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
604 drm_get_connector_name(connector), intel_encoder->hpd_pin);
605 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200606 }
607 /* if there were no outputs to poll, poll was disabled,
608 * therefore make sure it's enabled when disabling HPD on
609 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200610 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200611 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +0200612 mod_timer(&dev_priv->hotplug_reenable_timer,
613 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
614 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200615
616 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
617
Egbert Eich321a1b32013-04-11 16:00:26 +0200618 list_for_each_entry(connector, &mode_config->connector_list, head) {
619 intel_connector = to_intel_connector(connector);
620 intel_encoder = intel_connector->encoder;
621 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
622 if (intel_encoder->hot_plug)
623 intel_encoder->hot_plug(intel_encoder);
624 if (intel_hpd_irq_event(dev, connector))
625 changed = true;
626 }
627 }
Keith Packard40ee3382011-07-28 15:31:19 -0700628 mutex_unlock(&mode_config->mutex);
629
Egbert Eich321a1b32013-04-11 16:00:26 +0200630 if (changed)
631 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700632}
633
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200634static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800635{
636 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000637 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200638 u8 new_delay;
639 unsigned long flags;
640
641 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800642
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200643 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
644
Daniel Vetter20e4d402012-08-08 23:35:39 +0200645 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200646
Jesse Barnes7648fa92010-05-20 14:28:11 -0700647 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000648 busy_up = I915_READ(RCPREVBSYTUPAVG);
649 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800650 max_avg = I915_READ(RCBMAXAVG);
651 min_avg = I915_READ(RCBMINAVG);
652
653 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000654 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200655 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
656 new_delay = dev_priv->ips.cur_delay - 1;
657 if (new_delay < dev_priv->ips.max_delay)
658 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000659 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200660 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
661 new_delay = dev_priv->ips.cur_delay + 1;
662 if (new_delay > dev_priv->ips.min_delay)
663 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800664 }
665
Jesse Barnes7648fa92010-05-20 14:28:11 -0700666 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200667 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800668
Daniel Vetter92703882012-08-09 16:46:01 +0200669 spin_unlock_irqrestore(&mchdev_lock, flags);
670
Jesse Barnesf97108d2010-01-29 11:27:07 -0800671 return;
672}
673
Chris Wilson549f7362010-10-19 11:19:32 +0100674static void notify_ring(struct drm_device *dev,
675 struct intel_ring_buffer *ring)
676{
677 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000678
Chris Wilson475553d2011-01-20 09:52:56 +0000679 if (ring->obj == NULL)
680 return;
681
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100682 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000683
Chris Wilson549f7362010-10-19 11:19:32 +0100684 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700685 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +0100686 dev_priv->gpu_error.hangcheck_count = 0;
687 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100688 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700689 }
Chris Wilson549f7362010-10-19 11:19:32 +0100690}
691
Ben Widawsky4912d042011-04-25 11:25:20 -0700692static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800693{
Ben Widawsky4912d042011-04-25 11:25:20 -0700694 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200695 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700696 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100697 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800698
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200699 spin_lock_irq(&dev_priv->rps.lock);
700 pm_iir = dev_priv->rps.pm_iir;
701 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700702 pm_imr = I915_READ(GEN6_PMIMR);
Ben Widawsky48484052013-05-28 19:22:27 -0700703 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
704 I915_WRITE(GEN6_PMIMR, pm_imr & ~GEN6_PM_RPS_EVENTS);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200705 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700706
Ben Widawsky48484052013-05-28 19:22:27 -0700707 if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800708 return;
709
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700710 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100711
712 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200713 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100714 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200715 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800716
Ben Widawsky79249632012-09-07 19:43:42 -0700717 /* sysfs frequency interfaces may have snuck in while servicing the
718 * interrupt
719 */
720 if (!(new_delay > dev_priv->rps.max_delay ||
721 new_delay < dev_priv->rps.min_delay)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -0700722 if (IS_VALLEYVIEW(dev_priv->dev))
723 valleyview_set_rps(dev_priv->dev, new_delay);
724 else
725 gen6_set_rps(dev_priv->dev, new_delay);
Ben Widawsky79249632012-09-07 19:43:42 -0700726 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800727
Jesse Barnes52ceb902013-04-23 10:09:26 -0700728 if (IS_VALLEYVIEW(dev_priv->dev)) {
729 /*
730 * On VLV, when we enter RC6 we may not be at the minimum
731 * voltage level, so arm a timer to check. It should only
732 * fire when there's activity or once after we've entered
733 * RC6, and then won't be re-armed until the next RPS interrupt.
734 */
735 mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
736 msecs_to_jiffies(100));
737 }
738
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700739 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800740}
741
Ben Widawskye3689192012-05-25 16:56:22 -0700742
743/**
744 * ivybridge_parity_work - Workqueue called when a parity error interrupt
745 * occurred.
746 * @work: workqueue struct
747 *
748 * Doesn't actually do anything except notify userspace. As a consequence of
749 * this event, userspace should try to remap the bad rows since statistically
750 * it is likely the same row is more likely to go bad again.
751 */
752static void ivybridge_parity_work(struct work_struct *work)
753{
754 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100755 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700756 u32 error_status, row, bank, subbank;
757 char *parity_event[5];
758 uint32_t misccpctl;
759 unsigned long flags;
760
761 /* We must turn off DOP level clock gating to access the L3 registers.
762 * In order to prevent a get/put style interface, acquire struct mutex
763 * any time we access those registers.
764 */
765 mutex_lock(&dev_priv->dev->struct_mutex);
766
767 misccpctl = I915_READ(GEN7_MISCCPCTL);
768 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
769 POSTING_READ(GEN7_MISCCPCTL);
770
771 error_status = I915_READ(GEN7_L3CDERRST1);
772 row = GEN7_PARITY_ERROR_ROW(error_status);
773 bank = GEN7_PARITY_ERROR_BANK(error_status);
774 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
775
776 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
777 GEN7_L3CDERRST1_ENABLE);
778 POSTING_READ(GEN7_L3CDERRST1);
779
780 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
781
782 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskycc609d52013-05-28 19:22:29 -0700783 dev_priv->gt_irq_mask &= ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Ben Widawskye3689192012-05-25 16:56:22 -0700784 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
785 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
786
787 mutex_unlock(&dev_priv->dev->struct_mutex);
788
789 parity_event[0] = "L3_PARITY_ERROR=1";
790 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
791 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
792 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
793 parity_event[4] = NULL;
794
795 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
796 KOBJ_CHANGE, parity_event);
797
798 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
799 row, bank, subbank);
800
801 kfree(parity_event[3]);
802 kfree(parity_event[2]);
803 kfree(parity_event[1]);
804}
805
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200806static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700807{
808 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
809 unsigned long flags;
810
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700811 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700812 return;
813
814 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskycc609d52013-05-28 19:22:29 -0700815 dev_priv->gt_irq_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Ben Widawskye3689192012-05-25 16:56:22 -0700816 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
817 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
818
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100819 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700820}
821
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200822static void snb_gt_irq_handler(struct drm_device *dev,
823 struct drm_i915_private *dev_priv,
824 u32 gt_iir)
825{
826
Ben Widawskycc609d52013-05-28 19:22:29 -0700827 if (gt_iir &
828 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200829 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -0700830 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200831 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -0700832 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200833 notify_ring(dev, &dev_priv->ring[BCS]);
834
Ben Widawskycc609d52013-05-28 19:22:29 -0700835 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
836 GT_BSD_CS_ERROR_INTERRUPT |
837 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200838 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
839 i915_handle_error(dev, false);
840 }
Ben Widawskye3689192012-05-25 16:56:22 -0700841
Ben Widawskycc609d52013-05-28 19:22:29 -0700842 if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
Ben Widawskye3689192012-05-25 16:56:22 -0700843 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200844}
845
Ben Widawskybaf02a12013-05-28 19:22:24 -0700846/* Legacy way of handling PM interrupts */
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100847static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
848 u32 pm_iir)
849{
850 unsigned long flags;
851
852 /*
853 * IIR bits should never already be set because IMR should
854 * prevent an interrupt from being shown in IIR. The warning
855 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200856 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100857 * type is not a problem, it displays a problem in the logic.
858 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200859 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100860 */
861
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200862 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200863 dev_priv->rps.pm_iir |= pm_iir;
864 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100865 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200866 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100867
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200868 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100869}
870
Egbert Eichb543fb02013-04-16 13:36:54 +0200871#define HPD_STORM_DETECT_PERIOD 1000
872#define HPD_STORM_THRESHOLD 5
873
Egbert Eichcd569ae2013-04-16 13:36:57 +0200874static inline bool hotplug_irq_storm_detect(struct drm_device *dev,
Egbert Eichb543fb02013-04-16 13:36:54 +0200875 u32 hotplug_trigger,
876 const u32 *hpd)
877{
878 drm_i915_private_t *dev_priv = dev->dev_private;
879 unsigned long irqflags;
880 int i;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200881 bool ret = false;
Egbert Eichb543fb02013-04-16 13:36:54 +0200882
883 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
884
885 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +0200886
Egbert Eichb543fb02013-04-16 13:36:54 +0200887 if (!(hpd[i] & hotplug_trigger) ||
888 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
889 continue;
890
Jani Nikulabc5ead8c2013-05-07 15:10:29 +0300891 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +0200892 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
893 dev_priv->hpd_stats[i].hpd_last_jiffies
894 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
895 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
896 dev_priv->hpd_stats[i].hpd_cnt = 0;
897 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
898 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +0200899 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +0200900 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200901 ret = true;
Egbert Eichb543fb02013-04-16 13:36:54 +0200902 } else {
903 dev_priv->hpd_stats[i].hpd_cnt++;
904 }
905 }
906
907 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200908
909 return ret;
Egbert Eichb543fb02013-04-16 13:36:54 +0200910}
911
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100912static void gmbus_irq_handler(struct drm_device *dev)
913{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100914 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
915
Daniel Vetter28c70f12012-12-01 13:53:45 +0100916 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100917}
918
Daniel Vetterce99c252012-12-01 13:53:47 +0100919static void dp_aux_irq_handler(struct drm_device *dev)
920{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100921 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
922
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100923 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100924}
925
Ben Widawskybaf02a12013-05-28 19:22:24 -0700926/* Unlike gen6_queue_rps_work() from which this function is originally derived,
927 * we must be able to deal with other PM interrupts. This is complicated because
928 * of the way in which we use the masks to defer the RPS work (which for
929 * posterity is necessary because of forcewake).
930 */
931static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv,
932 u32 pm_iir)
933{
934 unsigned long flags;
935
936 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Ben Widawsky48484052013-05-28 19:22:27 -0700937 dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
Ben Widawskybaf02a12013-05-28 19:22:24 -0700938 if (dev_priv->rps.pm_iir) {
939 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
940 /* never want to mask useful interrupts. (also posting read) */
Ben Widawsky48484052013-05-28 19:22:27 -0700941 WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
Ben Widawskybaf02a12013-05-28 19:22:24 -0700942 /* TODO: if queue_work is slow, move it out of the spinlock */
943 queue_work(dev_priv->wq, &dev_priv->rps.work);
944 }
945 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
946
Ben Widawsky48484052013-05-28 19:22:27 -0700947 if (pm_iir & ~GEN6_PM_RPS_EVENTS)
Ben Widawskybaf02a12013-05-28 19:22:24 -0700948 DRM_ERROR("Unexpected PM interrupted\n");
949}
950
Daniel Vetterff1f5252012-10-02 15:10:55 +0200951static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700952{
953 struct drm_device *dev = (struct drm_device *) arg;
954 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
955 u32 iir, gt_iir, pm_iir;
956 irqreturn_t ret = IRQ_NONE;
957 unsigned long irqflags;
958 int pipe;
959 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700960
961 atomic_inc(&dev_priv->irq_received);
962
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700963 while (true) {
964 iir = I915_READ(VLV_IIR);
965 gt_iir = I915_READ(GTIIR);
966 pm_iir = I915_READ(GEN6_PMIIR);
967
968 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
969 goto out;
970
971 ret = IRQ_HANDLED;
972
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200973 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700974
975 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
976 for_each_pipe(pipe) {
977 int reg = PIPESTAT(pipe);
978 pipe_stats[pipe] = I915_READ(reg);
979
980 /*
981 * Clear the PIPE*STAT regs before the IIR
982 */
983 if (pipe_stats[pipe] & 0x8000ffff) {
984 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
985 DRM_DEBUG_DRIVER("pipe %c underrun\n",
986 pipe_name(pipe));
987 I915_WRITE(reg, pipe_stats[pipe]);
988 }
989 }
990 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
991
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700992 for_each_pipe(pipe) {
993 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
994 drm_handle_vblank(dev, pipe);
995
996 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
997 intel_prepare_page_flip(dev, pipe);
998 intel_finish_page_flip(dev, pipe);
999 }
1000 }
1001
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001002 /* Consume port. Then clear IIR or we'll miss events */
1003 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1004 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02001005 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001006
1007 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1008 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +02001009 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001010 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
1011 i915_hpd_irq_setup(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001012 queue_work(dev_priv->wq,
1013 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001014 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001015 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1016 I915_READ(PORT_HOTPLUG_STAT);
1017 }
1018
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001019 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1020 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001021
Ben Widawsky48484052013-05-28 19:22:27 -07001022 if (pm_iir & GEN6_PM_RPS_EVENTS)
Chris Wilsonfc6826d2012-04-15 11:56:03 +01001023 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001024
1025 I915_WRITE(GTIIR, gt_iir);
1026 I915_WRITE(GEN6_PMIIR, pm_iir);
1027 I915_WRITE(VLV_IIR, iir);
1028 }
1029
1030out:
1031 return ret;
1032}
1033
Adam Jackson23e81d62012-06-06 15:45:44 -04001034static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001035{
1036 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001037 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001038 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001039
Egbert Eichb543fb02013-04-16 13:36:54 +02001040 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001041 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx))
1042 ibx_hpd_irq_setup(dev);
Daniel Vetter76e43832012-10-12 20:14:05 +02001043 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001044 }
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001045 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1046 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1047 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001048 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001049 port_name(port));
1050 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001051
Daniel Vetterce99c252012-12-01 13:53:47 +01001052 if (pch_iir & SDE_AUX_MASK)
1053 dp_aux_irq_handler(dev);
1054
Jesse Barnes776ad802011-01-04 15:09:39 -08001055 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001056 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001057
1058 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1059 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1060
1061 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1062 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1063
1064 if (pch_iir & SDE_POISON)
1065 DRM_ERROR("PCH poison interrupt\n");
1066
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001067 if (pch_iir & SDE_FDI_MASK)
1068 for_each_pipe(pipe)
1069 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1070 pipe_name(pipe),
1071 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001072
1073 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1074 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1075
1076 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1077 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1078
Jesse Barnes776ad802011-01-04 15:09:39 -08001079 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001080 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1081 false))
1082 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1083
1084 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1085 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1086 false))
1087 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1088}
1089
1090static void ivb_err_int_handler(struct drm_device *dev)
1091{
1092 struct drm_i915_private *dev_priv = dev->dev_private;
1093 u32 err_int = I915_READ(GEN7_ERR_INT);
1094
Paulo Zanonide032bf2013-04-12 17:57:58 -03001095 if (err_int & ERR_INT_POISON)
1096 DRM_ERROR("Poison interrupt\n");
1097
Paulo Zanoni86642812013-04-12 17:57:57 -03001098 if (err_int & ERR_INT_FIFO_UNDERRUN_A)
1099 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1100 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1101
1102 if (err_int & ERR_INT_FIFO_UNDERRUN_B)
1103 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1104 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1105
1106 if (err_int & ERR_INT_FIFO_UNDERRUN_C)
1107 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
1108 DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
1109
1110 I915_WRITE(GEN7_ERR_INT, err_int);
1111}
1112
1113static void cpt_serr_int_handler(struct drm_device *dev)
1114{
1115 struct drm_i915_private *dev_priv = dev->dev_private;
1116 u32 serr_int = I915_READ(SERR_INT);
1117
Paulo Zanonide032bf2013-04-12 17:57:58 -03001118 if (serr_int & SERR_INT_POISON)
1119 DRM_ERROR("PCH poison interrupt\n");
1120
Paulo Zanoni86642812013-04-12 17:57:57 -03001121 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1122 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1123 false))
1124 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1125
1126 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1127 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1128 false))
1129 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1130
1131 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1132 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1133 false))
1134 DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
1135
1136 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001137}
1138
Adam Jackson23e81d62012-06-06 15:45:44 -04001139static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1140{
1141 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1142 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001143 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001144
Egbert Eichb543fb02013-04-16 13:36:54 +02001145 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001146 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt))
1147 ibx_hpd_irq_setup(dev);
Daniel Vetter76e43832012-10-12 20:14:05 +02001148 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001149 }
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001150 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1151 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1152 SDE_AUDIO_POWER_SHIFT_CPT);
1153 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1154 port_name(port));
1155 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001156
1157 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001158 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001159
1160 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001161 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001162
1163 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1164 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1165
1166 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1167 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1168
1169 if (pch_iir & SDE_FDI_MASK_CPT)
1170 for_each_pipe(pipe)
1171 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1172 pipe_name(pipe),
1173 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001174
1175 if (pch_iir & SDE_ERROR_CPT)
1176 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001177}
1178
Daniel Vetterff1f5252012-10-02 15:10:55 +02001179static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001180{
1181 struct drm_device *dev = (struct drm_device *) arg;
1182 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskyab5c6082013-04-05 13:12:41 -07001183 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001184 irqreturn_t ret = IRQ_NONE;
1185 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001186
1187 atomic_inc(&dev_priv->irq_received);
1188
Paulo Zanoni86642812013-04-12 17:57:57 -03001189 /* We get interrupts on unclaimed registers, so check for this before we
1190 * do any I915_{READ,WRITE}. */
1191 if (IS_HASWELL(dev) &&
1192 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
1193 DRM_ERROR("Unclaimed register before interrupt\n");
1194 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
1195 }
1196
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001197 /* disable master interrupt before clearing iir */
1198 de_ier = I915_READ(DEIER);
1199 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +01001200
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001201 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1202 * interrupts will will be stored on its back queue, and then we'll be
1203 * able to process them after we restore SDEIER (as soon as we restore
1204 * it, we'll get an interrupt if SDEIIR still has something to process
1205 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001206 if (!HAS_PCH_NOP(dev)) {
1207 sde_ier = I915_READ(SDEIER);
1208 I915_WRITE(SDEIER, 0);
1209 POSTING_READ(SDEIER);
1210 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001211
Paulo Zanoni86642812013-04-12 17:57:57 -03001212 /* On Haswell, also mask ERR_INT because we don't want to risk
1213 * generating "unclaimed register" interrupts from inside the interrupt
1214 * handler. */
1215 if (IS_HASWELL(dev))
1216 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
1217
Chris Wilson0e434062012-05-09 21:45:44 +01001218 gt_iir = I915_READ(GTIIR);
1219 if (gt_iir) {
1220 snb_gt_irq_handler(dev, dev_priv, gt_iir);
1221 I915_WRITE(GTIIR, gt_iir);
1222 ret = IRQ_HANDLED;
1223 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001224
1225 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001226 if (de_iir) {
Paulo Zanoni86642812013-04-12 17:57:57 -03001227 if (de_iir & DE_ERR_INT_IVB)
1228 ivb_err_int_handler(dev);
1229
Daniel Vetterce99c252012-12-01 13:53:47 +01001230 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1231 dp_aux_irq_handler(dev);
1232
Chris Wilson0e434062012-05-09 21:45:44 +01001233 if (de_iir & DE_GSE_IVB)
Jani Nikula81a07802013-04-24 22:18:44 +03001234 intel_opregion_asle_intr(dev);
Chris Wilson0e434062012-05-09 21:45:44 +01001235
1236 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +02001237 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
1238 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +01001239 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
1240 intel_prepare_page_flip(dev, i);
1241 intel_finish_page_flip_plane(dev, i);
1242 }
Chris Wilson0e434062012-05-09 21:45:44 +01001243 }
1244
1245 /* check event from PCH */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001246 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
Chris Wilson0e434062012-05-09 21:45:44 +01001247 u32 pch_iir = I915_READ(SDEIIR);
1248
Adam Jackson23e81d62012-06-06 15:45:44 -04001249 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001250
1251 /* clear PCH hotplug event before clear CPU irq */
1252 I915_WRITE(SDEIIR, pch_iir);
1253 }
1254
1255 I915_WRITE(DEIIR, de_iir);
1256 ret = IRQ_HANDLED;
1257 }
1258
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001259 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001260 if (pm_iir) {
Ben Widawskybaf02a12013-05-28 19:22:24 -07001261 if (IS_HASWELL(dev))
1262 hsw_pm_irq_handler(dev_priv, pm_iir);
Ben Widawsky48484052013-05-28 19:22:27 -07001263 else if (pm_iir & GEN6_PM_RPS_EVENTS)
Chris Wilson0e434062012-05-09 21:45:44 +01001264 gen6_queue_rps_work(dev_priv, pm_iir);
1265 I915_WRITE(GEN6_PMIIR, pm_iir);
1266 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001267 }
1268
Paulo Zanoni86642812013-04-12 17:57:57 -03001269 if (IS_HASWELL(dev) && ivb_can_enable_err_int(dev))
1270 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
1271
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001272 I915_WRITE(DEIER, de_ier);
1273 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001274 if (!HAS_PCH_NOP(dev)) {
1275 I915_WRITE(SDEIER, sde_ier);
1276 POSTING_READ(SDEIER);
1277 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001278
1279 return ret;
1280}
1281
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001282static void ilk_gt_irq_handler(struct drm_device *dev,
1283 struct drm_i915_private *dev_priv,
1284 u32 gt_iir)
1285{
Ben Widawskycc609d52013-05-28 19:22:29 -07001286 if (gt_iir &
1287 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001288 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001289 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001290 notify_ring(dev, &dev_priv->ring[VCS]);
1291}
1292
Daniel Vetterff1f5252012-10-02 15:10:55 +02001293static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001294{
Jesse Barnes46979952011-04-07 13:53:55 -07001295 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001296 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1297 int ret = IRQ_NONE;
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001298 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001299
Jesse Barnes46979952011-04-07 13:53:55 -07001300 atomic_inc(&dev_priv->irq_received);
1301
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001302 /* disable master interrupt before clearing iir */
1303 de_ier = I915_READ(DEIER);
1304 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001305 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001306
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001307 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1308 * interrupts will will be stored on its back queue, and then we'll be
1309 * able to process them after we restore SDEIER (as soon as we restore
1310 * it, we'll get an interrupt if SDEIIR still has something to process
1311 * due to its back queue). */
1312 sde_ier = I915_READ(SDEIER);
1313 I915_WRITE(SDEIER, 0);
1314 POSTING_READ(SDEIER);
1315
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001316 de_iir = I915_READ(DEIIR);
1317 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001318 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001319
Daniel Vetteracd15b62012-11-30 11:24:50 +01001320 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +08001321 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001322
Zou Nan haic7c85102010-01-15 10:29:06 +08001323 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001324
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001325 if (IS_GEN5(dev))
1326 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1327 else
1328 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +08001329
Daniel Vetterce99c252012-12-01 13:53:47 +01001330 if (de_iir & DE_AUX_CHANNEL_A)
1331 dp_aux_irq_handler(dev);
1332
Zou Nan haic7c85102010-01-15 10:29:06 +08001333 if (de_iir & DE_GSE)
Jani Nikula81a07802013-04-24 22:18:44 +03001334 intel_opregion_asle_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +08001335
Daniel Vetter74d44442012-10-02 17:54:35 +02001336 if (de_iir & DE_PIPEA_VBLANK)
1337 drm_handle_vblank(dev, 0);
1338
1339 if (de_iir & DE_PIPEB_VBLANK)
1340 drm_handle_vblank(dev, 1);
1341
Paulo Zanonide032bf2013-04-12 17:57:58 -03001342 if (de_iir & DE_POISON)
1343 DRM_ERROR("Poison interrupt\n");
1344
Paulo Zanoni86642812013-04-12 17:57:57 -03001345 if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
1346 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1347 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1348
1349 if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
1350 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1351 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1352
Zhenyu Wangf072d2e2010-02-09 09:46:19 +08001353 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001354 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +01001355 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001356 }
1357
Zhenyu Wangf072d2e2010-02-09 09:46:19 +08001358 if (de_iir & DE_PLANEB_FLIP_DONE) {
1359 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +01001360 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001361 }
Li Pengc062df62010-01-23 00:12:58 +08001362
Zou Nan haic7c85102010-01-15 10:29:06 +08001363 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -08001364 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +01001365 u32 pch_iir = I915_READ(SDEIIR);
1366
Adam Jackson23e81d62012-06-06 15:45:44 -04001367 if (HAS_PCH_CPT(dev))
1368 cpt_irq_handler(dev, pch_iir);
1369 else
1370 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +01001371
1372 /* should clear PCH hotplug event before clear CPU irq */
1373 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -08001374 }
Zou Nan haic7c85102010-01-15 10:29:06 +08001375
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001376 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1377 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001378
Ben Widawsky48484052013-05-28 19:22:27 -07001379 if (IS_GEN6(dev) && pm_iir & GEN6_PM_RPS_EVENTS)
Chris Wilsonfc6826d2012-04-15 11:56:03 +01001380 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001381
Zou Nan haic7c85102010-01-15 10:29:06 +08001382 I915_WRITE(GTIIR, gt_iir);
1383 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -07001384 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +08001385
1386done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001387 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001388 POSTING_READ(DEIER);
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001389 I915_WRITE(SDEIER, sde_ier);
1390 POSTING_READ(SDEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001391
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001392 return ret;
1393}
1394
Jesse Barnes8a905232009-07-11 16:48:03 -04001395/**
1396 * i915_error_work_func - do process context error handling work
1397 * @work: work struct
1398 *
1399 * Fire an error uevent so userspace can see that a hang or error
1400 * was detected.
1401 */
1402static void i915_error_work_func(struct work_struct *work)
1403{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001404 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
1405 work);
1406 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
1407 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04001408 struct drm_device *dev = dev_priv->dev;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001409 struct intel_ring_buffer *ring;
Ben Gamarif316a422009-09-14 17:48:46 -04001410 char *error_event[] = { "ERROR=1", NULL };
1411 char *reset_event[] = { "RESET=1", NULL };
1412 char *reset_done_event[] = { "ERROR=0", NULL };
Daniel Vetterf69061b2012-12-06 09:01:42 +01001413 int i, ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04001414
Ben Gamarif316a422009-09-14 17:48:46 -04001415 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04001416
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001417 /*
1418 * Note that there's only one work item which does gpu resets, so we
1419 * need not worry about concurrent gpu resets potentially incrementing
1420 * error->reset_counter twice. We only need to take care of another
1421 * racing irq/hangcheck declaring the gpu dead for a second time. A
1422 * quick check for that is good enough: schedule_work ensures the
1423 * correct ordering between hang detection and this work item, and since
1424 * the reset in-progress bit is only ever set by code outside of this
1425 * work we don't need to worry about any other races.
1426 */
1427 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01001428 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001429 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
1430 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001431
Daniel Vetterf69061b2012-12-06 09:01:42 +01001432 ret = i915_reset(dev);
1433
1434 if (ret == 0) {
1435 /*
1436 * After all the gem state is reset, increment the reset
1437 * counter and wake up everyone waiting for the reset to
1438 * complete.
1439 *
1440 * Since unlock operations are a one-sided barrier only,
1441 * we need to insert a barrier here to order any seqno
1442 * updates before
1443 * the counter increment.
1444 */
1445 smp_mb__before_atomic_inc();
1446 atomic_inc(&dev_priv->gpu_error.reset_counter);
1447
1448 kobject_uevent_env(&dev->primary->kdev.kobj,
1449 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001450 } else {
1451 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -04001452 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001453
Daniel Vetterf69061b2012-12-06 09:01:42 +01001454 for_each_ring(ring, dev_priv, i)
1455 wake_up_all(&ring->irq_queue);
1456
Ville Syrjälä96a02912013-02-18 19:08:49 +02001457 intel_display_handle_reset(dev);
1458
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001459 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -04001460 }
Jesse Barnes8a905232009-07-11 16:48:03 -04001461}
1462
Daniel Vetter85f9e502012-08-31 21:42:26 +02001463/* NB: please notice the memset */
1464static void i915_get_extra_instdone(struct drm_device *dev,
1465 uint32_t *instdone)
1466{
1467 struct drm_i915_private *dev_priv = dev->dev_private;
1468 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
1469
1470 switch(INTEL_INFO(dev)->gen) {
1471 case 2:
1472 case 3:
1473 instdone[0] = I915_READ(INSTDONE);
1474 break;
1475 case 4:
1476 case 5:
1477 case 6:
1478 instdone[0] = I915_READ(INSTDONE_I965);
1479 instdone[1] = I915_READ(INSTDONE1);
1480 break;
1481 default:
1482 WARN_ONCE(1, "Unsupported platform\n");
1483 case 7:
1484 instdone[0] = I915_READ(GEN7_INSTDONE_1);
1485 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
1486 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
1487 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
1488 break;
1489 }
1490}
1491
Chris Wilson3bd3c932010-08-19 08:19:30 +01001492#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +00001493static struct drm_i915_error_object *
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001494i915_error_object_create_sized(struct drm_i915_private *dev_priv,
1495 struct drm_i915_gem_object *src,
1496 const int num_pages)
Chris Wilson9df30792010-02-18 10:24:56 +00001497{
1498 struct drm_i915_error_object *dst;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001499 int i;
Chris Wilsone56660d2010-08-07 11:01:26 +01001500 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001501
Chris Wilson05394f32010-11-08 19:18:58 +00001502 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +00001503 return NULL;
1504
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001505 dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001506 if (dst == NULL)
1507 return NULL;
1508
Chris Wilson05394f32010-11-08 19:18:58 +00001509 reloc_offset = src->gtt_offset;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001510 for (i = 0; i < num_pages; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -07001511 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +01001512 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -07001513
Chris Wilsone56660d2010-08-07 11:01:26 +01001514 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001515 if (d == NULL)
1516 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +01001517
Andrew Morton788885a2010-05-11 14:07:05 -07001518 local_irq_save(flags);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001519 if (reloc_offset < dev_priv->gtt.mappable_end &&
Daniel Vetter74898d72012-02-15 23:50:22 +01001520 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +01001521 void __iomem *s;
1522
1523 /* Simply ignore tiling or any overlapping fence.
1524 * It's part of the error state, and this hopefully
1525 * captures what the GPU read.
1526 */
1527
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001528 s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson172975aa2011-12-14 13:57:25 +01001529 reloc_offset);
1530 memcpy_fromio(d, s, PAGE_SIZE);
1531 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +00001532 } else if (src->stolen) {
1533 unsigned long offset;
1534
1535 offset = dev_priv->mm.stolen_base;
1536 offset += src->stolen->start;
1537 offset += i << PAGE_SHIFT;
1538
Daniel Vetter1a240d42012-11-29 22:18:51 +01001539 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +01001540 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +01001541 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +01001542 void *s;
1543
Chris Wilson9da3da62012-06-01 15:20:22 +01001544 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +01001545
Chris Wilson9da3da62012-06-01 15:20:22 +01001546 drm_clflush_pages(&page, 1);
1547
1548 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +01001549 memcpy(d, s, PAGE_SIZE);
1550 kunmap_atomic(s);
1551
Chris Wilson9da3da62012-06-01 15:20:22 +01001552 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +01001553 }
Andrew Morton788885a2010-05-11 14:07:05 -07001554 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +01001555
Chris Wilson9da3da62012-06-01 15:20:22 +01001556 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +01001557
1558 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +00001559 }
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001560 dst->page_count = num_pages;
Chris Wilson05394f32010-11-08 19:18:58 +00001561 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001562
1563 return dst;
1564
1565unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +01001566 while (i--)
1567 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +00001568 kfree(dst);
1569 return NULL;
1570}
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001571#define i915_error_object_create(dev_priv, src) \
1572 i915_error_object_create_sized((dev_priv), (src), \
1573 (src)->base.size>>PAGE_SHIFT)
Chris Wilson9df30792010-02-18 10:24:56 +00001574
1575static void
1576i915_error_object_free(struct drm_i915_error_object *obj)
1577{
1578 int page;
1579
1580 if (obj == NULL)
1581 return;
1582
1583 for (page = 0; page < obj->page_count; page++)
1584 kfree(obj->pages[page]);
1585
1586 kfree(obj);
1587}
1588
Daniel Vetter742cbee2012-04-27 15:17:39 +02001589void
1590i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001591{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001592 struct drm_i915_error_state *error = container_of(error_ref,
1593 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001594 int i;
1595
Chris Wilson52d39a22012-02-15 11:25:37 +00001596 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1597 i915_error_object_free(error->ring[i].batchbuffer);
1598 i915_error_object_free(error->ring[i].ringbuffer);
Ben Widawsky7ed73da2013-05-25 14:42:54 -07001599 i915_error_object_free(error->ring[i].ctx);
Chris Wilson52d39a22012-02-15 11:25:37 +00001600 kfree(error->ring[i].requests);
1601 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001602
Chris Wilson9df30792010-02-18 10:24:56 +00001603 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001604 kfree(error->overlay);
Ben Widawsky7ed73da2013-05-25 14:42:54 -07001605 kfree(error->display);
Chris Wilson9df30792010-02-18 10:24:56 +00001606 kfree(error);
1607}
Chris Wilson1b502472012-04-24 15:47:30 +01001608static void capture_bo(struct drm_i915_error_buffer *err,
1609 struct drm_i915_gem_object *obj)
1610{
1611 err->size = obj->base.size;
1612 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001613 err->rseqno = obj->last_read_seqno;
1614 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001615 err->gtt_offset = obj->gtt_offset;
1616 err->read_domains = obj->base.read_domains;
1617 err->write_domain = obj->base.write_domain;
1618 err->fence_reg = obj->fence_reg;
1619 err->pinned = 0;
1620 if (obj->pin_count > 0)
1621 err->pinned = 1;
1622 if (obj->user_pin_count > 0)
1623 err->pinned = -1;
1624 err->tiling = obj->tiling_mode;
1625 err->dirty = obj->dirty;
1626 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1627 err->ring = obj->ring ? obj->ring->id : -1;
1628 err->cache_level = obj->cache_level;
1629}
Chris Wilson9df30792010-02-18 10:24:56 +00001630
Chris Wilson1b502472012-04-24 15:47:30 +01001631static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1632 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001633{
1634 struct drm_i915_gem_object *obj;
1635 int i = 0;
1636
1637 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001638 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001639 if (++i == count)
1640 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001641 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001642
Chris Wilson1b502472012-04-24 15:47:30 +01001643 return i;
1644}
1645
1646static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1647 int count, struct list_head *head)
1648{
1649 struct drm_i915_gem_object *obj;
1650 int i = 0;
1651
1652 list_for_each_entry(obj, head, gtt_list) {
1653 if (obj->pin_count == 0)
1654 continue;
1655
1656 capture_bo(err++, obj);
1657 if (++i == count)
1658 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001659 }
1660
1661 return i;
1662}
1663
Chris Wilson748ebc62010-10-24 10:28:47 +01001664static void i915_gem_record_fences(struct drm_device *dev,
1665 struct drm_i915_error_state *error)
1666{
1667 struct drm_i915_private *dev_priv = dev->dev_private;
1668 int i;
1669
1670 /* Fences */
1671 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001672 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001673 case 6:
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03001674 for (i = 0; i < dev_priv->num_fence_regs; i++)
Chris Wilson748ebc62010-10-24 10:28:47 +01001675 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1676 break;
1677 case 5:
1678 case 4:
1679 for (i = 0; i < 16; i++)
1680 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1681 break;
1682 case 3:
1683 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1684 for (i = 0; i < 8; i++)
1685 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1686 case 2:
1687 for (i = 0; i < 8; i++)
1688 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1689 break;
1690
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08001691 default:
1692 BUG();
Chris Wilson748ebc62010-10-24 10:28:47 +01001693 }
1694}
1695
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001696static struct drm_i915_error_object *
1697i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1698 struct intel_ring_buffer *ring)
1699{
1700 struct drm_i915_gem_object *obj;
1701 u32 seqno;
1702
1703 if (!ring->get_seqno)
1704 return NULL;
1705
Daniel Vetterb45305f2012-12-17 16:21:27 +01001706 if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1707 u32 acthd = I915_READ(ACTHD);
1708
1709 if (WARN_ON(ring->id != RCS))
1710 return NULL;
1711
1712 obj = ring->private;
1713 if (acthd >= obj->gtt_offset &&
1714 acthd < obj->gtt_offset + obj->base.size)
1715 return i915_error_object_create(dev_priv, obj);
1716 }
1717
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001718 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001719 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1720 if (obj->ring != ring)
1721 continue;
1722
Chris Wilson0201f1e2012-07-20 12:41:01 +01001723 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001724 continue;
1725
1726 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1727 continue;
1728
1729 /* We need to copy these to an anonymous buffer as the simplest
1730 * method to avoid being overwritten by userspace.
1731 */
1732 return i915_error_object_create(dev_priv, obj);
1733 }
1734
1735 return NULL;
1736}
1737
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001738static void i915_record_ring_state(struct drm_device *dev,
1739 struct drm_i915_error_state *error,
1740 struct intel_ring_buffer *ring)
1741{
1742 struct drm_i915_private *dev_priv = dev->dev_private;
1743
Daniel Vetter33f3f512011-12-14 13:57:39 +01001744 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001745 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001746 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001747 error->semaphore_mboxes[ring->id][0]
1748 = I915_READ(RING_SYNC_0(ring->mmio_base));
1749 error->semaphore_mboxes[ring->id][1]
1750 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001751 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1752 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001753 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001754
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001755 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001756 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001757 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1758 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1759 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001760 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001761 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001762 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001763 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001764 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001765 error->ipeir[ring->id] = I915_READ(IPEIR);
1766 error->ipehr[ring->id] = I915_READ(IPEHR);
1767 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001768 }
1769
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001770 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001771 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001772 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001773 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001774 error->head[ring->id] = I915_READ_HEAD(ring);
1775 error->tail[ring->id] = I915_READ_TAIL(ring);
Chris Wilson0f3b6842013-01-15 12:05:55 +00001776 error->ctl[ring->id] = I915_READ_CTL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001777
1778 error->cpu_ring_head[ring->id] = ring->head;
1779 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001780}
1781
Ben Widawsky8c123e52013-03-04 17:00:29 -08001782
1783static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
1784 struct drm_i915_error_state *error,
1785 struct drm_i915_error_ring *ering)
1786{
1787 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1788 struct drm_i915_gem_object *obj;
1789
1790 /* Currently render ring is the only HW context user */
1791 if (ring->id != RCS || !error->ccid)
1792 return;
1793
1794 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
1795 if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
1796 ering->ctx = i915_error_object_create_sized(dev_priv,
1797 obj, 1);
1798 }
1799 }
1800}
1801
Chris Wilson52d39a22012-02-15 11:25:37 +00001802static void i915_gem_record_rings(struct drm_device *dev,
1803 struct drm_i915_error_state *error)
1804{
1805 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001806 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001807 struct drm_i915_gem_request *request;
1808 int i, count;
1809
Chris Wilsonb4519512012-05-11 14:29:30 +01001810 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001811 i915_record_ring_state(dev, error, ring);
1812
1813 error->ring[i].batchbuffer =
1814 i915_error_first_batchbuffer(dev_priv, ring);
1815
1816 error->ring[i].ringbuffer =
1817 i915_error_object_create(dev_priv, ring->obj);
1818
Ben Widawsky8c123e52013-03-04 17:00:29 -08001819
1820 i915_gem_record_active_context(ring, error, &error->ring[i]);
1821
Chris Wilson52d39a22012-02-15 11:25:37 +00001822 count = 0;
1823 list_for_each_entry(request, &ring->request_list, list)
1824 count++;
1825
1826 error->ring[i].num_requests = count;
1827 error->ring[i].requests =
1828 kmalloc(count*sizeof(struct drm_i915_error_request),
1829 GFP_ATOMIC);
1830 if (error->ring[i].requests == NULL) {
1831 error->ring[i].num_requests = 0;
1832 continue;
1833 }
1834
1835 count = 0;
1836 list_for_each_entry(request, &ring->request_list, list) {
1837 struct drm_i915_error_request *erq;
1838
1839 erq = &error->ring[i].requests[count++];
1840 erq->seqno = request->seqno;
1841 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001842 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001843 }
1844 }
1845}
1846
Jesse Barnes8a905232009-07-11 16:48:03 -04001847/**
1848 * i915_capture_error_state - capture an error record for later analysis
1849 * @dev: drm device
1850 *
1851 * Should be called when an error is detected (either a hang or an error
1852 * interrupt) to capture error state from the time of the error. Fills
1853 * out a structure which becomes available in debugfs for user level tools
1854 * to pick up.
1855 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001856static void i915_capture_error_state(struct drm_device *dev)
1857{
1858 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001859 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001860 struct drm_i915_error_state *error;
1861 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001862 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001863
Daniel Vetter99584db2012-11-14 17:14:04 +01001864 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1865 error = dev_priv->gpu_error.first_error;
1866 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001867 if (error)
1868 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001869
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001870 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001871 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001872 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001873 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1874 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001875 }
1876
Paulo Zanoni5d83d292013-03-06 20:03:22 -03001877 DRM_INFO("capturing error event; look for more information in "
Ben Widawsky2f86f192013-01-28 15:32:15 -08001878 "/sys/kernel/debug/dri/%d/i915_error_state\n",
Chris Wilsonb6f78332011-02-01 14:15:55 +00001879 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001880
Daniel Vetter742cbee2012-04-27 15:17:39 +02001881 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001882 error->eir = I915_READ(EIR);
1883 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawsky211816e2013-02-24 18:10:01 -08001884 if (HAS_HW_CONTEXTS(dev))
1885 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001886
1887 if (HAS_PCH_SPLIT(dev))
1888 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1889 else if (IS_VALLEYVIEW(dev))
1890 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1891 else if (IS_GEN2(dev))
1892 error->ier = I915_READ16(IER);
1893 else
1894 error->ier = I915_READ(IER);
1895
Chris Wilson0f3b6842013-01-15 12:05:55 +00001896 if (INTEL_INFO(dev)->gen >= 6)
1897 error->derrmr = I915_READ(DERRMR);
1898
1899 if (IS_VALLEYVIEW(dev))
1900 error->forcewake = I915_READ(FORCEWAKE_VLV);
1901 else if (INTEL_INFO(dev)->gen >= 7)
1902 error->forcewake = I915_READ(FORCEWAKE_MT);
1903 else if (INTEL_INFO(dev)->gen == 6)
1904 error->forcewake = I915_READ(FORCEWAKE);
1905
Paulo Zanoni4f3308b2013-03-22 14:24:16 -03001906 if (!HAS_PCH_SPLIT(dev))
1907 for_each_pipe(pipe)
1908 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001909
Daniel Vetter33f3f512011-12-14 13:57:39 +01001910 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001911 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001912 error->done_reg = I915_READ(DONE_REG);
1913 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001914
Ben Widawsky71e172e2012-08-20 16:15:13 -07001915 if (INTEL_INFO(dev)->gen == 7)
1916 error->err_int = I915_READ(GEN7_ERR_INT);
1917
Ben Widawsky050ee912012-08-22 11:32:15 -07001918 i915_get_extra_instdone(dev, error->extra_instdone);
1919
Chris Wilson748ebc62010-10-24 10:28:47 +01001920 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001921 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001922
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001923 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001924 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001925 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001926
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001927 i = 0;
1928 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1929 i++;
1930 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001931 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001932 if (obj->pin_count)
1933 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001934 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001935
Chris Wilson8e934db2011-01-24 12:34:00 +00001936 error->active_bo = NULL;
1937 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001938 if (i) {
1939 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001940 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001941 if (error->active_bo)
1942 error->pinned_bo =
1943 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001944 }
1945
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001946 if (error->active_bo)
1947 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001948 capture_active_bo(error->active_bo,
1949 error->active_bo_count,
1950 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001951
1952 if (error->pinned_bo)
1953 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001954 capture_pinned_bo(error->pinned_bo,
1955 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001956 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001957
Jesse Barnes8a905232009-07-11 16:48:03 -04001958 do_gettimeofday(&error->time);
1959
Chris Wilson6ef3d422010-08-04 20:26:07 +01001960 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001961 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001962
Daniel Vetter99584db2012-11-14 17:14:04 +01001963 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1964 if (dev_priv->gpu_error.first_error == NULL) {
1965 dev_priv->gpu_error.first_error = error;
Chris Wilson9df30792010-02-18 10:24:56 +00001966 error = NULL;
1967 }
Daniel Vetter99584db2012-11-14 17:14:04 +01001968 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001969
1970 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001971 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001972}
1973
1974void i915_destroy_error_state(struct drm_device *dev)
1975{
1976 struct drm_i915_private *dev_priv = dev->dev_private;
1977 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001978 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001979
Daniel Vetter99584db2012-11-14 17:14:04 +01001980 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1981 error = dev_priv->gpu_error.first_error;
1982 dev_priv->gpu_error.first_error = NULL;
1983 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001984
1985 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001986 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001987}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001988#else
1989#define i915_capture_error_state(x)
1990#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001991
Chris Wilson35aed2e2010-05-27 13:18:12 +01001992static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001993{
1994 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001995 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001996 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001997 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001998
Chris Wilson35aed2e2010-05-27 13:18:12 +01001999 if (!eir)
2000 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002001
Joe Perchesa70491c2012-03-18 13:00:11 -07002002 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002003
Ben Widawskybd9854f2012-08-23 15:18:09 -07002004 i915_get_extra_instdone(dev, instdone);
2005
Jesse Barnes8a905232009-07-11 16:48:03 -04002006 if (IS_G4X(dev)) {
2007 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2008 u32 ipeir = I915_READ(IPEIR_I965);
2009
Joe Perchesa70491c2012-03-18 13:00:11 -07002010 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2011 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002012 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2013 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002014 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002015 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002016 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002017 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002018 }
2019 if (eir & GM45_ERROR_PAGE_TABLE) {
2020 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002021 pr_err("page table error\n");
2022 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002023 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002024 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002025 }
2026 }
2027
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002028 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002029 if (eir & I915_ERROR_PAGE_TABLE) {
2030 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002031 pr_err("page table error\n");
2032 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002033 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002034 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002035 }
2036 }
2037
2038 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002039 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002040 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002041 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002042 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002043 /* pipestat has already been acked */
2044 }
2045 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002046 pr_err("instruction error\n");
2047 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002048 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2049 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002050 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002051 u32 ipeir = I915_READ(IPEIR);
2052
Joe Perchesa70491c2012-03-18 13:00:11 -07002053 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2054 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002055 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002056 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002057 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002058 } else {
2059 u32 ipeir = I915_READ(IPEIR_I965);
2060
Joe Perchesa70491c2012-03-18 13:00:11 -07002061 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2062 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002063 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002064 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002065 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002066 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002067 }
2068 }
2069
2070 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002071 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002072 eir = I915_READ(EIR);
2073 if (eir) {
2074 /*
2075 * some errors might have become stuck,
2076 * mask them.
2077 */
2078 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2079 I915_WRITE(EMR, I915_READ(EMR) | eir);
2080 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2081 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002082}
2083
2084/**
2085 * i915_handle_error - handle an error interrupt
2086 * @dev: drm device
2087 *
2088 * Do some basic checking of regsiter state at error interrupt time and
2089 * dump it to the syslog. Also call i915_capture_error_state() to make
2090 * sure we get a record and make it available in debugfs. Fire a uevent
2091 * so userspace knows something bad happened (should trigger collection
2092 * of a ring dump etc.).
2093 */
Chris Wilson527f9e92010-11-11 01:16:58 +00002094void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002095{
2096 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002097 struct intel_ring_buffer *ring;
2098 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01002099
2100 i915_capture_error_state(dev);
2101 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002102
Ben Gamariba1234d2009-09-14 17:48:47 -04002103 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002104 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2105 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002106
Ben Gamari11ed50e2009-09-14 17:48:45 -04002107 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002108 * Wakeup waiting processes so that the reset work item
2109 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002110 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002111 for_each_ring(ring, dev_priv, i)
2112 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002113 }
2114
Daniel Vetter99584db2012-11-14 17:14:04 +01002115 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002116}
2117
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002118static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002119{
2120 drm_i915_private_t *dev_priv = dev->dev_private;
2121 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002123 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002124 struct intel_unpin_work *work;
2125 unsigned long flags;
2126 bool stall_detected;
2127
2128 /* Ignore early vblank irqs */
2129 if (intel_crtc == NULL)
2130 return;
2131
2132 spin_lock_irqsave(&dev->event_lock, flags);
2133 work = intel_crtc->unpin_work;
2134
Chris Wilsone7d841c2012-12-03 11:36:30 +00002135 if (work == NULL ||
2136 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2137 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002138 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2139 spin_unlock_irqrestore(&dev->event_lock, flags);
2140 return;
2141 }
2142
2143 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002144 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002145 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002146 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002147 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2148 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002149 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002150 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00002151 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002152 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002153 crtc->x * crtc->fb->bits_per_pixel/8);
2154 }
2155
2156 spin_unlock_irqrestore(&dev->event_lock, flags);
2157
2158 if (stall_detected) {
2159 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2160 intel_prepare_page_flip(dev, intel_crtc->plane);
2161 }
2162}
2163
Keith Packard42f52ef2008-10-18 19:39:29 -07002164/* Called from drm generic code, passed 'crtc' which
2165 * we use as a pipe index
2166 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002167static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002168{
2169 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002170 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002171
Chris Wilson5eddb702010-09-11 13:48:45 +01002172 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002173 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002174
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002175 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002176 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002177 i915_enable_pipestat(dev_priv, pipe,
2178 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07002179 else
Keith Packard7c463582008-11-04 02:03:27 -08002180 i915_enable_pipestat(dev_priv, pipe,
2181 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002182
2183 /* maintain vblank delivery even in deep C-states */
2184 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002185 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002186 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002187
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002188 return 0;
2189}
2190
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002191static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002192{
2193 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2194 unsigned long irqflags;
2195
2196 if (!i915_pipe_enabled(dev, pipe))
2197 return -EINVAL;
2198
2199 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2200 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04002201 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002202 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2203
2204 return 0;
2205}
2206
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002207static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002208{
2209 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2210 unsigned long irqflags;
2211
2212 if (!i915_pipe_enabled(dev, pipe))
2213 return -EINVAL;
2214
2215 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01002216 ironlake_enable_display_irq(dev_priv,
2217 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002218 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2219
2220 return 0;
2221}
2222
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002223static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2224{
2225 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2226 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002227 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002228
2229 if (!i915_pipe_enabled(dev, pipe))
2230 return -EINVAL;
2231
2232 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002233 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002234 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002235 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002236 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002237 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002238 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002239 i915_enable_pipestat(dev_priv, pipe,
2240 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002241 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2242
2243 return 0;
2244}
2245
Keith Packard42f52ef2008-10-18 19:39:29 -07002246/* Called from drm generic code, passed 'crtc' which
2247 * we use as a pipe index
2248 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002249static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002250{
2251 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002252 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002253
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002254 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002255 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002256 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002257
Jesse Barnesf796cf82011-04-07 13:58:17 -07002258 i915_disable_pipestat(dev_priv, pipe,
2259 PIPE_VBLANK_INTERRUPT_ENABLE |
2260 PIPE_START_VBLANK_INTERRUPT_ENABLE);
2261 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2262}
2263
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002264static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002265{
2266 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2267 unsigned long irqflags;
2268
2269 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2270 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04002271 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002272 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002273}
2274
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002275static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002276{
2277 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2278 unsigned long irqflags;
2279
2280 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01002281 ironlake_disable_display_irq(dev_priv,
2282 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002283 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2284}
2285
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002286static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2287{
2288 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2289 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002290 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002291
2292 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002293 i915_disable_pipestat(dev_priv, pipe,
2294 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002295 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002296 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002297 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002298 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002299 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002300 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002301 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2302}
2303
Chris Wilson893eead2010-10-27 14:44:35 +01002304static u32
2305ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002306{
Chris Wilson893eead2010-10-27 14:44:35 +01002307 return list_entry(ring->request_list.prev,
2308 struct drm_i915_gem_request, list)->seqno;
2309}
2310
Mika Kuoppala79ee20d2013-05-13 16:32:09 +03002311static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring,
2312 u32 ring_seqno, bool *err)
Chris Wilson893eead2010-10-27 14:44:35 +01002313{
2314 if (list_empty(&ring->request_list) ||
Mika Kuoppala79ee20d2013-05-13 16:32:09 +03002315 i915_seqno_passed(ring_seqno, ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01002316 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07002317 if (waitqueue_active(&ring->irq_queue)) {
2318 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2319 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01002320 wake_up_all(&ring->irq_queue);
2321 *err = true;
2322 }
2323 return true;
2324 }
2325 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04002326}
2327
Chris Wilsona24a11e2013-03-14 17:52:05 +02002328static bool semaphore_passed(struct intel_ring_buffer *ring)
2329{
2330 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2331 u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
2332 struct intel_ring_buffer *signaller;
2333 u32 cmd, ipehr, acthd_min;
2334
2335 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2336 if ((ipehr & ~(0x3 << 16)) !=
2337 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
2338 return false;
2339
2340 /* ACTHD is likely pointing to the dword after the actual command,
2341 * so scan backwards until we find the MBOX.
2342 */
2343 acthd_min = max((int)acthd - 3 * 4, 0);
2344 do {
2345 cmd = ioread32(ring->virtual_start + acthd);
2346 if (cmd == ipehr)
2347 break;
2348
2349 acthd -= 4;
2350 if (acthd < acthd_min)
2351 return false;
2352 } while (1);
2353
2354 signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
2355 return i915_seqno_passed(signaller->get_seqno(signaller, false),
2356 ioread32(ring->virtual_start+acthd+4)+1);
2357}
2358
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002359static bool kick_ring(struct intel_ring_buffer *ring)
2360{
2361 struct drm_device *dev = ring->dev;
2362 struct drm_i915_private *dev_priv = dev->dev_private;
2363 u32 tmp = I915_READ_CTL(ring);
2364 if (tmp & RING_WAIT) {
2365 DRM_ERROR("Kicking stuck wait on %s\n",
2366 ring->name);
2367 I915_WRITE_CTL(ring, tmp);
2368 return true;
2369 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002370
2371 if (INTEL_INFO(dev)->gen >= 6 &&
2372 tmp & RING_WAIT_SEMAPHORE &&
2373 semaphore_passed(ring)) {
2374 DRM_ERROR("Kicking stuck semaphore on %s\n",
2375 ring->name);
2376 I915_WRITE_CTL(ring, tmp);
2377 return true;
2378 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002379 return false;
2380}
2381
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002382static bool i915_hangcheck_ring_hung(struct intel_ring_buffer *ring)
2383{
2384 if (IS_GEN2(ring->dev))
2385 return false;
2386
2387 /* Is the chip hanging on a WAIT_FOR_EVENT?
2388 * If so we can simply poke the RB_WAIT bit
2389 * and break the hang. This should work on
2390 * all but the second generation chipsets.
2391 */
2392 return !kick_ring(ring);
2393}
2394
Chris Wilsond1e61e72012-04-10 17:00:41 +01002395static bool i915_hangcheck_hung(struct drm_device *dev)
2396{
2397 drm_i915_private_t *dev_priv = dev->dev_private;
2398
Daniel Vetter99584db2012-11-14 17:14:04 +01002399 if (dev_priv->gpu_error.hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002400 bool hung = true;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002401 struct intel_ring_buffer *ring;
2402 int i;
Chris Wilsonb4519512012-05-11 14:29:30 +01002403
Chris Wilsond1e61e72012-04-10 17:00:41 +01002404 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
2405 i915_handle_error(dev, true);
2406
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002407 for_each_ring(ring, dev_priv, i)
2408 hung &= i915_hangcheck_ring_hung(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002409
Chris Wilsonb4519512012-05-11 14:29:30 +01002410 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002411 }
2412
2413 return false;
2414}
2415
Ben Gamarif65d9422009-09-14 17:48:44 -04002416/**
2417 * This is called when the chip hasn't reported back with completed
2418 * batchbuffers in a long time. The first time this is called we simply record
2419 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
2420 * again, we assume the chip is wedged and try to fix it.
2421 */
2422void i915_hangcheck_elapsed(unsigned long data)
2423{
2424 struct drm_device *dev = (struct drm_device *)data;
2425 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002426 struct intel_ring_buffer *ring;
2427 bool err = false, idle;
2428 int i;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002429 u32 seqno[I915_NUM_RINGS];
2430 bool work_done;
Chris Wilson893eead2010-10-27 14:44:35 +01002431
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002432 if (!i915_enable_hangcheck)
2433 return;
2434
Chris Wilsonb4519512012-05-11 14:29:30 +01002435 idle = true;
2436 for_each_ring(ring, dev_priv, i) {
Mika Kuoppala92cab732013-05-24 17:16:07 +03002437 seqno[i] = ring->get_seqno(ring, false);
2438 idle &= i915_hangcheck_ring_idle(ring, seqno[i], &err);
Chris Wilsonb4519512012-05-11 14:29:30 +01002439 }
2440
Chris Wilson893eead2010-10-27 14:44:35 +01002441 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002442 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01002443 if (err) {
2444 if (i915_hangcheck_hung(dev))
2445 return;
2446
Chris Wilson893eead2010-10-27 14:44:35 +01002447 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002448 }
2449
Daniel Vetter99584db2012-11-14 17:14:04 +01002450 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01002451 return;
2452 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002453
Mika Kuoppala92cab732013-05-24 17:16:07 +03002454 work_done = false;
2455 for_each_ring(ring, dev_priv, i) {
2456 if (ring->hangcheck.seqno != seqno[i]) {
2457 work_done = true;
2458 ring->hangcheck.seqno = seqno[i];
2459 }
2460 }
2461
2462 if (!work_done) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01002463 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002464 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002465 } else {
Daniel Vetter99584db2012-11-14 17:14:04 +01002466 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002467 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002468
Chris Wilson893eead2010-10-27 14:44:35 +01002469repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04002470 /* Reset timer case chip hangs without another request being added */
Daniel Vetter99584db2012-11-14 17:14:04 +01002471 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002472 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002473}
2474
Linus Torvalds1da177e2005-04-16 15:20:36 -07002475/* drm_dma.h hooks
2476*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002477static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002478{
2479 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2480
Jesse Barnes46979952011-04-07 13:53:55 -07002481 atomic_set(&dev_priv->irq_received, 0);
2482
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002483 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002484
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002485 /* XXX hotplug from PCH */
2486
2487 I915_WRITE(DEIMR, 0xffffffff);
2488 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002489 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002490
2491 /* and GT */
2492 I915_WRITE(GTIMR, 0xffffffff);
2493 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002494 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002495
Ben Widawsky7d991632013-05-28 19:22:25 -07002496 /* south display irq */
2497 I915_WRITE(SDEIMR, 0xffffffff);
2498 /*
2499 * SDEIER is also touched by the interrupt handler to work around missed
2500 * PCH interrupts. Hence we can't update it after the interrupt handler
2501 * is enabled - instead we unconditionally enable all PCH interrupt
2502 * sources here, but then only unmask them as needed with SDEIMR.
2503 */
2504 I915_WRITE(SDEIER, 0xffffffff);
2505 POSTING_READ(SDEIER);
2506}
2507
2508static void ivybridge_irq_preinstall(struct drm_device *dev)
2509{
2510 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2511
2512 atomic_set(&dev_priv->irq_received, 0);
2513
2514 I915_WRITE(HWSTAM, 0xeffe);
2515
2516 /* XXX hotplug from PCH */
2517
2518 I915_WRITE(DEIMR, 0xffffffff);
2519 I915_WRITE(DEIER, 0x0);
2520 POSTING_READ(DEIER);
2521
2522 /* and GT */
2523 I915_WRITE(GTIMR, 0xffffffff);
2524 I915_WRITE(GTIER, 0x0);
2525 POSTING_READ(GTIER);
2526
Ben Widawskyeda63ff2013-05-28 19:22:26 -07002527 /* Power management */
2528 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2529 I915_WRITE(GEN6_PMIER, 0x0);
2530 POSTING_READ(GEN6_PMIER);
2531
Ben Widawskyab5c6082013-04-05 13:12:41 -07002532 if (HAS_PCH_NOP(dev))
2533 return;
2534
Zhenyu Wangc6501562009-11-03 18:57:21 +00002535 /* south display irq */
2536 I915_WRITE(SDEIMR, 0xffffffff);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002537 /*
2538 * SDEIER is also touched by the interrupt handler to work around missed
2539 * PCH interrupts. Hence we can't update it after the interrupt handler
2540 * is enabled - instead we unconditionally enable all PCH interrupt
2541 * sources here, but then only unmask them as needed with SDEIMR.
2542 */
2543 I915_WRITE(SDEIER, 0xffffffff);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002544 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002545}
2546
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002547static void valleyview_irq_preinstall(struct drm_device *dev)
2548{
2549 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2550 int pipe;
2551
2552 atomic_set(&dev_priv->irq_received, 0);
2553
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002554 /* VLV magic */
2555 I915_WRITE(VLV_IMR, 0);
2556 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2557 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2558 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2559
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002560 /* and GT */
2561 I915_WRITE(GTIIR, I915_READ(GTIIR));
2562 I915_WRITE(GTIIR, I915_READ(GTIIR));
2563 I915_WRITE(GTIMR, 0xffffffff);
2564 I915_WRITE(GTIER, 0x0);
2565 POSTING_READ(GTIER);
2566
2567 I915_WRITE(DPINVGTT, 0xff);
2568
2569 I915_WRITE(PORT_HOTPLUG_EN, 0);
2570 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2571 for_each_pipe(pipe)
2572 I915_WRITE(PIPESTAT(pipe), 0xffff);
2573 I915_WRITE(VLV_IIR, 0xffffffff);
2574 I915_WRITE(VLV_IMR, 0xffffffff);
2575 I915_WRITE(VLV_IER, 0x0);
2576 POSTING_READ(VLV_IER);
2577}
2578
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002579static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002580{
2581 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002582 struct drm_mode_config *mode_config = &dev->mode_config;
2583 struct intel_encoder *intel_encoder;
2584 u32 mask = ~I915_READ(SDEIMR);
2585 u32 hotplug;
Keith Packard7fe0b972011-09-19 13:31:02 -07002586
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002587 if (HAS_PCH_IBX(dev)) {
Egbert Eich995e6b32013-04-16 13:36:56 +02002588 mask &= ~SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002589 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002590 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2591 mask |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002592 } else {
Egbert Eich995e6b32013-04-16 13:36:56 +02002593 mask &= ~SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002594 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002595 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2596 mask |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002597 }
2598
2599 I915_WRITE(SDEIMR, ~mask);
2600
2601 /*
2602 * Enable digital hotplug on the PCH, and configure the DP short pulse
2603 * duration to 2ms (which is the minimum in the Display Port spec)
2604 *
2605 * This register is the same on all known PCH chips.
2606 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002607 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2608 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2609 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2610 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2611 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2612 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2613}
2614
Paulo Zanonid46da432013-02-08 17:35:15 -02002615static void ibx_irq_postinstall(struct drm_device *dev)
2616{
2617 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002618 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002619
Daniel Vetter692a04c2013-05-29 21:43:05 +02002620 if (HAS_PCH_NOP(dev))
2621 return;
2622
Paulo Zanoni86642812013-04-12 17:57:57 -03002623 if (HAS_PCH_IBX(dev)) {
2624 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002625 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
Paulo Zanoni86642812013-04-12 17:57:57 -03002626 } else {
2627 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2628
2629 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2630 }
Ben Widawskyab5c6082013-04-05 13:12:41 -07002631
Paulo Zanonid46da432013-02-08 17:35:15 -02002632 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2633 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002634}
2635
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002636static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002637{
2638 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2639 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08002640 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01002641 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Paulo Zanoni86642812013-04-12 17:57:57 -03002642 DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002643 DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
Ben Widawskycc609d52013-05-28 19:22:29 -07002644 u32 gt_irqs;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002645
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002646 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002647
2648 /* should always can generate irq */
2649 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002650 I915_WRITE(DEIMR, dev_priv->irq_mask);
2651 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002652 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002653
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002654 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002655
2656 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002657 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002658
Ben Widawskycc609d52013-05-28 19:22:29 -07002659 gt_irqs = GT_RENDER_USER_INTERRUPT;
2660
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002661 if (IS_GEN6(dev))
Ben Widawskycc609d52013-05-28 19:22:29 -07002662 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002663 else
Ben Widawskycc609d52013-05-28 19:22:29 -07002664 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2665 ILK_BSD_USER_INTERRUPT;
2666
2667 I915_WRITE(GTIER, gt_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002668 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002669
Paulo Zanonid46da432013-02-08 17:35:15 -02002670 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002671
Jesse Barnesf97108d2010-01-29 11:27:07 -08002672 if (IS_IRONLAKE_M(dev)) {
2673 /* Clear & enable PCU event interrupts */
2674 I915_WRITE(DEIIR, DE_PCU_EVENT);
2675 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2676 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2677 }
2678
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002679 return 0;
2680}
2681
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002682static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002683{
2684 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2685 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01002686 u32 display_mask =
2687 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2688 DE_PLANEC_FLIP_DONE_IVB |
2689 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01002690 DE_PLANEA_FLIP_DONE_IVB |
Paulo Zanoni86642812013-04-12 17:57:57 -03002691 DE_AUX_CHANNEL_A_IVB |
2692 DE_ERR_INT_IVB;
Ben Widawskycc609d52013-05-28 19:22:29 -07002693 u32 gt_irqs;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002694
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002695 dev_priv->irq_mask = ~display_mask;
2696
2697 /* should always can generate irq */
Paulo Zanoni86642812013-04-12 17:57:57 -03002698 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002699 I915_WRITE(DEIIR, I915_READ(DEIIR));
2700 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01002701 I915_WRITE(DEIER,
2702 display_mask |
2703 DE_PIPEC_VBLANK_IVB |
2704 DE_PIPEB_VBLANK_IVB |
2705 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002706 POSTING_READ(DEIER);
2707
Ben Widawskycc609d52013-05-28 19:22:29 -07002708 dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002709
2710 I915_WRITE(GTIIR, I915_READ(GTIIR));
2711 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2712
Ben Widawskycc609d52013-05-28 19:22:29 -07002713 gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
2714 GT_BLT_USER_INTERRUPT | GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2715 I915_WRITE(GTIER, gt_irqs);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002716 POSTING_READ(GTIER);
2717
Ben Widawskyeda63ff2013-05-28 19:22:26 -07002718 /* Power management */
Ben Widawsky48484052013-05-28 19:22:27 -07002719 I915_WRITE(GEN6_PMIMR, ~GEN6_PM_RPS_EVENTS);
2720 I915_WRITE(GEN6_PMIER, GEN6_PM_RPS_EVENTS);
Ben Widawskyeda63ff2013-05-28 19:22:26 -07002721 POSTING_READ(GEN6_PMIMR);
2722
Paulo Zanonid46da432013-02-08 17:35:15 -02002723 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002724
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002725 return 0;
2726}
2727
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002728static int valleyview_irq_postinstall(struct drm_device *dev)
2729{
2730 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskycc609d52013-05-28 19:22:29 -07002731 u32 gt_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002732 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002733 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002734
2735 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002736 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2737 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2738 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002739 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2740
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002741 /*
2742 *Leave vblank interrupts masked initially. enable/disable will
2743 * toggle them based on usage.
2744 */
2745 dev_priv->irq_mask = (~enable_mask) |
2746 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2747 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002748
Daniel Vetter20afbda2012-12-11 14:05:07 +01002749 I915_WRITE(PORT_HOTPLUG_EN, 0);
2750 POSTING_READ(PORT_HOTPLUG_EN);
2751
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002752 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2753 I915_WRITE(VLV_IER, enable_mask);
2754 I915_WRITE(VLV_IIR, 0xffffffff);
2755 I915_WRITE(PIPESTAT(0), 0xffff);
2756 I915_WRITE(PIPESTAT(1), 0xffff);
2757 POSTING_READ(VLV_IER);
2758
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002759 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002760 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002761 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2762
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002763 I915_WRITE(VLV_IIR, 0xffffffff);
2764 I915_WRITE(VLV_IIR, 0xffffffff);
2765
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002766 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002767 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002768
Ben Widawskycc609d52013-05-28 19:22:29 -07002769 gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
2770 GT_BLT_USER_INTERRUPT;
2771 I915_WRITE(GTIER, gt_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002772 POSTING_READ(GTIER);
2773
2774 /* ack & enable invalid PTE error interrupts */
2775#if 0 /* FIXME: add support to irq handler for checking these bits */
2776 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2777 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2778#endif
2779
2780 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002781
2782 return 0;
2783}
2784
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002785static void valleyview_irq_uninstall(struct drm_device *dev)
2786{
2787 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2788 int pipe;
2789
2790 if (!dev_priv)
2791 return;
2792
Egbert Eichac4c16c2013-04-16 13:36:58 +02002793 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2794
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002795 for_each_pipe(pipe)
2796 I915_WRITE(PIPESTAT(pipe), 0xffff);
2797
2798 I915_WRITE(HWSTAM, 0xffffffff);
2799 I915_WRITE(PORT_HOTPLUG_EN, 0);
2800 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2801 for_each_pipe(pipe)
2802 I915_WRITE(PIPESTAT(pipe), 0xffff);
2803 I915_WRITE(VLV_IIR, 0xffffffff);
2804 I915_WRITE(VLV_IMR, 0xffffffff);
2805 I915_WRITE(VLV_IER, 0x0);
2806 POSTING_READ(VLV_IER);
2807}
2808
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002809static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002810{
2811 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002812
2813 if (!dev_priv)
2814 return;
2815
Egbert Eichac4c16c2013-04-16 13:36:58 +02002816 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2817
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002818 I915_WRITE(HWSTAM, 0xffffffff);
2819
2820 I915_WRITE(DEIMR, 0xffffffff);
2821 I915_WRITE(DEIER, 0x0);
2822 I915_WRITE(DEIIR, I915_READ(DEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002823 if (IS_GEN7(dev))
2824 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002825
2826 I915_WRITE(GTIMR, 0xffffffff);
2827 I915_WRITE(GTIER, 0x0);
2828 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002829
Ben Widawskyab5c6082013-04-05 13:12:41 -07002830 if (HAS_PCH_NOP(dev))
2831 return;
2832
Keith Packard192aac1f2011-09-20 10:12:44 -07002833 I915_WRITE(SDEIMR, 0xffffffff);
2834 I915_WRITE(SDEIER, 0x0);
2835 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002836 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2837 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002838}
2839
Chris Wilsonc2798b12012-04-22 21:13:57 +01002840static void i8xx_irq_preinstall(struct drm_device * dev)
2841{
2842 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2843 int pipe;
2844
2845 atomic_set(&dev_priv->irq_received, 0);
2846
2847 for_each_pipe(pipe)
2848 I915_WRITE(PIPESTAT(pipe), 0);
2849 I915_WRITE16(IMR, 0xffff);
2850 I915_WRITE16(IER, 0x0);
2851 POSTING_READ16(IER);
2852}
2853
2854static int i8xx_irq_postinstall(struct drm_device *dev)
2855{
2856 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2857
Chris Wilsonc2798b12012-04-22 21:13:57 +01002858 I915_WRITE16(EMR,
2859 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2860
2861 /* Unmask the interrupts that we always want on. */
2862 dev_priv->irq_mask =
2863 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2864 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2865 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2866 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2867 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2868 I915_WRITE16(IMR, dev_priv->irq_mask);
2869
2870 I915_WRITE16(IER,
2871 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2872 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2873 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2874 I915_USER_INTERRUPT);
2875 POSTING_READ16(IER);
2876
2877 return 0;
2878}
2879
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002880/*
2881 * Returns true when a page flip has completed.
2882 */
2883static bool i8xx_handle_vblank(struct drm_device *dev,
2884 int pipe, u16 iir)
2885{
2886 drm_i915_private_t *dev_priv = dev->dev_private;
2887 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2888
2889 if (!drm_handle_vblank(dev, pipe))
2890 return false;
2891
2892 if ((iir & flip_pending) == 0)
2893 return false;
2894
2895 intel_prepare_page_flip(dev, pipe);
2896
2897 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2898 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2899 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2900 * the flip is completed (no longer pending). Since this doesn't raise
2901 * an interrupt per se, we watch for the change at vblank.
2902 */
2903 if (I915_READ16(ISR) & flip_pending)
2904 return false;
2905
2906 intel_finish_page_flip(dev, pipe);
2907
2908 return true;
2909}
2910
Daniel Vetterff1f5252012-10-02 15:10:55 +02002911static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002912{
2913 struct drm_device *dev = (struct drm_device *) arg;
2914 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002915 u16 iir, new_iir;
2916 u32 pipe_stats[2];
2917 unsigned long irqflags;
2918 int irq_received;
2919 int pipe;
2920 u16 flip_mask =
2921 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2922 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2923
2924 atomic_inc(&dev_priv->irq_received);
2925
2926 iir = I915_READ16(IIR);
2927 if (iir == 0)
2928 return IRQ_NONE;
2929
2930 while (iir & ~flip_mask) {
2931 /* Can't rely on pipestat interrupt bit in iir as it might
2932 * have been cleared after the pipestat interrupt was received.
2933 * It doesn't set the bit in iir again, but it still produces
2934 * interrupts (for non-MSI).
2935 */
2936 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2937 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2938 i915_handle_error(dev, false);
2939
2940 for_each_pipe(pipe) {
2941 int reg = PIPESTAT(pipe);
2942 pipe_stats[pipe] = I915_READ(reg);
2943
2944 /*
2945 * Clear the PIPE*STAT regs before the IIR
2946 */
2947 if (pipe_stats[pipe] & 0x8000ffff) {
2948 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2949 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2950 pipe_name(pipe));
2951 I915_WRITE(reg, pipe_stats[pipe]);
2952 irq_received = 1;
2953 }
2954 }
2955 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2956
2957 I915_WRITE16(IIR, iir & ~flip_mask);
2958 new_iir = I915_READ16(IIR); /* Flush posted writes */
2959
Daniel Vetterd05c6172012-04-26 23:28:09 +02002960 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002961
2962 if (iir & I915_USER_INTERRUPT)
2963 notify_ring(dev, &dev_priv->ring[RCS]);
2964
2965 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002966 i8xx_handle_vblank(dev, 0, iir))
2967 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002968
2969 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002970 i8xx_handle_vblank(dev, 1, iir))
2971 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002972
2973 iir = new_iir;
2974 }
2975
2976 return IRQ_HANDLED;
2977}
2978
2979static void i8xx_irq_uninstall(struct drm_device * dev)
2980{
2981 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2982 int pipe;
2983
Chris Wilsonc2798b12012-04-22 21:13:57 +01002984 for_each_pipe(pipe) {
2985 /* Clear enable bits; then clear status bits */
2986 I915_WRITE(PIPESTAT(pipe), 0);
2987 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2988 }
2989 I915_WRITE16(IMR, 0xffff);
2990 I915_WRITE16(IER, 0x0);
2991 I915_WRITE16(IIR, I915_READ16(IIR));
2992}
2993
Chris Wilsona266c7d2012-04-24 22:59:44 +01002994static void i915_irq_preinstall(struct drm_device * dev)
2995{
2996 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2997 int pipe;
2998
2999 atomic_set(&dev_priv->irq_received, 0);
3000
3001 if (I915_HAS_HOTPLUG(dev)) {
3002 I915_WRITE(PORT_HOTPLUG_EN, 0);
3003 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3004 }
3005
Chris Wilson00d98eb2012-04-24 22:59:48 +01003006 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003007 for_each_pipe(pipe)
3008 I915_WRITE(PIPESTAT(pipe), 0);
3009 I915_WRITE(IMR, 0xffffffff);
3010 I915_WRITE(IER, 0x0);
3011 POSTING_READ(IER);
3012}
3013
3014static int i915_irq_postinstall(struct drm_device *dev)
3015{
3016 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003017 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003018
Chris Wilson38bde182012-04-24 22:59:50 +01003019 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3020
3021 /* Unmask the interrupts that we always want on. */
3022 dev_priv->irq_mask =
3023 ~(I915_ASLE_INTERRUPT |
3024 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3025 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3026 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3027 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3028 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3029
3030 enable_mask =
3031 I915_ASLE_INTERRUPT |
3032 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3033 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3034 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3035 I915_USER_INTERRUPT;
3036
Chris Wilsona266c7d2012-04-24 22:59:44 +01003037 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003038 I915_WRITE(PORT_HOTPLUG_EN, 0);
3039 POSTING_READ(PORT_HOTPLUG_EN);
3040
Chris Wilsona266c7d2012-04-24 22:59:44 +01003041 /* Enable in IER... */
3042 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3043 /* and unmask in IMR */
3044 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3045 }
3046
Chris Wilsona266c7d2012-04-24 22:59:44 +01003047 I915_WRITE(IMR, dev_priv->irq_mask);
3048 I915_WRITE(IER, enable_mask);
3049 POSTING_READ(IER);
3050
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003051 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003052
3053 return 0;
3054}
3055
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003056/*
3057 * Returns true when a page flip has completed.
3058 */
3059static bool i915_handle_vblank(struct drm_device *dev,
3060 int plane, int pipe, u32 iir)
3061{
3062 drm_i915_private_t *dev_priv = dev->dev_private;
3063 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3064
3065 if (!drm_handle_vblank(dev, pipe))
3066 return false;
3067
3068 if ((iir & flip_pending) == 0)
3069 return false;
3070
3071 intel_prepare_page_flip(dev, plane);
3072
3073 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3074 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3075 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3076 * the flip is completed (no longer pending). Since this doesn't raise
3077 * an interrupt per se, we watch for the change at vblank.
3078 */
3079 if (I915_READ(ISR) & flip_pending)
3080 return false;
3081
3082 intel_finish_page_flip(dev, pipe);
3083
3084 return true;
3085}
3086
Daniel Vetterff1f5252012-10-02 15:10:55 +02003087static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003088{
3089 struct drm_device *dev = (struct drm_device *) arg;
3090 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003091 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003092 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003093 u32 flip_mask =
3094 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3095 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003096 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003097
3098 atomic_inc(&dev_priv->irq_received);
3099
3100 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003101 do {
3102 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003103 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003104
3105 /* Can't rely on pipestat interrupt bit in iir as it might
3106 * have been cleared after the pipestat interrupt was received.
3107 * It doesn't set the bit in iir again, but it still produces
3108 * interrupts (for non-MSI).
3109 */
3110 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3111 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3112 i915_handle_error(dev, false);
3113
3114 for_each_pipe(pipe) {
3115 int reg = PIPESTAT(pipe);
3116 pipe_stats[pipe] = I915_READ(reg);
3117
Chris Wilson38bde182012-04-24 22:59:50 +01003118 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003119 if (pipe_stats[pipe] & 0x8000ffff) {
3120 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3121 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3122 pipe_name(pipe));
3123 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003124 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003125 }
3126 }
3127 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3128
3129 if (!irq_received)
3130 break;
3131
Chris Wilsona266c7d2012-04-24 22:59:44 +01003132 /* Consume port. Then clear IIR or we'll miss events */
3133 if ((I915_HAS_HOTPLUG(dev)) &&
3134 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3135 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003136 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003137
3138 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3139 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +02003140 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02003141 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
3142 i915_hpd_irq_setup(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003143 queue_work(dev_priv->wq,
3144 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02003145 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003146 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01003147 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003148 }
3149
Chris Wilson38bde182012-04-24 22:59:50 +01003150 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003151 new_iir = I915_READ(IIR); /* Flush posted writes */
3152
Chris Wilsona266c7d2012-04-24 22:59:44 +01003153 if (iir & I915_USER_INTERRUPT)
3154 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003155
Chris Wilsona266c7d2012-04-24 22:59:44 +01003156 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003157 int plane = pipe;
3158 if (IS_MOBILE(dev))
3159 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003160
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003161 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3162 i915_handle_vblank(dev, plane, pipe, iir))
3163 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003164
3165 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3166 blc_event = true;
3167 }
3168
Chris Wilsona266c7d2012-04-24 22:59:44 +01003169 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3170 intel_opregion_asle_intr(dev);
3171
3172 /* With MSI, interrupts are only generated when iir
3173 * transitions from zero to nonzero. If another bit got
3174 * set while we were handling the existing iir bits, then
3175 * we would never get another interrupt.
3176 *
3177 * This is fine on non-MSI as well, as if we hit this path
3178 * we avoid exiting the interrupt handler only to generate
3179 * another one.
3180 *
3181 * Note that for MSI this could cause a stray interrupt report
3182 * if an interrupt landed in the time between writing IIR and
3183 * the posting read. This should be rare enough to never
3184 * trigger the 99% of 100,000 interrupts test for disabling
3185 * stray interrupts.
3186 */
Chris Wilson38bde182012-04-24 22:59:50 +01003187 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003188 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003189 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003190
Daniel Vetterd05c6172012-04-26 23:28:09 +02003191 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003192
Chris Wilsona266c7d2012-04-24 22:59:44 +01003193 return ret;
3194}
3195
3196static void i915_irq_uninstall(struct drm_device * dev)
3197{
3198 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3199 int pipe;
3200
Egbert Eichac4c16c2013-04-16 13:36:58 +02003201 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3202
Chris Wilsona266c7d2012-04-24 22:59:44 +01003203 if (I915_HAS_HOTPLUG(dev)) {
3204 I915_WRITE(PORT_HOTPLUG_EN, 0);
3205 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3206 }
3207
Chris Wilson00d98eb2012-04-24 22:59:48 +01003208 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01003209 for_each_pipe(pipe) {
3210 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003211 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003212 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3213 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003214 I915_WRITE(IMR, 0xffffffff);
3215 I915_WRITE(IER, 0x0);
3216
Chris Wilsona266c7d2012-04-24 22:59:44 +01003217 I915_WRITE(IIR, I915_READ(IIR));
3218}
3219
3220static void i965_irq_preinstall(struct drm_device * dev)
3221{
3222 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3223 int pipe;
3224
3225 atomic_set(&dev_priv->irq_received, 0);
3226
Chris Wilsonadca4732012-05-11 18:01:31 +01003227 I915_WRITE(PORT_HOTPLUG_EN, 0);
3228 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003229
3230 I915_WRITE(HWSTAM, 0xeffe);
3231 for_each_pipe(pipe)
3232 I915_WRITE(PIPESTAT(pipe), 0);
3233 I915_WRITE(IMR, 0xffffffff);
3234 I915_WRITE(IER, 0x0);
3235 POSTING_READ(IER);
3236}
3237
3238static int i965_irq_postinstall(struct drm_device *dev)
3239{
3240 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003241 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003242 u32 error_mask;
3243
Chris Wilsona266c7d2012-04-24 22:59:44 +01003244 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003245 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003246 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003247 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3248 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3249 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3250 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3251 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3252
3253 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003254 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3255 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003256 enable_mask |= I915_USER_INTERRUPT;
3257
3258 if (IS_G4X(dev))
3259 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003260
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003261 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003262
Chris Wilsona266c7d2012-04-24 22:59:44 +01003263 /*
3264 * Enable some error detection, note the instruction error mask
3265 * bit is reserved, so we leave it masked.
3266 */
3267 if (IS_G4X(dev)) {
3268 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3269 GM45_ERROR_MEM_PRIV |
3270 GM45_ERROR_CP_PRIV |
3271 I915_ERROR_MEMORY_REFRESH);
3272 } else {
3273 error_mask = ~(I915_ERROR_PAGE_TABLE |
3274 I915_ERROR_MEMORY_REFRESH);
3275 }
3276 I915_WRITE(EMR, error_mask);
3277
3278 I915_WRITE(IMR, dev_priv->irq_mask);
3279 I915_WRITE(IER, enable_mask);
3280 POSTING_READ(IER);
3281
Daniel Vetter20afbda2012-12-11 14:05:07 +01003282 I915_WRITE(PORT_HOTPLUG_EN, 0);
3283 POSTING_READ(PORT_HOTPLUG_EN);
3284
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003285 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003286
3287 return 0;
3288}
3289
Egbert Eichbac56d52013-02-25 12:06:51 -05003290static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003291{
3292 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05003293 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02003294 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003295 u32 hotplug_en;
3296
Egbert Eichbac56d52013-02-25 12:06:51 -05003297 if (I915_HAS_HOTPLUG(dev)) {
3298 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3299 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3300 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05003301 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02003302 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3303 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3304 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05003305 /* Programming the CRT detection parameters tends
3306 to generate a spurious hotplug event about three
3307 seconds later. So just do it once.
3308 */
3309 if (IS_G4X(dev))
3310 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01003311 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05003312 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003313
Egbert Eichbac56d52013-02-25 12:06:51 -05003314 /* Ignore TV since it's buggy */
3315 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3316 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003317}
3318
Daniel Vetterff1f5252012-10-02 15:10:55 +02003319static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003320{
3321 struct drm_device *dev = (struct drm_device *) arg;
3322 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003323 u32 iir, new_iir;
3324 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003325 unsigned long irqflags;
3326 int irq_received;
3327 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003328 u32 flip_mask =
3329 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3330 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003331
3332 atomic_inc(&dev_priv->irq_received);
3333
3334 iir = I915_READ(IIR);
3335
Chris Wilsona266c7d2012-04-24 22:59:44 +01003336 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003337 bool blc_event = false;
3338
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003339 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003340
3341 /* Can't rely on pipestat interrupt bit in iir as it might
3342 * have been cleared after the pipestat interrupt was received.
3343 * It doesn't set the bit in iir again, but it still produces
3344 * interrupts (for non-MSI).
3345 */
3346 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3347 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3348 i915_handle_error(dev, false);
3349
3350 for_each_pipe(pipe) {
3351 int reg = PIPESTAT(pipe);
3352 pipe_stats[pipe] = I915_READ(reg);
3353
3354 /*
3355 * Clear the PIPE*STAT regs before the IIR
3356 */
3357 if (pipe_stats[pipe] & 0x8000ffff) {
3358 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3359 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3360 pipe_name(pipe));
3361 I915_WRITE(reg, pipe_stats[pipe]);
3362 irq_received = 1;
3363 }
3364 }
3365 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3366
3367 if (!irq_received)
3368 break;
3369
3370 ret = IRQ_HANDLED;
3371
3372 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01003373 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003374 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003375 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3376 HOTPLUG_INT_STATUS_G4X :
3377 HOTPLUG_INT_STATUS_I965);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003378
3379 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3380 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +02003381 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02003382 if (hotplug_irq_storm_detect(dev, hotplug_trigger,
3383 IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965))
3384 i915_hpd_irq_setup(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003385 queue_work(dev_priv->wq,
3386 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02003387 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003388 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3389 I915_READ(PORT_HOTPLUG_STAT);
3390 }
3391
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003392 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003393 new_iir = I915_READ(IIR); /* Flush posted writes */
3394
Chris Wilsona266c7d2012-04-24 22:59:44 +01003395 if (iir & I915_USER_INTERRUPT)
3396 notify_ring(dev, &dev_priv->ring[RCS]);
3397 if (iir & I915_BSD_USER_INTERRUPT)
3398 notify_ring(dev, &dev_priv->ring[VCS]);
3399
Chris Wilsona266c7d2012-04-24 22:59:44 +01003400 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003401 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003402 i915_handle_vblank(dev, pipe, pipe, iir))
3403 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003404
3405 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3406 blc_event = true;
3407 }
3408
3409
3410 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3411 intel_opregion_asle_intr(dev);
3412
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003413 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3414 gmbus_irq_handler(dev);
3415
Chris Wilsona266c7d2012-04-24 22:59:44 +01003416 /* With MSI, interrupts are only generated when iir
3417 * transitions from zero to nonzero. If another bit got
3418 * set while we were handling the existing iir bits, then
3419 * we would never get another interrupt.
3420 *
3421 * This is fine on non-MSI as well, as if we hit this path
3422 * we avoid exiting the interrupt handler only to generate
3423 * another one.
3424 *
3425 * Note that for MSI this could cause a stray interrupt report
3426 * if an interrupt landed in the time between writing IIR and
3427 * the posting read. This should be rare enough to never
3428 * trigger the 99% of 100,000 interrupts test for disabling
3429 * stray interrupts.
3430 */
3431 iir = new_iir;
3432 }
3433
Daniel Vetterd05c6172012-04-26 23:28:09 +02003434 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003435
Chris Wilsona266c7d2012-04-24 22:59:44 +01003436 return ret;
3437}
3438
3439static void i965_irq_uninstall(struct drm_device * dev)
3440{
3441 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3442 int pipe;
3443
3444 if (!dev_priv)
3445 return;
3446
Egbert Eichac4c16c2013-04-16 13:36:58 +02003447 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3448
Chris Wilsonadca4732012-05-11 18:01:31 +01003449 I915_WRITE(PORT_HOTPLUG_EN, 0);
3450 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003451
3452 I915_WRITE(HWSTAM, 0xffffffff);
3453 for_each_pipe(pipe)
3454 I915_WRITE(PIPESTAT(pipe), 0);
3455 I915_WRITE(IMR, 0xffffffff);
3456 I915_WRITE(IER, 0x0);
3457
3458 for_each_pipe(pipe)
3459 I915_WRITE(PIPESTAT(pipe),
3460 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3461 I915_WRITE(IIR, I915_READ(IIR));
3462}
3463
Egbert Eichac4c16c2013-04-16 13:36:58 +02003464static void i915_reenable_hotplug_timer_func(unsigned long data)
3465{
3466 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3467 struct drm_device *dev = dev_priv->dev;
3468 struct drm_mode_config *mode_config = &dev->mode_config;
3469 unsigned long irqflags;
3470 int i;
3471
3472 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3473 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3474 struct drm_connector *connector;
3475
3476 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3477 continue;
3478
3479 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3480
3481 list_for_each_entry(connector, &mode_config->connector_list, head) {
3482 struct intel_connector *intel_connector = to_intel_connector(connector);
3483
3484 if (intel_connector->encoder->hpd_pin == i) {
3485 if (connector->polled != intel_connector->polled)
3486 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3487 drm_get_connector_name(connector));
3488 connector->polled = intel_connector->polled;
3489 if (!connector->polled)
3490 connector->polled = DRM_CONNECTOR_POLL_HPD;
3491 }
3492 }
3493 }
3494 if (dev_priv->display.hpd_irq_setup)
3495 dev_priv->display.hpd_irq_setup(dev);
3496 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3497}
3498
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003499void intel_irq_init(struct drm_device *dev)
3500{
Chris Wilson8b2e3262012-04-24 22:59:41 +01003501 struct drm_i915_private *dev_priv = dev->dev_private;
3502
3503 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01003504 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003505 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003506 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01003507
Daniel Vetter99584db2012-11-14 17:14:04 +01003508 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3509 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01003510 (unsigned long) dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003511 setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3512 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01003513
Tomas Janousek97a19a22012-12-08 13:48:13 +01003514 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01003515
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003516 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3517 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03003518 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003519 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3520 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3521 }
3522
Keith Packardc3613de2011-08-12 17:05:54 -07003523 if (drm_core_check_feature(dev, DRIVER_MODESET))
3524 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3525 else
3526 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003527 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3528
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003529 if (IS_VALLEYVIEW(dev)) {
3530 dev->driver->irq_handler = valleyview_irq_handler;
3531 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3532 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3533 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3534 dev->driver->enable_vblank = valleyview_enable_vblank;
3535 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05003536 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetter4a06e202012-12-01 13:53:40 +01003537 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Ben Widawsky7d991632013-05-28 19:22:25 -07003538 /* Share uninstall handlers with ILK/SNB */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003539 dev->driver->irq_handler = ivybridge_irq_handler;
Ben Widawsky7d991632013-05-28 19:22:25 -07003540 dev->driver->irq_preinstall = ivybridge_irq_preinstall;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003541 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
3542 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3543 dev->driver->enable_vblank = ivybridge_enable_vblank;
3544 dev->driver->disable_vblank = ivybridge_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003545 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003546 } else if (HAS_PCH_SPLIT(dev)) {
3547 dev->driver->irq_handler = ironlake_irq_handler;
3548 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3549 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3550 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3551 dev->driver->enable_vblank = ironlake_enable_vblank;
3552 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003553 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003554 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003555 if (INTEL_INFO(dev)->gen == 2) {
3556 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3557 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3558 dev->driver->irq_handler = i8xx_irq_handler;
3559 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003560 } else if (INTEL_INFO(dev)->gen == 3) {
3561 dev->driver->irq_preinstall = i915_irq_preinstall;
3562 dev->driver->irq_postinstall = i915_irq_postinstall;
3563 dev->driver->irq_uninstall = i915_irq_uninstall;
3564 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003565 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003566 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003567 dev->driver->irq_preinstall = i965_irq_preinstall;
3568 dev->driver->irq_postinstall = i965_irq_postinstall;
3569 dev->driver->irq_uninstall = i965_irq_uninstall;
3570 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05003571 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003572 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003573 dev->driver->enable_vblank = i915_enable_vblank;
3574 dev->driver->disable_vblank = i915_disable_vblank;
3575 }
3576}
Daniel Vetter20afbda2012-12-11 14:05:07 +01003577
3578void intel_hpd_init(struct drm_device *dev)
3579{
3580 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02003581 struct drm_mode_config *mode_config = &dev->mode_config;
3582 struct drm_connector *connector;
3583 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003584
Egbert Eich821450c2013-04-16 13:36:55 +02003585 for (i = 1; i < HPD_NUM_PINS; i++) {
3586 dev_priv->hpd_stats[i].hpd_cnt = 0;
3587 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3588 }
3589 list_for_each_entry(connector, &mode_config->connector_list, head) {
3590 struct intel_connector *intel_connector = to_intel_connector(connector);
3591 connector->polled = intel_connector->polled;
3592 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3593 connector->polled = DRM_CONNECTOR_POLL_HPD;
3594 }
Daniel Vetter20afbda2012-12-11 14:05:07 +01003595 if (dev_priv->display.hpd_irq_setup)
3596 dev_priv->display.hpd_irq_setup(dev);
3597}