blob: e17bbe201195e14d5f1503cf17b45a422e4ac1ea [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Egbert Eiche5868a32013-02-28 04:17:12 -050039static const u32 hpd_ibx[] = {
40 [HPD_CRT] = SDE_CRT_HOTPLUG,
41 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
45};
46
47static const u32 hpd_cpt[] = {
48 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010049 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050050 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53};
54
55static const u32 hpd_mask_i915[] = {
56 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
57 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62};
63
64static const u32 hpd_status_gen4[] = {
65 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71};
72
73static const u32 hpd_status_i965[] = {
74 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
82static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
83 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Egbert Eichcd569ae2013-04-16 13:36:57 +020091static void ibx_hpd_irq_setup(struct drm_device *dev);
92static void i915_hpd_irq_setup(struct drm_device *dev);
Egbert Eiche5868a32013-02-28 04:17:12 -050093
Zhenyu Wang036a4a72009-06-08 14:40:19 +080094/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010095static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050096ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080097{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000098 if ((dev_priv->irq_mask & mask) != 0) {
99 dev_priv->irq_mask &= ~mask;
100 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000101 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800102 }
103}
104
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300105static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500106ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800107{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108 if ((dev_priv->irq_mask & mask) != mask) {
109 dev_priv->irq_mask |= mask;
110 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000111 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800112 }
113}
114
Paulo Zanoni86642812013-04-12 17:57:57 -0300115static bool ivb_can_enable_err_int(struct drm_device *dev)
116{
117 struct drm_i915_private *dev_priv = dev->dev_private;
118 struct intel_crtc *crtc;
119 enum pipe pipe;
120
121 for_each_pipe(pipe) {
122 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
123
124 if (crtc->cpu_fifo_underrun_disabled)
125 return false;
126 }
127
128 return true;
129}
130
131static bool cpt_can_enable_serr_int(struct drm_device *dev)
132{
133 struct drm_i915_private *dev_priv = dev->dev_private;
134 enum pipe pipe;
135 struct intel_crtc *crtc;
136
137 for_each_pipe(pipe) {
138 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
139
140 if (crtc->pch_fifo_underrun_disabled)
141 return false;
142 }
143
144 return true;
145}
146
147static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
148 enum pipe pipe, bool enable)
149{
150 struct drm_i915_private *dev_priv = dev->dev_private;
151 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
152 DE_PIPEB_FIFO_UNDERRUN;
153
154 if (enable)
155 ironlake_enable_display_irq(dev_priv, bit);
156 else
157 ironlake_disable_display_irq(dev_priv, bit);
158}
159
160static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
161 bool enable)
162{
163 struct drm_i915_private *dev_priv = dev->dev_private;
164
165 if (enable) {
166 if (!ivb_can_enable_err_int(dev))
167 return;
168
169 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN_A |
170 ERR_INT_FIFO_UNDERRUN_B |
171 ERR_INT_FIFO_UNDERRUN_C);
172
173 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
174 } else {
175 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
176 }
177}
178
179static void ibx_set_fifo_underrun_reporting(struct intel_crtc *crtc,
180 bool enable)
181{
182 struct drm_device *dev = crtc->base.dev;
183 struct drm_i915_private *dev_priv = dev->dev_private;
184 uint32_t bit = (crtc->pipe == PIPE_A) ? SDE_TRANSA_FIFO_UNDER :
185 SDE_TRANSB_FIFO_UNDER;
186
187 if (enable)
188 I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~bit);
189 else
190 I915_WRITE(SDEIMR, I915_READ(SDEIMR) | bit);
191
192 POSTING_READ(SDEIMR);
193}
194
195static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
196 enum transcoder pch_transcoder,
197 bool enable)
198{
199 struct drm_i915_private *dev_priv = dev->dev_private;
200
201 if (enable) {
202 if (!cpt_can_enable_serr_int(dev))
203 return;
204
205 I915_WRITE(SERR_INT, SERR_INT_TRANS_A_FIFO_UNDERRUN |
206 SERR_INT_TRANS_B_FIFO_UNDERRUN |
207 SERR_INT_TRANS_C_FIFO_UNDERRUN);
208
209 I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~SDE_ERROR_CPT);
210 } else {
211 I915_WRITE(SDEIMR, I915_READ(SDEIMR) | SDE_ERROR_CPT);
212 }
213
214 POSTING_READ(SDEIMR);
215}
216
217/**
218 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
219 * @dev: drm device
220 * @pipe: pipe
221 * @enable: true if we want to report FIFO underrun errors, false otherwise
222 *
223 * This function makes us disable or enable CPU fifo underruns for a specific
224 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
225 * reporting for one pipe may also disable all the other CPU error interruts for
226 * the other pipes, due to the fact that there's just one interrupt mask/enable
227 * bit for all the pipes.
228 *
229 * Returns the previous state of underrun reporting.
230 */
231bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
232 enum pipe pipe, bool enable)
233{
234 struct drm_i915_private *dev_priv = dev->dev_private;
235 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
237 unsigned long flags;
238 bool ret;
239
240 spin_lock_irqsave(&dev_priv->irq_lock, flags);
241
242 ret = !intel_crtc->cpu_fifo_underrun_disabled;
243
244 if (enable == ret)
245 goto done;
246
247 intel_crtc->cpu_fifo_underrun_disabled = !enable;
248
249 if (IS_GEN5(dev) || IS_GEN6(dev))
250 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
251 else if (IS_GEN7(dev))
252 ivybridge_set_fifo_underrun_reporting(dev, enable);
253
254done:
255 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
256 return ret;
257}
258
259/**
260 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
261 * @dev: drm device
262 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
263 * @enable: true if we want to report FIFO underrun errors, false otherwise
264 *
265 * This function makes us disable or enable PCH fifo underruns for a specific
266 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
267 * underrun reporting for one transcoder may also disable all the other PCH
268 * error interruts for the other transcoders, due to the fact that there's just
269 * one interrupt mask/enable bit for all the transcoders.
270 *
271 * Returns the previous state of underrun reporting.
272 */
273bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
274 enum transcoder pch_transcoder,
275 bool enable)
276{
277 struct drm_i915_private *dev_priv = dev->dev_private;
278 enum pipe p;
279 struct drm_crtc *crtc;
280 struct intel_crtc *intel_crtc;
281 unsigned long flags;
282 bool ret;
283
284 if (HAS_PCH_LPT(dev)) {
285 crtc = NULL;
286 for_each_pipe(p) {
287 struct drm_crtc *c = dev_priv->pipe_to_crtc_mapping[p];
288 if (intel_pipe_has_type(c, INTEL_OUTPUT_ANALOG)) {
289 crtc = c;
290 break;
291 }
292 }
293 if (!crtc) {
294 DRM_ERROR("PCH FIFO underrun, but no CRTC using the PCH found\n");
295 return false;
296 }
297 } else {
298 crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
299 }
300 intel_crtc = to_intel_crtc(crtc);
301
302 spin_lock_irqsave(&dev_priv->irq_lock, flags);
303
304 ret = !intel_crtc->pch_fifo_underrun_disabled;
305
306 if (enable == ret)
307 goto done;
308
309 intel_crtc->pch_fifo_underrun_disabled = !enable;
310
311 if (HAS_PCH_IBX(dev))
312 ibx_set_fifo_underrun_reporting(intel_crtc, enable);
313 else
314 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
315
316done:
317 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
318 return ret;
319}
320
321
Keith Packard7c463582008-11-04 02:03:27 -0800322void
323i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
324{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200325 u32 reg = PIPESTAT(pipe);
326 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800327
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200328 if ((pipestat & mask) == mask)
329 return;
330
331 /* Enable the interrupt, clear any pending status */
332 pipestat |= mask | (mask >> 16);
333 I915_WRITE(reg, pipestat);
334 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800335}
336
337void
338i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
339{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200340 u32 reg = PIPESTAT(pipe);
341 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800342
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200343 if ((pipestat & mask) == 0)
344 return;
345
346 pipestat &= ~mask;
347 I915_WRITE(reg, pipestat);
348 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800349}
350
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000351/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300352 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000353 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300354static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000355{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000356 drm_i915_private_t *dev_priv = dev->dev_private;
357 unsigned long irqflags;
358
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300359 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
360 return;
361
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000362 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000363
Jani Nikulaf8987802013-04-29 13:02:53 +0300364 i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
365 if (INTEL_INFO(dev)->gen >= 4)
366 i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000367
368 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000369}
370
371/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700372 * i915_pipe_enabled - check if a pipe is enabled
373 * @dev: DRM device
374 * @pipe: pipe to check
375 *
376 * Reading certain registers when the pipe is disabled can hang the chip.
377 * Use this routine to make sure the PLL is running and the pipe is active
378 * before reading such registers if unsure.
379 */
380static int
381i915_pipe_enabled(struct drm_device *dev, int pipe)
382{
383 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200384
Daniel Vettera01025a2013-05-22 00:50:23 +0200385 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
386 /* Locking is horribly broken here, but whatever. */
387 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
388 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300389
Daniel Vettera01025a2013-05-22 00:50:23 +0200390 return intel_crtc->active;
391 } else {
392 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
393 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700394}
395
Keith Packard42f52ef2008-10-18 19:39:29 -0700396/* Called from drm generic code, passed a 'crtc', which
397 * we use as a pipe index
398 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700399static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700400{
401 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
402 unsigned long high_frame;
403 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100404 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700405
406 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800407 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800408 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700409 return 0;
410 }
411
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800412 high_frame = PIPEFRAME(pipe);
413 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100414
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700415 /*
416 * High & low register fields aren't synchronized, so make sure
417 * we get a low value that's stable across two reads of the high
418 * register.
419 */
420 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100421 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
422 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
423 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700424 } while (high1 != high2);
425
Chris Wilson5eddb702010-09-11 13:48:45 +0100426 high1 >>= PIPE_FRAME_HIGH_SHIFT;
427 low >>= PIPE_FRAME_LOW_SHIFT;
428 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700429}
430
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700431static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800432{
433 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800434 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800435
436 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800437 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800438 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800439 return 0;
440 }
441
442 return I915_READ(reg);
443}
444
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700445static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100446 int *vpos, int *hpos)
447{
448 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
449 u32 vbl = 0, position = 0;
450 int vbl_start, vbl_end, htotal, vtotal;
451 bool in_vbl = true;
452 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200453 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
454 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100455
456 if (!i915_pipe_enabled(dev, pipe)) {
457 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800458 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100459 return 0;
460 }
461
462 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200463 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100464
465 if (INTEL_INFO(dev)->gen >= 4) {
466 /* No obvious pixelcount register. Only query vertical
467 * scanout position from Display scan line register.
468 */
469 position = I915_READ(PIPEDSL(pipe));
470
471 /* Decode into vertical scanout position. Don't have
472 * horizontal scanout position.
473 */
474 *vpos = position & 0x1fff;
475 *hpos = 0;
476 } else {
477 /* Have access to pixelcount since start of frame.
478 * We can split this into vertical and horizontal
479 * scanout position.
480 */
481 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
482
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200483 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100484 *vpos = position / htotal;
485 *hpos = position - (*vpos * htotal);
486 }
487
488 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200489 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100490
491 /* Test position against vblank region. */
492 vbl_start = vbl & 0x1fff;
493 vbl_end = (vbl >> 16) & 0x1fff;
494
495 if ((*vpos < vbl_start) || (*vpos > vbl_end))
496 in_vbl = false;
497
498 /* Inside "upper part" of vblank area? Apply corrective offset: */
499 if (in_vbl && (*vpos >= vbl_start))
500 *vpos = *vpos - vtotal;
501
502 /* Readouts valid? */
503 if (vbl > 0)
504 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
505
506 /* In vblank? */
507 if (in_vbl)
508 ret |= DRM_SCANOUTPOS_INVBL;
509
510 return ret;
511}
512
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700513static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100514 int *max_error,
515 struct timeval *vblank_time,
516 unsigned flags)
517{
Chris Wilson4041b852011-01-22 10:07:56 +0000518 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100519
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700520 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000521 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100522 return -EINVAL;
523 }
524
525 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000526 crtc = intel_get_crtc_for_pipe(dev, pipe);
527 if (crtc == NULL) {
528 DRM_ERROR("Invalid crtc %d\n", pipe);
529 return -EINVAL;
530 }
531
532 if (!crtc->enabled) {
533 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
534 return -EBUSY;
535 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100536
537 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000538 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
539 vblank_time, flags,
540 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100541}
542
Egbert Eich321a1b32013-04-11 16:00:26 +0200543static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
544{
545 enum drm_connector_status old_status;
546
547 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
548 old_status = connector->status;
549
550 connector->status = connector->funcs->detect(connector, false);
551 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
552 connector->base.id,
553 drm_get_connector_name(connector),
554 old_status, connector->status);
555 return (old_status != connector->status);
556}
557
Jesse Barnes5ca58282009-03-31 14:11:15 -0700558/*
559 * Handle hotplug events outside the interrupt handler proper.
560 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200561#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
562
Jesse Barnes5ca58282009-03-31 14:11:15 -0700563static void i915_hotplug_work_func(struct work_struct *work)
564{
565 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
566 hotplug_work);
567 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700568 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200569 struct intel_connector *intel_connector;
570 struct intel_encoder *intel_encoder;
571 struct drm_connector *connector;
572 unsigned long irqflags;
573 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200574 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200575 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700576
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100577 /* HPD irq before everything is fully set up. */
578 if (!dev_priv->enable_hotplug_processing)
579 return;
580
Keith Packarda65e34c2011-07-25 10:04:56 -0700581 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800582 DRM_DEBUG_KMS("running encoder hotplug functions\n");
583
Egbert Eichcd569ae2013-04-16 13:36:57 +0200584 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +0200585
586 hpd_event_bits = dev_priv->hpd_event_bits;
587 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200588 list_for_each_entry(connector, &mode_config->connector_list, head) {
589 intel_connector = to_intel_connector(connector);
590 intel_encoder = intel_connector->encoder;
591 if (intel_encoder->hpd_pin > HPD_NONE &&
592 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
593 connector->polled == DRM_CONNECTOR_POLL_HPD) {
594 DRM_INFO("HPD interrupt storm detected on connector %s: "
595 "switching from hotplug detection to polling\n",
596 drm_get_connector_name(connector));
597 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
598 connector->polled = DRM_CONNECTOR_POLL_CONNECT
599 | DRM_CONNECTOR_POLL_DISCONNECT;
600 hpd_disabled = true;
601 }
Egbert Eich142e2392013-04-11 15:57:57 +0200602 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
603 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
604 drm_get_connector_name(connector), intel_encoder->hpd_pin);
605 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200606 }
607 /* if there were no outputs to poll, poll was disabled,
608 * therefore make sure it's enabled when disabling HPD on
609 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200610 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200611 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +0200612 mod_timer(&dev_priv->hotplug_reenable_timer,
613 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
614 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200615
616 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
617
Egbert Eich321a1b32013-04-11 16:00:26 +0200618 list_for_each_entry(connector, &mode_config->connector_list, head) {
619 intel_connector = to_intel_connector(connector);
620 intel_encoder = intel_connector->encoder;
621 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
622 if (intel_encoder->hot_plug)
623 intel_encoder->hot_plug(intel_encoder);
624 if (intel_hpd_irq_event(dev, connector))
625 changed = true;
626 }
627 }
Keith Packard40ee3382011-07-28 15:31:19 -0700628 mutex_unlock(&mode_config->mutex);
629
Egbert Eich321a1b32013-04-11 16:00:26 +0200630 if (changed)
631 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700632}
633
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200634static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800635{
636 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000637 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200638 u8 new_delay;
639 unsigned long flags;
640
641 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800642
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200643 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
644
Daniel Vetter20e4d402012-08-08 23:35:39 +0200645 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200646
Jesse Barnes7648fa92010-05-20 14:28:11 -0700647 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000648 busy_up = I915_READ(RCPREVBSYTUPAVG);
649 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800650 max_avg = I915_READ(RCBMAXAVG);
651 min_avg = I915_READ(RCBMINAVG);
652
653 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000654 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200655 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
656 new_delay = dev_priv->ips.cur_delay - 1;
657 if (new_delay < dev_priv->ips.max_delay)
658 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000659 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200660 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
661 new_delay = dev_priv->ips.cur_delay + 1;
662 if (new_delay > dev_priv->ips.min_delay)
663 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800664 }
665
Jesse Barnes7648fa92010-05-20 14:28:11 -0700666 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200667 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800668
Daniel Vetter92703882012-08-09 16:46:01 +0200669 spin_unlock_irqrestore(&mchdev_lock, flags);
670
Jesse Barnesf97108d2010-01-29 11:27:07 -0800671 return;
672}
673
Chris Wilson549f7362010-10-19 11:19:32 +0100674static void notify_ring(struct drm_device *dev,
675 struct intel_ring_buffer *ring)
676{
677 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000678
Chris Wilson475553d2011-01-20 09:52:56 +0000679 if (ring->obj == NULL)
680 return;
681
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100682 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000683
Chris Wilson549f7362010-10-19 11:19:32 +0100684 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700685 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +0100686 dev_priv->gpu_error.hangcheck_count = 0;
687 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100688 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700689 }
Chris Wilson549f7362010-10-19 11:19:32 +0100690}
691
Ben Widawsky4912d042011-04-25 11:25:20 -0700692static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800693{
Ben Widawsky4912d042011-04-25 11:25:20 -0700694 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200695 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700696 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100697 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800698
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200699 spin_lock_irq(&dev_priv->rps.lock);
700 pm_iir = dev_priv->rps.pm_iir;
701 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700702 pm_imr = I915_READ(GEN6_PMIMR);
Ben Widawsky48484052013-05-28 19:22:27 -0700703 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
704 I915_WRITE(GEN6_PMIMR, pm_imr & ~GEN6_PM_RPS_EVENTS);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200705 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700706
Ben Widawsky48484052013-05-28 19:22:27 -0700707 if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800708 return;
709
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700710 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100711
712 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200713 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100714 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200715 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800716
Ben Widawsky79249632012-09-07 19:43:42 -0700717 /* sysfs frequency interfaces may have snuck in while servicing the
718 * interrupt
719 */
720 if (!(new_delay > dev_priv->rps.max_delay ||
721 new_delay < dev_priv->rps.min_delay)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -0700722 if (IS_VALLEYVIEW(dev_priv->dev))
723 valleyview_set_rps(dev_priv->dev, new_delay);
724 else
725 gen6_set_rps(dev_priv->dev, new_delay);
Ben Widawsky79249632012-09-07 19:43:42 -0700726 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800727
Jesse Barnes52ceb902013-04-23 10:09:26 -0700728 if (IS_VALLEYVIEW(dev_priv->dev)) {
729 /*
730 * On VLV, when we enter RC6 we may not be at the minimum
731 * voltage level, so arm a timer to check. It should only
732 * fire when there's activity or once after we've entered
733 * RC6, and then won't be re-armed until the next RPS interrupt.
734 */
735 mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
736 msecs_to_jiffies(100));
737 }
738
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700739 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800740}
741
Ben Widawskye3689192012-05-25 16:56:22 -0700742
743/**
744 * ivybridge_parity_work - Workqueue called when a parity error interrupt
745 * occurred.
746 * @work: workqueue struct
747 *
748 * Doesn't actually do anything except notify userspace. As a consequence of
749 * this event, userspace should try to remap the bad rows since statistically
750 * it is likely the same row is more likely to go bad again.
751 */
752static void ivybridge_parity_work(struct work_struct *work)
753{
754 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100755 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700756 u32 error_status, row, bank, subbank;
757 char *parity_event[5];
758 uint32_t misccpctl;
759 unsigned long flags;
760
761 /* We must turn off DOP level clock gating to access the L3 registers.
762 * In order to prevent a get/put style interface, acquire struct mutex
763 * any time we access those registers.
764 */
765 mutex_lock(&dev_priv->dev->struct_mutex);
766
767 misccpctl = I915_READ(GEN7_MISCCPCTL);
768 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
769 POSTING_READ(GEN7_MISCCPCTL);
770
771 error_status = I915_READ(GEN7_L3CDERRST1);
772 row = GEN7_PARITY_ERROR_ROW(error_status);
773 bank = GEN7_PARITY_ERROR_BANK(error_status);
774 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
775
776 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
777 GEN7_L3CDERRST1_ENABLE);
778 POSTING_READ(GEN7_L3CDERRST1);
779
780 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
781
782 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskycc609d52013-05-28 19:22:29 -0700783 dev_priv->gt_irq_mask &= ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Ben Widawskye3689192012-05-25 16:56:22 -0700784 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
785 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
786
787 mutex_unlock(&dev_priv->dev->struct_mutex);
788
789 parity_event[0] = "L3_PARITY_ERROR=1";
790 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
791 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
792 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
793 parity_event[4] = NULL;
794
795 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
796 KOBJ_CHANGE, parity_event);
797
798 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
799 row, bank, subbank);
800
801 kfree(parity_event[3]);
802 kfree(parity_event[2]);
803 kfree(parity_event[1]);
804}
805
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200806static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700807{
808 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
809 unsigned long flags;
810
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700811 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700812 return;
813
814 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskycc609d52013-05-28 19:22:29 -0700815 dev_priv->gt_irq_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Ben Widawskye3689192012-05-25 16:56:22 -0700816 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
817 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
818
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100819 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700820}
821
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200822static void snb_gt_irq_handler(struct drm_device *dev,
823 struct drm_i915_private *dev_priv,
824 u32 gt_iir)
825{
826
Ben Widawskycc609d52013-05-28 19:22:29 -0700827 if (gt_iir &
828 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200829 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -0700830 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200831 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -0700832 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200833 notify_ring(dev, &dev_priv->ring[BCS]);
834
Ben Widawskycc609d52013-05-28 19:22:29 -0700835 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
836 GT_BSD_CS_ERROR_INTERRUPT |
837 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200838 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
839 i915_handle_error(dev, false);
840 }
Ben Widawskye3689192012-05-25 16:56:22 -0700841
Ben Widawskycc609d52013-05-28 19:22:29 -0700842 if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
Ben Widawskye3689192012-05-25 16:56:22 -0700843 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200844}
845
Ben Widawskybaf02a12013-05-28 19:22:24 -0700846/* Legacy way of handling PM interrupts */
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100847static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
848 u32 pm_iir)
849{
850 unsigned long flags;
851
852 /*
853 * IIR bits should never already be set because IMR should
854 * prevent an interrupt from being shown in IIR. The warning
855 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200856 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100857 * type is not a problem, it displays a problem in the logic.
858 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200859 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100860 */
861
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200862 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200863 dev_priv->rps.pm_iir |= pm_iir;
864 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100865 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200866 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100867
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200868 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100869}
870
Egbert Eichb543fb02013-04-16 13:36:54 +0200871#define HPD_STORM_DETECT_PERIOD 1000
872#define HPD_STORM_THRESHOLD 5
873
Egbert Eichcd569ae2013-04-16 13:36:57 +0200874static inline bool hotplug_irq_storm_detect(struct drm_device *dev,
Egbert Eichb543fb02013-04-16 13:36:54 +0200875 u32 hotplug_trigger,
876 const u32 *hpd)
877{
878 drm_i915_private_t *dev_priv = dev->dev_private;
879 unsigned long irqflags;
880 int i;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200881 bool ret = false;
Egbert Eichb543fb02013-04-16 13:36:54 +0200882
883 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
884
885 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +0200886
Egbert Eichb543fb02013-04-16 13:36:54 +0200887 if (!(hpd[i] & hotplug_trigger) ||
888 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
889 continue;
890
Jani Nikulabc5ead8c2013-05-07 15:10:29 +0300891 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +0200892 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
893 dev_priv->hpd_stats[i].hpd_last_jiffies
894 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
895 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
896 dev_priv->hpd_stats[i].hpd_cnt = 0;
897 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
898 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +0200899 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +0200900 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200901 ret = true;
Egbert Eichb543fb02013-04-16 13:36:54 +0200902 } else {
903 dev_priv->hpd_stats[i].hpd_cnt++;
904 }
905 }
906
907 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200908
909 return ret;
Egbert Eichb543fb02013-04-16 13:36:54 +0200910}
911
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100912static void gmbus_irq_handler(struct drm_device *dev)
913{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100914 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
915
Daniel Vetter28c70f12012-12-01 13:53:45 +0100916 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100917}
918
Daniel Vetterce99c252012-12-01 13:53:47 +0100919static void dp_aux_irq_handler(struct drm_device *dev)
920{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100921 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
922
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100923 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100924}
925
Ben Widawskybaf02a12013-05-28 19:22:24 -0700926/* Unlike gen6_queue_rps_work() from which this function is originally derived,
927 * we must be able to deal with other PM interrupts. This is complicated because
928 * of the way in which we use the masks to defer the RPS work (which for
929 * posterity is necessary because of forcewake).
930 */
931static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv,
932 u32 pm_iir)
933{
934 unsigned long flags;
935
936 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Ben Widawsky48484052013-05-28 19:22:27 -0700937 dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
Ben Widawskybaf02a12013-05-28 19:22:24 -0700938 if (dev_priv->rps.pm_iir) {
939 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
940 /* never want to mask useful interrupts. (also posting read) */
Ben Widawsky48484052013-05-28 19:22:27 -0700941 WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
Ben Widawskybaf02a12013-05-28 19:22:24 -0700942 /* TODO: if queue_work is slow, move it out of the spinlock */
943 queue_work(dev_priv->wq, &dev_priv->rps.work);
944 }
945 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
946
Ben Widawsky12638c52013-05-28 19:22:31 -0700947 if (pm_iir & ~GEN6_PM_RPS_EVENTS) {
948 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
949 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
950
951 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
952 DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
953 i915_handle_error(dev_priv->dev, false);
954 }
955 }
Ben Widawskybaf02a12013-05-28 19:22:24 -0700956}
957
Daniel Vetterff1f5252012-10-02 15:10:55 +0200958static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700959{
960 struct drm_device *dev = (struct drm_device *) arg;
961 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
962 u32 iir, gt_iir, pm_iir;
963 irqreturn_t ret = IRQ_NONE;
964 unsigned long irqflags;
965 int pipe;
966 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700967
968 atomic_inc(&dev_priv->irq_received);
969
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700970 while (true) {
971 iir = I915_READ(VLV_IIR);
972 gt_iir = I915_READ(GTIIR);
973 pm_iir = I915_READ(GEN6_PMIIR);
974
975 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
976 goto out;
977
978 ret = IRQ_HANDLED;
979
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200980 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700981
982 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
983 for_each_pipe(pipe) {
984 int reg = PIPESTAT(pipe);
985 pipe_stats[pipe] = I915_READ(reg);
986
987 /*
988 * Clear the PIPE*STAT regs before the IIR
989 */
990 if (pipe_stats[pipe] & 0x8000ffff) {
991 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
992 DRM_DEBUG_DRIVER("pipe %c underrun\n",
993 pipe_name(pipe));
994 I915_WRITE(reg, pipe_stats[pipe]);
995 }
996 }
997 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
998
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700999 for_each_pipe(pipe) {
1000 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1001 drm_handle_vblank(dev, pipe);
1002
1003 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
1004 intel_prepare_page_flip(dev, pipe);
1005 intel_finish_page_flip(dev, pipe);
1006 }
1007 }
1008
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001009 /* Consume port. Then clear IIR or we'll miss events */
1010 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1011 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02001012 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001013
1014 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1015 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +02001016 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001017 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
1018 i915_hpd_irq_setup(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001019 queue_work(dev_priv->wq,
1020 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001021 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001022 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1023 I915_READ(PORT_HOTPLUG_STAT);
1024 }
1025
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001026 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1027 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001028
Ben Widawsky48484052013-05-28 19:22:27 -07001029 if (pm_iir & GEN6_PM_RPS_EVENTS)
Chris Wilsonfc6826d2012-04-15 11:56:03 +01001030 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001031
1032 I915_WRITE(GTIIR, gt_iir);
1033 I915_WRITE(GEN6_PMIIR, pm_iir);
1034 I915_WRITE(VLV_IIR, iir);
1035 }
1036
1037out:
1038 return ret;
1039}
1040
Adam Jackson23e81d62012-06-06 15:45:44 -04001041static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001042{
1043 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001044 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001045 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001046
Egbert Eichb543fb02013-04-16 13:36:54 +02001047 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001048 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx))
1049 ibx_hpd_irq_setup(dev);
Daniel Vetter76e43832012-10-12 20:14:05 +02001050 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001051 }
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001052 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1053 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1054 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001055 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001056 port_name(port));
1057 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001058
Daniel Vetterce99c252012-12-01 13:53:47 +01001059 if (pch_iir & SDE_AUX_MASK)
1060 dp_aux_irq_handler(dev);
1061
Jesse Barnes776ad802011-01-04 15:09:39 -08001062 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001063 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001064
1065 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1066 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1067
1068 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1069 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1070
1071 if (pch_iir & SDE_POISON)
1072 DRM_ERROR("PCH poison interrupt\n");
1073
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001074 if (pch_iir & SDE_FDI_MASK)
1075 for_each_pipe(pipe)
1076 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1077 pipe_name(pipe),
1078 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001079
1080 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1081 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1082
1083 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1084 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1085
Jesse Barnes776ad802011-01-04 15:09:39 -08001086 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001087 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1088 false))
1089 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1090
1091 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1092 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1093 false))
1094 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1095}
1096
1097static void ivb_err_int_handler(struct drm_device *dev)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
1100 u32 err_int = I915_READ(GEN7_ERR_INT);
1101
Paulo Zanonide032bf2013-04-12 17:57:58 -03001102 if (err_int & ERR_INT_POISON)
1103 DRM_ERROR("Poison interrupt\n");
1104
Paulo Zanoni86642812013-04-12 17:57:57 -03001105 if (err_int & ERR_INT_FIFO_UNDERRUN_A)
1106 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1107 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1108
1109 if (err_int & ERR_INT_FIFO_UNDERRUN_B)
1110 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1111 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1112
1113 if (err_int & ERR_INT_FIFO_UNDERRUN_C)
1114 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
1115 DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
1116
1117 I915_WRITE(GEN7_ERR_INT, err_int);
1118}
1119
1120static void cpt_serr_int_handler(struct drm_device *dev)
1121{
1122 struct drm_i915_private *dev_priv = dev->dev_private;
1123 u32 serr_int = I915_READ(SERR_INT);
1124
Paulo Zanonide032bf2013-04-12 17:57:58 -03001125 if (serr_int & SERR_INT_POISON)
1126 DRM_ERROR("PCH poison interrupt\n");
1127
Paulo Zanoni86642812013-04-12 17:57:57 -03001128 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1129 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1130 false))
1131 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1132
1133 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1134 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1135 false))
1136 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1137
1138 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1139 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1140 false))
1141 DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
1142
1143 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001144}
1145
Adam Jackson23e81d62012-06-06 15:45:44 -04001146static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1147{
1148 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1149 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001150 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001151
Egbert Eichb543fb02013-04-16 13:36:54 +02001152 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001153 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt))
1154 ibx_hpd_irq_setup(dev);
Daniel Vetter76e43832012-10-12 20:14:05 +02001155 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001156 }
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001157 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1158 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1159 SDE_AUDIO_POWER_SHIFT_CPT);
1160 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1161 port_name(port));
1162 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001163
1164 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001165 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001166
1167 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001168 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001169
1170 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1171 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1172
1173 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1174 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1175
1176 if (pch_iir & SDE_FDI_MASK_CPT)
1177 for_each_pipe(pipe)
1178 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1179 pipe_name(pipe),
1180 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001181
1182 if (pch_iir & SDE_ERROR_CPT)
1183 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001184}
1185
Daniel Vetterff1f5252012-10-02 15:10:55 +02001186static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001187{
1188 struct drm_device *dev = (struct drm_device *) arg;
1189 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskyab5c6082013-04-05 13:12:41 -07001190 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001191 irqreturn_t ret = IRQ_NONE;
1192 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001193
1194 atomic_inc(&dev_priv->irq_received);
1195
Paulo Zanoni86642812013-04-12 17:57:57 -03001196 /* We get interrupts on unclaimed registers, so check for this before we
1197 * do any I915_{READ,WRITE}. */
1198 if (IS_HASWELL(dev) &&
1199 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
1200 DRM_ERROR("Unclaimed register before interrupt\n");
1201 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
1202 }
1203
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001204 /* disable master interrupt before clearing iir */
1205 de_ier = I915_READ(DEIER);
1206 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +01001207
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001208 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1209 * interrupts will will be stored on its back queue, and then we'll be
1210 * able to process them after we restore SDEIER (as soon as we restore
1211 * it, we'll get an interrupt if SDEIIR still has something to process
1212 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001213 if (!HAS_PCH_NOP(dev)) {
1214 sde_ier = I915_READ(SDEIER);
1215 I915_WRITE(SDEIER, 0);
1216 POSTING_READ(SDEIER);
1217 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001218
Paulo Zanoni86642812013-04-12 17:57:57 -03001219 /* On Haswell, also mask ERR_INT because we don't want to risk
1220 * generating "unclaimed register" interrupts from inside the interrupt
1221 * handler. */
1222 if (IS_HASWELL(dev))
1223 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
1224
Chris Wilson0e434062012-05-09 21:45:44 +01001225 gt_iir = I915_READ(GTIIR);
1226 if (gt_iir) {
1227 snb_gt_irq_handler(dev, dev_priv, gt_iir);
1228 I915_WRITE(GTIIR, gt_iir);
1229 ret = IRQ_HANDLED;
1230 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001231
1232 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001233 if (de_iir) {
Paulo Zanoni86642812013-04-12 17:57:57 -03001234 if (de_iir & DE_ERR_INT_IVB)
1235 ivb_err_int_handler(dev);
1236
Daniel Vetterce99c252012-12-01 13:53:47 +01001237 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1238 dp_aux_irq_handler(dev);
1239
Chris Wilson0e434062012-05-09 21:45:44 +01001240 if (de_iir & DE_GSE_IVB)
Jani Nikula81a07802013-04-24 22:18:44 +03001241 intel_opregion_asle_intr(dev);
Chris Wilson0e434062012-05-09 21:45:44 +01001242
1243 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +02001244 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
1245 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +01001246 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
1247 intel_prepare_page_flip(dev, i);
1248 intel_finish_page_flip_plane(dev, i);
1249 }
Chris Wilson0e434062012-05-09 21:45:44 +01001250 }
1251
1252 /* check event from PCH */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001253 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
Chris Wilson0e434062012-05-09 21:45:44 +01001254 u32 pch_iir = I915_READ(SDEIIR);
1255
Adam Jackson23e81d62012-06-06 15:45:44 -04001256 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001257
1258 /* clear PCH hotplug event before clear CPU irq */
1259 I915_WRITE(SDEIIR, pch_iir);
1260 }
1261
1262 I915_WRITE(DEIIR, de_iir);
1263 ret = IRQ_HANDLED;
1264 }
1265
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001266 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001267 if (pm_iir) {
Ben Widawskybaf02a12013-05-28 19:22:24 -07001268 if (IS_HASWELL(dev))
1269 hsw_pm_irq_handler(dev_priv, pm_iir);
Ben Widawsky48484052013-05-28 19:22:27 -07001270 else if (pm_iir & GEN6_PM_RPS_EVENTS)
Chris Wilson0e434062012-05-09 21:45:44 +01001271 gen6_queue_rps_work(dev_priv, pm_iir);
1272 I915_WRITE(GEN6_PMIIR, pm_iir);
1273 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001274 }
1275
Paulo Zanoni86642812013-04-12 17:57:57 -03001276 if (IS_HASWELL(dev) && ivb_can_enable_err_int(dev))
1277 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
1278
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001279 I915_WRITE(DEIER, de_ier);
1280 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001281 if (!HAS_PCH_NOP(dev)) {
1282 I915_WRITE(SDEIER, sde_ier);
1283 POSTING_READ(SDEIER);
1284 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001285
1286 return ret;
1287}
1288
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001289static void ilk_gt_irq_handler(struct drm_device *dev,
1290 struct drm_i915_private *dev_priv,
1291 u32 gt_iir)
1292{
Ben Widawskycc609d52013-05-28 19:22:29 -07001293 if (gt_iir &
1294 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001295 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001296 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001297 notify_ring(dev, &dev_priv->ring[VCS]);
1298}
1299
Daniel Vetterff1f5252012-10-02 15:10:55 +02001300static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001301{
Jesse Barnes46979952011-04-07 13:53:55 -07001302 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001303 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1304 int ret = IRQ_NONE;
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001305 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001306
Jesse Barnes46979952011-04-07 13:53:55 -07001307 atomic_inc(&dev_priv->irq_received);
1308
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001309 /* disable master interrupt before clearing iir */
1310 de_ier = I915_READ(DEIER);
1311 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001312 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001313
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001314 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1315 * interrupts will will be stored on its back queue, and then we'll be
1316 * able to process them after we restore SDEIER (as soon as we restore
1317 * it, we'll get an interrupt if SDEIIR still has something to process
1318 * due to its back queue). */
1319 sde_ier = I915_READ(SDEIER);
1320 I915_WRITE(SDEIER, 0);
1321 POSTING_READ(SDEIER);
1322
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001323 de_iir = I915_READ(DEIIR);
1324 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001325 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001326
Daniel Vetteracd15b62012-11-30 11:24:50 +01001327 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +08001328 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001329
Zou Nan haic7c85102010-01-15 10:29:06 +08001330 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001331
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001332 if (IS_GEN5(dev))
1333 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1334 else
1335 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +08001336
Daniel Vetterce99c252012-12-01 13:53:47 +01001337 if (de_iir & DE_AUX_CHANNEL_A)
1338 dp_aux_irq_handler(dev);
1339
Zou Nan haic7c85102010-01-15 10:29:06 +08001340 if (de_iir & DE_GSE)
Jani Nikula81a07802013-04-24 22:18:44 +03001341 intel_opregion_asle_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +08001342
Daniel Vetter74d44442012-10-02 17:54:35 +02001343 if (de_iir & DE_PIPEA_VBLANK)
1344 drm_handle_vblank(dev, 0);
1345
1346 if (de_iir & DE_PIPEB_VBLANK)
1347 drm_handle_vblank(dev, 1);
1348
Paulo Zanonide032bf2013-04-12 17:57:58 -03001349 if (de_iir & DE_POISON)
1350 DRM_ERROR("Poison interrupt\n");
1351
Paulo Zanoni86642812013-04-12 17:57:57 -03001352 if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
1353 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1354 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1355
1356 if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
1357 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1358 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1359
Zhenyu Wangf072d2e2010-02-09 09:46:19 +08001360 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001361 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +01001362 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001363 }
1364
Zhenyu Wangf072d2e2010-02-09 09:46:19 +08001365 if (de_iir & DE_PLANEB_FLIP_DONE) {
1366 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +01001367 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001368 }
Li Pengc062df62010-01-23 00:12:58 +08001369
Zou Nan haic7c85102010-01-15 10:29:06 +08001370 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -08001371 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +01001372 u32 pch_iir = I915_READ(SDEIIR);
1373
Adam Jackson23e81d62012-06-06 15:45:44 -04001374 if (HAS_PCH_CPT(dev))
1375 cpt_irq_handler(dev, pch_iir);
1376 else
1377 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +01001378
1379 /* should clear PCH hotplug event before clear CPU irq */
1380 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -08001381 }
Zou Nan haic7c85102010-01-15 10:29:06 +08001382
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001383 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1384 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001385
Ben Widawsky48484052013-05-28 19:22:27 -07001386 if (IS_GEN6(dev) && pm_iir & GEN6_PM_RPS_EVENTS)
Chris Wilsonfc6826d2012-04-15 11:56:03 +01001387 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001388
Zou Nan haic7c85102010-01-15 10:29:06 +08001389 I915_WRITE(GTIIR, gt_iir);
1390 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -07001391 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +08001392
1393done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001394 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001395 POSTING_READ(DEIER);
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001396 I915_WRITE(SDEIER, sde_ier);
1397 POSTING_READ(SDEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001398
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001399 return ret;
1400}
1401
Jesse Barnes8a905232009-07-11 16:48:03 -04001402/**
1403 * i915_error_work_func - do process context error handling work
1404 * @work: work struct
1405 *
1406 * Fire an error uevent so userspace can see that a hang or error
1407 * was detected.
1408 */
1409static void i915_error_work_func(struct work_struct *work)
1410{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001411 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
1412 work);
1413 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
1414 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04001415 struct drm_device *dev = dev_priv->dev;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001416 struct intel_ring_buffer *ring;
Ben Gamarif316a422009-09-14 17:48:46 -04001417 char *error_event[] = { "ERROR=1", NULL };
1418 char *reset_event[] = { "RESET=1", NULL };
1419 char *reset_done_event[] = { "ERROR=0", NULL };
Daniel Vetterf69061b2012-12-06 09:01:42 +01001420 int i, ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04001421
Ben Gamarif316a422009-09-14 17:48:46 -04001422 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04001423
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001424 /*
1425 * Note that there's only one work item which does gpu resets, so we
1426 * need not worry about concurrent gpu resets potentially incrementing
1427 * error->reset_counter twice. We only need to take care of another
1428 * racing irq/hangcheck declaring the gpu dead for a second time. A
1429 * quick check for that is good enough: schedule_work ensures the
1430 * correct ordering between hang detection and this work item, and since
1431 * the reset in-progress bit is only ever set by code outside of this
1432 * work we don't need to worry about any other races.
1433 */
1434 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01001435 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001436 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
1437 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001438
Daniel Vetterf69061b2012-12-06 09:01:42 +01001439 ret = i915_reset(dev);
1440
1441 if (ret == 0) {
1442 /*
1443 * After all the gem state is reset, increment the reset
1444 * counter and wake up everyone waiting for the reset to
1445 * complete.
1446 *
1447 * Since unlock operations are a one-sided barrier only,
1448 * we need to insert a barrier here to order any seqno
1449 * updates before
1450 * the counter increment.
1451 */
1452 smp_mb__before_atomic_inc();
1453 atomic_inc(&dev_priv->gpu_error.reset_counter);
1454
1455 kobject_uevent_env(&dev->primary->kdev.kobj,
1456 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001457 } else {
1458 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -04001459 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001460
Daniel Vetterf69061b2012-12-06 09:01:42 +01001461 for_each_ring(ring, dev_priv, i)
1462 wake_up_all(&ring->irq_queue);
1463
Ville Syrjälä96a02912013-02-18 19:08:49 +02001464 intel_display_handle_reset(dev);
1465
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001466 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -04001467 }
Jesse Barnes8a905232009-07-11 16:48:03 -04001468}
1469
Daniel Vetter85f9e502012-08-31 21:42:26 +02001470/* NB: please notice the memset */
1471static void i915_get_extra_instdone(struct drm_device *dev,
1472 uint32_t *instdone)
1473{
1474 struct drm_i915_private *dev_priv = dev->dev_private;
1475 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
1476
1477 switch(INTEL_INFO(dev)->gen) {
1478 case 2:
1479 case 3:
1480 instdone[0] = I915_READ(INSTDONE);
1481 break;
1482 case 4:
1483 case 5:
1484 case 6:
1485 instdone[0] = I915_READ(INSTDONE_I965);
1486 instdone[1] = I915_READ(INSTDONE1);
1487 break;
1488 default:
1489 WARN_ONCE(1, "Unsupported platform\n");
1490 case 7:
1491 instdone[0] = I915_READ(GEN7_INSTDONE_1);
1492 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
1493 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
1494 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
1495 break;
1496 }
1497}
1498
Chris Wilson3bd3c932010-08-19 08:19:30 +01001499#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +00001500static struct drm_i915_error_object *
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001501i915_error_object_create_sized(struct drm_i915_private *dev_priv,
1502 struct drm_i915_gem_object *src,
1503 const int num_pages)
Chris Wilson9df30792010-02-18 10:24:56 +00001504{
1505 struct drm_i915_error_object *dst;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001506 int i;
Chris Wilsone56660d2010-08-07 11:01:26 +01001507 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001508
Chris Wilson05394f32010-11-08 19:18:58 +00001509 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +00001510 return NULL;
1511
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001512 dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001513 if (dst == NULL)
1514 return NULL;
1515
Chris Wilson05394f32010-11-08 19:18:58 +00001516 reloc_offset = src->gtt_offset;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001517 for (i = 0; i < num_pages; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -07001518 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +01001519 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -07001520
Chris Wilsone56660d2010-08-07 11:01:26 +01001521 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001522 if (d == NULL)
1523 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +01001524
Andrew Morton788885a2010-05-11 14:07:05 -07001525 local_irq_save(flags);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001526 if (reloc_offset < dev_priv->gtt.mappable_end &&
Daniel Vetter74898d72012-02-15 23:50:22 +01001527 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +01001528 void __iomem *s;
1529
1530 /* Simply ignore tiling or any overlapping fence.
1531 * It's part of the error state, and this hopefully
1532 * captures what the GPU read.
1533 */
1534
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001535 s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson172975aa2011-12-14 13:57:25 +01001536 reloc_offset);
1537 memcpy_fromio(d, s, PAGE_SIZE);
1538 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +00001539 } else if (src->stolen) {
1540 unsigned long offset;
1541
1542 offset = dev_priv->mm.stolen_base;
1543 offset += src->stolen->start;
1544 offset += i << PAGE_SHIFT;
1545
Daniel Vetter1a240d42012-11-29 22:18:51 +01001546 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +01001547 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +01001548 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +01001549 void *s;
1550
Chris Wilson9da3da62012-06-01 15:20:22 +01001551 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +01001552
Chris Wilson9da3da62012-06-01 15:20:22 +01001553 drm_clflush_pages(&page, 1);
1554
1555 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +01001556 memcpy(d, s, PAGE_SIZE);
1557 kunmap_atomic(s);
1558
Chris Wilson9da3da62012-06-01 15:20:22 +01001559 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +01001560 }
Andrew Morton788885a2010-05-11 14:07:05 -07001561 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +01001562
Chris Wilson9da3da62012-06-01 15:20:22 +01001563 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +01001564
1565 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +00001566 }
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001567 dst->page_count = num_pages;
Chris Wilson05394f32010-11-08 19:18:58 +00001568 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001569
1570 return dst;
1571
1572unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +01001573 while (i--)
1574 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +00001575 kfree(dst);
1576 return NULL;
1577}
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001578#define i915_error_object_create(dev_priv, src) \
1579 i915_error_object_create_sized((dev_priv), (src), \
1580 (src)->base.size>>PAGE_SHIFT)
Chris Wilson9df30792010-02-18 10:24:56 +00001581
1582static void
1583i915_error_object_free(struct drm_i915_error_object *obj)
1584{
1585 int page;
1586
1587 if (obj == NULL)
1588 return;
1589
1590 for (page = 0; page < obj->page_count; page++)
1591 kfree(obj->pages[page]);
1592
1593 kfree(obj);
1594}
1595
Daniel Vetter742cbee2012-04-27 15:17:39 +02001596void
1597i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001598{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001599 struct drm_i915_error_state *error = container_of(error_ref,
1600 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001601 int i;
1602
Chris Wilson52d39a22012-02-15 11:25:37 +00001603 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1604 i915_error_object_free(error->ring[i].batchbuffer);
1605 i915_error_object_free(error->ring[i].ringbuffer);
Ben Widawsky7ed73da2013-05-25 14:42:54 -07001606 i915_error_object_free(error->ring[i].ctx);
Chris Wilson52d39a22012-02-15 11:25:37 +00001607 kfree(error->ring[i].requests);
1608 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001609
Chris Wilson9df30792010-02-18 10:24:56 +00001610 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001611 kfree(error->overlay);
Ben Widawsky7ed73da2013-05-25 14:42:54 -07001612 kfree(error->display);
Chris Wilson9df30792010-02-18 10:24:56 +00001613 kfree(error);
1614}
Chris Wilson1b502472012-04-24 15:47:30 +01001615static void capture_bo(struct drm_i915_error_buffer *err,
1616 struct drm_i915_gem_object *obj)
1617{
1618 err->size = obj->base.size;
1619 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001620 err->rseqno = obj->last_read_seqno;
1621 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001622 err->gtt_offset = obj->gtt_offset;
1623 err->read_domains = obj->base.read_domains;
1624 err->write_domain = obj->base.write_domain;
1625 err->fence_reg = obj->fence_reg;
1626 err->pinned = 0;
1627 if (obj->pin_count > 0)
1628 err->pinned = 1;
1629 if (obj->user_pin_count > 0)
1630 err->pinned = -1;
1631 err->tiling = obj->tiling_mode;
1632 err->dirty = obj->dirty;
1633 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1634 err->ring = obj->ring ? obj->ring->id : -1;
1635 err->cache_level = obj->cache_level;
1636}
Chris Wilson9df30792010-02-18 10:24:56 +00001637
Chris Wilson1b502472012-04-24 15:47:30 +01001638static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1639 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001640{
1641 struct drm_i915_gem_object *obj;
1642 int i = 0;
1643
1644 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001645 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001646 if (++i == count)
1647 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001648 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001649
Chris Wilson1b502472012-04-24 15:47:30 +01001650 return i;
1651}
1652
1653static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1654 int count, struct list_head *head)
1655{
1656 struct drm_i915_gem_object *obj;
1657 int i = 0;
1658
1659 list_for_each_entry(obj, head, gtt_list) {
1660 if (obj->pin_count == 0)
1661 continue;
1662
1663 capture_bo(err++, obj);
1664 if (++i == count)
1665 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001666 }
1667
1668 return i;
1669}
1670
Chris Wilson748ebc62010-10-24 10:28:47 +01001671static void i915_gem_record_fences(struct drm_device *dev,
1672 struct drm_i915_error_state *error)
1673{
1674 struct drm_i915_private *dev_priv = dev->dev_private;
1675 int i;
1676
1677 /* Fences */
1678 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001679 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001680 case 6:
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03001681 for (i = 0; i < dev_priv->num_fence_regs; i++)
Chris Wilson748ebc62010-10-24 10:28:47 +01001682 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1683 break;
1684 case 5:
1685 case 4:
1686 for (i = 0; i < 16; i++)
1687 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1688 break;
1689 case 3:
1690 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1691 for (i = 0; i < 8; i++)
1692 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1693 case 2:
1694 for (i = 0; i < 8; i++)
1695 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1696 break;
1697
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08001698 default:
1699 BUG();
Chris Wilson748ebc62010-10-24 10:28:47 +01001700 }
1701}
1702
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001703static struct drm_i915_error_object *
1704i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1705 struct intel_ring_buffer *ring)
1706{
1707 struct drm_i915_gem_object *obj;
1708 u32 seqno;
1709
1710 if (!ring->get_seqno)
1711 return NULL;
1712
Daniel Vetterb45305f2012-12-17 16:21:27 +01001713 if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1714 u32 acthd = I915_READ(ACTHD);
1715
1716 if (WARN_ON(ring->id != RCS))
1717 return NULL;
1718
1719 obj = ring->private;
1720 if (acthd >= obj->gtt_offset &&
1721 acthd < obj->gtt_offset + obj->base.size)
1722 return i915_error_object_create(dev_priv, obj);
1723 }
1724
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001725 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001726 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1727 if (obj->ring != ring)
1728 continue;
1729
Chris Wilson0201f1e2012-07-20 12:41:01 +01001730 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001731 continue;
1732
1733 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1734 continue;
1735
1736 /* We need to copy these to an anonymous buffer as the simplest
1737 * method to avoid being overwritten by userspace.
1738 */
1739 return i915_error_object_create(dev_priv, obj);
1740 }
1741
1742 return NULL;
1743}
1744
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001745static void i915_record_ring_state(struct drm_device *dev,
1746 struct drm_i915_error_state *error,
1747 struct intel_ring_buffer *ring)
1748{
1749 struct drm_i915_private *dev_priv = dev->dev_private;
1750
Daniel Vetter33f3f512011-12-14 13:57:39 +01001751 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001752 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001753 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001754 error->semaphore_mboxes[ring->id][0]
1755 = I915_READ(RING_SYNC_0(ring->mmio_base));
1756 error->semaphore_mboxes[ring->id][1]
1757 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001758 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1759 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001760 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001761
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001762 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001763 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001764 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1765 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1766 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001767 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001768 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001769 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001770 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001771 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001772 error->ipeir[ring->id] = I915_READ(IPEIR);
1773 error->ipehr[ring->id] = I915_READ(IPEHR);
1774 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001775 }
1776
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001777 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001778 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001779 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001780 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001781 error->head[ring->id] = I915_READ_HEAD(ring);
1782 error->tail[ring->id] = I915_READ_TAIL(ring);
Chris Wilson0f3b6842013-01-15 12:05:55 +00001783 error->ctl[ring->id] = I915_READ_CTL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001784
1785 error->cpu_ring_head[ring->id] = ring->head;
1786 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001787}
1788
Ben Widawsky8c123e52013-03-04 17:00:29 -08001789
1790static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
1791 struct drm_i915_error_state *error,
1792 struct drm_i915_error_ring *ering)
1793{
1794 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1795 struct drm_i915_gem_object *obj;
1796
1797 /* Currently render ring is the only HW context user */
1798 if (ring->id != RCS || !error->ccid)
1799 return;
1800
1801 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
1802 if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
1803 ering->ctx = i915_error_object_create_sized(dev_priv,
1804 obj, 1);
1805 }
1806 }
1807}
1808
Chris Wilson52d39a22012-02-15 11:25:37 +00001809static void i915_gem_record_rings(struct drm_device *dev,
1810 struct drm_i915_error_state *error)
1811{
1812 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001813 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001814 struct drm_i915_gem_request *request;
1815 int i, count;
1816
Chris Wilsonb4519512012-05-11 14:29:30 +01001817 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001818 i915_record_ring_state(dev, error, ring);
1819
1820 error->ring[i].batchbuffer =
1821 i915_error_first_batchbuffer(dev_priv, ring);
1822
1823 error->ring[i].ringbuffer =
1824 i915_error_object_create(dev_priv, ring->obj);
1825
Ben Widawsky8c123e52013-03-04 17:00:29 -08001826
1827 i915_gem_record_active_context(ring, error, &error->ring[i]);
1828
Chris Wilson52d39a22012-02-15 11:25:37 +00001829 count = 0;
1830 list_for_each_entry(request, &ring->request_list, list)
1831 count++;
1832
1833 error->ring[i].num_requests = count;
1834 error->ring[i].requests =
1835 kmalloc(count*sizeof(struct drm_i915_error_request),
1836 GFP_ATOMIC);
1837 if (error->ring[i].requests == NULL) {
1838 error->ring[i].num_requests = 0;
1839 continue;
1840 }
1841
1842 count = 0;
1843 list_for_each_entry(request, &ring->request_list, list) {
1844 struct drm_i915_error_request *erq;
1845
1846 erq = &error->ring[i].requests[count++];
1847 erq->seqno = request->seqno;
1848 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001849 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001850 }
1851 }
1852}
1853
Jesse Barnes8a905232009-07-11 16:48:03 -04001854/**
1855 * i915_capture_error_state - capture an error record for later analysis
1856 * @dev: drm device
1857 *
1858 * Should be called when an error is detected (either a hang or an error
1859 * interrupt) to capture error state from the time of the error. Fills
1860 * out a structure which becomes available in debugfs for user level tools
1861 * to pick up.
1862 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001863static void i915_capture_error_state(struct drm_device *dev)
1864{
1865 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001866 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001867 struct drm_i915_error_state *error;
1868 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001869 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001870
Daniel Vetter99584db2012-11-14 17:14:04 +01001871 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1872 error = dev_priv->gpu_error.first_error;
1873 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001874 if (error)
1875 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001876
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001877 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001878 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001879 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001880 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1881 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001882 }
1883
Paulo Zanoni5d83d292013-03-06 20:03:22 -03001884 DRM_INFO("capturing error event; look for more information in "
Ben Widawsky2f86f192013-01-28 15:32:15 -08001885 "/sys/kernel/debug/dri/%d/i915_error_state\n",
Chris Wilsonb6f78332011-02-01 14:15:55 +00001886 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001887
Daniel Vetter742cbee2012-04-27 15:17:39 +02001888 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001889 error->eir = I915_READ(EIR);
1890 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawsky211816e2013-02-24 18:10:01 -08001891 if (HAS_HW_CONTEXTS(dev))
1892 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001893
1894 if (HAS_PCH_SPLIT(dev))
1895 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1896 else if (IS_VALLEYVIEW(dev))
1897 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1898 else if (IS_GEN2(dev))
1899 error->ier = I915_READ16(IER);
1900 else
1901 error->ier = I915_READ(IER);
1902
Chris Wilson0f3b6842013-01-15 12:05:55 +00001903 if (INTEL_INFO(dev)->gen >= 6)
1904 error->derrmr = I915_READ(DERRMR);
1905
1906 if (IS_VALLEYVIEW(dev))
1907 error->forcewake = I915_READ(FORCEWAKE_VLV);
1908 else if (INTEL_INFO(dev)->gen >= 7)
1909 error->forcewake = I915_READ(FORCEWAKE_MT);
1910 else if (INTEL_INFO(dev)->gen == 6)
1911 error->forcewake = I915_READ(FORCEWAKE);
1912
Paulo Zanoni4f3308b2013-03-22 14:24:16 -03001913 if (!HAS_PCH_SPLIT(dev))
1914 for_each_pipe(pipe)
1915 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001916
Daniel Vetter33f3f512011-12-14 13:57:39 +01001917 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001918 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001919 error->done_reg = I915_READ(DONE_REG);
1920 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001921
Ben Widawsky71e172e2012-08-20 16:15:13 -07001922 if (INTEL_INFO(dev)->gen == 7)
1923 error->err_int = I915_READ(GEN7_ERR_INT);
1924
Ben Widawsky050ee912012-08-22 11:32:15 -07001925 i915_get_extra_instdone(dev, error->extra_instdone);
1926
Chris Wilson748ebc62010-10-24 10:28:47 +01001927 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001928 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001929
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001930 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001931 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001932 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001933
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001934 i = 0;
1935 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1936 i++;
1937 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001938 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001939 if (obj->pin_count)
1940 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001941 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001942
Chris Wilson8e934db2011-01-24 12:34:00 +00001943 error->active_bo = NULL;
1944 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001945 if (i) {
1946 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001947 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001948 if (error->active_bo)
1949 error->pinned_bo =
1950 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001951 }
1952
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001953 if (error->active_bo)
1954 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001955 capture_active_bo(error->active_bo,
1956 error->active_bo_count,
1957 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001958
1959 if (error->pinned_bo)
1960 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001961 capture_pinned_bo(error->pinned_bo,
1962 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001963 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001964
Jesse Barnes8a905232009-07-11 16:48:03 -04001965 do_gettimeofday(&error->time);
1966
Chris Wilson6ef3d422010-08-04 20:26:07 +01001967 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001968 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001969
Daniel Vetter99584db2012-11-14 17:14:04 +01001970 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1971 if (dev_priv->gpu_error.first_error == NULL) {
1972 dev_priv->gpu_error.first_error = error;
Chris Wilson9df30792010-02-18 10:24:56 +00001973 error = NULL;
1974 }
Daniel Vetter99584db2012-11-14 17:14:04 +01001975 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001976
1977 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001978 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001979}
1980
1981void i915_destroy_error_state(struct drm_device *dev)
1982{
1983 struct drm_i915_private *dev_priv = dev->dev_private;
1984 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001985 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001986
Daniel Vetter99584db2012-11-14 17:14:04 +01001987 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1988 error = dev_priv->gpu_error.first_error;
1989 dev_priv->gpu_error.first_error = NULL;
1990 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001991
1992 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001993 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001994}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001995#else
1996#define i915_capture_error_state(x)
1997#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001998
Chris Wilson35aed2e2010-05-27 13:18:12 +01001999static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002000{
2001 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002002 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002003 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002004 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002005
Chris Wilson35aed2e2010-05-27 13:18:12 +01002006 if (!eir)
2007 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002008
Joe Perchesa70491c2012-03-18 13:00:11 -07002009 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002010
Ben Widawskybd9854f2012-08-23 15:18:09 -07002011 i915_get_extra_instdone(dev, instdone);
2012
Jesse Barnes8a905232009-07-11 16:48:03 -04002013 if (IS_G4X(dev)) {
2014 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2015 u32 ipeir = I915_READ(IPEIR_I965);
2016
Joe Perchesa70491c2012-03-18 13:00:11 -07002017 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2018 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002019 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2020 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002021 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002022 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002023 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002024 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002025 }
2026 if (eir & GM45_ERROR_PAGE_TABLE) {
2027 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002028 pr_err("page table error\n");
2029 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002030 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002031 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002032 }
2033 }
2034
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002035 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002036 if (eir & I915_ERROR_PAGE_TABLE) {
2037 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002038 pr_err("page table error\n");
2039 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002040 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002041 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002042 }
2043 }
2044
2045 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002046 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002047 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002048 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002049 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002050 /* pipestat has already been acked */
2051 }
2052 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002053 pr_err("instruction error\n");
2054 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002055 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2056 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002057 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002058 u32 ipeir = I915_READ(IPEIR);
2059
Joe Perchesa70491c2012-03-18 13:00:11 -07002060 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2061 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002062 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002063 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002064 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002065 } else {
2066 u32 ipeir = I915_READ(IPEIR_I965);
2067
Joe Perchesa70491c2012-03-18 13:00:11 -07002068 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2069 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002070 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002071 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002072 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002073 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002074 }
2075 }
2076
2077 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002078 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002079 eir = I915_READ(EIR);
2080 if (eir) {
2081 /*
2082 * some errors might have become stuck,
2083 * mask them.
2084 */
2085 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2086 I915_WRITE(EMR, I915_READ(EMR) | eir);
2087 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2088 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002089}
2090
2091/**
2092 * i915_handle_error - handle an error interrupt
2093 * @dev: drm device
2094 *
2095 * Do some basic checking of regsiter state at error interrupt time and
2096 * dump it to the syslog. Also call i915_capture_error_state() to make
2097 * sure we get a record and make it available in debugfs. Fire a uevent
2098 * so userspace knows something bad happened (should trigger collection
2099 * of a ring dump etc.).
2100 */
Chris Wilson527f9e92010-11-11 01:16:58 +00002101void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002102{
2103 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002104 struct intel_ring_buffer *ring;
2105 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01002106
2107 i915_capture_error_state(dev);
2108 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002109
Ben Gamariba1234d2009-09-14 17:48:47 -04002110 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002111 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2112 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002113
Ben Gamari11ed50e2009-09-14 17:48:45 -04002114 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002115 * Wakeup waiting processes so that the reset work item
2116 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002117 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002118 for_each_ring(ring, dev_priv, i)
2119 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002120 }
2121
Daniel Vetter99584db2012-11-14 17:14:04 +01002122 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002123}
2124
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002125static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002126{
2127 drm_i915_private_t *dev_priv = dev->dev_private;
2128 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002130 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002131 struct intel_unpin_work *work;
2132 unsigned long flags;
2133 bool stall_detected;
2134
2135 /* Ignore early vblank irqs */
2136 if (intel_crtc == NULL)
2137 return;
2138
2139 spin_lock_irqsave(&dev->event_lock, flags);
2140 work = intel_crtc->unpin_work;
2141
Chris Wilsone7d841c2012-12-03 11:36:30 +00002142 if (work == NULL ||
2143 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2144 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002145 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2146 spin_unlock_irqrestore(&dev->event_lock, flags);
2147 return;
2148 }
2149
2150 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002151 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002152 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002153 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002154 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2155 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002156 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002157 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00002158 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002159 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002160 crtc->x * crtc->fb->bits_per_pixel/8);
2161 }
2162
2163 spin_unlock_irqrestore(&dev->event_lock, flags);
2164
2165 if (stall_detected) {
2166 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2167 intel_prepare_page_flip(dev, intel_crtc->plane);
2168 }
2169}
2170
Keith Packard42f52ef2008-10-18 19:39:29 -07002171/* Called from drm generic code, passed 'crtc' which
2172 * we use as a pipe index
2173 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002174static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002175{
2176 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002177 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002178
Chris Wilson5eddb702010-09-11 13:48:45 +01002179 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002180 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002181
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002182 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002183 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002184 i915_enable_pipestat(dev_priv, pipe,
2185 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07002186 else
Keith Packard7c463582008-11-04 02:03:27 -08002187 i915_enable_pipestat(dev_priv, pipe,
2188 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002189
2190 /* maintain vblank delivery even in deep C-states */
2191 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002192 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002193 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002194
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002195 return 0;
2196}
2197
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002198static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002199{
2200 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2201 unsigned long irqflags;
2202
2203 if (!i915_pipe_enabled(dev, pipe))
2204 return -EINVAL;
2205
2206 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2207 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04002208 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002209 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2210
2211 return 0;
2212}
2213
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002214static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002215{
2216 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2217 unsigned long irqflags;
2218
2219 if (!i915_pipe_enabled(dev, pipe))
2220 return -EINVAL;
2221
2222 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01002223 ironlake_enable_display_irq(dev_priv,
2224 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002225 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2226
2227 return 0;
2228}
2229
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002230static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2231{
2232 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2233 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002234 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002235
2236 if (!i915_pipe_enabled(dev, pipe))
2237 return -EINVAL;
2238
2239 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002240 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002241 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002242 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002243 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002244 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002245 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002246 i915_enable_pipestat(dev_priv, pipe,
2247 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002248 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2249
2250 return 0;
2251}
2252
Keith Packard42f52ef2008-10-18 19:39:29 -07002253/* Called from drm generic code, passed 'crtc' which
2254 * we use as a pipe index
2255 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002256static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002257{
2258 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002259 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002260
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002261 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002262 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002263 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002264
Jesse Barnesf796cf82011-04-07 13:58:17 -07002265 i915_disable_pipestat(dev_priv, pipe,
2266 PIPE_VBLANK_INTERRUPT_ENABLE |
2267 PIPE_START_VBLANK_INTERRUPT_ENABLE);
2268 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2269}
2270
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002271static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002272{
2273 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2274 unsigned long irqflags;
2275
2276 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2277 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04002278 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002279 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002280}
2281
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002282static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002283{
2284 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2285 unsigned long irqflags;
2286
2287 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01002288 ironlake_disable_display_irq(dev_priv,
2289 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002290 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2291}
2292
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002293static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2294{
2295 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2296 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002297 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002298
2299 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002300 i915_disable_pipestat(dev_priv, pipe,
2301 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002302 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002303 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002304 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002305 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002306 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002307 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002308 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2309}
2310
Chris Wilson893eead2010-10-27 14:44:35 +01002311static u32
2312ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002313{
Chris Wilson893eead2010-10-27 14:44:35 +01002314 return list_entry(ring->request_list.prev,
2315 struct drm_i915_gem_request, list)->seqno;
2316}
2317
Mika Kuoppala79ee20d2013-05-13 16:32:09 +03002318static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring,
2319 u32 ring_seqno, bool *err)
Chris Wilson893eead2010-10-27 14:44:35 +01002320{
2321 if (list_empty(&ring->request_list) ||
Mika Kuoppala79ee20d2013-05-13 16:32:09 +03002322 i915_seqno_passed(ring_seqno, ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01002323 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07002324 if (waitqueue_active(&ring->irq_queue)) {
2325 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2326 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01002327 wake_up_all(&ring->irq_queue);
2328 *err = true;
2329 }
2330 return true;
2331 }
2332 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04002333}
2334
Chris Wilsona24a11e2013-03-14 17:52:05 +02002335static bool semaphore_passed(struct intel_ring_buffer *ring)
2336{
2337 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2338 u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
2339 struct intel_ring_buffer *signaller;
2340 u32 cmd, ipehr, acthd_min;
2341
2342 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2343 if ((ipehr & ~(0x3 << 16)) !=
2344 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
2345 return false;
2346
2347 /* ACTHD is likely pointing to the dword after the actual command,
2348 * so scan backwards until we find the MBOX.
2349 */
2350 acthd_min = max((int)acthd - 3 * 4, 0);
2351 do {
2352 cmd = ioread32(ring->virtual_start + acthd);
2353 if (cmd == ipehr)
2354 break;
2355
2356 acthd -= 4;
2357 if (acthd < acthd_min)
2358 return false;
2359 } while (1);
2360
2361 signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
2362 return i915_seqno_passed(signaller->get_seqno(signaller, false),
2363 ioread32(ring->virtual_start+acthd+4)+1);
2364}
2365
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002366static bool kick_ring(struct intel_ring_buffer *ring)
2367{
2368 struct drm_device *dev = ring->dev;
2369 struct drm_i915_private *dev_priv = dev->dev_private;
2370 u32 tmp = I915_READ_CTL(ring);
2371 if (tmp & RING_WAIT) {
2372 DRM_ERROR("Kicking stuck wait on %s\n",
2373 ring->name);
2374 I915_WRITE_CTL(ring, tmp);
2375 return true;
2376 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002377
2378 if (INTEL_INFO(dev)->gen >= 6 &&
2379 tmp & RING_WAIT_SEMAPHORE &&
2380 semaphore_passed(ring)) {
2381 DRM_ERROR("Kicking stuck semaphore on %s\n",
2382 ring->name);
2383 I915_WRITE_CTL(ring, tmp);
2384 return true;
2385 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002386 return false;
2387}
2388
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002389static bool i915_hangcheck_ring_hung(struct intel_ring_buffer *ring)
2390{
2391 if (IS_GEN2(ring->dev))
2392 return false;
2393
2394 /* Is the chip hanging on a WAIT_FOR_EVENT?
2395 * If so we can simply poke the RB_WAIT bit
2396 * and break the hang. This should work on
2397 * all but the second generation chipsets.
2398 */
2399 return !kick_ring(ring);
2400}
2401
Chris Wilsond1e61e72012-04-10 17:00:41 +01002402static bool i915_hangcheck_hung(struct drm_device *dev)
2403{
2404 drm_i915_private_t *dev_priv = dev->dev_private;
2405
Daniel Vetter99584db2012-11-14 17:14:04 +01002406 if (dev_priv->gpu_error.hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002407 bool hung = true;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002408 struct intel_ring_buffer *ring;
2409 int i;
Chris Wilsonb4519512012-05-11 14:29:30 +01002410
Chris Wilsond1e61e72012-04-10 17:00:41 +01002411 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
2412 i915_handle_error(dev, true);
2413
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002414 for_each_ring(ring, dev_priv, i)
2415 hung &= i915_hangcheck_ring_hung(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002416
Chris Wilsonb4519512012-05-11 14:29:30 +01002417 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002418 }
2419
2420 return false;
2421}
2422
Ben Gamarif65d9422009-09-14 17:48:44 -04002423/**
2424 * This is called when the chip hasn't reported back with completed
2425 * batchbuffers in a long time. The first time this is called we simply record
2426 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
2427 * again, we assume the chip is wedged and try to fix it.
2428 */
2429void i915_hangcheck_elapsed(unsigned long data)
2430{
2431 struct drm_device *dev = (struct drm_device *)data;
2432 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002433 struct intel_ring_buffer *ring;
2434 bool err = false, idle;
2435 int i;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002436 u32 seqno[I915_NUM_RINGS];
2437 bool work_done;
Chris Wilson893eead2010-10-27 14:44:35 +01002438
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002439 if (!i915_enable_hangcheck)
2440 return;
2441
Chris Wilsonb4519512012-05-11 14:29:30 +01002442 idle = true;
2443 for_each_ring(ring, dev_priv, i) {
Mika Kuoppala92cab732013-05-24 17:16:07 +03002444 seqno[i] = ring->get_seqno(ring, false);
2445 idle &= i915_hangcheck_ring_idle(ring, seqno[i], &err);
Chris Wilsonb4519512012-05-11 14:29:30 +01002446 }
2447
Chris Wilson893eead2010-10-27 14:44:35 +01002448 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002449 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01002450 if (err) {
2451 if (i915_hangcheck_hung(dev))
2452 return;
2453
Chris Wilson893eead2010-10-27 14:44:35 +01002454 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002455 }
2456
Daniel Vetter99584db2012-11-14 17:14:04 +01002457 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01002458 return;
2459 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002460
Mika Kuoppala92cab732013-05-24 17:16:07 +03002461 work_done = false;
2462 for_each_ring(ring, dev_priv, i) {
2463 if (ring->hangcheck.seqno != seqno[i]) {
2464 work_done = true;
2465 ring->hangcheck.seqno = seqno[i];
2466 }
2467 }
2468
2469 if (!work_done) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01002470 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002471 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002472 } else {
Daniel Vetter99584db2012-11-14 17:14:04 +01002473 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002474 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002475
Chris Wilson893eead2010-10-27 14:44:35 +01002476repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04002477 /* Reset timer case chip hangs without another request being added */
Daniel Vetter99584db2012-11-14 17:14:04 +01002478 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002479 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002480}
2481
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482/* drm_dma.h hooks
2483*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002484static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002485{
2486 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2487
Jesse Barnes46979952011-04-07 13:53:55 -07002488 atomic_set(&dev_priv->irq_received, 0);
2489
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002490 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002491
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002492 /* XXX hotplug from PCH */
2493
2494 I915_WRITE(DEIMR, 0xffffffff);
2495 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002496 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002497
2498 /* and GT */
2499 I915_WRITE(GTIMR, 0xffffffff);
2500 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002501 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002502
Ben Widawsky7d991632013-05-28 19:22:25 -07002503 /* south display irq */
2504 I915_WRITE(SDEIMR, 0xffffffff);
2505 /*
2506 * SDEIER is also touched by the interrupt handler to work around missed
2507 * PCH interrupts. Hence we can't update it after the interrupt handler
2508 * is enabled - instead we unconditionally enable all PCH interrupt
2509 * sources here, but then only unmask them as needed with SDEIMR.
2510 */
2511 I915_WRITE(SDEIER, 0xffffffff);
2512 POSTING_READ(SDEIER);
2513}
2514
2515static void ivybridge_irq_preinstall(struct drm_device *dev)
2516{
2517 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2518
2519 atomic_set(&dev_priv->irq_received, 0);
2520
2521 I915_WRITE(HWSTAM, 0xeffe);
2522
2523 /* XXX hotplug from PCH */
2524
2525 I915_WRITE(DEIMR, 0xffffffff);
2526 I915_WRITE(DEIER, 0x0);
2527 POSTING_READ(DEIER);
2528
2529 /* and GT */
2530 I915_WRITE(GTIMR, 0xffffffff);
2531 I915_WRITE(GTIER, 0x0);
2532 POSTING_READ(GTIER);
2533
Ben Widawskyeda63ff2013-05-28 19:22:26 -07002534 /* Power management */
2535 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2536 I915_WRITE(GEN6_PMIER, 0x0);
2537 POSTING_READ(GEN6_PMIER);
2538
Ben Widawskyab5c6082013-04-05 13:12:41 -07002539 if (HAS_PCH_NOP(dev))
2540 return;
2541
Zhenyu Wangc6501562009-11-03 18:57:21 +00002542 /* south display irq */
2543 I915_WRITE(SDEIMR, 0xffffffff);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002544 /*
2545 * SDEIER is also touched by the interrupt handler to work around missed
2546 * PCH interrupts. Hence we can't update it after the interrupt handler
2547 * is enabled - instead we unconditionally enable all PCH interrupt
2548 * sources here, but then only unmask them as needed with SDEIMR.
2549 */
2550 I915_WRITE(SDEIER, 0xffffffff);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002551 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002552}
2553
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002554static void valleyview_irq_preinstall(struct drm_device *dev)
2555{
2556 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2557 int pipe;
2558
2559 atomic_set(&dev_priv->irq_received, 0);
2560
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002561 /* VLV magic */
2562 I915_WRITE(VLV_IMR, 0);
2563 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2564 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2565 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2566
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002567 /* and GT */
2568 I915_WRITE(GTIIR, I915_READ(GTIIR));
2569 I915_WRITE(GTIIR, I915_READ(GTIIR));
2570 I915_WRITE(GTIMR, 0xffffffff);
2571 I915_WRITE(GTIER, 0x0);
2572 POSTING_READ(GTIER);
2573
2574 I915_WRITE(DPINVGTT, 0xff);
2575
2576 I915_WRITE(PORT_HOTPLUG_EN, 0);
2577 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2578 for_each_pipe(pipe)
2579 I915_WRITE(PIPESTAT(pipe), 0xffff);
2580 I915_WRITE(VLV_IIR, 0xffffffff);
2581 I915_WRITE(VLV_IMR, 0xffffffff);
2582 I915_WRITE(VLV_IER, 0x0);
2583 POSTING_READ(VLV_IER);
2584}
2585
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002586static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002587{
2588 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002589 struct drm_mode_config *mode_config = &dev->mode_config;
2590 struct intel_encoder *intel_encoder;
2591 u32 mask = ~I915_READ(SDEIMR);
2592 u32 hotplug;
Keith Packard7fe0b972011-09-19 13:31:02 -07002593
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002594 if (HAS_PCH_IBX(dev)) {
Egbert Eich995e6b32013-04-16 13:36:56 +02002595 mask &= ~SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002596 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002597 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2598 mask |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002599 } else {
Egbert Eich995e6b32013-04-16 13:36:56 +02002600 mask &= ~SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002601 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002602 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2603 mask |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002604 }
2605
2606 I915_WRITE(SDEIMR, ~mask);
2607
2608 /*
2609 * Enable digital hotplug on the PCH, and configure the DP short pulse
2610 * duration to 2ms (which is the minimum in the Display Port spec)
2611 *
2612 * This register is the same on all known PCH chips.
2613 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002614 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2615 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2616 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2617 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2618 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2619 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2620}
2621
Paulo Zanonid46da432013-02-08 17:35:15 -02002622static void ibx_irq_postinstall(struct drm_device *dev)
2623{
2624 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002625 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002626
Daniel Vetter692a04c2013-05-29 21:43:05 +02002627 if (HAS_PCH_NOP(dev))
2628 return;
2629
Paulo Zanoni86642812013-04-12 17:57:57 -03002630 if (HAS_PCH_IBX(dev)) {
2631 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002632 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
Paulo Zanoni86642812013-04-12 17:57:57 -03002633 } else {
2634 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2635
2636 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2637 }
Ben Widawskyab5c6082013-04-05 13:12:41 -07002638
Paulo Zanonid46da432013-02-08 17:35:15 -02002639 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2640 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002641}
2642
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002643static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002644{
2645 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2646 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08002647 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01002648 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Paulo Zanoni86642812013-04-12 17:57:57 -03002649 DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002650 DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
Ben Widawskycc609d52013-05-28 19:22:29 -07002651 u32 gt_irqs;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002652
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002653 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002654
2655 /* should always can generate irq */
2656 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002657 I915_WRITE(DEIMR, dev_priv->irq_mask);
2658 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002659 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002660
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002661 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002662
2663 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002664 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002665
Ben Widawskycc609d52013-05-28 19:22:29 -07002666 gt_irqs = GT_RENDER_USER_INTERRUPT;
2667
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002668 if (IS_GEN6(dev))
Ben Widawskycc609d52013-05-28 19:22:29 -07002669 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002670 else
Ben Widawskycc609d52013-05-28 19:22:29 -07002671 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2672 ILK_BSD_USER_INTERRUPT;
2673
2674 I915_WRITE(GTIER, gt_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002675 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002676
Paulo Zanonid46da432013-02-08 17:35:15 -02002677 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002678
Jesse Barnesf97108d2010-01-29 11:27:07 -08002679 if (IS_IRONLAKE_M(dev)) {
2680 /* Clear & enable PCU event interrupts */
2681 I915_WRITE(DEIIR, DE_PCU_EVENT);
2682 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2683 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2684 }
2685
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002686 return 0;
2687}
2688
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002689static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002690{
2691 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2692 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01002693 u32 display_mask =
2694 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2695 DE_PLANEC_FLIP_DONE_IVB |
2696 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01002697 DE_PLANEA_FLIP_DONE_IVB |
Paulo Zanoni86642812013-04-12 17:57:57 -03002698 DE_AUX_CHANNEL_A_IVB |
2699 DE_ERR_INT_IVB;
Ben Widawsky12638c52013-05-28 19:22:31 -07002700 u32 pm_irqs = GEN6_PM_RPS_EVENTS;
Ben Widawskycc609d52013-05-28 19:22:29 -07002701 u32 gt_irqs;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002702
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002703 dev_priv->irq_mask = ~display_mask;
2704
2705 /* should always can generate irq */
Paulo Zanoni86642812013-04-12 17:57:57 -03002706 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002707 I915_WRITE(DEIIR, I915_READ(DEIIR));
2708 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01002709 I915_WRITE(DEIER,
2710 display_mask |
2711 DE_PIPEC_VBLANK_IVB |
2712 DE_PIPEB_VBLANK_IVB |
2713 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002714 POSTING_READ(DEIER);
2715
Ben Widawskycc609d52013-05-28 19:22:29 -07002716 dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002717
2718 I915_WRITE(GTIIR, I915_READ(GTIIR));
2719 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2720
Ben Widawskycc609d52013-05-28 19:22:29 -07002721 gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
2722 GT_BLT_USER_INTERRUPT | GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2723 I915_WRITE(GTIER, gt_irqs);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002724 POSTING_READ(GTIER);
2725
Ben Widawsky12638c52013-05-28 19:22:31 -07002726 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
2727 if (HAS_VEBOX(dev))
2728 pm_irqs |= PM_VEBOX_USER_INTERRUPT |
2729 PM_VEBOX_CS_ERROR_INTERRUPT;
2730
2731 /* Our enable/disable rps functions may touch these registers so
2732 * make sure to set a known state for only the non-RPS bits.
2733 * The RMW is extra paranoia since this should be called after being set
2734 * to a known state in preinstall.
2735 * */
2736 I915_WRITE(GEN6_PMIMR,
2737 (I915_READ(GEN6_PMIMR) | ~GEN6_PM_RPS_EVENTS) & ~pm_irqs);
2738 I915_WRITE(GEN6_PMIER,
2739 (I915_READ(GEN6_PMIER) & GEN6_PM_RPS_EVENTS) | pm_irqs);
2740 POSTING_READ(GEN6_PMIER);
Ben Widawskyeda63ff2013-05-28 19:22:26 -07002741
Paulo Zanonid46da432013-02-08 17:35:15 -02002742 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002743
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002744 return 0;
2745}
2746
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002747static int valleyview_irq_postinstall(struct drm_device *dev)
2748{
2749 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskycc609d52013-05-28 19:22:29 -07002750 u32 gt_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002751 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002752 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002753
2754 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002755 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2756 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2757 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002758 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2759
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002760 /*
2761 *Leave vblank interrupts masked initially. enable/disable will
2762 * toggle them based on usage.
2763 */
2764 dev_priv->irq_mask = (~enable_mask) |
2765 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2766 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002767
Daniel Vetter20afbda2012-12-11 14:05:07 +01002768 I915_WRITE(PORT_HOTPLUG_EN, 0);
2769 POSTING_READ(PORT_HOTPLUG_EN);
2770
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002771 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2772 I915_WRITE(VLV_IER, enable_mask);
2773 I915_WRITE(VLV_IIR, 0xffffffff);
2774 I915_WRITE(PIPESTAT(0), 0xffff);
2775 I915_WRITE(PIPESTAT(1), 0xffff);
2776 POSTING_READ(VLV_IER);
2777
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002778 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002779 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002780 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2781
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002782 I915_WRITE(VLV_IIR, 0xffffffff);
2783 I915_WRITE(VLV_IIR, 0xffffffff);
2784
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002785 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002786 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002787
Ben Widawskycc609d52013-05-28 19:22:29 -07002788 gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
2789 GT_BLT_USER_INTERRUPT;
2790 I915_WRITE(GTIER, gt_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002791 POSTING_READ(GTIER);
2792
2793 /* ack & enable invalid PTE error interrupts */
2794#if 0 /* FIXME: add support to irq handler for checking these bits */
2795 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2796 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2797#endif
2798
2799 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002800
2801 return 0;
2802}
2803
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002804static void valleyview_irq_uninstall(struct drm_device *dev)
2805{
2806 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2807 int pipe;
2808
2809 if (!dev_priv)
2810 return;
2811
Egbert Eichac4c16c2013-04-16 13:36:58 +02002812 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2813
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002814 for_each_pipe(pipe)
2815 I915_WRITE(PIPESTAT(pipe), 0xffff);
2816
2817 I915_WRITE(HWSTAM, 0xffffffff);
2818 I915_WRITE(PORT_HOTPLUG_EN, 0);
2819 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2820 for_each_pipe(pipe)
2821 I915_WRITE(PIPESTAT(pipe), 0xffff);
2822 I915_WRITE(VLV_IIR, 0xffffffff);
2823 I915_WRITE(VLV_IMR, 0xffffffff);
2824 I915_WRITE(VLV_IER, 0x0);
2825 POSTING_READ(VLV_IER);
2826}
2827
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002828static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002829{
2830 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002831
2832 if (!dev_priv)
2833 return;
2834
Egbert Eichac4c16c2013-04-16 13:36:58 +02002835 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2836
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002837 I915_WRITE(HWSTAM, 0xffffffff);
2838
2839 I915_WRITE(DEIMR, 0xffffffff);
2840 I915_WRITE(DEIER, 0x0);
2841 I915_WRITE(DEIIR, I915_READ(DEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002842 if (IS_GEN7(dev))
2843 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002844
2845 I915_WRITE(GTIMR, 0xffffffff);
2846 I915_WRITE(GTIER, 0x0);
2847 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002848
Ben Widawskyab5c6082013-04-05 13:12:41 -07002849 if (HAS_PCH_NOP(dev))
2850 return;
2851
Keith Packard192aac1f2011-09-20 10:12:44 -07002852 I915_WRITE(SDEIMR, 0xffffffff);
2853 I915_WRITE(SDEIER, 0x0);
2854 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002855 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2856 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002857}
2858
Chris Wilsonc2798b12012-04-22 21:13:57 +01002859static void i8xx_irq_preinstall(struct drm_device * dev)
2860{
2861 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2862 int pipe;
2863
2864 atomic_set(&dev_priv->irq_received, 0);
2865
2866 for_each_pipe(pipe)
2867 I915_WRITE(PIPESTAT(pipe), 0);
2868 I915_WRITE16(IMR, 0xffff);
2869 I915_WRITE16(IER, 0x0);
2870 POSTING_READ16(IER);
2871}
2872
2873static int i8xx_irq_postinstall(struct drm_device *dev)
2874{
2875 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2876
Chris Wilsonc2798b12012-04-22 21:13:57 +01002877 I915_WRITE16(EMR,
2878 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2879
2880 /* Unmask the interrupts that we always want on. */
2881 dev_priv->irq_mask =
2882 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2883 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2884 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2885 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2886 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2887 I915_WRITE16(IMR, dev_priv->irq_mask);
2888
2889 I915_WRITE16(IER,
2890 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2891 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2892 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2893 I915_USER_INTERRUPT);
2894 POSTING_READ16(IER);
2895
2896 return 0;
2897}
2898
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002899/*
2900 * Returns true when a page flip has completed.
2901 */
2902static bool i8xx_handle_vblank(struct drm_device *dev,
2903 int pipe, u16 iir)
2904{
2905 drm_i915_private_t *dev_priv = dev->dev_private;
2906 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2907
2908 if (!drm_handle_vblank(dev, pipe))
2909 return false;
2910
2911 if ((iir & flip_pending) == 0)
2912 return false;
2913
2914 intel_prepare_page_flip(dev, pipe);
2915
2916 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2917 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2918 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2919 * the flip is completed (no longer pending). Since this doesn't raise
2920 * an interrupt per se, we watch for the change at vblank.
2921 */
2922 if (I915_READ16(ISR) & flip_pending)
2923 return false;
2924
2925 intel_finish_page_flip(dev, pipe);
2926
2927 return true;
2928}
2929
Daniel Vetterff1f5252012-10-02 15:10:55 +02002930static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002931{
2932 struct drm_device *dev = (struct drm_device *) arg;
2933 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002934 u16 iir, new_iir;
2935 u32 pipe_stats[2];
2936 unsigned long irqflags;
2937 int irq_received;
2938 int pipe;
2939 u16 flip_mask =
2940 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2941 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2942
2943 atomic_inc(&dev_priv->irq_received);
2944
2945 iir = I915_READ16(IIR);
2946 if (iir == 0)
2947 return IRQ_NONE;
2948
2949 while (iir & ~flip_mask) {
2950 /* Can't rely on pipestat interrupt bit in iir as it might
2951 * have been cleared after the pipestat interrupt was received.
2952 * It doesn't set the bit in iir again, but it still produces
2953 * interrupts (for non-MSI).
2954 */
2955 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2956 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2957 i915_handle_error(dev, false);
2958
2959 for_each_pipe(pipe) {
2960 int reg = PIPESTAT(pipe);
2961 pipe_stats[pipe] = I915_READ(reg);
2962
2963 /*
2964 * Clear the PIPE*STAT regs before the IIR
2965 */
2966 if (pipe_stats[pipe] & 0x8000ffff) {
2967 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2968 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2969 pipe_name(pipe));
2970 I915_WRITE(reg, pipe_stats[pipe]);
2971 irq_received = 1;
2972 }
2973 }
2974 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2975
2976 I915_WRITE16(IIR, iir & ~flip_mask);
2977 new_iir = I915_READ16(IIR); /* Flush posted writes */
2978
Daniel Vetterd05c6172012-04-26 23:28:09 +02002979 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002980
2981 if (iir & I915_USER_INTERRUPT)
2982 notify_ring(dev, &dev_priv->ring[RCS]);
2983
2984 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002985 i8xx_handle_vblank(dev, 0, iir))
2986 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002987
2988 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002989 i8xx_handle_vblank(dev, 1, iir))
2990 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002991
2992 iir = new_iir;
2993 }
2994
2995 return IRQ_HANDLED;
2996}
2997
2998static void i8xx_irq_uninstall(struct drm_device * dev)
2999{
3000 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3001 int pipe;
3002
Chris Wilsonc2798b12012-04-22 21:13:57 +01003003 for_each_pipe(pipe) {
3004 /* Clear enable bits; then clear status bits */
3005 I915_WRITE(PIPESTAT(pipe), 0);
3006 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3007 }
3008 I915_WRITE16(IMR, 0xffff);
3009 I915_WRITE16(IER, 0x0);
3010 I915_WRITE16(IIR, I915_READ16(IIR));
3011}
3012
Chris Wilsona266c7d2012-04-24 22:59:44 +01003013static void i915_irq_preinstall(struct drm_device * dev)
3014{
3015 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3016 int pipe;
3017
3018 atomic_set(&dev_priv->irq_received, 0);
3019
3020 if (I915_HAS_HOTPLUG(dev)) {
3021 I915_WRITE(PORT_HOTPLUG_EN, 0);
3022 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3023 }
3024
Chris Wilson00d98eb2012-04-24 22:59:48 +01003025 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003026 for_each_pipe(pipe)
3027 I915_WRITE(PIPESTAT(pipe), 0);
3028 I915_WRITE(IMR, 0xffffffff);
3029 I915_WRITE(IER, 0x0);
3030 POSTING_READ(IER);
3031}
3032
3033static int i915_irq_postinstall(struct drm_device *dev)
3034{
3035 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003036 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003037
Chris Wilson38bde182012-04-24 22:59:50 +01003038 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3039
3040 /* Unmask the interrupts that we always want on. */
3041 dev_priv->irq_mask =
3042 ~(I915_ASLE_INTERRUPT |
3043 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3044 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3045 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3046 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3047 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3048
3049 enable_mask =
3050 I915_ASLE_INTERRUPT |
3051 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3052 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3053 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3054 I915_USER_INTERRUPT;
3055
Chris Wilsona266c7d2012-04-24 22:59:44 +01003056 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003057 I915_WRITE(PORT_HOTPLUG_EN, 0);
3058 POSTING_READ(PORT_HOTPLUG_EN);
3059
Chris Wilsona266c7d2012-04-24 22:59:44 +01003060 /* Enable in IER... */
3061 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3062 /* and unmask in IMR */
3063 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3064 }
3065
Chris Wilsona266c7d2012-04-24 22:59:44 +01003066 I915_WRITE(IMR, dev_priv->irq_mask);
3067 I915_WRITE(IER, enable_mask);
3068 POSTING_READ(IER);
3069
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003070 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003071
3072 return 0;
3073}
3074
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003075/*
3076 * Returns true when a page flip has completed.
3077 */
3078static bool i915_handle_vblank(struct drm_device *dev,
3079 int plane, int pipe, u32 iir)
3080{
3081 drm_i915_private_t *dev_priv = dev->dev_private;
3082 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3083
3084 if (!drm_handle_vblank(dev, pipe))
3085 return false;
3086
3087 if ((iir & flip_pending) == 0)
3088 return false;
3089
3090 intel_prepare_page_flip(dev, plane);
3091
3092 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3093 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3094 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3095 * the flip is completed (no longer pending). Since this doesn't raise
3096 * an interrupt per se, we watch for the change at vblank.
3097 */
3098 if (I915_READ(ISR) & flip_pending)
3099 return false;
3100
3101 intel_finish_page_flip(dev, pipe);
3102
3103 return true;
3104}
3105
Daniel Vetterff1f5252012-10-02 15:10:55 +02003106static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003107{
3108 struct drm_device *dev = (struct drm_device *) arg;
3109 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003110 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003111 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003112 u32 flip_mask =
3113 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3114 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003115 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003116
3117 atomic_inc(&dev_priv->irq_received);
3118
3119 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003120 do {
3121 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003122 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003123
3124 /* Can't rely on pipestat interrupt bit in iir as it might
3125 * have been cleared after the pipestat interrupt was received.
3126 * It doesn't set the bit in iir again, but it still produces
3127 * interrupts (for non-MSI).
3128 */
3129 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3130 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3131 i915_handle_error(dev, false);
3132
3133 for_each_pipe(pipe) {
3134 int reg = PIPESTAT(pipe);
3135 pipe_stats[pipe] = I915_READ(reg);
3136
Chris Wilson38bde182012-04-24 22:59:50 +01003137 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003138 if (pipe_stats[pipe] & 0x8000ffff) {
3139 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3140 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3141 pipe_name(pipe));
3142 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003143 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003144 }
3145 }
3146 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3147
3148 if (!irq_received)
3149 break;
3150
Chris Wilsona266c7d2012-04-24 22:59:44 +01003151 /* Consume port. Then clear IIR or we'll miss events */
3152 if ((I915_HAS_HOTPLUG(dev)) &&
3153 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3154 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003155 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003156
3157 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3158 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +02003159 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02003160 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
3161 i915_hpd_irq_setup(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003162 queue_work(dev_priv->wq,
3163 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02003164 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003165 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01003166 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003167 }
3168
Chris Wilson38bde182012-04-24 22:59:50 +01003169 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003170 new_iir = I915_READ(IIR); /* Flush posted writes */
3171
Chris Wilsona266c7d2012-04-24 22:59:44 +01003172 if (iir & I915_USER_INTERRUPT)
3173 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003174
Chris Wilsona266c7d2012-04-24 22:59:44 +01003175 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003176 int plane = pipe;
3177 if (IS_MOBILE(dev))
3178 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003179
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003180 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3181 i915_handle_vblank(dev, plane, pipe, iir))
3182 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003183
3184 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3185 blc_event = true;
3186 }
3187
Chris Wilsona266c7d2012-04-24 22:59:44 +01003188 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3189 intel_opregion_asle_intr(dev);
3190
3191 /* With MSI, interrupts are only generated when iir
3192 * transitions from zero to nonzero. If another bit got
3193 * set while we were handling the existing iir bits, then
3194 * we would never get another interrupt.
3195 *
3196 * This is fine on non-MSI as well, as if we hit this path
3197 * we avoid exiting the interrupt handler only to generate
3198 * another one.
3199 *
3200 * Note that for MSI this could cause a stray interrupt report
3201 * if an interrupt landed in the time between writing IIR and
3202 * the posting read. This should be rare enough to never
3203 * trigger the 99% of 100,000 interrupts test for disabling
3204 * stray interrupts.
3205 */
Chris Wilson38bde182012-04-24 22:59:50 +01003206 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003207 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003208 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003209
Daniel Vetterd05c6172012-04-26 23:28:09 +02003210 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003211
Chris Wilsona266c7d2012-04-24 22:59:44 +01003212 return ret;
3213}
3214
3215static void i915_irq_uninstall(struct drm_device * dev)
3216{
3217 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3218 int pipe;
3219
Egbert Eichac4c16c2013-04-16 13:36:58 +02003220 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3221
Chris Wilsona266c7d2012-04-24 22:59:44 +01003222 if (I915_HAS_HOTPLUG(dev)) {
3223 I915_WRITE(PORT_HOTPLUG_EN, 0);
3224 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3225 }
3226
Chris Wilson00d98eb2012-04-24 22:59:48 +01003227 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01003228 for_each_pipe(pipe) {
3229 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003230 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003231 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3232 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003233 I915_WRITE(IMR, 0xffffffff);
3234 I915_WRITE(IER, 0x0);
3235
Chris Wilsona266c7d2012-04-24 22:59:44 +01003236 I915_WRITE(IIR, I915_READ(IIR));
3237}
3238
3239static void i965_irq_preinstall(struct drm_device * dev)
3240{
3241 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3242 int pipe;
3243
3244 atomic_set(&dev_priv->irq_received, 0);
3245
Chris Wilsonadca4732012-05-11 18:01:31 +01003246 I915_WRITE(PORT_HOTPLUG_EN, 0);
3247 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003248
3249 I915_WRITE(HWSTAM, 0xeffe);
3250 for_each_pipe(pipe)
3251 I915_WRITE(PIPESTAT(pipe), 0);
3252 I915_WRITE(IMR, 0xffffffff);
3253 I915_WRITE(IER, 0x0);
3254 POSTING_READ(IER);
3255}
3256
3257static int i965_irq_postinstall(struct drm_device *dev)
3258{
3259 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003260 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003261 u32 error_mask;
3262
Chris Wilsona266c7d2012-04-24 22:59:44 +01003263 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003264 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003265 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003266 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3267 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3268 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3269 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3270 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3271
3272 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003273 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3274 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003275 enable_mask |= I915_USER_INTERRUPT;
3276
3277 if (IS_G4X(dev))
3278 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003279
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003280 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003281
Chris Wilsona266c7d2012-04-24 22:59:44 +01003282 /*
3283 * Enable some error detection, note the instruction error mask
3284 * bit is reserved, so we leave it masked.
3285 */
3286 if (IS_G4X(dev)) {
3287 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3288 GM45_ERROR_MEM_PRIV |
3289 GM45_ERROR_CP_PRIV |
3290 I915_ERROR_MEMORY_REFRESH);
3291 } else {
3292 error_mask = ~(I915_ERROR_PAGE_TABLE |
3293 I915_ERROR_MEMORY_REFRESH);
3294 }
3295 I915_WRITE(EMR, error_mask);
3296
3297 I915_WRITE(IMR, dev_priv->irq_mask);
3298 I915_WRITE(IER, enable_mask);
3299 POSTING_READ(IER);
3300
Daniel Vetter20afbda2012-12-11 14:05:07 +01003301 I915_WRITE(PORT_HOTPLUG_EN, 0);
3302 POSTING_READ(PORT_HOTPLUG_EN);
3303
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003304 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003305
3306 return 0;
3307}
3308
Egbert Eichbac56d52013-02-25 12:06:51 -05003309static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003310{
3311 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05003312 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02003313 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003314 u32 hotplug_en;
3315
Egbert Eichbac56d52013-02-25 12:06:51 -05003316 if (I915_HAS_HOTPLUG(dev)) {
3317 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3318 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3319 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05003320 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02003321 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3322 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3323 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05003324 /* Programming the CRT detection parameters tends
3325 to generate a spurious hotplug event about three
3326 seconds later. So just do it once.
3327 */
3328 if (IS_G4X(dev))
3329 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01003330 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05003331 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003332
Egbert Eichbac56d52013-02-25 12:06:51 -05003333 /* Ignore TV since it's buggy */
3334 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3335 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003336}
3337
Daniel Vetterff1f5252012-10-02 15:10:55 +02003338static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003339{
3340 struct drm_device *dev = (struct drm_device *) arg;
3341 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003342 u32 iir, new_iir;
3343 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003344 unsigned long irqflags;
3345 int irq_received;
3346 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003347 u32 flip_mask =
3348 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3349 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003350
3351 atomic_inc(&dev_priv->irq_received);
3352
3353 iir = I915_READ(IIR);
3354
Chris Wilsona266c7d2012-04-24 22:59:44 +01003355 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003356 bool blc_event = false;
3357
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003358 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003359
3360 /* Can't rely on pipestat interrupt bit in iir as it might
3361 * have been cleared after the pipestat interrupt was received.
3362 * It doesn't set the bit in iir again, but it still produces
3363 * interrupts (for non-MSI).
3364 */
3365 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3366 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3367 i915_handle_error(dev, false);
3368
3369 for_each_pipe(pipe) {
3370 int reg = PIPESTAT(pipe);
3371 pipe_stats[pipe] = I915_READ(reg);
3372
3373 /*
3374 * Clear the PIPE*STAT regs before the IIR
3375 */
3376 if (pipe_stats[pipe] & 0x8000ffff) {
3377 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3378 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3379 pipe_name(pipe));
3380 I915_WRITE(reg, pipe_stats[pipe]);
3381 irq_received = 1;
3382 }
3383 }
3384 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3385
3386 if (!irq_received)
3387 break;
3388
3389 ret = IRQ_HANDLED;
3390
3391 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01003392 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003393 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003394 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3395 HOTPLUG_INT_STATUS_G4X :
3396 HOTPLUG_INT_STATUS_I965);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003397
3398 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3399 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +02003400 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02003401 if (hotplug_irq_storm_detect(dev, hotplug_trigger,
3402 IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965))
3403 i915_hpd_irq_setup(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003404 queue_work(dev_priv->wq,
3405 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02003406 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003407 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3408 I915_READ(PORT_HOTPLUG_STAT);
3409 }
3410
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003411 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003412 new_iir = I915_READ(IIR); /* Flush posted writes */
3413
Chris Wilsona266c7d2012-04-24 22:59:44 +01003414 if (iir & I915_USER_INTERRUPT)
3415 notify_ring(dev, &dev_priv->ring[RCS]);
3416 if (iir & I915_BSD_USER_INTERRUPT)
3417 notify_ring(dev, &dev_priv->ring[VCS]);
3418
Chris Wilsona266c7d2012-04-24 22:59:44 +01003419 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003420 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003421 i915_handle_vblank(dev, pipe, pipe, iir))
3422 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003423
3424 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3425 blc_event = true;
3426 }
3427
3428
3429 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3430 intel_opregion_asle_intr(dev);
3431
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003432 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3433 gmbus_irq_handler(dev);
3434
Chris Wilsona266c7d2012-04-24 22:59:44 +01003435 /* With MSI, interrupts are only generated when iir
3436 * transitions from zero to nonzero. If another bit got
3437 * set while we were handling the existing iir bits, then
3438 * we would never get another interrupt.
3439 *
3440 * This is fine on non-MSI as well, as if we hit this path
3441 * we avoid exiting the interrupt handler only to generate
3442 * another one.
3443 *
3444 * Note that for MSI this could cause a stray interrupt report
3445 * if an interrupt landed in the time between writing IIR and
3446 * the posting read. This should be rare enough to never
3447 * trigger the 99% of 100,000 interrupts test for disabling
3448 * stray interrupts.
3449 */
3450 iir = new_iir;
3451 }
3452
Daniel Vetterd05c6172012-04-26 23:28:09 +02003453 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003454
Chris Wilsona266c7d2012-04-24 22:59:44 +01003455 return ret;
3456}
3457
3458static void i965_irq_uninstall(struct drm_device * dev)
3459{
3460 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3461 int pipe;
3462
3463 if (!dev_priv)
3464 return;
3465
Egbert Eichac4c16c2013-04-16 13:36:58 +02003466 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3467
Chris Wilsonadca4732012-05-11 18:01:31 +01003468 I915_WRITE(PORT_HOTPLUG_EN, 0);
3469 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003470
3471 I915_WRITE(HWSTAM, 0xffffffff);
3472 for_each_pipe(pipe)
3473 I915_WRITE(PIPESTAT(pipe), 0);
3474 I915_WRITE(IMR, 0xffffffff);
3475 I915_WRITE(IER, 0x0);
3476
3477 for_each_pipe(pipe)
3478 I915_WRITE(PIPESTAT(pipe),
3479 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3480 I915_WRITE(IIR, I915_READ(IIR));
3481}
3482
Egbert Eichac4c16c2013-04-16 13:36:58 +02003483static void i915_reenable_hotplug_timer_func(unsigned long data)
3484{
3485 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3486 struct drm_device *dev = dev_priv->dev;
3487 struct drm_mode_config *mode_config = &dev->mode_config;
3488 unsigned long irqflags;
3489 int i;
3490
3491 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3492 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3493 struct drm_connector *connector;
3494
3495 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3496 continue;
3497
3498 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3499
3500 list_for_each_entry(connector, &mode_config->connector_list, head) {
3501 struct intel_connector *intel_connector = to_intel_connector(connector);
3502
3503 if (intel_connector->encoder->hpd_pin == i) {
3504 if (connector->polled != intel_connector->polled)
3505 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3506 drm_get_connector_name(connector));
3507 connector->polled = intel_connector->polled;
3508 if (!connector->polled)
3509 connector->polled = DRM_CONNECTOR_POLL_HPD;
3510 }
3511 }
3512 }
3513 if (dev_priv->display.hpd_irq_setup)
3514 dev_priv->display.hpd_irq_setup(dev);
3515 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3516}
3517
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003518void intel_irq_init(struct drm_device *dev)
3519{
Chris Wilson8b2e3262012-04-24 22:59:41 +01003520 struct drm_i915_private *dev_priv = dev->dev_private;
3521
3522 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01003523 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003524 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003525 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01003526
Daniel Vetter99584db2012-11-14 17:14:04 +01003527 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3528 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01003529 (unsigned long) dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003530 setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3531 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01003532
Tomas Janousek97a19a22012-12-08 13:48:13 +01003533 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01003534
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003535 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3536 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03003537 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003538 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3539 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3540 }
3541
Keith Packardc3613de2011-08-12 17:05:54 -07003542 if (drm_core_check_feature(dev, DRIVER_MODESET))
3543 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3544 else
3545 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003546 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3547
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003548 if (IS_VALLEYVIEW(dev)) {
3549 dev->driver->irq_handler = valleyview_irq_handler;
3550 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3551 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3552 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3553 dev->driver->enable_vblank = valleyview_enable_vblank;
3554 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05003555 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetter4a06e202012-12-01 13:53:40 +01003556 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Ben Widawsky7d991632013-05-28 19:22:25 -07003557 /* Share uninstall handlers with ILK/SNB */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003558 dev->driver->irq_handler = ivybridge_irq_handler;
Ben Widawsky7d991632013-05-28 19:22:25 -07003559 dev->driver->irq_preinstall = ivybridge_irq_preinstall;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003560 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
3561 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3562 dev->driver->enable_vblank = ivybridge_enable_vblank;
3563 dev->driver->disable_vblank = ivybridge_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003564 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003565 } else if (HAS_PCH_SPLIT(dev)) {
3566 dev->driver->irq_handler = ironlake_irq_handler;
3567 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3568 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3569 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3570 dev->driver->enable_vblank = ironlake_enable_vblank;
3571 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003572 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003573 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003574 if (INTEL_INFO(dev)->gen == 2) {
3575 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3576 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3577 dev->driver->irq_handler = i8xx_irq_handler;
3578 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003579 } else if (INTEL_INFO(dev)->gen == 3) {
3580 dev->driver->irq_preinstall = i915_irq_preinstall;
3581 dev->driver->irq_postinstall = i915_irq_postinstall;
3582 dev->driver->irq_uninstall = i915_irq_uninstall;
3583 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003584 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003585 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003586 dev->driver->irq_preinstall = i965_irq_preinstall;
3587 dev->driver->irq_postinstall = i965_irq_postinstall;
3588 dev->driver->irq_uninstall = i965_irq_uninstall;
3589 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05003590 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003591 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003592 dev->driver->enable_vblank = i915_enable_vblank;
3593 dev->driver->disable_vblank = i915_disable_vblank;
3594 }
3595}
Daniel Vetter20afbda2012-12-11 14:05:07 +01003596
3597void intel_hpd_init(struct drm_device *dev)
3598{
3599 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02003600 struct drm_mode_config *mode_config = &dev->mode_config;
3601 struct drm_connector *connector;
3602 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003603
Egbert Eich821450c2013-04-16 13:36:55 +02003604 for (i = 1; i < HPD_NUM_PINS; i++) {
3605 dev_priv->hpd_stats[i].hpd_cnt = 0;
3606 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3607 }
3608 list_for_each_entry(connector, &mode_config->connector_list, head) {
3609 struct intel_connector *intel_connector = to_intel_connector(connector);
3610 connector->polled = intel_connector->polled;
3611 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3612 connector->polled = DRM_CONNECTOR_POLL_HPD;
3613 }
Daniel Vetter20afbda2012-12-11 14:05:07 +01003614 if (dev_priv->display.hpd_irq_setup)
3615 dev_priv->display.hpd_irq_setup(dev);
3616}