blob: 80b88c868cd2505c61769f6e45d3fa90d93a3eb3 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Egbert Eiche5868a32013-02-28 04:17:12 -050039static const u32 hpd_ibx[] = {
40 [HPD_CRT] = SDE_CRT_HOTPLUG,
41 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
45};
46
47static const u32 hpd_cpt[] = {
48 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010049 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050050 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53};
54
55static const u32 hpd_mask_i915[] = {
56 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
57 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62};
63
64static const u32 hpd_status_gen4[] = {
65 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71};
72
Egbert Eiche5868a32013-02-28 04:17:12 -050073static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
74 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Zhenyu Wang036a4a72009-06-08 14:40:19 +080082/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010083static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050084ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080085{
Daniel Vetter4bc9d432013-06-27 13:44:58 +020086 assert_spin_locked(&dev_priv->irq_lock);
87
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088 if ((dev_priv->irq_mask & mask) != 0) {
89 dev_priv->irq_mask &= ~mask;
90 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000091 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080092 }
93}
94
Paulo Zanoni0ff98002013-02-22 17:05:31 -030095static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050096ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080097{
Daniel Vetter4bc9d432013-06-27 13:44:58 +020098 assert_spin_locked(&dev_priv->irq_lock);
99
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000100 if ((dev_priv->irq_mask & mask) != mask) {
101 dev_priv->irq_mask |= mask;
102 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000103 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800104 }
105}
106
Paulo Zanoni86642812013-04-12 17:57:57 -0300107static bool ivb_can_enable_err_int(struct drm_device *dev)
108{
109 struct drm_i915_private *dev_priv = dev->dev_private;
110 struct intel_crtc *crtc;
111 enum pipe pipe;
112
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200113 assert_spin_locked(&dev_priv->irq_lock);
114
Paulo Zanoni86642812013-04-12 17:57:57 -0300115 for_each_pipe(pipe) {
116 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
117
118 if (crtc->cpu_fifo_underrun_disabled)
119 return false;
120 }
121
122 return true;
123}
124
125static bool cpt_can_enable_serr_int(struct drm_device *dev)
126{
127 struct drm_i915_private *dev_priv = dev->dev_private;
128 enum pipe pipe;
129 struct intel_crtc *crtc;
130
Daniel Vetterfee884e2013-07-04 23:35:21 +0200131 assert_spin_locked(&dev_priv->irq_lock);
132
Paulo Zanoni86642812013-04-12 17:57:57 -0300133 for_each_pipe(pipe) {
134 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
135
136 if (crtc->pch_fifo_underrun_disabled)
137 return false;
138 }
139
140 return true;
141}
142
143static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
144 enum pipe pipe, bool enable)
145{
146 struct drm_i915_private *dev_priv = dev->dev_private;
147 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
148 DE_PIPEB_FIFO_UNDERRUN;
149
150 if (enable)
151 ironlake_enable_display_irq(dev_priv, bit);
152 else
153 ironlake_disable_display_irq(dev_priv, bit);
154}
155
156static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
157 bool enable)
158{
159 struct drm_i915_private *dev_priv = dev->dev_private;
160
161 if (enable) {
162 if (!ivb_can_enable_err_int(dev))
163 return;
164
165 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN_A |
166 ERR_INT_FIFO_UNDERRUN_B |
167 ERR_INT_FIFO_UNDERRUN_C);
168
169 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
170 } else {
171 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
172 }
173}
174
Daniel Vetterfee884e2013-07-04 23:35:21 +0200175/**
176 * ibx_display_interrupt_update - update SDEIMR
177 * @dev_priv: driver private
178 * @interrupt_mask: mask of interrupt bits to update
179 * @enabled_irq_mask: mask of interrupt bits to enable
180 */
181static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
182 uint32_t interrupt_mask,
183 uint32_t enabled_irq_mask)
184{
185 uint32_t sdeimr = I915_READ(SDEIMR);
186 sdeimr &= ~interrupt_mask;
187 sdeimr |= (~enabled_irq_mask & interrupt_mask);
188
189 assert_spin_locked(&dev_priv->irq_lock);
190
191 I915_WRITE(SDEIMR, sdeimr);
192 POSTING_READ(SDEIMR);
193}
194#define ibx_enable_display_interrupt(dev_priv, bits) \
195 ibx_display_interrupt_update((dev_priv), (bits), (bits))
196#define ibx_disable_display_interrupt(dev_priv, bits) \
197 ibx_display_interrupt_update((dev_priv), (bits), 0)
198
Paulo Zanoni86642812013-04-12 17:57:57 -0300199static void ibx_set_fifo_underrun_reporting(struct intel_crtc *crtc,
200 bool enable)
201{
202 struct drm_device *dev = crtc->base.dev;
203 struct drm_i915_private *dev_priv = dev->dev_private;
204 uint32_t bit = (crtc->pipe == PIPE_A) ? SDE_TRANSA_FIFO_UNDER :
205 SDE_TRANSB_FIFO_UNDER;
206
207 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200208 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300209 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200210 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300211}
212
213static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
214 enum transcoder pch_transcoder,
215 bool enable)
216{
217 struct drm_i915_private *dev_priv = dev->dev_private;
218
219 if (enable) {
220 if (!cpt_can_enable_serr_int(dev))
221 return;
222
223 I915_WRITE(SERR_INT, SERR_INT_TRANS_A_FIFO_UNDERRUN |
224 SERR_INT_TRANS_B_FIFO_UNDERRUN |
225 SERR_INT_TRANS_C_FIFO_UNDERRUN);
226
Daniel Vetterfee884e2013-07-04 23:35:21 +0200227 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300228 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +0200229 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300230 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300231}
232
233/**
234 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
235 * @dev: drm device
236 * @pipe: pipe
237 * @enable: true if we want to report FIFO underrun errors, false otherwise
238 *
239 * This function makes us disable or enable CPU fifo underruns for a specific
240 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
241 * reporting for one pipe may also disable all the other CPU error interruts for
242 * the other pipes, due to the fact that there's just one interrupt mask/enable
243 * bit for all the pipes.
244 *
245 * Returns the previous state of underrun reporting.
246 */
247bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
248 enum pipe pipe, bool enable)
249{
250 struct drm_i915_private *dev_priv = dev->dev_private;
251 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
253 unsigned long flags;
254 bool ret;
255
256 spin_lock_irqsave(&dev_priv->irq_lock, flags);
257
258 ret = !intel_crtc->cpu_fifo_underrun_disabled;
259
260 if (enable == ret)
261 goto done;
262
263 intel_crtc->cpu_fifo_underrun_disabled = !enable;
264
265 if (IS_GEN5(dev) || IS_GEN6(dev))
266 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
267 else if (IS_GEN7(dev))
268 ivybridge_set_fifo_underrun_reporting(dev, enable);
269
270done:
271 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
272 return ret;
273}
274
275/**
276 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
277 * @dev: drm device
278 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
279 * @enable: true if we want to report FIFO underrun errors, false otherwise
280 *
281 * This function makes us disable or enable PCH fifo underruns for a specific
282 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
283 * underrun reporting for one transcoder may also disable all the other PCH
284 * error interruts for the other transcoders, due to the fact that there's just
285 * one interrupt mask/enable bit for all the transcoders.
286 *
287 * Returns the previous state of underrun reporting.
288 */
289bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
290 enum transcoder pch_transcoder,
291 bool enable)
292{
293 struct drm_i915_private *dev_priv = dev->dev_private;
294 enum pipe p;
295 struct drm_crtc *crtc;
296 struct intel_crtc *intel_crtc;
297 unsigned long flags;
298 bool ret;
299
300 if (HAS_PCH_LPT(dev)) {
301 crtc = NULL;
302 for_each_pipe(p) {
303 struct drm_crtc *c = dev_priv->pipe_to_crtc_mapping[p];
304 if (intel_pipe_has_type(c, INTEL_OUTPUT_ANALOG)) {
305 crtc = c;
306 break;
307 }
308 }
309 if (!crtc) {
310 DRM_ERROR("PCH FIFO underrun, but no CRTC using the PCH found\n");
311 return false;
312 }
313 } else {
314 crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
315 }
316 intel_crtc = to_intel_crtc(crtc);
317
318 spin_lock_irqsave(&dev_priv->irq_lock, flags);
319
320 ret = !intel_crtc->pch_fifo_underrun_disabled;
321
322 if (enable == ret)
323 goto done;
324
325 intel_crtc->pch_fifo_underrun_disabled = !enable;
326
327 if (HAS_PCH_IBX(dev))
328 ibx_set_fifo_underrun_reporting(intel_crtc, enable);
329 else
330 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
331
332done:
333 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
334 return ret;
335}
336
337
Keith Packard7c463582008-11-04 02:03:27 -0800338void
339i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
340{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200341 u32 reg = PIPESTAT(pipe);
342 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800343
Daniel Vetterb79480b2013-06-27 17:52:10 +0200344 assert_spin_locked(&dev_priv->irq_lock);
345
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200346 if ((pipestat & mask) == mask)
347 return;
348
349 /* Enable the interrupt, clear any pending status */
350 pipestat |= mask | (mask >> 16);
351 I915_WRITE(reg, pipestat);
352 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800353}
354
355void
356i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
357{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200358 u32 reg = PIPESTAT(pipe);
359 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800360
Daniel Vetterb79480b2013-06-27 17:52:10 +0200361 assert_spin_locked(&dev_priv->irq_lock);
362
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200363 if ((pipestat & mask) == 0)
364 return;
365
366 pipestat &= ~mask;
367 I915_WRITE(reg, pipestat);
368 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800369}
370
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000371/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300372 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000373 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300374static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000375{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000376 drm_i915_private_t *dev_priv = dev->dev_private;
377 unsigned long irqflags;
378
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300379 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
380 return;
381
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000382 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000383
Jani Nikulaf8987802013-04-29 13:02:53 +0300384 i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
385 if (INTEL_INFO(dev)->gen >= 4)
386 i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000387
388 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000389}
390
391/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700392 * i915_pipe_enabled - check if a pipe is enabled
393 * @dev: DRM device
394 * @pipe: pipe to check
395 *
396 * Reading certain registers when the pipe is disabled can hang the chip.
397 * Use this routine to make sure the PLL is running and the pipe is active
398 * before reading such registers if unsure.
399 */
400static int
401i915_pipe_enabled(struct drm_device *dev, int pipe)
402{
403 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200404
Daniel Vettera01025a2013-05-22 00:50:23 +0200405 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
406 /* Locking is horribly broken here, but whatever. */
407 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300409
Daniel Vettera01025a2013-05-22 00:50:23 +0200410 return intel_crtc->active;
411 } else {
412 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
413 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700414}
415
Keith Packard42f52ef2008-10-18 19:39:29 -0700416/* Called from drm generic code, passed a 'crtc', which
417 * we use as a pipe index
418 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700419static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700420{
421 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
422 unsigned long high_frame;
423 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100424 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700425
426 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800427 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800428 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700429 return 0;
430 }
431
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800432 high_frame = PIPEFRAME(pipe);
433 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100434
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700435 /*
436 * High & low register fields aren't synchronized, so make sure
437 * we get a low value that's stable across two reads of the high
438 * register.
439 */
440 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100441 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
442 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
443 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700444 } while (high1 != high2);
445
Chris Wilson5eddb702010-09-11 13:48:45 +0100446 high1 >>= PIPE_FRAME_HIGH_SHIFT;
447 low >>= PIPE_FRAME_LOW_SHIFT;
448 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700449}
450
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700451static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800452{
453 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800454 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800455
456 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800457 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800458 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800459 return 0;
460 }
461
462 return I915_READ(reg);
463}
464
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700465static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100466 int *vpos, int *hpos)
467{
468 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
469 u32 vbl = 0, position = 0;
470 int vbl_start, vbl_end, htotal, vtotal;
471 bool in_vbl = true;
472 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200473 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
474 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100475
476 if (!i915_pipe_enabled(dev, pipe)) {
477 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800478 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100479 return 0;
480 }
481
482 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200483 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100484
485 if (INTEL_INFO(dev)->gen >= 4) {
486 /* No obvious pixelcount register. Only query vertical
487 * scanout position from Display scan line register.
488 */
489 position = I915_READ(PIPEDSL(pipe));
490
491 /* Decode into vertical scanout position. Don't have
492 * horizontal scanout position.
493 */
494 *vpos = position & 0x1fff;
495 *hpos = 0;
496 } else {
497 /* Have access to pixelcount since start of frame.
498 * We can split this into vertical and horizontal
499 * scanout position.
500 */
501 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
502
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200503 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100504 *vpos = position / htotal;
505 *hpos = position - (*vpos * htotal);
506 }
507
508 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200509 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100510
511 /* Test position against vblank region. */
512 vbl_start = vbl & 0x1fff;
513 vbl_end = (vbl >> 16) & 0x1fff;
514
515 if ((*vpos < vbl_start) || (*vpos > vbl_end))
516 in_vbl = false;
517
518 /* Inside "upper part" of vblank area? Apply corrective offset: */
519 if (in_vbl && (*vpos >= vbl_start))
520 *vpos = *vpos - vtotal;
521
522 /* Readouts valid? */
523 if (vbl > 0)
524 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
525
526 /* In vblank? */
527 if (in_vbl)
528 ret |= DRM_SCANOUTPOS_INVBL;
529
530 return ret;
531}
532
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700533static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100534 int *max_error,
535 struct timeval *vblank_time,
536 unsigned flags)
537{
Chris Wilson4041b852011-01-22 10:07:56 +0000538 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100539
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700540 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000541 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100542 return -EINVAL;
543 }
544
545 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000546 crtc = intel_get_crtc_for_pipe(dev, pipe);
547 if (crtc == NULL) {
548 DRM_ERROR("Invalid crtc %d\n", pipe);
549 return -EINVAL;
550 }
551
552 if (!crtc->enabled) {
553 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
554 return -EBUSY;
555 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100556
557 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000558 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
559 vblank_time, flags,
560 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100561}
562
Egbert Eich321a1b32013-04-11 16:00:26 +0200563static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
564{
565 enum drm_connector_status old_status;
566
567 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
568 old_status = connector->status;
569
570 connector->status = connector->funcs->detect(connector, false);
571 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
572 connector->base.id,
573 drm_get_connector_name(connector),
574 old_status, connector->status);
575 return (old_status != connector->status);
576}
577
Jesse Barnes5ca58282009-03-31 14:11:15 -0700578/*
579 * Handle hotplug events outside the interrupt handler proper.
580 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200581#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
582
Jesse Barnes5ca58282009-03-31 14:11:15 -0700583static void i915_hotplug_work_func(struct work_struct *work)
584{
585 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
586 hotplug_work);
587 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700588 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200589 struct intel_connector *intel_connector;
590 struct intel_encoder *intel_encoder;
591 struct drm_connector *connector;
592 unsigned long irqflags;
593 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200594 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200595 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700596
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100597 /* HPD irq before everything is fully set up. */
598 if (!dev_priv->enable_hotplug_processing)
599 return;
600
Keith Packarda65e34c2011-07-25 10:04:56 -0700601 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800602 DRM_DEBUG_KMS("running encoder hotplug functions\n");
603
Egbert Eichcd569ae2013-04-16 13:36:57 +0200604 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +0200605
606 hpd_event_bits = dev_priv->hpd_event_bits;
607 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200608 list_for_each_entry(connector, &mode_config->connector_list, head) {
609 intel_connector = to_intel_connector(connector);
610 intel_encoder = intel_connector->encoder;
611 if (intel_encoder->hpd_pin > HPD_NONE &&
612 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
613 connector->polled == DRM_CONNECTOR_POLL_HPD) {
614 DRM_INFO("HPD interrupt storm detected on connector %s: "
615 "switching from hotplug detection to polling\n",
616 drm_get_connector_name(connector));
617 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
618 connector->polled = DRM_CONNECTOR_POLL_CONNECT
619 | DRM_CONNECTOR_POLL_DISCONNECT;
620 hpd_disabled = true;
621 }
Egbert Eich142e2392013-04-11 15:57:57 +0200622 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
623 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
624 drm_get_connector_name(connector), intel_encoder->hpd_pin);
625 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200626 }
627 /* if there were no outputs to poll, poll was disabled,
628 * therefore make sure it's enabled when disabling HPD on
629 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200630 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200631 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +0200632 mod_timer(&dev_priv->hotplug_reenable_timer,
633 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
634 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200635
636 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
637
Egbert Eich321a1b32013-04-11 16:00:26 +0200638 list_for_each_entry(connector, &mode_config->connector_list, head) {
639 intel_connector = to_intel_connector(connector);
640 intel_encoder = intel_connector->encoder;
641 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
642 if (intel_encoder->hot_plug)
643 intel_encoder->hot_plug(intel_encoder);
644 if (intel_hpd_irq_event(dev, connector))
645 changed = true;
646 }
647 }
Keith Packard40ee3382011-07-28 15:31:19 -0700648 mutex_unlock(&mode_config->mutex);
649
Egbert Eich321a1b32013-04-11 16:00:26 +0200650 if (changed)
651 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700652}
653
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200654static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800655{
656 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000657 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200658 u8 new_delay;
659 unsigned long flags;
660
661 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800662
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200663 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
664
Daniel Vetter20e4d402012-08-08 23:35:39 +0200665 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200666
Jesse Barnes7648fa92010-05-20 14:28:11 -0700667 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000668 busy_up = I915_READ(RCPREVBSYTUPAVG);
669 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800670 max_avg = I915_READ(RCBMAXAVG);
671 min_avg = I915_READ(RCBMINAVG);
672
673 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000674 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200675 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
676 new_delay = dev_priv->ips.cur_delay - 1;
677 if (new_delay < dev_priv->ips.max_delay)
678 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000679 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200680 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
681 new_delay = dev_priv->ips.cur_delay + 1;
682 if (new_delay > dev_priv->ips.min_delay)
683 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800684 }
685
Jesse Barnes7648fa92010-05-20 14:28:11 -0700686 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200687 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800688
Daniel Vetter92703882012-08-09 16:46:01 +0200689 spin_unlock_irqrestore(&mchdev_lock, flags);
690
Jesse Barnesf97108d2010-01-29 11:27:07 -0800691 return;
692}
693
Chris Wilson549f7362010-10-19 11:19:32 +0100694static void notify_ring(struct drm_device *dev,
695 struct intel_ring_buffer *ring)
696{
697 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000698
Chris Wilson475553d2011-01-20 09:52:56 +0000699 if (ring->obj == NULL)
700 return;
701
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100702 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000703
Chris Wilson549f7362010-10-19 11:19:32 +0100704 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700705 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +0100706 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100707 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700708 }
Chris Wilson549f7362010-10-19 11:19:32 +0100709}
710
Ben Widawsky4912d042011-04-25 11:25:20 -0700711static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800712{
Ben Widawsky4912d042011-04-25 11:25:20 -0700713 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200714 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700715 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100716 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800717
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200718 spin_lock_irq(&dev_priv->rps.lock);
719 pm_iir = dev_priv->rps.pm_iir;
720 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700721 pm_imr = I915_READ(GEN6_PMIMR);
Ben Widawsky48484052013-05-28 19:22:27 -0700722 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
723 I915_WRITE(GEN6_PMIMR, pm_imr & ~GEN6_PM_RPS_EVENTS);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200724 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700725
Ben Widawsky48484052013-05-28 19:22:27 -0700726 if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800727 return;
728
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700729 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100730
Ville Syrjälä74250342013-06-25 21:38:11 +0300731 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200732 new_delay = dev_priv->rps.cur_delay + 1;
Ville Syrjälä74250342013-06-25 21:38:11 +0300733
734 /*
735 * For better performance, jump directly
736 * to RPe if we're below it.
737 */
738 if (IS_VALLEYVIEW(dev_priv->dev) &&
739 dev_priv->rps.cur_delay < dev_priv->rps.rpe_delay)
740 new_delay = dev_priv->rps.rpe_delay;
741 } else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200742 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800743
Ben Widawsky79249632012-09-07 19:43:42 -0700744 /* sysfs frequency interfaces may have snuck in while servicing the
745 * interrupt
746 */
Ville Syrjäläd8289c92013-06-25 19:21:05 +0300747 if (new_delay >= dev_priv->rps.min_delay &&
748 new_delay <= dev_priv->rps.max_delay) {
Jesse Barnes0a073b82013-04-17 15:54:58 -0700749 if (IS_VALLEYVIEW(dev_priv->dev))
750 valleyview_set_rps(dev_priv->dev, new_delay);
751 else
752 gen6_set_rps(dev_priv->dev, new_delay);
Ben Widawsky79249632012-09-07 19:43:42 -0700753 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800754
Jesse Barnes52ceb902013-04-23 10:09:26 -0700755 if (IS_VALLEYVIEW(dev_priv->dev)) {
756 /*
757 * On VLV, when we enter RC6 we may not be at the minimum
758 * voltage level, so arm a timer to check. It should only
759 * fire when there's activity or once after we've entered
760 * RC6, and then won't be re-armed until the next RPS interrupt.
761 */
762 mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
763 msecs_to_jiffies(100));
764 }
765
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700766 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800767}
768
Ben Widawskye3689192012-05-25 16:56:22 -0700769
770/**
771 * ivybridge_parity_work - Workqueue called when a parity error interrupt
772 * occurred.
773 * @work: workqueue struct
774 *
775 * Doesn't actually do anything except notify userspace. As a consequence of
776 * this event, userspace should try to remap the bad rows since statistically
777 * it is likely the same row is more likely to go bad again.
778 */
779static void ivybridge_parity_work(struct work_struct *work)
780{
781 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100782 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700783 u32 error_status, row, bank, subbank;
784 char *parity_event[5];
785 uint32_t misccpctl;
786 unsigned long flags;
787
788 /* We must turn off DOP level clock gating to access the L3 registers.
789 * In order to prevent a get/put style interface, acquire struct mutex
790 * any time we access those registers.
791 */
792 mutex_lock(&dev_priv->dev->struct_mutex);
793
794 misccpctl = I915_READ(GEN7_MISCCPCTL);
795 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
796 POSTING_READ(GEN7_MISCCPCTL);
797
798 error_status = I915_READ(GEN7_L3CDERRST1);
799 row = GEN7_PARITY_ERROR_ROW(error_status);
800 bank = GEN7_PARITY_ERROR_BANK(error_status);
801 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
802
803 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
804 GEN7_L3CDERRST1_ENABLE);
805 POSTING_READ(GEN7_L3CDERRST1);
806
807 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
808
809 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskycc609d52013-05-28 19:22:29 -0700810 dev_priv->gt_irq_mask &= ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Ben Widawskye3689192012-05-25 16:56:22 -0700811 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
812 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
813
814 mutex_unlock(&dev_priv->dev->struct_mutex);
815
816 parity_event[0] = "L3_PARITY_ERROR=1";
817 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
818 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
819 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
820 parity_event[4] = NULL;
821
822 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
823 KOBJ_CHANGE, parity_event);
824
825 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
826 row, bank, subbank);
827
828 kfree(parity_event[3]);
829 kfree(parity_event[2]);
830 kfree(parity_event[1]);
831}
832
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200833static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700834{
835 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
836 unsigned long flags;
837
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700838 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700839 return;
840
841 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskycc609d52013-05-28 19:22:29 -0700842 dev_priv->gt_irq_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Ben Widawskye3689192012-05-25 16:56:22 -0700843 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
844 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
845
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100846 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700847}
848
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200849static void snb_gt_irq_handler(struct drm_device *dev,
850 struct drm_i915_private *dev_priv,
851 u32 gt_iir)
852{
853
Ben Widawskycc609d52013-05-28 19:22:29 -0700854 if (gt_iir &
855 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200856 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -0700857 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200858 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -0700859 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200860 notify_ring(dev, &dev_priv->ring[BCS]);
861
Ben Widawskycc609d52013-05-28 19:22:29 -0700862 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
863 GT_BSD_CS_ERROR_INTERRUPT |
864 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200865 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
866 i915_handle_error(dev, false);
867 }
Ben Widawskye3689192012-05-25 16:56:22 -0700868
Ben Widawskycc609d52013-05-28 19:22:29 -0700869 if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
Ben Widawskye3689192012-05-25 16:56:22 -0700870 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200871}
872
Ben Widawskybaf02a12013-05-28 19:22:24 -0700873/* Legacy way of handling PM interrupts */
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100874static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
875 u32 pm_iir)
876{
877 unsigned long flags;
878
879 /*
880 * IIR bits should never already be set because IMR should
881 * prevent an interrupt from being shown in IIR. The warning
882 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200883 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100884 * type is not a problem, it displays a problem in the logic.
885 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200886 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100887 */
888
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200889 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200890 dev_priv->rps.pm_iir |= pm_iir;
891 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100892 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200893 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100894
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200895 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100896}
897
Egbert Eichb543fb02013-04-16 13:36:54 +0200898#define HPD_STORM_DETECT_PERIOD 1000
899#define HPD_STORM_THRESHOLD 5
900
Daniel Vetter10a504d2013-06-27 17:52:12 +0200901static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +0200902 u32 hotplug_trigger,
903 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +0200904{
905 drm_i915_private_t *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +0200906 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +0200907 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +0200908
Daniel Vetter91d131d2013-06-27 17:52:14 +0200909 if (!hotplug_trigger)
910 return;
911
Daniel Vetterb5ea2d52013-06-27 17:52:15 +0200912 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +0200913 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +0200914
Egbert Eichb543fb02013-04-16 13:36:54 +0200915 if (!(hpd[i] & hotplug_trigger) ||
916 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
917 continue;
918
Jani Nikulabc5ead8c2013-05-07 15:10:29 +0300919 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +0200920 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
921 dev_priv->hpd_stats[i].hpd_last_jiffies
922 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
923 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
924 dev_priv->hpd_stats[i].hpd_cnt = 0;
925 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
926 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +0200927 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +0200928 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +0200929 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +0200930 } else {
931 dev_priv->hpd_stats[i].hpd_cnt++;
932 }
933 }
934
Daniel Vetter10a504d2013-06-27 17:52:12 +0200935 if (storm_detected)
936 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +0200937 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +0200938
939 queue_work(dev_priv->wq,
940 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +0200941}
942
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100943static void gmbus_irq_handler(struct drm_device *dev)
944{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100945 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
946
Daniel Vetter28c70f12012-12-01 13:53:45 +0100947 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100948}
949
Daniel Vetterce99c252012-12-01 13:53:47 +0100950static void dp_aux_irq_handler(struct drm_device *dev)
951{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100952 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
953
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100954 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100955}
956
Ben Widawskybaf02a12013-05-28 19:22:24 -0700957/* Unlike gen6_queue_rps_work() from which this function is originally derived,
958 * we must be able to deal with other PM interrupts. This is complicated because
959 * of the way in which we use the masks to defer the RPS work (which for
960 * posterity is necessary because of forcewake).
961 */
962static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv,
963 u32 pm_iir)
964{
965 unsigned long flags;
966
967 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Ben Widawsky48484052013-05-28 19:22:27 -0700968 dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
Ben Widawskybaf02a12013-05-28 19:22:24 -0700969 if (dev_priv->rps.pm_iir) {
970 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
971 /* never want to mask useful interrupts. (also posting read) */
Ben Widawsky48484052013-05-28 19:22:27 -0700972 WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
Ben Widawskybaf02a12013-05-28 19:22:24 -0700973 /* TODO: if queue_work is slow, move it out of the spinlock */
974 queue_work(dev_priv->wq, &dev_priv->rps.work);
975 }
976 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
977
Ben Widawsky12638c52013-05-28 19:22:31 -0700978 if (pm_iir & ~GEN6_PM_RPS_EVENTS) {
979 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
980 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
981
982 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
983 DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
984 i915_handle_error(dev_priv->dev, false);
985 }
986 }
Ben Widawskybaf02a12013-05-28 19:22:24 -0700987}
988
Daniel Vetterff1f5252012-10-02 15:10:55 +0200989static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700990{
991 struct drm_device *dev = (struct drm_device *) arg;
992 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
993 u32 iir, gt_iir, pm_iir;
994 irqreturn_t ret = IRQ_NONE;
995 unsigned long irqflags;
996 int pipe;
997 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700998
999 atomic_inc(&dev_priv->irq_received);
1000
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001001 while (true) {
1002 iir = I915_READ(VLV_IIR);
1003 gt_iir = I915_READ(GTIIR);
1004 pm_iir = I915_READ(GEN6_PMIIR);
1005
1006 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1007 goto out;
1008
1009 ret = IRQ_HANDLED;
1010
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001011 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001012
1013 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1014 for_each_pipe(pipe) {
1015 int reg = PIPESTAT(pipe);
1016 pipe_stats[pipe] = I915_READ(reg);
1017
1018 /*
1019 * Clear the PIPE*STAT regs before the IIR
1020 */
1021 if (pipe_stats[pipe] & 0x8000ffff) {
1022 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1023 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1024 pipe_name(pipe));
1025 I915_WRITE(reg, pipe_stats[pipe]);
1026 }
1027 }
1028 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1029
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001030 for_each_pipe(pipe) {
1031 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1032 drm_handle_vblank(dev, pipe);
1033
1034 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
1035 intel_prepare_page_flip(dev, pipe);
1036 intel_finish_page_flip(dev, pipe);
1037 }
1038 }
1039
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001040 /* Consume port. Then clear IIR or we'll miss events */
1041 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1042 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02001043 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001044
1045 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1046 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001047
1048 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1049
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001050 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1051 I915_READ(PORT_HOTPLUG_STAT);
1052 }
1053
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001054 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1055 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001056
Ben Widawsky48484052013-05-28 19:22:27 -07001057 if (pm_iir & GEN6_PM_RPS_EVENTS)
Chris Wilsonfc6826d2012-04-15 11:56:03 +01001058 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001059
1060 I915_WRITE(GTIIR, gt_iir);
1061 I915_WRITE(GEN6_PMIIR, pm_iir);
1062 I915_WRITE(VLV_IIR, iir);
1063 }
1064
1065out:
1066 return ret;
1067}
1068
Adam Jackson23e81d62012-06-06 15:45:44 -04001069static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001070{
1071 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001072 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001073 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001074
Daniel Vetter91d131d2013-06-27 17:52:14 +02001075 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1076
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001077 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1078 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1079 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001080 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001081 port_name(port));
1082 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001083
Daniel Vetterce99c252012-12-01 13:53:47 +01001084 if (pch_iir & SDE_AUX_MASK)
1085 dp_aux_irq_handler(dev);
1086
Jesse Barnes776ad802011-01-04 15:09:39 -08001087 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001088 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001089
1090 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1091 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1092
1093 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1094 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1095
1096 if (pch_iir & SDE_POISON)
1097 DRM_ERROR("PCH poison interrupt\n");
1098
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001099 if (pch_iir & SDE_FDI_MASK)
1100 for_each_pipe(pipe)
1101 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1102 pipe_name(pipe),
1103 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001104
1105 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1106 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1107
1108 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1109 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1110
Jesse Barnes776ad802011-01-04 15:09:39 -08001111 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001112 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1113 false))
1114 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1115
1116 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1117 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1118 false))
1119 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1120}
1121
1122static void ivb_err_int_handler(struct drm_device *dev)
1123{
1124 struct drm_i915_private *dev_priv = dev->dev_private;
1125 u32 err_int = I915_READ(GEN7_ERR_INT);
1126
Paulo Zanonide032bf2013-04-12 17:57:58 -03001127 if (err_int & ERR_INT_POISON)
1128 DRM_ERROR("Poison interrupt\n");
1129
Paulo Zanoni86642812013-04-12 17:57:57 -03001130 if (err_int & ERR_INT_FIFO_UNDERRUN_A)
1131 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1132 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1133
1134 if (err_int & ERR_INT_FIFO_UNDERRUN_B)
1135 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1136 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1137
1138 if (err_int & ERR_INT_FIFO_UNDERRUN_C)
1139 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
1140 DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
1141
1142 I915_WRITE(GEN7_ERR_INT, err_int);
1143}
1144
1145static void cpt_serr_int_handler(struct drm_device *dev)
1146{
1147 struct drm_i915_private *dev_priv = dev->dev_private;
1148 u32 serr_int = I915_READ(SERR_INT);
1149
Paulo Zanonide032bf2013-04-12 17:57:58 -03001150 if (serr_int & SERR_INT_POISON)
1151 DRM_ERROR("PCH poison interrupt\n");
1152
Paulo Zanoni86642812013-04-12 17:57:57 -03001153 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1154 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1155 false))
1156 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1157
1158 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1159 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1160 false))
1161 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1162
1163 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1164 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1165 false))
1166 DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
1167
1168 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001169}
1170
Adam Jackson23e81d62012-06-06 15:45:44 -04001171static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1172{
1173 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1174 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001175 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001176
Daniel Vetter91d131d2013-06-27 17:52:14 +02001177 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1178
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001179 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1180 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1181 SDE_AUDIO_POWER_SHIFT_CPT);
1182 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1183 port_name(port));
1184 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001185
1186 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001187 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001188
1189 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001190 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001191
1192 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1193 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1194
1195 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1196 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1197
1198 if (pch_iir & SDE_FDI_MASK_CPT)
1199 for_each_pipe(pipe)
1200 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1201 pipe_name(pipe),
1202 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001203
1204 if (pch_iir & SDE_ERROR_CPT)
1205 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001206}
1207
Daniel Vetterff1f5252012-10-02 15:10:55 +02001208static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001209{
1210 struct drm_device *dev = (struct drm_device *) arg;
1211 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskyab5c6082013-04-05 13:12:41 -07001212 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001213 irqreturn_t ret = IRQ_NONE;
1214 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001215
1216 atomic_inc(&dev_priv->irq_received);
1217
Paulo Zanoni86642812013-04-12 17:57:57 -03001218 /* We get interrupts on unclaimed registers, so check for this before we
1219 * do any I915_{READ,WRITE}. */
1220 if (IS_HASWELL(dev) &&
1221 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
1222 DRM_ERROR("Unclaimed register before interrupt\n");
1223 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
1224 }
1225
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001226 /* disable master interrupt before clearing iir */
1227 de_ier = I915_READ(DEIER);
1228 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +01001229
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001230 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1231 * interrupts will will be stored on its back queue, and then we'll be
1232 * able to process them after we restore SDEIER (as soon as we restore
1233 * it, we'll get an interrupt if SDEIIR still has something to process
1234 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001235 if (!HAS_PCH_NOP(dev)) {
1236 sde_ier = I915_READ(SDEIER);
1237 I915_WRITE(SDEIER, 0);
1238 POSTING_READ(SDEIER);
1239 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001240
Paulo Zanoni86642812013-04-12 17:57:57 -03001241 /* On Haswell, also mask ERR_INT because we don't want to risk
1242 * generating "unclaimed register" interrupts from inside the interrupt
1243 * handler. */
Daniel Vetter4bc9d432013-06-27 13:44:58 +02001244 if (IS_HASWELL(dev)) {
1245 spin_lock(&dev_priv->irq_lock);
Paulo Zanoni86642812013-04-12 17:57:57 -03001246 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02001247 spin_unlock(&dev_priv->irq_lock);
1248 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001249
Chris Wilson0e434062012-05-09 21:45:44 +01001250 gt_iir = I915_READ(GTIIR);
1251 if (gt_iir) {
1252 snb_gt_irq_handler(dev, dev_priv, gt_iir);
1253 I915_WRITE(GTIIR, gt_iir);
1254 ret = IRQ_HANDLED;
1255 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001256
1257 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001258 if (de_iir) {
Paulo Zanoni86642812013-04-12 17:57:57 -03001259 if (de_iir & DE_ERR_INT_IVB)
1260 ivb_err_int_handler(dev);
1261
Daniel Vetterce99c252012-12-01 13:53:47 +01001262 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1263 dp_aux_irq_handler(dev);
1264
Chris Wilson0e434062012-05-09 21:45:44 +01001265 if (de_iir & DE_GSE_IVB)
Jani Nikula81a07802013-04-24 22:18:44 +03001266 intel_opregion_asle_intr(dev);
Chris Wilson0e434062012-05-09 21:45:44 +01001267
1268 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +02001269 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
1270 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +01001271 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
1272 intel_prepare_page_flip(dev, i);
1273 intel_finish_page_flip_plane(dev, i);
1274 }
Chris Wilson0e434062012-05-09 21:45:44 +01001275 }
1276
1277 /* check event from PCH */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001278 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
Chris Wilson0e434062012-05-09 21:45:44 +01001279 u32 pch_iir = I915_READ(SDEIIR);
1280
Adam Jackson23e81d62012-06-06 15:45:44 -04001281 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001282
1283 /* clear PCH hotplug event before clear CPU irq */
1284 I915_WRITE(SDEIIR, pch_iir);
1285 }
1286
1287 I915_WRITE(DEIIR, de_iir);
1288 ret = IRQ_HANDLED;
1289 }
1290
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001291 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001292 if (pm_iir) {
Ben Widawskybaf02a12013-05-28 19:22:24 -07001293 if (IS_HASWELL(dev))
1294 hsw_pm_irq_handler(dev_priv, pm_iir);
Ben Widawsky48484052013-05-28 19:22:27 -07001295 else if (pm_iir & GEN6_PM_RPS_EVENTS)
Chris Wilson0e434062012-05-09 21:45:44 +01001296 gen6_queue_rps_work(dev_priv, pm_iir);
1297 I915_WRITE(GEN6_PMIIR, pm_iir);
1298 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001299 }
1300
Daniel Vetter4bc9d432013-06-27 13:44:58 +02001301 if (IS_HASWELL(dev)) {
1302 spin_lock(&dev_priv->irq_lock);
1303 if (ivb_can_enable_err_int(dev))
1304 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
1305 spin_unlock(&dev_priv->irq_lock);
1306 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001307
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001308 I915_WRITE(DEIER, de_ier);
1309 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001310 if (!HAS_PCH_NOP(dev)) {
1311 I915_WRITE(SDEIER, sde_ier);
1312 POSTING_READ(SDEIER);
1313 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001314
1315 return ret;
1316}
1317
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001318static void ilk_gt_irq_handler(struct drm_device *dev,
1319 struct drm_i915_private *dev_priv,
1320 u32 gt_iir)
1321{
Ben Widawskycc609d52013-05-28 19:22:29 -07001322 if (gt_iir &
1323 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001324 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001325 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001326 notify_ring(dev, &dev_priv->ring[VCS]);
1327}
1328
Daniel Vetterff1f5252012-10-02 15:10:55 +02001329static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001330{
Jesse Barnes46979952011-04-07 13:53:55 -07001331 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001332 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1333 int ret = IRQ_NONE;
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001334 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001335
Jesse Barnes46979952011-04-07 13:53:55 -07001336 atomic_inc(&dev_priv->irq_received);
1337
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001338 /* disable master interrupt before clearing iir */
1339 de_ier = I915_READ(DEIER);
1340 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001341 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001342
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001343 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1344 * interrupts will will be stored on its back queue, and then we'll be
1345 * able to process them after we restore SDEIER (as soon as we restore
1346 * it, we'll get an interrupt if SDEIIR still has something to process
1347 * due to its back queue). */
1348 sde_ier = I915_READ(SDEIER);
1349 I915_WRITE(SDEIER, 0);
1350 POSTING_READ(SDEIER);
1351
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001352 de_iir = I915_READ(DEIIR);
1353 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001354 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001355
Daniel Vetteracd15b62012-11-30 11:24:50 +01001356 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +08001357 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001358
Zou Nan haic7c85102010-01-15 10:29:06 +08001359 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001360
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001361 if (IS_GEN5(dev))
1362 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1363 else
1364 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +08001365
Daniel Vetterce99c252012-12-01 13:53:47 +01001366 if (de_iir & DE_AUX_CHANNEL_A)
1367 dp_aux_irq_handler(dev);
1368
Zou Nan haic7c85102010-01-15 10:29:06 +08001369 if (de_iir & DE_GSE)
Jani Nikula81a07802013-04-24 22:18:44 +03001370 intel_opregion_asle_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +08001371
Daniel Vetter74d44442012-10-02 17:54:35 +02001372 if (de_iir & DE_PIPEA_VBLANK)
1373 drm_handle_vblank(dev, 0);
1374
1375 if (de_iir & DE_PIPEB_VBLANK)
1376 drm_handle_vblank(dev, 1);
1377
Paulo Zanonide032bf2013-04-12 17:57:58 -03001378 if (de_iir & DE_POISON)
1379 DRM_ERROR("Poison interrupt\n");
1380
Paulo Zanoni86642812013-04-12 17:57:57 -03001381 if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
1382 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1383 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1384
1385 if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
1386 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1387 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1388
Zhenyu Wangf072d2e2010-02-09 09:46:19 +08001389 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001390 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +01001391 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001392 }
1393
Zhenyu Wangf072d2e2010-02-09 09:46:19 +08001394 if (de_iir & DE_PLANEB_FLIP_DONE) {
1395 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +01001396 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001397 }
Li Pengc062df62010-01-23 00:12:58 +08001398
Zou Nan haic7c85102010-01-15 10:29:06 +08001399 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -08001400 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +01001401 u32 pch_iir = I915_READ(SDEIIR);
1402
Adam Jackson23e81d62012-06-06 15:45:44 -04001403 if (HAS_PCH_CPT(dev))
1404 cpt_irq_handler(dev, pch_iir);
1405 else
1406 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +01001407
1408 /* should clear PCH hotplug event before clear CPU irq */
1409 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -08001410 }
Zou Nan haic7c85102010-01-15 10:29:06 +08001411
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001412 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1413 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001414
Ben Widawsky48484052013-05-28 19:22:27 -07001415 if (IS_GEN6(dev) && pm_iir & GEN6_PM_RPS_EVENTS)
Chris Wilsonfc6826d2012-04-15 11:56:03 +01001416 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001417
Zou Nan haic7c85102010-01-15 10:29:06 +08001418 I915_WRITE(GTIIR, gt_iir);
1419 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -07001420 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +08001421
1422done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001423 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001424 POSTING_READ(DEIER);
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001425 I915_WRITE(SDEIER, sde_ier);
1426 POSTING_READ(SDEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001427
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001428 return ret;
1429}
1430
Jesse Barnes8a905232009-07-11 16:48:03 -04001431/**
1432 * i915_error_work_func - do process context error handling work
1433 * @work: work struct
1434 *
1435 * Fire an error uevent so userspace can see that a hang or error
1436 * was detected.
1437 */
1438static void i915_error_work_func(struct work_struct *work)
1439{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001440 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
1441 work);
1442 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
1443 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04001444 struct drm_device *dev = dev_priv->dev;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001445 struct intel_ring_buffer *ring;
Ben Gamarif316a422009-09-14 17:48:46 -04001446 char *error_event[] = { "ERROR=1", NULL };
1447 char *reset_event[] = { "RESET=1", NULL };
1448 char *reset_done_event[] = { "ERROR=0", NULL };
Daniel Vetterf69061b2012-12-06 09:01:42 +01001449 int i, ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04001450
Ben Gamarif316a422009-09-14 17:48:46 -04001451 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04001452
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001453 /*
1454 * Note that there's only one work item which does gpu resets, so we
1455 * need not worry about concurrent gpu resets potentially incrementing
1456 * error->reset_counter twice. We only need to take care of another
1457 * racing irq/hangcheck declaring the gpu dead for a second time. A
1458 * quick check for that is good enough: schedule_work ensures the
1459 * correct ordering between hang detection and this work item, and since
1460 * the reset in-progress bit is only ever set by code outside of this
1461 * work we don't need to worry about any other races.
1462 */
1463 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01001464 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001465 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
1466 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001467
Daniel Vetterf69061b2012-12-06 09:01:42 +01001468 ret = i915_reset(dev);
1469
1470 if (ret == 0) {
1471 /*
1472 * After all the gem state is reset, increment the reset
1473 * counter and wake up everyone waiting for the reset to
1474 * complete.
1475 *
1476 * Since unlock operations are a one-sided barrier only,
1477 * we need to insert a barrier here to order any seqno
1478 * updates before
1479 * the counter increment.
1480 */
1481 smp_mb__before_atomic_inc();
1482 atomic_inc(&dev_priv->gpu_error.reset_counter);
1483
1484 kobject_uevent_env(&dev->primary->kdev.kobj,
1485 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001486 } else {
1487 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -04001488 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001489
Daniel Vetterf69061b2012-12-06 09:01:42 +01001490 for_each_ring(ring, dev_priv, i)
1491 wake_up_all(&ring->irq_queue);
1492
Ville Syrjälä96a02912013-02-18 19:08:49 +02001493 intel_display_handle_reset(dev);
1494
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001495 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -04001496 }
Jesse Barnes8a905232009-07-11 16:48:03 -04001497}
1498
Daniel Vetter85f9e502012-08-31 21:42:26 +02001499/* NB: please notice the memset */
1500static void i915_get_extra_instdone(struct drm_device *dev,
1501 uint32_t *instdone)
1502{
1503 struct drm_i915_private *dev_priv = dev->dev_private;
1504 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
1505
1506 switch(INTEL_INFO(dev)->gen) {
1507 case 2:
1508 case 3:
1509 instdone[0] = I915_READ(INSTDONE);
1510 break;
1511 case 4:
1512 case 5:
1513 case 6:
1514 instdone[0] = I915_READ(INSTDONE_I965);
1515 instdone[1] = I915_READ(INSTDONE1);
1516 break;
1517 default:
1518 WARN_ONCE(1, "Unsupported platform\n");
1519 case 7:
1520 instdone[0] = I915_READ(GEN7_INSTDONE_1);
1521 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
1522 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
1523 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
1524 break;
1525 }
1526}
1527
Chris Wilson3bd3c932010-08-19 08:19:30 +01001528#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +00001529static struct drm_i915_error_object *
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001530i915_error_object_create_sized(struct drm_i915_private *dev_priv,
1531 struct drm_i915_gem_object *src,
1532 const int num_pages)
Chris Wilson9df30792010-02-18 10:24:56 +00001533{
1534 struct drm_i915_error_object *dst;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001535 int i;
Chris Wilsone56660d2010-08-07 11:01:26 +01001536 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001537
Chris Wilson05394f32010-11-08 19:18:58 +00001538 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +00001539 return NULL;
1540
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001541 dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001542 if (dst == NULL)
1543 return NULL;
1544
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001545 reloc_offset = dst->gtt_offset = i915_gem_obj_ggtt_offset(src);
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001546 for (i = 0; i < num_pages; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -07001547 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +01001548 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -07001549
Chris Wilsone56660d2010-08-07 11:01:26 +01001550 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001551 if (d == NULL)
1552 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +01001553
Andrew Morton788885a2010-05-11 14:07:05 -07001554 local_irq_save(flags);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001555 if (reloc_offset < dev_priv->gtt.mappable_end &&
Daniel Vetter74898d72012-02-15 23:50:22 +01001556 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +01001557 void __iomem *s;
1558
1559 /* Simply ignore tiling or any overlapping fence.
1560 * It's part of the error state, and this hopefully
1561 * captures what the GPU read.
1562 */
1563
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001564 s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson172975aa2011-12-14 13:57:25 +01001565 reloc_offset);
1566 memcpy_fromio(d, s, PAGE_SIZE);
1567 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +00001568 } else if (src->stolen) {
1569 unsigned long offset;
1570
1571 offset = dev_priv->mm.stolen_base;
1572 offset += src->stolen->start;
1573 offset += i << PAGE_SHIFT;
1574
Daniel Vetter1a240d42012-11-29 22:18:51 +01001575 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +01001576 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +01001577 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +01001578 void *s;
1579
Chris Wilson9da3da62012-06-01 15:20:22 +01001580 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +01001581
Chris Wilson9da3da62012-06-01 15:20:22 +01001582 drm_clflush_pages(&page, 1);
1583
1584 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +01001585 memcpy(d, s, PAGE_SIZE);
1586 kunmap_atomic(s);
1587
Chris Wilson9da3da62012-06-01 15:20:22 +01001588 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +01001589 }
Andrew Morton788885a2010-05-11 14:07:05 -07001590 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +01001591
Chris Wilson9da3da62012-06-01 15:20:22 +01001592 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +01001593
1594 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +00001595 }
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001596 dst->page_count = num_pages;
Chris Wilson9df30792010-02-18 10:24:56 +00001597
1598 return dst;
1599
1600unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +01001601 while (i--)
1602 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +00001603 kfree(dst);
1604 return NULL;
1605}
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001606#define i915_error_object_create(dev_priv, src) \
1607 i915_error_object_create_sized((dev_priv), (src), \
1608 (src)->base.size>>PAGE_SHIFT)
Chris Wilson9df30792010-02-18 10:24:56 +00001609
1610static void
1611i915_error_object_free(struct drm_i915_error_object *obj)
1612{
1613 int page;
1614
1615 if (obj == NULL)
1616 return;
1617
1618 for (page = 0; page < obj->page_count; page++)
1619 kfree(obj->pages[page]);
1620
1621 kfree(obj);
1622}
1623
Daniel Vetter742cbee2012-04-27 15:17:39 +02001624void
1625i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001626{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001627 struct drm_i915_error_state *error = container_of(error_ref,
1628 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001629 int i;
1630
Chris Wilson52d39a22012-02-15 11:25:37 +00001631 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1632 i915_error_object_free(error->ring[i].batchbuffer);
1633 i915_error_object_free(error->ring[i].ringbuffer);
Ben Widawsky7ed73da2013-05-25 14:42:54 -07001634 i915_error_object_free(error->ring[i].ctx);
Chris Wilson52d39a22012-02-15 11:25:37 +00001635 kfree(error->ring[i].requests);
1636 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001637
Chris Wilson9df30792010-02-18 10:24:56 +00001638 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001639 kfree(error->overlay);
Ben Widawsky7ed73da2013-05-25 14:42:54 -07001640 kfree(error->display);
Chris Wilson9df30792010-02-18 10:24:56 +00001641 kfree(error);
1642}
Chris Wilson1b502472012-04-24 15:47:30 +01001643static void capture_bo(struct drm_i915_error_buffer *err,
1644 struct drm_i915_gem_object *obj)
1645{
1646 err->size = obj->base.size;
1647 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001648 err->rseqno = obj->last_read_seqno;
1649 err->wseqno = obj->last_write_seqno;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001650 err->gtt_offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1b502472012-04-24 15:47:30 +01001651 err->read_domains = obj->base.read_domains;
1652 err->write_domain = obj->base.write_domain;
1653 err->fence_reg = obj->fence_reg;
1654 err->pinned = 0;
1655 if (obj->pin_count > 0)
1656 err->pinned = 1;
1657 if (obj->user_pin_count > 0)
1658 err->pinned = -1;
1659 err->tiling = obj->tiling_mode;
1660 err->dirty = obj->dirty;
1661 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1662 err->ring = obj->ring ? obj->ring->id : -1;
1663 err->cache_level = obj->cache_level;
1664}
Chris Wilson9df30792010-02-18 10:24:56 +00001665
Chris Wilson1b502472012-04-24 15:47:30 +01001666static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1667 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001668{
1669 struct drm_i915_gem_object *obj;
1670 int i = 0;
1671
1672 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001673 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001674 if (++i == count)
1675 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001676 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001677
Chris Wilson1b502472012-04-24 15:47:30 +01001678 return i;
1679}
1680
1681static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1682 int count, struct list_head *head)
1683{
1684 struct drm_i915_gem_object *obj;
1685 int i = 0;
1686
Ben Widawsky35c20a62013-05-31 11:28:48 -07001687 list_for_each_entry(obj, head, global_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001688 if (obj->pin_count == 0)
1689 continue;
1690
1691 capture_bo(err++, obj);
1692 if (++i == count)
1693 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001694 }
1695
1696 return i;
1697}
1698
Chris Wilson748ebc62010-10-24 10:28:47 +01001699static void i915_gem_record_fences(struct drm_device *dev,
1700 struct drm_i915_error_state *error)
1701{
1702 struct drm_i915_private *dev_priv = dev->dev_private;
1703 int i;
1704
1705 /* Fences */
1706 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001707 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001708 case 6:
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03001709 for (i = 0; i < dev_priv->num_fence_regs; i++)
Chris Wilson748ebc62010-10-24 10:28:47 +01001710 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1711 break;
1712 case 5:
1713 case 4:
1714 for (i = 0; i < 16; i++)
1715 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1716 break;
1717 case 3:
1718 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1719 for (i = 0; i < 8; i++)
1720 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1721 case 2:
1722 for (i = 0; i < 8; i++)
1723 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1724 break;
1725
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08001726 default:
1727 BUG();
Chris Wilson748ebc62010-10-24 10:28:47 +01001728 }
1729}
1730
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001731static struct drm_i915_error_object *
1732i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1733 struct intel_ring_buffer *ring)
1734{
1735 struct drm_i915_gem_object *obj;
1736 u32 seqno;
1737
1738 if (!ring->get_seqno)
1739 return NULL;
1740
Daniel Vetterb45305f2012-12-17 16:21:27 +01001741 if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1742 u32 acthd = I915_READ(ACTHD);
1743
1744 if (WARN_ON(ring->id != RCS))
1745 return NULL;
1746
1747 obj = ring->private;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001748 if (acthd >= i915_gem_obj_ggtt_offset(obj) &&
1749 acthd < i915_gem_obj_ggtt_offset(obj) + obj->base.size)
Daniel Vetterb45305f2012-12-17 16:21:27 +01001750 return i915_error_object_create(dev_priv, obj);
1751 }
1752
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001753 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001754 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1755 if (obj->ring != ring)
1756 continue;
1757
Chris Wilson0201f1e2012-07-20 12:41:01 +01001758 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001759 continue;
1760
1761 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1762 continue;
1763
1764 /* We need to copy these to an anonymous buffer as the simplest
1765 * method to avoid being overwritten by userspace.
1766 */
1767 return i915_error_object_create(dev_priv, obj);
1768 }
1769
1770 return NULL;
1771}
1772
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001773static void i915_record_ring_state(struct drm_device *dev,
1774 struct drm_i915_error_state *error,
1775 struct intel_ring_buffer *ring)
1776{
1777 struct drm_i915_private *dev_priv = dev->dev_private;
1778
Daniel Vetter33f3f512011-12-14 13:57:39 +01001779 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001780 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001781 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001782 error->semaphore_mboxes[ring->id][0]
1783 = I915_READ(RING_SYNC_0(ring->mmio_base));
1784 error->semaphore_mboxes[ring->id][1]
1785 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001786 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1787 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001788 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001789
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001790 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001791 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001792 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1793 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1794 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001795 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001796 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001797 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001798 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001799 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001800 error->ipeir[ring->id] = I915_READ(IPEIR);
1801 error->ipehr[ring->id] = I915_READ(IPEHR);
1802 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001803 }
1804
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001805 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001806 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001807 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001808 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001809 error->head[ring->id] = I915_READ_HEAD(ring);
1810 error->tail[ring->id] = I915_READ_TAIL(ring);
Chris Wilson0f3b6842013-01-15 12:05:55 +00001811 error->ctl[ring->id] = I915_READ_CTL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001812
1813 error->cpu_ring_head[ring->id] = ring->head;
1814 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001815}
1816
Ben Widawsky8c123e52013-03-04 17:00:29 -08001817
1818static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
1819 struct drm_i915_error_state *error,
1820 struct drm_i915_error_ring *ering)
1821{
1822 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1823 struct drm_i915_gem_object *obj;
1824
1825 /* Currently render ring is the only HW context user */
1826 if (ring->id != RCS || !error->ccid)
1827 return;
1828
Ben Widawsky35c20a62013-05-31 11:28:48 -07001829 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001830 if ((error->ccid & PAGE_MASK) == i915_gem_obj_ggtt_offset(obj)) {
Ben Widawsky8c123e52013-03-04 17:00:29 -08001831 ering->ctx = i915_error_object_create_sized(dev_priv,
1832 obj, 1);
Damien Lespiau3ef8fb52013-06-24 14:54:50 +01001833 break;
Ben Widawsky8c123e52013-03-04 17:00:29 -08001834 }
1835 }
1836}
1837
Chris Wilson52d39a22012-02-15 11:25:37 +00001838static void i915_gem_record_rings(struct drm_device *dev,
1839 struct drm_i915_error_state *error)
1840{
1841 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001842 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001843 struct drm_i915_gem_request *request;
1844 int i, count;
1845
Chris Wilsonb4519512012-05-11 14:29:30 +01001846 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001847 i915_record_ring_state(dev, error, ring);
1848
1849 error->ring[i].batchbuffer =
1850 i915_error_first_batchbuffer(dev_priv, ring);
1851
1852 error->ring[i].ringbuffer =
1853 i915_error_object_create(dev_priv, ring->obj);
1854
Ben Widawsky8c123e52013-03-04 17:00:29 -08001855
1856 i915_gem_record_active_context(ring, error, &error->ring[i]);
1857
Chris Wilson52d39a22012-02-15 11:25:37 +00001858 count = 0;
1859 list_for_each_entry(request, &ring->request_list, list)
1860 count++;
1861
1862 error->ring[i].num_requests = count;
1863 error->ring[i].requests =
1864 kmalloc(count*sizeof(struct drm_i915_error_request),
1865 GFP_ATOMIC);
1866 if (error->ring[i].requests == NULL) {
1867 error->ring[i].num_requests = 0;
1868 continue;
1869 }
1870
1871 count = 0;
1872 list_for_each_entry(request, &ring->request_list, list) {
1873 struct drm_i915_error_request *erq;
1874
1875 erq = &error->ring[i].requests[count++];
1876 erq->seqno = request->seqno;
1877 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001878 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001879 }
1880 }
1881}
1882
Ben Widawsky26b7c222013-06-27 16:30:03 -07001883static void i915_gem_capture_buffers(struct drm_i915_private *dev_priv,
1884 struct drm_i915_error_state *error)
1885{
1886 struct drm_i915_gem_object *obj;
1887 int i;
1888
1889 i = 0;
1890 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1891 i++;
1892 error->active_bo_count = i;
1893 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1894 if (obj->pin_count)
1895 i++;
1896 error->pinned_bo_count = i - error->active_bo_count;
1897
1898 if (i) {
1899 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
1900 GFP_ATOMIC);
1901 if (error->active_bo)
1902 error->pinned_bo =
1903 error->active_bo + error->active_bo_count;
1904 }
1905
1906 if (error->active_bo)
1907 error->active_bo_count =
1908 capture_active_bo(error->active_bo,
1909 error->active_bo_count,
1910 &dev_priv->mm.active_list);
1911
1912 if (error->pinned_bo)
1913 error->pinned_bo_count =
1914 capture_pinned_bo(error->pinned_bo,
1915 error->pinned_bo_count,
1916 &dev_priv->mm.bound_list);
1917}
1918
Jesse Barnes8a905232009-07-11 16:48:03 -04001919/**
1920 * i915_capture_error_state - capture an error record for later analysis
1921 * @dev: drm device
1922 *
1923 * Should be called when an error is detected (either a hang or an error
1924 * interrupt) to capture error state from the time of the error. Fills
1925 * out a structure which becomes available in debugfs for user level tools
1926 * to pick up.
1927 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001928static void i915_capture_error_state(struct drm_device *dev)
1929{
1930 struct drm_i915_private *dev_priv = dev->dev_private;
1931 struct drm_i915_error_state *error;
1932 unsigned long flags;
Ben Widawsky26b7c222013-06-27 16:30:03 -07001933 int pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001934
Daniel Vetter99584db2012-11-14 17:14:04 +01001935 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1936 error = dev_priv->gpu_error.first_error;
1937 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001938 if (error)
1939 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001940
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001941 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001942 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001943 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001944 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1945 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001946 }
1947
Paulo Zanoni5d83d292013-03-06 20:03:22 -03001948 DRM_INFO("capturing error event; look for more information in "
Mika Kuoppalaef86ddc2013-06-06 17:38:54 +03001949 "/sys/class/drm/card%d/error\n", dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001950
Daniel Vetter742cbee2012-04-27 15:17:39 +02001951 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001952 error->eir = I915_READ(EIR);
1953 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawsky211816e2013-02-24 18:10:01 -08001954 if (HAS_HW_CONTEXTS(dev))
1955 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001956
1957 if (HAS_PCH_SPLIT(dev))
1958 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1959 else if (IS_VALLEYVIEW(dev))
1960 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1961 else if (IS_GEN2(dev))
1962 error->ier = I915_READ16(IER);
1963 else
1964 error->ier = I915_READ(IER);
1965
Chris Wilson0f3b6842013-01-15 12:05:55 +00001966 if (INTEL_INFO(dev)->gen >= 6)
1967 error->derrmr = I915_READ(DERRMR);
1968
1969 if (IS_VALLEYVIEW(dev))
1970 error->forcewake = I915_READ(FORCEWAKE_VLV);
1971 else if (INTEL_INFO(dev)->gen >= 7)
1972 error->forcewake = I915_READ(FORCEWAKE_MT);
1973 else if (INTEL_INFO(dev)->gen == 6)
1974 error->forcewake = I915_READ(FORCEWAKE);
1975
Paulo Zanoni4f3308b2013-03-22 14:24:16 -03001976 if (!HAS_PCH_SPLIT(dev))
1977 for_each_pipe(pipe)
1978 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001979
Daniel Vetter33f3f512011-12-14 13:57:39 +01001980 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001981 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001982 error->done_reg = I915_READ(DONE_REG);
1983 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001984
Ben Widawsky71e172e2012-08-20 16:15:13 -07001985 if (INTEL_INFO(dev)->gen == 7)
1986 error->err_int = I915_READ(GEN7_ERR_INT);
1987
Ben Widawsky050ee912012-08-22 11:32:15 -07001988 i915_get_extra_instdone(dev, error->extra_instdone);
1989
Ben Widawsky26b7c222013-06-27 16:30:03 -07001990 i915_gem_capture_buffers(dev_priv, error);
Chris Wilson748ebc62010-10-24 10:28:47 +01001991 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001992 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001993
Jesse Barnes8a905232009-07-11 16:48:03 -04001994 do_gettimeofday(&error->time);
1995
Chris Wilson6ef3d422010-08-04 20:26:07 +01001996 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001997 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001998
Daniel Vetter99584db2012-11-14 17:14:04 +01001999 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
2000 if (dev_priv->gpu_error.first_error == NULL) {
2001 dev_priv->gpu_error.first_error = error;
Chris Wilson9df30792010-02-18 10:24:56 +00002002 error = NULL;
2003 }
Daniel Vetter99584db2012-11-14 17:14:04 +01002004 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00002005
2006 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02002007 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00002008}
2009
2010void i915_destroy_error_state(struct drm_device *dev)
2011{
2012 struct drm_i915_private *dev_priv = dev->dev_private;
2013 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08002014 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00002015
Daniel Vetter99584db2012-11-14 17:14:04 +01002016 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
2017 error = dev_priv->gpu_error.first_error;
2018 dev_priv->gpu_error.first_error = NULL;
2019 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00002020
2021 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02002022 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07002023}
Chris Wilson3bd3c932010-08-19 08:19:30 +01002024#else
2025#define i915_capture_error_state(x)
2026#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07002027
Chris Wilson35aed2e2010-05-27 13:18:12 +01002028static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002029{
2030 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002031 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002032 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002033 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002034
Chris Wilson35aed2e2010-05-27 13:18:12 +01002035 if (!eir)
2036 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002037
Joe Perchesa70491c2012-03-18 13:00:11 -07002038 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002039
Ben Widawskybd9854f2012-08-23 15:18:09 -07002040 i915_get_extra_instdone(dev, instdone);
2041
Jesse Barnes8a905232009-07-11 16:48:03 -04002042 if (IS_G4X(dev)) {
2043 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2044 u32 ipeir = I915_READ(IPEIR_I965);
2045
Joe Perchesa70491c2012-03-18 13:00:11 -07002046 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2047 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002048 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2049 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002050 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002051 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002052 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002053 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002054 }
2055 if (eir & GM45_ERROR_PAGE_TABLE) {
2056 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002057 pr_err("page table error\n");
2058 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002059 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002060 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002061 }
2062 }
2063
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002064 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002065 if (eir & I915_ERROR_PAGE_TABLE) {
2066 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002067 pr_err("page table error\n");
2068 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002069 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002070 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002071 }
2072 }
2073
2074 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002075 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002076 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002077 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002078 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002079 /* pipestat has already been acked */
2080 }
2081 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002082 pr_err("instruction error\n");
2083 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002084 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2085 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002086 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002087 u32 ipeir = I915_READ(IPEIR);
2088
Joe Perchesa70491c2012-03-18 13:00:11 -07002089 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2090 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002091 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002092 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002093 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002094 } else {
2095 u32 ipeir = I915_READ(IPEIR_I965);
2096
Joe Perchesa70491c2012-03-18 13:00:11 -07002097 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2098 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002099 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002100 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002101 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002102 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002103 }
2104 }
2105
2106 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002107 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002108 eir = I915_READ(EIR);
2109 if (eir) {
2110 /*
2111 * some errors might have become stuck,
2112 * mask them.
2113 */
2114 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2115 I915_WRITE(EMR, I915_READ(EMR) | eir);
2116 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2117 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002118}
2119
2120/**
2121 * i915_handle_error - handle an error interrupt
2122 * @dev: drm device
2123 *
2124 * Do some basic checking of regsiter state at error interrupt time and
2125 * dump it to the syslog. Also call i915_capture_error_state() to make
2126 * sure we get a record and make it available in debugfs. Fire a uevent
2127 * so userspace knows something bad happened (should trigger collection
2128 * of a ring dump etc.).
2129 */
Chris Wilson527f9e92010-11-11 01:16:58 +00002130void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002131{
2132 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002133 struct intel_ring_buffer *ring;
2134 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01002135
2136 i915_capture_error_state(dev);
2137 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002138
Ben Gamariba1234d2009-09-14 17:48:47 -04002139 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002140 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2141 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002142
Ben Gamari11ed50e2009-09-14 17:48:45 -04002143 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002144 * Wakeup waiting processes so that the reset work item
2145 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002146 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002147 for_each_ring(ring, dev_priv, i)
2148 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002149 }
2150
Daniel Vetter99584db2012-11-14 17:14:04 +01002151 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002152}
2153
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002154static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002155{
2156 drm_i915_private_t *dev_priv = dev->dev_private;
2157 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002159 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002160 struct intel_unpin_work *work;
2161 unsigned long flags;
2162 bool stall_detected;
2163
2164 /* Ignore early vblank irqs */
2165 if (intel_crtc == NULL)
2166 return;
2167
2168 spin_lock_irqsave(&dev->event_lock, flags);
2169 work = intel_crtc->unpin_work;
2170
Chris Wilsone7d841c2012-12-03 11:36:30 +00002171 if (work == NULL ||
2172 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2173 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002174 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2175 spin_unlock_irqrestore(&dev->event_lock, flags);
2176 return;
2177 }
2178
2179 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002180 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002181 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002182 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002183 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002184 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002185 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002186 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002187 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002188 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002189 crtc->x * crtc->fb->bits_per_pixel/8);
2190 }
2191
2192 spin_unlock_irqrestore(&dev->event_lock, flags);
2193
2194 if (stall_detected) {
2195 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2196 intel_prepare_page_flip(dev, intel_crtc->plane);
2197 }
2198}
2199
Keith Packard42f52ef2008-10-18 19:39:29 -07002200/* Called from drm generic code, passed 'crtc' which
2201 * we use as a pipe index
2202 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002203static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002204{
2205 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002206 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002207
Chris Wilson5eddb702010-09-11 13:48:45 +01002208 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002209 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002210
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002211 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002212 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002213 i915_enable_pipestat(dev_priv, pipe,
2214 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07002215 else
Keith Packard7c463582008-11-04 02:03:27 -08002216 i915_enable_pipestat(dev_priv, pipe,
2217 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002218
2219 /* maintain vblank delivery even in deep C-states */
2220 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002221 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002222 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002223
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002224 return 0;
2225}
2226
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002227static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002228{
2229 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2230 unsigned long irqflags;
2231
2232 if (!i915_pipe_enabled(dev, pipe))
2233 return -EINVAL;
2234
2235 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2236 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04002237 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002238 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2239
2240 return 0;
2241}
2242
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002243static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002244{
2245 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2246 unsigned long irqflags;
2247
2248 if (!i915_pipe_enabled(dev, pipe))
2249 return -EINVAL;
2250
2251 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01002252 ironlake_enable_display_irq(dev_priv,
2253 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002254 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2255
2256 return 0;
2257}
2258
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002259static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2260{
2261 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2262 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002263 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002264
2265 if (!i915_pipe_enabled(dev, pipe))
2266 return -EINVAL;
2267
2268 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002269 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002270 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002271 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002272 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002273 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002274 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002275 i915_enable_pipestat(dev_priv, pipe,
2276 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002277 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2278
2279 return 0;
2280}
2281
Keith Packard42f52ef2008-10-18 19:39:29 -07002282/* Called from drm generic code, passed 'crtc' which
2283 * we use as a pipe index
2284 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002285static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002286{
2287 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002288 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002289
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002290 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002291 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002292 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002293
Jesse Barnesf796cf82011-04-07 13:58:17 -07002294 i915_disable_pipestat(dev_priv, pipe,
2295 PIPE_VBLANK_INTERRUPT_ENABLE |
2296 PIPE_START_VBLANK_INTERRUPT_ENABLE);
2297 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2298}
2299
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002300static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002301{
2302 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2303 unsigned long irqflags;
2304
2305 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2306 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04002307 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002308 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002309}
2310
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002311static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002312{
2313 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2314 unsigned long irqflags;
2315
2316 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01002317 ironlake_disable_display_irq(dev_priv,
2318 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002319 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2320}
2321
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002322static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2323{
2324 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2325 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002326 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002327
2328 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002329 i915_disable_pipestat(dev_priv, pipe,
2330 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002331 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002332 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002333 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002334 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002335 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002336 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002337 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2338}
2339
Chris Wilson893eead2010-10-27 14:44:35 +01002340static u32
2341ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002342{
Chris Wilson893eead2010-10-27 14:44:35 +01002343 return list_entry(ring->request_list.prev,
2344 struct drm_i915_gem_request, list)->seqno;
2345}
2346
Chris Wilson9107e9d2013-06-10 11:20:20 +01002347static bool
2348ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002349{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002350 return (list_empty(&ring->request_list) ||
2351 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002352}
2353
Chris Wilson6274f212013-06-10 11:20:21 +01002354static struct intel_ring_buffer *
2355semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002356{
2357 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6274f212013-06-10 11:20:21 +01002358 u32 cmd, ipehr, acthd, acthd_min;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002359
2360 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2361 if ((ipehr & ~(0x3 << 16)) !=
2362 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
Chris Wilson6274f212013-06-10 11:20:21 +01002363 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002364
2365 /* ACTHD is likely pointing to the dword after the actual command,
2366 * so scan backwards until we find the MBOX.
2367 */
Chris Wilson6274f212013-06-10 11:20:21 +01002368 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002369 acthd_min = max((int)acthd - 3 * 4, 0);
2370 do {
2371 cmd = ioread32(ring->virtual_start + acthd);
2372 if (cmd == ipehr)
2373 break;
2374
2375 acthd -= 4;
2376 if (acthd < acthd_min)
Chris Wilson6274f212013-06-10 11:20:21 +01002377 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002378 } while (1);
2379
Chris Wilson6274f212013-06-10 11:20:21 +01002380 *seqno = ioread32(ring->virtual_start+acthd+4)+1;
2381 return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
Chris Wilsona24a11e2013-03-14 17:52:05 +02002382}
2383
Chris Wilson6274f212013-06-10 11:20:21 +01002384static int semaphore_passed(struct intel_ring_buffer *ring)
2385{
2386 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2387 struct intel_ring_buffer *signaller;
2388 u32 seqno, ctl;
2389
2390 ring->hangcheck.deadlock = true;
2391
2392 signaller = semaphore_waits_for(ring, &seqno);
2393 if (signaller == NULL || signaller->hangcheck.deadlock)
2394 return -1;
2395
2396 /* cursory check for an unkickable deadlock */
2397 ctl = I915_READ_CTL(signaller);
2398 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2399 return -1;
2400
2401 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2402}
2403
2404static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2405{
2406 struct intel_ring_buffer *ring;
2407 int i;
2408
2409 for_each_ring(ring, dev_priv, i)
2410 ring->hangcheck.deadlock = false;
2411}
2412
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002413static enum intel_ring_hangcheck_action
2414ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002415{
2416 struct drm_device *dev = ring->dev;
2417 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002418 u32 tmp;
2419
Chris Wilson6274f212013-06-10 11:20:21 +01002420 if (ring->hangcheck.acthd != acthd)
2421 return active;
2422
Chris Wilson9107e9d2013-06-10 11:20:20 +01002423 if (IS_GEN2(dev))
Chris Wilson6274f212013-06-10 11:20:21 +01002424 return hung;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002425
2426 /* Is the chip hanging on a WAIT_FOR_EVENT?
2427 * If so we can simply poke the RB_WAIT bit
2428 * and break the hang. This should work on
2429 * all but the second generation chipsets.
2430 */
2431 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002432 if (tmp & RING_WAIT) {
2433 DRM_ERROR("Kicking stuck wait on %s\n",
2434 ring->name);
2435 I915_WRITE_CTL(ring, tmp);
Chris Wilson6274f212013-06-10 11:20:21 +01002436 return kick;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002437 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002438
Chris Wilson6274f212013-06-10 11:20:21 +01002439 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2440 switch (semaphore_passed(ring)) {
2441 default:
2442 return hung;
2443 case 1:
2444 DRM_ERROR("Kicking stuck semaphore on %s\n",
2445 ring->name);
2446 I915_WRITE_CTL(ring, tmp);
2447 return kick;
2448 case 0:
2449 return wait;
2450 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002451 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002452
Chris Wilson6274f212013-06-10 11:20:21 +01002453 return hung;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002454}
2455
Ben Gamarif65d9422009-09-14 17:48:44 -04002456/**
2457 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002458 * batchbuffers in a long time. We keep track per ring seqno progress and
2459 * if there are no progress, hangcheck score for that ring is increased.
2460 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2461 * we kick the ring. If we see no progress on three subsequent calls
2462 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002463 */
2464void i915_hangcheck_elapsed(unsigned long data)
2465{
2466 struct drm_device *dev = (struct drm_device *)data;
2467 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002468 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002469 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002470 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002471 bool stuck[I915_NUM_RINGS] = { 0 };
2472#define BUSY 1
2473#define KICK 5
2474#define HUNG 20
2475#define FIRE 30
Chris Wilson893eead2010-10-27 14:44:35 +01002476
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002477 if (!i915_enable_hangcheck)
2478 return;
2479
Chris Wilsonb4519512012-05-11 14:29:30 +01002480 for_each_ring(ring, dev_priv, i) {
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002481 u32 seqno, acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002482 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002483
Chris Wilson6274f212013-06-10 11:20:21 +01002484 semaphore_clear_deadlocks(dev_priv);
2485
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002486 seqno = ring->get_seqno(ring, false);
2487 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002488
Chris Wilson9107e9d2013-06-10 11:20:20 +01002489 if (ring->hangcheck.seqno == seqno) {
2490 if (ring_idle(ring, seqno)) {
2491 if (waitqueue_active(&ring->irq_queue)) {
2492 /* Issue a wake-up to catch stuck h/w. */
2493 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2494 ring->name);
2495 wake_up_all(&ring->irq_queue);
2496 ring->hangcheck.score += HUNG;
2497 } else
2498 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002499 } else {
Chris Wilson9107e9d2013-06-10 11:20:20 +01002500 int score;
2501
Chris Wilson6274f212013-06-10 11:20:21 +01002502 /* We always increment the hangcheck score
2503 * if the ring is busy and still processing
2504 * the same request, so that no single request
2505 * can run indefinitely (such as a chain of
2506 * batches). The only time we do not increment
2507 * the hangcheck score on this ring, if this
2508 * ring is in a legitimate wait for another
2509 * ring. In that case the waiting ring is a
2510 * victim and we want to be sure we catch the
2511 * right culprit. Then every time we do kick
2512 * the ring, add a small increment to the
2513 * score so that we can catch a batch that is
2514 * being repeatedly kicked and so responsible
2515 * for stalling the machine.
2516 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002517 ring->hangcheck.action = ring_stuck(ring,
2518 acthd);
2519
2520 switch (ring->hangcheck.action) {
Chris Wilson6274f212013-06-10 11:20:21 +01002521 case wait:
2522 score = 0;
2523 break;
2524 case active:
Chris Wilson9107e9d2013-06-10 11:20:20 +01002525 score = BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002526 break;
2527 case kick:
2528 score = KICK;
2529 break;
2530 case hung:
2531 score = HUNG;
2532 stuck[i] = true;
2533 break;
2534 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002535 ring->hangcheck.score += score;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002536 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002537 } else {
2538 /* Gradually reduce the count so that we catch DoS
2539 * attempts across multiple batches.
2540 */
2541 if (ring->hangcheck.score > 0)
2542 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002543 }
2544
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002545 ring->hangcheck.seqno = seqno;
2546 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002547 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002548 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002549
Mika Kuoppala92cab732013-05-24 17:16:07 +03002550 for_each_ring(ring, dev_priv, i) {
Chris Wilson9107e9d2013-06-10 11:20:20 +01002551 if (ring->hangcheck.score > FIRE) {
Ben Widawskyacd78c12013-06-13 21:33:33 -07002552 DRM_ERROR("%s on %s\n",
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002553 stuck[i] ? "stuck" : "no progress",
Chris Wilsona43adf02013-06-10 11:20:22 +01002554 ring->name);
2555 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002556 }
2557 }
2558
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002559 if (rings_hung)
2560 return i915_handle_error(dev, true);
Ben Gamarif65d9422009-09-14 17:48:44 -04002561
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002562 if (busy_count)
2563 /* Reset timer case chip hangs without another request
2564 * being added */
2565 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2566 round_jiffies_up(jiffies +
2567 DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002568}
2569
Paulo Zanoni91738a92013-06-05 14:21:51 -03002570static void ibx_irq_preinstall(struct drm_device *dev)
2571{
2572 struct drm_i915_private *dev_priv = dev->dev_private;
2573
2574 if (HAS_PCH_NOP(dev))
2575 return;
2576
2577 /* south display irq */
2578 I915_WRITE(SDEIMR, 0xffffffff);
2579 /*
2580 * SDEIER is also touched by the interrupt handler to work around missed
2581 * PCH interrupts. Hence we can't update it after the interrupt handler
2582 * is enabled - instead we unconditionally enable all PCH interrupt
2583 * sources here, but then only unmask them as needed with SDEIMR.
2584 */
2585 I915_WRITE(SDEIER, 0xffffffff);
2586 POSTING_READ(SDEIER);
2587}
2588
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589/* drm_dma.h hooks
2590*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002591static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002592{
2593 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2594
Jesse Barnes46979952011-04-07 13:53:55 -07002595 atomic_set(&dev_priv->irq_received, 0);
2596
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002597 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002598
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002599 /* XXX hotplug from PCH */
2600
2601 I915_WRITE(DEIMR, 0xffffffff);
2602 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002603 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002604
2605 /* and GT */
2606 I915_WRITE(GTIMR, 0xffffffff);
2607 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002608 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002609
Paulo Zanoni91738a92013-06-05 14:21:51 -03002610 ibx_irq_preinstall(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002611}
2612
2613static void ivybridge_irq_preinstall(struct drm_device *dev)
2614{
2615 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2616
2617 atomic_set(&dev_priv->irq_received, 0);
2618
2619 I915_WRITE(HWSTAM, 0xeffe);
2620
2621 /* XXX hotplug from PCH */
2622
2623 I915_WRITE(DEIMR, 0xffffffff);
2624 I915_WRITE(DEIER, 0x0);
2625 POSTING_READ(DEIER);
2626
2627 /* and GT */
2628 I915_WRITE(GTIMR, 0xffffffff);
2629 I915_WRITE(GTIER, 0x0);
2630 POSTING_READ(GTIER);
2631
Ben Widawskyeda63ff2013-05-28 19:22:26 -07002632 /* Power management */
2633 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2634 I915_WRITE(GEN6_PMIER, 0x0);
2635 POSTING_READ(GEN6_PMIER);
2636
Paulo Zanoni91738a92013-06-05 14:21:51 -03002637 ibx_irq_preinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002638}
2639
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002640static void valleyview_irq_preinstall(struct drm_device *dev)
2641{
2642 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2643 int pipe;
2644
2645 atomic_set(&dev_priv->irq_received, 0);
2646
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002647 /* VLV magic */
2648 I915_WRITE(VLV_IMR, 0);
2649 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2650 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2651 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2652
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002653 /* and GT */
2654 I915_WRITE(GTIIR, I915_READ(GTIIR));
2655 I915_WRITE(GTIIR, I915_READ(GTIIR));
2656 I915_WRITE(GTIMR, 0xffffffff);
2657 I915_WRITE(GTIER, 0x0);
2658 POSTING_READ(GTIER);
2659
2660 I915_WRITE(DPINVGTT, 0xff);
2661
2662 I915_WRITE(PORT_HOTPLUG_EN, 0);
2663 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2664 for_each_pipe(pipe)
2665 I915_WRITE(PIPESTAT(pipe), 0xffff);
2666 I915_WRITE(VLV_IIR, 0xffffffff);
2667 I915_WRITE(VLV_IMR, 0xffffffff);
2668 I915_WRITE(VLV_IER, 0x0);
2669 POSTING_READ(VLV_IER);
2670}
2671
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002672static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002673{
2674 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002675 struct drm_mode_config *mode_config = &dev->mode_config;
2676 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02002677 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07002678
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002679 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002680 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002681 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002682 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002683 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002684 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002685 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002686 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002687 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002688 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002689 }
2690
Daniel Vetterfee884e2013-07-04 23:35:21 +02002691 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002692
2693 /*
2694 * Enable digital hotplug on the PCH, and configure the DP short pulse
2695 * duration to 2ms (which is the minimum in the Display Port spec)
2696 *
2697 * This register is the same on all known PCH chips.
2698 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002699 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2700 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2701 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2702 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2703 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2704 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2705}
2706
Paulo Zanonid46da432013-02-08 17:35:15 -02002707static void ibx_irq_postinstall(struct drm_device *dev)
2708{
2709 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002710 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002711
Daniel Vetter692a04c2013-05-29 21:43:05 +02002712 if (HAS_PCH_NOP(dev))
2713 return;
2714
Paulo Zanoni86642812013-04-12 17:57:57 -03002715 if (HAS_PCH_IBX(dev)) {
2716 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002717 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
Paulo Zanoni86642812013-04-12 17:57:57 -03002718 } else {
2719 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2720
2721 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2722 }
Ben Widawskyab5c6082013-04-05 13:12:41 -07002723
Paulo Zanonid46da432013-02-08 17:35:15 -02002724 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2725 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002726}
2727
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002728static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002729{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002730 unsigned long irqflags;
2731
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002732 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2733 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08002734 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01002735 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Paulo Zanoni86642812013-04-12 17:57:57 -03002736 DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002737 DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
Ben Widawskycc609d52013-05-28 19:22:29 -07002738 u32 gt_irqs;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002739
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002740 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002741
2742 /* should always can generate irq */
2743 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002744 I915_WRITE(DEIMR, dev_priv->irq_mask);
Daniel Vetter6005ce42013-06-27 13:44:59 +02002745 I915_WRITE(DEIER, display_mask |
2746 DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002747 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002748
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002749 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002750
2751 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002752 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002753
Ben Widawskycc609d52013-05-28 19:22:29 -07002754 gt_irqs = GT_RENDER_USER_INTERRUPT;
2755
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002756 if (IS_GEN6(dev))
Ben Widawskycc609d52013-05-28 19:22:29 -07002757 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002758 else
Ben Widawskycc609d52013-05-28 19:22:29 -07002759 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2760 ILK_BSD_USER_INTERRUPT;
2761
2762 I915_WRITE(GTIER, gt_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002763 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002764
Paulo Zanonid46da432013-02-08 17:35:15 -02002765 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002766
Jesse Barnesf97108d2010-01-29 11:27:07 -08002767 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02002768 /* Enable PCU event interrupts
2769 *
2770 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002771 * setup is guaranteed to run in single-threaded context. But we
2772 * need it to make the assert_spin_locked happy. */
2773 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002774 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02002775 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08002776 }
2777
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002778 return 0;
2779}
2780
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002781static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002782{
2783 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2784 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01002785 u32 display_mask =
2786 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2787 DE_PLANEC_FLIP_DONE_IVB |
2788 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01002789 DE_PLANEA_FLIP_DONE_IVB |
Paulo Zanoni86642812013-04-12 17:57:57 -03002790 DE_AUX_CHANNEL_A_IVB |
2791 DE_ERR_INT_IVB;
Ben Widawsky12638c52013-05-28 19:22:31 -07002792 u32 pm_irqs = GEN6_PM_RPS_EVENTS;
Ben Widawskycc609d52013-05-28 19:22:29 -07002793 u32 gt_irqs;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002794
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002795 dev_priv->irq_mask = ~display_mask;
2796
2797 /* should always can generate irq */
Paulo Zanoni86642812013-04-12 17:57:57 -03002798 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002799 I915_WRITE(DEIIR, I915_READ(DEIIR));
2800 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01002801 I915_WRITE(DEIER,
2802 display_mask |
2803 DE_PIPEC_VBLANK_IVB |
2804 DE_PIPEB_VBLANK_IVB |
2805 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002806 POSTING_READ(DEIER);
2807
Ben Widawskycc609d52013-05-28 19:22:29 -07002808 dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002809
2810 I915_WRITE(GTIIR, I915_READ(GTIIR));
2811 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2812
Ben Widawskycc609d52013-05-28 19:22:29 -07002813 gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
2814 GT_BLT_USER_INTERRUPT | GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2815 I915_WRITE(GTIER, gt_irqs);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002816 POSTING_READ(GTIER);
2817
Ben Widawsky12638c52013-05-28 19:22:31 -07002818 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
2819 if (HAS_VEBOX(dev))
2820 pm_irqs |= PM_VEBOX_USER_INTERRUPT |
2821 PM_VEBOX_CS_ERROR_INTERRUPT;
2822
2823 /* Our enable/disable rps functions may touch these registers so
2824 * make sure to set a known state for only the non-RPS bits.
2825 * The RMW is extra paranoia since this should be called after being set
2826 * to a known state in preinstall.
2827 * */
2828 I915_WRITE(GEN6_PMIMR,
2829 (I915_READ(GEN6_PMIMR) | ~GEN6_PM_RPS_EVENTS) & ~pm_irqs);
2830 I915_WRITE(GEN6_PMIER,
2831 (I915_READ(GEN6_PMIER) & GEN6_PM_RPS_EVENTS) | pm_irqs);
2832 POSTING_READ(GEN6_PMIER);
Ben Widawskyeda63ff2013-05-28 19:22:26 -07002833
Paulo Zanonid46da432013-02-08 17:35:15 -02002834 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002835
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002836 return 0;
2837}
2838
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002839static int valleyview_irq_postinstall(struct drm_device *dev)
2840{
2841 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskycc609d52013-05-28 19:22:29 -07002842 u32 gt_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002843 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002844 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Daniel Vetterb79480b2013-06-27 17:52:10 +02002845 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002846
2847 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002848 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2849 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2850 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002851 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2852
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002853 /*
2854 *Leave vblank interrupts masked initially. enable/disable will
2855 * toggle them based on usage.
2856 */
2857 dev_priv->irq_mask = (~enable_mask) |
2858 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2859 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002860
Daniel Vetter20afbda2012-12-11 14:05:07 +01002861 I915_WRITE(PORT_HOTPLUG_EN, 0);
2862 POSTING_READ(PORT_HOTPLUG_EN);
2863
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002864 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2865 I915_WRITE(VLV_IER, enable_mask);
2866 I915_WRITE(VLV_IIR, 0xffffffff);
2867 I915_WRITE(PIPESTAT(0), 0xffff);
2868 I915_WRITE(PIPESTAT(1), 0xffff);
2869 POSTING_READ(VLV_IER);
2870
Daniel Vetterb79480b2013-06-27 17:52:10 +02002871 /* Interrupt setup is already guaranteed to be single-threaded, this is
2872 * just to make the assert_spin_locked check happy. */
2873 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002874 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002875 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002876 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
Daniel Vetterb79480b2013-06-27 17:52:10 +02002877 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002878
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002879 I915_WRITE(VLV_IIR, 0xffffffff);
2880 I915_WRITE(VLV_IIR, 0xffffffff);
2881
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002882 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002883 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002884
Ben Widawskycc609d52013-05-28 19:22:29 -07002885 gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
2886 GT_BLT_USER_INTERRUPT;
2887 I915_WRITE(GTIER, gt_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002888 POSTING_READ(GTIER);
2889
2890 /* ack & enable invalid PTE error interrupts */
2891#if 0 /* FIXME: add support to irq handler for checking these bits */
2892 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2893 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2894#endif
2895
2896 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002897
2898 return 0;
2899}
2900
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002901static void valleyview_irq_uninstall(struct drm_device *dev)
2902{
2903 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2904 int pipe;
2905
2906 if (!dev_priv)
2907 return;
2908
Egbert Eichac4c16c2013-04-16 13:36:58 +02002909 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2910
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002911 for_each_pipe(pipe)
2912 I915_WRITE(PIPESTAT(pipe), 0xffff);
2913
2914 I915_WRITE(HWSTAM, 0xffffffff);
2915 I915_WRITE(PORT_HOTPLUG_EN, 0);
2916 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2917 for_each_pipe(pipe)
2918 I915_WRITE(PIPESTAT(pipe), 0xffff);
2919 I915_WRITE(VLV_IIR, 0xffffffff);
2920 I915_WRITE(VLV_IMR, 0xffffffff);
2921 I915_WRITE(VLV_IER, 0x0);
2922 POSTING_READ(VLV_IER);
2923}
2924
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002925static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002926{
2927 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002928
2929 if (!dev_priv)
2930 return;
2931
Egbert Eichac4c16c2013-04-16 13:36:58 +02002932 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2933
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002934 I915_WRITE(HWSTAM, 0xffffffff);
2935
2936 I915_WRITE(DEIMR, 0xffffffff);
2937 I915_WRITE(DEIER, 0x0);
2938 I915_WRITE(DEIIR, I915_READ(DEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002939 if (IS_GEN7(dev))
2940 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002941
2942 I915_WRITE(GTIMR, 0xffffffff);
2943 I915_WRITE(GTIER, 0x0);
2944 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002945
Ben Widawskyab5c6082013-04-05 13:12:41 -07002946 if (HAS_PCH_NOP(dev))
2947 return;
2948
Keith Packard192aac1f2011-09-20 10:12:44 -07002949 I915_WRITE(SDEIMR, 0xffffffff);
2950 I915_WRITE(SDEIER, 0x0);
2951 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002952 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2953 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002954}
2955
Chris Wilsonc2798b12012-04-22 21:13:57 +01002956static void i8xx_irq_preinstall(struct drm_device * dev)
2957{
2958 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2959 int pipe;
2960
2961 atomic_set(&dev_priv->irq_received, 0);
2962
2963 for_each_pipe(pipe)
2964 I915_WRITE(PIPESTAT(pipe), 0);
2965 I915_WRITE16(IMR, 0xffff);
2966 I915_WRITE16(IER, 0x0);
2967 POSTING_READ16(IER);
2968}
2969
2970static int i8xx_irq_postinstall(struct drm_device *dev)
2971{
2972 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2973
Chris Wilsonc2798b12012-04-22 21:13:57 +01002974 I915_WRITE16(EMR,
2975 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2976
2977 /* Unmask the interrupts that we always want on. */
2978 dev_priv->irq_mask =
2979 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2980 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2981 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2982 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2983 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2984 I915_WRITE16(IMR, dev_priv->irq_mask);
2985
2986 I915_WRITE16(IER,
2987 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2988 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2989 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2990 I915_USER_INTERRUPT);
2991 POSTING_READ16(IER);
2992
2993 return 0;
2994}
2995
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002996/*
2997 * Returns true when a page flip has completed.
2998 */
2999static bool i8xx_handle_vblank(struct drm_device *dev,
3000 int pipe, u16 iir)
3001{
3002 drm_i915_private_t *dev_priv = dev->dev_private;
3003 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
3004
3005 if (!drm_handle_vblank(dev, pipe))
3006 return false;
3007
3008 if ((iir & flip_pending) == 0)
3009 return false;
3010
3011 intel_prepare_page_flip(dev, pipe);
3012
3013 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3014 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3015 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3016 * the flip is completed (no longer pending). Since this doesn't raise
3017 * an interrupt per se, we watch for the change at vblank.
3018 */
3019 if (I915_READ16(ISR) & flip_pending)
3020 return false;
3021
3022 intel_finish_page_flip(dev, pipe);
3023
3024 return true;
3025}
3026
Daniel Vetterff1f5252012-10-02 15:10:55 +02003027static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003028{
3029 struct drm_device *dev = (struct drm_device *) arg;
3030 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003031 u16 iir, new_iir;
3032 u32 pipe_stats[2];
3033 unsigned long irqflags;
3034 int irq_received;
3035 int pipe;
3036 u16 flip_mask =
3037 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3038 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3039
3040 atomic_inc(&dev_priv->irq_received);
3041
3042 iir = I915_READ16(IIR);
3043 if (iir == 0)
3044 return IRQ_NONE;
3045
3046 while (iir & ~flip_mask) {
3047 /* Can't rely on pipestat interrupt bit in iir as it might
3048 * have been cleared after the pipestat interrupt was received.
3049 * It doesn't set the bit in iir again, but it still produces
3050 * interrupts (for non-MSI).
3051 */
3052 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3053 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3054 i915_handle_error(dev, false);
3055
3056 for_each_pipe(pipe) {
3057 int reg = PIPESTAT(pipe);
3058 pipe_stats[pipe] = I915_READ(reg);
3059
3060 /*
3061 * Clear the PIPE*STAT regs before the IIR
3062 */
3063 if (pipe_stats[pipe] & 0x8000ffff) {
3064 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3065 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3066 pipe_name(pipe));
3067 I915_WRITE(reg, pipe_stats[pipe]);
3068 irq_received = 1;
3069 }
3070 }
3071 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3072
3073 I915_WRITE16(IIR, iir & ~flip_mask);
3074 new_iir = I915_READ16(IIR); /* Flush posted writes */
3075
Daniel Vetterd05c6172012-04-26 23:28:09 +02003076 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003077
3078 if (iir & I915_USER_INTERRUPT)
3079 notify_ring(dev, &dev_priv->ring[RCS]);
3080
3081 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003082 i8xx_handle_vblank(dev, 0, iir))
3083 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003084
3085 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003086 i8xx_handle_vblank(dev, 1, iir))
3087 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003088
3089 iir = new_iir;
3090 }
3091
3092 return IRQ_HANDLED;
3093}
3094
3095static void i8xx_irq_uninstall(struct drm_device * dev)
3096{
3097 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3098 int pipe;
3099
Chris Wilsonc2798b12012-04-22 21:13:57 +01003100 for_each_pipe(pipe) {
3101 /* Clear enable bits; then clear status bits */
3102 I915_WRITE(PIPESTAT(pipe), 0);
3103 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3104 }
3105 I915_WRITE16(IMR, 0xffff);
3106 I915_WRITE16(IER, 0x0);
3107 I915_WRITE16(IIR, I915_READ16(IIR));
3108}
3109
Chris Wilsona266c7d2012-04-24 22:59:44 +01003110static void i915_irq_preinstall(struct drm_device * dev)
3111{
3112 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3113 int pipe;
3114
3115 atomic_set(&dev_priv->irq_received, 0);
3116
3117 if (I915_HAS_HOTPLUG(dev)) {
3118 I915_WRITE(PORT_HOTPLUG_EN, 0);
3119 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3120 }
3121
Chris Wilson00d98eb2012-04-24 22:59:48 +01003122 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003123 for_each_pipe(pipe)
3124 I915_WRITE(PIPESTAT(pipe), 0);
3125 I915_WRITE(IMR, 0xffffffff);
3126 I915_WRITE(IER, 0x0);
3127 POSTING_READ(IER);
3128}
3129
3130static int i915_irq_postinstall(struct drm_device *dev)
3131{
3132 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003133 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003134
Chris Wilson38bde182012-04-24 22:59:50 +01003135 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3136
3137 /* Unmask the interrupts that we always want on. */
3138 dev_priv->irq_mask =
3139 ~(I915_ASLE_INTERRUPT |
3140 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3141 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3142 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3143 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3144 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3145
3146 enable_mask =
3147 I915_ASLE_INTERRUPT |
3148 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3149 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3150 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3151 I915_USER_INTERRUPT;
3152
Chris Wilsona266c7d2012-04-24 22:59:44 +01003153 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003154 I915_WRITE(PORT_HOTPLUG_EN, 0);
3155 POSTING_READ(PORT_HOTPLUG_EN);
3156
Chris Wilsona266c7d2012-04-24 22:59:44 +01003157 /* Enable in IER... */
3158 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3159 /* and unmask in IMR */
3160 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3161 }
3162
Chris Wilsona266c7d2012-04-24 22:59:44 +01003163 I915_WRITE(IMR, dev_priv->irq_mask);
3164 I915_WRITE(IER, enable_mask);
3165 POSTING_READ(IER);
3166
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003167 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003168
3169 return 0;
3170}
3171
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003172/*
3173 * Returns true when a page flip has completed.
3174 */
3175static bool i915_handle_vblank(struct drm_device *dev,
3176 int plane, int pipe, u32 iir)
3177{
3178 drm_i915_private_t *dev_priv = dev->dev_private;
3179 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3180
3181 if (!drm_handle_vblank(dev, pipe))
3182 return false;
3183
3184 if ((iir & flip_pending) == 0)
3185 return false;
3186
3187 intel_prepare_page_flip(dev, plane);
3188
3189 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3190 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3191 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3192 * the flip is completed (no longer pending). Since this doesn't raise
3193 * an interrupt per se, we watch for the change at vblank.
3194 */
3195 if (I915_READ(ISR) & flip_pending)
3196 return false;
3197
3198 intel_finish_page_flip(dev, pipe);
3199
3200 return true;
3201}
3202
Daniel Vetterff1f5252012-10-02 15:10:55 +02003203static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003204{
3205 struct drm_device *dev = (struct drm_device *) arg;
3206 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003207 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003208 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003209 u32 flip_mask =
3210 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3211 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003212 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003213
3214 atomic_inc(&dev_priv->irq_received);
3215
3216 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003217 do {
3218 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003219 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003220
3221 /* Can't rely on pipestat interrupt bit in iir as it might
3222 * have been cleared after the pipestat interrupt was received.
3223 * It doesn't set the bit in iir again, but it still produces
3224 * interrupts (for non-MSI).
3225 */
3226 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3227 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3228 i915_handle_error(dev, false);
3229
3230 for_each_pipe(pipe) {
3231 int reg = PIPESTAT(pipe);
3232 pipe_stats[pipe] = I915_READ(reg);
3233
Chris Wilson38bde182012-04-24 22:59:50 +01003234 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003235 if (pipe_stats[pipe] & 0x8000ffff) {
3236 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3237 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3238 pipe_name(pipe));
3239 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003240 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003241 }
3242 }
3243 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3244
3245 if (!irq_received)
3246 break;
3247
Chris Wilsona266c7d2012-04-24 22:59:44 +01003248 /* Consume port. Then clear IIR or we'll miss events */
3249 if ((I915_HAS_HOTPLUG(dev)) &&
3250 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3251 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003252 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003253
3254 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3255 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02003256
3257 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
3258
Chris Wilsona266c7d2012-04-24 22:59:44 +01003259 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01003260 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003261 }
3262
Chris Wilson38bde182012-04-24 22:59:50 +01003263 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003264 new_iir = I915_READ(IIR); /* Flush posted writes */
3265
Chris Wilsona266c7d2012-04-24 22:59:44 +01003266 if (iir & I915_USER_INTERRUPT)
3267 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003268
Chris Wilsona266c7d2012-04-24 22:59:44 +01003269 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003270 int plane = pipe;
3271 if (IS_MOBILE(dev))
3272 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003273
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003274 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3275 i915_handle_vblank(dev, plane, pipe, iir))
3276 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003277
3278 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3279 blc_event = true;
3280 }
3281
Chris Wilsona266c7d2012-04-24 22:59:44 +01003282 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3283 intel_opregion_asle_intr(dev);
3284
3285 /* With MSI, interrupts are only generated when iir
3286 * transitions from zero to nonzero. If another bit got
3287 * set while we were handling the existing iir bits, then
3288 * we would never get another interrupt.
3289 *
3290 * This is fine on non-MSI as well, as if we hit this path
3291 * we avoid exiting the interrupt handler only to generate
3292 * another one.
3293 *
3294 * Note that for MSI this could cause a stray interrupt report
3295 * if an interrupt landed in the time between writing IIR and
3296 * the posting read. This should be rare enough to never
3297 * trigger the 99% of 100,000 interrupts test for disabling
3298 * stray interrupts.
3299 */
Chris Wilson38bde182012-04-24 22:59:50 +01003300 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003301 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003302 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003303
Daniel Vetterd05c6172012-04-26 23:28:09 +02003304 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003305
Chris Wilsona266c7d2012-04-24 22:59:44 +01003306 return ret;
3307}
3308
3309static void i915_irq_uninstall(struct drm_device * dev)
3310{
3311 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3312 int pipe;
3313
Egbert Eichac4c16c2013-04-16 13:36:58 +02003314 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3315
Chris Wilsona266c7d2012-04-24 22:59:44 +01003316 if (I915_HAS_HOTPLUG(dev)) {
3317 I915_WRITE(PORT_HOTPLUG_EN, 0);
3318 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3319 }
3320
Chris Wilson00d98eb2012-04-24 22:59:48 +01003321 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01003322 for_each_pipe(pipe) {
3323 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003324 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003325 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3326 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003327 I915_WRITE(IMR, 0xffffffff);
3328 I915_WRITE(IER, 0x0);
3329
Chris Wilsona266c7d2012-04-24 22:59:44 +01003330 I915_WRITE(IIR, I915_READ(IIR));
3331}
3332
3333static void i965_irq_preinstall(struct drm_device * dev)
3334{
3335 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3336 int pipe;
3337
3338 atomic_set(&dev_priv->irq_received, 0);
3339
Chris Wilsonadca4732012-05-11 18:01:31 +01003340 I915_WRITE(PORT_HOTPLUG_EN, 0);
3341 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003342
3343 I915_WRITE(HWSTAM, 0xeffe);
3344 for_each_pipe(pipe)
3345 I915_WRITE(PIPESTAT(pipe), 0);
3346 I915_WRITE(IMR, 0xffffffff);
3347 I915_WRITE(IER, 0x0);
3348 POSTING_READ(IER);
3349}
3350
3351static int i965_irq_postinstall(struct drm_device *dev)
3352{
3353 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003354 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003355 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003356 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003357
Chris Wilsona266c7d2012-04-24 22:59:44 +01003358 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003359 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003360 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003361 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3362 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3363 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3364 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3365 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3366
3367 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003368 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3369 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003370 enable_mask |= I915_USER_INTERRUPT;
3371
3372 if (IS_G4X(dev))
3373 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003374
Daniel Vetterb79480b2013-06-27 17:52:10 +02003375 /* Interrupt setup is already guaranteed to be single-threaded, this is
3376 * just to make the assert_spin_locked check happy. */
3377 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003378 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003379 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003380
Chris Wilsona266c7d2012-04-24 22:59:44 +01003381 /*
3382 * Enable some error detection, note the instruction error mask
3383 * bit is reserved, so we leave it masked.
3384 */
3385 if (IS_G4X(dev)) {
3386 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3387 GM45_ERROR_MEM_PRIV |
3388 GM45_ERROR_CP_PRIV |
3389 I915_ERROR_MEMORY_REFRESH);
3390 } else {
3391 error_mask = ~(I915_ERROR_PAGE_TABLE |
3392 I915_ERROR_MEMORY_REFRESH);
3393 }
3394 I915_WRITE(EMR, error_mask);
3395
3396 I915_WRITE(IMR, dev_priv->irq_mask);
3397 I915_WRITE(IER, enable_mask);
3398 POSTING_READ(IER);
3399
Daniel Vetter20afbda2012-12-11 14:05:07 +01003400 I915_WRITE(PORT_HOTPLUG_EN, 0);
3401 POSTING_READ(PORT_HOTPLUG_EN);
3402
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003403 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003404
3405 return 0;
3406}
3407
Egbert Eichbac56d52013-02-25 12:06:51 -05003408static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003409{
3410 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05003411 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02003412 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003413 u32 hotplug_en;
3414
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003415 assert_spin_locked(&dev_priv->irq_lock);
3416
Egbert Eichbac56d52013-02-25 12:06:51 -05003417 if (I915_HAS_HOTPLUG(dev)) {
3418 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3419 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3420 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05003421 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02003422 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3423 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3424 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05003425 /* Programming the CRT detection parameters tends
3426 to generate a spurious hotplug event about three
3427 seconds later. So just do it once.
3428 */
3429 if (IS_G4X(dev))
3430 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01003431 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05003432 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003433
Egbert Eichbac56d52013-02-25 12:06:51 -05003434 /* Ignore TV since it's buggy */
3435 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3436 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003437}
3438
Daniel Vetterff1f5252012-10-02 15:10:55 +02003439static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003440{
3441 struct drm_device *dev = (struct drm_device *) arg;
3442 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003443 u32 iir, new_iir;
3444 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003445 unsigned long irqflags;
3446 int irq_received;
3447 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003448 u32 flip_mask =
3449 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3450 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003451
3452 atomic_inc(&dev_priv->irq_received);
3453
3454 iir = I915_READ(IIR);
3455
Chris Wilsona266c7d2012-04-24 22:59:44 +01003456 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003457 bool blc_event = false;
3458
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003459 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003460
3461 /* Can't rely on pipestat interrupt bit in iir as it might
3462 * have been cleared after the pipestat interrupt was received.
3463 * It doesn't set the bit in iir again, but it still produces
3464 * interrupts (for non-MSI).
3465 */
3466 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3467 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3468 i915_handle_error(dev, false);
3469
3470 for_each_pipe(pipe) {
3471 int reg = PIPESTAT(pipe);
3472 pipe_stats[pipe] = I915_READ(reg);
3473
3474 /*
3475 * Clear the PIPE*STAT regs before the IIR
3476 */
3477 if (pipe_stats[pipe] & 0x8000ffff) {
3478 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3479 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3480 pipe_name(pipe));
3481 I915_WRITE(reg, pipe_stats[pipe]);
3482 irq_received = 1;
3483 }
3484 }
3485 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3486
3487 if (!irq_received)
3488 break;
3489
3490 ret = IRQ_HANDLED;
3491
3492 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01003493 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003494 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003495 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3496 HOTPLUG_INT_STATUS_G4X :
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003497 HOTPLUG_INT_STATUS_I915);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003498
3499 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3500 hotplug_status);
Daniel Vetter91d131d2013-06-27 17:52:14 +02003501
3502 intel_hpd_irq_handler(dev, hotplug_trigger,
3503 IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
3504
Chris Wilsona266c7d2012-04-24 22:59:44 +01003505 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3506 I915_READ(PORT_HOTPLUG_STAT);
3507 }
3508
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003509 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003510 new_iir = I915_READ(IIR); /* Flush posted writes */
3511
Chris Wilsona266c7d2012-04-24 22:59:44 +01003512 if (iir & I915_USER_INTERRUPT)
3513 notify_ring(dev, &dev_priv->ring[RCS]);
3514 if (iir & I915_BSD_USER_INTERRUPT)
3515 notify_ring(dev, &dev_priv->ring[VCS]);
3516
Chris Wilsona266c7d2012-04-24 22:59:44 +01003517 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003518 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003519 i915_handle_vblank(dev, pipe, pipe, iir))
3520 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003521
3522 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3523 blc_event = true;
3524 }
3525
3526
3527 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3528 intel_opregion_asle_intr(dev);
3529
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003530 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3531 gmbus_irq_handler(dev);
3532
Chris Wilsona266c7d2012-04-24 22:59:44 +01003533 /* With MSI, interrupts are only generated when iir
3534 * transitions from zero to nonzero. If another bit got
3535 * set while we were handling the existing iir bits, then
3536 * we would never get another interrupt.
3537 *
3538 * This is fine on non-MSI as well, as if we hit this path
3539 * we avoid exiting the interrupt handler only to generate
3540 * another one.
3541 *
3542 * Note that for MSI this could cause a stray interrupt report
3543 * if an interrupt landed in the time between writing IIR and
3544 * the posting read. This should be rare enough to never
3545 * trigger the 99% of 100,000 interrupts test for disabling
3546 * stray interrupts.
3547 */
3548 iir = new_iir;
3549 }
3550
Daniel Vetterd05c6172012-04-26 23:28:09 +02003551 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003552
Chris Wilsona266c7d2012-04-24 22:59:44 +01003553 return ret;
3554}
3555
3556static void i965_irq_uninstall(struct drm_device * dev)
3557{
3558 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3559 int pipe;
3560
3561 if (!dev_priv)
3562 return;
3563
Egbert Eichac4c16c2013-04-16 13:36:58 +02003564 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3565
Chris Wilsonadca4732012-05-11 18:01:31 +01003566 I915_WRITE(PORT_HOTPLUG_EN, 0);
3567 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003568
3569 I915_WRITE(HWSTAM, 0xffffffff);
3570 for_each_pipe(pipe)
3571 I915_WRITE(PIPESTAT(pipe), 0);
3572 I915_WRITE(IMR, 0xffffffff);
3573 I915_WRITE(IER, 0x0);
3574
3575 for_each_pipe(pipe)
3576 I915_WRITE(PIPESTAT(pipe),
3577 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3578 I915_WRITE(IIR, I915_READ(IIR));
3579}
3580
Egbert Eichac4c16c2013-04-16 13:36:58 +02003581static void i915_reenable_hotplug_timer_func(unsigned long data)
3582{
3583 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3584 struct drm_device *dev = dev_priv->dev;
3585 struct drm_mode_config *mode_config = &dev->mode_config;
3586 unsigned long irqflags;
3587 int i;
3588
3589 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3590 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3591 struct drm_connector *connector;
3592
3593 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3594 continue;
3595
3596 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3597
3598 list_for_each_entry(connector, &mode_config->connector_list, head) {
3599 struct intel_connector *intel_connector = to_intel_connector(connector);
3600
3601 if (intel_connector->encoder->hpd_pin == i) {
3602 if (connector->polled != intel_connector->polled)
3603 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3604 drm_get_connector_name(connector));
3605 connector->polled = intel_connector->polled;
3606 if (!connector->polled)
3607 connector->polled = DRM_CONNECTOR_POLL_HPD;
3608 }
3609 }
3610 }
3611 if (dev_priv->display.hpd_irq_setup)
3612 dev_priv->display.hpd_irq_setup(dev);
3613 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3614}
3615
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003616void intel_irq_init(struct drm_device *dev)
3617{
Chris Wilson8b2e3262012-04-24 22:59:41 +01003618 struct drm_i915_private *dev_priv = dev->dev_private;
3619
3620 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01003621 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003622 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003623 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01003624
Daniel Vetter99584db2012-11-14 17:14:04 +01003625 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3626 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01003627 (unsigned long) dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003628 setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3629 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01003630
Tomas Janousek97a19a22012-12-08 13:48:13 +01003631 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01003632
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003633 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3634 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03003635 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003636 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3637 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3638 }
3639
Keith Packardc3613de2011-08-12 17:05:54 -07003640 if (drm_core_check_feature(dev, DRIVER_MODESET))
3641 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3642 else
3643 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003644 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3645
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003646 if (IS_VALLEYVIEW(dev)) {
3647 dev->driver->irq_handler = valleyview_irq_handler;
3648 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3649 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3650 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3651 dev->driver->enable_vblank = valleyview_enable_vblank;
3652 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05003653 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetter4a06e202012-12-01 13:53:40 +01003654 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Ben Widawsky7d991632013-05-28 19:22:25 -07003655 /* Share uninstall handlers with ILK/SNB */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003656 dev->driver->irq_handler = ivybridge_irq_handler;
Ben Widawsky7d991632013-05-28 19:22:25 -07003657 dev->driver->irq_preinstall = ivybridge_irq_preinstall;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003658 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
3659 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3660 dev->driver->enable_vblank = ivybridge_enable_vblank;
3661 dev->driver->disable_vblank = ivybridge_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003662 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003663 } else if (HAS_PCH_SPLIT(dev)) {
3664 dev->driver->irq_handler = ironlake_irq_handler;
3665 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3666 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3667 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3668 dev->driver->enable_vblank = ironlake_enable_vblank;
3669 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003670 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003671 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003672 if (INTEL_INFO(dev)->gen == 2) {
3673 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3674 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3675 dev->driver->irq_handler = i8xx_irq_handler;
3676 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003677 } else if (INTEL_INFO(dev)->gen == 3) {
3678 dev->driver->irq_preinstall = i915_irq_preinstall;
3679 dev->driver->irq_postinstall = i915_irq_postinstall;
3680 dev->driver->irq_uninstall = i915_irq_uninstall;
3681 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003682 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003683 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003684 dev->driver->irq_preinstall = i965_irq_preinstall;
3685 dev->driver->irq_postinstall = i965_irq_postinstall;
3686 dev->driver->irq_uninstall = i965_irq_uninstall;
3687 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05003688 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003689 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003690 dev->driver->enable_vblank = i915_enable_vblank;
3691 dev->driver->disable_vblank = i915_disable_vblank;
3692 }
3693}
Daniel Vetter20afbda2012-12-11 14:05:07 +01003694
3695void intel_hpd_init(struct drm_device *dev)
3696{
3697 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02003698 struct drm_mode_config *mode_config = &dev->mode_config;
3699 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003700 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02003701 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003702
Egbert Eich821450c2013-04-16 13:36:55 +02003703 for (i = 1; i < HPD_NUM_PINS; i++) {
3704 dev_priv->hpd_stats[i].hpd_cnt = 0;
3705 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3706 }
3707 list_for_each_entry(connector, &mode_config->connector_list, head) {
3708 struct intel_connector *intel_connector = to_intel_connector(connector);
3709 connector->polled = intel_connector->polled;
3710 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3711 connector->polled = DRM_CONNECTOR_POLL_HPD;
3712 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003713
3714 /* Interrupt setup is already guaranteed to be single-threaded, this is
3715 * just to make the assert_spin_locked checks happy. */
3716 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003717 if (dev_priv->display.hpd_irq_setup)
3718 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003719 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003720}