blob: e37820199b26f7c04463c6a54f08fbf2fffc2a50 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Egbert Eiche5868a32013-02-28 04:17:12 -050039static const u32 hpd_ibx[] = {
40 [HPD_CRT] = SDE_CRT_HOTPLUG,
41 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
45};
46
47static const u32 hpd_cpt[] = {
48 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010049 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050050 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53};
54
55static const u32 hpd_mask_i915[] = {
56 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
57 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62};
63
64static const u32 hpd_status_gen4[] = {
65 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71};
72
73static const u32 hpd_status_i965[] = {
74 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
82static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
83 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Egbert Eichcd569ae2013-04-16 13:36:57 +020091static void ibx_hpd_irq_setup(struct drm_device *dev);
92static void i915_hpd_irq_setup(struct drm_device *dev);
Egbert Eiche5868a32013-02-28 04:17:12 -050093
Zhenyu Wang036a4a72009-06-08 14:40:19 +080094/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010095static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050096ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080097{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000098 if ((dev_priv->irq_mask & mask) != 0) {
99 dev_priv->irq_mask &= ~mask;
100 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000101 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800102 }
103}
104
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300105static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500106ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800107{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108 if ((dev_priv->irq_mask & mask) != mask) {
109 dev_priv->irq_mask |= mask;
110 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000111 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800112 }
113}
114
Paulo Zanoni86642812013-04-12 17:57:57 -0300115static bool ivb_can_enable_err_int(struct drm_device *dev)
116{
117 struct drm_i915_private *dev_priv = dev->dev_private;
118 struct intel_crtc *crtc;
119 enum pipe pipe;
120
121 for_each_pipe(pipe) {
122 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
123
124 if (crtc->cpu_fifo_underrun_disabled)
125 return false;
126 }
127
128 return true;
129}
130
131static bool cpt_can_enable_serr_int(struct drm_device *dev)
132{
133 struct drm_i915_private *dev_priv = dev->dev_private;
134 enum pipe pipe;
135 struct intel_crtc *crtc;
136
137 for_each_pipe(pipe) {
138 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
139
140 if (crtc->pch_fifo_underrun_disabled)
141 return false;
142 }
143
144 return true;
145}
146
147static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
148 enum pipe pipe, bool enable)
149{
150 struct drm_i915_private *dev_priv = dev->dev_private;
151 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
152 DE_PIPEB_FIFO_UNDERRUN;
153
154 if (enable)
155 ironlake_enable_display_irq(dev_priv, bit);
156 else
157 ironlake_disable_display_irq(dev_priv, bit);
158}
159
160static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
161 bool enable)
162{
163 struct drm_i915_private *dev_priv = dev->dev_private;
164
165 if (enable) {
166 if (!ivb_can_enable_err_int(dev))
167 return;
168
169 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN_A |
170 ERR_INT_FIFO_UNDERRUN_B |
171 ERR_INT_FIFO_UNDERRUN_C);
172
173 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
174 } else {
175 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
176 }
177}
178
179static void ibx_set_fifo_underrun_reporting(struct intel_crtc *crtc,
180 bool enable)
181{
182 struct drm_device *dev = crtc->base.dev;
183 struct drm_i915_private *dev_priv = dev->dev_private;
184 uint32_t bit = (crtc->pipe == PIPE_A) ? SDE_TRANSA_FIFO_UNDER :
185 SDE_TRANSB_FIFO_UNDER;
186
187 if (enable)
188 I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~bit);
189 else
190 I915_WRITE(SDEIMR, I915_READ(SDEIMR) | bit);
191
192 POSTING_READ(SDEIMR);
193}
194
195static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
196 enum transcoder pch_transcoder,
197 bool enable)
198{
199 struct drm_i915_private *dev_priv = dev->dev_private;
200
201 if (enable) {
202 if (!cpt_can_enable_serr_int(dev))
203 return;
204
205 I915_WRITE(SERR_INT, SERR_INT_TRANS_A_FIFO_UNDERRUN |
206 SERR_INT_TRANS_B_FIFO_UNDERRUN |
207 SERR_INT_TRANS_C_FIFO_UNDERRUN);
208
209 I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~SDE_ERROR_CPT);
210 } else {
211 I915_WRITE(SDEIMR, I915_READ(SDEIMR) | SDE_ERROR_CPT);
212 }
213
214 POSTING_READ(SDEIMR);
215}
216
217/**
218 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
219 * @dev: drm device
220 * @pipe: pipe
221 * @enable: true if we want to report FIFO underrun errors, false otherwise
222 *
223 * This function makes us disable or enable CPU fifo underruns for a specific
224 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
225 * reporting for one pipe may also disable all the other CPU error interruts for
226 * the other pipes, due to the fact that there's just one interrupt mask/enable
227 * bit for all the pipes.
228 *
229 * Returns the previous state of underrun reporting.
230 */
231bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
232 enum pipe pipe, bool enable)
233{
234 struct drm_i915_private *dev_priv = dev->dev_private;
235 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
237 unsigned long flags;
238 bool ret;
239
240 spin_lock_irqsave(&dev_priv->irq_lock, flags);
241
242 ret = !intel_crtc->cpu_fifo_underrun_disabled;
243
244 if (enable == ret)
245 goto done;
246
247 intel_crtc->cpu_fifo_underrun_disabled = !enable;
248
249 if (IS_GEN5(dev) || IS_GEN6(dev))
250 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
251 else if (IS_GEN7(dev))
252 ivybridge_set_fifo_underrun_reporting(dev, enable);
253
254done:
255 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
256 return ret;
257}
258
259/**
260 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
261 * @dev: drm device
262 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
263 * @enable: true if we want to report FIFO underrun errors, false otherwise
264 *
265 * This function makes us disable or enable PCH fifo underruns for a specific
266 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
267 * underrun reporting for one transcoder may also disable all the other PCH
268 * error interruts for the other transcoders, due to the fact that there's just
269 * one interrupt mask/enable bit for all the transcoders.
270 *
271 * Returns the previous state of underrun reporting.
272 */
273bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
274 enum transcoder pch_transcoder,
275 bool enable)
276{
277 struct drm_i915_private *dev_priv = dev->dev_private;
278 enum pipe p;
279 struct drm_crtc *crtc;
280 struct intel_crtc *intel_crtc;
281 unsigned long flags;
282 bool ret;
283
284 if (HAS_PCH_LPT(dev)) {
285 crtc = NULL;
286 for_each_pipe(p) {
287 struct drm_crtc *c = dev_priv->pipe_to_crtc_mapping[p];
288 if (intel_pipe_has_type(c, INTEL_OUTPUT_ANALOG)) {
289 crtc = c;
290 break;
291 }
292 }
293 if (!crtc) {
294 DRM_ERROR("PCH FIFO underrun, but no CRTC using the PCH found\n");
295 return false;
296 }
297 } else {
298 crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
299 }
300 intel_crtc = to_intel_crtc(crtc);
301
302 spin_lock_irqsave(&dev_priv->irq_lock, flags);
303
304 ret = !intel_crtc->pch_fifo_underrun_disabled;
305
306 if (enable == ret)
307 goto done;
308
309 intel_crtc->pch_fifo_underrun_disabled = !enable;
310
311 if (HAS_PCH_IBX(dev))
312 ibx_set_fifo_underrun_reporting(intel_crtc, enable);
313 else
314 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
315
316done:
317 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
318 return ret;
319}
320
321
Keith Packard7c463582008-11-04 02:03:27 -0800322void
323i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
324{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200325 u32 reg = PIPESTAT(pipe);
326 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800327
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200328 if ((pipestat & mask) == mask)
329 return;
330
331 /* Enable the interrupt, clear any pending status */
332 pipestat |= mask | (mask >> 16);
333 I915_WRITE(reg, pipestat);
334 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800335}
336
337void
338i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
339{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200340 u32 reg = PIPESTAT(pipe);
341 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800342
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200343 if ((pipestat & mask) == 0)
344 return;
345
346 pipestat &= ~mask;
347 I915_WRITE(reg, pipestat);
348 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800349}
350
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000351/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000352 * intel_enable_asle - enable ASLE interrupt for OpRegion
353 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000354void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000355{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000356 drm_i915_private_t *dev_priv = dev->dev_private;
357 unsigned long irqflags;
358
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700359 /* FIXME: opregion/asle for VLV */
360 if (IS_VALLEYVIEW(dev))
361 return;
362
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000363 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000364
Eric Anholtc619eed2010-01-28 16:45:52 -0800365 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500366 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800367 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000368 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700369 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100370 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800371 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700372 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800373 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000374
375 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000376}
377
378/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700379 * i915_pipe_enabled - check if a pipe is enabled
380 * @dev: DRM device
381 * @pipe: pipe to check
382 *
383 * Reading certain registers when the pipe is disabled can hang the chip.
384 * Use this routine to make sure the PLL is running and the pipe is active
385 * before reading such registers if unsure.
386 */
387static int
388i915_pipe_enabled(struct drm_device *dev, int pipe)
389{
390 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200391 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
392 pipe);
393
394 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700395}
396
Keith Packard42f52ef2008-10-18 19:39:29 -0700397/* Called from drm generic code, passed a 'crtc', which
398 * we use as a pipe index
399 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700400static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700401{
402 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
403 unsigned long high_frame;
404 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100405 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700406
407 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800408 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800409 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700410 return 0;
411 }
412
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800413 high_frame = PIPEFRAME(pipe);
414 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100415
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700416 /*
417 * High & low register fields aren't synchronized, so make sure
418 * we get a low value that's stable across two reads of the high
419 * register.
420 */
421 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100422 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
423 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
424 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700425 } while (high1 != high2);
426
Chris Wilson5eddb702010-09-11 13:48:45 +0100427 high1 >>= PIPE_FRAME_HIGH_SHIFT;
428 low >>= PIPE_FRAME_LOW_SHIFT;
429 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700430}
431
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700432static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800433{
434 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800435 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800436
437 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800438 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800439 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800440 return 0;
441 }
442
443 return I915_READ(reg);
444}
445
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700446static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100447 int *vpos, int *hpos)
448{
449 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
450 u32 vbl = 0, position = 0;
451 int vbl_start, vbl_end, htotal, vtotal;
452 bool in_vbl = true;
453 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200454 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
455 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100456
457 if (!i915_pipe_enabled(dev, pipe)) {
458 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800459 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100460 return 0;
461 }
462
463 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200464 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100465
466 if (INTEL_INFO(dev)->gen >= 4) {
467 /* No obvious pixelcount register. Only query vertical
468 * scanout position from Display scan line register.
469 */
470 position = I915_READ(PIPEDSL(pipe));
471
472 /* Decode into vertical scanout position. Don't have
473 * horizontal scanout position.
474 */
475 *vpos = position & 0x1fff;
476 *hpos = 0;
477 } else {
478 /* Have access to pixelcount since start of frame.
479 * We can split this into vertical and horizontal
480 * scanout position.
481 */
482 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
483
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200484 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100485 *vpos = position / htotal;
486 *hpos = position - (*vpos * htotal);
487 }
488
489 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200490 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100491
492 /* Test position against vblank region. */
493 vbl_start = vbl & 0x1fff;
494 vbl_end = (vbl >> 16) & 0x1fff;
495
496 if ((*vpos < vbl_start) || (*vpos > vbl_end))
497 in_vbl = false;
498
499 /* Inside "upper part" of vblank area? Apply corrective offset: */
500 if (in_vbl && (*vpos >= vbl_start))
501 *vpos = *vpos - vtotal;
502
503 /* Readouts valid? */
504 if (vbl > 0)
505 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
506
507 /* In vblank? */
508 if (in_vbl)
509 ret |= DRM_SCANOUTPOS_INVBL;
510
511 return ret;
512}
513
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700514static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100515 int *max_error,
516 struct timeval *vblank_time,
517 unsigned flags)
518{
Chris Wilson4041b852011-01-22 10:07:56 +0000519 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100520
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700521 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000522 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100523 return -EINVAL;
524 }
525
526 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000527 crtc = intel_get_crtc_for_pipe(dev, pipe);
528 if (crtc == NULL) {
529 DRM_ERROR("Invalid crtc %d\n", pipe);
530 return -EINVAL;
531 }
532
533 if (!crtc->enabled) {
534 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
535 return -EBUSY;
536 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100537
538 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000539 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
540 vblank_time, flags,
541 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100542}
543
Jesse Barnes5ca58282009-03-31 14:11:15 -0700544/*
545 * Handle hotplug events outside the interrupt handler proper.
546 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200547#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
548
Jesse Barnes5ca58282009-03-31 14:11:15 -0700549static void i915_hotplug_work_func(struct work_struct *work)
550{
551 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
552 hotplug_work);
553 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700554 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200555 struct intel_connector *intel_connector;
556 struct intel_encoder *intel_encoder;
557 struct drm_connector *connector;
558 unsigned long irqflags;
559 bool hpd_disabled = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200560 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700561
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100562 /* HPD irq before everything is fully set up. */
563 if (!dev_priv->enable_hotplug_processing)
564 return;
565
Keith Packarda65e34c2011-07-25 10:04:56 -0700566 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800567 DRM_DEBUG_KMS("running encoder hotplug functions\n");
568
Egbert Eichcd569ae2013-04-16 13:36:57 +0200569 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +0200570
571 hpd_event_bits = dev_priv->hpd_event_bits;
572 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200573 list_for_each_entry(connector, &mode_config->connector_list, head) {
574 intel_connector = to_intel_connector(connector);
575 intel_encoder = intel_connector->encoder;
576 if (intel_encoder->hpd_pin > HPD_NONE &&
577 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
578 connector->polled == DRM_CONNECTOR_POLL_HPD) {
579 DRM_INFO("HPD interrupt storm detected on connector %s: "
580 "switching from hotplug detection to polling\n",
581 drm_get_connector_name(connector));
582 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
583 connector->polled = DRM_CONNECTOR_POLL_CONNECT
584 | DRM_CONNECTOR_POLL_DISCONNECT;
585 hpd_disabled = true;
586 }
Egbert Eich142e2392013-04-11 15:57:57 +0200587 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
588 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
589 drm_get_connector_name(connector), intel_encoder->hpd_pin);
590 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200591 }
592 /* if there were no outputs to poll, poll was disabled,
593 * therefore make sure it's enabled when disabling HPD on
594 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200595 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200596 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +0200597 mod_timer(&dev_priv->hotplug_reenable_timer,
598 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
599 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200600
601 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
602
603 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
604 if (intel_encoder->hot_plug)
605 intel_encoder->hot_plug(intel_encoder);
Chris Wilson4ef69c72010-09-09 15:14:28 +0100606
Keith Packard40ee3382011-07-28 15:31:19 -0700607 mutex_unlock(&mode_config->mutex);
608
Jesse Barnes5ca58282009-03-31 14:11:15 -0700609 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000610 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700611}
612
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200613static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800614{
615 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000616 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200617 u8 new_delay;
618 unsigned long flags;
619
620 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800621
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200622 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
623
Daniel Vetter20e4d402012-08-08 23:35:39 +0200624 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200625
Jesse Barnes7648fa92010-05-20 14:28:11 -0700626 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000627 busy_up = I915_READ(RCPREVBSYTUPAVG);
628 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800629 max_avg = I915_READ(RCBMAXAVG);
630 min_avg = I915_READ(RCBMINAVG);
631
632 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000633 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200634 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
635 new_delay = dev_priv->ips.cur_delay - 1;
636 if (new_delay < dev_priv->ips.max_delay)
637 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000638 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200639 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
640 new_delay = dev_priv->ips.cur_delay + 1;
641 if (new_delay > dev_priv->ips.min_delay)
642 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800643 }
644
Jesse Barnes7648fa92010-05-20 14:28:11 -0700645 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200646 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800647
Daniel Vetter92703882012-08-09 16:46:01 +0200648 spin_unlock_irqrestore(&mchdev_lock, flags);
649
Jesse Barnesf97108d2010-01-29 11:27:07 -0800650 return;
651}
652
Chris Wilson549f7362010-10-19 11:19:32 +0100653static void notify_ring(struct drm_device *dev,
654 struct intel_ring_buffer *ring)
655{
656 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000657
Chris Wilson475553d2011-01-20 09:52:56 +0000658 if (ring->obj == NULL)
659 return;
660
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100661 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000662
Chris Wilson549f7362010-10-19 11:19:32 +0100663 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700664 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +0100665 dev_priv->gpu_error.hangcheck_count = 0;
666 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100667 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700668 }
Chris Wilson549f7362010-10-19 11:19:32 +0100669}
670
Ben Widawsky4912d042011-04-25 11:25:20 -0700671static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800672{
Ben Widawsky4912d042011-04-25 11:25:20 -0700673 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200674 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700675 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100676 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800677
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200678 spin_lock_irq(&dev_priv->rps.lock);
679 pm_iir = dev_priv->rps.pm_iir;
680 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700681 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200682 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200683 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700684
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100685 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800686 return;
687
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700688 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100689
690 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200691 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100692 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200693 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800694
Ben Widawsky79249632012-09-07 19:43:42 -0700695 /* sysfs frequency interfaces may have snuck in while servicing the
696 * interrupt
697 */
698 if (!(new_delay > dev_priv->rps.max_delay ||
699 new_delay < dev_priv->rps.min_delay)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -0700700 if (IS_VALLEYVIEW(dev_priv->dev))
701 valleyview_set_rps(dev_priv->dev, new_delay);
702 else
703 gen6_set_rps(dev_priv->dev, new_delay);
Ben Widawsky79249632012-09-07 19:43:42 -0700704 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800705
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700706 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800707}
708
Ben Widawskye3689192012-05-25 16:56:22 -0700709
710/**
711 * ivybridge_parity_work - Workqueue called when a parity error interrupt
712 * occurred.
713 * @work: workqueue struct
714 *
715 * Doesn't actually do anything except notify userspace. As a consequence of
716 * this event, userspace should try to remap the bad rows since statistically
717 * it is likely the same row is more likely to go bad again.
718 */
719static void ivybridge_parity_work(struct work_struct *work)
720{
721 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100722 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700723 u32 error_status, row, bank, subbank;
724 char *parity_event[5];
725 uint32_t misccpctl;
726 unsigned long flags;
727
728 /* We must turn off DOP level clock gating to access the L3 registers.
729 * In order to prevent a get/put style interface, acquire struct mutex
730 * any time we access those registers.
731 */
732 mutex_lock(&dev_priv->dev->struct_mutex);
733
734 misccpctl = I915_READ(GEN7_MISCCPCTL);
735 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
736 POSTING_READ(GEN7_MISCCPCTL);
737
738 error_status = I915_READ(GEN7_L3CDERRST1);
739 row = GEN7_PARITY_ERROR_ROW(error_status);
740 bank = GEN7_PARITY_ERROR_BANK(error_status);
741 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
742
743 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
744 GEN7_L3CDERRST1_ENABLE);
745 POSTING_READ(GEN7_L3CDERRST1);
746
747 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
748
749 spin_lock_irqsave(&dev_priv->irq_lock, flags);
750 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
751 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
752 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
753
754 mutex_unlock(&dev_priv->dev->struct_mutex);
755
756 parity_event[0] = "L3_PARITY_ERROR=1";
757 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
758 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
759 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
760 parity_event[4] = NULL;
761
762 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
763 KOBJ_CHANGE, parity_event);
764
765 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
766 row, bank, subbank);
767
768 kfree(parity_event[3]);
769 kfree(parity_event[2]);
770 kfree(parity_event[1]);
771}
772
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200773static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700774{
775 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
776 unsigned long flags;
777
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700778 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700779 return;
780
781 spin_lock_irqsave(&dev_priv->irq_lock, flags);
782 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
783 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
784 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
785
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100786 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700787}
788
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200789static void snb_gt_irq_handler(struct drm_device *dev,
790 struct drm_i915_private *dev_priv,
791 u32 gt_iir)
792{
793
794 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
795 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
796 notify_ring(dev, &dev_priv->ring[RCS]);
797 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
798 notify_ring(dev, &dev_priv->ring[VCS]);
799 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
800 notify_ring(dev, &dev_priv->ring[BCS]);
801
802 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
803 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
804 GT_RENDER_CS_ERROR_INTERRUPT)) {
805 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
806 i915_handle_error(dev, false);
807 }
Ben Widawskye3689192012-05-25 16:56:22 -0700808
809 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
810 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200811}
812
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100813static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
814 u32 pm_iir)
815{
816 unsigned long flags;
817
818 /*
819 * IIR bits should never already be set because IMR should
820 * prevent an interrupt from being shown in IIR. The warning
821 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200822 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100823 * type is not a problem, it displays a problem in the logic.
824 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200825 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100826 */
827
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200828 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200829 dev_priv->rps.pm_iir |= pm_iir;
830 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100831 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200832 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100833
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200834 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100835}
836
Egbert Eichb543fb02013-04-16 13:36:54 +0200837#define HPD_STORM_DETECT_PERIOD 1000
838#define HPD_STORM_THRESHOLD 5
839
Egbert Eichcd569ae2013-04-16 13:36:57 +0200840static inline bool hotplug_irq_storm_detect(struct drm_device *dev,
Egbert Eichb543fb02013-04-16 13:36:54 +0200841 u32 hotplug_trigger,
842 const u32 *hpd)
843{
844 drm_i915_private_t *dev_priv = dev->dev_private;
845 unsigned long irqflags;
846 int i;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200847 bool ret = false;
Egbert Eichb543fb02013-04-16 13:36:54 +0200848
849 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
850
851 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +0200852
Egbert Eichb543fb02013-04-16 13:36:54 +0200853 if (!(hpd[i] & hotplug_trigger) ||
854 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
Egbert Eich142e2392013-04-11 15:57:57 +0200855 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +0200856 continue;
857
858 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
859 dev_priv->hpd_stats[i].hpd_last_jiffies
860 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
861 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
862 dev_priv->hpd_stats[i].hpd_cnt = 0;
863 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
864 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +0200865 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +0200866 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200867 ret = true;
Egbert Eichb543fb02013-04-16 13:36:54 +0200868 } else {
869 dev_priv->hpd_stats[i].hpd_cnt++;
870 }
871 }
872
873 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200874
875 return ret;
Egbert Eichb543fb02013-04-16 13:36:54 +0200876}
877
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100878static void gmbus_irq_handler(struct drm_device *dev)
879{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100880 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
881
Daniel Vetter28c70f12012-12-01 13:53:45 +0100882 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100883}
884
Daniel Vetterce99c252012-12-01 13:53:47 +0100885static void dp_aux_irq_handler(struct drm_device *dev)
886{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100887 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
888
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100889 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100890}
891
Daniel Vetterff1f5252012-10-02 15:10:55 +0200892static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700893{
894 struct drm_device *dev = (struct drm_device *) arg;
895 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
896 u32 iir, gt_iir, pm_iir;
897 irqreturn_t ret = IRQ_NONE;
898 unsigned long irqflags;
899 int pipe;
900 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700901
902 atomic_inc(&dev_priv->irq_received);
903
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700904 while (true) {
905 iir = I915_READ(VLV_IIR);
906 gt_iir = I915_READ(GTIIR);
907 pm_iir = I915_READ(GEN6_PMIIR);
908
909 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
910 goto out;
911
912 ret = IRQ_HANDLED;
913
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200914 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700915
916 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
917 for_each_pipe(pipe) {
918 int reg = PIPESTAT(pipe);
919 pipe_stats[pipe] = I915_READ(reg);
920
921 /*
922 * Clear the PIPE*STAT regs before the IIR
923 */
924 if (pipe_stats[pipe] & 0x8000ffff) {
925 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
926 DRM_DEBUG_DRIVER("pipe %c underrun\n",
927 pipe_name(pipe));
928 I915_WRITE(reg, pipe_stats[pipe]);
929 }
930 }
931 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
932
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700933 for_each_pipe(pipe) {
934 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
935 drm_handle_vblank(dev, pipe);
936
937 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
938 intel_prepare_page_flip(dev, pipe);
939 intel_finish_page_flip(dev, pipe);
940 }
941 }
942
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700943 /* Consume port. Then clear IIR or we'll miss events */
944 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
945 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +0200946 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700947
948 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
949 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +0200950 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200951 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
952 i915_hpd_irq_setup(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700953 queue_work(dev_priv->wq,
954 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +0200955 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700956 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
957 I915_READ(PORT_HOTPLUG_STAT);
958 }
959
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100960 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
961 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700962
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100963 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
964 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700965
966 I915_WRITE(GTIIR, gt_iir);
967 I915_WRITE(GEN6_PMIIR, pm_iir);
968 I915_WRITE(VLV_IIR, iir);
969 }
970
971out:
972 return ret;
973}
974
Adam Jackson23e81d62012-06-06 15:45:44 -0400975static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800976{
977 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800978 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +0200979 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -0800980
Egbert Eichb543fb02013-04-16 13:36:54 +0200981 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200982 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx))
983 ibx_hpd_irq_setup(dev);
Daniel Vetter76e43832012-10-12 20:14:05 +0200984 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +0200985 }
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +0300986 if (pch_iir & SDE_AUDIO_POWER_MASK) {
987 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
988 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -0800989 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +0300990 port_name(port));
991 }
Jesse Barnes776ad802011-01-04 15:09:39 -0800992
Daniel Vetterce99c252012-12-01 13:53:47 +0100993 if (pch_iir & SDE_AUX_MASK)
994 dp_aux_irq_handler(dev);
995
Jesse Barnes776ad802011-01-04 15:09:39 -0800996 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100997 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -0800998
999 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1000 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1001
1002 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1003 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1004
1005 if (pch_iir & SDE_POISON)
1006 DRM_ERROR("PCH poison interrupt\n");
1007
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001008 if (pch_iir & SDE_FDI_MASK)
1009 for_each_pipe(pipe)
1010 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1011 pipe_name(pipe),
1012 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001013
1014 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1015 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1016
1017 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1018 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1019
Jesse Barnes776ad802011-01-04 15:09:39 -08001020 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001021 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1022 false))
1023 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1024
1025 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1026 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1027 false))
1028 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1029}
1030
1031static void ivb_err_int_handler(struct drm_device *dev)
1032{
1033 struct drm_i915_private *dev_priv = dev->dev_private;
1034 u32 err_int = I915_READ(GEN7_ERR_INT);
1035
Paulo Zanonide032bf2013-04-12 17:57:58 -03001036 if (err_int & ERR_INT_POISON)
1037 DRM_ERROR("Poison interrupt\n");
1038
Paulo Zanoni86642812013-04-12 17:57:57 -03001039 if (err_int & ERR_INT_FIFO_UNDERRUN_A)
1040 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1041 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1042
1043 if (err_int & ERR_INT_FIFO_UNDERRUN_B)
1044 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1045 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1046
1047 if (err_int & ERR_INT_FIFO_UNDERRUN_C)
1048 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
1049 DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
1050
1051 I915_WRITE(GEN7_ERR_INT, err_int);
1052}
1053
1054static void cpt_serr_int_handler(struct drm_device *dev)
1055{
1056 struct drm_i915_private *dev_priv = dev->dev_private;
1057 u32 serr_int = I915_READ(SERR_INT);
1058
Paulo Zanonide032bf2013-04-12 17:57:58 -03001059 if (serr_int & SERR_INT_POISON)
1060 DRM_ERROR("PCH poison interrupt\n");
1061
Paulo Zanoni86642812013-04-12 17:57:57 -03001062 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1063 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1064 false))
1065 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1066
1067 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1068 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1069 false))
1070 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1071
1072 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1073 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1074 false))
1075 DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
1076
1077 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001078}
1079
Adam Jackson23e81d62012-06-06 15:45:44 -04001080static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1081{
1082 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1083 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001084 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001085
Egbert Eichb543fb02013-04-16 13:36:54 +02001086 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001087 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt))
1088 ibx_hpd_irq_setup(dev);
Daniel Vetter76e43832012-10-12 20:14:05 +02001089 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001090 }
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001091 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1092 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1093 SDE_AUDIO_POWER_SHIFT_CPT);
1094 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1095 port_name(port));
1096 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001097
1098 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001099 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001100
1101 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001102 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001103
1104 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1105 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1106
1107 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1108 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1109
1110 if (pch_iir & SDE_FDI_MASK_CPT)
1111 for_each_pipe(pipe)
1112 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1113 pipe_name(pipe),
1114 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001115
1116 if (pch_iir & SDE_ERROR_CPT)
1117 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001118}
1119
Daniel Vetterff1f5252012-10-02 15:10:55 +02001120static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001121{
1122 struct drm_device *dev = (struct drm_device *) arg;
1123 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskyab5c6082013-04-05 13:12:41 -07001124 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001125 irqreturn_t ret = IRQ_NONE;
1126 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001127
1128 atomic_inc(&dev_priv->irq_received);
1129
Paulo Zanoni86642812013-04-12 17:57:57 -03001130 /* We get interrupts on unclaimed registers, so check for this before we
1131 * do any I915_{READ,WRITE}. */
1132 if (IS_HASWELL(dev) &&
1133 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
1134 DRM_ERROR("Unclaimed register before interrupt\n");
1135 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
1136 }
1137
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001138 /* disable master interrupt before clearing iir */
1139 de_ier = I915_READ(DEIER);
1140 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +01001141
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001142 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1143 * interrupts will will be stored on its back queue, and then we'll be
1144 * able to process them after we restore SDEIER (as soon as we restore
1145 * it, we'll get an interrupt if SDEIIR still has something to process
1146 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001147 if (!HAS_PCH_NOP(dev)) {
1148 sde_ier = I915_READ(SDEIER);
1149 I915_WRITE(SDEIER, 0);
1150 POSTING_READ(SDEIER);
1151 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001152
Paulo Zanoni86642812013-04-12 17:57:57 -03001153 /* On Haswell, also mask ERR_INT because we don't want to risk
1154 * generating "unclaimed register" interrupts from inside the interrupt
1155 * handler. */
1156 if (IS_HASWELL(dev))
1157 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
1158
Chris Wilson0e434062012-05-09 21:45:44 +01001159 gt_iir = I915_READ(GTIIR);
1160 if (gt_iir) {
1161 snb_gt_irq_handler(dev, dev_priv, gt_iir);
1162 I915_WRITE(GTIIR, gt_iir);
1163 ret = IRQ_HANDLED;
1164 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001165
1166 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001167 if (de_iir) {
Paulo Zanoni86642812013-04-12 17:57:57 -03001168 if (de_iir & DE_ERR_INT_IVB)
1169 ivb_err_int_handler(dev);
1170
Daniel Vetterce99c252012-12-01 13:53:47 +01001171 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1172 dp_aux_irq_handler(dev);
1173
Chris Wilson0e434062012-05-09 21:45:44 +01001174 if (de_iir & DE_GSE_IVB)
1175 intel_opregion_gse_intr(dev);
1176
1177 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +02001178 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
1179 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +01001180 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
1181 intel_prepare_page_flip(dev, i);
1182 intel_finish_page_flip_plane(dev, i);
1183 }
Chris Wilson0e434062012-05-09 21:45:44 +01001184 }
1185
1186 /* check event from PCH */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001187 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
Chris Wilson0e434062012-05-09 21:45:44 +01001188 u32 pch_iir = I915_READ(SDEIIR);
1189
Adam Jackson23e81d62012-06-06 15:45:44 -04001190 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001191
1192 /* clear PCH hotplug event before clear CPU irq */
1193 I915_WRITE(SDEIIR, pch_iir);
1194 }
1195
1196 I915_WRITE(DEIIR, de_iir);
1197 ret = IRQ_HANDLED;
1198 }
1199
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001200 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001201 if (pm_iir) {
1202 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
1203 gen6_queue_rps_work(dev_priv, pm_iir);
1204 I915_WRITE(GEN6_PMIIR, pm_iir);
1205 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001206 }
1207
Paulo Zanoni86642812013-04-12 17:57:57 -03001208 if (IS_HASWELL(dev) && ivb_can_enable_err_int(dev))
1209 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
1210
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001211 I915_WRITE(DEIER, de_ier);
1212 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001213 if (!HAS_PCH_NOP(dev)) {
1214 I915_WRITE(SDEIER, sde_ier);
1215 POSTING_READ(SDEIER);
1216 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001217
1218 return ret;
1219}
1220
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001221static void ilk_gt_irq_handler(struct drm_device *dev,
1222 struct drm_i915_private *dev_priv,
1223 u32 gt_iir)
1224{
1225 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
1226 notify_ring(dev, &dev_priv->ring[RCS]);
1227 if (gt_iir & GT_BSD_USER_INTERRUPT)
1228 notify_ring(dev, &dev_priv->ring[VCS]);
1229}
1230
Daniel Vetterff1f5252012-10-02 15:10:55 +02001231static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001232{
Jesse Barnes46979952011-04-07 13:53:55 -07001233 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001234 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1235 int ret = IRQ_NONE;
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001236 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001237
Jesse Barnes46979952011-04-07 13:53:55 -07001238 atomic_inc(&dev_priv->irq_received);
1239
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001240 /* disable master interrupt before clearing iir */
1241 de_ier = I915_READ(DEIER);
1242 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001243 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001244
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001245 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1246 * interrupts will will be stored on its back queue, and then we'll be
1247 * able to process them after we restore SDEIER (as soon as we restore
1248 * it, we'll get an interrupt if SDEIIR still has something to process
1249 * due to its back queue). */
1250 sde_ier = I915_READ(SDEIER);
1251 I915_WRITE(SDEIER, 0);
1252 POSTING_READ(SDEIER);
1253
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001254 de_iir = I915_READ(DEIIR);
1255 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001256 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001257
Daniel Vetteracd15b62012-11-30 11:24:50 +01001258 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +08001259 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001260
Zou Nan haic7c85102010-01-15 10:29:06 +08001261 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001262
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001263 if (IS_GEN5(dev))
1264 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1265 else
1266 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +08001267
Daniel Vetterce99c252012-12-01 13:53:47 +01001268 if (de_iir & DE_AUX_CHANNEL_A)
1269 dp_aux_irq_handler(dev);
1270
Zou Nan haic7c85102010-01-15 10:29:06 +08001271 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +01001272 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +08001273
Daniel Vetter74d44442012-10-02 17:54:35 +02001274 if (de_iir & DE_PIPEA_VBLANK)
1275 drm_handle_vblank(dev, 0);
1276
1277 if (de_iir & DE_PIPEB_VBLANK)
1278 drm_handle_vblank(dev, 1);
1279
Paulo Zanonide032bf2013-04-12 17:57:58 -03001280 if (de_iir & DE_POISON)
1281 DRM_ERROR("Poison interrupt\n");
1282
Paulo Zanoni86642812013-04-12 17:57:57 -03001283 if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
1284 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1285 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1286
1287 if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
1288 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1289 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1290
Zhenyu Wangf072d2e2010-02-09 09:46:19 +08001291 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001292 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +01001293 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001294 }
1295
Zhenyu Wangf072d2e2010-02-09 09:46:19 +08001296 if (de_iir & DE_PLANEB_FLIP_DONE) {
1297 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +01001298 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001299 }
Li Pengc062df62010-01-23 00:12:58 +08001300
Zou Nan haic7c85102010-01-15 10:29:06 +08001301 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -08001302 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +01001303 u32 pch_iir = I915_READ(SDEIIR);
1304
Adam Jackson23e81d62012-06-06 15:45:44 -04001305 if (HAS_PCH_CPT(dev))
1306 cpt_irq_handler(dev, pch_iir);
1307 else
1308 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +01001309
1310 /* should clear PCH hotplug event before clear CPU irq */
1311 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -08001312 }
Zou Nan haic7c85102010-01-15 10:29:06 +08001313
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001314 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1315 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001316
Chris Wilsonfc6826d2012-04-15 11:56:03 +01001317 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
1318 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001319
Zou Nan haic7c85102010-01-15 10:29:06 +08001320 I915_WRITE(GTIIR, gt_iir);
1321 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -07001322 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +08001323
1324done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001325 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001326 POSTING_READ(DEIER);
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001327 I915_WRITE(SDEIER, sde_ier);
1328 POSTING_READ(SDEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001329
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001330 return ret;
1331}
1332
Jesse Barnes8a905232009-07-11 16:48:03 -04001333/**
1334 * i915_error_work_func - do process context error handling work
1335 * @work: work struct
1336 *
1337 * Fire an error uevent so userspace can see that a hang or error
1338 * was detected.
1339 */
1340static void i915_error_work_func(struct work_struct *work)
1341{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001342 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
1343 work);
1344 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
1345 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04001346 struct drm_device *dev = dev_priv->dev;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001347 struct intel_ring_buffer *ring;
Ben Gamarif316a422009-09-14 17:48:46 -04001348 char *error_event[] = { "ERROR=1", NULL };
1349 char *reset_event[] = { "RESET=1", NULL };
1350 char *reset_done_event[] = { "ERROR=0", NULL };
Daniel Vetterf69061b2012-12-06 09:01:42 +01001351 int i, ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04001352
Ben Gamarif316a422009-09-14 17:48:46 -04001353 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04001354
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001355 /*
1356 * Note that there's only one work item which does gpu resets, so we
1357 * need not worry about concurrent gpu resets potentially incrementing
1358 * error->reset_counter twice. We only need to take care of another
1359 * racing irq/hangcheck declaring the gpu dead for a second time. A
1360 * quick check for that is good enough: schedule_work ensures the
1361 * correct ordering between hang detection and this work item, and since
1362 * the reset in-progress bit is only ever set by code outside of this
1363 * work we don't need to worry about any other races.
1364 */
1365 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01001366 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001367 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
1368 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001369
Daniel Vetterf69061b2012-12-06 09:01:42 +01001370 ret = i915_reset(dev);
1371
1372 if (ret == 0) {
1373 /*
1374 * After all the gem state is reset, increment the reset
1375 * counter and wake up everyone waiting for the reset to
1376 * complete.
1377 *
1378 * Since unlock operations are a one-sided barrier only,
1379 * we need to insert a barrier here to order any seqno
1380 * updates before
1381 * the counter increment.
1382 */
1383 smp_mb__before_atomic_inc();
1384 atomic_inc(&dev_priv->gpu_error.reset_counter);
1385
1386 kobject_uevent_env(&dev->primary->kdev.kobj,
1387 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001388 } else {
1389 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -04001390 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001391
Daniel Vetterf69061b2012-12-06 09:01:42 +01001392 for_each_ring(ring, dev_priv, i)
1393 wake_up_all(&ring->irq_queue);
1394
Ville Syrjälä96a02912013-02-18 19:08:49 +02001395 intel_display_handle_reset(dev);
1396
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001397 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -04001398 }
Jesse Barnes8a905232009-07-11 16:48:03 -04001399}
1400
Daniel Vetter85f9e502012-08-31 21:42:26 +02001401/* NB: please notice the memset */
1402static void i915_get_extra_instdone(struct drm_device *dev,
1403 uint32_t *instdone)
1404{
1405 struct drm_i915_private *dev_priv = dev->dev_private;
1406 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
1407
1408 switch(INTEL_INFO(dev)->gen) {
1409 case 2:
1410 case 3:
1411 instdone[0] = I915_READ(INSTDONE);
1412 break;
1413 case 4:
1414 case 5:
1415 case 6:
1416 instdone[0] = I915_READ(INSTDONE_I965);
1417 instdone[1] = I915_READ(INSTDONE1);
1418 break;
1419 default:
1420 WARN_ONCE(1, "Unsupported platform\n");
1421 case 7:
1422 instdone[0] = I915_READ(GEN7_INSTDONE_1);
1423 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
1424 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
1425 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
1426 break;
1427 }
1428}
1429
Chris Wilson3bd3c932010-08-19 08:19:30 +01001430#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +00001431static struct drm_i915_error_object *
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001432i915_error_object_create_sized(struct drm_i915_private *dev_priv,
1433 struct drm_i915_gem_object *src,
1434 const int num_pages)
Chris Wilson9df30792010-02-18 10:24:56 +00001435{
1436 struct drm_i915_error_object *dst;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001437 int i;
Chris Wilsone56660d2010-08-07 11:01:26 +01001438 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001439
Chris Wilson05394f32010-11-08 19:18:58 +00001440 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +00001441 return NULL;
1442
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001443 dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001444 if (dst == NULL)
1445 return NULL;
1446
Chris Wilson05394f32010-11-08 19:18:58 +00001447 reloc_offset = src->gtt_offset;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001448 for (i = 0; i < num_pages; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -07001449 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +01001450 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -07001451
Chris Wilsone56660d2010-08-07 11:01:26 +01001452 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001453 if (d == NULL)
1454 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +01001455
Andrew Morton788885a2010-05-11 14:07:05 -07001456 local_irq_save(flags);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001457 if (reloc_offset < dev_priv->gtt.mappable_end &&
Daniel Vetter74898d72012-02-15 23:50:22 +01001458 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +01001459 void __iomem *s;
1460
1461 /* Simply ignore tiling or any overlapping fence.
1462 * It's part of the error state, and this hopefully
1463 * captures what the GPU read.
1464 */
1465
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001466 s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson172975aa2011-12-14 13:57:25 +01001467 reloc_offset);
1468 memcpy_fromio(d, s, PAGE_SIZE);
1469 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +00001470 } else if (src->stolen) {
1471 unsigned long offset;
1472
1473 offset = dev_priv->mm.stolen_base;
1474 offset += src->stolen->start;
1475 offset += i << PAGE_SHIFT;
1476
Daniel Vetter1a240d42012-11-29 22:18:51 +01001477 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +01001478 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +01001479 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +01001480 void *s;
1481
Chris Wilson9da3da62012-06-01 15:20:22 +01001482 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +01001483
Chris Wilson9da3da62012-06-01 15:20:22 +01001484 drm_clflush_pages(&page, 1);
1485
1486 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +01001487 memcpy(d, s, PAGE_SIZE);
1488 kunmap_atomic(s);
1489
Chris Wilson9da3da62012-06-01 15:20:22 +01001490 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +01001491 }
Andrew Morton788885a2010-05-11 14:07:05 -07001492 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +01001493
Chris Wilson9da3da62012-06-01 15:20:22 +01001494 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +01001495
1496 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +00001497 }
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001498 dst->page_count = num_pages;
Chris Wilson05394f32010-11-08 19:18:58 +00001499 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001500
1501 return dst;
1502
1503unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +01001504 while (i--)
1505 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +00001506 kfree(dst);
1507 return NULL;
1508}
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001509#define i915_error_object_create(dev_priv, src) \
1510 i915_error_object_create_sized((dev_priv), (src), \
1511 (src)->base.size>>PAGE_SHIFT)
Chris Wilson9df30792010-02-18 10:24:56 +00001512
1513static void
1514i915_error_object_free(struct drm_i915_error_object *obj)
1515{
1516 int page;
1517
1518 if (obj == NULL)
1519 return;
1520
1521 for (page = 0; page < obj->page_count; page++)
1522 kfree(obj->pages[page]);
1523
1524 kfree(obj);
1525}
1526
Daniel Vetter742cbee2012-04-27 15:17:39 +02001527void
1528i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001529{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001530 struct drm_i915_error_state *error = container_of(error_ref,
1531 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001532 int i;
1533
Chris Wilson52d39a22012-02-15 11:25:37 +00001534 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1535 i915_error_object_free(error->ring[i].batchbuffer);
1536 i915_error_object_free(error->ring[i].ringbuffer);
1537 kfree(error->ring[i].requests);
1538 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001539
Chris Wilson9df30792010-02-18 10:24:56 +00001540 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001541 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +00001542 kfree(error);
1543}
Chris Wilson1b502472012-04-24 15:47:30 +01001544static void capture_bo(struct drm_i915_error_buffer *err,
1545 struct drm_i915_gem_object *obj)
1546{
1547 err->size = obj->base.size;
1548 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001549 err->rseqno = obj->last_read_seqno;
1550 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001551 err->gtt_offset = obj->gtt_offset;
1552 err->read_domains = obj->base.read_domains;
1553 err->write_domain = obj->base.write_domain;
1554 err->fence_reg = obj->fence_reg;
1555 err->pinned = 0;
1556 if (obj->pin_count > 0)
1557 err->pinned = 1;
1558 if (obj->user_pin_count > 0)
1559 err->pinned = -1;
1560 err->tiling = obj->tiling_mode;
1561 err->dirty = obj->dirty;
1562 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1563 err->ring = obj->ring ? obj->ring->id : -1;
1564 err->cache_level = obj->cache_level;
1565}
Chris Wilson9df30792010-02-18 10:24:56 +00001566
Chris Wilson1b502472012-04-24 15:47:30 +01001567static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1568 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001569{
1570 struct drm_i915_gem_object *obj;
1571 int i = 0;
1572
1573 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001574 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001575 if (++i == count)
1576 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001577 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001578
Chris Wilson1b502472012-04-24 15:47:30 +01001579 return i;
1580}
1581
1582static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1583 int count, struct list_head *head)
1584{
1585 struct drm_i915_gem_object *obj;
1586 int i = 0;
1587
1588 list_for_each_entry(obj, head, gtt_list) {
1589 if (obj->pin_count == 0)
1590 continue;
1591
1592 capture_bo(err++, obj);
1593 if (++i == count)
1594 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001595 }
1596
1597 return i;
1598}
1599
Chris Wilson748ebc62010-10-24 10:28:47 +01001600static void i915_gem_record_fences(struct drm_device *dev,
1601 struct drm_i915_error_state *error)
1602{
1603 struct drm_i915_private *dev_priv = dev->dev_private;
1604 int i;
1605
1606 /* Fences */
1607 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001608 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001609 case 6:
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03001610 for (i = 0; i < dev_priv->num_fence_regs; i++)
Chris Wilson748ebc62010-10-24 10:28:47 +01001611 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1612 break;
1613 case 5:
1614 case 4:
1615 for (i = 0; i < 16; i++)
1616 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1617 break;
1618 case 3:
1619 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1620 for (i = 0; i < 8; i++)
1621 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1622 case 2:
1623 for (i = 0; i < 8; i++)
1624 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1625 break;
1626
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08001627 default:
1628 BUG();
Chris Wilson748ebc62010-10-24 10:28:47 +01001629 }
1630}
1631
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001632static struct drm_i915_error_object *
1633i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1634 struct intel_ring_buffer *ring)
1635{
1636 struct drm_i915_gem_object *obj;
1637 u32 seqno;
1638
1639 if (!ring->get_seqno)
1640 return NULL;
1641
Daniel Vetterb45305f2012-12-17 16:21:27 +01001642 if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1643 u32 acthd = I915_READ(ACTHD);
1644
1645 if (WARN_ON(ring->id != RCS))
1646 return NULL;
1647
1648 obj = ring->private;
1649 if (acthd >= obj->gtt_offset &&
1650 acthd < obj->gtt_offset + obj->base.size)
1651 return i915_error_object_create(dev_priv, obj);
1652 }
1653
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001654 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001655 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1656 if (obj->ring != ring)
1657 continue;
1658
Chris Wilson0201f1e2012-07-20 12:41:01 +01001659 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001660 continue;
1661
1662 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1663 continue;
1664
1665 /* We need to copy these to an anonymous buffer as the simplest
1666 * method to avoid being overwritten by userspace.
1667 */
1668 return i915_error_object_create(dev_priv, obj);
1669 }
1670
1671 return NULL;
1672}
1673
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001674static void i915_record_ring_state(struct drm_device *dev,
1675 struct drm_i915_error_state *error,
1676 struct intel_ring_buffer *ring)
1677{
1678 struct drm_i915_private *dev_priv = dev->dev_private;
1679
Daniel Vetter33f3f512011-12-14 13:57:39 +01001680 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001681 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001682 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001683 error->semaphore_mboxes[ring->id][0]
1684 = I915_READ(RING_SYNC_0(ring->mmio_base));
1685 error->semaphore_mboxes[ring->id][1]
1686 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001687 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1688 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001689 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001690
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001691 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001692 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001693 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1694 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1695 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001696 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001697 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001698 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001699 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001700 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001701 error->ipeir[ring->id] = I915_READ(IPEIR);
1702 error->ipehr[ring->id] = I915_READ(IPEHR);
1703 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001704 }
1705
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001706 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001707 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001708 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001709 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001710 error->head[ring->id] = I915_READ_HEAD(ring);
1711 error->tail[ring->id] = I915_READ_TAIL(ring);
Chris Wilson0f3b6842013-01-15 12:05:55 +00001712 error->ctl[ring->id] = I915_READ_CTL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001713
1714 error->cpu_ring_head[ring->id] = ring->head;
1715 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001716}
1717
Ben Widawsky8c123e52013-03-04 17:00:29 -08001718
1719static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
1720 struct drm_i915_error_state *error,
1721 struct drm_i915_error_ring *ering)
1722{
1723 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1724 struct drm_i915_gem_object *obj;
1725
1726 /* Currently render ring is the only HW context user */
1727 if (ring->id != RCS || !error->ccid)
1728 return;
1729
1730 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
1731 if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
1732 ering->ctx = i915_error_object_create_sized(dev_priv,
1733 obj, 1);
1734 }
1735 }
1736}
1737
Chris Wilson52d39a22012-02-15 11:25:37 +00001738static void i915_gem_record_rings(struct drm_device *dev,
1739 struct drm_i915_error_state *error)
1740{
1741 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001742 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001743 struct drm_i915_gem_request *request;
1744 int i, count;
1745
Chris Wilsonb4519512012-05-11 14:29:30 +01001746 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001747 i915_record_ring_state(dev, error, ring);
1748
1749 error->ring[i].batchbuffer =
1750 i915_error_first_batchbuffer(dev_priv, ring);
1751
1752 error->ring[i].ringbuffer =
1753 i915_error_object_create(dev_priv, ring->obj);
1754
Ben Widawsky8c123e52013-03-04 17:00:29 -08001755
1756 i915_gem_record_active_context(ring, error, &error->ring[i]);
1757
Chris Wilson52d39a22012-02-15 11:25:37 +00001758 count = 0;
1759 list_for_each_entry(request, &ring->request_list, list)
1760 count++;
1761
1762 error->ring[i].num_requests = count;
1763 error->ring[i].requests =
1764 kmalloc(count*sizeof(struct drm_i915_error_request),
1765 GFP_ATOMIC);
1766 if (error->ring[i].requests == NULL) {
1767 error->ring[i].num_requests = 0;
1768 continue;
1769 }
1770
1771 count = 0;
1772 list_for_each_entry(request, &ring->request_list, list) {
1773 struct drm_i915_error_request *erq;
1774
1775 erq = &error->ring[i].requests[count++];
1776 erq->seqno = request->seqno;
1777 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001778 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001779 }
1780 }
1781}
1782
Jesse Barnes8a905232009-07-11 16:48:03 -04001783/**
1784 * i915_capture_error_state - capture an error record for later analysis
1785 * @dev: drm device
1786 *
1787 * Should be called when an error is detected (either a hang or an error
1788 * interrupt) to capture error state from the time of the error. Fills
1789 * out a structure which becomes available in debugfs for user level tools
1790 * to pick up.
1791 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001792static void i915_capture_error_state(struct drm_device *dev)
1793{
1794 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001795 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001796 struct drm_i915_error_state *error;
1797 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001798 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001799
Daniel Vetter99584db2012-11-14 17:14:04 +01001800 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1801 error = dev_priv->gpu_error.first_error;
1802 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001803 if (error)
1804 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001805
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001806 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001807 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001808 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001809 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1810 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001811 }
1812
Paulo Zanoni5d83d292013-03-06 20:03:22 -03001813 DRM_INFO("capturing error event; look for more information in "
Ben Widawsky2f86f192013-01-28 15:32:15 -08001814 "/sys/kernel/debug/dri/%d/i915_error_state\n",
Chris Wilsonb6f78332011-02-01 14:15:55 +00001815 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001816
Daniel Vetter742cbee2012-04-27 15:17:39 +02001817 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001818 error->eir = I915_READ(EIR);
1819 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawsky211816e2013-02-24 18:10:01 -08001820 if (HAS_HW_CONTEXTS(dev))
1821 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001822
1823 if (HAS_PCH_SPLIT(dev))
1824 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1825 else if (IS_VALLEYVIEW(dev))
1826 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1827 else if (IS_GEN2(dev))
1828 error->ier = I915_READ16(IER);
1829 else
1830 error->ier = I915_READ(IER);
1831
Chris Wilson0f3b6842013-01-15 12:05:55 +00001832 if (INTEL_INFO(dev)->gen >= 6)
1833 error->derrmr = I915_READ(DERRMR);
1834
1835 if (IS_VALLEYVIEW(dev))
1836 error->forcewake = I915_READ(FORCEWAKE_VLV);
1837 else if (INTEL_INFO(dev)->gen >= 7)
1838 error->forcewake = I915_READ(FORCEWAKE_MT);
1839 else if (INTEL_INFO(dev)->gen == 6)
1840 error->forcewake = I915_READ(FORCEWAKE);
1841
Paulo Zanoni4f3308b2013-03-22 14:24:16 -03001842 if (!HAS_PCH_SPLIT(dev))
1843 for_each_pipe(pipe)
1844 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001845
Daniel Vetter33f3f512011-12-14 13:57:39 +01001846 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001847 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001848 error->done_reg = I915_READ(DONE_REG);
1849 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001850
Ben Widawsky71e172e2012-08-20 16:15:13 -07001851 if (INTEL_INFO(dev)->gen == 7)
1852 error->err_int = I915_READ(GEN7_ERR_INT);
1853
Ben Widawsky050ee912012-08-22 11:32:15 -07001854 i915_get_extra_instdone(dev, error->extra_instdone);
1855
Chris Wilson748ebc62010-10-24 10:28:47 +01001856 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001857 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001858
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001859 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001860 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001861 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001862
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001863 i = 0;
1864 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1865 i++;
1866 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001867 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001868 if (obj->pin_count)
1869 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001870 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001871
Chris Wilson8e934db2011-01-24 12:34:00 +00001872 error->active_bo = NULL;
1873 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001874 if (i) {
1875 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001876 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001877 if (error->active_bo)
1878 error->pinned_bo =
1879 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001880 }
1881
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001882 if (error->active_bo)
1883 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001884 capture_active_bo(error->active_bo,
1885 error->active_bo_count,
1886 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001887
1888 if (error->pinned_bo)
1889 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001890 capture_pinned_bo(error->pinned_bo,
1891 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001892 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001893
Jesse Barnes8a905232009-07-11 16:48:03 -04001894 do_gettimeofday(&error->time);
1895
Chris Wilson6ef3d422010-08-04 20:26:07 +01001896 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001897 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001898
Daniel Vetter99584db2012-11-14 17:14:04 +01001899 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1900 if (dev_priv->gpu_error.first_error == NULL) {
1901 dev_priv->gpu_error.first_error = error;
Chris Wilson9df30792010-02-18 10:24:56 +00001902 error = NULL;
1903 }
Daniel Vetter99584db2012-11-14 17:14:04 +01001904 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001905
1906 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001907 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001908}
1909
1910void i915_destroy_error_state(struct drm_device *dev)
1911{
1912 struct drm_i915_private *dev_priv = dev->dev_private;
1913 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001914 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001915
Daniel Vetter99584db2012-11-14 17:14:04 +01001916 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1917 error = dev_priv->gpu_error.first_error;
1918 dev_priv->gpu_error.first_error = NULL;
1919 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001920
1921 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001922 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001923}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001924#else
1925#define i915_capture_error_state(x)
1926#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001927
Chris Wilson35aed2e2010-05-27 13:18:12 +01001928static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001929{
1930 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001931 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001932 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001933 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001934
Chris Wilson35aed2e2010-05-27 13:18:12 +01001935 if (!eir)
1936 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001937
Joe Perchesa70491c2012-03-18 13:00:11 -07001938 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001939
Ben Widawskybd9854f2012-08-23 15:18:09 -07001940 i915_get_extra_instdone(dev, instdone);
1941
Jesse Barnes8a905232009-07-11 16:48:03 -04001942 if (IS_G4X(dev)) {
1943 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1944 u32 ipeir = I915_READ(IPEIR_I965);
1945
Joe Perchesa70491c2012-03-18 13:00:11 -07001946 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1947 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001948 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1949 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001950 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001951 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001952 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001953 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001954 }
1955 if (eir & GM45_ERROR_PAGE_TABLE) {
1956 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001957 pr_err("page table error\n");
1958 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001959 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001960 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001961 }
1962 }
1963
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001964 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001965 if (eir & I915_ERROR_PAGE_TABLE) {
1966 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001967 pr_err("page table error\n");
1968 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001969 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001970 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001971 }
1972 }
1973
1974 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001975 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001976 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001977 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001978 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001979 /* pipestat has already been acked */
1980 }
1981 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001982 pr_err("instruction error\n");
1983 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001984 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1985 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001986 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001987 u32 ipeir = I915_READ(IPEIR);
1988
Joe Perchesa70491c2012-03-18 13:00:11 -07001989 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1990 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001991 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001992 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001993 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001994 } else {
1995 u32 ipeir = I915_READ(IPEIR_I965);
1996
Joe Perchesa70491c2012-03-18 13:00:11 -07001997 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1998 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001999 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002000 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002001 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002002 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002003 }
2004 }
2005
2006 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002007 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002008 eir = I915_READ(EIR);
2009 if (eir) {
2010 /*
2011 * some errors might have become stuck,
2012 * mask them.
2013 */
2014 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2015 I915_WRITE(EMR, I915_READ(EMR) | eir);
2016 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2017 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002018}
2019
2020/**
2021 * i915_handle_error - handle an error interrupt
2022 * @dev: drm device
2023 *
2024 * Do some basic checking of regsiter state at error interrupt time and
2025 * dump it to the syslog. Also call i915_capture_error_state() to make
2026 * sure we get a record and make it available in debugfs. Fire a uevent
2027 * so userspace knows something bad happened (should trigger collection
2028 * of a ring dump etc.).
2029 */
Chris Wilson527f9e92010-11-11 01:16:58 +00002030void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002031{
2032 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002033 struct intel_ring_buffer *ring;
2034 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01002035
2036 i915_capture_error_state(dev);
2037 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002038
Ben Gamariba1234d2009-09-14 17:48:47 -04002039 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002040 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2041 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002042
Ben Gamari11ed50e2009-09-14 17:48:45 -04002043 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002044 * Wakeup waiting processes so that the reset work item
2045 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002046 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002047 for_each_ring(ring, dev_priv, i)
2048 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002049 }
2050
Daniel Vetter99584db2012-11-14 17:14:04 +01002051 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002052}
2053
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002054static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002055{
2056 drm_i915_private_t *dev_priv = dev->dev_private;
2057 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002059 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002060 struct intel_unpin_work *work;
2061 unsigned long flags;
2062 bool stall_detected;
2063
2064 /* Ignore early vblank irqs */
2065 if (intel_crtc == NULL)
2066 return;
2067
2068 spin_lock_irqsave(&dev->event_lock, flags);
2069 work = intel_crtc->unpin_work;
2070
Chris Wilsone7d841c2012-12-03 11:36:30 +00002071 if (work == NULL ||
2072 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2073 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002074 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2075 spin_unlock_irqrestore(&dev->event_lock, flags);
2076 return;
2077 }
2078
2079 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002080 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002081 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002082 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002083 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2084 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002085 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002086 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00002087 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002088 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002089 crtc->x * crtc->fb->bits_per_pixel/8);
2090 }
2091
2092 spin_unlock_irqrestore(&dev->event_lock, flags);
2093
2094 if (stall_detected) {
2095 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2096 intel_prepare_page_flip(dev, intel_crtc->plane);
2097 }
2098}
2099
Keith Packard42f52ef2008-10-18 19:39:29 -07002100/* Called from drm generic code, passed 'crtc' which
2101 * we use as a pipe index
2102 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002103static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002104{
2105 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002106 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002107
Chris Wilson5eddb702010-09-11 13:48:45 +01002108 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002109 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002110
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002111 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002112 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002113 i915_enable_pipestat(dev_priv, pipe,
2114 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07002115 else
Keith Packard7c463582008-11-04 02:03:27 -08002116 i915_enable_pipestat(dev_priv, pipe,
2117 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002118
2119 /* maintain vblank delivery even in deep C-states */
2120 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002121 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002122 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002123
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002124 return 0;
2125}
2126
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002127static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002128{
2129 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2130 unsigned long irqflags;
2131
2132 if (!i915_pipe_enabled(dev, pipe))
2133 return -EINVAL;
2134
2135 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2136 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04002137 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002138 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2139
2140 return 0;
2141}
2142
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002143static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002144{
2145 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2146 unsigned long irqflags;
2147
2148 if (!i915_pipe_enabled(dev, pipe))
2149 return -EINVAL;
2150
2151 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01002152 ironlake_enable_display_irq(dev_priv,
2153 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002154 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2155
2156 return 0;
2157}
2158
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002159static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2160{
2161 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2162 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002163 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002164
2165 if (!i915_pipe_enabled(dev, pipe))
2166 return -EINVAL;
2167
2168 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002169 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002170 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002171 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002172 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002173 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002174 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002175 i915_enable_pipestat(dev_priv, pipe,
2176 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002177 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2178
2179 return 0;
2180}
2181
Keith Packard42f52ef2008-10-18 19:39:29 -07002182/* Called from drm generic code, passed 'crtc' which
2183 * we use as a pipe index
2184 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002185static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002186{
2187 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002188 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002189
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002190 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002191 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002192 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002193
Jesse Barnesf796cf82011-04-07 13:58:17 -07002194 i915_disable_pipestat(dev_priv, pipe,
2195 PIPE_VBLANK_INTERRUPT_ENABLE |
2196 PIPE_START_VBLANK_INTERRUPT_ENABLE);
2197 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2198}
2199
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002200static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002201{
2202 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2203 unsigned long irqflags;
2204
2205 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2206 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04002207 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002208 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002209}
2210
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002211static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002212{
2213 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2214 unsigned long irqflags;
2215
2216 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01002217 ironlake_disable_display_irq(dev_priv,
2218 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002219 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2220}
2221
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002222static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2223{
2224 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2225 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002226 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002227
2228 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002229 i915_disable_pipestat(dev_priv, pipe,
2230 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002231 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002232 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002233 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002234 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002235 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002236 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002237 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2238}
2239
Chris Wilson893eead2010-10-27 14:44:35 +01002240static u32
2241ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002242{
Chris Wilson893eead2010-10-27 14:44:35 +01002243 return list_entry(ring->request_list.prev,
2244 struct drm_i915_gem_request, list)->seqno;
2245}
2246
2247static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
2248{
2249 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002250 i915_seqno_passed(ring->get_seqno(ring, false),
2251 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01002252 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07002253 if (waitqueue_active(&ring->irq_queue)) {
2254 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2255 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01002256 wake_up_all(&ring->irq_queue);
2257 *err = true;
2258 }
2259 return true;
2260 }
2261 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04002262}
2263
Chris Wilsona24a11e2013-03-14 17:52:05 +02002264static bool semaphore_passed(struct intel_ring_buffer *ring)
2265{
2266 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2267 u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
2268 struct intel_ring_buffer *signaller;
2269 u32 cmd, ipehr, acthd_min;
2270
2271 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2272 if ((ipehr & ~(0x3 << 16)) !=
2273 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
2274 return false;
2275
2276 /* ACTHD is likely pointing to the dword after the actual command,
2277 * so scan backwards until we find the MBOX.
2278 */
2279 acthd_min = max((int)acthd - 3 * 4, 0);
2280 do {
2281 cmd = ioread32(ring->virtual_start + acthd);
2282 if (cmd == ipehr)
2283 break;
2284
2285 acthd -= 4;
2286 if (acthd < acthd_min)
2287 return false;
2288 } while (1);
2289
2290 signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
2291 return i915_seqno_passed(signaller->get_seqno(signaller, false),
2292 ioread32(ring->virtual_start+acthd+4)+1);
2293}
2294
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002295static bool kick_ring(struct intel_ring_buffer *ring)
2296{
2297 struct drm_device *dev = ring->dev;
2298 struct drm_i915_private *dev_priv = dev->dev_private;
2299 u32 tmp = I915_READ_CTL(ring);
2300 if (tmp & RING_WAIT) {
2301 DRM_ERROR("Kicking stuck wait on %s\n",
2302 ring->name);
2303 I915_WRITE_CTL(ring, tmp);
2304 return true;
2305 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002306
2307 if (INTEL_INFO(dev)->gen >= 6 &&
2308 tmp & RING_WAIT_SEMAPHORE &&
2309 semaphore_passed(ring)) {
2310 DRM_ERROR("Kicking stuck semaphore on %s\n",
2311 ring->name);
2312 I915_WRITE_CTL(ring, tmp);
2313 return true;
2314 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002315 return false;
2316}
2317
Chris Wilsond1e61e72012-04-10 17:00:41 +01002318static bool i915_hangcheck_hung(struct drm_device *dev)
2319{
2320 drm_i915_private_t *dev_priv = dev->dev_private;
2321
Daniel Vetter99584db2012-11-14 17:14:04 +01002322 if (dev_priv->gpu_error.hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002323 bool hung = true;
2324
Chris Wilsond1e61e72012-04-10 17:00:41 +01002325 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
2326 i915_handle_error(dev, true);
2327
2328 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002329 struct intel_ring_buffer *ring;
2330 int i;
2331
Chris Wilsond1e61e72012-04-10 17:00:41 +01002332 /* Is the chip hanging on a WAIT_FOR_EVENT?
2333 * If so we can simply poke the RB_WAIT bit
2334 * and break the hang. This should work on
2335 * all but the second generation chipsets.
2336 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002337 for_each_ring(ring, dev_priv, i)
2338 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002339 }
2340
Chris Wilsonb4519512012-05-11 14:29:30 +01002341 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002342 }
2343
2344 return false;
2345}
2346
Ben Gamarif65d9422009-09-14 17:48:44 -04002347/**
2348 * This is called when the chip hasn't reported back with completed
2349 * batchbuffers in a long time. The first time this is called we simply record
2350 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
2351 * again, we assume the chip is wedged and try to fix it.
2352 */
2353void i915_hangcheck_elapsed(unsigned long data)
2354{
2355 struct drm_device *dev = (struct drm_device *)data;
2356 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002357 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01002358 struct intel_ring_buffer *ring;
2359 bool err = false, idle;
2360 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01002361
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002362 if (!i915_enable_hangcheck)
2363 return;
2364
Chris Wilsonb4519512012-05-11 14:29:30 +01002365 memset(acthd, 0, sizeof(acthd));
2366 idle = true;
2367 for_each_ring(ring, dev_priv, i) {
2368 idle &= i915_hangcheck_ring_idle(ring, &err);
2369 acthd[i] = intel_ring_get_active_head(ring);
2370 }
2371
Chris Wilson893eead2010-10-27 14:44:35 +01002372 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002373 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01002374 if (err) {
2375 if (i915_hangcheck_hung(dev))
2376 return;
2377
Chris Wilson893eead2010-10-27 14:44:35 +01002378 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002379 }
2380
Daniel Vetter99584db2012-11-14 17:14:04 +01002381 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01002382 return;
2383 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002384
Ben Widawskybd9854f2012-08-23 15:18:09 -07002385 i915_get_extra_instdone(dev, instdone);
Daniel Vetter99584db2012-11-14 17:14:04 +01002386 if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
2387 sizeof(acthd)) == 0 &&
2388 memcmp(dev_priv->gpu_error.prev_instdone, instdone,
2389 sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01002390 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002391 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002392 } else {
Daniel Vetter99584db2012-11-14 17:14:04 +01002393 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002394
Daniel Vetter99584db2012-11-14 17:14:04 +01002395 memcpy(dev_priv->gpu_error.last_acthd, acthd,
2396 sizeof(acthd));
2397 memcpy(dev_priv->gpu_error.prev_instdone, instdone,
2398 sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002399 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002400
Chris Wilson893eead2010-10-27 14:44:35 +01002401repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04002402 /* Reset timer case chip hangs without another request being added */
Daniel Vetter99584db2012-11-14 17:14:04 +01002403 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002404 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002405}
2406
Linus Torvalds1da177e2005-04-16 15:20:36 -07002407/* drm_dma.h hooks
2408*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002409static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002410{
2411 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2412
Jesse Barnes46979952011-04-07 13:53:55 -07002413 atomic_set(&dev_priv->irq_received, 0);
2414
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002415 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002416
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002417 /* XXX hotplug from PCH */
2418
2419 I915_WRITE(DEIMR, 0xffffffff);
2420 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002421 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002422
2423 /* and GT */
2424 I915_WRITE(GTIMR, 0xffffffff);
2425 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002426 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002427
Ben Widawskyab5c6082013-04-05 13:12:41 -07002428 if (HAS_PCH_NOP(dev))
2429 return;
2430
Zhenyu Wangc6501562009-11-03 18:57:21 +00002431 /* south display irq */
2432 I915_WRITE(SDEIMR, 0xffffffff);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002433 /*
2434 * SDEIER is also touched by the interrupt handler to work around missed
2435 * PCH interrupts. Hence we can't update it after the interrupt handler
2436 * is enabled - instead we unconditionally enable all PCH interrupt
2437 * sources here, but then only unmask them as needed with SDEIMR.
2438 */
2439 I915_WRITE(SDEIER, 0xffffffff);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002440 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002441}
2442
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002443static void valleyview_irq_preinstall(struct drm_device *dev)
2444{
2445 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2446 int pipe;
2447
2448 atomic_set(&dev_priv->irq_received, 0);
2449
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002450 /* VLV magic */
2451 I915_WRITE(VLV_IMR, 0);
2452 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2453 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2454 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2455
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002456 /* and GT */
2457 I915_WRITE(GTIIR, I915_READ(GTIIR));
2458 I915_WRITE(GTIIR, I915_READ(GTIIR));
2459 I915_WRITE(GTIMR, 0xffffffff);
2460 I915_WRITE(GTIER, 0x0);
2461 POSTING_READ(GTIER);
2462
2463 I915_WRITE(DPINVGTT, 0xff);
2464
2465 I915_WRITE(PORT_HOTPLUG_EN, 0);
2466 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2467 for_each_pipe(pipe)
2468 I915_WRITE(PIPESTAT(pipe), 0xffff);
2469 I915_WRITE(VLV_IIR, 0xffffffff);
2470 I915_WRITE(VLV_IMR, 0xffffffff);
2471 I915_WRITE(VLV_IER, 0x0);
2472 POSTING_READ(VLV_IER);
2473}
2474
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002475static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002476{
2477 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002478 struct drm_mode_config *mode_config = &dev->mode_config;
2479 struct intel_encoder *intel_encoder;
2480 u32 mask = ~I915_READ(SDEIMR);
2481 u32 hotplug;
Keith Packard7fe0b972011-09-19 13:31:02 -07002482
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002483 if (HAS_PCH_IBX(dev)) {
Egbert Eich995e6b32013-04-16 13:36:56 +02002484 mask &= ~SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002485 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002486 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2487 mask |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002488 } else {
Egbert Eich995e6b32013-04-16 13:36:56 +02002489 mask &= ~SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002490 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002491 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2492 mask |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002493 }
2494
2495 I915_WRITE(SDEIMR, ~mask);
2496
2497 /*
2498 * Enable digital hotplug on the PCH, and configure the DP short pulse
2499 * duration to 2ms (which is the minimum in the Display Port spec)
2500 *
2501 * This register is the same on all known PCH chips.
2502 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002503 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2504 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2505 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2506 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2507 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2508 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2509}
2510
Paulo Zanonid46da432013-02-08 17:35:15 -02002511static void ibx_irq_postinstall(struct drm_device *dev)
2512{
2513 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002514 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002515
Paulo Zanoni86642812013-04-12 17:57:57 -03002516 if (HAS_PCH_IBX(dev)) {
2517 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002518 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
Paulo Zanoni86642812013-04-12 17:57:57 -03002519 } else {
2520 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2521
2522 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2523 }
Ben Widawskyab5c6082013-04-05 13:12:41 -07002524
2525 if (HAS_PCH_NOP(dev))
2526 return;
2527
Paulo Zanonid46da432013-02-08 17:35:15 -02002528 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2529 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002530}
2531
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002532static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002533{
2534 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2535 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08002536 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01002537 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Paulo Zanoni86642812013-04-12 17:57:57 -03002538 DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002539 DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002540 u32 render_irqs;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002541
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002542 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002543
2544 /* should always can generate irq */
2545 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002546 I915_WRITE(DEIMR, dev_priv->irq_mask);
2547 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002548 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002549
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002550 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002551
2552 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002553 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002554
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002555 if (IS_GEN6(dev))
2556 render_irqs =
2557 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002558 GEN6_BSD_USER_INTERRUPT |
2559 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002560 else
2561 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00002562 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00002563 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002564 GT_BSD_USER_INTERRUPT;
2565 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002566 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002567
Paulo Zanonid46da432013-02-08 17:35:15 -02002568 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002569
Jesse Barnesf97108d2010-01-29 11:27:07 -08002570 if (IS_IRONLAKE_M(dev)) {
2571 /* Clear & enable PCU event interrupts */
2572 I915_WRITE(DEIIR, DE_PCU_EVENT);
2573 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2574 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2575 }
2576
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002577 return 0;
2578}
2579
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002580static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002581{
2582 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2583 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01002584 u32 display_mask =
2585 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2586 DE_PLANEC_FLIP_DONE_IVB |
2587 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01002588 DE_PLANEA_FLIP_DONE_IVB |
Paulo Zanoni86642812013-04-12 17:57:57 -03002589 DE_AUX_CHANNEL_A_IVB |
2590 DE_ERR_INT_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002591 u32 render_irqs;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002592
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002593 dev_priv->irq_mask = ~display_mask;
2594
2595 /* should always can generate irq */
Paulo Zanoni86642812013-04-12 17:57:57 -03002596 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002597 I915_WRITE(DEIIR, I915_READ(DEIIR));
2598 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01002599 I915_WRITE(DEIER,
2600 display_mask |
2601 DE_PIPEC_VBLANK_IVB |
2602 DE_PIPEB_VBLANK_IVB |
2603 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002604 POSTING_READ(DEIER);
2605
Ben Widawsky15b9f802012-05-25 16:56:23 -07002606 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002607
2608 I915_WRITE(GTIIR, I915_READ(GTIIR));
2609 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2610
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002611 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07002612 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002613 I915_WRITE(GTIER, render_irqs);
2614 POSTING_READ(GTIER);
2615
Paulo Zanonid46da432013-02-08 17:35:15 -02002616 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002617
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002618 return 0;
2619}
2620
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002621static int valleyview_irq_postinstall(struct drm_device *dev)
2622{
2623 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002624 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002625 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002626 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002627 u16 msid;
2628
2629 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002630 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2631 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2632 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002633 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2634
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002635 /*
2636 *Leave vblank interrupts masked initially. enable/disable will
2637 * toggle them based on usage.
2638 */
2639 dev_priv->irq_mask = (~enable_mask) |
2640 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2641 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002642
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002643 /* Hack for broken MSIs on VLV */
2644 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
2645 pci_read_config_word(dev->pdev, 0x98, &msid);
2646 msid &= 0xff; /* mask out delivery bits */
2647 msid |= (1<<14);
2648 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
2649
Daniel Vetter20afbda2012-12-11 14:05:07 +01002650 I915_WRITE(PORT_HOTPLUG_EN, 0);
2651 POSTING_READ(PORT_HOTPLUG_EN);
2652
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002653 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2654 I915_WRITE(VLV_IER, enable_mask);
2655 I915_WRITE(VLV_IIR, 0xffffffff);
2656 I915_WRITE(PIPESTAT(0), 0xffff);
2657 I915_WRITE(PIPESTAT(1), 0xffff);
2658 POSTING_READ(VLV_IER);
2659
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002660 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002661 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002662 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2663
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002664 I915_WRITE(VLV_IIR, 0xffffffff);
2665 I915_WRITE(VLV_IIR, 0xffffffff);
2666
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002667 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002668 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002669
2670 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2671 GEN6_BLITTER_USER_INTERRUPT;
2672 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002673 POSTING_READ(GTIER);
2674
2675 /* ack & enable invalid PTE error interrupts */
2676#if 0 /* FIXME: add support to irq handler for checking these bits */
2677 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2678 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2679#endif
2680
2681 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002682
2683 return 0;
2684}
2685
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002686static void valleyview_irq_uninstall(struct drm_device *dev)
2687{
2688 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2689 int pipe;
2690
2691 if (!dev_priv)
2692 return;
2693
Egbert Eichac4c16c2013-04-16 13:36:58 +02002694 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2695
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002696 for_each_pipe(pipe)
2697 I915_WRITE(PIPESTAT(pipe), 0xffff);
2698
2699 I915_WRITE(HWSTAM, 0xffffffff);
2700 I915_WRITE(PORT_HOTPLUG_EN, 0);
2701 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2702 for_each_pipe(pipe)
2703 I915_WRITE(PIPESTAT(pipe), 0xffff);
2704 I915_WRITE(VLV_IIR, 0xffffffff);
2705 I915_WRITE(VLV_IMR, 0xffffffff);
2706 I915_WRITE(VLV_IER, 0x0);
2707 POSTING_READ(VLV_IER);
2708}
2709
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002710static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002711{
2712 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002713
2714 if (!dev_priv)
2715 return;
2716
Egbert Eichac4c16c2013-04-16 13:36:58 +02002717 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2718
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002719 I915_WRITE(HWSTAM, 0xffffffff);
2720
2721 I915_WRITE(DEIMR, 0xffffffff);
2722 I915_WRITE(DEIER, 0x0);
2723 I915_WRITE(DEIIR, I915_READ(DEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002724 if (IS_GEN7(dev))
2725 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002726
2727 I915_WRITE(GTIMR, 0xffffffff);
2728 I915_WRITE(GTIER, 0x0);
2729 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002730
Ben Widawskyab5c6082013-04-05 13:12:41 -07002731 if (HAS_PCH_NOP(dev))
2732 return;
2733
Keith Packard192aac1f2011-09-20 10:12:44 -07002734 I915_WRITE(SDEIMR, 0xffffffff);
2735 I915_WRITE(SDEIER, 0x0);
2736 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002737 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2738 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002739}
2740
Chris Wilsonc2798b12012-04-22 21:13:57 +01002741static void i8xx_irq_preinstall(struct drm_device * dev)
2742{
2743 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2744 int pipe;
2745
2746 atomic_set(&dev_priv->irq_received, 0);
2747
2748 for_each_pipe(pipe)
2749 I915_WRITE(PIPESTAT(pipe), 0);
2750 I915_WRITE16(IMR, 0xffff);
2751 I915_WRITE16(IER, 0x0);
2752 POSTING_READ16(IER);
2753}
2754
2755static int i8xx_irq_postinstall(struct drm_device *dev)
2756{
2757 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2758
Chris Wilsonc2798b12012-04-22 21:13:57 +01002759 I915_WRITE16(EMR,
2760 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2761
2762 /* Unmask the interrupts that we always want on. */
2763 dev_priv->irq_mask =
2764 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2765 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2766 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2767 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2768 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2769 I915_WRITE16(IMR, dev_priv->irq_mask);
2770
2771 I915_WRITE16(IER,
2772 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2773 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2774 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2775 I915_USER_INTERRUPT);
2776 POSTING_READ16(IER);
2777
2778 return 0;
2779}
2780
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002781/*
2782 * Returns true when a page flip has completed.
2783 */
2784static bool i8xx_handle_vblank(struct drm_device *dev,
2785 int pipe, u16 iir)
2786{
2787 drm_i915_private_t *dev_priv = dev->dev_private;
2788 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2789
2790 if (!drm_handle_vblank(dev, pipe))
2791 return false;
2792
2793 if ((iir & flip_pending) == 0)
2794 return false;
2795
2796 intel_prepare_page_flip(dev, pipe);
2797
2798 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2799 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2800 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2801 * the flip is completed (no longer pending). Since this doesn't raise
2802 * an interrupt per se, we watch for the change at vblank.
2803 */
2804 if (I915_READ16(ISR) & flip_pending)
2805 return false;
2806
2807 intel_finish_page_flip(dev, pipe);
2808
2809 return true;
2810}
2811
Daniel Vetterff1f5252012-10-02 15:10:55 +02002812static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002813{
2814 struct drm_device *dev = (struct drm_device *) arg;
2815 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002816 u16 iir, new_iir;
2817 u32 pipe_stats[2];
2818 unsigned long irqflags;
2819 int irq_received;
2820 int pipe;
2821 u16 flip_mask =
2822 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2823 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2824
2825 atomic_inc(&dev_priv->irq_received);
2826
2827 iir = I915_READ16(IIR);
2828 if (iir == 0)
2829 return IRQ_NONE;
2830
2831 while (iir & ~flip_mask) {
2832 /* Can't rely on pipestat interrupt bit in iir as it might
2833 * have been cleared after the pipestat interrupt was received.
2834 * It doesn't set the bit in iir again, but it still produces
2835 * interrupts (for non-MSI).
2836 */
2837 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2838 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2839 i915_handle_error(dev, false);
2840
2841 for_each_pipe(pipe) {
2842 int reg = PIPESTAT(pipe);
2843 pipe_stats[pipe] = I915_READ(reg);
2844
2845 /*
2846 * Clear the PIPE*STAT regs before the IIR
2847 */
2848 if (pipe_stats[pipe] & 0x8000ffff) {
2849 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2850 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2851 pipe_name(pipe));
2852 I915_WRITE(reg, pipe_stats[pipe]);
2853 irq_received = 1;
2854 }
2855 }
2856 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2857
2858 I915_WRITE16(IIR, iir & ~flip_mask);
2859 new_iir = I915_READ16(IIR); /* Flush posted writes */
2860
Daniel Vetterd05c6172012-04-26 23:28:09 +02002861 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002862
2863 if (iir & I915_USER_INTERRUPT)
2864 notify_ring(dev, &dev_priv->ring[RCS]);
2865
2866 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002867 i8xx_handle_vblank(dev, 0, iir))
2868 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002869
2870 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002871 i8xx_handle_vblank(dev, 1, iir))
2872 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002873
2874 iir = new_iir;
2875 }
2876
2877 return IRQ_HANDLED;
2878}
2879
2880static void i8xx_irq_uninstall(struct drm_device * dev)
2881{
2882 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2883 int pipe;
2884
Chris Wilsonc2798b12012-04-22 21:13:57 +01002885 for_each_pipe(pipe) {
2886 /* Clear enable bits; then clear status bits */
2887 I915_WRITE(PIPESTAT(pipe), 0);
2888 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2889 }
2890 I915_WRITE16(IMR, 0xffff);
2891 I915_WRITE16(IER, 0x0);
2892 I915_WRITE16(IIR, I915_READ16(IIR));
2893}
2894
Chris Wilsona266c7d2012-04-24 22:59:44 +01002895static void i915_irq_preinstall(struct drm_device * dev)
2896{
2897 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2898 int pipe;
2899
2900 atomic_set(&dev_priv->irq_received, 0);
2901
2902 if (I915_HAS_HOTPLUG(dev)) {
2903 I915_WRITE(PORT_HOTPLUG_EN, 0);
2904 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2905 }
2906
Chris Wilson00d98eb2012-04-24 22:59:48 +01002907 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002908 for_each_pipe(pipe)
2909 I915_WRITE(PIPESTAT(pipe), 0);
2910 I915_WRITE(IMR, 0xffffffff);
2911 I915_WRITE(IER, 0x0);
2912 POSTING_READ(IER);
2913}
2914
2915static int i915_irq_postinstall(struct drm_device *dev)
2916{
2917 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002918 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002919
Chris Wilson38bde182012-04-24 22:59:50 +01002920 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2921
2922 /* Unmask the interrupts that we always want on. */
2923 dev_priv->irq_mask =
2924 ~(I915_ASLE_INTERRUPT |
2925 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2926 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2927 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2928 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2929 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2930
2931 enable_mask =
2932 I915_ASLE_INTERRUPT |
2933 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2934 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2935 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2936 I915_USER_INTERRUPT;
2937
Chris Wilsona266c7d2012-04-24 22:59:44 +01002938 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002939 I915_WRITE(PORT_HOTPLUG_EN, 0);
2940 POSTING_READ(PORT_HOTPLUG_EN);
2941
Chris Wilsona266c7d2012-04-24 22:59:44 +01002942 /* Enable in IER... */
2943 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2944 /* and unmask in IMR */
2945 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2946 }
2947
Chris Wilsona266c7d2012-04-24 22:59:44 +01002948 I915_WRITE(IMR, dev_priv->irq_mask);
2949 I915_WRITE(IER, enable_mask);
2950 POSTING_READ(IER);
2951
Daniel Vetter20afbda2012-12-11 14:05:07 +01002952 intel_opregion_enable_asle(dev);
2953
2954 return 0;
2955}
2956
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002957/*
2958 * Returns true when a page flip has completed.
2959 */
2960static bool i915_handle_vblank(struct drm_device *dev,
2961 int plane, int pipe, u32 iir)
2962{
2963 drm_i915_private_t *dev_priv = dev->dev_private;
2964 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
2965
2966 if (!drm_handle_vblank(dev, pipe))
2967 return false;
2968
2969 if ((iir & flip_pending) == 0)
2970 return false;
2971
2972 intel_prepare_page_flip(dev, plane);
2973
2974 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2975 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2976 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2977 * the flip is completed (no longer pending). Since this doesn't raise
2978 * an interrupt per se, we watch for the change at vblank.
2979 */
2980 if (I915_READ(ISR) & flip_pending)
2981 return false;
2982
2983 intel_finish_page_flip(dev, pipe);
2984
2985 return true;
2986}
2987
Daniel Vetterff1f5252012-10-02 15:10:55 +02002988static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002989{
2990 struct drm_device *dev = (struct drm_device *) arg;
2991 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002992 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002993 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002994 u32 flip_mask =
2995 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2996 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01002997 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002998
2999 atomic_inc(&dev_priv->irq_received);
3000
3001 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003002 do {
3003 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003004 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003005
3006 /* Can't rely on pipestat interrupt bit in iir as it might
3007 * have been cleared after the pipestat interrupt was received.
3008 * It doesn't set the bit in iir again, but it still produces
3009 * interrupts (for non-MSI).
3010 */
3011 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3012 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3013 i915_handle_error(dev, false);
3014
3015 for_each_pipe(pipe) {
3016 int reg = PIPESTAT(pipe);
3017 pipe_stats[pipe] = I915_READ(reg);
3018
Chris Wilson38bde182012-04-24 22:59:50 +01003019 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003020 if (pipe_stats[pipe] & 0x8000ffff) {
3021 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3022 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3023 pipe_name(pipe));
3024 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003025 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003026 }
3027 }
3028 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3029
3030 if (!irq_received)
3031 break;
3032
Chris Wilsona266c7d2012-04-24 22:59:44 +01003033 /* Consume port. Then clear IIR or we'll miss events */
3034 if ((I915_HAS_HOTPLUG(dev)) &&
3035 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3036 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003037 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003038
3039 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3040 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +02003041 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02003042 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
3043 i915_hpd_irq_setup(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003044 queue_work(dev_priv->wq,
3045 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02003046 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003047 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01003048 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003049 }
3050
Chris Wilson38bde182012-04-24 22:59:50 +01003051 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003052 new_iir = I915_READ(IIR); /* Flush posted writes */
3053
Chris Wilsona266c7d2012-04-24 22:59:44 +01003054 if (iir & I915_USER_INTERRUPT)
3055 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003056
Chris Wilsona266c7d2012-04-24 22:59:44 +01003057 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003058 int plane = pipe;
3059 if (IS_MOBILE(dev))
3060 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003061
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003062 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3063 i915_handle_vblank(dev, plane, pipe, iir))
3064 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003065
3066 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3067 blc_event = true;
3068 }
3069
Chris Wilsona266c7d2012-04-24 22:59:44 +01003070 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3071 intel_opregion_asle_intr(dev);
3072
3073 /* With MSI, interrupts are only generated when iir
3074 * transitions from zero to nonzero. If another bit got
3075 * set while we were handling the existing iir bits, then
3076 * we would never get another interrupt.
3077 *
3078 * This is fine on non-MSI as well, as if we hit this path
3079 * we avoid exiting the interrupt handler only to generate
3080 * another one.
3081 *
3082 * Note that for MSI this could cause a stray interrupt report
3083 * if an interrupt landed in the time between writing IIR and
3084 * the posting read. This should be rare enough to never
3085 * trigger the 99% of 100,000 interrupts test for disabling
3086 * stray interrupts.
3087 */
Chris Wilson38bde182012-04-24 22:59:50 +01003088 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003089 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003090 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003091
Daniel Vetterd05c6172012-04-26 23:28:09 +02003092 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003093
Chris Wilsona266c7d2012-04-24 22:59:44 +01003094 return ret;
3095}
3096
3097static void i915_irq_uninstall(struct drm_device * dev)
3098{
3099 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3100 int pipe;
3101
Egbert Eichac4c16c2013-04-16 13:36:58 +02003102 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3103
Chris Wilsona266c7d2012-04-24 22:59:44 +01003104 if (I915_HAS_HOTPLUG(dev)) {
3105 I915_WRITE(PORT_HOTPLUG_EN, 0);
3106 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3107 }
3108
Chris Wilson00d98eb2012-04-24 22:59:48 +01003109 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01003110 for_each_pipe(pipe) {
3111 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003112 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003113 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3114 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003115 I915_WRITE(IMR, 0xffffffff);
3116 I915_WRITE(IER, 0x0);
3117
Chris Wilsona266c7d2012-04-24 22:59:44 +01003118 I915_WRITE(IIR, I915_READ(IIR));
3119}
3120
3121static void i965_irq_preinstall(struct drm_device * dev)
3122{
3123 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3124 int pipe;
3125
3126 atomic_set(&dev_priv->irq_received, 0);
3127
Chris Wilsonadca4732012-05-11 18:01:31 +01003128 I915_WRITE(PORT_HOTPLUG_EN, 0);
3129 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003130
3131 I915_WRITE(HWSTAM, 0xeffe);
3132 for_each_pipe(pipe)
3133 I915_WRITE(PIPESTAT(pipe), 0);
3134 I915_WRITE(IMR, 0xffffffff);
3135 I915_WRITE(IER, 0x0);
3136 POSTING_READ(IER);
3137}
3138
3139static int i965_irq_postinstall(struct drm_device *dev)
3140{
3141 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003142 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003143 u32 error_mask;
3144
Chris Wilsona266c7d2012-04-24 22:59:44 +01003145 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003146 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003147 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003148 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3149 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3150 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3151 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3152 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3153
3154 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003155 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3156 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003157 enable_mask |= I915_USER_INTERRUPT;
3158
3159 if (IS_G4X(dev))
3160 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003161
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003162 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003163
Chris Wilsona266c7d2012-04-24 22:59:44 +01003164 /*
3165 * Enable some error detection, note the instruction error mask
3166 * bit is reserved, so we leave it masked.
3167 */
3168 if (IS_G4X(dev)) {
3169 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3170 GM45_ERROR_MEM_PRIV |
3171 GM45_ERROR_CP_PRIV |
3172 I915_ERROR_MEMORY_REFRESH);
3173 } else {
3174 error_mask = ~(I915_ERROR_PAGE_TABLE |
3175 I915_ERROR_MEMORY_REFRESH);
3176 }
3177 I915_WRITE(EMR, error_mask);
3178
3179 I915_WRITE(IMR, dev_priv->irq_mask);
3180 I915_WRITE(IER, enable_mask);
3181 POSTING_READ(IER);
3182
Daniel Vetter20afbda2012-12-11 14:05:07 +01003183 I915_WRITE(PORT_HOTPLUG_EN, 0);
3184 POSTING_READ(PORT_HOTPLUG_EN);
3185
3186 intel_opregion_enable_asle(dev);
3187
3188 return 0;
3189}
3190
Egbert Eichbac56d52013-02-25 12:06:51 -05003191static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003192{
3193 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05003194 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02003195 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003196 u32 hotplug_en;
3197
Egbert Eichbac56d52013-02-25 12:06:51 -05003198 if (I915_HAS_HOTPLUG(dev)) {
3199 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3200 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3201 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05003202 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02003203 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3204 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3205 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05003206 /* Programming the CRT detection parameters tends
3207 to generate a spurious hotplug event about three
3208 seconds later. So just do it once.
3209 */
3210 if (IS_G4X(dev))
3211 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01003212 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05003213 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003214
Egbert Eichbac56d52013-02-25 12:06:51 -05003215 /* Ignore TV since it's buggy */
3216 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3217 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003218}
3219
Daniel Vetterff1f5252012-10-02 15:10:55 +02003220static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003221{
3222 struct drm_device *dev = (struct drm_device *) arg;
3223 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003224 u32 iir, new_iir;
3225 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003226 unsigned long irqflags;
3227 int irq_received;
3228 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003229 u32 flip_mask =
3230 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3231 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003232
3233 atomic_inc(&dev_priv->irq_received);
3234
3235 iir = I915_READ(IIR);
3236
Chris Wilsona266c7d2012-04-24 22:59:44 +01003237 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003238 bool blc_event = false;
3239
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003240 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003241
3242 /* Can't rely on pipestat interrupt bit in iir as it might
3243 * have been cleared after the pipestat interrupt was received.
3244 * It doesn't set the bit in iir again, but it still produces
3245 * interrupts (for non-MSI).
3246 */
3247 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3248 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3249 i915_handle_error(dev, false);
3250
3251 for_each_pipe(pipe) {
3252 int reg = PIPESTAT(pipe);
3253 pipe_stats[pipe] = I915_READ(reg);
3254
3255 /*
3256 * Clear the PIPE*STAT regs before the IIR
3257 */
3258 if (pipe_stats[pipe] & 0x8000ffff) {
3259 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3260 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3261 pipe_name(pipe));
3262 I915_WRITE(reg, pipe_stats[pipe]);
3263 irq_received = 1;
3264 }
3265 }
3266 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3267
3268 if (!irq_received)
3269 break;
3270
3271 ret = IRQ_HANDLED;
3272
3273 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01003274 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003275 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003276 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3277 HOTPLUG_INT_STATUS_G4X :
3278 HOTPLUG_INT_STATUS_I965);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003279
3280 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3281 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +02003282 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02003283 if (hotplug_irq_storm_detect(dev, hotplug_trigger,
3284 IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965))
3285 i915_hpd_irq_setup(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003286 queue_work(dev_priv->wq,
3287 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02003288 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003289 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3290 I915_READ(PORT_HOTPLUG_STAT);
3291 }
3292
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003293 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003294 new_iir = I915_READ(IIR); /* Flush posted writes */
3295
Chris Wilsona266c7d2012-04-24 22:59:44 +01003296 if (iir & I915_USER_INTERRUPT)
3297 notify_ring(dev, &dev_priv->ring[RCS]);
3298 if (iir & I915_BSD_USER_INTERRUPT)
3299 notify_ring(dev, &dev_priv->ring[VCS]);
3300
Chris Wilsona266c7d2012-04-24 22:59:44 +01003301 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003302 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003303 i915_handle_vblank(dev, pipe, pipe, iir))
3304 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003305
3306 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3307 blc_event = true;
3308 }
3309
3310
3311 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3312 intel_opregion_asle_intr(dev);
3313
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003314 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3315 gmbus_irq_handler(dev);
3316
Chris Wilsona266c7d2012-04-24 22:59:44 +01003317 /* With MSI, interrupts are only generated when iir
3318 * transitions from zero to nonzero. If another bit got
3319 * set while we were handling the existing iir bits, then
3320 * we would never get another interrupt.
3321 *
3322 * This is fine on non-MSI as well, as if we hit this path
3323 * we avoid exiting the interrupt handler only to generate
3324 * another one.
3325 *
3326 * Note that for MSI this could cause a stray interrupt report
3327 * if an interrupt landed in the time between writing IIR and
3328 * the posting read. This should be rare enough to never
3329 * trigger the 99% of 100,000 interrupts test for disabling
3330 * stray interrupts.
3331 */
3332 iir = new_iir;
3333 }
3334
Daniel Vetterd05c6172012-04-26 23:28:09 +02003335 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003336
Chris Wilsona266c7d2012-04-24 22:59:44 +01003337 return ret;
3338}
3339
3340static void i965_irq_uninstall(struct drm_device * dev)
3341{
3342 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3343 int pipe;
3344
3345 if (!dev_priv)
3346 return;
3347
Egbert Eichac4c16c2013-04-16 13:36:58 +02003348 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3349
Chris Wilsonadca4732012-05-11 18:01:31 +01003350 I915_WRITE(PORT_HOTPLUG_EN, 0);
3351 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003352
3353 I915_WRITE(HWSTAM, 0xffffffff);
3354 for_each_pipe(pipe)
3355 I915_WRITE(PIPESTAT(pipe), 0);
3356 I915_WRITE(IMR, 0xffffffff);
3357 I915_WRITE(IER, 0x0);
3358
3359 for_each_pipe(pipe)
3360 I915_WRITE(PIPESTAT(pipe),
3361 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3362 I915_WRITE(IIR, I915_READ(IIR));
3363}
3364
Egbert Eichac4c16c2013-04-16 13:36:58 +02003365static void i915_reenable_hotplug_timer_func(unsigned long data)
3366{
3367 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3368 struct drm_device *dev = dev_priv->dev;
3369 struct drm_mode_config *mode_config = &dev->mode_config;
3370 unsigned long irqflags;
3371 int i;
3372
3373 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3374 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3375 struct drm_connector *connector;
3376
3377 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3378 continue;
3379
3380 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3381
3382 list_for_each_entry(connector, &mode_config->connector_list, head) {
3383 struct intel_connector *intel_connector = to_intel_connector(connector);
3384
3385 if (intel_connector->encoder->hpd_pin == i) {
3386 if (connector->polled != intel_connector->polled)
3387 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3388 drm_get_connector_name(connector));
3389 connector->polled = intel_connector->polled;
3390 if (!connector->polled)
3391 connector->polled = DRM_CONNECTOR_POLL_HPD;
3392 }
3393 }
3394 }
3395 if (dev_priv->display.hpd_irq_setup)
3396 dev_priv->display.hpd_irq_setup(dev);
3397 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3398}
3399
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003400void intel_irq_init(struct drm_device *dev)
3401{
Chris Wilson8b2e3262012-04-24 22:59:41 +01003402 struct drm_i915_private *dev_priv = dev->dev_private;
3403
3404 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01003405 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003406 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003407 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01003408
Daniel Vetter99584db2012-11-14 17:14:04 +01003409 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3410 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01003411 (unsigned long) dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003412 setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3413 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01003414
Tomas Janousek97a19a22012-12-08 13:48:13 +01003415 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01003416
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003417 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3418 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03003419 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003420 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3421 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3422 }
3423
Keith Packardc3613de2011-08-12 17:05:54 -07003424 if (drm_core_check_feature(dev, DRIVER_MODESET))
3425 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3426 else
3427 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003428 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3429
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003430 if (IS_VALLEYVIEW(dev)) {
3431 dev->driver->irq_handler = valleyview_irq_handler;
3432 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3433 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3434 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3435 dev->driver->enable_vblank = valleyview_enable_vblank;
3436 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05003437 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetter4a06e202012-12-01 13:53:40 +01003438 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003439 /* Share pre & uninstall handlers with ILK/SNB */
3440 dev->driver->irq_handler = ivybridge_irq_handler;
3441 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3442 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
3443 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3444 dev->driver->enable_vblank = ivybridge_enable_vblank;
3445 dev->driver->disable_vblank = ivybridge_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003446 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003447 } else if (HAS_PCH_SPLIT(dev)) {
3448 dev->driver->irq_handler = ironlake_irq_handler;
3449 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3450 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3451 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3452 dev->driver->enable_vblank = ironlake_enable_vblank;
3453 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003454 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003455 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003456 if (INTEL_INFO(dev)->gen == 2) {
3457 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3458 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3459 dev->driver->irq_handler = i8xx_irq_handler;
3460 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003461 } else if (INTEL_INFO(dev)->gen == 3) {
3462 dev->driver->irq_preinstall = i915_irq_preinstall;
3463 dev->driver->irq_postinstall = i915_irq_postinstall;
3464 dev->driver->irq_uninstall = i915_irq_uninstall;
3465 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003466 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003467 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003468 dev->driver->irq_preinstall = i965_irq_preinstall;
3469 dev->driver->irq_postinstall = i965_irq_postinstall;
3470 dev->driver->irq_uninstall = i965_irq_uninstall;
3471 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05003472 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003473 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003474 dev->driver->enable_vblank = i915_enable_vblank;
3475 dev->driver->disable_vblank = i915_disable_vblank;
3476 }
3477}
Daniel Vetter20afbda2012-12-11 14:05:07 +01003478
3479void intel_hpd_init(struct drm_device *dev)
3480{
3481 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02003482 struct drm_mode_config *mode_config = &dev->mode_config;
3483 struct drm_connector *connector;
3484 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003485
Egbert Eich821450c2013-04-16 13:36:55 +02003486 for (i = 1; i < HPD_NUM_PINS; i++) {
3487 dev_priv->hpd_stats[i].hpd_cnt = 0;
3488 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3489 }
3490 list_for_each_entry(connector, &mode_config->connector_list, head) {
3491 struct intel_connector *intel_connector = to_intel_connector(connector);
3492 connector->polled = intel_connector->polled;
3493 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3494 connector->polled = DRM_CONNECTOR_POLL_HPD;
3495 }
Daniel Vetter20afbda2012-12-11 14:05:07 +01003496 if (dev_priv->display.hpd_irq_setup)
3497 dev_priv->display.hpd_irq_setup(dev);
3498}