blob: 8e54ef0e9a1b2d4395dca02ad73f383efff525ff [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010037#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000040#include "i915_gem_clflush.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020041#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070042#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080043#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080044#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010045#include <drm/drm_dp_helper.h>
46#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070047#include <drm/drm_plane_helper.h>
48#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080049#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080050#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080051
Daniel Vetter5a21b662016-05-24 17:13:53 +020052static bool is_mmio_work(struct intel_flip_work *work)
53{
54 return work->mmio_work.func;
55}
56
Matt Roper465c1202014-05-29 08:06:54 -070057/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010058static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010059 DRM_FORMAT_C8,
60 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010062 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063};
64
65/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010066static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010067 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070070 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010071 DRM_FORMAT_XRGB2101010,
72 DRM_FORMAT_XBGR2101010,
73};
74
75static const uint32_t skl_primary_formats[] = {
76 DRM_FORMAT_C8,
77 DRM_FORMAT_RGB565,
78 DRM_FORMAT_XRGB8888,
79 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010080 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070081 DRM_FORMAT_ABGR8888,
82 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070083 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053084 DRM_FORMAT_YUYV,
85 DRM_FORMAT_YVYU,
86 DRM_FORMAT_UYVY,
87 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070088};
89
Matt Roper3d7d6512014-06-10 08:28:13 -070090/* Cursor formats */
91static const uint32_t intel_cursor_formats[] = {
92 DRM_FORMAT_ARGB8888,
93};
94
Jesse Barnesf1f644d2013-06-27 00:39:25 +030095static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020096 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030097static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030099
Chris Wilson24dbf512017-02-15 10:59:18 +0000100static int intel_framebuffer_init(struct intel_framebuffer *ifb,
101 struct drm_i915_gem_object *obj,
102 struct drm_mode_fb_cmd2 *mode_cmd);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530118static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100125
Ma Lingd4906092009-03-18 20:13:27 +0800126struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300127 struct {
128 int min, max;
129 } dot, vco, n, m, m1, m2, p, p1;
130
131 struct {
132 int dot_limit;
133 int p2_slow, p2_fast;
134 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800135};
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300137/* returns HPLL frequency in kHz */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200138int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200151int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300153{
154 u32 val;
155 int divider;
156
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300157 mutex_lock(&dev_priv->sb_lock);
158 val = vlv_cck_read(dev_priv, reg);
159 mutex_unlock(&dev_priv->sb_lock);
160
161 divider = val & CCK_FREQUENCY_VALUES;
162
163 WARN((val & CCK_FREQUENCY_STATUS) !=
164 (divider << CCK_FREQUENCY_STATUS_SHIFT),
165 "%s change in progress\n", name);
166
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200167 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
168}
169
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +0200170int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
171 const char *name, u32 reg)
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200172{
173 if (dev_priv->hpll_freq == 0)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200174 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200175
176 return vlv_get_cck_clock(dev_priv, name, reg,
177 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300178}
179
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180static void intel_update_czclk(struct drm_i915_private *dev_priv)
181{
Wayne Boyer666a4532015-12-09 12:29:35 -0800182 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300183 return;
184
185 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
186 CCK_CZ_CLOCK_CONTROL);
187
188 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
189}
190
Chris Wilson021357a2010-09-07 20:54:59 +0100191static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200192intel_fdi_link_freq(struct drm_i915_private *dev_priv,
193 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100194{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200195 if (HAS_DDI(dev_priv))
196 return pipe_config->port_clock; /* SPLL */
197 else if (IS_GEN5(dev_priv))
198 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200199 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200200 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100201}
202
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300203static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200205 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200206 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .m = { .min = 96, .max = 140 },
208 .m1 = { .min = 18, .max = 26 },
209 .m2 = { .min = 6, .max = 16 },
210 .p = { .min = 4, .max = 128 },
211 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .p2 = { .dot_limit = 165000,
213 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300216static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200217 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200218 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200219 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200220 .m = { .min = 96, .max = 140 },
221 .m1 = { .min = 18, .max = 26 },
222 .m2 = { .min = 6, .max = 16 },
223 .p = { .min = 4, .max = 128 },
224 .p1 = { .min = 2, .max = 33 },
225 .p2 = { .dot_limit = 165000,
226 .p2_slow = 4, .p2_fast = 4 },
227};
228
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300229static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200231 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200232 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400233 .m = { .min = 96, .max = 140 },
234 .m1 = { .min = 18, .max = 26 },
235 .m2 = { .min = 6, .max = 16 },
236 .p = { .min = 4, .max = 128 },
237 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
Eric Anholt273e27c2011-03-30 13:01:10 -0700241
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300242static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .dot = { .min = 20000, .max = 400000 },
244 .vco = { .min = 1400000, .max = 2800000 },
245 .n = { .min = 1, .max = 6 },
246 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100247 .m1 = { .min = 8, .max = 18 },
248 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400249 .p = { .min = 5, .max = 80 },
250 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2 = { .dot_limit = 200000,
252 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300255static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000 },
257 .vco = { .min = 1400000, .max = 2800000 },
258 .n = { .min = 1, .max = 6 },
259 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100260 .m1 = { .min = 8, .max = 18 },
261 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .p = { .min = 7, .max = 98 },
263 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .p2 = { .dot_limit = 112000,
265 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300269static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 270000 },
271 .vco = { .min = 1750000, .max = 3500000},
272 .n = { .min = 1, .max = 4 },
273 .m = { .min = 104, .max = 138 },
274 .m1 = { .min = 17, .max = 23 },
275 .m2 = { .min = 5, .max = 11 },
276 .p = { .min = 10, .max = 30 },
277 .p1 = { .min = 1, .max = 3},
278 .p2 = { .dot_limit = 270000,
279 .p2_slow = 10,
280 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800281 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300284static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .dot = { .min = 22000, .max = 400000 },
286 .vco = { .min = 1750000, .max = 3500000},
287 .n = { .min = 1, .max = 4 },
288 .m = { .min = 104, .max = 138 },
289 .m1 = { .min = 16, .max = 23 },
290 .m2 = { .min = 5, .max = 11 },
291 .p = { .min = 5, .max = 80 },
292 .p1 = { .min = 1, .max = 8},
293 .p2 = { .dot_limit = 165000,
294 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300297static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .dot = { .min = 20000, .max = 115000 },
299 .vco = { .min = 1750000, .max = 3500000 },
300 .n = { .min = 1, .max = 3 },
301 .m = { .min = 104, .max = 138 },
302 .m1 = { .min = 17, .max = 23 },
303 .m2 = { .min = 5, .max = 11 },
304 .p = { .min = 28, .max = 112 },
305 .p1 = { .min = 2, .max = 8 },
306 .p2 = { .dot_limit = 0,
307 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800308 },
Keith Packarde4b36692009-06-05 19:22:17 -0700309};
310
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300311static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 80000, .max = 224000 },
313 .vco = { .min = 1750000, .max = 3500000 },
314 .n = { .min = 1, .max = 3 },
315 .m = { .min = 104, .max = 138 },
316 .m1 = { .min = 17, .max = 23 },
317 .m2 = { .min = 5, .max = 11 },
318 .p = { .min = 14, .max = 42 },
319 .p1 = { .min = 2, .max = 6 },
320 .p2 = { .dot_limit = 0,
321 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800322 },
Keith Packarde4b36692009-06-05 19:22:17 -0700323};
324
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300325static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400326 .dot = { .min = 20000, .max = 400000},
327 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400329 .n = { .min = 3, .max = 6 },
330 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400332 .m1 = { .min = 0, .max = 0 },
333 .m2 = { .min = 0, .max = 254 },
334 .p = { .min = 5, .max = 80 },
335 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .p2 = { .dot_limit = 200000,
337 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700338};
339
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300340static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 .dot = { .min = 20000, .max = 400000 },
342 .vco = { .min = 1700000, .max = 3500000 },
343 .n = { .min = 3, .max = 6 },
344 .m = { .min = 2, .max = 256 },
345 .m1 = { .min = 0, .max = 0 },
346 .m2 = { .min = 0, .max = 254 },
347 .p = { .min = 7, .max = 112 },
348 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 112000,
350 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700351};
352
Eric Anholt273e27c2011-03-30 13:01:10 -0700353/* Ironlake / Sandybridge
354 *
355 * We calculate clock using (register_value + 2) for N/M1/M2, so here
356 * the range value for them is (actual_value - 2).
357 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300358static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .dot = { .min = 25000, .max = 350000 },
360 .vco = { .min = 1760000, .max = 3510000 },
361 .n = { .min = 1, .max = 5 },
362 .m = { .min = 79, .max = 127 },
363 .m1 = { .min = 12, .max = 22 },
364 .m2 = { .min = 5, .max = 9 },
365 .p = { .min = 5, .max = 80 },
366 .p1 = { .min = 1, .max = 8 },
367 .p2 = { .dot_limit = 225000,
368 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700369};
370
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300371static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .dot = { .min = 25000, .max = 350000 },
373 .vco = { .min = 1760000, .max = 3510000 },
374 .n = { .min = 1, .max = 3 },
375 .m = { .min = 79, .max = 118 },
376 .m1 = { .min = 12, .max = 22 },
377 .m2 = { .min = 5, .max = 9 },
378 .p = { .min = 28, .max = 112 },
379 .p1 = { .min = 2, .max = 8 },
380 .p2 = { .dot_limit = 225000,
381 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800382};
383
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300384static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700385 .dot = { .min = 25000, .max = 350000 },
386 .vco = { .min = 1760000, .max = 3510000 },
387 .n = { .min = 1, .max = 3 },
388 .m = { .min = 79, .max = 127 },
389 .m1 = { .min = 12, .max = 22 },
390 .m2 = { .min = 5, .max = 9 },
391 .p = { .min = 14, .max = 56 },
392 .p1 = { .min = 2, .max = 8 },
393 .p2 = { .dot_limit = 225000,
394 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800395};
396
Eric Anholt273e27c2011-03-30 13:01:10 -0700397/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300398static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700399 .dot = { .min = 25000, .max = 350000 },
400 .vco = { .min = 1760000, .max = 3510000 },
401 .n = { .min = 1, .max = 2 },
402 .m = { .min = 79, .max = 126 },
403 .m1 = { .min = 12, .max = 22 },
404 .m2 = { .min = 5, .max = 9 },
405 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400406 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700407 .p2 = { .dot_limit = 225000,
408 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800409};
410
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300411static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700412 .dot = { .min = 25000, .max = 350000 },
413 .vco = { .min = 1760000, .max = 3510000 },
414 .n = { .min = 1, .max = 3 },
415 .m = { .min = 79, .max = 126 },
416 .m1 = { .min = 12, .max = 22 },
417 .m2 = { .min = 5, .max = 9 },
418 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400419 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700420 .p2 = { .dot_limit = 225000,
421 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800422};
423
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300424static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300425 /*
426 * These are the data rate limits (measured in fast clocks)
427 * since those are the strictest limits we have. The fast
428 * clock and actual rate limits are more relaxed, so checking
429 * them would make no difference.
430 */
431 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200432 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700433 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700434 .m1 = { .min = 2, .max = 3 },
435 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300436 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300437 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700438};
439
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300440static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300441 /*
442 * These are the data rate limits (measured in fast clocks)
443 * since those are the strictest limits we have. The fast
444 * clock and actual rate limits are more relaxed, so checking
445 * them would make no difference.
446 */
447 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200448 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300449 .n = { .min = 1, .max = 1 },
450 .m1 = { .min = 2, .max = 2 },
451 .m2 = { .min = 24 << 22, .max = 175 << 22 },
452 .p1 = { .min = 2, .max = 4 },
453 .p2 = { .p2_slow = 1, .p2_fast = 14 },
454};
455
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300456static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200457 /* FIXME: find real dot limits */
458 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530459 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200460 .n = { .min = 1, .max = 1 },
461 .m1 = { .min = 2, .max = 2 },
462 /* FIXME: find real m2 limits */
463 .m2 = { .min = 2 << 22, .max = 255 << 22 },
464 .p1 = { .min = 2, .max = 4 },
465 .p2 = { .p2_slow = 1, .p2_fast = 20 },
466};
467
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200468static bool
469needs_modeset(struct drm_crtc_state *state)
470{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200471 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200472}
473
Imre Deakdccbea32015-06-22 23:35:51 +0300474/*
475 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
476 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
477 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
478 * The helpers' return value is the rate of the clock that is fed to the
479 * display engine's pipe which can be the above fast dot clock rate or a
480 * divided-down version of it.
481 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300483static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800484{
Shaohua Li21778322009-02-23 15:19:16 +0800485 clock->m = clock->m2 + 2;
486 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200487 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300488 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300489 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
490 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300491
492 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800493}
494
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200495static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
496{
497 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
498}
499
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300500static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800501{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200502 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200504 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300505 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300506 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
507 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300508
509 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800510}
511
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300512static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300513{
514 clock->m = clock->m1 * clock->m2;
515 clock->p = clock->p1 * clock->p2;
516 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300517 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300520
521 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300522}
523
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300524int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300525{
526 clock->m = clock->m1 * clock->m2;
527 clock->p = clock->p1 * clock->p2;
528 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300529 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300530 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
531 clock->n << 22);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300533
534 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300535}
536
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800537#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800538/**
539 * Returns whether the given set of divisors are valid for a given refclk with
540 * the given connectors.
541 */
542
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100543static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300544 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300545 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800546{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300547 if (clock->n < limit->n.min || limit->n.max < clock->n)
548 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400552 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300555
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100556 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200557 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300558 if (clock->m1 <= clock->m2)
559 INTELPllInvalid("m1 <= m2\n");
560
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100561 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200562 !IS_GEN9_LP(dev_priv)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300563 if (clock->p < limit->p.min || limit->p.max < clock->p)
564 INTELPllInvalid("p out of range\n");
565 if (clock->m < limit->m.min || limit->m.max < clock->m)
566 INTELPllInvalid("m out of range\n");
567 }
568
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
572 * connector, etc., rather than just a single range.
573 */
574 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576
577 return true;
578}
579
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300580static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300581i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300582 const struct intel_crtc_state *crtc_state,
583 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800584{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300585 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800586
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +0300587 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300594 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800595 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300596 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 } else {
598 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300599 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300601 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300603}
604
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200605/*
606 * Returns a set of divisors for the desired target clock with the given
607 * refclk, or FALSE. The returned values represent the clock equation:
608 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
609 *
610 * Target and reference clocks are specified in kHz.
611 *
612 * If match_clock is provided, then best_clock P divider must match the P
613 * divider from @match_clock used for LVDS downclocking.
614 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300615static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300616i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300617 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300618 int target, int refclk, struct dpll *match_clock,
619 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300620{
621 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300622 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300623 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624
Akshay Joshi0206e352011-08-16 15:34:10 -0400625 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300627 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Imre Deakdccbea32015-06-22 23:35:51 +0300641 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100642 if (!intel_PLL_is_valid(to_i915(dev),
643 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000644 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200663/*
664 * Returns a set of divisors for the desired target clock with the given
665 * refclk, or FALSE. The returned values represent the clock equation:
666 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
667 *
668 * Target and reference clocks are specified in kHz.
669 *
670 * If match_clock is provided, then best_clock P divider must match the P
671 * divider from @match_clock used for LVDS downclocking.
672 */
Ma Lingd4906092009-03-18 20:13:27 +0800673static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300674pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200675 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300676 int target, int refclk, struct dpll *match_clock,
677 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200678{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300680 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200681 int err = target;
682
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200683 memset(best_clock, 0, sizeof(*best_clock));
684
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300685 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
686
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
695 int this_err;
696
Imre Deakdccbea32015-06-22 23:35:51 +0300697 pnv_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100698 if (!intel_PLL_is_valid(to_i915(dev),
699 limit,
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 &clock))
701 continue;
702 if (match_clock &&
703 clock.p != match_clock->p)
704 continue;
705
706 this_err = abs(clock.dot - target);
707 if (this_err < err) {
708 *best_clock = clock;
709 err = this_err;
710 }
711 }
712 }
713 }
714 }
715
716 return (err != target);
717}
718
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200719/*
720 * Returns a set of divisors for the desired target clock with the given
721 * refclk, or FALSE. The returned values represent the clock equation:
722 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200723 *
724 * Target and reference clocks are specified in kHz.
725 *
726 * If match_clock is provided, then best_clock P divider must match the P
727 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200728 */
Ma Lingd4906092009-03-18 20:13:27 +0800729static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300730g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200731 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300732 int target, int refclk, struct dpll *match_clock,
733 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800734{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300735 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300736 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800737 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300738 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400739 /* approximately equals target * 0.00585 */
740 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800741
742 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300743
744 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
Ma Lingd4906092009-03-18 20:13:27 +0800746 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
Imre Deakdccbea32015-06-22 23:35:51 +0300758 i9xx_calc_dpll_params(refclk, &clock);
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100759 if (!intel_PLL_is_valid(to_i915(dev),
760 limit,
Chris Wilson1b894b52010-12-14 20:04:54 +0000761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Imre Deakd5dd62b2015-03-17 11:40:03 +0200778/*
779 * Check if the calculated PLL configuration is more optimal compared to the
780 * best configuration and error found so far. Return the calculated error.
781 */
782static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300783 const struct dpll *calculated_clock,
784 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200785 unsigned int best_error_ppm,
786 unsigned int *error_ppm)
787{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200788 /*
789 * For CHV ignore the error and consider only the P value.
790 * Prefer a bigger P value based on HW requirements.
791 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100792 if (IS_CHERRYVIEW(to_i915(dev))) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200793 *error_ppm = 0;
794
795 return calculated_clock->p > best_clock->p;
796 }
797
Imre Deak24be4e42015-03-17 11:40:04 +0200798 if (WARN_ON_ONCE(!target_freq))
799 return false;
800
Imre Deakd5dd62b2015-03-17 11:40:03 +0200801 *error_ppm = div_u64(1000000ULL *
802 abs(target_freq - calculated_clock->dot),
803 target_freq);
804 /*
805 * Prefer a better P value over a better (smaller) error if the error
806 * is small. Ensure this preference for future configurations too by
807 * setting the error to 0.
808 */
809 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
810 *error_ppm = 0;
811
812 return true;
813 }
814
815 return *error_ppm + 10 < best_error_ppm;
816}
817
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200818/*
819 * Returns a set of divisors for the desired target clock with the given
820 * refclk, or FALSE. The returned values represent the clock equation:
821 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
822 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800823static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300824vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200825 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300826 int target, int refclk, struct dpll *match_clock,
827 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700828{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200829 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300830 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300831 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300832 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300833 /* min update 19.2 MHz */
834 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300835 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700836
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300837 target *= 5; /* fast clock */
838
839 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700840
841 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300842 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300843 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300844 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300845 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300846 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700847 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300848 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200849 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300850
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300851 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
852 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300853
Imre Deakdccbea32015-06-22 23:35:51 +0300854 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300855
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100856 if (!intel_PLL_is_valid(to_i915(dev),
857 limit,
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300858 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300859 continue;
860
Imre Deakd5dd62b2015-03-17 11:40:03 +0200861 if (!vlv_PLL_is_optimal(dev, target,
862 &clock,
863 best_clock,
864 bestppm, &ppm))
865 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300866
Imre Deakd5dd62b2015-03-17 11:40:03 +0200867 *best_clock = clock;
868 bestppm = ppm;
869 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870 }
871 }
872 }
873 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300875 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700876}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200878/*
879 * Returns a set of divisors for the desired target clock with the given
880 * refclk, or FALSE. The returned values represent the clock equation:
881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300883static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300884chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200885 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300886 int target, int refclk, struct dpll *match_clock,
887 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300888{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200889 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300890 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200891 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300892 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300893 uint64_t m2;
894 int found = false;
895
896 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200897 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300898
899 /*
900 * Based on hardware doc, the n always set to 1, and m1 always
901 * set to 2. If requires to support 200Mhz refclk, we need to
902 * revisit this because n may not 1 anymore.
903 */
904 clock.n = 1, clock.m1 = 2;
905 target *= 5; /* fast clock */
906
907 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
908 for (clock.p2 = limit->p2.p2_fast;
909 clock.p2 >= limit->p2.p2_slow;
910 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200911 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300912
913 clock.p = clock.p1 * clock.p2;
914
915 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
916 clock.n) << 22, refclk * clock.m1);
917
918 if (m2 > INT_MAX/clock.m1)
919 continue;
920
921 clock.m2 = m2;
922
Imre Deakdccbea32015-06-22 23:35:51 +0300923 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300924
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100925 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926 continue;
927
Imre Deak9ca3ba02015-03-17 11:40:05 +0200928 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
929 best_error_ppm, &error_ppm))
930 continue;
931
932 *best_clock = clock;
933 best_error_ppm = error_ppm;
934 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300935 }
936 }
937
938 return found;
939}
940
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200941bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300942 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200943{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200944 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300945 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200946
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200947 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200948 target_clock, refclk, NULL, best_clock);
949}
950
Ville Syrjälä525b9312016-10-31 22:37:02 +0200951bool intel_crtc_active(struct intel_crtc *crtc)
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300952{
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300953 /* Be paranoid as we can arrive here with only partial
954 * state retrieved from the hardware during setup.
955 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100956 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300957 * as Haswell has gained clock readout/fastboot support.
958 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000959 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300960 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700961 *
962 * FIXME: The intel_crtc->active here should be switched to
963 * crtc->state->active once we have proper CRTC states wired up
964 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300965 */
Ville Syrjälä525b9312016-10-31 22:37:02 +0200966 return crtc->active && crtc->base.primary->state->fb &&
967 crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300968}
969
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200970enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
971 enum pipe pipe)
972{
Ville Syrjälä98187832016-10-31 22:37:10 +0200973 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200974
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200975 return crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200976}
977
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +0000978static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300979{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200980 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300981 u32 line1, line2;
982 u32 line_mask;
983
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100984 if (IS_GEN2(dev_priv))
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300985 line_mask = DSL_LINEMASK_GEN2;
986 else
987 line_mask = DSL_LINEMASK_GEN3;
988
989 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +0200990 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300991 line2 = I915_READ(reg) & line_mask;
992
993 return line1 == line2;
994}
995
Keith Packardab7ad7f2010-10-03 00:33:06 -0700996/*
997 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300998 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700999 *
1000 * After disabling a pipe, we can't wait for vblank in the usual way,
1001 * spinning on the vblank interrupt status bit, since we won't actually
1002 * see an interrupt when the pipe is disabled.
1003 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001004 * On Gen4 and above:
1005 * wait for the pipe register state bit to turn off
1006 *
1007 * Otherwise:
1008 * wait for the display line value to settle (it usually
1009 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001010 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001011 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001012static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001014 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001015 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001016 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001018 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001019 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001020
Keith Packardab7ad7f2010-10-03 00:33:06 -07001021 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001022 if (intel_wait_for_register(dev_priv,
1023 reg, I965_PIPECONF_ACTIVE, 0,
1024 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001025 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 /* Wait for the display line to settle */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001028 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001029 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001030 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001031}
1032
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001034void assert_pll(struct drm_i915_private *dev_priv,
1035 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001036{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001037 u32 val;
1038 bool cur_state;
1039
Ville Syrjälä649636e2015-09-22 19:50:01 +03001040 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001041 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001042 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001043 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001044 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001045}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001046
Jani Nikula23538ef2013-08-27 15:12:22 +03001047/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001048void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001049{
1050 u32 val;
1051 bool cur_state;
1052
Ville Syrjäläa5805162015-05-26 20:42:30 +03001053 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001054 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001055 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001056
1057 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001058 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001059 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001060 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001061}
Jani Nikula23538ef2013-08-27 15:12:22 +03001062
Jesse Barnes040484a2011-01-03 12:14:26 -08001063static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1064 enum pipe pipe, bool state)
1065{
Jesse Barnes040484a2011-01-03 12:14:26 -08001066 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001067 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1068 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001069
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001070 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001071 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001072 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001073 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001074 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001075 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001076 cur_state = !!(val & FDI_TX_ENABLE);
1077 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001078 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001079 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001080 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001081}
1082#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1083#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1084
1085static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
Jesse Barnes040484a2011-01-03 12:14:26 -08001088 u32 val;
1089 bool cur_state;
1090
Ville Syrjälä649636e2015-09-22 19:50:01 +03001091 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001092 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001093 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001095 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001096}
1097#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1098#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1099
1100static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1101 enum pipe pipe)
1102{
Jesse Barnes040484a2011-01-03 12:14:26 -08001103 u32 val;
1104
1105 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001106 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001107 return;
1108
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001109 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001110 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001111 return;
1112
Ville Syrjälä649636e2015-09-22 19:50:01 +03001113 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001114 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001115}
1116
Daniel Vetter55607e82013-06-16 21:42:39 +02001117void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1118 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001119{
Jesse Barnes040484a2011-01-03 12:14:26 -08001120 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001121 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001122
Ville Syrjälä649636e2015-09-22 19:50:01 +03001123 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001124 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001125 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001126 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001127 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001128}
1129
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001130void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001131{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001132 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001133 u32 val;
1134 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001135 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001136
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001137 if (WARN_ON(HAS_DDI(dev_priv)))
Jani Nikulabedd4db2014-08-22 15:04:13 +03001138 return;
1139
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001140 if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001141 u32 port_sel;
1142
Imre Deak44cb7342016-08-10 14:07:29 +03001143 pp_reg = PP_CONTROL(0);
1144 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001145
1146 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1147 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1148 panel_pipe = PIPE_B;
1149 /* XXX: else fix for eDP */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001150 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001151 /* presumably write lock depends on pipe, not port select */
Imre Deak44cb7342016-08-10 14:07:29 +03001152 pp_reg = PP_CONTROL(pipe);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001153 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154 } else {
Imre Deak44cb7342016-08-10 14:07:29 +03001155 pp_reg = PP_CONTROL(0);
Jani Nikulabedd4db2014-08-22 15:04:13 +03001156 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1157 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158 }
1159
1160 val = I915_READ(pp_reg);
1161 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001162 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163 locked = false;
1164
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001167 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001168}
1169
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001170static void assert_cursor(struct drm_i915_private *dev_priv,
1171 enum pipe pipe, bool state)
1172{
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001173 bool cur_state;
1174
Jani Nikula2a307c22016-11-30 17:43:04 +02001175 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001176 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001177 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001178 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001179
Rob Clarke2c719b2014-12-15 13:56:32 -05001180 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001181 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001182 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001183}
1184#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1185#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1186
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001187void assert_pipe(struct drm_i915_private *dev_priv,
1188 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001189{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001190 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001191 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001193 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001194
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001195 /* if we need the pipe quirk it must be always on */
1196 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1197 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001198 state = true;
1199
Imre Deak4feed0e2016-02-12 18:55:14 +02001200 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1201 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001202 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001203 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001204
1205 intel_display_power_put(dev_priv, power_domain);
1206 } else {
1207 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001208 }
1209
Rob Clarke2c719b2014-12-15 13:56:32 -05001210 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001211 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001212 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001213}
1214
Chris Wilson931872f2012-01-16 23:01:13 +00001215static void assert_plane(struct drm_i915_private *dev_priv,
1216 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001217{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001219 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220
Ville Syrjälä649636e2015-09-22 19:50:01 +03001221 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001222 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001223 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001224 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001225 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1229#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1230
Jesse Barnesb24e7172011-01-04 15:09:30 -08001231static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1232 enum pipe pipe)
1233{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001234 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001235
Ville Syrjälä653e1022013-06-04 13:49:05 +03001236 /* Primary planes are fixed to pipes on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001237 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001238 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001240 "plane %c assertion failure, should be disabled but not\n",
1241 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001242 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001243 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001244
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001246 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 u32 val = I915_READ(DSPCNTR(i));
1248 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001250 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001251 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1252 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253 }
1254}
1255
Jesse Barnes19332d72013-03-28 09:55:38 -07001256static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Ville Syrjälä649636e2015-09-22 19:50:01 +03001259 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001260
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001261 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001262 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001265 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1266 sprite, pipe_name(pipe));
1267 }
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001268 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001269 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä83c04a62016-11-22 18:02:00 +02001270 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001271 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001272 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001273 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001274 }
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001275 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001276 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001278 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001279 plane_name(pipe), pipe_name(pipe));
Ville Syrjäläab330812017-04-21 21:14:32 +03001280 } else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001281 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001282 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1284 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001285 }
1286}
1287
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001288static void assert_vblank_disabled(struct drm_crtc *crtc)
1289{
Rob Clarke2c719b2014-12-15 13:56:32 -05001290 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001291 drm_crtc_vblank_put(crtc);
1292}
1293
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001294void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001296{
Jesse Barnes92f25842011-01-04 15:09:34 -08001297 u32 val;
1298 bool enabled;
1299
Ville Syrjälä649636e2015-09-22 19:50:01 +03001300 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001301 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001302 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001303 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1304 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001305}
1306
Keith Packard4e634382011-08-06 10:39:45 -07001307static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1308 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001309{
1310 if ((val & DP_PORT_EN) == 0)
1311 return false;
1312
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001313 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001314 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001317 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001318 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1319 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001320 } else {
1321 if ((val & DP_PIPE_MASK) != (pipe << 30))
1322 return false;
1323 }
1324 return true;
1325}
1326
Keith Packard1519b992011-08-06 10:35:34 -07001327static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, u32 val)
1329{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001330 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001331 return false;
1332
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001333 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001334 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001335 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001336 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001337 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1338 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001339 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001340 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001341 return false;
1342 }
1343 return true;
1344}
1345
1346static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, u32 val)
1348{
1349 if ((val & LVDS_PORT_EN) == 0)
1350 return false;
1351
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001352 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001353 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1354 return false;
1355 } else {
1356 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1357 return false;
1358 }
1359 return true;
1360}
1361
1362static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1363 enum pipe pipe, u32 val)
1364{
1365 if ((val & ADPA_DAC_ENABLE) == 0)
1366 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001367 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001368 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1369 return false;
1370 } else {
1371 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1372 return false;
1373 }
1374 return true;
1375}
1376
Jesse Barnes291906f2011-02-02 12:28:03 -08001377static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001378 enum pipe pipe, i915_reg_t reg,
1379 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001380{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001381 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001382 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001383 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001384 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001385
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001386 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001387 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001388 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001389}
1390
1391static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001392 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001393{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001394 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001395 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001396 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001397 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001398
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001399 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001400 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001401 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001402}
1403
1404static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1405 enum pipe pipe)
1406{
Jesse Barnes291906f2011-02-02 12:28:03 -08001407 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001408
Keith Packardf0575e92011-07-25 22:12:43 -07001409 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1410 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1411 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001412
Ville Syrjälä649636e2015-09-22 19:50:01 +03001413 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001414 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001415 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001416 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001417
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001420 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001421 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001422
Paulo Zanonie2debe92013-02-18 19:00:27 -03001423 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1424 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1425 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001426}
1427
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001428static void _vlv_enable_pll(struct intel_crtc *crtc,
1429 const struct intel_crtc_state *pipe_config)
1430{
1431 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1432 enum pipe pipe = crtc->pipe;
1433
1434 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1435 POSTING_READ(DPLL(pipe));
1436 udelay(150);
1437
Chris Wilson2c30b432016-06-30 15:32:54 +01001438 if (intel_wait_for_register(dev_priv,
1439 DPLL(pipe),
1440 DPLL_LOCK_VLV,
1441 DPLL_LOCK_VLV,
1442 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001443 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1444}
1445
Ville Syrjäläd288f652014-10-28 13:20:22 +02001446static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001447 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001448{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001449 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001450 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001452 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001453
Daniel Vetter87442f72013-06-06 00:52:17 +02001454 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001455 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001456
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001457 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1458 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001459
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001460 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1461 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001462}
1463
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001464
1465static void _chv_enable_pll(struct intel_crtc *crtc,
1466 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001467{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001468 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001469 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001470 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001471 u32 tmp;
1472
Ville Syrjäläa5805162015-05-26 20:42:30 +03001473 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001474
1475 /* Enable back the 10bit clock to display controller */
1476 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1477 tmp |= DPIO_DCLKP_EN;
1478 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1479
Ville Syrjälä54433e92015-05-26 20:42:31 +03001480 mutex_unlock(&dev_priv->sb_lock);
1481
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001482 /*
1483 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1484 */
1485 udelay(1);
1486
1487 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001488 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001489
1490 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001491 if (intel_wait_for_register(dev_priv,
1492 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1493 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001494 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001495}
1496
1497static void chv_enable_pll(struct intel_crtc *crtc,
1498 const struct intel_crtc_state *pipe_config)
1499{
1500 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1501 enum pipe pipe = crtc->pipe;
1502
1503 assert_pipe_disabled(dev_priv, pipe);
1504
1505 /* PLL is protected by panel, make sure we can write it */
1506 assert_panel_unlocked(dev_priv, pipe);
1507
1508 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1509 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001510
Ville Syrjäläc2317752016-03-15 16:39:56 +02001511 if (pipe != PIPE_A) {
1512 /*
1513 * WaPixelRepeatModeFixForC0:chv
1514 *
1515 * DPLLCMD is AWOL. Use chicken bits to propagate
1516 * the value from DPLLBMD to either pipe B or C.
1517 */
1518 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1519 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1520 I915_WRITE(CBR4_VLV, 0);
1521 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1522
1523 /*
1524 * DPLLB VGA mode also seems to cause problems.
1525 * We should always have it disabled.
1526 */
1527 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1528 } else {
1529 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1530 POSTING_READ(DPLL_MD(pipe));
1531 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001532}
1533
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001534static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001535{
1536 struct intel_crtc *crtc;
1537 int count = 0;
1538
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001539 for_each_intel_crtc(&dev_priv->drm, crtc) {
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001540 count += crtc->base.state->active &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001541 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1542 }
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001543
1544 return count;
1545}
1546
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001547static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001548{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001549 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001550 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001551 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001552
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001553 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001555 /* PLL is protected by panel, make sure we can write it */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001556 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001557 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001559 /* Enable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001560 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001561 /*
1562 * It appears to be important that we don't enable this
1563 * for the current pipe before otherwise configuring the
1564 * PLL. No idea how this should be handled if multiple
1565 * DVO outputs are enabled simultaneosly.
1566 */
1567 dpll |= DPLL_DVO_2X_MODE;
1568 I915_WRITE(DPLL(!crtc->pipe),
1569 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1570 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001571
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001572 /*
1573 * Apparently we need to have VGA mode enabled prior to changing
1574 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1575 * dividers, even though the register value does change.
1576 */
1577 I915_WRITE(reg, 0);
1578
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001579 I915_WRITE(reg, dpll);
1580
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001581 /* Wait for the clocks to stabilize. */
1582 POSTING_READ(reg);
1583 udelay(150);
1584
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001585 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001586 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001587 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001588 } else {
1589 /* The pixel multiplier can only be updated once the
1590 * DPLL is enabled and the clocks are stable.
1591 *
1592 * So write it again.
1593 */
1594 I915_WRITE(reg, dpll);
1595 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001596
1597 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001598 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599 POSTING_READ(reg);
1600 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001601 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001602 POSTING_READ(reg);
1603 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001605 POSTING_READ(reg);
1606 udelay(150); /* wait for warmup */
1607}
1608
1609/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001610 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611 * @dev_priv: i915 private structure
1612 * @pipe: pipe PLL to disable
1613 *
1614 * Disable the PLL for @pipe, making sure the pipe is off first.
1615 *
1616 * Note! This is for pre-ILK only.
1617 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001618static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001620 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001621 enum pipe pipe = crtc->pipe;
1622
1623 /* Disable DVO 2x clock on both PLLs if necessary */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001624 if (IS_I830(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001625 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00001626 !intel_num_dvo_pipes(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001627 I915_WRITE(DPLL(PIPE_B),
1628 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1629 I915_WRITE(DPLL(PIPE_A),
1630 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1631 }
1632
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001633 /* Don't disable pipe or pipe PLLs if needed */
1634 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1635 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001636 return;
1637
1638 /* Make sure the pipe isn't still relying on us */
1639 assert_pipe_disabled(dev_priv, pipe);
1640
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001641 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001642 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643}
1644
Jesse Barnesf6071162013-10-01 10:41:38 -07001645static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1646{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001647 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001648
1649 /* Make sure the pipe isn't still relying on us */
1650 assert_pipe_disabled(dev_priv, pipe);
1651
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001652 val = DPLL_INTEGRATED_REF_CLK_VLV |
1653 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1654 if (pipe != PIPE_A)
1655 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1656
Jesse Barnesf6071162013-10-01 10:41:38 -07001657 I915_WRITE(DPLL(pipe), val);
1658 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001659}
1660
1661static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1662{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001663 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001664 u32 val;
1665
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001666 /* Make sure the pipe isn't still relying on us */
1667 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001668
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001669 val = DPLL_SSC_REF_CLK_CHV |
1670 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001671 if (pipe != PIPE_A)
1672 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001673
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001674 I915_WRITE(DPLL(pipe), val);
1675 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001676
Ville Syrjäläa5805162015-05-26 20:42:30 +03001677 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001678
1679 /* Disable 10bit clock to display controller */
1680 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1681 val &= ~DPIO_DCLKP_EN;
1682 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1683
Ville Syrjäläa5805162015-05-26 20:42:30 +03001684 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001685}
1686
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001687void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001688 struct intel_digital_port *dport,
1689 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001690{
1691 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001692 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001693
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001694 switch (dport->port) {
1695 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001696 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001697 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001698 break;
1699 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001700 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001701 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001702 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001703 break;
1704 case PORT_D:
1705 port_mask = DPLL_PORTD_READY_MASK;
1706 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001707 break;
1708 default:
1709 BUG();
1710 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001711
Chris Wilson370004d2016-06-30 15:32:56 +01001712 if (intel_wait_for_register(dev_priv,
1713 dpll_reg, port_mask, expected_mask,
1714 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001715 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1716 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717}
1718
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001719static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1720 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001721{
Ville Syrjälä98187832016-10-31 22:37:10 +02001722 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1723 pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001724 i915_reg_t reg;
1725 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001726
Jesse Barnes040484a2011-01-03 12:14:26 -08001727 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001728 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001729
1730 /* FDI must be feeding us bits for PCH ports */
1731 assert_fdi_tx_enabled(dev_priv, pipe);
1732 assert_fdi_rx_enabled(dev_priv, pipe);
1733
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001734 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001735 /* Workaround: Set the timing override bit before enabling the
1736 * pch transcoder. */
1737 reg = TRANS_CHICKEN2(pipe);
1738 val = I915_READ(reg);
1739 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1740 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001741 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001742
Daniel Vetterab9412b2013-05-03 11:49:46 +02001743 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001744 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001745 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001746
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001747 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001748 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001749 * Make the BPC in transcoder be consistent with
1750 * that in pipeconf reg. For HDMI we must use 8bpc
1751 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001752 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001753 val &= ~PIPECONF_BPC_MASK;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001754 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001755 val |= PIPECONF_8BPC;
1756 else
1757 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001758 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001759
1760 val &= ~TRANS_INTERLACE_MASK;
1761 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001762 if (HAS_PCH_IBX(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001763 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001764 val |= TRANS_LEGACY_INTERLACED_ILK;
1765 else
1766 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001767 else
1768 val |= TRANS_PROGRESSIVE;
1769
Jesse Barnes040484a2011-01-03 12:14:26 -08001770 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001771 if (intel_wait_for_register(dev_priv,
1772 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1773 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001774 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001775}
1776
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001777static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001778 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001779{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001780 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001781
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001782 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001783 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001784 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001785
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001786 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001787 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001788 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001789 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001790
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001791 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001792 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001794 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1795 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001796 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001797 else
1798 val |= TRANS_PROGRESSIVE;
1799
Daniel Vetterab9412b2013-05-03 11:49:46 +02001800 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001801 if (intel_wait_for_register(dev_priv,
1802 LPT_TRANSCONF,
1803 TRANS_STATE_ENABLE,
1804 TRANS_STATE_ENABLE,
1805 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001806 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001807}
1808
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001809static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1810 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001811{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001812 i915_reg_t reg;
1813 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001814
1815 /* FDI relies on the transcoder */
1816 assert_fdi_tx_disabled(dev_priv, pipe);
1817 assert_fdi_rx_disabled(dev_priv, pipe);
1818
Jesse Barnes291906f2011-02-02 12:28:03 -08001819 /* Ports must be off as well */
1820 assert_pch_ports_disabled(dev_priv, pipe);
1821
Daniel Vetterab9412b2013-05-03 11:49:46 +02001822 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001823 val = I915_READ(reg);
1824 val &= ~TRANS_ENABLE;
1825 I915_WRITE(reg, val);
1826 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001827 if (intel_wait_for_register(dev_priv,
1828 reg, TRANS_STATE_ENABLE, 0,
1829 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001830 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001831
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001832 if (HAS_PCH_CPT(dev_priv)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001833 /* Workaround: Clear the timing override chicken bit again. */
1834 reg = TRANS_CHICKEN2(pipe);
1835 val = I915_READ(reg);
1836 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1837 I915_WRITE(reg, val);
1838 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001839}
1840
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001841void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001842{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001843 u32 val;
1844
Daniel Vetterab9412b2013-05-03 11:49:46 +02001845 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001846 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001847 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001848 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001849 if (intel_wait_for_register(dev_priv,
1850 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1851 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001852 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001853
1854 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001855 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001856 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001857 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001858}
1859
Ville Syrjälä65f21302016-10-14 20:02:53 +03001860enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1861{
1862 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1863
1864 WARN_ON(!crtc->config->has_pch_encoder);
1865
1866 if (HAS_PCH_LPT(dev_priv))
1867 return TRANSCODER_A;
1868 else
1869 return (enum transcoder) crtc->pipe;
1870}
1871
Jesse Barnes92f25842011-01-04 15:09:34 -08001872/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001873 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001874 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001875 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001876 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001877 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001878 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001879static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880{
Paulo Zanoni03722642014-01-17 13:51:09 -02001881 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001882 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni03722642014-01-17 13:51:09 -02001883 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001884 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001885 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001886 u32 val;
1887
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001888 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1889
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001890 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001891 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001892 assert_sprites_disabled(dev_priv, pipe);
1893
Jesse Barnesb24e7172011-01-04 15:09:30 -08001894 /*
1895 * A pipe without a PLL won't actually be able to drive bits from
1896 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1897 * need the check.
1898 */
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001899 if (HAS_GMCH_DISPLAY(dev_priv)) {
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03001900 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001901 assert_dsi_pll_enabled(dev_priv);
1902 else
1903 assert_pll_enabled(dev_priv, pipe);
Ville Syrjälä09fa8bb2016-08-05 20:41:34 +03001904 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001905 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001906 /* if driving the PCH, we need FDI enabled */
Ville Syrjälä65f21302016-10-14 20:02:53 +03001907 assert_fdi_rx_pll_enabled(dev_priv,
1908 (enum pipe) intel_crtc_pch_transcoder(crtc));
Daniel Vetter1a240d42012-11-29 22:18:51 +01001909 assert_fdi_tx_pll_enabled(dev_priv,
1910 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001911 }
1912 /* FIXME: assert CPU port conditions for SNB+ */
1913 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001914
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001915 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001917 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001918 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1919 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00001920 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001921 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001922
1923 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001924 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02001925
1926 /*
1927 * Until the pipe starts DSL will read as 0, which would cause
1928 * an apparent vblank timestamp jump, which messes up also the
1929 * frame count when it's derived from the timestamps. So let's
1930 * wait for the pipe to start properly before we call
1931 * drm_crtc_vblank_on()
1932 */
1933 if (dev->max_vblank_count == 0 &&
1934 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1935 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936}
1937
1938/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001939 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001940 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001942 * Disable the pipe of @crtc, making sure that various hardware
1943 * specific requirements are met, if applicable, e.g. plane
1944 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001945 *
1946 * Will wait until the pipe has shut down before returning.
1947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001948static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001949{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001950 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001951 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001952 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001953 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 u32 val;
1955
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001956 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1957
Jesse Barnesb24e7172011-01-04 15:09:30 -08001958 /*
1959 * Make sure planes won't keep trying to pump pixels to us,
1960 * or we might hang the display.
1961 */
1962 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001963 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001964 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001966 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001967 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001968 if ((val & PIPECONF_ENABLE) == 0)
1969 return;
1970
Ville Syrjälä67adc642014-08-15 01:21:57 +03001971 /*
1972 * Double wide has implications for planes
1973 * so best keep it disabled when not needed.
1974 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001975 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03001976 val &= ~PIPECONF_DOUBLE_WIDE;
1977
1978 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001979 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
1980 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03001981 val &= ~PIPECONF_ENABLE;
1982
1983 I915_WRITE(reg, val);
1984 if ((val & PIPECONF_ENABLE) == 0)
1985 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001986}
1987
Ville Syrjälä832be822016-01-12 21:08:33 +02001988static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1989{
1990 return IS_GEN2(dev_priv) ? 2048 : 4096;
1991}
1992
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001993static unsigned int
1994intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001995{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02001996 struct drm_i915_private *dev_priv = to_i915(fb->dev);
1997 unsigned int cpp = fb->format->cpp[plane];
1998
1999 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002000 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002001 return cpp;
2002 case I915_FORMAT_MOD_X_TILED:
2003 if (IS_GEN2(dev_priv))
2004 return 128;
2005 else
2006 return 512;
2007 case I915_FORMAT_MOD_Y_TILED:
2008 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2009 return 128;
2010 else
2011 return 512;
2012 case I915_FORMAT_MOD_Yf_TILED:
2013 switch (cpp) {
2014 case 1:
2015 return 64;
2016 case 2:
2017 case 4:
2018 return 128;
2019 case 8:
2020 case 16:
2021 return 256;
2022 default:
2023 MISSING_CASE(cpp);
2024 return cpp;
2025 }
2026 break;
2027 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002028 MISSING_CASE(fb->modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002029 return cpp;
2030 }
2031}
2032
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002033static unsigned int
2034intel_tile_height(const struct drm_framebuffer *fb, int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002035{
Ben Widawsky2f075562017-03-24 14:29:48 -07002036 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä832be822016-01-12 21:08:33 +02002037 return 1;
2038 else
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002039 return intel_tile_size(to_i915(fb->dev)) /
2040 intel_tile_width_bytes(fb, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002041}
2042
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002043/* Return the tile dimensions in pixel units */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002044static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002045 unsigned int *tile_width,
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002046 unsigned int *tile_height)
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002047{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002048 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
2049 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002050
2051 *tile_width = tile_width_bytes / cpp;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002052 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002053}
2054
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002055unsigned int
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002056intel_fb_align_height(const struct drm_framebuffer *fb,
2057 int plane, unsigned int height)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002058{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002059 unsigned int tile_height = intel_tile_height(fb, plane);
Ville Syrjälä832be822016-01-12 21:08:33 +02002060
2061 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002062}
2063
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002064unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2065{
2066 unsigned int size = 0;
2067 int i;
2068
2069 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2070 size += rot_info->plane[i].width * rot_info->plane[i].height;
2071
2072 return size;
2073}
2074
Daniel Vetter75c82a52015-10-14 16:51:04 +02002075static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002076intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2077 const struct drm_framebuffer *fb,
2078 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002079{
Chris Wilson7b92c042017-01-14 00:28:26 +00002080 view->type = I915_GGTT_VIEW_NORMAL;
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002081 if (drm_rotation_90_or_270(rotation)) {
Chris Wilson7b92c042017-01-14 00:28:26 +00002082 view->type = I915_GGTT_VIEW_ROTATED;
Chris Wilson8bab11932017-01-14 00:28:25 +00002083 view->rotated = to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002084 }
2085}
2086
Ville Syrjälä603525d2016-01-12 21:08:37 +02002087static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002088{
2089 if (INTEL_INFO(dev_priv)->gen >= 9)
2090 return 256 * 1024;
Jani Nikulac0f86832016-12-07 12:13:04 +02002091 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002092 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002093 return 128 * 1024;
2094 else if (INTEL_INFO(dev_priv)->gen >= 4)
2095 return 4 * 1024;
2096 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002097 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002098}
2099
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002100static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2101 int plane)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002102{
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002103 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2104
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002105 /* AUX_DIST needs only 4K alignment */
2106 if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
2107 return 4096;
2108
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002109 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002110 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjälä603525d2016-01-12 21:08:37 +02002111 return intel_linear_alignment(dev_priv);
2112 case I915_FORMAT_MOD_X_TILED:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002113 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä603525d2016-01-12 21:08:37 +02002114 return 256 * 1024;
2115 return 0;
2116 case I915_FORMAT_MOD_Y_TILED:
2117 case I915_FORMAT_MOD_Yf_TILED:
2118 return 1 * 1024 * 1024;
2119 default:
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002120 MISSING_CASE(fb->modifier);
Ville Syrjälä603525d2016-01-12 21:08:37 +02002121 return 0;
2122 }
2123}
2124
Chris Wilson058d88c2016-08-15 10:49:06 +01002125struct i915_vma *
2126intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002127{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002128 struct drm_device *dev = fb->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002129 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002130 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002131 struct i915_ggtt_view view;
Chris Wilson058d88c2016-08-15 10:49:06 +01002132 struct i915_vma *vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002133 u32 alignment;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002134
Matt Roperebcdd392014-07-09 16:22:11 -07002135 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2136
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002137 alignment = intel_surf_alignment(fb, 0);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002138
Ville Syrjälä3465c582016-02-15 22:54:43 +02002139 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002140
Chris Wilson693db182013-03-05 14:52:39 +00002141 /* Note that the w/a also requires 64 PTE of padding following the
2142 * bo. We currently fill all unused PTE with the shadow page and so
2143 * we should always have valid PTE following the scanout preventing
2144 * the VT-d warning.
2145 */
Chris Wilson48f112f2016-06-24 14:07:14 +01002146 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
Chris Wilson693db182013-03-05 14:52:39 +00002147 alignment = 256 * 1024;
2148
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002149 /*
2150 * Global gtt pte registers are special registers which actually forward
2151 * writes to a chunk of system memory. Which means that there is no risk
2152 * that the register values disappear as soon as we call
2153 * intel_runtime_pm_put(), so it is correct to wrap only the
2154 * pin/unpin/fence and not more.
2155 */
2156 intel_runtime_pm_get(dev_priv);
2157
Chris Wilson058d88c2016-08-15 10:49:06 +01002158 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
Chris Wilson49ef5292016-08-18 17:17:00 +01002159 if (IS_ERR(vma))
2160 goto err;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002161
Chris Wilson05a20d02016-08-18 17:16:55 +01002162 if (i915_vma_is_map_and_fenceable(vma)) {
Chris Wilson49ef5292016-08-18 17:17:00 +01002163 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2164 * fence, whereas 965+ only requires a fence if using
2165 * framebuffer compression. For simplicity, we always, when
2166 * possible, install a fence as the cost is not that onerous.
2167 *
2168 * If we fail to fence the tiled scanout, then either the
2169 * modeset will reject the change (which is highly unlikely as
2170 * the affected systems, all but one, do not have unmappable
2171 * space) or we will not be able to enable full powersaving
2172 * techniques (also likely not to apply due to various limits
2173 * FBC and the like impose on the size of the buffer, which
2174 * presumably we violated anyway with this unmappable buffer).
2175 * Anyway, it is presumably better to stumble onwards with
2176 * something and try to run the system in a "less than optimal"
2177 * mode that matches the user configuration.
2178 */
2179 if (i915_vma_get_fence(vma) == 0)
2180 i915_vma_pin_fence(vma);
Vivek Kasireddy98072162015-10-29 18:54:38 -07002181 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002182
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002183 i915_vma_get(vma);
Chris Wilson49ef5292016-08-18 17:17:00 +01002184err:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002185 intel_runtime_pm_put(dev_priv);
Chris Wilson058d88c2016-08-15 10:49:06 +01002186 return vma;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002187}
2188
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002189void intel_unpin_fb_vma(struct i915_vma *vma)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002190{
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002191 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002192
Chris Wilson49ef5292016-08-18 17:17:00 +01002193 i915_vma_unpin_fence(vma);
Chris Wilson058d88c2016-08-15 10:49:06 +01002194 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002195 i915_vma_put(vma);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002196}
2197
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002198static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2199 unsigned int rotation)
2200{
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002201 if (drm_rotation_90_or_270(rotation))
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002202 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2203 else
2204 return fb->pitches[plane];
2205}
2206
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002207/*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002208 * Convert the x/y offsets into a linear offset.
2209 * Only valid with 0/180 degree rotation, which is fine since linear
2210 * offset is only used with linear buffers on pre-hsw and tiled buffers
2211 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2212 */
2213u32 intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002214 const struct intel_plane_state *state,
2215 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002216{
Ville Syrjälä29490562016-01-20 18:02:50 +02002217 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002218 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002219 unsigned int pitch = fb->pitches[plane];
2220
2221 return y * pitch + x * cpp;
2222}
2223
2224/*
2225 * Add the x/y offsets derived from fb->offsets[] to the user
2226 * specified plane src x/y offsets. The resulting x/y offsets
2227 * specify the start of scanout from the beginning of the gtt mapping.
2228 */
2229void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002230 const struct intel_plane_state *state,
2231 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002232
2233{
Ville Syrjälä29490562016-01-20 18:02:50 +02002234 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2235 unsigned int rotation = state->base.rotation;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002236
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002237 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002238 *x += intel_fb->rotated[plane].x;
2239 *y += intel_fb->rotated[plane].y;
2240 } else {
2241 *x += intel_fb->normal[plane].x;
2242 *y += intel_fb->normal[plane].y;
2243 }
2244}
2245
2246/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002247 * Input tile dimensions and pitch must already be
2248 * rotated to match x and y, and in pixel units.
2249 */
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002250static u32 _intel_adjust_tile_offset(int *x, int *y,
2251 unsigned int tile_width,
2252 unsigned int tile_height,
2253 unsigned int tile_size,
2254 unsigned int pitch_tiles,
2255 u32 old_offset,
2256 u32 new_offset)
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002257{
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002258 unsigned int pitch_pixels = pitch_tiles * tile_width;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002259 unsigned int tiles;
2260
2261 WARN_ON(old_offset & (tile_size - 1));
2262 WARN_ON(new_offset & (tile_size - 1));
2263 WARN_ON(new_offset > old_offset);
2264
2265 tiles = (old_offset - new_offset) / tile_size;
2266
2267 *y += tiles / pitch_tiles * tile_height;
2268 *x += tiles % pitch_tiles * tile_width;
2269
Ville Syrjäläb9b24032016-02-08 18:28:00 +02002270 /* minimize x in case it got needlessly big */
2271 *y += *x / pitch_pixels * tile_height;
2272 *x %= pitch_pixels;
2273
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002274 return new_offset;
2275}
2276
2277/*
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002278 * Adjust the tile offset by moving the difference into
2279 * the x/y offsets.
2280 */
2281static u32 intel_adjust_tile_offset(int *x, int *y,
2282 const struct intel_plane_state *state, int plane,
2283 u32 old_offset, u32 new_offset)
2284{
2285 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2286 const struct drm_framebuffer *fb = state->base.fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002287 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002288 unsigned int rotation = state->base.rotation;
2289 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2290
2291 WARN_ON(new_offset > old_offset);
2292
Ben Widawsky2f075562017-03-24 14:29:48 -07002293 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002294 unsigned int tile_size, tile_width, tile_height;
2295 unsigned int pitch_tiles;
2296
2297 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002298 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002299
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002300 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002301 pitch_tiles = pitch / tile_height;
2302 swap(tile_width, tile_height);
2303 } else {
2304 pitch_tiles = pitch / (tile_width * cpp);
2305 }
2306
2307 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2308 tile_size, pitch_tiles,
2309 old_offset, new_offset);
2310 } else {
2311 old_offset += *y * pitch + *x * cpp;
2312
2313 *y = (old_offset - new_offset) / pitch;
2314 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2315 }
2316
2317 return new_offset;
2318}
2319
2320/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002321 * Computes the linear offset to the base tile and adjusts
2322 * x, y. bytes per pixel is assumed to be a power-of-two.
2323 *
2324 * In the 90/270 rotated case, x and y are assumed
2325 * to be already rotated to match the rotated GTT view, and
2326 * pitch is the tile_height aligned framebuffer height.
Ville Syrjälä6687c902015-09-15 13:16:41 +03002327 *
2328 * This function is used when computing the derived information
2329 * under intel_framebuffer, so using any of that information
2330 * here is not allowed. Anything under drm_framebuffer can be
2331 * used. This is why the user has to pass in the pitch since it
2332 * is specified in the rotated orientation.
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002333 */
Ville Syrjälä6687c902015-09-15 13:16:41 +03002334static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2335 int *x, int *y,
2336 const struct drm_framebuffer *fb, int plane,
2337 unsigned int pitch,
2338 unsigned int rotation,
2339 u32 alignment)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002340{
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002341 uint64_t fb_modifier = fb->modifier;
Ville Syrjälä353c8592016-12-14 23:30:57 +02002342 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002343 u32 offset, offset_aligned;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002344
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002345 if (alignment)
2346 alignment--;
2347
Ben Widawsky2f075562017-03-24 14:29:48 -07002348 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002349 unsigned int tile_size, tile_width, tile_height;
2350 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002351
Ville Syrjäläd8433102016-01-12 21:08:35 +02002352 tile_size = intel_tile_size(dev_priv);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002353 intel_tile_dims(fb, plane, &tile_width, &tile_height);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002354
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002355 if (drm_rotation_90_or_270(rotation)) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002356 pitch_tiles = pitch / tile_height;
2357 swap(tile_width, tile_height);
2358 } else {
2359 pitch_tiles = pitch / (tile_width * cpp);
2360 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002361
Ville Syrjäläd8433102016-01-12 21:08:35 +02002362 tile_rows = *y / tile_height;
2363 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002364
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002365 tiles = *x / tile_width;
2366 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002367
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002368 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2369 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002370
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002371 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2372 tile_size, pitch_tiles,
2373 offset, offset_aligned);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002374 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002375 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002376 offset_aligned = offset & ~alignment;
2377
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002378 *y = (offset & alignment) / pitch;
2379 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002380 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002381
2382 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002383}
2384
Ville Syrjälä6687c902015-09-15 13:16:41 +03002385u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02002386 const struct intel_plane_state *state,
2387 int plane)
Ville Syrjälä6687c902015-09-15 13:16:41 +03002388{
Ville Syrjälä29490562016-01-20 18:02:50 +02002389 const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2390 const struct drm_framebuffer *fb = state->base.fb;
2391 unsigned int rotation = state->base.rotation;
Ville Syrjäläef78ec92015-10-13 22:48:39 +03002392 int pitch = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläb90c1ee2017-03-07 21:42:07 +02002393 u32 alignment = intel_surf_alignment(fb, plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002394
2395 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2396 rotation, alignment);
2397}
2398
2399/* Convert the fb->offset[] linear offset into x/y offsets */
2400static void intel_fb_offset_to_xy(int *x, int *y,
2401 const struct drm_framebuffer *fb, int plane)
2402{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002403 unsigned int cpp = fb->format->cpp[plane];
Ville Syrjälä6687c902015-09-15 13:16:41 +03002404 unsigned int pitch = fb->pitches[plane];
2405 u32 linear_offset = fb->offsets[plane];
2406
2407 *y = linear_offset / pitch;
2408 *x = linear_offset % pitch / cpp;
2409}
2410
Ville Syrjälä72618eb2016-02-04 20:38:20 +02002411static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2412{
2413 switch (fb_modifier) {
2414 case I915_FORMAT_MOD_X_TILED:
2415 return I915_TILING_X;
2416 case I915_FORMAT_MOD_Y_TILED:
2417 return I915_TILING_Y;
2418 default:
2419 return I915_TILING_NONE;
2420 }
2421}
2422
Ville Syrjälä6687c902015-09-15 13:16:41 +03002423static int
2424intel_fill_fb_info(struct drm_i915_private *dev_priv,
2425 struct drm_framebuffer *fb)
2426{
2427 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2428 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2429 u32 gtt_offset_rotated = 0;
2430 unsigned int max_size = 0;
Ville Syrjäläbcb0b462016-12-14 23:30:22 +02002431 int i, num_planes = fb->format->num_planes;
Ville Syrjälä6687c902015-09-15 13:16:41 +03002432 unsigned int tile_size = intel_tile_size(dev_priv);
2433
2434 for (i = 0; i < num_planes; i++) {
2435 unsigned int width, height;
2436 unsigned int cpp, size;
2437 u32 offset;
2438 int x, y;
2439
Ville Syrjälä353c8592016-12-14 23:30:57 +02002440 cpp = fb->format->cpp[i];
Ville Syrjälä145fcb12016-11-18 21:53:06 +02002441 width = drm_framebuffer_plane_width(fb->width, fb, i);
2442 height = drm_framebuffer_plane_height(fb->height, fb, i);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002443
2444 intel_fb_offset_to_xy(&x, &y, fb, i);
2445
2446 /*
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002447 * The fence (if used) is aligned to the start of the object
2448 * so having the framebuffer wrap around across the edge of the
2449 * fenced region doesn't really work. We have no API to configure
2450 * the fence start offset within the object (nor could we probably
2451 * on gen2/3). So it's just easier if we just require that the
2452 * fb layout agrees with the fence layout. We already check that the
2453 * fb stride matches the fence stride elsewhere.
2454 */
2455 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2456 (x + width) * cpp > fb->pitches[i]) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002457 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2458 i, fb->offsets[i]);
Ville Syrjälä60d5f2a2016-01-22 18:41:24 +02002459 return -EINVAL;
2460 }
2461
2462 /*
Ville Syrjälä6687c902015-09-15 13:16:41 +03002463 * First pixel of the framebuffer from
2464 * the start of the normal gtt mapping.
2465 */
2466 intel_fb->normal[i].x = x;
2467 intel_fb->normal[i].y = y;
2468
2469 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjälä3ca46c02017-03-07 21:42:09 +02002470 fb, i, fb->pitches[i],
Daniel Vettercc926382016-08-15 10:41:47 +02002471 DRM_ROTATE_0, tile_size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002472 offset /= tile_size;
2473
Ben Widawsky2f075562017-03-24 14:29:48 -07002474 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Ville Syrjälä6687c902015-09-15 13:16:41 +03002475 unsigned int tile_width, tile_height;
2476 unsigned int pitch_tiles;
2477 struct drm_rect r;
2478
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002479 intel_tile_dims(fb, i, &tile_width, &tile_height);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002480
2481 rot_info->plane[i].offset = offset;
2482 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2483 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2484 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2485
2486 intel_fb->rotated[i].pitch =
2487 rot_info->plane[i].height * tile_height;
2488
2489 /* how many tiles does this plane need */
2490 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2491 /*
2492 * If the plane isn't horizontally tile aligned,
2493 * we need one more tile.
2494 */
2495 if (x != 0)
2496 size++;
2497
2498 /* rotate the x/y offsets to match the GTT view */
2499 r.x1 = x;
2500 r.y1 = y;
2501 r.x2 = x + width;
2502 r.y2 = y + height;
2503 drm_rect_rotate(&r,
2504 rot_info->plane[i].width * tile_width,
2505 rot_info->plane[i].height * tile_height,
Daniel Vettercc926382016-08-15 10:41:47 +02002506 DRM_ROTATE_270);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002507 x = r.x1;
2508 y = r.y1;
2509
2510 /* rotate the tile dimensions to match the GTT view */
2511 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2512 swap(tile_width, tile_height);
2513
2514 /*
2515 * We only keep the x/y offsets, so push all of the
2516 * gtt offset into the x/y offsets.
2517 */
Ander Conselvan de Oliveira46a1bd22017-01-20 16:28:44 +02002518 _intel_adjust_tile_offset(&x, &y,
2519 tile_width, tile_height,
2520 tile_size, pitch_tiles,
Ville Syrjälä66a2d922016-02-05 18:44:05 +02002521 gtt_offset_rotated * tile_size, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002522
2523 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2524
2525 /*
2526 * First pixel of the framebuffer from
2527 * the start of the rotated gtt mapping.
2528 */
2529 intel_fb->rotated[i].x = x;
2530 intel_fb->rotated[i].y = y;
2531 } else {
2532 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2533 x * cpp, tile_size);
2534 }
2535
2536 /* how many tiles in total needed in the bo */
2537 max_size = max(max_size, offset + size);
2538 }
2539
Ville Syrjälä144cc1432017-03-07 21:42:10 +02002540 if (max_size * tile_size > intel_fb->obj->base.size) {
2541 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2542 max_size * tile_size, intel_fb->obj->base.size);
Ville Syrjälä6687c902015-09-15 13:16:41 +03002543 return -EINVAL;
2544 }
2545
2546 return 0;
2547}
2548
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002549static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550{
2551 switch (format) {
2552 case DISPPLANE_8BPP:
2553 return DRM_FORMAT_C8;
2554 case DISPPLANE_BGRX555:
2555 return DRM_FORMAT_XRGB1555;
2556 case DISPPLANE_BGRX565:
2557 return DRM_FORMAT_RGB565;
2558 default:
2559 case DISPPLANE_BGRX888:
2560 return DRM_FORMAT_XRGB8888;
2561 case DISPPLANE_RGBX888:
2562 return DRM_FORMAT_XBGR8888;
2563 case DISPPLANE_BGRX101010:
2564 return DRM_FORMAT_XRGB2101010;
2565 case DISPPLANE_RGBX101010:
2566 return DRM_FORMAT_XBGR2101010;
2567 }
2568}
2569
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002570static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2571{
2572 switch (format) {
2573 case PLANE_CTL_FORMAT_RGB_565:
2574 return DRM_FORMAT_RGB565;
2575 default:
2576 case PLANE_CTL_FORMAT_XRGB_8888:
2577 if (rgb_order) {
2578 if (alpha)
2579 return DRM_FORMAT_ABGR8888;
2580 else
2581 return DRM_FORMAT_XBGR8888;
2582 } else {
2583 if (alpha)
2584 return DRM_FORMAT_ARGB8888;
2585 else
2586 return DRM_FORMAT_XRGB8888;
2587 }
2588 case PLANE_CTL_FORMAT_XRGB_2101010:
2589 if (rgb_order)
2590 return DRM_FORMAT_XBGR2101010;
2591 else
2592 return DRM_FORMAT_XRGB2101010;
2593 }
2594}
2595
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002596static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002597intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2598 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002599{
2600 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002601 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002602 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002603 struct drm_i915_gem_object *obj = NULL;
2604 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002605 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002606 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2607 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2608 PAGE_SIZE);
2609
2610 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002611
Chris Wilsonff2652e2014-03-10 08:07:02 +00002612 if (plane_config->size == 0)
2613 return false;
2614
Paulo Zanoni3badb492015-09-23 12:52:23 -03002615 /* If the FB is too big, just don't use it since fbdev is not very
2616 * important and we should probably use that space with FBC or other
2617 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002618 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002619 return false;
2620
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002621 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002622 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002623 base_aligned,
2624 base_aligned,
2625 size_aligned);
Chris Wilson24dbf512017-02-15 10:59:18 +00002626 mutex_unlock(&dev->struct_mutex);
2627 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002628 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002629
Chris Wilson3e510a82016-08-05 10:14:23 +01002630 if (plane_config->tiling == I915_TILING_X)
2631 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002632
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002633 mode_cmd.pixel_format = fb->format->format;
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002634 mode_cmd.width = fb->width;
2635 mode_cmd.height = fb->height;
2636 mode_cmd.pitches[0] = fb->pitches[0];
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002637 mode_cmd.modifier[0] = fb->modifier;
Daniel Vetter18c52472015-02-10 17:16:09 +00002638 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002639
Chris Wilson24dbf512017-02-15 10:59:18 +00002640 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002641 DRM_DEBUG_KMS("intel fb init failed\n");
2642 goto out_unref_obj;
2643 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002644
Jesse Barnes484b41d2014-03-07 08:57:55 -08002645
Daniel Vetterf6936e22015-03-26 12:17:05 +01002646 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002647 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002648
2649out_unref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002650 i915_gem_object_put(obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002651 return false;
2652}
2653
Daniel Vetter5a21b662016-05-24 17:13:53 +02002654/* Update plane->state->fb to match plane->fb after driver-internal updates */
2655static void
2656update_state_fb(struct drm_plane *plane)
2657{
2658 if (plane->fb == plane->state->fb)
2659 return;
2660
2661 if (plane->state->fb)
2662 drm_framebuffer_unreference(plane->state->fb);
2663 plane->state->fb = plane->fb;
2664 if (plane->state->fb)
2665 drm_framebuffer_reference(plane->state->fb);
2666}
2667
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002668static void
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002669intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2670 struct intel_plane_state *plane_state,
2671 bool visible)
2672{
2673 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2674
2675 plane_state->base.visible = visible;
2676
2677 /* FIXME pre-g4x don't work like this */
2678 if (visible) {
2679 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2680 crtc_state->active_planes |= BIT(plane->id);
2681 } else {
2682 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2683 crtc_state->active_planes &= ~BIT(plane->id);
2684 }
2685
2686 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2687 crtc_state->base.crtc->name,
2688 crtc_state->active_planes);
2689}
2690
2691static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002692intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2693 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002694{
2695 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002696 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002697 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002698 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002699 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002700 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002701 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2702 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002703 struct intel_plane_state *intel_state =
2704 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002705 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002706
Damien Lespiau2d140302015-02-05 17:22:18 +00002707 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002708 return;
2709
Daniel Vetterf6936e22015-03-26 12:17:05 +01002710 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002711 fb = &plane_config->fb->base;
2712 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002713 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002714
Damien Lespiau2d140302015-02-05 17:22:18 +00002715 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002716
2717 /*
2718 * Failed to alloc the obj, check to see if we should share
2719 * an fb with another CRTC instead
2720 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002721 for_each_crtc(dev, c) {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002722 struct intel_plane_state *state;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002723
2724 if (c == &intel_crtc->base)
2725 continue;
2726
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002727 if (!to_intel_crtc(c)->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002728 continue;
2729
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002730 state = to_intel_plane_state(c->primary->state);
2731 if (!state->vma)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002732 continue;
2733
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002734 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2735 fb = c->primary->fb;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002736 drm_framebuffer_reference(fb);
2737 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002738 }
2739 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002740
Matt Roper200757f2015-12-03 11:37:36 -08002741 /*
2742 * We've failed to reconstruct the BIOS FB. Current display state
2743 * indicates that the primary plane is visible, but has a NULL FB,
2744 * which will lead to problems later if we don't fix it up. The
2745 * simplest solution is to just disable the primary plane now and
2746 * pretend the BIOS never had it enabled.
2747 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002748 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2749 to_intel_plane_state(plane_state),
2750 false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02002751 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Ville Syrjälä72259532017-03-02 19:15:05 +02002752 trace_intel_disable_plane(primary, intel_crtc);
Matt Roper200757f2015-12-03 11:37:36 -08002753 intel_plane->disable_plane(primary, &intel_crtc->base);
2754
Daniel Vetter88595ac2015-03-26 12:42:24 +01002755 return;
2756
2757valid_fb:
Chris Wilsonbe1e3412017-01-16 15:21:27 +00002758 mutex_lock(&dev->struct_mutex);
2759 intel_state->vma =
2760 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2761 mutex_unlock(&dev->struct_mutex);
2762 if (IS_ERR(intel_state->vma)) {
2763 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2764 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2765
2766 intel_state->vma = NULL;
2767 drm_framebuffer_unreference(fb);
2768 return;
2769 }
2770
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002771 plane_state->src_x = 0;
2772 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002773 plane_state->src_w = fb->width << 16;
2774 plane_state->src_h = fb->height << 16;
2775
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002776 plane_state->crtc_x = 0;
2777 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002778 plane_state->crtc_w = fb->width;
2779 plane_state->crtc_h = fb->height;
2780
Rob Clark1638d302016-11-05 11:08:08 -04002781 intel_state->base.src = drm_plane_state_src(plane_state);
2782 intel_state->base.dst = drm_plane_state_dest(plane_state);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002783
Daniel Vetter88595ac2015-03-26 12:42:24 +01002784 obj = intel_fb_obj(fb);
Chris Wilson3e510a82016-08-05 10:14:23 +01002785 if (i915_gem_object_is_tiled(obj))
Daniel Vetter88595ac2015-03-26 12:42:24 +01002786 dev_priv->preserve_bios_swizzle = true;
2787
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002788 drm_framebuffer_reference(fb);
2789 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002790 primary->crtc = primary->state->crtc = &intel_crtc->base;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +02002791
2792 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2793 to_intel_plane_state(plane_state),
2794 true);
2795
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01002796 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2797 &obj->frontbuffer_bits);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002798}
2799
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002800static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2801 unsigned int rotation)
2802{
Ville Syrjälä353c8592016-12-14 23:30:57 +02002803 int cpp = fb->format->cpp[plane];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002804
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002805 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07002806 case DRM_FORMAT_MOD_LINEAR:
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002807 case I915_FORMAT_MOD_X_TILED:
2808 switch (cpp) {
2809 case 8:
2810 return 4096;
2811 case 4:
2812 case 2:
2813 case 1:
2814 return 8192;
2815 default:
2816 MISSING_CASE(cpp);
2817 break;
2818 }
2819 break;
2820 case I915_FORMAT_MOD_Y_TILED:
2821 case I915_FORMAT_MOD_Yf_TILED:
2822 switch (cpp) {
2823 case 8:
2824 return 2048;
2825 case 4:
2826 return 4096;
2827 case 2:
2828 case 1:
2829 return 8192;
2830 default:
2831 MISSING_CASE(cpp);
2832 break;
2833 }
2834 break;
2835 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002836 MISSING_CASE(fb->modifier);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002837 }
2838
2839 return 2048;
2840}
2841
2842static int skl_check_main_surface(struct intel_plane_state *plane_state)
2843{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002844 const struct drm_framebuffer *fb = plane_state->base.fb;
2845 unsigned int rotation = plane_state->base.rotation;
Daniel Vettercc926382016-08-15 10:41:47 +02002846 int x = plane_state->base.src.x1 >> 16;
2847 int y = plane_state->base.src.y1 >> 16;
2848 int w = drm_rect_width(&plane_state->base.src) >> 16;
2849 int h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002850 int max_width = skl_max_plane_width(fb, 0, rotation);
2851 int max_height = 4096;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002852 u32 alignment, offset, aux_offset = plane_state->aux.offset;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002853
2854 if (w > max_width || h > max_height) {
2855 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2856 w, h, max_width, max_height);
2857 return -EINVAL;
2858 }
2859
2860 intel_add_fb_offsets(&x, &y, plane_state, 0);
2861 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02002862 alignment = intel_surf_alignment(fb, 0);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002863
2864 /*
Ville Syrjälä8d970652016-01-28 16:30:28 +02002865 * AUX surface offset is specified as the distance from the
2866 * main surface offset, and it must be non-negative. Make
2867 * sure that is what we will get.
2868 */
2869 if (offset > aux_offset)
2870 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2871 offset, aux_offset & ~(alignment - 1));
2872
2873 /*
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002874 * When using an X-tiled surface, the plane blows up
2875 * if the x offset + width exceed the stride.
2876 *
2877 * TODO: linear and Y-tiled seem fine, Yf untested,
2878 */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02002879 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
Ville Syrjälä353c8592016-12-14 23:30:57 +02002880 int cpp = fb->format->cpp[0];
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002881
2882 while ((x + w) * cpp > fb->pitches[0]) {
2883 if (offset == 0) {
2884 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2885 return -EINVAL;
2886 }
2887
2888 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2889 offset, offset - alignment);
2890 }
2891 }
2892
2893 plane_state->main.offset = offset;
2894 plane_state->main.x = x;
2895 plane_state->main.y = y;
2896
2897 return 0;
2898}
2899
Ville Syrjälä8d970652016-01-28 16:30:28 +02002900static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2901{
2902 const struct drm_framebuffer *fb = plane_state->base.fb;
2903 unsigned int rotation = plane_state->base.rotation;
2904 int max_width = skl_max_plane_width(fb, 1, rotation);
2905 int max_height = 4096;
Daniel Vettercc926382016-08-15 10:41:47 +02002906 int x = plane_state->base.src.x1 >> 17;
2907 int y = plane_state->base.src.y1 >> 17;
2908 int w = drm_rect_width(&plane_state->base.src) >> 17;
2909 int h = drm_rect_height(&plane_state->base.src) >> 17;
Ville Syrjälä8d970652016-01-28 16:30:28 +02002910 u32 offset;
2911
2912 intel_add_fb_offsets(&x, &y, plane_state, 1);
2913 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2914
2915 /* FIXME not quite sure how/if these apply to the chroma plane */
2916 if (w > max_width || h > max_height) {
2917 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2918 w, h, max_width, max_height);
2919 return -EINVAL;
2920 }
2921
2922 plane_state->aux.offset = offset;
2923 plane_state->aux.x = x;
2924 plane_state->aux.y = y;
2925
2926 return 0;
2927}
2928
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002929int skl_check_plane_surface(struct intel_plane_state *plane_state)
2930{
2931 const struct drm_framebuffer *fb = plane_state->base.fb;
2932 unsigned int rotation = plane_state->base.rotation;
2933 int ret;
2934
Ville Syrjäläa5e4c7d2016-11-07 22:20:54 +02002935 if (!plane_state->base.visible)
2936 return 0;
2937
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002938 /* Rotate src coordinates to match rotated GTT view */
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03002939 if (drm_rotation_90_or_270(rotation))
Daniel Vettercc926382016-08-15 10:41:47 +02002940 drm_rect_rotate(&plane_state->base.src,
Ville Syrjäläda064b42016-10-24 19:13:04 +03002941 fb->width << 16, fb->height << 16,
2942 DRM_ROTATE_270);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002943
Ville Syrjälä8d970652016-01-28 16:30:28 +02002944 /*
2945 * Handle the AUX surface first since
2946 * the main surface setup depends on it.
2947 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002948 if (fb->format->format == DRM_FORMAT_NV12) {
Ville Syrjälä8d970652016-01-28 16:30:28 +02002949 ret = skl_check_nv12_aux_surface(plane_state);
2950 if (ret)
2951 return ret;
2952 } else {
2953 plane_state->aux.offset = ~0xfff;
2954 plane_state->aux.x = 0;
2955 plane_state->aux.y = 0;
2956 }
2957
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02002958 ret = skl_check_main_surface(plane_state);
2959 if (ret)
2960 return ret;
2961
2962 return 0;
2963}
2964
Ville Syrjälä7145f602017-03-23 21:27:07 +02002965static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
2966 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002967{
Ville Syrjälä7145f602017-03-23 21:27:07 +02002968 struct drm_i915_private *dev_priv =
2969 to_i915(plane_state->base.plane->dev);
2970 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2971 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002972 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä7145f602017-03-23 21:27:07 +02002973 u32 dspcntr;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002974
Ville Syrjälä7145f602017-03-23 21:27:07 +02002975 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002976
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02002977 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
2978 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Ville Syrjälä7145f602017-03-23 21:27:07 +02002979 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002980
Ville Syrjälä6a4407a2017-03-23 21:27:08 +02002981 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
2982 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2983
Ville Syrjäläd509e282017-03-27 21:55:32 +03002984 if (INTEL_GEN(dev_priv) < 4)
2985 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002986
Ville Syrjälä438b74a2016-12-14 23:32:55 +02002987 switch (fb->format->format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02002988 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002989 dspcntr |= DISPPLANE_8BPP;
2990 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002991 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002992 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002993 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002994 case DRM_FORMAT_RGB565:
2995 dspcntr |= DISPPLANE_BGRX565;
2996 break;
2997 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002998 dspcntr |= DISPPLANE_BGRX888;
2999 break;
3000 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003001 dspcntr |= DISPPLANE_RGBX888;
3002 break;
3003 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003004 dspcntr |= DISPPLANE_BGRX101010;
3005 break;
3006 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02003007 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07003008 break;
3009 default:
Ville Syrjälä7145f602017-03-23 21:27:07 +02003010 MISSING_CASE(fb->format->format);
3011 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003012 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02003013
Ville Syrjälä72618eb2016-02-04 20:38:20 +02003014 if (INTEL_GEN(dev_priv) >= 4 &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003015 fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjäläf45651b2014-08-08 21:51:10 +03003016 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07003017
Ville Syrjälädf0cd452016-11-14 18:53:59 +02003018 if (rotation & DRM_ROTATE_180)
3019 dspcntr |= DISPPLANE_ROTATE_180;
3020
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02003021 if (rotation & DRM_REFLECT_X)
3022 dspcntr |= DISPPLANE_MIRROR;
3023
Ville Syrjälä7145f602017-03-23 21:27:07 +02003024 return dspcntr;
3025}
3026
Ville Syrjäläf9407ae2017-03-23 21:27:12 +02003027int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003028{
3029 struct drm_i915_private *dev_priv =
3030 to_i915(plane_state->base.plane->dev);
3031 int src_x = plane_state->base.src.x1 >> 16;
3032 int src_y = plane_state->base.src.y1 >> 16;
3033 u32 offset;
3034
3035 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
3036
3037 if (INTEL_GEN(dev_priv) >= 4)
3038 offset = intel_compute_tile_offset(&src_x, &src_y,
3039 plane_state, 0);
3040 else
3041 offset = 0;
3042
3043 /* HSW/BDW do this automagically in hardware */
3044 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3045 unsigned int rotation = plane_state->base.rotation;
3046 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3047 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3048
3049 if (rotation & DRM_ROTATE_180) {
3050 src_x += src_w - 1;
3051 src_y += src_h - 1;
3052 } else if (rotation & DRM_REFLECT_X) {
3053 src_x += src_w - 1;
3054 }
3055 }
3056
3057 plane_state->main.offset = offset;
3058 plane_state->main.x = src_x;
3059 plane_state->main.y = src_y;
3060
3061 return 0;
3062}
3063
Ville Syrjälä7145f602017-03-23 21:27:07 +02003064static void i9xx_update_primary_plane(struct drm_plane *primary,
3065 const struct intel_crtc_state *crtc_state,
3066 const struct intel_plane_state *plane_state)
3067{
3068 struct drm_i915_private *dev_priv = to_i915(primary->dev);
3069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3070 struct drm_framebuffer *fb = plane_state->base.fb;
3071 int plane = intel_crtc->plane;
3072 u32 linear_offset;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003073 u32 dspcntr = plane_state->ctl;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003074 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003075 int x = plane_state->main.x;
3076 int y = plane_state->main.y;
Ville Syrjälä7145f602017-03-23 21:27:07 +02003077 unsigned long irqflags;
3078
Ville Syrjälä29490562016-01-20 18:02:50 +02003079 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +03003080
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +02003081 if (INTEL_GEN(dev_priv) >= 4)
3082 intel_crtc->dspaddr_offset = plane_state->main.offset;
3083 else
Ville Syrjälä6687c902015-09-15 13:16:41 +03003084 intel_crtc->dspaddr_offset = linear_offset;
3085
Paulo Zanoni2db33662015-09-14 15:20:03 -03003086 intel_crtc->adjusted_x = x;
3087 intel_crtc->adjusted_y = y;
3088
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003089 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3090
Ville Syrjälä78587de2017-03-09 17:44:32 +02003091 if (INTEL_GEN(dev_priv) < 4) {
3092 /* pipesrc and dspsize control the size that is scaled from,
3093 * which should always be the user's requested size.
3094 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003095 I915_WRITE_FW(DSPSIZE(plane),
3096 ((crtc_state->pipe_src_h - 1) << 16) |
3097 (crtc_state->pipe_src_w - 1));
3098 I915_WRITE_FW(DSPPOS(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003099 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003100 I915_WRITE_FW(PRIMSIZE(plane),
3101 ((crtc_state->pipe_src_h - 1) << 16) |
3102 (crtc_state->pipe_src_w - 1));
3103 I915_WRITE_FW(PRIMPOS(plane), 0);
3104 I915_WRITE_FW(PRIMCNSTALPHA(plane), 0);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003105 }
3106
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003107 I915_WRITE_FW(reg, dspcntr);
Sonika Jindal48404c12014-08-22 14:06:04 +05303108
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003109 I915_WRITE_FW(DSPSTRIDE(plane), fb->pitches[0]);
Ville Syrjälä3ba35e52017-03-23 21:27:11 +02003110 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3111 I915_WRITE_FW(DSPSURF(plane),
3112 intel_plane_ggtt_offset(plane_state) +
3113 intel_crtc->dspaddr_offset);
3114 I915_WRITE_FW(DSPOFFSET(plane), (y << 16) | x);
3115 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003116 I915_WRITE_FW(DSPSURF(plane),
3117 intel_plane_ggtt_offset(plane_state) +
3118 intel_crtc->dspaddr_offset);
3119 I915_WRITE_FW(DSPTILEOFF(plane), (y << 16) | x);
3120 I915_WRITE_FW(DSPLINOFF(plane), linear_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003121 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003122 I915_WRITE_FW(DSPADDR(plane),
3123 intel_plane_ggtt_offset(plane_state) +
3124 intel_crtc->dspaddr_offset);
Ville Syrjäläbfb81042016-11-07 22:20:57 +02003125 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003126 POSTING_READ_FW(reg);
3127
3128 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003129}
3130
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003131static void i9xx_disable_primary_plane(struct drm_plane *primary,
3132 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07003133{
3134 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003135 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes17638cd2011-06-24 12:19:23 -07003136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003137 int plane = intel_crtc->plane;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003138 unsigned long irqflags;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003139
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003140 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3141
3142 I915_WRITE_FW(DSPCNTR(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003143 if (INTEL_INFO(dev_priv)->gen >= 4)
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003144 I915_WRITE_FW(DSPSURF(plane), 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003145 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003146 I915_WRITE_FW(DSPADDR(plane), 0);
3147 POSTING_READ_FW(DSPCNTR(plane));
3148
3149 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003150}
3151
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003152static u32
3153intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
Damien Lespiaub3218032015-02-27 11:15:18 +00003154{
Ben Widawsky2f075562017-03-24 14:29:48 -07003155 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003156 return 64;
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003157 else
3158 return intel_tile_width_bytes(fb, plane);
Damien Lespiaub3218032015-02-27 11:15:18 +00003159}
3160
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003161static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3162{
3163 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003164 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003165
3166 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3167 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3168 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003169}
3170
Chandra Kondurua1b22782015-04-07 15:28:45 -07003171/*
3172 * This function detaches (aka. unbinds) unused scalers in hardware
3173 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003174static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003175{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003176 struct intel_crtc_scaler_state *scaler_state;
3177 int i;
3178
Chandra Kondurua1b22782015-04-07 15:28:45 -07003179 scaler_state = &intel_crtc->config->scaler_state;
3180
3181 /* loop through and disable scalers that aren't in use */
3182 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003183 if (!scaler_state->scalers[i].in_use)
3184 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003185 }
3186}
3187
Ville Syrjäläd2196772016-01-28 18:33:11 +02003188u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3189 unsigned int rotation)
3190{
Ville Syrjälä1b500532017-03-07 21:42:08 +02003191 u32 stride;
3192
3193 if (plane >= fb->format->num_planes)
3194 return 0;
3195
3196 stride = intel_fb_pitch(fb, plane, rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003197
3198 /*
3199 * The stride is either expressed as a multiple of 64 bytes chunks for
3200 * linear buffers or in number of tiles for tiled buffers.
3201 */
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02003202 if (drm_rotation_90_or_270(rotation))
3203 stride /= intel_tile_height(fb, plane);
3204 else
3205 stride /= intel_fb_stride_alignment(fb, plane);
Ville Syrjäläd2196772016-01-28 18:33:11 +02003206
3207 return stride;
3208}
3209
Ville Syrjälä2e881262017-03-17 23:17:56 +02003210static u32 skl_plane_ctl_format(uint32_t pixel_format)
Chandra Konduru6156a452015-04-27 13:48:39 -07003211{
Chandra Konduru6156a452015-04-27 13:48:39 -07003212 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003213 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003214 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003215 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003216 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003217 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003218 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003219 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003220 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003221 /*
3222 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3223 * to be already pre-multiplied. We need to add a knob (or a different
3224 * DRM_FORMAT) for user-space to configure that.
3225 */
3226 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003227 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003228 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003229 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003230 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003231 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003232 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003233 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003234 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003235 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003236 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003237 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003238 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003239 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003240 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003241 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003242 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003243 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003244 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003245 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003246 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003247
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003248 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003249}
3250
Ville Syrjälä2e881262017-03-17 23:17:56 +02003251static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
Chandra Konduru6156a452015-04-27 13:48:39 -07003252{
Chandra Konduru6156a452015-04-27 13:48:39 -07003253 switch (fb_modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -07003254 case DRM_FORMAT_MOD_LINEAR:
Chandra Konduru6156a452015-04-27 13:48:39 -07003255 break;
3256 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003257 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003258 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003259 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003260 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003261 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003262 default:
3263 MISSING_CASE(fb_modifier);
3264 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003265
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003266 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003267}
3268
Ville Syrjälä2e881262017-03-17 23:17:56 +02003269static u32 skl_plane_ctl_rotation(unsigned int rotation)
Chandra Konduru6156a452015-04-27 13:48:39 -07003270{
Chandra Konduru6156a452015-04-27 13:48:39 -07003271 switch (rotation) {
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003272 case DRM_ROTATE_0:
Chandra Konduru6156a452015-04-27 13:48:39 -07003273 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303274 /*
3275 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3276 * while i915 HW rotation is clockwise, thats why this swapping.
3277 */
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003278 case DRM_ROTATE_90:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303279 return PLANE_CTL_ROTATE_270;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003280 case DRM_ROTATE_180:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003281 return PLANE_CTL_ROTATE_180;
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003282 case DRM_ROTATE_270:
Sonika Jindal1e8df162015-05-20 13:40:48 +05303283 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003284 default:
3285 MISSING_CASE(rotation);
3286 }
3287
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003288 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003289}
3290
Ville Syrjälä2e881262017-03-17 23:17:56 +02003291u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3292 const struct intel_plane_state *plane_state)
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003293{
3294 struct drm_i915_private *dev_priv =
3295 to_i915(plane_state->base.plane->dev);
3296 const struct drm_framebuffer *fb = plane_state->base.fb;
3297 unsigned int rotation = plane_state->base.rotation;
Ville Syrjälä2e881262017-03-17 23:17:56 +02003298 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003299 u32 plane_ctl;
3300
3301 plane_ctl = PLANE_CTL_ENABLE;
3302
3303 if (!IS_GEMINILAKE(dev_priv)) {
3304 plane_ctl |=
3305 PLANE_CTL_PIPE_GAMMA_ENABLE |
3306 PLANE_CTL_PIPE_CSC_ENABLE |
3307 PLANE_CTL_PLANE_GAMMA_DISABLE;
3308 }
3309
3310 plane_ctl |= skl_plane_ctl_format(fb->format->format);
3311 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
3312 plane_ctl |= skl_plane_ctl_rotation(rotation);
3313
Ville Syrjälä2e881262017-03-17 23:17:56 +02003314 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3315 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3316 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3317 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3318
Ville Syrjälä46f788b2017-03-17 23:17:55 +02003319 return plane_ctl;
3320}
3321
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003322static void skylake_update_primary_plane(struct drm_plane *plane,
3323 const struct intel_crtc_state *crtc_state,
3324 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003325{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003326 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003327 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3329 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003330 enum plane_id plane_id = to_intel_plane(plane)->id;
3331 enum pipe pipe = to_intel_plane(plane)->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +02003332 u32 plane_ctl = plane_state->ctl;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003333 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +02003334 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003335 u32 surf_addr = plane_state->main.offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003336 int scaler_id = plane_state->scaler_id;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02003337 int src_x = plane_state->main.x;
3338 int src_y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003339 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3340 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3341 int dst_x = plane_state->base.dst.x1;
3342 int dst_y = plane_state->base.dst.y1;
3343 int dst_w = drm_rect_width(&plane_state->base.dst);
3344 int dst_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003345 unsigned long irqflags;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003346
Ville Syrjälä6687c902015-09-15 13:16:41 +03003347 /* Sizes are 0 based */
3348 src_w--;
3349 src_h--;
3350 dst_w--;
3351 dst_h--;
3352
Paulo Zanoni4c0b8a82016-08-19 19:03:23 -03003353 intel_crtc->dspaddr_offset = surf_addr;
3354
Ville Syrjälä6687c902015-09-15 13:16:41 +03003355 intel_crtc->adjusted_x = src_x;
3356 intel_crtc->adjusted_y = src_y;
Paulo Zanoni2db33662015-09-14 15:20:03 -03003357
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003358 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3359
Ville Syrjälä78587de2017-03-09 17:44:32 +02003360 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003361 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
3362 PLANE_COLOR_PIPE_GAMMA_ENABLE |
3363 PLANE_COLOR_PIPE_CSC_ENABLE |
3364 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +02003365 }
3366
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003367 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
3368 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3369 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
3370 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduru6156a452015-04-27 13:48:39 -07003371
3372 if (scaler_id >= 0) {
3373 uint32_t ps_ctrl = 0;
3374
3375 WARN_ON(!dst_w || !dst_h);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003376 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
Chandra Konduru6156a452015-04-27 13:48:39 -07003377 crtc_state->scaler_state.scalers[scaler_id].mode;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003378 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3379 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3380 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3381 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3382 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003383 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003384 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
Chandra Konduru6156a452015-04-27 13:48:39 -07003385 }
3386
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003387 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
3388 intel_plane_ggtt_offset(plane_state) + surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003389
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003390 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3391
3392 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003393}
3394
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003395static void skylake_disable_primary_plane(struct drm_plane *primary,
3396 struct drm_crtc *crtc)
3397{
3398 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003399 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +02003400 enum plane_id plane_id = to_intel_plane(primary)->id;
3401 enum pipe pipe = to_intel_plane(primary)->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003402 unsigned long irqflags;
Lyude62e0fb82016-08-22 12:50:08 -04003403
Ville Syrjälädd584fc2017-03-09 17:44:33 +02003404 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3405
3406 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
3407 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
3408 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3409
3410 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003411}
3412
Daniel Vetter5a21b662016-05-24 17:13:53 +02003413static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3414{
3415 struct intel_crtc *crtc;
3416
Chris Wilson91c8a322016-07-05 10:40:23 +01003417 for_each_intel_crtc(&dev_priv->drm, crtc)
Daniel Vetter5a21b662016-05-24 17:13:53 +02003418 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3419}
3420
Ville Syrjälä75147472014-11-24 18:28:11 +02003421static void intel_update_primary_planes(struct drm_device *dev)
3422{
Ville Syrjälä75147472014-11-24 18:28:11 +02003423 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003424
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003425 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003426 struct intel_plane *plane = to_intel_plane(crtc->primary);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003427 struct intel_plane_state *plane_state =
3428 to_intel_plane_state(plane->base.state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003429
Ville Syrjälä72259532017-03-02 19:15:05 +02003430 if (plane_state->base.visible) {
3431 trace_intel_update_plane(&plane->base,
3432 to_intel_crtc(crtc));
3433
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003434 plane->update_plane(&plane->base,
3435 to_intel_crtc_state(crtc->state),
3436 plane_state);
Ville Syrjälä72259532017-03-02 19:15:05 +02003437 }
Ville Syrjälä96a02912013-02-18 19:08:49 +02003438 }
3439}
3440
Maarten Lankhorst73974892016-08-05 23:28:27 +03003441static int
3442__intel_display_resume(struct drm_device *dev,
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003443 struct drm_atomic_state *state,
3444 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorst73974892016-08-05 23:28:27 +03003445{
3446 struct drm_crtc_state *crtc_state;
3447 struct drm_crtc *crtc;
3448 int i, ret;
3449
3450 intel_modeset_setup_hw_state(dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003451 i915_redisable_vga(to_i915(dev));
Maarten Lankhorst73974892016-08-05 23:28:27 +03003452
3453 if (!state)
3454 return 0;
3455
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01003456 /*
3457 * We've duplicated the state, pointers to the old state are invalid.
3458 *
3459 * Don't attempt to use the old state until we commit the duplicated state.
3460 */
3461 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst73974892016-08-05 23:28:27 +03003462 /*
3463 * Force recalculation even if we restore
3464 * current state. With fast modeset this may not result
3465 * in a modeset when the state is compatible.
3466 */
3467 crtc_state->mode_changed = true;
3468 }
3469
3470 /* ignore any reset values/BIOS leftovers in the WM registers */
Ville Syrjälä602ae832017-03-02 19:15:02 +02003471 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3472 to_intel_atomic_state(state)->skip_intermediate_wm = true;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003473
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003474 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003475
3476 WARN_ON(ret == -EDEADLK);
3477 return ret;
3478}
3479
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003480static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3481{
Ville Syrjäläae981042016-08-05 23:28:30 +03003482 return intel_has_gpu_reset(dev_priv) &&
3483 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003484}
3485
Chris Wilsonc0336662016-05-06 15:40:21 +01003486void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003487{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003488 struct drm_device *dev = &dev_priv->drm;
3489 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3490 struct drm_atomic_state *state;
3491 int ret;
3492
Maarten Lankhorst73974892016-08-05 23:28:27 +03003493 /*
3494 * Need mode_config.mutex so that we don't
3495 * trample ongoing ->detect() and whatnot.
3496 */
3497 mutex_lock(&dev->mode_config.mutex);
3498 drm_modeset_acquire_init(ctx, 0);
3499 while (1) {
3500 ret = drm_modeset_lock_all_ctx(dev, ctx);
3501 if (ret != -EDEADLK)
3502 break;
3503
3504 drm_modeset_backoff(ctx);
3505 }
3506
3507 /* reset doesn't touch the display, but flips might get nuked anyway, */
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003508 if (!i915.force_reset_modeset_test &&
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003509 !gpu_reset_clobbers_display(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003510 return;
3511
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003512 /*
3513 * Disabling the crtcs gracefully seems nicer. Also the
3514 * g33 docs say we should at least disable all the planes.
3515 */
Maarten Lankhorst73974892016-08-05 23:28:27 +03003516 state = drm_atomic_helper_duplicate_state(dev, ctx);
3517 if (IS_ERR(state)) {
3518 ret = PTR_ERR(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003519 DRM_ERROR("Duplicating state failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003520 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003521 }
3522
3523 ret = drm_atomic_helper_disable_all(dev, ctx);
3524 if (ret) {
3525 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Ander Conselvan de Oliveira1e5a15d2017-01-18 14:34:28 +02003526 drm_atomic_state_put(state);
3527 return;
Maarten Lankhorst73974892016-08-05 23:28:27 +03003528 }
3529
3530 dev_priv->modeset_restore_state = state;
3531 state->acquire_ctx = ctx;
Ville Syrjälä75147472014-11-24 18:28:11 +02003532}
3533
Chris Wilsonc0336662016-05-06 15:40:21 +01003534void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003535{
Maarten Lankhorst73974892016-08-05 23:28:27 +03003536 struct drm_device *dev = &dev_priv->drm;
3537 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3538 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3539 int ret;
3540
Daniel Vetter5a21b662016-05-24 17:13:53 +02003541 /*
3542 * Flips in the rings will be nuked by the reset,
3543 * so complete all pending flips so that user space
3544 * will get its events and not get stuck.
3545 */
3546 intel_complete_page_flips(dev_priv);
3547
Maarten Lankhorst73974892016-08-05 23:28:27 +03003548 dev_priv->modeset_restore_state = NULL;
3549
Ville Syrjälä75147472014-11-24 18:28:11 +02003550 /* reset doesn't touch the display */
Ville Syrjälä4ac2ba22016-08-05 23:28:29 +03003551 if (!gpu_reset_clobbers_display(dev_priv)) {
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003552 if (!state) {
3553 /*
3554 * Flips in the rings have been nuked by the reset,
3555 * so update the base address of all primary
3556 * planes to the the last fb to make sure we're
3557 * showing the correct fb after a reset.
3558 *
3559 * FIXME: Atomic will make this obsolete since we won't schedule
3560 * CS-based flips (which might get lost in gpu resets) any more.
3561 */
3562 intel_update_primary_planes(dev);
3563 } else {
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003564 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst522a63d2016-08-05 23:28:28 +03003565 if (ret)
3566 DRM_ERROR("Restoring old state failed with %i\n", ret);
3567 }
Maarten Lankhorst73974892016-08-05 23:28:27 +03003568 } else {
3569 /*
3570 * The display has been reset as well,
3571 * so need a full re-initialization.
3572 */
3573 intel_runtime_pm_disable_interrupts(dev_priv);
3574 intel_runtime_pm_enable_interrupts(dev_priv);
3575
Imre Deak51f59202016-09-14 13:04:13 +03003576 intel_pps_unlock_regs_wa(dev_priv);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003577 intel_modeset_init_hw(dev);
3578
3579 spin_lock_irq(&dev_priv->irq_lock);
3580 if (dev_priv->display.hpd_irq_setup)
3581 dev_priv->display.hpd_irq_setup(dev_priv);
3582 spin_unlock_irq(&dev_priv->irq_lock);
3583
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01003584 ret = __intel_display_resume(dev, state, ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003585 if (ret)
3586 DRM_ERROR("Restoring old state failed with %i\n", ret);
3587
3588 intel_hpd_init(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003589 }
3590
Chris Wilson08536952016-10-14 13:18:18 +01003591 if (state)
3592 drm_atomic_state_put(state);
Maarten Lankhorst73974892016-08-05 23:28:27 +03003593 drm_modeset_drop_locks(ctx);
3594 drm_modeset_acquire_fini(ctx);
3595 mutex_unlock(&dev->mode_config.mutex);
Ville Syrjälä75147472014-11-24 18:28:11 +02003596}
3597
Chris Wilson8af29b02016-09-09 14:11:47 +01003598static bool abort_flip_on_reset(struct intel_crtc *crtc)
3599{
3600 struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3601
Chris Wilson8c185ec2017-03-16 17:13:02 +00003602 if (i915_reset_backoff(error))
Chris Wilson8af29b02016-09-09 14:11:47 +01003603 return true;
3604
3605 if (crtc->reset_count != i915_reset_count(error))
3606 return true;
3607
3608 return false;
3609}
3610
Chris Wilson7d5e3792014-03-04 13:15:08 +00003611static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3612{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003613 struct drm_device *dev = crtc->dev;
3614 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003615 bool pending;
3616
Chris Wilson8af29b02016-09-09 14:11:47 +01003617 if (abort_flip_on_reset(intel_crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02003618 return false;
3619
3620 spin_lock_irq(&dev->event_lock);
3621 pending = to_intel_crtc(crtc)->flip_work != NULL;
3622 spin_unlock_irq(&dev->event_lock);
3623
3624 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003625}
3626
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003627static void intel_update_pipe_config(struct intel_crtc *crtc,
3628 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003629{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003630 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003631 struct intel_crtc_state *pipe_config =
3632 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003633
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003634 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3635 crtc->base.mode = crtc->base.state->mode;
3636
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003637 /*
3638 * Update pipe size and adjust fitter if needed: the reason for this is
3639 * that in compute_mode_changes we check the native mode (not the pfit
3640 * mode) to see if we can flip rather than do a full mode set. In the
3641 * fastboot case, we'll flip, but if we don't update the pipesrc and
3642 * pfit state, we'll end up with a big fb scanned out into the wrong
3643 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003644 */
3645
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003646 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003647 ((pipe_config->pipe_src_w - 1) << 16) |
3648 (pipe_config->pipe_src_h - 1));
3649
3650 /* on skylake this is done by detaching scalers */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003651 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003652 skl_detach_scalers(crtc);
3653
3654 if (pipe_config->pch_pfit.enabled)
3655 skylake_pfit_enable(crtc);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003656 } else if (HAS_PCH_SPLIT(dev_priv)) {
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003657 if (pipe_config->pch_pfit.enabled)
3658 ironlake_pfit_enable(crtc);
3659 else if (old_crtc_state->pch_pfit.enabled)
3660 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003661 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003662}
3663
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003664static void intel_fdi_normal_train(struct intel_crtc *crtc)
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003665{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003666 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003667 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003668 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003669 i915_reg_t reg;
3670 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003671
3672 /* enable normal train */
3673 reg = FDI_TX_CTL(pipe);
3674 temp = I915_READ(reg);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003675 if (IS_IVYBRIDGE(dev_priv)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003676 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3677 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003678 } else {
3679 temp &= ~FDI_LINK_TRAIN_NONE;
3680 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003681 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003682 I915_WRITE(reg, temp);
3683
3684 reg = FDI_RX_CTL(pipe);
3685 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003686 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003687 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3688 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3689 } else {
3690 temp &= ~FDI_LINK_TRAIN_NONE;
3691 temp |= FDI_LINK_TRAIN_NONE;
3692 }
3693 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3694
3695 /* wait one idle pattern time */
3696 POSTING_READ(reg);
3697 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003698
3699 /* IVB wants error correction enabled */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01003700 if (IS_IVYBRIDGE(dev_priv))
Jesse Barnes357555c2011-04-28 15:09:55 -07003701 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3702 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003703}
3704
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003705/* The FDI link training functions for ILK/Ibexpeak. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003706static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3707 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003708{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003709 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003710 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003711 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003712 i915_reg_t reg;
3713 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003714
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003715 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003716 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003717
Adam Jacksone1a44742010-06-25 15:32:14 -04003718 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3719 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003720 reg = FDI_RX_IMR(pipe);
3721 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003722 temp &= ~FDI_RX_SYMBOL_LOCK;
3723 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003724 I915_WRITE(reg, temp);
3725 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003726 udelay(150);
3727
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003728 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003729 reg = FDI_TX_CTL(pipe);
3730 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003731 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003732 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003733 temp &= ~FDI_LINK_TRAIN_NONE;
3734 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003735 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003736
Chris Wilson5eddb702010-09-11 13:48:45 +01003737 reg = FDI_RX_CTL(pipe);
3738 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003739 temp &= ~FDI_LINK_TRAIN_NONE;
3740 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003741 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3742
3743 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003744 udelay(150);
3745
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003746 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003747 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3748 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3749 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003750
Chris Wilson5eddb702010-09-11 13:48:45 +01003751 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003752 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003753 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003754 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3755
3756 if ((temp & FDI_RX_BIT_LOCK)) {
3757 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003758 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003759 break;
3760 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003761 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003762 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003763 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003764
3765 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003766 reg = FDI_TX_CTL(pipe);
3767 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003768 temp &= ~FDI_LINK_TRAIN_NONE;
3769 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003770 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003771
Chris Wilson5eddb702010-09-11 13:48:45 +01003772 reg = FDI_RX_CTL(pipe);
3773 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003774 temp &= ~FDI_LINK_TRAIN_NONE;
3775 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003776 I915_WRITE(reg, temp);
3777
3778 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003779 udelay(150);
3780
Chris Wilson5eddb702010-09-11 13:48:45 +01003781 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003782 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003783 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003784 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3785
3786 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003787 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003788 DRM_DEBUG_KMS("FDI train 2 done.\n");
3789 break;
3790 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003791 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003792 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003793 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003794
3795 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003796
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003797}
3798
Akshay Joshi0206e352011-08-16 15:34:10 -04003799static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003800 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3801 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3802 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3803 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3804};
3805
3806/* The FDI link training functions for SNB/Cougarpoint. */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003807static void gen6_fdi_link_train(struct intel_crtc *crtc,
3808 const struct intel_crtc_state *crtc_state)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003809{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003810 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003811 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003812 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003813 i915_reg_t reg;
3814 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003815
Adam Jacksone1a44742010-06-25 15:32:14 -04003816 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3817 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003818 reg = FDI_RX_IMR(pipe);
3819 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003820 temp &= ~FDI_RX_SYMBOL_LOCK;
3821 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003822 I915_WRITE(reg, temp);
3823
3824 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003825 udelay(150);
3826
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003827 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003828 reg = FDI_TX_CTL(pipe);
3829 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003830 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003831 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003832 temp &= ~FDI_LINK_TRAIN_NONE;
3833 temp |= FDI_LINK_TRAIN_PATTERN_1;
3834 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3835 /* SNB-B */
3836 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003837 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003838
Daniel Vetterd74cf322012-10-26 10:58:13 +02003839 I915_WRITE(FDI_RX_MISC(pipe),
3840 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3841
Chris Wilson5eddb702010-09-11 13:48:45 +01003842 reg = FDI_RX_CTL(pipe);
3843 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003844 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003845 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3846 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3847 } else {
3848 temp &= ~FDI_LINK_TRAIN_NONE;
3849 temp |= FDI_LINK_TRAIN_PATTERN_1;
3850 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003851 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3852
3853 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003854 udelay(150);
3855
Akshay Joshi0206e352011-08-16 15:34:10 -04003856 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003857 reg = FDI_TX_CTL(pipe);
3858 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003859 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3860 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003861 I915_WRITE(reg, temp);
3862
3863 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003864 udelay(500);
3865
Sean Paulfa37d392012-03-02 12:53:39 -05003866 for (retry = 0; retry < 5; retry++) {
3867 reg = FDI_RX_IIR(pipe);
3868 temp = I915_READ(reg);
3869 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3870 if (temp & FDI_RX_BIT_LOCK) {
3871 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3872 DRM_DEBUG_KMS("FDI train 1 done.\n");
3873 break;
3874 }
3875 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003876 }
Sean Paulfa37d392012-03-02 12:53:39 -05003877 if (retry < 5)
3878 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003879 }
3880 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003881 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003882
3883 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003884 reg = FDI_TX_CTL(pipe);
3885 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003886 temp &= ~FDI_LINK_TRAIN_NONE;
3887 temp |= FDI_LINK_TRAIN_PATTERN_2;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003888 if (IS_GEN6(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003889 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3890 /* SNB-B */
3891 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3892 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003893 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003894
Chris Wilson5eddb702010-09-11 13:48:45 +01003895 reg = FDI_RX_CTL(pipe);
3896 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003897 if (HAS_PCH_CPT(dev_priv)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003898 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3899 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3900 } else {
3901 temp &= ~FDI_LINK_TRAIN_NONE;
3902 temp |= FDI_LINK_TRAIN_PATTERN_2;
3903 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003904 I915_WRITE(reg, temp);
3905
3906 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003907 udelay(150);
3908
Akshay Joshi0206e352011-08-16 15:34:10 -04003909 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003910 reg = FDI_TX_CTL(pipe);
3911 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003912 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3913 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003914 I915_WRITE(reg, temp);
3915
3916 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003917 udelay(500);
3918
Sean Paulfa37d392012-03-02 12:53:39 -05003919 for (retry = 0; retry < 5; retry++) {
3920 reg = FDI_RX_IIR(pipe);
3921 temp = I915_READ(reg);
3922 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3923 if (temp & FDI_RX_SYMBOL_LOCK) {
3924 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3925 DRM_DEBUG_KMS("FDI train 2 done.\n");
3926 break;
3927 }
3928 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003929 }
Sean Paulfa37d392012-03-02 12:53:39 -05003930 if (retry < 5)
3931 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003932 }
3933 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003934 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003935
3936 DRM_DEBUG_KMS("FDI train done.\n");
3937}
3938
Jesse Barnes357555c2011-04-28 15:09:55 -07003939/* Manual link training for Ivy Bridge A0 parts */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003940static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
3941 const struct intel_crtc_state *crtc_state)
Jesse Barnes357555c2011-04-28 15:09:55 -07003942{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003943 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003944 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02003945 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003946 i915_reg_t reg;
3947 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003948
3949 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3950 for train result */
3951 reg = FDI_RX_IMR(pipe);
3952 temp = I915_READ(reg);
3953 temp &= ~FDI_RX_SYMBOL_LOCK;
3954 temp &= ~FDI_RX_BIT_LOCK;
3955 I915_WRITE(reg, temp);
3956
3957 POSTING_READ(reg);
3958 udelay(150);
3959
Daniel Vetter01a415f2012-10-27 15:58:40 +02003960 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3961 I915_READ(FDI_RX_IIR(pipe)));
3962
Jesse Barnes139ccd32013-08-19 11:04:55 -07003963 /* Try each vswing and preemphasis setting twice before moving on */
3964 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3965 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003966 reg = FDI_TX_CTL(pipe);
3967 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003968 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3969 temp &= ~FDI_TX_ENABLE;
3970 I915_WRITE(reg, temp);
3971
3972 reg = FDI_RX_CTL(pipe);
3973 temp = I915_READ(reg);
3974 temp &= ~FDI_LINK_TRAIN_AUTO;
3975 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3976 temp &= ~FDI_RX_ENABLE;
3977 I915_WRITE(reg, temp);
3978
3979 /* enable CPU FDI TX and PCH FDI RX */
3980 reg = FDI_TX_CTL(pipe);
3981 temp = I915_READ(reg);
3982 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02003983 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003984 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003985 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003986 temp |= snb_b_fdi_train_param[j/2];
3987 temp |= FDI_COMPOSITE_SYNC;
3988 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3989
3990 I915_WRITE(FDI_RX_MISC(pipe),
3991 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3992
3993 reg = FDI_RX_CTL(pipe);
3994 temp = I915_READ(reg);
3995 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3996 temp |= FDI_COMPOSITE_SYNC;
3997 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3998
3999 POSTING_READ(reg);
4000 udelay(1); /* should be 0.5us */
4001
4002 for (i = 0; i < 4; i++) {
4003 reg = FDI_RX_IIR(pipe);
4004 temp = I915_READ(reg);
4005 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4006
4007 if (temp & FDI_RX_BIT_LOCK ||
4008 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4009 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4010 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4011 i);
4012 break;
4013 }
4014 udelay(1); /* should be 0.5us */
4015 }
4016 if (i == 4) {
4017 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4018 continue;
4019 }
4020
4021 /* Train 2 */
4022 reg = FDI_TX_CTL(pipe);
4023 temp = I915_READ(reg);
4024 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4025 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4026 I915_WRITE(reg, temp);
4027
4028 reg = FDI_RX_CTL(pipe);
4029 temp = I915_READ(reg);
4030 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4031 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07004032 I915_WRITE(reg, temp);
4033
4034 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07004035 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004036
Jesse Barnes139ccd32013-08-19 11:04:55 -07004037 for (i = 0; i < 4; i++) {
4038 reg = FDI_RX_IIR(pipe);
4039 temp = I915_READ(reg);
4040 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07004041
Jesse Barnes139ccd32013-08-19 11:04:55 -07004042 if (temp & FDI_RX_SYMBOL_LOCK ||
4043 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4044 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4045 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4046 i);
4047 goto train_done;
4048 }
4049 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07004050 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07004051 if (i == 4)
4052 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07004053 }
Jesse Barnes357555c2011-04-28 15:09:55 -07004054
Jesse Barnes139ccd32013-08-19 11:04:55 -07004055train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07004056 DRM_DEBUG_KMS("FDI train done.\n");
4057}
4058
Daniel Vetter88cefb62012-08-12 19:27:14 +02004059static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07004060{
Daniel Vetter88cefb62012-08-12 19:27:14 +02004061 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004062 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004063 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004064 i915_reg_t reg;
4065 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07004066
Jesse Barnes0e23b992010-09-10 11:10:00 -07004067 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01004068 reg = FDI_RX_CTL(pipe);
4069 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004070 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004071 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004072 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01004073 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4074
4075 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004076 udelay(200);
4077
4078 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01004079 temp = I915_READ(reg);
4080 I915_WRITE(reg, temp | FDI_PCDCLK);
4081
4082 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004083 udelay(200);
4084
Paulo Zanoni20749732012-11-23 15:30:38 -02004085 /* Enable CPU FDI TX PLL, always on for Ironlake */
4086 reg = FDI_TX_CTL(pipe);
4087 temp = I915_READ(reg);
4088 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4089 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004090
Paulo Zanoni20749732012-11-23 15:30:38 -02004091 POSTING_READ(reg);
4092 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07004093 }
4094}
4095
Daniel Vetter88cefb62012-08-12 19:27:14 +02004096static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4097{
4098 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004099 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter88cefb62012-08-12 19:27:14 +02004100 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004101 i915_reg_t reg;
4102 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02004103
4104 /* Switch from PCDclk to Rawclk */
4105 reg = FDI_RX_CTL(pipe);
4106 temp = I915_READ(reg);
4107 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4108
4109 /* Disable CPU FDI TX PLL */
4110 reg = FDI_TX_CTL(pipe);
4111 temp = I915_READ(reg);
4112 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4113
4114 POSTING_READ(reg);
4115 udelay(100);
4116
4117 reg = FDI_RX_CTL(pipe);
4118 temp = I915_READ(reg);
4119 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4120
4121 /* Wait for the clocks to turn off. */
4122 POSTING_READ(reg);
4123 udelay(100);
4124}
4125
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004126static void ironlake_fdi_disable(struct drm_crtc *crtc)
4127{
4128 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004129 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4131 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004132 i915_reg_t reg;
4133 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004134
4135 /* disable CPU FDI tx and PCH FDI rx */
4136 reg = FDI_TX_CTL(pipe);
4137 temp = I915_READ(reg);
4138 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4139 POSTING_READ(reg);
4140
4141 reg = FDI_RX_CTL(pipe);
4142 temp = I915_READ(reg);
4143 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004144 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004145 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4146
4147 POSTING_READ(reg);
4148 udelay(100);
4149
4150 /* Ironlake workaround, disable clock pointer after downing FDI */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004151 if (HAS_PCH_IBX(dev_priv))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004152 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004153
4154 /* still set train pattern 1 */
4155 reg = FDI_TX_CTL(pipe);
4156 temp = I915_READ(reg);
4157 temp &= ~FDI_LINK_TRAIN_NONE;
4158 temp |= FDI_LINK_TRAIN_PATTERN_1;
4159 I915_WRITE(reg, temp);
4160
4161 reg = FDI_RX_CTL(pipe);
4162 temp = I915_READ(reg);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004163 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004164 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4165 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4166 } else {
4167 temp &= ~FDI_LINK_TRAIN_NONE;
4168 temp |= FDI_LINK_TRAIN_PATTERN_1;
4169 }
4170 /* BPC in FDI rx is consistent with that in PIPECONF */
4171 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004172 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08004173 I915_WRITE(reg, temp);
4174
4175 POSTING_READ(reg);
4176 udelay(100);
4177}
4178
Chris Wilson49d73912016-11-29 09:50:08 +00004179bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
Chris Wilson5dce5b932014-01-20 10:17:36 +00004180{
4181 struct intel_crtc *crtc;
4182
4183 /* Note that we don't need to be called with mode_config.lock here
4184 * as our list of CRTC objects is static for the lifetime of the
4185 * device and so cannot disappear as we iterate. Similarly, we can
4186 * happily treat the predicates as racy, atomic checks as userspace
4187 * cannot claim and pin a new fb without at least acquring the
4188 * struct_mutex and so serialising with us.
4189 */
Chris Wilson49d73912016-11-29 09:50:08 +00004190 for_each_intel_crtc(&dev_priv->drm, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00004191 if (atomic_read(&crtc->unpin_work_count) == 0)
4192 continue;
4193
Daniel Vetter5a21b662016-05-24 17:13:53 +02004194 if (crtc->flip_work)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004195 intel_wait_for_vblank(dev_priv, crtc->pipe);
Chris Wilson5dce5b932014-01-20 10:17:36 +00004196
4197 return true;
4198 }
4199
4200 return false;
4201}
4202
Daniel Vetter5a21b662016-05-24 17:13:53 +02004203static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004204{
4205 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004206 struct intel_flip_work *work = intel_crtc->flip_work;
4207
4208 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004209
4210 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07004211 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004212
4213 drm_crtc_vblank_put(&intel_crtc->base);
4214
Daniel Vetter5a21b662016-05-24 17:13:53 +02004215 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004216 trace_i915_flip_complete(intel_crtc->plane,
4217 work->pending_flip_obj);
Andrey Ryabinin05c41f92017-01-26 17:32:11 +03004218
4219 queue_work(dev_priv->wq, &work->unpin_work);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004220}
4221
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004222static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004223{
Chris Wilson0f911282012-04-17 10:05:38 +01004224 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004225 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004226 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004227
Daniel Vetter2c10d572012-12-20 21:24:07 +01004228 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004229
4230 ret = wait_event_interruptible_timeout(
4231 dev_priv->pending_flip_queue,
4232 !intel_crtc_has_pending_flip(crtc),
4233 60*HZ);
4234
4235 if (ret < 0)
4236 return ret;
4237
Daniel Vetter5a21b662016-05-24 17:13:53 +02004238 if (ret == 0) {
4239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4240 struct intel_flip_work *work;
4241
4242 spin_lock_irq(&dev->event_lock);
4243 work = intel_crtc->flip_work;
4244 if (work && !is_mmio_work(work)) {
4245 WARN_ONCE(1, "Removing stuck page flip\n");
4246 page_flip_completed(intel_crtc);
4247 }
4248 spin_unlock_irq(&dev->event_lock);
4249 }
Chris Wilson5bb61642012-09-27 21:25:58 +01004250
Maarten Lankhorst5008e872015-08-18 13:40:05 +02004251 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004252}
4253
Maarten Lankhorstb7076542016-08-23 16:18:08 +02004254void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004255{
4256 u32 temp;
4257
4258 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4259
4260 mutex_lock(&dev_priv->sb_lock);
4261
4262 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4263 temp |= SBI_SSCCTL_DISABLE;
4264 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4265
4266 mutex_unlock(&dev_priv->sb_lock);
4267}
4268
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004269/* Program iCLKIP clock to the desired frequency */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004270static void lpt_program_iclkip(struct intel_crtc *crtc)
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004271{
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004272 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4273 int clock = crtc->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004274 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4275 u32 temp;
4276
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004277 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004278
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004279 /* The iCLK virtual clock root frequency is in MHz,
4280 * but the adjusted_mode->crtc_clock in in KHz. To get the
4281 * divisors, it is necessary to divide one by another, so we
4282 * convert the virtual clock precision to KHz here for higher
4283 * precision.
4284 */
4285 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004286 u32 iclk_virtual_root_freq = 172800 * 1000;
4287 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004288 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004289
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004290 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4291 clock << auxdiv);
4292 divsel = (desired_divisor / iclk_pi_range) - 2;
4293 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004294
Ville Syrjälä64b46a02016-02-17 21:41:11 +02004295 /*
4296 * Near 20MHz is a corner case which is
4297 * out of range for the 7-bit divisor
4298 */
4299 if (divsel <= 0x7f)
4300 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004301 }
4302
4303 /* This should not happen with any sane values */
4304 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4305 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4306 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4307 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4308
4309 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004310 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004311 auxdiv,
4312 divsel,
4313 phasedir,
4314 phaseinc);
4315
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004316 mutex_lock(&dev_priv->sb_lock);
4317
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004318 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004319 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004320 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4321 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4322 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4323 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4324 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4325 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004326 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004327
4328 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004329 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004330 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4331 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004332 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004333
4334 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004335 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004336 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004337 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004338
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004339 mutex_unlock(&dev_priv->sb_lock);
4340
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004341 /* Wait for initialization time */
4342 udelay(24);
4343
4344 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4345}
4346
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02004347int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4348{
4349 u32 divsel, phaseinc, auxdiv;
4350 u32 iclk_virtual_root_freq = 172800 * 1000;
4351 u32 iclk_pi_range = 64;
4352 u32 desired_divisor;
4353 u32 temp;
4354
4355 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4356 return 0;
4357
4358 mutex_lock(&dev_priv->sb_lock);
4359
4360 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4361 if (temp & SBI_SSCCTL_DISABLE) {
4362 mutex_unlock(&dev_priv->sb_lock);
4363 return 0;
4364 }
4365
4366 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4367 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4368 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4369 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4370 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4371
4372 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4373 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4374 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4375
4376 mutex_unlock(&dev_priv->sb_lock);
4377
4378 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4379
4380 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4381 desired_divisor << auxdiv);
4382}
4383
Daniel Vetter275f01b22013-05-03 11:49:47 +02004384static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4385 enum pipe pch_transcoder)
4386{
4387 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004388 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004389 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004390
4391 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4392 I915_READ(HTOTAL(cpu_transcoder)));
4393 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4394 I915_READ(HBLANK(cpu_transcoder)));
4395 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4396 I915_READ(HSYNC(cpu_transcoder)));
4397
4398 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4399 I915_READ(VTOTAL(cpu_transcoder)));
4400 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4401 I915_READ(VBLANK(cpu_transcoder)));
4402 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4403 I915_READ(VSYNC(cpu_transcoder)));
4404 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4405 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4406}
4407
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004408static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004409{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004410 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004411 uint32_t temp;
4412
4413 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004414 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004415 return;
4416
4417 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4418 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4419
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004420 temp &= ~FDI_BC_BIFURCATION_SELECT;
4421 if (enable)
4422 temp |= FDI_BC_BIFURCATION_SELECT;
4423
4424 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004425 I915_WRITE(SOUTH_CHICKEN1, temp);
4426 POSTING_READ(SOUTH_CHICKEN1);
4427}
4428
4429static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4430{
4431 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004432
4433 switch (intel_crtc->pipe) {
4434 case PIPE_A:
4435 break;
4436 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004437 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004438 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004439 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004440 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004441
4442 break;
4443 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004444 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004445
4446 break;
4447 default:
4448 BUG();
4449 }
4450}
4451
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004452/* Return which DP Port should be selected for Transcoder DP control */
4453static enum port
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004454intel_trans_dp_port_sel(struct intel_crtc *crtc)
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004455{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004456 struct drm_device *dev = crtc->base.dev;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004457 struct intel_encoder *encoder;
4458
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004459 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjäläcca05022016-06-22 21:57:06 +03004460 if (encoder->type == INTEL_OUTPUT_DP ||
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004461 encoder->type == INTEL_OUTPUT_EDP)
4462 return enc_to_dig_port(&encoder->base)->port;
4463 }
4464
4465 return -1;
4466}
4467
Jesse Barnesf67a5592011-01-05 10:31:48 -08004468/*
4469 * Enable PCH resources required for PCH ports:
4470 * - PCH PLLs
4471 * - FDI training & RX/TX
4472 * - update transcoder timings
4473 * - DP transcoding bits
4474 * - transcoder
4475 */
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004476static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08004477{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004478 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004479 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004480 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004481 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004482 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004483
Daniel Vetterab9412b2013-05-03 11:49:46 +02004484 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004485
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004486 if (IS_IVYBRIDGE(dev_priv))
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004487 ivybridge_update_fdi_bc_bifurcation(crtc);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004488
Daniel Vettercd986ab2012-10-26 10:58:12 +02004489 /* Write the TU size bits before fdi link training, so that error
4490 * detection works. */
4491 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4492 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4493
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004494 /* For PCH output, training FDI link */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02004495 dev_priv->display.fdi_link_train(crtc, crtc_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004496
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004497 /* We need to program the right clock selection before writing the pixel
4498 * mutliplier into the DPLL. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004499 if (HAS_PCH_CPT(dev_priv)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004500 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004501
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004502 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004503 temp |= TRANS_DPLL_ENABLE(pipe);
4504 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004505 if (crtc_state->shared_dpll ==
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004506 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004507 temp |= sel;
4508 else
4509 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004510 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004511 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004512
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004513 /* XXX: pch pll's can be enabled any time before we enable the PCH
4514 * transcoder, and we actually should do this to not upset any PCH
4515 * transcoder that already use the clock when we share it.
4516 *
4517 * Note that enable_shared_dpll tries to do the right thing, but
4518 * get_shared_dpll unconditionally resets the pll - we need that to have
4519 * the right LVDS enable sequence. */
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004520 intel_enable_shared_dpll(crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004521
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004522 /* set transcoder timing, panel must allow it */
4523 assert_panel_unlocked(dev_priv, pipe);
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +02004524 ironlake_pch_transcoder_set_timings(crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004525
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004526 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004527
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004528 /* For PCH DP, enable TRANS_DP_CTL */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004529 if (HAS_PCH_CPT(dev_priv) &&
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004530 intel_crtc_has_dp_encoder(crtc_state)) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004531 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004532 &crtc_state->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004533 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004534 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004535 temp = I915_READ(reg);
4536 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004537 TRANS_DP_SYNC_MASK |
4538 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004539 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004540 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004541
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004542 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004543 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004544 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004545 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004546
4547 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004548 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004549 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004550 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004551 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004552 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004553 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004554 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004555 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004556 break;
4557 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004558 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004559 }
4560
Chris Wilson5eddb702010-09-11 13:48:45 +01004561 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004562 }
4563
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004564 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004565}
4566
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004567static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004568{
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004569 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004570 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02004571 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004572
Daniel Vetterab9412b2013-05-03 11:49:46 +02004573 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004574
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004575 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004576
Paulo Zanoni0540e482012-10-31 18:12:40 -02004577 /* Set transcoder timing. */
Ander Conselvan de Oliveira0dcdc382017-03-02 14:58:52 +02004578 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004579
Paulo Zanoni937bb612012-10-31 18:12:47 -02004580 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004581}
4582
Daniel Vettera1520312013-05-03 11:49:50 +02004583static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004584{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004585 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004586 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004587 u32 temp;
4588
4589 temp = I915_READ(dslreg);
4590 udelay(500);
4591 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004592 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004593 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004594 }
4595}
4596
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004597static int
4598skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4599 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4600 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004601{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004602 struct intel_crtc_scaler_state *scaler_state =
4603 &crtc_state->scaler_state;
4604 struct intel_crtc *intel_crtc =
4605 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004606 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004607
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03004608 need_scaling = drm_rotation_90_or_270(rotation) ?
Chandra Konduru6156a452015-04-27 13:48:39 -07004609 (src_h != dst_w || src_w != dst_h):
4610 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004611
4612 /*
4613 * if plane is being disabled or scaler is no more required or force detach
4614 * - free scaler binded to this plane/crtc
4615 * - in order to do this, update crtc->scaler_usage
4616 *
4617 * Here scaler state in crtc_state is set free so that
4618 * scaler can be assigned to other user. Actual register
4619 * update to free the scaler is done in plane/panel-fit programming.
4620 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4621 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004622 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004623 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004624 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004625 scaler_state->scalers[*scaler_id].in_use = 0;
4626
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004627 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4628 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4629 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004630 scaler_state->scaler_users);
4631 *scaler_id = -1;
4632 }
4633 return 0;
4634 }
4635
4636 /* range checks */
4637 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4638 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4639
4640 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4641 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004642 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004643 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004644 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004645 return -EINVAL;
4646 }
4647
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004648 /* mark this plane as a scaler user in crtc_state */
4649 scaler_state->scaler_users |= (1 << scaler_user);
4650 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4651 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4652 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4653 scaler_state->scaler_users);
4654
4655 return 0;
4656}
4657
4658/**
4659 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4660 *
4661 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004662 *
4663 * Return
4664 * 0 - scaler_usage updated successfully
4665 * error - requested scaling cannot be supported or other error condition
4666 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004667int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004668{
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004669 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004670
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004671 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03004672 &state->scaler_state.scaler_id, DRM_ROTATE_0,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004673 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004674 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004675}
4676
4677/**
4678 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4679 *
4680 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004681 * @plane_state: atomic plane state to update
4682 *
4683 * Return
4684 * 0 - scaler_usage updated successfully
4685 * error - requested scaling cannot be supported or other error condition
4686 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004687static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4688 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004689{
4690
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004691 struct intel_plane *intel_plane =
4692 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004693 struct drm_framebuffer *fb = plane_state->base.fb;
4694 int ret;
4695
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004696 bool force_detach = !fb || !plane_state->base.visible;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004697
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004698 ret = skl_update_scaler(crtc_state, force_detach,
4699 drm_plane_index(&intel_plane->base),
4700 &plane_state->scaler_id,
4701 plane_state->base.rotation,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004702 drm_rect_width(&plane_state->base.src) >> 16,
4703 drm_rect_height(&plane_state->base.src) >> 16,
4704 drm_rect_width(&plane_state->base.dst),
4705 drm_rect_height(&plane_state->base.dst));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004706
4707 if (ret || plane_state->scaler_id < 0)
4708 return ret;
4709
Chandra Kondurua1b22782015-04-07 15:28:45 -07004710 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004711 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004712 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4713 intel_plane->base.base.id,
4714 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004715 return -EINVAL;
4716 }
4717
4718 /* Check src format */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004719 switch (fb->format->format) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004720 case DRM_FORMAT_RGB565:
4721 case DRM_FORMAT_XBGR8888:
4722 case DRM_FORMAT_XRGB8888:
4723 case DRM_FORMAT_ABGR8888:
4724 case DRM_FORMAT_ARGB8888:
4725 case DRM_FORMAT_XRGB2101010:
4726 case DRM_FORMAT_XBGR2101010:
4727 case DRM_FORMAT_YUYV:
4728 case DRM_FORMAT_YVYU:
4729 case DRM_FORMAT_UYVY:
4730 case DRM_FORMAT_VYUY:
4731 break;
4732 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004733 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4734 intel_plane->base.base.id, intel_plane->base.name,
Ville Syrjälä438b74a2016-12-14 23:32:55 +02004735 fb->base.id, fb->format->format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004736 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004737 }
4738
Chandra Kondurua1b22782015-04-07 15:28:45 -07004739 return 0;
4740}
4741
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004742static void skylake_scaler_disable(struct intel_crtc *crtc)
4743{
4744 int i;
4745
4746 for (i = 0; i < crtc->num_scalers; i++)
4747 skl_detach_scaler(crtc, i);
4748}
4749
4750static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004751{
4752 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004753 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004754 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004755 struct intel_crtc_scaler_state *scaler_state =
4756 &crtc->config->scaler_state;
4757
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004758 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004759 int id;
4760
Ville Syrjäläc3f8ad52017-03-07 22:54:19 +02004761 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
Chandra Kondurua1b22782015-04-07 15:28:45 -07004762 return;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004763
4764 id = scaler_state->scaler_id;
4765 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4766 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4767 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4768 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004769 }
4770}
4771
Jesse Barnesb074cec2013-04-25 12:55:02 -07004772static void ironlake_pfit_enable(struct intel_crtc *crtc)
4773{
4774 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004775 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb074cec2013-04-25 12:55:02 -07004776 int pipe = crtc->pipe;
4777
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004778 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004779 /* Force use of hard-coded filter coefficients
4780 * as some pre-programmed values are broken,
4781 * e.g. x201.
4782 */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004783 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
Jesse Barnesb074cec2013-04-25 12:55:02 -07004784 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4785 PF_PIPE_SEL_IVB(pipe));
4786 else
4787 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004788 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4789 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004790 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004791}
4792
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004793void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004794{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004795 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004796 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004797
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004798 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004799 return;
4800
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004801 /*
4802 * We can only enable IPS after we enable a plane and wait for a vblank
4803 * This function is called from post_plane_update, which is run after
4804 * a vblank wait.
4805 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004806
Paulo Zanonid77e4532013-09-24 13:52:55 -03004807 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004808 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004809 mutex_lock(&dev_priv->rps.hw_lock);
4810 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4811 mutex_unlock(&dev_priv->rps.hw_lock);
4812 /* Quoting Art Runyan: "its not safe to expect any particular
4813 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004814 * mailbox." Moreover, the mailbox may return a bogus state,
4815 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004816 */
4817 } else {
4818 I915_WRITE(IPS_CTL, IPS_ENABLE);
4819 /* The bit only becomes 1 in the next vblank, so this wait here
4820 * is essentially intel_wait_for_vblank. If we don't have this
4821 * and don't wait for vblanks until the end of crtc_enable, then
4822 * the HW state readout code will complain that the expected
4823 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004824 if (intel_wait_for_register(dev_priv,
4825 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4826 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004827 DRM_ERROR("Timed out waiting for IPS enable\n");
4828 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004829}
4830
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004831void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004832{
4833 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004834 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004835
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004836 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004837 return;
4838
4839 assert_plane_enabled(dev_priv, crtc->plane);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004840 if (IS_BROADWELL(dev_priv)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004841 mutex_lock(&dev_priv->rps.hw_lock);
4842 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4843 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004844 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
Chris Wilsonb85c1ec2016-06-30 15:33:02 +01004845 if (intel_wait_for_register(dev_priv,
4846 IPS_CTL, IPS_ENABLE, 0,
4847 42))
Ben Widawsky23d0b132014-04-10 14:32:41 -07004848 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004849 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004850 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004851 POSTING_READ(IPS_CTL);
4852 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004853
4854 /* We need to wait for a vblank before we can disable the plane. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004855 intel_wait_for_vblank(dev_priv, crtc->pipe);
Paulo Zanonid77e4532013-09-24 13:52:55 -03004856}
4857
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004858static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004859{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004860 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004861 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004862
4863 mutex_lock(&dev->struct_mutex);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004864 (void) intel_overlay_switch_off(intel_crtc->overlay);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004865 mutex_unlock(&dev->struct_mutex);
4866 }
4867
4868 /* Let userspace switch the overlay on again. In most cases userspace
4869 * has to recompute where to put it anyway.
4870 */
4871}
4872
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004873/**
4874 * intel_post_enable_primary - Perform operations after enabling primary plane
4875 * @crtc: the CRTC whose primary plane was just enabled
4876 *
4877 * Performs potentially sleeping operations that must be done after the primary
4878 * plane is enabled, such as updating FBC and IPS. Note that this may be
4879 * called due to an explicit primary plane update, or due to an implicit
4880 * re-enable that is caused when a sprite plane is updated to no longer
4881 * completely hide the primary plane.
4882 */
4883static void
4884intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004885{
4886 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004887 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4889 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004890
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004891 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004892 * FIXME IPS should be fine as long as one plane is
4893 * enabled, but in practice it seems to have problems
4894 * when going from primary only to sprite only and vice
4895 * versa.
4896 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004897 hsw_enable_ips(intel_crtc);
4898
Daniel Vetterf99d7062014-06-19 16:01:59 +02004899 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004900 * Gen2 reports pipe underruns whenever all planes are disabled.
4901 * So don't enable underrun reporting before at least some planes
4902 * are enabled.
4903 * FIXME: Need to fix the logic to work when we turn off all planes
4904 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004905 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004906 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004907 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4908
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004909 /* Underruns don't always raise interrupts, so check manually. */
4910 intel_check_cpu_fifo_underruns(dev_priv);
4911 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004912}
4913
Ville Syrjälä2622a082016-03-09 19:07:26 +02004914/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004915static void
4916intel_pre_disable_primary(struct drm_crtc *crtc)
4917{
4918 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004919 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4921 int pipe = intel_crtc->pipe;
4922
4923 /*
4924 * Gen2 reports pipe underruns whenever all planes are disabled.
4925 * So diasble underrun reporting before all the planes get disabled.
4926 * FIXME: Need to fix the logic to work when we turn off all planes
4927 * but leave the pipe running.
4928 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004929 if (IS_GEN2(dev_priv))
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004930 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4931
4932 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004933 * FIXME IPS should be fine as long as one plane is
4934 * enabled, but in practice it seems to have problems
4935 * when going from primary only to sprite only and vice
4936 * versa.
4937 */
4938 hsw_disable_ips(intel_crtc);
4939}
4940
4941/* FIXME get rid of this and use pre_plane_update */
4942static void
4943intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4944{
4945 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004946 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4948 int pipe = intel_crtc->pipe;
4949
4950 intel_pre_disable_primary(crtc);
4951
4952 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004953 * Vblank time updates from the shadow to live plane control register
4954 * are blocked if the memory self-refresh mode is active at that
4955 * moment. So to make sure the plane gets truly disabled, disable
4956 * first the self-refresh mode. The self-refresh enable bit in turn
4957 * will be checked/applied by the HW only at the next frame start
4958 * event which is after the vblank start event, so we need to have a
4959 * wait-for-vblank between disabling the plane and the pipe.
4960 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +02004961 if (HAS_GMCH_DISPLAY(dev_priv) &&
4962 intel_set_memory_cxsr(dev_priv, false))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004963 intel_wait_for_vblank(dev_priv, pipe);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004964}
4965
Daniel Vetter5a21b662016-05-24 17:13:53 +02004966static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4967{
4968 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4969 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4970 struct intel_crtc_state *pipe_config =
4971 to_intel_crtc_state(crtc->base.state);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004972 struct drm_plane *primary = crtc->base.primary;
4973 struct drm_plane_state *old_pri_state =
4974 drm_atomic_get_existing_plane_state(old_state, primary);
4975
Chris Wilson5748b6a2016-08-04 16:32:38 +01004976 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004977
Daniel Vetter5a21b662016-05-24 17:13:53 +02004978 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjälä432081b2016-10-31 22:37:03 +02004979 intel_update_watermarks(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +02004980
4981 if (old_pri_state) {
4982 struct intel_plane_state *primary_state =
4983 to_intel_plane_state(primary->state);
4984 struct intel_plane_state *old_primary_state =
4985 to_intel_plane_state(old_pri_state);
4986
4987 intel_fbc_post_update(crtc);
4988
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004989 if (primary_state->base.visible &&
Daniel Vetter5a21b662016-05-24 17:13:53 +02004990 (needs_modeset(&pipe_config->base) ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +03004991 !old_primary_state->base.visible))
Daniel Vetter5a21b662016-05-24 17:13:53 +02004992 intel_post_enable_primary(&crtc->base);
4993 }
4994}
4995
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01004996static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
4997 struct intel_crtc_state *pipe_config)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004998{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004999 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005000 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005001 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005002 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5003 struct drm_plane *primary = crtc->base.primary;
5004 struct drm_plane_state *old_pri_state =
5005 drm_atomic_get_existing_plane_state(old_state, primary);
5006 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005007 struct intel_atomic_state *old_intel_state =
5008 to_intel_atomic_state(old_state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005009
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005010 if (old_pri_state) {
5011 struct intel_plane_state *primary_state =
5012 to_intel_plane_state(primary->state);
5013 struct intel_plane_state *old_primary_state =
5014 to_intel_plane_state(old_pri_state);
5015
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02005016 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01005017
Ville Syrjälä936e71e2016-07-26 19:06:59 +03005018 if (old_primary_state->base.visible &&
5019 (modeset || !primary_state->base.visible))
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01005020 intel_pre_disable_primary(&crtc->base);
5021 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03005022
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02005023 /*
5024 * Vblank time updates from the shadow to live plane control register
5025 * are blocked if the memory self-refresh mode is active at that
5026 * moment. So to make sure the plane gets truly disabled, disable
5027 * first the self-refresh mode. The self-refresh enable bit in turn
5028 * will be checked/applied by the HW only at the next frame start
5029 * event which is after the vblank start event, so we need to have a
5030 * wait-for-vblank between disabling the plane and the pipe.
5031 */
5032 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5033 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5034 intel_wait_for_vblank(dev_priv, crtc->pipe);
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01005035
Matt Ropered4a6a72016-02-23 17:20:13 -08005036 /*
5037 * IVB workaround: must disable low power watermarks for at least
5038 * one frame before enabling scaling. LP watermarks can be re-enabled
5039 * when scaling is disabled.
5040 *
5041 * WaCxSRDisabledForSpriteScaling:ivb
5042 */
Ville Syrjäläddd2b792016-11-28 19:37:04 +02005043 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005044 intel_wait_for_vblank(dev_priv, crtc->pipe);
Matt Ropered4a6a72016-02-23 17:20:13 -08005045
5046 /*
5047 * If we're doing a modeset, we're done. No need to do any pre-vblank
5048 * watermark programming here.
5049 */
5050 if (needs_modeset(&pipe_config->base))
5051 return;
5052
5053 /*
5054 * For platforms that support atomic watermarks, program the
5055 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5056 * will be the intermediate values that are safe for both pre- and
5057 * post- vblank; when vblank happens, the 'active' values will be set
5058 * to the final 'target' values and we'll do this again to get the
5059 * optimal watermarks. For gen9+ platforms, the values we program here
5060 * will be the final target values which will get automatically latched
5061 * at vblank time; no further programming will be necessary.
5062 *
5063 * If a platform hasn't been transitioned to atomic watermarks yet,
5064 * we'll continue to update watermarks the old way, if flags tell
5065 * us to.
5066 */
5067 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005068 dev_priv->display.initial_watermarks(old_intel_state,
5069 pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02005070 else if (pipe_config->update_wm_pre)
Ville Syrjälä432081b2016-10-31 22:37:03 +02005071 intel_update_watermarks(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02005072}
5073
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005074static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005075{
5076 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005078 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005079 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005080
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03005081 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03005082
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02005083 drm_for_each_plane_mask(p, dev, plane_mask)
5084 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03005085
Daniel Vetterf99d7062014-06-19 16:01:59 +02005086 /*
5087 * FIXME: Once we grow proper nuclear flip support out of this we need
5088 * to compute the mask of flip planes precisely. For the time being
5089 * consider this a flip to a NULL plane.
5090 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005091 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02005092}
5093
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005094static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005095 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005096 struct drm_atomic_state *old_state)
5097{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005098 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005099 struct drm_connector *conn;
5100 int i;
5101
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005102 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005103 struct intel_encoder *encoder =
5104 to_intel_encoder(conn_state->best_encoder);
5105
5106 if (conn_state->crtc != crtc)
5107 continue;
5108
5109 if (encoder->pre_pll_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005110 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005111 }
5112}
5113
5114static void intel_encoders_pre_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005115 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005116 struct drm_atomic_state *old_state)
5117{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005118 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005119 struct drm_connector *conn;
5120 int i;
5121
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005122 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005123 struct intel_encoder *encoder =
5124 to_intel_encoder(conn_state->best_encoder);
5125
5126 if (conn_state->crtc != crtc)
5127 continue;
5128
5129 if (encoder->pre_enable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005130 encoder->pre_enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005131 }
5132}
5133
5134static void intel_encoders_enable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005135 struct intel_crtc_state *crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005136 struct drm_atomic_state *old_state)
5137{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005138 struct drm_connector_state *conn_state;
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005139 struct drm_connector *conn;
5140 int i;
5141
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005142 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005143 struct intel_encoder *encoder =
5144 to_intel_encoder(conn_state->best_encoder);
5145
5146 if (conn_state->crtc != crtc)
5147 continue;
5148
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005149 encoder->enable(encoder, crtc_state, conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005150 intel_opregion_notify_encoder(encoder, true);
5151 }
5152}
5153
5154static void intel_encoders_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005155 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005156 struct drm_atomic_state *old_state)
5157{
5158 struct drm_connector_state *old_conn_state;
5159 struct drm_connector *conn;
5160 int i;
5161
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005162 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005163 struct intel_encoder *encoder =
5164 to_intel_encoder(old_conn_state->best_encoder);
5165
5166 if (old_conn_state->crtc != crtc)
5167 continue;
5168
5169 intel_opregion_notify_encoder(encoder, false);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005170 encoder->disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005171 }
5172}
5173
5174static void intel_encoders_post_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005175 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005176 struct drm_atomic_state *old_state)
5177{
5178 struct drm_connector_state *old_conn_state;
5179 struct drm_connector *conn;
5180 int i;
5181
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005182 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005183 struct intel_encoder *encoder =
5184 to_intel_encoder(old_conn_state->best_encoder);
5185
5186 if (old_conn_state->crtc != crtc)
5187 continue;
5188
5189 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005190 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005191 }
5192}
5193
5194static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005195 struct intel_crtc_state *old_crtc_state,
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005196 struct drm_atomic_state *old_state)
5197{
5198 struct drm_connector_state *old_conn_state;
5199 struct drm_connector *conn;
5200 int i;
5201
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +01005202 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005203 struct intel_encoder *encoder =
5204 to_intel_encoder(old_conn_state->best_encoder);
5205
5206 if (old_conn_state->crtc != crtc)
5207 continue;
5208
5209 if (encoder->post_pll_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005210 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstfb1c98b2016-08-09 17:04:03 +02005211 }
5212}
5213
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005214static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5215 struct drm_atomic_state *old_state)
Jesse Barnesf67a5592011-01-05 10:31:48 -08005216{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005217 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnesf67a5592011-01-05 10:31:48 -08005218 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005219 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005220 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5221 int pipe = intel_crtc->pipe;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005222 struct intel_atomic_state *old_intel_state =
5223 to_intel_atomic_state(old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005224
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005225 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08005226 return;
5227
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005228 /*
5229 * Sometimes spurious CPU pipe underruns happen during FDI
5230 * training, at least with VGA+HDMI cloning. Suppress them.
5231 *
5232 * On ILK we get an occasional spurious CPU pipe underruns
5233 * between eDP port A enable and vdd enable. Also PCH port
5234 * enable seems to result in the occasional CPU pipe underrun.
5235 *
5236 * Spurious PCH underruns also occur during PCH enabling.
5237 */
5238 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5239 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005240 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005241 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5242
5243 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02005244 intel_prepare_shared_dpll(intel_crtc);
5245
Ville Syrjälä37a56502016-06-22 21:57:04 +03005246 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305247 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005248
5249 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005250 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005251
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005252 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02005253 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005254 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02005255 }
5256
5257 ironlake_set_pipeconf(crtc);
5258
Jesse Barnesf67a5592011-01-05 10:31:48 -08005259 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005260
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005261 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005262
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005263 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02005264 /* Note: FDI PLL enabling _must_ be done before we enable the
5265 * cpu pipes, hence this is separate from all the other fdi/pch
5266 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02005267 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02005268 } else {
5269 assert_fdi_tx_disabled(dev_priv, pipe);
5270 assert_fdi_rx_disabled(dev_priv, pipe);
5271 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08005272
Jesse Barnesb074cec2013-04-25 12:55:02 -07005273 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005274
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005275 /*
5276 * On ILK+ LUT must be loaded before the pipe is running but with
5277 * clocks enabled
5278 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005279 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02005280
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005281 if (dev_priv->display.initial_watermarks != NULL)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005282 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005283 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08005284
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005285 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005286 ironlake_pch_enable(pipe_config);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005287
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005288 assert_vblank_disabled(crtc);
5289 drm_crtc_vblank_on(crtc);
5290
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005291 intel_encoders_enable(crtc, pipe_config, old_state);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005292
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005293 if (HAS_PCH_CPT(dev_priv))
Daniel Vettera1520312013-05-03 11:49:50 +02005294 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005295
5296 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5297 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005298 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005299 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005300 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005301}
5302
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005303/* IPS only exists on ULT machines and is tied to pipe A. */
5304static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5305{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01005306 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005307}
5308
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005309static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5310 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005311{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005312 struct drm_crtc *crtc = pipe_config->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005313 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005315 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02005316 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01005317 struct intel_atomic_state *old_intel_state =
5318 to_intel_atomic_state(old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005319
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005320 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005321 return;
5322
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005323 if (intel_crtc->config->has_pch_encoder)
5324 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5325 false);
5326
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005327 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03005328
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02005329 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005330 intel_enable_shared_dpll(intel_crtc);
5331
Ville Syrjälä37a56502016-06-22 21:57:04 +03005332 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305333 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005334
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005335 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005336 intel_set_pipe_timings(intel_crtc);
5337
Jani Nikulabc58be62016-03-18 17:05:39 +02005338 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005339
Jani Nikula4d1de972016-03-18 17:05:42 +02005340 if (cpu_transcoder != TRANSCODER_EDP &&
5341 !transcoder_is_dsi(cpu_transcoder)) {
5342 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005343 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005344 }
5345
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005346 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005347 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005348 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005349 }
5350
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005351 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005352 haswell_set_pipeconf(crtc);
5353
Jani Nikula391bf042016-03-18 17:05:40 +02005354 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02005355
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005356 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02005357
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005358 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005359
Daniel Vetter6b698512015-11-28 11:05:39 +01005360 if (intel_crtc->config->has_pch_encoder)
5361 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5362 else
5363 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5364
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005365 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005366
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005367 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +02005368 dev_priv->display.fdi_link_train(intel_crtc, pipe_config);
Imre Deak4fe94672014-06-25 22:01:49 +03005369
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005370 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005371 intel_ddi_enable_pipe_clock(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005372
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005373 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005374 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005375 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005376 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005377
5378 /*
5379 * On ILK+ LUT must be loaded before the pipe is running but with
5380 * clocks enabled
5381 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005382 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005383
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005384 intel_ddi_set_pipe_settings(pipe_config);
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005385 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005386 intel_ddi_enable_transcoder_func(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005387
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005388 if (dev_priv->display.initial_watermarks != NULL)
Ville Syrjälä3125d392016-11-28 19:37:03 +02005389 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
Jani Nikula4d1de972016-03-18 17:05:42 +02005390
5391 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005392 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005393 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005394
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005395 if (intel_crtc->config->has_pch_encoder)
Ander Conselvan de Oliveira2ce42272017-03-02 14:58:53 +02005396 lpt_pch_enable(pipe_config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005397
Ville Syrjälä00370712016-11-14 19:44:06 +02005398 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005399 intel_ddi_set_vc_payload_alloc(pipe_config, true);
Dave Airlie0e32b392014-05-02 14:02:48 +10005400
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005401 assert_vblank_disabled(crtc);
5402 drm_crtc_vblank_on(crtc);
5403
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005404 intel_encoders_enable(crtc, pipe_config, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005405
Daniel Vetter6b698512015-11-28 11:05:39 +01005406 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005407 intel_wait_for_vblank(dev_priv, pipe);
5408 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vetter6b698512015-11-28 11:05:39 +01005409 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005410 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5411 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005412 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005413
Paulo Zanonie4916942013-09-20 16:21:19 -03005414 /* If we change the relative order between pipe/planes enabling, we need
5415 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005416 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01005417 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005418 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5419 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005420 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005421}
5422
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005423static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005424{
5425 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005426 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005427 int pipe = crtc->pipe;
5428
5429 /* To avoid upsetting the power well on haswell only disable the pfit if
5430 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005431 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005432 I915_WRITE(PF_CTL(pipe), 0);
5433 I915_WRITE(PF_WIN_POS(pipe), 0);
5434 I915_WRITE(PF_WIN_SZ(pipe), 0);
5435 }
5436}
5437
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005438static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5439 struct drm_atomic_state *old_state)
Jesse Barnes6be4a602010-09-10 10:26:01 -07005440{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005441 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005442 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005443 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005444 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5445 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005446
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005447 /*
5448 * Sometimes spurious CPU pipe underruns happen when the
5449 * pipe is already disabled, but FDI RX/TX is still enabled.
5450 * Happens at least with VGA+HDMI cloning. Suppress them.
5451 */
5452 if (intel_crtc->config->has_pch_encoder) {
5453 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005454 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005455 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005456
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005457 intel_encoders_disable(crtc, old_crtc_state, old_state);
Daniel Vetterea9d7582012-07-10 10:42:52 +02005458
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005459 drm_crtc_vblank_off(crtc);
5460 assert_vblank_disabled(crtc);
5461
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005462 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005463
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005464 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005465
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005466 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005467 ironlake_fdi_disable(crtc);
5468
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005469 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005470
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005471 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005472 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005473
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005474 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005475 i915_reg_t reg;
5476 u32 temp;
5477
Daniel Vetterd925c592013-06-05 13:34:04 +02005478 /* disable TRANS_DP_CTL */
5479 reg = TRANS_DP_CTL(pipe);
5480 temp = I915_READ(reg);
5481 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5482 TRANS_DP_PORT_SEL_MASK);
5483 temp |= TRANS_DP_PORT_SEL_NONE;
5484 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005485
Daniel Vetterd925c592013-06-05 13:34:04 +02005486 /* disable DPLL_SEL */
5487 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005488 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005489 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005490 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005491
Daniel Vetterd925c592013-06-05 13:34:04 +02005492 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005493 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005494
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005495 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005496 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005497}
5498
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005499static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5500 struct drm_atomic_state *old_state)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005501{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005502 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005503 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005505 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005506
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005507 if (intel_crtc->config->has_pch_encoder)
5508 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5509 false);
5510
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005511 intel_encoders_disable(crtc, old_crtc_state, old_state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005512
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005513 drm_crtc_vblank_off(crtc);
5514 assert_vblank_disabled(crtc);
5515
Jani Nikula4d1de972016-03-18 17:05:42 +02005516 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005517 if (!transcoder_is_dsi(cpu_transcoder))
Jani Nikula4d1de972016-03-18 17:05:42 +02005518 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005519
Ville Syrjälä00370712016-11-14 19:44:06 +02005520 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005521 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005522
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005523 if (!transcoder_is_dsi(cpu_transcoder))
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305524 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005525
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00005526 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005527 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005528 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005529 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005530
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005531 if (!transcoder_is_dsi(cpu_transcoder))
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02005532 intel_ddi_disable_pipe_clock(intel_crtc->config);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005533
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005534 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005535
Maarten Lankhorstb7076542016-08-23 16:18:08 +02005536 if (old_crtc_state->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005537 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5538 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005539}
5540
Jesse Barnes2dd24552013-04-25 12:55:01 -07005541static void i9xx_pfit_enable(struct intel_crtc *crtc)
5542{
5543 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005544 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005545 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005546
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005547 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005548 return;
5549
Daniel Vetterc0b03412013-05-28 12:05:54 +02005550 /*
5551 * The panel fitter should only be adjusted whilst the pipe is disabled,
5552 * according to register description and PRM.
5553 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005554 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5555 assert_pipe_disabled(dev_priv, crtc->pipe);
5556
Jesse Barnesb074cec2013-04-25 12:55:02 -07005557 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5558 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005559
5560 /* Border color in case we don't scale up to the full screen. Black by
5561 * default, change to something else for debugging. */
5562 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005563}
5564
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005565enum intel_display_power_domain intel_port_to_power_domain(enum port port)
Dave Airlied05410f2014-06-05 13:22:59 +10005566{
5567 switch (port) {
5568 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005569 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005570 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005571 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005572 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005573 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005574 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005575 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005576 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005577 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005578 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005579 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005580 return POWER_DOMAIN_PORT_OTHER;
5581 }
5582}
5583
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005584static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5585 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005586{
5587 struct drm_device *dev = crtc->dev;
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005588 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005589 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5591 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005592 u64 mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005593 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005594
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005595 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005596 return 0;
5597
Imre Deak77d22dc2014-03-05 16:20:52 +02005598 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5599 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005600 if (crtc_state->pch_pfit.enabled ||
5601 crtc_state->pch_pfit.force_thru)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005602 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
Imre Deak77d22dc2014-03-05 16:20:52 +02005603
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005604 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5605 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5606
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02005607 mask |= BIT_ULL(intel_encoder->power_domain);
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005608 }
Imre Deak319be8a2014-03-04 19:22:57 +02005609
Maarten Lankhorst37255d82016-12-15 15:29:43 +01005610 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5611 mask |= BIT(POWER_DOMAIN_AUDIO);
5612
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005613 if (crtc_state->shared_dpll)
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005614 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005615
Imre Deak77d22dc2014-03-05 16:20:52 +02005616 return mask;
5617}
5618
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005619static u64
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005620modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5621 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005622{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005623 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5625 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005626 u64 domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005627
5628 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005629 intel_crtc->enabled_power_domains = new_domains =
5630 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005631
Daniel Vetter5a21b662016-05-24 17:13:53 +02005632 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005633
5634 for_each_power_domain(domain, domains)
5635 intel_display_power_get(dev_priv, domain);
5636
Daniel Vetter5a21b662016-05-24 17:13:53 +02005637 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005638}
5639
5640static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02005641 u64 domains)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005642{
5643 enum intel_display_power_domain domain;
5644
5645 for_each_power_domain(domain, domains)
5646 intel_display_power_put(dev_priv, domain);
5647}
5648
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005649static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5650 struct drm_atomic_state *old_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005651{
Ville Syrjäläff32c542017-03-02 19:14:57 +02005652 struct intel_atomic_state *old_intel_state =
5653 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005654 struct drm_crtc *crtc = pipe_config->base.crtc;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005655 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005656 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005658 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005659
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005660 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005661 return;
5662
Ville Syrjälä37a56502016-06-22 21:57:04 +03005663 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305664 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005665
5666 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005667 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005668
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005669 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
Chris Wilsonfac5e232016-07-04 11:34:36 +01005670 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005671
5672 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5673 I915_WRITE(CHV_CANVAS(pipe), 0);
5674 }
5675
Daniel Vetter5b18e572014-04-24 23:55:06 +02005676 i9xx_set_pipeconf(intel_crtc);
5677
Jesse Barnes89b667f2013-04-18 14:51:36 -07005678 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005679
Daniel Vettera72e4c92014-09-30 10:56:47 +02005680 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005681
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005682 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005683
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005684 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005685 chv_prepare_pll(intel_crtc, intel_crtc->config);
5686 chv_enable_pll(intel_crtc, intel_crtc->config);
5687 } else {
5688 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5689 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005690 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005691
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005692 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005693
Jesse Barnes2dd24552013-04-25 12:55:01 -07005694 i9xx_pfit_enable(intel_crtc);
5695
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005696 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005697
Ville Syrjäläff32c542017-03-02 19:14:57 +02005698 dev_priv->display.initial_watermarks(old_intel_state,
5699 pipe_config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005700 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005701
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005702 assert_vblank_disabled(crtc);
5703 drm_crtc_vblank_on(crtc);
5704
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005705 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005706}
5707
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005708static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5709{
5710 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005711 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005712
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005713 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5714 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005715}
5716
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005717static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5718 struct drm_atomic_state *old_state)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005719{
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005720 struct intel_atomic_state *old_intel_state =
5721 to_intel_atomic_state(old_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005722 struct drm_crtc *crtc = pipe_config->base.crtc;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005723 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005724 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03005726 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005727
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005728 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005729 return;
5730
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005731 i9xx_set_pll_dividers(intel_crtc);
5732
Ville Syrjälä37a56502016-06-22 21:57:04 +03005733 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305734 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005735
5736 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02005737 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005738
Daniel Vetter5b18e572014-04-24 23:55:06 +02005739 i9xx_set_pipeconf(intel_crtc);
5740
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005741 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005742
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005743 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005744 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005745
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005746 intel_encoders_pre_enable(crtc, pipe_config, old_state);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005747
Daniel Vetterf6736a12013-06-05 13:34:30 +02005748 i9xx_enable_pll(intel_crtc);
5749
Jesse Barnes2dd24552013-04-25 12:55:01 -07005750 i9xx_pfit_enable(intel_crtc);
5751
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02005752 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005753
Ville Syrjälä04548cb2017-04-21 21:14:29 +03005754 if (dev_priv->display.initial_watermarks != NULL)
5755 dev_priv->display.initial_watermarks(old_intel_state,
5756 intel_crtc->config);
5757 else
5758 intel_update_watermarks(intel_crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005759 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005760
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005761 assert_vblank_disabled(crtc);
5762 drm_crtc_vblank_on(crtc);
5763
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005764 intel_encoders_enable(crtc, pipe_config, old_state);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005765}
5766
Daniel Vetter87476d62013-04-11 16:29:06 +02005767static void i9xx_pfit_disable(struct intel_crtc *crtc)
5768{
5769 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005770 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter328d8e82013-05-08 10:36:31 +02005771
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005772 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005773 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005774
5775 assert_pipe_disabled(dev_priv, crtc->pipe);
5776
Daniel Vetter328d8e82013-05-08 10:36:31 +02005777 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5778 I915_READ(PFIT_CONTROL));
5779 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005780}
5781
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005782static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5783 struct drm_atomic_state *old_state)
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005784{
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005785 struct drm_crtc *crtc = old_crtc_state->base.crtc;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005786 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005787 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5789 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005790
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005791 /*
5792 * On gen2 planes are double buffered but the pipe isn't, so we must
5793 * wait for planes to fully turn off before disabling the pipe.
5794 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005795 if (IS_GEN2(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02005796 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005797
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005798 intel_encoders_disable(crtc, old_crtc_state, old_state);
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005799
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005800 drm_crtc_vblank_off(crtc);
5801 assert_vblank_disabled(crtc);
5802
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005803 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005804
Daniel Vetter87476d62013-04-11 16:29:06 +02005805 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005806
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005807 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005808
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03005809 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005810 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005811 chv_disable_pll(dev_priv, pipe);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01005812 else if (IS_VALLEYVIEW(dev_priv))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005813 vlv_disable_pll(dev_priv, pipe);
5814 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005815 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005816 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005817
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02005818 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005819
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01005820 if (!IS_GEN2(dev_priv))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005821 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläff32c542017-03-02 19:14:57 +02005822
5823 if (!dev_priv->display.initial_watermarks)
5824 intel_update_watermarks(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005825}
5826
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005827static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005828{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005829 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005831 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005832 enum intel_display_power_domain domain;
Ander Conselvan de Oliveirad2d15012017-02-13 16:57:33 +02005833 u64 domains;
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005834 struct drm_atomic_state *state;
5835 struct intel_crtc_state *crtc_state;
5836 int ret;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005837
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005838 if (!intel_crtc->active)
5839 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005840
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005841 if (crtc->primary->state->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02005842 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02005843
Ville Syrjälä2622a082016-03-09 19:07:26 +02005844 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01005845
5846 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +01005847 crtc->primary->state->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02005848 }
5849
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005850 state = drm_atomic_state_alloc(crtc->dev);
Ander Conselvan de Oliveira31bb2ef2017-01-20 16:28:45 +02005851 if (!state) {
5852 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5853 crtc->base.id, crtc->name);
5854 return;
5855 }
5856
Maarten Lankhorst4a806552016-08-09 17:04:01 +02005857 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
5858
5859 /* Everything's already locked, -EDEADLK can't happen. */
5860 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5861 ret = drm_atomic_add_affected_connectors(state, crtc);
5862
5863 WARN_ON(IS_ERR(crtc_state) || ret);
5864
5865 dev_priv->display.crtc_disable(crtc_state, state);
5866
Chris Wilson08536952016-10-14 13:18:18 +01005867 drm_atomic_state_put(state);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005868
Ville Syrjälä78108b72016-05-27 20:59:19 +03005869 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5870 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005871
5872 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5873 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07005874 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01005875 crtc->enabled = false;
5876 crtc->state->connector_mask = 0;
5877 crtc->state->encoder_mask = 0;
5878
5879 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5880 encoder->base.crtc = NULL;
5881
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02005882 intel_fbc_disable(intel_crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02005883 intel_update_watermarks(intel_crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02005884 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005885
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005886 domains = intel_crtc->enabled_power_domains;
5887 for_each_power_domain(domain, domains)
5888 intel_display_power_put(dev_priv, domain);
5889 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005890
5891 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
5892 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02005893}
5894
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005895/*
5896 * turn all crtc's off, but do not adjust state
5897 * This has to be paired with a call to intel_modeset_setup_hw_state.
5898 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005899int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005900{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005901 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005902 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005903 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005904
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005905 state = drm_atomic_helper_suspend(dev);
5906 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005907 if (ret)
5908 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01005909 else
5910 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02005911 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02005912}
5913
Chris Wilsonea5b2132010-08-04 13:50:23 +01005914void intel_encoder_destroy(struct drm_encoder *encoder)
5915{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005916 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005917
Chris Wilsonea5b2132010-08-04 13:50:23 +01005918 drm_encoder_cleanup(encoder);
5919 kfree(intel_encoder);
5920}
5921
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005922/* Cross check the actual hw state with our own modeset state tracking (and it's
5923 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02005924static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005925{
Daniel Vetter5a21b662016-05-24 17:13:53 +02005926 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005927
5928 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5929 connector->base.base.id,
5930 connector->base.name);
5931
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005932 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005933 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005934 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005935
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005936 I915_STATE_WARN(!crtc,
5937 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005938
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005939 if (!crtc)
5940 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005941
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005942 I915_STATE_WARN(!crtc->state->active,
5943 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005944
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005945 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005946 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005947
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005948 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005949 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10005950
Maarten Lankhorste85376c2015-08-27 13:13:31 +02005951 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005952 "attached encoder crtc differs from connector crtc\n");
5953 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02005954 I915_STATE_WARN(crtc && crtc->state->active,
5955 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02005956 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02005957 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005958 }
5959}
5960
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005961int intel_connector_init(struct intel_connector *connector)
5962{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01005963 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005964
Maarten Lankhorst5350a032016-01-04 12:53:15 +01005965 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005966 return -ENOMEM;
5967
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005968 return 0;
5969}
5970
5971struct intel_connector *intel_connector_alloc(void)
5972{
5973 struct intel_connector *connector;
5974
5975 connector = kzalloc(sizeof *connector, GFP_KERNEL);
5976 if (!connector)
5977 return NULL;
5978
5979 if (intel_connector_init(connector) < 0) {
5980 kfree(connector);
5981 return NULL;
5982 }
5983
5984 return connector;
5985}
5986
Daniel Vetterf0947c32012-07-02 13:10:34 +02005987/* Simple connector->get_hw_state implementation for encoders that support only
5988 * one connector and no cloning and hence the encoder state determines the state
5989 * of the connector. */
5990bool intel_connector_get_hw_state(struct intel_connector *connector)
5991{
Daniel Vetter24929352012-07-02 20:28:59 +02005992 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005993 struct intel_encoder *encoder = connector->encoder;
5994
5995 return encoder->get_hw_state(encoder, &pipe);
5996}
5997
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03005998static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005999{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006000 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6001 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006002
6003 return 0;
6004}
6005
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006006static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006007 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006008{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006009 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006010 struct drm_atomic_state *state = pipe_config->base.state;
6011 struct intel_crtc *other_crtc;
6012 struct intel_crtc_state *other_crtc_state;
6013
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006014 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6015 pipe_name(pipe), pipe_config->fdi_lanes);
6016 if (pipe_config->fdi_lanes > 4) {
6017 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6018 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006019 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006020 }
6021
Tvrtko Ursulin86527442016-10-13 11:03:00 +01006022 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006023 if (pipe_config->fdi_lanes > 2) {
6024 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6025 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006026 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006027 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006028 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006029 }
6030 }
6031
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +00006032 if (INTEL_INFO(dev_priv)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006033 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006034
6035 /* Ivybridge 3 pipe is really complicated */
6036 switch (pipe) {
6037 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006038 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006039 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006040 if (pipe_config->fdi_lanes <= 2)
6041 return 0;
6042
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006043 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006044 other_crtc_state =
6045 intel_atomic_get_crtc_state(state, other_crtc);
6046 if (IS_ERR(other_crtc_state))
6047 return PTR_ERR(other_crtc_state);
6048
6049 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006050 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6051 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006052 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006053 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006054 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006055 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006056 if (pipe_config->fdi_lanes > 2) {
6057 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6058 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006059 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006060 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006061
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006062 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006063 other_crtc_state =
6064 intel_atomic_get_crtc_state(state, other_crtc);
6065 if (IS_ERR(other_crtc_state))
6066 return PTR_ERR(other_crtc_state);
6067
6068 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006069 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006070 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006071 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006072 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006073 default:
6074 BUG();
6075 }
6076}
6077
Daniel Vettere29c22c2013-02-21 00:00:16 +01006078#define RETRY 1
6079static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006080 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006081{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006082 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006083 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006084 int lane, link_bw, fdi_dotclock, ret;
6085 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006086
Daniel Vettere29c22c2013-02-21 00:00:16 +01006087retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006088 /* FDI is a binary signal running at ~2.7GHz, encoding
6089 * each output octet as 10 bits. The actual frequency
6090 * is stored as a divider into a 100MHz clock, and the
6091 * mode pixel clock is stored in units of 1KHz.
6092 * Hence the bw of each lane in terms of the mode signal
6093 * is:
6094 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006095 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006096
Damien Lespiau241bfc32013-09-25 16:45:37 +01006097 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006098
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006099 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006100 pipe_config->pipe_bpp);
6101
6102 pipe_config->fdi_lanes = lane;
6103
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006104 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006105 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006106
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006107 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006108 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006109 pipe_config->pipe_bpp -= 2*3;
6110 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6111 pipe_config->pipe_bpp);
6112 needs_recompute = true;
6113 pipe_config->bw_constrained = true;
6114
6115 goto retry;
6116 }
6117
6118 if (needs_recompute)
6119 return RETRY;
6120
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006121 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006122}
6123
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006124static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6125 struct intel_crtc_state *pipe_config)
6126{
6127 if (pipe_config->pipe_bpp > 24)
6128 return false;
6129
6130 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006131 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006132 return true;
6133
6134 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006135 * We compare against max which means we must take
6136 * the increased cdclk requirement into account when
6137 * calculating the new cdclk.
6138 *
6139 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006140 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006141 return pipe_config->pixel_rate <=
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006142 dev_priv->max_cdclk_freq * 95 / 100;
6143}
6144
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006145static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006146 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006147{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006148 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006149 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006150
Jani Nikulad330a952014-01-21 11:24:25 +02006151 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006152 hsw_crtc_supports_ips(crtc) &&
6153 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006154}
6155
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006156static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6157{
6158 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6159
6160 /* GDG double wide on either pipe, otherwise pipe A only */
6161 return INTEL_INFO(dev_priv)->gen < 4 &&
6162 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6163}
6164
Ville Syrjäläceb99322017-01-20 20:22:05 +02006165static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6166{
6167 uint32_t pixel_rate;
6168
6169 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6170
6171 /*
6172 * We only use IF-ID interlacing. If we ever use
6173 * PF-ID we'll need to adjust the pixel_rate here.
6174 */
6175
6176 if (pipe_config->pch_pfit.enabled) {
6177 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6178 uint32_t pfit_size = pipe_config->pch_pfit.size;
6179
6180 pipe_w = pipe_config->pipe_src_w;
6181 pipe_h = pipe_config->pipe_src_h;
6182
6183 pfit_w = (pfit_size >> 16) & 0xFFFF;
6184 pfit_h = pfit_size & 0xFFFF;
6185 if (pipe_w < pfit_w)
6186 pipe_w = pfit_w;
6187 if (pipe_h < pfit_h)
6188 pipe_h = pfit_h;
6189
6190 if (WARN_ON(!pfit_w || !pfit_h))
6191 return pixel_rate;
6192
6193 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6194 pfit_w * pfit_h);
6195 }
6196
6197 return pixel_rate;
6198}
6199
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006200static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6201{
6202 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6203
6204 if (HAS_GMCH_DISPLAY(dev_priv))
6205 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6206 crtc_state->pixel_rate =
6207 crtc_state->base.adjusted_mode.crtc_clock;
6208 else
6209 crtc_state->pixel_rate =
6210 ilk_pipe_pixel_rate(crtc_state);
6211}
6212
Daniel Vettera43f6e02013-06-07 23:10:32 +02006213static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006214 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006215{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006216 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006217 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006218 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006219 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006220
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006221 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006222 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006223
6224 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006225 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006226 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006227 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006228 if (intel_crtc_supports_double_wide(crtc) &&
6229 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006230 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006231 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006232 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006233 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006234
Ville Syrjäläf3261152016-05-24 21:34:18 +03006235 if (adjusted_mode->crtc_clock > clock_limit) {
6236 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6237 adjusted_mode->crtc_clock, clock_limit,
6238 yesno(pipe_config->double_wide));
6239 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006240 }
Chris Wilson89749352010-09-12 18:25:19 +01006241
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006242 /*
6243 * Pipe horizontal size must be even in:
6244 * - DVO ganged mode
6245 * - LVDS dual channel mode
6246 * - Double wide pipe
6247 */
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006248 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006249 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6250 pipe_config->pipe_src_w &= ~1;
6251
Damien Lespiau8693a822013-05-03 18:48:11 +01006252 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6253 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006254 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006255 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006256 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006257 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006258
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02006259 intel_crtc_compute_pixel_rate(pipe_config);
6260
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006261 if (HAS_IPS(dev_priv))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006262 hsw_compute_ips_config(crtc, pipe_config);
6263
Daniel Vetter877d48d2013-04-19 11:24:43 +02006264 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006265 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006266
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006267 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006268}
6269
Zhenyu Wang2c072452009-06-05 15:38:42 +08006270static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006271intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006272{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006273 while (*num > DATA_LINK_M_N_MASK ||
6274 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08006275 *num >>= 1;
6276 *den >>= 1;
6277 }
6278}
6279
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006280static void compute_m_n(unsigned int m, unsigned int n,
6281 uint32_t *ret_m, uint32_t *ret_n)
6282{
Jani Nikula9a86cda2017-03-27 14:33:25 +03006283 /*
6284 * Reduce M/N as much as possible without loss in precision. Several DP
6285 * dongles in particular seem to be fussy about too large *link* M/N
6286 * values. The passed in values are more likely to have the least
6287 * significant bits zero than M after rounding below, so do this first.
6288 */
6289 while ((m & 1) == 0 && (n & 1) == 0) {
6290 m >>= 1;
6291 n >>= 1;
6292 }
6293
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006294 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6295 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6296 intel_reduce_m_n_ratio(ret_m, ret_n);
6297}
6298
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006299void
6300intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6301 int pixel_clock, int link_clock,
6302 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006303{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01006304 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03006305
6306 compute_m_n(bits_per_pixel * pixel_clock,
6307 link_clock * nlanes * 8,
6308 &m_n->gmch_m, &m_n->gmch_n);
6309
6310 compute_m_n(pixel_clock, link_clock,
6311 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006312}
6313
Chris Wilsona7615032011-01-12 17:04:08 +00006314static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6315{
Jani Nikulad330a952014-01-21 11:24:25 +02006316 if (i915.panel_use_ssc >= 0)
6317 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006318 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07006319 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00006320}
6321
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006322static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006323{
Daniel Vetter7df00d72013-05-21 21:54:55 +02006324 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006325}
Daniel Vetterf47709a2013-03-28 10:42:02 +01006326
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006327static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6328{
6329 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08006330}
6331
Daniel Vetterf47709a2013-03-28 10:42:02 +01006332static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006333 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006334 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08006335{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006336 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006337 u32 fp, fp2 = 0;
6338
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006339 if (IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006340 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006341 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006342 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006343 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006344 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006345 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006346 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08006347 }
6348
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006349 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006350
Daniel Vetterf47709a2013-03-28 10:42:02 +01006351 crtc->lowfreq_avail = false;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006352 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07006353 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006354 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006355 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006356 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006357 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08006358 }
6359}
6360
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006361static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6362 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07006363{
6364 u32 reg_val;
6365
6366 /*
6367 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6368 * and set it to a reasonable value instead.
6369 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006370 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006371 reg_val &= 0xffffff00;
6372 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006373 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006374
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006375 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Imre Deaked585702017-05-10 12:21:47 +03006376 reg_val &= 0x00ffffff;
6377 reg_val |= 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006378 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006379
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006380 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006381 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006382 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006383
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006384 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006385 reg_val &= 0x00ffffff;
6386 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006387 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006388}
6389
Daniel Vetterb5518422013-05-03 11:49:48 +02006390static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6391 struct intel_link_m_n *m_n)
6392{
6393 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006394 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006395 int pipe = crtc->pipe;
6396
Daniel Vettere3b95f12013-05-03 11:49:49 +02006397 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6398 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6399 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6400 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006401}
6402
6403static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006404 struct intel_link_m_n *m_n,
6405 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006406{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006407 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterb5518422013-05-03 11:49:48 +02006408 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006409 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006410
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006411 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetterb5518422013-05-03 11:49:48 +02006412 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6413 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6414 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6415 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006416 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6417 * for gen < 8) and if DRRS is supported (to make sure the
6418 * registers are not unnecessarily accessed).
6419 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006420 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6421 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006422 I915_WRITE(PIPE_DATA_M2(transcoder),
6423 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6424 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6425 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6426 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6427 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006428 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006429 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6430 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6431 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6432 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006433 }
6434}
6435
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306436void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006437{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306438 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6439
6440 if (m_n == M1_N1) {
6441 dp_m_n = &crtc->config->dp_m_n;
6442 dp_m2_n2 = &crtc->config->dp_m2_n2;
6443 } else if (m_n == M2_N2) {
6444
6445 /*
6446 * M2_N2 registers are not supported. Hence m2_n2 divider value
6447 * needs to be programmed into M1_N1.
6448 */
6449 dp_m_n = &crtc->config->dp_m2_n2;
6450 } else {
6451 DRM_ERROR("Unsupported divider value\n");
6452 return;
6453 }
6454
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006455 if (crtc->config->has_pch_encoder)
6456 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006457 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306458 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006459}
6460
Daniel Vetter251ac862015-06-18 10:30:24 +02006461static void vlv_compute_dpll(struct intel_crtc *crtc,
6462 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006463{
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02006464 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006465 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02006466 if (crtc->pipe != PIPE_A)
6467 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006468
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006469 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006470 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006471 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6472 DPLL_EXT_BUFFER_ENABLE_VLV;
6473
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02006474 pipe_config->dpll_hw_state.dpll_md =
6475 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6476}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006477
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02006478static void chv_compute_dpll(struct intel_crtc *crtc,
6479 struct intel_crtc_state *pipe_config)
6480{
6481 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006482 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02006483 if (crtc->pipe != PIPE_A)
6484 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6485
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006486 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03006487 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006488 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6489
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02006490 pipe_config->dpll_hw_state.dpll_md =
6491 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006492}
6493
Ville Syrjäläd288f652014-10-28 13:20:22 +02006494static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006495 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006496{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006497 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006498 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006499 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006500 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006501 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006502 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006503
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006504 /* Enable Refclk */
6505 I915_WRITE(DPLL(pipe),
6506 pipe_config->dpll_hw_state.dpll &
6507 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6508
6509 /* No need to actually set up the DPLL with DSI */
6510 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6511 return;
6512
Ville Syrjäläa5805162015-05-26 20:42:30 +03006513 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01006514
Ville Syrjäläd288f652014-10-28 13:20:22 +02006515 bestn = pipe_config->dpll.n;
6516 bestm1 = pipe_config->dpll.m1;
6517 bestm2 = pipe_config->dpll.m2;
6518 bestp1 = pipe_config->dpll.p1;
6519 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006520
Jesse Barnes89b667f2013-04-18 14:51:36 -07006521 /* See eDP HDMI DPIO driver vbios notes doc */
6522
6523 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006524 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006525 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006526
6527 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006528 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006529
6530 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006531 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006532 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006533 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006534
6535 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006536 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006537
6538 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006539 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6540 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6541 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006542 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006543
6544 /*
6545 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6546 * but we don't support that).
6547 * Note: don't use the DAC post divider as it seems unstable.
6548 */
6549 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006550 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006551
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006552 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006553 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006554
Jesse Barnes89b667f2013-04-18 14:51:36 -07006555 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006556 if (pipe_config->port_clock == 162000 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006557 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6558 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006559 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03006560 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006561 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006562 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006563 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006564
Ville Syrjälä37a56502016-06-22 21:57:04 +03006565 if (intel_crtc_has_dp_encoder(pipe_config)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006566 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006567 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006568 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006569 0x0df40000);
6570 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006571 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006572 0x0df70000);
6573 } else { /* HDMI or VGA */
6574 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006575 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006576 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006577 0x0df70000);
6578 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006579 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006580 0x0df40000);
6581 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006582
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006583 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006584 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ville Syrjälä2210ce72016-06-22 21:57:05 +03006585 if (intel_crtc_has_dp_encoder(crtc->config))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006586 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006587 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006588
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006589 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006590 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006591}
6592
Ville Syrjäläd288f652014-10-28 13:20:22 +02006593static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006594 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006595{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006596 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006597 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006598 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006599 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306600 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006601 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306602 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306603 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006604
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006605 /* Enable Refclk and SSC */
6606 I915_WRITE(DPLL(pipe),
6607 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6608
6609 /* No need to actually set up the DPLL with DSI */
6610 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6611 return;
6612
Ville Syrjäläd288f652014-10-28 13:20:22 +02006613 bestn = pipe_config->dpll.n;
6614 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6615 bestm1 = pipe_config->dpll.m1;
6616 bestm2 = pipe_config->dpll.m2 >> 22;
6617 bestp1 = pipe_config->dpll.p1;
6618 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306619 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306620 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306621 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006622
Ville Syrjäläa5805162015-05-26 20:42:30 +03006623 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006624
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006625 /* p1 and p2 divider */
6626 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6627 5 << DPIO_CHV_S1_DIV_SHIFT |
6628 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6629 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6630 1 << DPIO_CHV_K_DIV_SHIFT);
6631
6632 /* Feedback post-divider - m2 */
6633 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6634
6635 /* Feedback refclk divider - n and m1 */
6636 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6637 DPIO_CHV_M1_DIV_BY_2 |
6638 1 << DPIO_CHV_N_DIV_SHIFT);
6639
6640 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03006641 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006642
6643 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306644 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6645 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6646 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6647 if (bestm2_frac)
6648 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6649 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006650
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306651 /* Program digital lock detect threshold */
6652 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6653 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6654 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6655 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6656 if (!bestm2_frac)
6657 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6658 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6659
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006660 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306661 if (vco == 5400000) {
6662 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6663 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6664 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6665 tribuf_calcntr = 0x9;
6666 } else if (vco <= 6200000) {
6667 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6668 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6669 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6670 tribuf_calcntr = 0x9;
6671 } else if (vco <= 6480000) {
6672 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6673 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6674 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6675 tribuf_calcntr = 0x8;
6676 } else {
6677 /* Not supported. Apply the same limits as in the max case */
6678 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6679 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6680 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6681 tribuf_calcntr = 0;
6682 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006683 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6684
Ville Syrjälä968040b2015-03-11 22:52:08 +02006685 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306686 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6687 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6688 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6689
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006690 /* AFC Recal */
6691 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6692 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6693 DPIO_AFC_RECAL);
6694
Ville Syrjäläa5805162015-05-26 20:42:30 +03006695 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006696}
6697
Ville Syrjäläd288f652014-10-28 13:20:22 +02006698/**
6699 * vlv_force_pll_on - forcibly enable just the PLL
6700 * @dev_priv: i915 private structure
6701 * @pipe: pipe PLL to enable
6702 * @dpll: PLL configuration
6703 *
6704 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6705 * in cases where we need the PLL enabled even when @pipe is not going to
6706 * be enabled.
6707 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006708int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006709 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006710{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02006711 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006712 struct intel_crtc_state *pipe_config;
6713
6714 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6715 if (!pipe_config)
6716 return -ENOMEM;
6717
6718 pipe_config->base.crtc = &crtc->base;
6719 pipe_config->pixel_multiplier = 1;
6720 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006721
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006722 if (IS_CHERRYVIEW(dev_priv)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006723 chv_compute_dpll(crtc, pipe_config);
6724 chv_prepare_pll(crtc, pipe_config);
6725 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006726 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006727 vlv_compute_dpll(crtc, pipe_config);
6728 vlv_prepare_pll(crtc, pipe_config);
6729 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006730 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00006731
6732 kfree(pipe_config);
6733
6734 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006735}
6736
6737/**
6738 * vlv_force_pll_off - forcibly disable just the PLL
6739 * @dev_priv: i915 private structure
6740 * @pipe: pipe PLL to disable
6741 *
6742 * Disable the PLL for @pipe. To be used in cases where we need
6743 * the PLL enabled even when @pipe is not going to be enabled.
6744 */
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006745void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006746{
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006747 if (IS_CHERRYVIEW(dev_priv))
6748 chv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006749 else
Ville Syrjälä30ad9812016-10-31 22:37:07 +02006750 vlv_disable_pll(dev_priv, pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02006751}
6752
Daniel Vetter251ac862015-06-18 10:30:24 +02006753static void i9xx_compute_dpll(struct intel_crtc *crtc,
6754 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006755 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006756{
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006757 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006758 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006759 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006760
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006761 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306762
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006763 dpll = DPLL_VGA_MODE_DIS;
6764
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006765 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006766 dpll |= DPLLB_MODE_LVDS;
6767 else
6768 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006769
Jani Nikula73f67aa2016-12-07 22:48:09 +02006770 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6771 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006772 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006773 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006774 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006775
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03006776 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6777 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006778 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006779
Ville Syrjälä37a56502016-06-22 21:57:04 +03006780 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006781 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006782
6783 /* compute bitmask from p1 value */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006784 if (IS_PINEVIEW(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006785 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6786 else {
6787 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01006788 if (IS_G4X(dev_priv) && reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006789 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6790 }
6791 switch (clock->p2) {
6792 case 5:
6793 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6794 break;
6795 case 7:
6796 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6797 break;
6798 case 10:
6799 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6800 break;
6801 case 14:
6802 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6803 break;
6804 }
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006805 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006806 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6807
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006808 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006809 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006810 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006811 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006812 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6813 else
6814 dpll |= PLL_REF_INPUT_DREFCLK;
6815
6816 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006817 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006818
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02006819 if (INTEL_GEN(dev_priv) >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006820 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006821 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006822 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006823 }
6824}
6825
Daniel Vetter251ac862015-06-18 10:30:24 +02006826static void i8xx_compute_dpll(struct intel_crtc *crtc,
6827 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03006828 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006829{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006830 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006831 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006832 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006833 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006834
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006835 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306836
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006837 dpll = DPLL_VGA_MODE_DIS;
6838
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006839 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006840 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6841 } else {
6842 if (clock->p1 == 2)
6843 dpll |= PLL_P1_DIVIDE_BY_TWO;
6844 else
6845 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6846 if (clock->p2 == 4)
6847 dpll |= PLL_P2_DIVIDE_BY_4;
6848 }
6849
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006850 if (!IS_I830(dev_priv) &&
6851 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006852 dpll |= DPLL_DVO_2X_MODE;
6853
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006854 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02006855 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006856 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6857 else
6858 dpll |= PLL_REF_INPUT_DREFCLK;
6859
6860 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006861 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006862}
6863
Daniel Vetter8a654f32013-06-01 17:16:22 +02006864static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006865{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006866 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006867 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006868 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006869 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006870 uint32_t crtc_vtotal, crtc_vblank_end;
6871 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006872
6873 /* We need to be careful not to changed the adjusted mode, for otherwise
6874 * the hw state checker will get angry at the mismatch. */
6875 crtc_vtotal = adjusted_mode->crtc_vtotal;
6876 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006877
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006878 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006879 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006880 crtc_vtotal -= 1;
6881 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006882
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03006883 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006884 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6885 else
6886 vsyncshift = adjusted_mode->crtc_hsync_start -
6887 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006888 if (vsyncshift < 0)
6889 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006890 }
6891
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00006892 if (INTEL_GEN(dev_priv) > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006893 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006894
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006895 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006896 (adjusted_mode->crtc_hdisplay - 1) |
6897 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006898 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006899 (adjusted_mode->crtc_hblank_start - 1) |
6900 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006901 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006902 (adjusted_mode->crtc_hsync_start - 1) |
6903 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6904
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006905 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006906 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006907 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006908 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006909 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006910 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006911 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006912 (adjusted_mode->crtc_vsync_start - 1) |
6913 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6914
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006915 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6916 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6917 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6918 * bits. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01006919 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006920 (pipe == PIPE_B || pipe == PIPE_C))
6921 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6922
Jani Nikulabc58be62016-03-18 17:05:39 +02006923}
6924
6925static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
6926{
6927 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006928 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006929 enum pipe pipe = intel_crtc->pipe;
6930
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006931 /* pipesrc controls the size that is scaled from, which should
6932 * always be the user's requested size.
6933 */
6934 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006935 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6936 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006937}
6938
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006939static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006940 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006941{
6942 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006943 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006944 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6945 uint32_t tmp;
6946
6947 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006948 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6949 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006950 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006951 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6952 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006953 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006954 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6955 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006956
6957 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006958 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6959 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006960 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006961 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6962 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006963 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006964 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6965 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006966
6967 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006968 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6969 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6970 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006971 }
Jani Nikulabc58be62016-03-18 17:05:39 +02006972}
6973
6974static void intel_get_pipe_src_size(struct intel_crtc *crtc,
6975 struct intel_crtc_state *pipe_config)
6976{
6977 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006978 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulabc58be62016-03-18 17:05:39 +02006979 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006980
6981 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006982 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6983 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6984
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006985 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6986 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006987}
6988
Daniel Vetterf6a83282014-02-11 15:28:57 -08006989void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006990 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006991{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006992 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6993 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6994 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6995 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006996
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006997 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6998 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6999 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7000 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007001
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007002 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007003 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007004
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007005 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007006
7007 mode->hsync = drm_mode_hsync(mode);
7008 mode->vrefresh = drm_mode_vrefresh(mode);
7009 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007010}
7011
Daniel Vetter84b046f2013-02-19 18:48:54 +01007012static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7013{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007014 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter84b046f2013-02-19 18:48:54 +01007015 uint32_t pipeconf;
7016
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007017 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007018
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007019 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7020 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7021 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007022
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007023 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007024 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007025
Daniel Vetterff9ce462013-04-24 14:57:17 +02007026 /* only g4x and later have fancy bpc/dither controls */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007027 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7028 IS_CHERRYVIEW(dev_priv)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007029 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007030 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007031 pipeconf |= PIPECONF_DITHER_EN |
7032 PIPECONF_DITHER_TYPE_SP;
7033
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007034 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007035 case 18:
7036 pipeconf |= PIPECONF_6BPC;
7037 break;
7038 case 24:
7039 pipeconf |= PIPECONF_8BPC;
7040 break;
7041 case 30:
7042 pipeconf |= PIPECONF_10BPC;
7043 break;
7044 default:
7045 /* Case prevented by intel_choose_pipe_bpp_dither. */
7046 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007047 }
7048 }
7049
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00007050 if (HAS_PIPE_CXSR(dev_priv)) {
Daniel Vetter84b046f2013-02-19 18:48:54 +01007051 if (intel_crtc->lowfreq_avail) {
7052 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7053 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7054 } else {
7055 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007056 }
7057 }
7058
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007059 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007060 if (INTEL_GEN(dev_priv) < 4 ||
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007061 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007062 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7063 else
7064 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7065 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007066 pipeconf |= PIPECONF_PROGRESSIVE;
7067
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007068 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007069 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007070 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007071
Daniel Vetter84b046f2013-02-19 18:48:54 +01007072 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7073 POSTING_READ(PIPECONF(intel_crtc->pipe));
7074}
7075
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007076static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7077 struct intel_crtc_state *crtc_state)
7078{
7079 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007080 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007081 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007082 int refclk = 48000;
7083
7084 memset(&crtc_state->dpll_hw_state, 0,
7085 sizeof(crtc_state->dpll_hw_state));
7086
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007087 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007088 if (intel_panel_use_ssc(dev_priv)) {
7089 refclk = dev_priv->vbt.lvds_ssc_freq;
7090 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7091 }
7092
7093 limit = &intel_limits_i8xx_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007094 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007095 limit = &intel_limits_i8xx_dvo;
7096 } else {
7097 limit = &intel_limits_i8xx_dac;
7098 }
7099
7100 if (!crtc_state->clock_set &&
7101 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7102 refclk, NULL, &crtc_state->dpll)) {
7103 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7104 return -EINVAL;
7105 }
7106
7107 i8xx_compute_dpll(crtc, crtc_state, NULL);
7108
7109 return 0;
7110}
7111
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007112static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7113 struct intel_crtc_state *crtc_state)
7114{
7115 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007116 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007117 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007118 int refclk = 96000;
7119
7120 memset(&crtc_state->dpll_hw_state, 0,
7121 sizeof(crtc_state->dpll_hw_state));
7122
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007123 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007124 if (intel_panel_use_ssc(dev_priv)) {
7125 refclk = dev_priv->vbt.lvds_ssc_freq;
7126 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7127 }
7128
7129 if (intel_is_dual_link_lvds(dev))
7130 limit = &intel_limits_g4x_dual_channel_lvds;
7131 else
7132 limit = &intel_limits_g4x_single_channel_lvds;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007133 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7134 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007135 limit = &intel_limits_g4x_hdmi;
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007136 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007137 limit = &intel_limits_g4x_sdvo;
7138 } else {
7139 /* The option is for other outputs */
7140 limit = &intel_limits_i9xx_sdvo;
7141 }
7142
7143 if (!crtc_state->clock_set &&
7144 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7145 refclk, NULL, &crtc_state->dpll)) {
7146 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7147 return -EINVAL;
7148 }
7149
7150 i9xx_compute_dpll(crtc, crtc_state, NULL);
7151
7152 return 0;
7153}
7154
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007155static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7156 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007157{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007158 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007159 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007160 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007161 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007162
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007163 memset(&crtc_state->dpll_hw_state, 0,
7164 sizeof(crtc_state->dpll_hw_state));
7165
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007166 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007167 if (intel_panel_use_ssc(dev_priv)) {
7168 refclk = dev_priv->vbt.lvds_ssc_freq;
7169 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7170 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007171
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007172 limit = &intel_limits_pineview_lvds;
7173 } else {
7174 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007175 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007176
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007177 if (!crtc_state->clock_set &&
7178 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7179 refclk, NULL, &crtc_state->dpll)) {
7180 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7181 return -EINVAL;
7182 }
7183
7184 i9xx_compute_dpll(crtc, crtc_state, NULL);
7185
7186 return 0;
7187}
7188
7189static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7190 struct intel_crtc_state *crtc_state)
7191{
7192 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007193 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007194 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007195 int refclk = 96000;
7196
7197 memset(&crtc_state->dpll_hw_state, 0,
7198 sizeof(crtc_state->dpll_hw_state));
7199
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03007200 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007201 if (intel_panel_use_ssc(dev_priv)) {
7202 refclk = dev_priv->vbt.lvds_ssc_freq;
7203 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007204 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007205
7206 limit = &intel_limits_i9xx_lvds;
7207 } else {
7208 limit = &intel_limits_i9xx_sdvo;
7209 }
7210
7211 if (!crtc_state->clock_set &&
7212 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7213 refclk, NULL, &crtc_state->dpll)) {
7214 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7215 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007216 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007217
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007218 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007219
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007220 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007221}
7222
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007223static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7224 struct intel_crtc_state *crtc_state)
7225{
7226 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007227 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007228
7229 memset(&crtc_state->dpll_hw_state, 0,
7230 sizeof(crtc_state->dpll_hw_state));
7231
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007232 if (!crtc_state->clock_set &&
7233 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7234 refclk, NULL, &crtc_state->dpll)) {
7235 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7236 return -EINVAL;
7237 }
7238
7239 chv_compute_dpll(crtc, crtc_state);
7240
7241 return 0;
7242}
7243
7244static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7245 struct intel_crtc_state *crtc_state)
7246{
7247 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007248 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007249
7250 memset(&crtc_state->dpll_hw_state, 0,
7251 sizeof(crtc_state->dpll_hw_state));
7252
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007253 if (!crtc_state->clock_set &&
7254 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7255 refclk, NULL, &crtc_state->dpll)) {
7256 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7257 return -EINVAL;
7258 }
7259
7260 vlv_compute_dpll(crtc, crtc_state);
7261
7262 return 0;
7263}
7264
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007265static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007266 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007267{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007268 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007269 uint32_t tmp;
7270
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007271 if (INTEL_GEN(dev_priv) <= 3 &&
7272 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007273 return;
7274
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007275 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007276 if (!(tmp & PFIT_ENABLE))
7277 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007278
Daniel Vetter06922822013-07-11 13:35:40 +02007279 /* Check whether the pfit is attached to our pipe. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007280 if (INTEL_GEN(dev_priv) < 4) {
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007281 if (crtc->pipe != PIPE_B)
7282 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007283 } else {
7284 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7285 return;
7286 }
7287
Daniel Vetter06922822013-07-11 13:35:40 +02007288 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007289 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007290}
7291
Jesse Barnesacbec812013-09-20 11:29:32 -07007292static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007293 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007294{
7295 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007296 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesacbec812013-09-20 11:29:32 -07007297 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007298 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07007299 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007300 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007301
Ville Syrjäläb5219732016-03-15 16:40:01 +02007302 /* In case of DSI, DPLL will not be used */
7303 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05307304 return;
7305
Ville Syrjäläa5805162015-05-26 20:42:30 +03007306 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007307 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007308 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007309
7310 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7311 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7312 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7313 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7314 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7315
Imre Deakdccbea32015-06-22 23:35:51 +03007316 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007317}
7318
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007319static void
7320i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7321 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007322{
7323 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007324 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007325 u32 val, base, offset;
7326 int pipe = crtc->pipe, plane = crtc->plane;
7327 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007328 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007329 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007330 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007331
Damien Lespiau42a7b082015-02-05 19:35:13 +00007332 val = I915_READ(DSPCNTR(plane));
7333 if (!(val & DISPLAY_PLANE_ENABLE))
7334 return;
7335
Damien Lespiaud9806c92015-01-21 14:07:19 +00007336 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007337 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007338 DRM_DEBUG_KMS("failed to alloc fb\n");
7339 return;
7340 }
7341
Damien Lespiau1b842c82015-01-21 13:50:54 +00007342 fb = &intel_fb->base;
7343
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02007344 fb->dev = dev;
7345
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007346 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00007347 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007348 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02007349 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00007350 }
7351 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007352
7353 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007354 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02007355 fb->format = drm_format_info(fourcc);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007356
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007357 if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007358 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007359 offset = I915_READ(DSPTILEOFF(plane));
7360 else
7361 offset = I915_READ(DSPLINOFF(plane));
7362 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7363 } else {
7364 base = I915_READ(DSPADDR(plane));
7365 }
7366 plane_config->base = base;
7367
7368 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007369 fb->width = ((val >> 16) & 0xfff) + 1;
7370 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007371
7372 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007373 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007374
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02007375 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007376
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007377 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007378
Damien Lespiau2844a922015-01-20 12:51:48 +00007379 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7380 pipe_name(pipe), plane, fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02007381 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00007382 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007383
Damien Lespiau2d140302015-02-05 17:22:18 +00007384 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007385}
7386
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007387static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007388 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007389{
7390 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01007391 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007392 int pipe = pipe_config->cpu_transcoder;
7393 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007394 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007395 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007396 int refclk = 100000;
7397
Ville Syrjäläb5219732016-03-15 16:40:01 +02007398 /* In case of DSI, DPLL will not be used */
7399 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7400 return;
7401
Ville Syrjäläa5805162015-05-26 20:42:30 +03007402 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007403 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7404 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7405 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7406 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03007407 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007408 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007409
7410 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03007411 clock.m2 = (pll_dw0 & 0xff) << 22;
7412 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7413 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007414 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7415 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7416 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7417
Imre Deakdccbea32015-06-22 23:35:51 +03007418 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007419}
7420
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007421static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007422 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007423{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007424 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02007425 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007426 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02007427 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007428
Imre Deak17290502016-02-12 18:55:11 +02007429 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7430 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02007431 return false;
7432
Daniel Vettere143a212013-07-04 12:01:15 +02007433 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02007434 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02007435
Imre Deak17290502016-02-12 18:55:11 +02007436 ret = false;
7437
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007438 tmp = I915_READ(PIPECONF(crtc->pipe));
7439 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02007440 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007441
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01007442 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7443 IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007444 switch (tmp & PIPECONF_BPC_MASK) {
7445 case PIPECONF_6BPC:
7446 pipe_config->pipe_bpp = 18;
7447 break;
7448 case PIPECONF_8BPC:
7449 pipe_config->pipe_bpp = 24;
7450 break;
7451 case PIPECONF_10BPC:
7452 pipe_config->pipe_bpp = 30;
7453 break;
7454 default:
7455 break;
7456 }
7457 }
7458
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007459 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08007460 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007461 pipe_config->limited_color_range = true;
7462
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007463 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä282740f2013-09-04 18:30:03 +03007464 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7465
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007466 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02007467 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007468
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007469 i9xx_get_pfit_config(crtc, pipe_config);
7470
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00007471 if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02007472 /* No way to read it out on pipes B and C */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007473 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
Ville Syrjäläc2317752016-03-15 16:39:56 +02007474 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7475 else
7476 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02007477 pipe_config->pixel_multiplier =
7478 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7479 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007480 pipe_config->dpll_hw_state.dpll_md = tmp;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007481 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
Jani Nikula73f67aa2016-12-07 22:48:09 +02007482 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02007483 tmp = I915_READ(DPLL(crtc->pipe));
7484 pipe_config->pixel_multiplier =
7485 ((tmp & SDVO_MULTIPLIER_MASK)
7486 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7487 } else {
7488 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7489 * port and will be fixed up in the encoder->get_config
7490 * function. */
7491 pipe_config->pixel_multiplier = 1;
7492 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007493 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007494 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007495 /*
7496 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7497 * on 830. Filter it out here so that we don't
7498 * report errors due to that.
7499 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007500 if (IS_I830(dev_priv))
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03007501 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7502
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007503 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7504 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03007505 } else {
7506 /* Mask out read-only status bits. */
7507 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7508 DPLL_PORTC_READY_MASK |
7509 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007510 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007511
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01007512 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä70b23a92014-04-09 13:28:22 +03007513 chv_crtc_clock_get(crtc, pipe_config);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01007514 else if (IS_VALLEYVIEW(dev_priv))
Jesse Barnesacbec812013-09-20 11:29:32 -07007515 vlv_crtc_clock_get(crtc, pipe_config);
7516 else
7517 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007518
Ville Syrjälä0f646142015-08-26 19:39:18 +03007519 /*
7520 * Normally the dotclock is filled in by the encoder .get_config()
7521 * but in case the pipe is enabled w/o any ports we need a sane
7522 * default.
7523 */
7524 pipe_config->base.adjusted_mode.crtc_clock =
7525 pipe_config->port_clock / pipe_config->pixel_multiplier;
7526
Imre Deak17290502016-02-12 18:55:11 +02007527 ret = true;
7528
7529out:
7530 intel_display_power_put(dev_priv, power_domain);
7531
7532 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007533}
7534
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007535static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007536{
Jesse Barnes13d83a62011-08-03 12:59:20 -07007537 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04007538 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007539 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007540 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007541 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007542 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007543 bool has_ck505 = false;
7544 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04007545 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007546
7547 /* We need to take the global config into account */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007548 for_each_intel_encoder(&dev_priv->drm, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007549 switch (encoder->type) {
7550 case INTEL_OUTPUT_LVDS:
7551 has_panel = true;
7552 has_lvds = true;
7553 break;
7554 case INTEL_OUTPUT_EDP:
7555 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007556 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007557 has_cpu_edp = true;
7558 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007559 default:
7560 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007561 }
7562 }
7563
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007564 if (HAS_PCH_IBX(dev_priv)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007565 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007566 can_ssc = has_ck505;
7567 } else {
7568 has_ck505 = false;
7569 can_ssc = true;
7570 }
7571
Lyude1c1a24d2016-06-14 11:04:09 -04007572 /* Check if any DPLLs are using the SSC source */
7573 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7574 u32 temp = I915_READ(PCH_DPLL(i));
7575
7576 if (!(temp & DPLL_VCO_ENABLE))
7577 continue;
7578
7579 if ((temp & PLL_REF_INPUT_MASK) ==
7580 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7581 using_ssc_source = true;
7582 break;
7583 }
7584 }
7585
7586 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7587 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007588
7589 /* Ironlake: try to setup display ref clock before DPLL
7590 * enabling. This is only under driver's control after
7591 * PCH B stepping, previous chipset stepping should be
7592 * ignoring this setting.
7593 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007594 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007595
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007596 /* As we must carefully and slowly disable/enable each source in turn,
7597 * compute the final state we want first and check if we need to
7598 * make any changes at all.
7599 */
7600 final = val;
7601 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007602 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007603 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007604 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007605 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7606
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007607 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007608 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02007609 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007610
Keith Packard199e5d72011-09-22 12:01:57 -07007611 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007612 final |= DREF_SSC_SOURCE_ENABLE;
7613
7614 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7615 final |= DREF_SSC1_ENABLE;
7616
7617 if (has_cpu_edp) {
7618 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7619 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7620 else
7621 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7622 } else
7623 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04007624 } else if (using_ssc_source) {
7625 final |= DREF_SSC_SOURCE_ENABLE;
7626 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007627 }
7628
7629 if (final == val)
7630 return;
7631
7632 /* Always enable nonspread source */
7633 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7634
7635 if (has_ck505)
7636 val |= DREF_NONSPREAD_CK505_ENABLE;
7637 else
7638 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7639
7640 if (has_panel) {
7641 val &= ~DREF_SSC_SOURCE_MASK;
7642 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007643
Keith Packard199e5d72011-09-22 12:01:57 -07007644 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007645 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007646 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007647 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007648 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007649 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007650
7651 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007652 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007653 POSTING_READ(PCH_DREF_CONTROL);
7654 udelay(200);
7655
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007656 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007657
7658 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007659 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007660 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007661 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007662 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007663 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007664 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007665 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007666 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007667
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007668 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007669 POSTING_READ(PCH_DREF_CONTROL);
7670 udelay(200);
7671 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04007672 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007673
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007674 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007675
7676 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007677 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007678
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007679 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007680 POSTING_READ(PCH_DREF_CONTROL);
7681 udelay(200);
7682
Lyude1c1a24d2016-06-14 11:04:09 -04007683 if (!using_ssc_source) {
7684 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07007685
Lyude1c1a24d2016-06-14 11:04:09 -04007686 /* Turn off the SSC source */
7687 val &= ~DREF_SSC_SOURCE_MASK;
7688 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007689
Lyude1c1a24d2016-06-14 11:04:09 -04007690 /* Turn off SSC1 */
7691 val &= ~DREF_SSC1_ENABLE;
7692
7693 I915_WRITE(PCH_DREF_CONTROL, val);
7694 POSTING_READ(PCH_DREF_CONTROL);
7695 udelay(200);
7696 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07007697 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007698
7699 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007700}
7701
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007702static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007703{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007704 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007705
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007706 tmp = I915_READ(SOUTH_CHICKEN2);
7707 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7708 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007709
Imre Deakcf3598c2016-06-28 13:37:31 +03007710 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7711 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007712 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007713
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007714 tmp = I915_READ(SOUTH_CHICKEN2);
7715 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7716 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007717
Imre Deakcf3598c2016-06-28 13:37:31 +03007718 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7719 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007720 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007721}
7722
7723/* WaMPhyProgramming:hsw */
7724static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7725{
7726 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007727
7728 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7729 tmp &= ~(0xFF << 24);
7730 tmp |= (0x12 << 24);
7731 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7732
Paulo Zanonidde86e22012-12-01 12:04:25 -02007733 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7734 tmp |= (1 << 11);
7735 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7736
7737 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7738 tmp |= (1 << 11);
7739 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7740
Paulo Zanonidde86e22012-12-01 12:04:25 -02007741 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7742 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7743 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7744
7745 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7746 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7747 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7748
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007749 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7750 tmp &= ~(7 << 13);
7751 tmp |= (5 << 13);
7752 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007753
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007754 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7755 tmp &= ~(7 << 13);
7756 tmp |= (5 << 13);
7757 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007758
7759 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7760 tmp &= ~0xFF;
7761 tmp |= 0x1C;
7762 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7763
7764 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7765 tmp &= ~0xFF;
7766 tmp |= 0x1C;
7767 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7768
7769 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7770 tmp &= ~(0xFF << 16);
7771 tmp |= (0x1C << 16);
7772 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7773
7774 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7775 tmp &= ~(0xFF << 16);
7776 tmp |= (0x1C << 16);
7777 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7778
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007779 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7780 tmp |= (1 << 27);
7781 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007782
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007783 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7784 tmp |= (1 << 27);
7785 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007786
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007787 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7788 tmp &= ~(0xF << 28);
7789 tmp |= (4 << 28);
7790 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007791
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007792 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7793 tmp &= ~(0xF << 28);
7794 tmp |= (4 << 28);
7795 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007796}
7797
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007798/* Implements 3 different sequences from BSpec chapter "Display iCLK
7799 * Programming" based on the parameters passed:
7800 * - Sequence to enable CLKOUT_DP
7801 * - Sequence to enable CLKOUT_DP without spread
7802 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7803 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007804static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7805 bool with_spread, bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007806{
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007807 uint32_t reg, tmp;
7808
7809 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7810 with_spread = true;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007811 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7812 with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007813 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007814
Ville Syrjäläa5805162015-05-26 20:42:30 +03007815 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007816
7817 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7818 tmp &= ~SBI_SSCCTL_DISABLE;
7819 tmp |= SBI_SSCCTL_PATHALT;
7820 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7821
7822 udelay(24);
7823
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007824 if (with_spread) {
7825 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7826 tmp &= ~SBI_SSCCTL_PATHALT;
7827 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007828
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007829 if (with_fdi) {
7830 lpt_reset_fdi_mphy(dev_priv);
7831 lpt_program_fdi_mphy(dev_priv);
7832 }
7833 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007834
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007835 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007836 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7837 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7838 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007839
Ville Syrjäläa5805162015-05-26 20:42:30 +03007840 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007841}
7842
Paulo Zanoni47701c32013-07-23 11:19:25 -03007843/* Sequence to disable CLKOUT_DP */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007844static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
Paulo Zanoni47701c32013-07-23 11:19:25 -03007845{
Paulo Zanoni47701c32013-07-23 11:19:25 -03007846 uint32_t reg, tmp;
7847
Ville Syrjäläa5805162015-05-26 20:42:30 +03007848 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007849
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007850 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03007851 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7852 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7853 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7854
7855 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7856 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7857 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7858 tmp |= SBI_SSCCTL_PATHALT;
7859 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7860 udelay(32);
7861 }
7862 tmp |= SBI_SSCCTL_DISABLE;
7863 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7864 }
7865
Ville Syrjäläa5805162015-05-26 20:42:30 +03007866 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03007867}
7868
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007869#define BEND_IDX(steps) ((50 + (steps)) / 5)
7870
7871static const uint16_t sscdivintphase[] = {
7872 [BEND_IDX( 50)] = 0x3B23,
7873 [BEND_IDX( 45)] = 0x3B23,
7874 [BEND_IDX( 40)] = 0x3C23,
7875 [BEND_IDX( 35)] = 0x3C23,
7876 [BEND_IDX( 30)] = 0x3D23,
7877 [BEND_IDX( 25)] = 0x3D23,
7878 [BEND_IDX( 20)] = 0x3E23,
7879 [BEND_IDX( 15)] = 0x3E23,
7880 [BEND_IDX( 10)] = 0x3F23,
7881 [BEND_IDX( 5)] = 0x3F23,
7882 [BEND_IDX( 0)] = 0x0025,
7883 [BEND_IDX( -5)] = 0x0025,
7884 [BEND_IDX(-10)] = 0x0125,
7885 [BEND_IDX(-15)] = 0x0125,
7886 [BEND_IDX(-20)] = 0x0225,
7887 [BEND_IDX(-25)] = 0x0225,
7888 [BEND_IDX(-30)] = 0x0325,
7889 [BEND_IDX(-35)] = 0x0325,
7890 [BEND_IDX(-40)] = 0x0425,
7891 [BEND_IDX(-45)] = 0x0425,
7892 [BEND_IDX(-50)] = 0x0525,
7893};
7894
7895/*
7896 * Bend CLKOUT_DP
7897 * steps -50 to 50 inclusive, in steps of 5
7898 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7899 * change in clock period = -(steps / 10) * 5.787 ps
7900 */
7901static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7902{
7903 uint32_t tmp;
7904 int idx = BEND_IDX(steps);
7905
7906 if (WARN_ON(steps % 5 != 0))
7907 return;
7908
7909 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7910 return;
7911
7912 mutex_lock(&dev_priv->sb_lock);
7913
7914 if (steps % 10 != 0)
7915 tmp = 0xAAAAAAAB;
7916 else
7917 tmp = 0x00000000;
7918 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
7919
7920 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
7921 tmp &= 0xffff0000;
7922 tmp |= sscdivintphase[idx];
7923 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
7924
7925 mutex_unlock(&dev_priv->sb_lock);
7926}
7927
7928#undef BEND_IDX
7929
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007930static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007931{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007932 struct intel_encoder *encoder;
7933 bool has_vga = false;
7934
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007935 for_each_intel_encoder(&dev_priv->drm, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007936 switch (encoder->type) {
7937 case INTEL_OUTPUT_ANALOG:
7938 has_vga = true;
7939 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007940 default:
7941 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007942 }
7943 }
7944
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007945 if (has_vga) {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007946 lpt_bend_clkout_dp(dev_priv, 0);
7947 lpt_enable_clkout_dp(dev_priv, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007948 } else {
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007949 lpt_disable_clkout_dp(dev_priv);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007950 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007951}
7952
Paulo Zanonidde86e22012-12-01 12:04:25 -02007953/*
7954 * Initialize reference clocks when the driver loads
7955 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007956void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007957{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007958 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007959 ironlake_init_pch_refclk(dev_priv);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007960 else if (HAS_PCH_LPT(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02007961 lpt_init_pch_refclk(dev_priv);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007962}
7963
Daniel Vetter6ff93602013-04-19 11:24:36 +02007964static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007965{
Chris Wilsonfac5e232016-07-04 11:34:36 +01007966 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonic8203562012-09-12 10:06:29 -03007967 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7968 int pipe = intel_crtc->pipe;
7969 uint32_t val;
7970
Daniel Vetter78114072013-06-13 00:54:57 +02007971 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007972
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007973 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007974 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007975 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007976 break;
7977 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007978 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007979 break;
7980 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007981 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007982 break;
7983 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007984 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007985 break;
7986 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007987 /* Case prevented by intel_choose_pipe_bpp_dither. */
7988 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007989 }
7990
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007991 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007992 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7993
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007994 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007995 val |= PIPECONF_INTERLACED_ILK;
7996 else
7997 val |= PIPECONF_PROGRESSIVE;
7998
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007999 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008000 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008001
Paulo Zanonic8203562012-09-12 10:06:29 -03008002 I915_WRITE(PIPECONF(pipe), val);
8003 POSTING_READ(PIPECONF(pipe));
8004}
8005
Daniel Vetter6ff93602013-04-19 11:24:36 +02008006static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008007{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008008 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008010 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008011 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008012
Jani Nikula391bf042016-03-18 17:05:40 +02008013 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008014 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8015
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008016 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008017 val |= PIPECONF_INTERLACED_ILK;
8018 else
8019 val |= PIPECONF_PROGRESSIVE;
8020
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008021 I915_WRITE(PIPECONF(cpu_transcoder), val);
8022 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008023}
8024
Jani Nikula391bf042016-03-18 17:05:40 +02008025static void haswell_set_pipemisc(struct drm_crtc *crtc)
8026{
Chris Wilsonfac5e232016-07-04 11:34:36 +01008027 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Jani Nikula391bf042016-03-18 17:05:40 +02008028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8029
8030 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8031 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008032
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008033 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008034 case 18:
8035 val |= PIPEMISC_DITHER_6_BPC;
8036 break;
8037 case 24:
8038 val |= PIPEMISC_DITHER_8_BPC;
8039 break;
8040 case 30:
8041 val |= PIPEMISC_DITHER_10_BPC;
8042 break;
8043 case 36:
8044 val |= PIPEMISC_DITHER_12_BPC;
8045 break;
8046 default:
8047 /* Case prevented by pipe_config_set_bpp. */
8048 BUG();
8049 }
8050
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008051 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008052 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8053
Jani Nikula391bf042016-03-18 17:05:40 +02008054 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008055 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008056}
8057
Paulo Zanonid4b19312012-11-29 11:29:32 -02008058int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8059{
8060 /*
8061 * Account for spread spectrum to avoid
8062 * oversubscribing the link. Max center spread
8063 * is 2.5%; use 5% for safety's sake.
8064 */
8065 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008066 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008067}
8068
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008069static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008070{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008071 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008072}
8073
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008074static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8075 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008076 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008077{
8078 struct drm_crtc *crtc = &intel_crtc->base;
8079 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008080 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008081 u32 dpll, fp, fp2;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008082 int factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08008083
Chris Wilsonc1858122010-12-03 21:35:48 +00008084 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008085 factor = 21;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008086 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Eric Anholt8febb292011-03-30 13:01:07 -07008087 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008088 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008089 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008090 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008091 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008092 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008093
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008094 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008095
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008096 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8097 fp |= FP_CB_TUNE;
8098
8099 if (reduced_clock) {
8100 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8101
8102 if (reduced_clock->m < factor * reduced_clock->n)
8103 fp2 |= FP_CB_TUNE;
8104 } else {
8105 fp2 = fp;
8106 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008107
Chris Wilson5eddb702010-09-11 13:48:45 +01008108 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008109
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008110 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
Eric Anholta07d6782011-03-30 13:01:08 -07008111 dpll |= DPLLB_MODE_LVDS;
8112 else
8113 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008114
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008115 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008116 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008117
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008118 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8119 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008120 dpll |= DPLL_SDVO_HIGH_SPEED;
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008121
Ville Syrjälä37a56502016-06-22 21:57:04 +03008122 if (intel_crtc_has_dp_encoder(crtc_state))
Daniel Vetter4a33e482013-07-06 12:52:05 +02008123 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008124
Ville Syrjälä7d7f8632016-09-26 11:30:46 +03008125 /*
8126 * The high speed IO clock is only really required for
8127 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8128 * possible to share the DPLL between CRT and HDMI. Enabling
8129 * the clock needlessly does no real harm, except use up a
8130 * bit of power potentially.
8131 *
8132 * We'll limit this to IVB with 3 pipes, since it has only two
8133 * DPLLs and so DPLL sharing is the only way to get three pipes
8134 * driving PCH ports at the same time. On SNB we could do this,
8135 * and potentially avoid enabling the second DPLL, but it's not
8136 * clear if it''s a win or loss power wise. No point in doing
8137 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8138 */
8139 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8140 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8141 dpll |= DPLL_SDVO_HIGH_SPEED;
8142
Eric Anholta07d6782011-03-30 13:01:08 -07008143 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008144 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008145 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008146 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008147
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008148 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008149 case 5:
8150 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8151 break;
8152 case 7:
8153 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8154 break;
8155 case 10:
8156 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8157 break;
8158 case 14:
8159 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8160 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008161 }
8162
Ville Syrjälä3d6e9ee2016-06-22 21:57:03 +03008163 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8164 intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008165 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008166 else
8167 dpll |= PLL_REF_INPUT_DREFCLK;
8168
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008169 dpll |= DPLL_VCO_ENABLE;
8170
8171 crtc_state->dpll_hw_state.dpll = dpll;
8172 crtc_state->dpll_hw_state.fp0 = fp;
8173 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008174}
8175
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008176static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8177 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008178{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008179 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008180 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008181 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008182 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008183 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008184 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008185 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008186
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008187 memset(&crtc_state->dpll_hw_state, 0,
8188 sizeof(crtc_state->dpll_hw_state));
8189
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008190 crtc->lowfreq_avail = false;
8191
8192 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8193 if (!crtc_state->has_pch_encoder)
8194 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008195
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008196 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008197 if (intel_panel_use_ssc(dev_priv)) {
8198 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8199 dev_priv->vbt.lvds_ssc_freq);
8200 refclk = dev_priv->vbt.lvds_ssc_freq;
8201 }
8202
8203 if (intel_is_dual_link_lvds(dev)) {
8204 if (refclk == 100000)
8205 limit = &intel_limits_ironlake_dual_lvds_100m;
8206 else
8207 limit = &intel_limits_ironlake_dual_lvds;
8208 } else {
8209 if (refclk == 100000)
8210 limit = &intel_limits_ironlake_single_lvds_100m;
8211 else
8212 limit = &intel_limits_ironlake_single_lvds;
8213 }
8214 } else {
8215 limit = &intel_limits_ironlake_dac;
8216 }
8217
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008218 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008219 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8220 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008221 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8222 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008223 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008224
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008225 ironlake_compute_dpll(crtc, crtc_state,
8226 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008227
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008228 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8229 if (pll == NULL) {
8230 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8231 pipe_name(crtc->pipe));
8232 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008233 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008234
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03008235 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008236 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008237 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008238
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008239 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008240}
8241
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008242static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8243 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008244{
8245 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008246 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008247 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008248
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008249 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8250 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8251 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8252 & ~TU_SIZE_MASK;
8253 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8254 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8255 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8256}
8257
8258static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8259 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008260 struct intel_link_m_n *m_n,
8261 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008262{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008263 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008264 enum pipe pipe = crtc->pipe;
8265
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008266 if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008267 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8268 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8269 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8270 & ~TU_SIZE_MASK;
8271 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8272 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8273 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008274 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8275 * gen < 8) and if DRRS is supported (to make sure the
8276 * registers are not unnecessarily read).
8277 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008278 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008279 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008280 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8281 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8282 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8283 & ~TU_SIZE_MASK;
8284 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8285 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8286 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8287 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008288 } else {
8289 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8290 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8291 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8292 & ~TU_SIZE_MASK;
8293 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8294 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8295 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8296 }
8297}
8298
8299void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008300 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008301{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008302 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008303 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8304 else
8305 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008306 &pipe_config->dp_m_n,
8307 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008308}
8309
Daniel Vetter72419202013-04-04 13:28:53 +02008310static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008311 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008312{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008313 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008314 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008315}
8316
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008317static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008318 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008319{
8320 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008321 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Kondurua1b22782015-04-07 15:28:45 -07008322 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8323 uint32_t ps_ctrl = 0;
8324 int id = -1;
8325 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008326
Chandra Kondurua1b22782015-04-07 15:28:45 -07008327 /* find scaler attached to this pipe */
8328 for (i = 0; i < crtc->num_scalers; i++) {
8329 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8330 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8331 id = i;
8332 pipe_config->pch_pfit.enabled = true;
8333 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8334 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8335 break;
8336 }
8337 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008338
Chandra Kondurua1b22782015-04-07 15:28:45 -07008339 scaler_state->scaler_id = id;
8340 if (id >= 0) {
8341 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8342 } else {
8343 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008344 }
8345}
8346
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008347static void
8348skylake_get_initial_plane_config(struct intel_crtc *crtc,
8349 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008350{
8351 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008352 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau40f46282015-02-27 11:15:21 +00008353 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008354 int pipe = crtc->pipe;
8355 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008356 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008357 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008358 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008359
Damien Lespiaud9806c92015-01-21 14:07:19 +00008360 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008361 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008362 DRM_DEBUG_KMS("failed to alloc fb\n");
8363 return;
8364 }
8365
Damien Lespiau1b842c82015-01-21 13:50:54 +00008366 fb = &intel_fb->base;
8367
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008368 fb->dev = dev;
8369
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008370 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00008371 if (!(val & PLANE_CTL_ENABLE))
8372 goto error;
8373
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008374 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8375 fourcc = skl_format_to_fourcc(pixel_format,
8376 val & PLANE_CTL_ORDER_RGBX,
8377 val & PLANE_CTL_ALPHA_MASK);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008378 fb->format = drm_format_info(fourcc);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008379
Damien Lespiau40f46282015-02-27 11:15:21 +00008380 tiling = val & PLANE_CTL_TILED_MASK;
8381 switch (tiling) {
8382 case PLANE_CTL_TILED_LINEAR:
Ben Widawsky2f075562017-03-24 14:29:48 -07008383 fb->modifier = DRM_FORMAT_MOD_LINEAR;
Damien Lespiau40f46282015-02-27 11:15:21 +00008384 break;
8385 case PLANE_CTL_TILED_X:
8386 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008387 fb->modifier = I915_FORMAT_MOD_X_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008388 break;
8389 case PLANE_CTL_TILED_Y:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008390 fb->modifier = I915_FORMAT_MOD_Y_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008391 break;
8392 case PLANE_CTL_TILED_YF:
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008393 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
Damien Lespiau40f46282015-02-27 11:15:21 +00008394 break;
8395 default:
8396 MISSING_CASE(tiling);
8397 goto error;
8398 }
8399
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008400 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8401 plane_config->base = base;
8402
8403 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8404
8405 val = I915_READ(PLANE_SIZE(pipe, 0));
8406 fb->height = ((val >> 16) & 0xfff) + 1;
8407 fb->width = ((val >> 0) & 0x1fff) + 1;
8408
8409 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008410 stride_mult = intel_fb_stride_alignment(fb, 0);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008411 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8412
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008413 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008414
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008415 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008416
8417 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8418 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008419 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008420 plane_config->size);
8421
Damien Lespiau2d140302015-02-05 17:22:18 +00008422 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008423 return;
8424
8425error:
Matthew Auldd1a3a032016-08-23 16:00:44 +01008426 kfree(intel_fb);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008427}
8428
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008429static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008430 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008431{
8432 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008433 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008434 uint32_t tmp;
8435
8436 tmp = I915_READ(PF_CTL(crtc->pipe));
8437
8438 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008439 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008440 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8441 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008442
8443 /* We currently do not free assignements of panel fitters on
8444 * ivb/hsw (since we don't use the higher upscaling modes which
8445 * differentiates them) so just WARN about this case for now. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008446 if (IS_GEN7(dev_priv)) {
Daniel Vettercb8b2a32013-06-01 17:16:23 +02008447 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8448 PF_PIPE_SEL_IVB(crtc->pipe));
8449 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008450 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008451}
8452
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008453static void
8454ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8455 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008456{
8457 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008458 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008459 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008460 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008461 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008462 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008463 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008464 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008465
Damien Lespiau42a7b082015-02-05 19:35:13 +00008466 val = I915_READ(DSPCNTR(pipe));
8467 if (!(val & DISPLAY_PLANE_ENABLE))
8468 return;
8469
Damien Lespiaud9806c92015-01-21 14:07:19 +00008470 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008471 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008472 DRM_DEBUG_KMS("failed to alloc fb\n");
8473 return;
8474 }
8475
Damien Lespiau1b842c82015-01-21 13:50:54 +00008476 fb = &intel_fb->base;
8477
Ville Syrjäläd2e9f5f2016-11-18 21:52:53 +02008478 fb->dev = dev;
8479
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00008480 if (INTEL_GEN(dev_priv) >= 4) {
Daniel Vetter18c52472015-02-10 17:16:09 +00008481 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008482 plane_config->tiling = I915_TILING_X;
Ville Syrjäläbae781b2016-11-16 13:33:16 +02008483 fb->modifier = I915_FORMAT_MOD_X_TILED;
Daniel Vetter18c52472015-02-10 17:16:09 +00008484 }
8485 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008486
8487 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008488 fourcc = i9xx_format_to_fourcc(pixel_format);
Ville Syrjälä2f3f4762016-11-18 21:52:57 +02008489 fb->format = drm_format_info(fourcc);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008490
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008491 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01008492 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008493 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008494 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008495 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008496 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008497 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008498 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008499 }
8500 plane_config->base = base;
8501
8502 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008503 fb->width = ((val >> 16) & 0xfff) + 1;
8504 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008505
8506 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008507 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008508
Ville Syrjäläd88c4af2017-03-07 21:42:06 +02008509 aligned_height = intel_fb_align_height(fb, 0, fb->height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008510
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008511 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008512
Damien Lespiau2844a922015-01-20 12:51:48 +00008513 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8514 pipe_name(pipe), fb->width, fb->height,
Ville Syrjälä272725c2016-12-14 23:32:20 +02008515 fb->format->cpp[0] * 8, base, fb->pitches[0],
Damien Lespiau2844a922015-01-20 12:51:48 +00008516 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008517
Damien Lespiau2d140302015-02-05 17:22:18 +00008518 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008519}
8520
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008521static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008522 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008523{
8524 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008525 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak17290502016-02-12 18:55:11 +02008526 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008527 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008528 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008529
Imre Deak17290502016-02-12 18:55:11 +02008530 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8531 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008532 return false;
8533
Daniel Vettere143a212013-07-04 12:01:15 +02008534 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008535 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008536
Imre Deak17290502016-02-12 18:55:11 +02008537 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008538 tmp = I915_READ(PIPECONF(crtc->pipe));
8539 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008540 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008541
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008542 switch (tmp & PIPECONF_BPC_MASK) {
8543 case PIPECONF_6BPC:
8544 pipe_config->pipe_bpp = 18;
8545 break;
8546 case PIPECONF_8BPC:
8547 pipe_config->pipe_bpp = 24;
8548 break;
8549 case PIPECONF_10BPC:
8550 pipe_config->pipe_bpp = 30;
8551 break;
8552 case PIPECONF_12BPC:
8553 pipe_config->pipe_bpp = 36;
8554 break;
8555 default:
8556 break;
8557 }
8558
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008559 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8560 pipe_config->limited_color_range = true;
8561
Daniel Vetterab9412b2013-05-03 11:49:46 +02008562 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008563 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008564 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008565
Daniel Vetter88adfff2013-03-28 10:42:01 +01008566 pipe_config->has_pch_encoder = true;
8567
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008568 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8569 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8570 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008571
8572 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008573
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008574 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03008575 /*
8576 * The pipe->pch transcoder and pch transcoder->pll
8577 * mapping is fixed.
8578 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008579 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008580 } else {
8581 tmp = I915_READ(PCH_DPLL_SEL);
8582 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008583 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008584 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008585 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008586 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008587
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008588 pipe_config->shared_dpll =
8589 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8590 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008591
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02008592 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8593 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008594
8595 tmp = pipe_config->dpll_hw_state.dpll;
8596 pipe_config->pixel_multiplier =
8597 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8598 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008599
8600 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008601 } else {
8602 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008603 }
8604
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008605 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008606 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008607
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008608 ironlake_get_pfit_config(crtc, pipe_config);
8609
Imre Deak17290502016-02-12 18:55:11 +02008610 ret = true;
8611
8612out:
8613 intel_display_power_put(dev_priv, power_domain);
8614
8615 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008616}
8617
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008618static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8619{
Chris Wilson91c8a322016-07-05 10:40:23 +01008620 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008621 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008622
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008623 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008624 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008625 pipe_name(crtc->pipe));
8626
Rob Clarke2c719b2014-12-15 13:56:32 -05008627 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8628 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03008629 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8630 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Imre Deak44cb7342016-08-10 14:07:29 +03008631 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008632 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008633 "CPU PWM1 enabled\n");
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008634 if (IS_HASWELL(dev_priv))
Rob Clarke2c719b2014-12-15 13:56:32 -05008635 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008636 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008637 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008638 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008639 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008640 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008641 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008642
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008643 /*
8644 * In theory we can still leave IRQs enabled, as long as only the HPD
8645 * interrupts remain enabled. We used to check for that, but since it's
8646 * gen-specific and since we only disable LCPLL after we fully disable
8647 * the interrupts, the check below should be enough.
8648 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008649 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008650}
8651
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008652static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8653{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008654 if (IS_HASWELL(dev_priv))
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008655 return I915_READ(D_COMP_HSW);
8656 else
8657 return I915_READ(D_COMP_BDW);
8658}
8659
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008660static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8661{
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01008662 if (IS_HASWELL(dev_priv)) {
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008663 mutex_lock(&dev_priv->rps.hw_lock);
8664 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8665 val))
Chris Wilson79cf2192016-08-24 11:16:07 +01008666 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008667 mutex_unlock(&dev_priv->rps.hw_lock);
8668 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008669 I915_WRITE(D_COMP_BDW, val);
8670 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008671 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008672}
8673
8674/*
8675 * This function implements pieces of two sequences from BSpec:
8676 * - Sequence for display software to disable LCPLL
8677 * - Sequence for display software to allow package C8+
8678 * The steps implemented here are just the steps that actually touch the LCPLL
8679 * register. Callers should take care of disabling all the display engine
8680 * functions, doing the mode unset, fixing interrupts, etc.
8681 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008682static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8683 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008684{
8685 uint32_t val;
8686
8687 assert_can_disable_lcpll(dev_priv);
8688
8689 val = I915_READ(LCPLL_CTL);
8690
8691 if (switch_to_fclk) {
8692 val |= LCPLL_CD_SOURCE_FCLK;
8693 I915_WRITE(LCPLL_CTL, val);
8694
Imre Deakf53dd632016-06-28 13:37:32 +03008695 if (wait_for_us(I915_READ(LCPLL_CTL) &
8696 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008697 DRM_ERROR("Switching to FCLK failed\n");
8698
8699 val = I915_READ(LCPLL_CTL);
8700 }
8701
8702 val |= LCPLL_PLL_DISABLE;
8703 I915_WRITE(LCPLL_CTL, val);
8704 POSTING_READ(LCPLL_CTL);
8705
Chris Wilson24d84412016-06-30 15:33:07 +01008706 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008707 DRM_ERROR("LCPLL still locked\n");
8708
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008709 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008710 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008711 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008712 ndelay(100);
8713
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008714 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8715 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008716 DRM_ERROR("D_COMP RCOMP still in progress\n");
8717
8718 if (allow_power_down) {
8719 val = I915_READ(LCPLL_CTL);
8720 val |= LCPLL_POWER_DOWN_ALLOW;
8721 I915_WRITE(LCPLL_CTL, val);
8722 POSTING_READ(LCPLL_CTL);
8723 }
8724}
8725
8726/*
8727 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8728 * source.
8729 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008730static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008731{
8732 uint32_t val;
8733
8734 val = I915_READ(LCPLL_CTL);
8735
8736 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8737 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8738 return;
8739
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008740 /*
8741 * Make sure we're not on PC8 state before disabling PC8, otherwise
8742 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008743 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008744 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008745
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008746 if (val & LCPLL_POWER_DOWN_ALLOW) {
8747 val &= ~LCPLL_POWER_DOWN_ALLOW;
8748 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008749 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008750 }
8751
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008752 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008753 val |= D_COMP_COMP_FORCE;
8754 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008755 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008756
8757 val = I915_READ(LCPLL_CTL);
8758 val &= ~LCPLL_PLL_DISABLE;
8759 I915_WRITE(LCPLL_CTL, val);
8760
Chris Wilson93220c02016-06-30 15:33:08 +01008761 if (intel_wait_for_register(dev_priv,
8762 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8763 5))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008764 DRM_ERROR("LCPLL not locked yet\n");
8765
8766 if (val & LCPLL_CD_SOURCE_FCLK) {
8767 val = I915_READ(LCPLL_CTL);
8768 val &= ~LCPLL_CD_SOURCE_FCLK;
8769 I915_WRITE(LCPLL_CTL, val);
8770
Imre Deakf53dd632016-06-28 13:37:32 +03008771 if (wait_for_us((I915_READ(LCPLL_CTL) &
8772 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008773 DRM_ERROR("Switching back to LCPLL failed\n");
8774 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008775
Mika Kuoppala59bad942015-01-16 11:34:40 +02008776 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjälä4c75b942016-10-31 22:37:12 +02008777 intel_update_cdclk(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008778}
8779
Paulo Zanoni765dab672014-03-07 20:08:18 -03008780/*
8781 * Package states C8 and deeper are really deep PC states that can only be
8782 * reached when all the devices on the system allow it, so even if the graphics
8783 * device allows PC8+, it doesn't mean the system will actually get to these
8784 * states. Our driver only allows PC8+ when going into runtime PM.
8785 *
8786 * The requirements for PC8+ are that all the outputs are disabled, the power
8787 * well is disabled and most interrupts are disabled, and these are also
8788 * requirements for runtime PM. When these conditions are met, we manually do
8789 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8790 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8791 * hang the machine.
8792 *
8793 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8794 * the state of some registers, so when we come back from PC8+ we need to
8795 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8796 * need to take care of the registers kept by RC6. Notice that this happens even
8797 * if we don't put the device in PCI D3 state (which is what currently happens
8798 * because of the runtime PM support).
8799 *
8800 * For more, read "Display Sequences for Package C8" on the hardware
8801 * documentation.
8802 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008803void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008804{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008805 uint32_t val;
8806
Paulo Zanonic67a4702013-08-19 13:18:09 -03008807 DRM_DEBUG_KMS("Enabling package C8+\n");
8808
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008809 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008810 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8811 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8812 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8813 }
8814
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008815 lpt_disable_clkout_dp(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008816 hsw_disable_lcpll(dev_priv, true, true);
8817}
8818
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008819void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008820{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008821 uint32_t val;
8822
Paulo Zanonic67a4702013-08-19 13:18:09 -03008823 DRM_DEBUG_KMS("Disabling package C8+\n");
8824
8825 hsw_restore_lcpll(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02008826 lpt_init_pch_refclk(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008827
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01008828 if (HAS_PCH_LPT_LP(dev_priv)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03008829 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8830 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8831 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8832 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03008833}
8834
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008835static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8836 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008837{
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03008838 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008839 struct intel_encoder *encoder =
8840 intel_ddi_get_crtc_new_encoder(crtc_state);
8841
8842 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
8843 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8844 pipe_name(crtc->pipe));
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008845 return -EINVAL;
Paulo Zanoni44a126b2017-03-22 15:58:45 -03008846 }
Mika Kaholaaf3997b2016-02-05 13:29:28 +02008847 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03008848
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008849 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008850
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008851 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008852}
8853
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308854static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8855 enum port port,
8856 struct intel_crtc_state *pipe_config)
8857{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008858 enum intel_dpll_id id;
8859
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308860 switch (port) {
8861 case PORT_A:
Imre Deak08250c42016-03-14 19:55:34 +02008862 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308863 break;
8864 case PORT_B:
Imre Deak08250c42016-03-14 19:55:34 +02008865 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308866 break;
8867 case PORT_C:
Imre Deak08250c42016-03-14 19:55:34 +02008868 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308869 break;
8870 default:
8871 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008872 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308873 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008874
8875 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05308876}
8877
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008878static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8879 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008880 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008881{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008882 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02008883 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008884
8885 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008886 id = temp >> (port * 3 + 1);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008887
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008888 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008889 return;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008890
8891 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008892}
8893
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008894static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8895 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008896 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008897{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008898 enum intel_dpll_id id;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008899 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008900
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008901 switch (ddi_pll_sel) {
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008902 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008903 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008904 break;
8905 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008906 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008907 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01008908 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008909 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02008910 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02008911 case PORT_CLK_SEL_LCPLL_810:
8912 id = DPLL_ID_LCPLL_810;
8913 break;
8914 case PORT_CLK_SEL_LCPLL_1350:
8915 id = DPLL_ID_LCPLL_1350;
8916 break;
8917 case PORT_CLK_SEL_LCPLL_2700:
8918 id = DPLL_ID_LCPLL_2700;
8919 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008920 default:
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07008921 MISSING_CASE(ddi_pll_sel);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008922 /* fall through */
8923 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008924 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008925 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008926
8927 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008928}
8929
Jani Nikulacf304292016-03-18 17:05:41 +02008930static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
8931 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008932 u64 *power_domain_mask)
Jani Nikulacf304292016-03-18 17:05:41 +02008933{
8934 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008935 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulacf304292016-03-18 17:05:41 +02008936 enum intel_display_power_domain power_domain;
8937 u32 tmp;
8938
Imre Deakd9a7bc62016-05-12 16:18:50 +03008939 /*
8940 * The pipe->transcoder mapping is fixed with the exception of the eDP
8941 * transcoder handled below.
8942 */
Jani Nikulacf304292016-03-18 17:05:41 +02008943 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8944
8945 /*
8946 * XXX: Do intel_display_power_get_if_enabled before reading this (for
8947 * consistency and less surprising code; it's in always on power).
8948 */
8949 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8950 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8951 enum pipe trans_edp_pipe;
8952 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8953 default:
8954 WARN(1, "unknown pipe linked to edp transcoder\n");
8955 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8956 case TRANS_DDI_EDP_INPUT_A_ON:
8957 trans_edp_pipe = PIPE_A;
8958 break;
8959 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8960 trans_edp_pipe = PIPE_B;
8961 break;
8962 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8963 trans_edp_pipe = PIPE_C;
8964 break;
8965 }
8966
8967 if (trans_edp_pipe == crtc->pipe)
8968 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8969 }
8970
8971 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
8972 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
8973 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008974 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikulacf304292016-03-18 17:05:41 +02008975
8976 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
8977
8978 return tmp & PIPECONF_ENABLE;
8979}
8980
Jani Nikula4d1de972016-03-18 17:05:42 +02008981static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
8982 struct intel_crtc_state *pipe_config,
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02008983 u64 *power_domain_mask)
Jani Nikula4d1de972016-03-18 17:05:42 +02008984{
8985 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01008986 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +02008987 enum intel_display_power_domain power_domain;
8988 enum port port;
8989 enum transcoder cpu_transcoder;
8990 u32 tmp;
8991
Jani Nikula4d1de972016-03-18 17:05:42 +02008992 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
8993 if (port == PORT_A)
8994 cpu_transcoder = TRANSCODER_DSI_A;
8995 else
8996 cpu_transcoder = TRANSCODER_DSI_C;
8997
8998 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
8999 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9000 continue;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009001 *power_domain_mask |= BIT_ULL(power_domain);
Jani Nikula4d1de972016-03-18 17:05:42 +02009002
Imre Deakdb18b6a2016-03-24 12:41:40 +02009003 /*
9004 * The PLL needs to be enabled with a valid divider
9005 * configuration, otherwise accessing DSI registers will hang
9006 * the machine. See BSpec North Display Engine
9007 * registers/MIPI[BXT]. We can break out here early, since we
9008 * need the same DSI PLL to be enabled for both DSI ports.
9009 */
9010 if (!intel_dsi_pll_is_enabled(dev_priv))
9011 break;
9012
Jani Nikula4d1de972016-03-18 17:05:42 +02009013 /* XXX: this works for video mode only */
9014 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9015 if (!(tmp & DPI_ENABLE))
9016 continue;
9017
9018 tmp = I915_READ(MIPI_CTRL(port));
9019 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9020 continue;
9021
9022 pipe_config->cpu_transcoder = cpu_transcoder;
Jani Nikula4d1de972016-03-18 17:05:42 +02009023 break;
9024 }
9025
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009026 return transcoder_is_dsi(pipe_config->cpu_transcoder);
Jani Nikula4d1de972016-03-18 17:05:42 +02009027}
9028
Daniel Vetter26804af2014-06-25 22:01:55 +03009029static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009030 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009031{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009032 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009033 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009034 enum port port;
9035 uint32_t tmp;
9036
9037 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9038
9039 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9040
Rodrigo Vivib976dc52017-01-23 10:32:37 -08009041 if (IS_GEN9_BC(dev_priv))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009042 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009043 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309044 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009045 else
9046 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009047
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009048 pll = pipe_config->shared_dpll;
9049 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009050 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9051 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009052 }
9053
Daniel Vetter26804af2014-06-25 22:01:55 +03009054 /*
9055 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9056 * DDI E. So just check whether this pipe is wired to DDI E and whether
9057 * the PCH transcoder is on.
9058 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009059 if (INTEL_GEN(dev_priv) < 9 &&
Damien Lespiauca370452013-12-03 13:56:24 +00009060 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009061 pipe_config->has_pch_encoder = true;
9062
9063 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9064 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9065 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9066
9067 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9068 }
9069}
9070
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009071static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009072 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009073{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009074 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Imre Deak17290502016-02-12 18:55:11 +02009075 enum intel_display_power_domain power_domain;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009076 u64 power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009077 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009078
Imre Deak17290502016-02-12 18:55:11 +02009079 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9080 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009081 return false;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009082 power_domain_mask = BIT_ULL(power_domain);
Imre Deak17290502016-02-12 18:55:11 +02009083
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009084 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009085
Jani Nikulacf304292016-03-18 17:05:41 +02009086 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009087
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02009088 if (IS_GEN9_LP(dev_priv) &&
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009089 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9090 WARN_ON(active);
9091 active = true;
Jani Nikula4d1de972016-03-18 17:05:42 +02009092 }
9093
Jani Nikulacf304292016-03-18 17:05:41 +02009094 if (!active)
Imre Deak17290502016-02-12 18:55:11 +02009095 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009096
Ville Syrjäläd7edc4e2016-06-22 21:57:07 +03009097 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Jani Nikula4d1de972016-03-18 17:05:42 +02009098 haswell_get_ddi_port_state(crtc, pipe_config);
9099 intel_get_pipe_timings(crtc, pipe_config);
9100 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009101
Jani Nikulabc58be62016-03-18 17:05:39 +02009102 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009103
Lionel Landwerlin05dc6982016-03-16 10:57:15 +00009104 pipe_config->gamma_mode =
9105 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9106
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009107 if (INTEL_GEN(dev_priv) >= 9) {
Nabendu Maiti1c74eea2016-11-29 11:23:14 +05309108 intel_crtc_init_scalers(crtc, pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07009109
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009110 pipe_config->scaler_state.scaler_id = -1;
9111 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9112 }
9113
Imre Deak17290502016-02-12 18:55:11 +02009114 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9115 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02009116 power_domain_mask |= BIT_ULL(power_domain);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00009117 if (INTEL_GEN(dev_priv) >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009118 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009119 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009120 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009121 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009122
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01009123 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -08009124 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9125 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009126
Jani Nikula4d1de972016-03-18 17:05:42 +02009127 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9128 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -07009129 pipe_config->pixel_multiplier =
9130 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9131 } else {
9132 pipe_config->pixel_multiplier = 1;
9133 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009134
Imre Deak17290502016-02-12 18:55:11 +02009135out:
9136 for_each_power_domain(power_domain, power_domain_mask)
9137 intel_display_power_put(dev_priv, power_domain);
9138
Jani Nikulacf304292016-03-18 17:05:41 +02009139 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009140}
9141
Ville Syrjälä292889e2017-03-17 23:18:01 +02009142static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9143 const struct intel_plane_state *plane_state)
9144{
9145 unsigned int width = plane_state->base.crtc_w;
9146 unsigned int stride = roundup_pow_of_two(width) * 4;
9147
9148 switch (stride) {
9149 default:
9150 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9151 width, stride);
9152 stride = 256;
9153 /* fallthrough */
9154 case 256:
9155 case 512:
9156 case 1024:
9157 case 2048:
9158 break;
9159 }
9160
9161 return CURSOR_ENABLE |
9162 CURSOR_GAMMA_ENABLE |
9163 CURSOR_FORMAT_ARGB |
9164 CURSOR_STRIDE(stride);
9165}
9166
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009167static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
9168 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009169{
9170 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009171 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009172 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009173 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009174
Ville Syrjälä936e71e2016-07-26 19:06:59 +03009175 if (plane_state && plane_state->base.visible) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009176 unsigned int width = plane_state->base.crtc_w;
9177 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009178
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009179 cntl = plane_state->ctl;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009180 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009181 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009182
Ville Syrjälädc41c152014-08-13 11:57:05 +03009183 if (intel_crtc->cursor_cntl != 0 &&
9184 (intel_crtc->cursor_base != base ||
9185 intel_crtc->cursor_size != size ||
9186 intel_crtc->cursor_cntl != cntl)) {
9187 /* On these chipsets we can only modify the base/size/stride
9188 * whilst the cursor is disabled.
9189 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009190 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
9191 POSTING_READ_FW(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009192 intel_crtc->cursor_cntl = 0;
9193 }
9194
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009195 if (intel_crtc->cursor_base != base) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009196 I915_WRITE_FW(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009197 intel_crtc->cursor_base = base;
9198 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009199
9200 if (intel_crtc->cursor_size != size) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009201 I915_WRITE_FW(CURSIZE, size);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009202 intel_crtc->cursor_size = size;
9203 }
9204
Chris Wilson4b0e3332014-05-30 16:35:26 +03009205 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009206 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
9207 POSTING_READ_FW(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009208 intel_crtc->cursor_cntl = cntl;
9209 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009210}
9211
Ville Syrjälä292889e2017-03-17 23:18:01 +02009212static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9213 const struct intel_plane_state *plane_state)
9214{
9215 struct drm_i915_private *dev_priv =
9216 to_i915(plane_state->base.plane->dev);
9217 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009218 u32 cntl;
9219
9220 cntl = MCURSOR_GAMMA_ENABLE;
9221
9222 if (HAS_DDI(dev_priv))
9223 cntl |= CURSOR_PIPE_CSC_ENABLE;
9224
Ville Syrjäläd509e282017-03-27 21:55:32 +03009225 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
Ville Syrjälä292889e2017-03-17 23:18:01 +02009226
9227 switch (plane_state->base.crtc_w) {
9228 case 64:
9229 cntl |= CURSOR_MODE_64_ARGB_AX;
9230 break;
9231 case 128:
9232 cntl |= CURSOR_MODE_128_ARGB_AX;
9233 break;
9234 case 256:
9235 cntl |= CURSOR_MODE_256_ARGB_AX;
9236 break;
9237 default:
9238 MISSING_CASE(plane_state->base.crtc_w);
9239 return 0;
9240 }
9241
9242 if (plane_state->base.rotation & DRM_ROTATE_180)
9243 cntl |= CURSOR_ROTATE_180;
9244
9245 return cntl;
9246}
9247
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009248static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
9249 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +01009250{
9251 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009252 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson560b85b2010-08-07 11:01:38 +01009253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9254 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +02009255 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009256
Ville Syrjälä292889e2017-03-17 23:18:01 +02009257 if (plane_state && plane_state->base.visible)
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009258 cntl = plane_state->ctl;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009259
Chris Wilson4b0e3332014-05-30 16:35:26 +03009260 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009261 I915_WRITE_FW(CURCNTR(pipe), cntl);
9262 POSTING_READ_FW(CURCNTR(pipe));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009263 intel_crtc->cursor_cntl = cntl;
9264 }
9265
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009266 /* and commit changes on next vblank */
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009267 I915_WRITE_FW(CURBASE(pipe), base);
9268 POSTING_READ_FW(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009269
9270 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009271}
9272
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009273/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009274static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009275 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009276{
9277 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009278 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9280 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009281 u32 base = intel_crtc->cursor_addr;
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009282 unsigned long irqflags;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009283 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009284
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009285 if (plane_state) {
9286 int x = plane_state->base.crtc_x;
9287 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009288
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009289 if (x < 0) {
9290 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9291 x = -x;
9292 }
9293 pos |= x << CURSOR_X_SHIFT;
9294
9295 if (y < 0) {
9296 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9297 y = -y;
9298 }
9299 pos |= y << CURSOR_Y_SHIFT;
9300
9301 /* ILK+ do this automagically */
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01009302 if (HAS_GMCH_DISPLAY(dev_priv) &&
Ville Syrjäläf22aa142016-11-14 18:53:58 +02009303 plane_state->base.rotation & DRM_ROTATE_180) {
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +01009304 base += (plane_state->base.crtc_h *
9305 plane_state->base.crtc_w - 1) * 4;
9306 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009307 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009308
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009309 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9310
9311 I915_WRITE_FW(CURPOS(pipe), pos);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009312
Jani Nikula2a307c22016-11-30 17:43:04 +02009313 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009314 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009315 else
Ville Syrjäläa0864d52017-03-23 21:27:09 +02009316 i9xx_update_cursor(crtc, base, plane_state);
Ville Syrjälädd584fc2017-03-09 17:44:33 +02009317
9318 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009319}
9320
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009321static bool cursor_size_ok(struct drm_i915_private *dev_priv,
Ville Syrjälädc41c152014-08-13 11:57:05 +03009322 uint32_t width, uint32_t height)
9323{
9324 if (width == 0 || height == 0)
9325 return false;
9326
9327 /*
9328 * 845g/865g are special in that they are only limited by
9329 * the width of their cursors, the height is arbitrary up to
9330 * the precision of the register. Everything else requires
9331 * square cursors, limited to a few power-of-two sizes.
9332 */
Jani Nikula2a307c22016-11-30 17:43:04 +02009333 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009334 if ((width & 63) != 0)
9335 return false;
9336
Jani Nikula2a307c22016-11-30 17:43:04 +02009337 if (width > (IS_I845G(dev_priv) ? 64 : 512))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009338 return false;
9339
9340 if (height > 1023)
9341 return false;
9342 } else {
9343 switch (width | height) {
9344 case 256:
9345 case 128:
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009346 if (IS_GEN2(dev_priv))
Ville Syrjälädc41c152014-08-13 11:57:05 +03009347 return false;
9348 case 64:
9349 break;
9350 default:
9351 return false;
9352 }
9353 }
9354
9355 return true;
9356}
9357
Jesse Barnes79e53942008-11-07 14:24:08 -08009358/* VESA 640x480x72Hz mode to set on the pipe */
9359static struct drm_display_mode load_detect_mode = {
9360 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9361 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9362};
9363
Daniel Vettera8bb6812014-02-10 18:00:39 +01009364struct drm_framebuffer *
Chris Wilson24dbf512017-02-15 10:59:18 +00009365intel_framebuffer_create(struct drm_i915_gem_object *obj,
9366 struct drm_mode_fb_cmd2 *mode_cmd)
Chris Wilsond2dff872011-04-19 08:36:26 +01009367{
9368 struct intel_framebuffer *intel_fb;
9369 int ret;
9370
9371 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009372 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009373 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +01009374
Chris Wilson24dbf512017-02-15 10:59:18 +00009375 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009376 if (ret)
9377 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01009378
9379 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009380
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009381err:
9382 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02009383 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01009384}
9385
9386static u32
9387intel_framebuffer_pitch_for_width(int width, int bpp)
9388{
9389 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9390 return ALIGN(pitch, 64);
9391}
9392
9393static u32
9394intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9395{
9396 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02009397 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01009398}
9399
9400static struct drm_framebuffer *
9401intel_framebuffer_create_for_mode(struct drm_device *dev,
9402 struct drm_display_mode *mode,
9403 int depth, int bpp)
9404{
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009405 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009406 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00009407 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01009408
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00009409 obj = i915_gem_object_create(to_i915(dev),
Chris Wilsond2dff872011-04-19 08:36:26 +01009410 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +01009411 if (IS_ERR(obj))
9412 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009413
9414 mode_cmd.width = mode->hdisplay;
9415 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009416 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9417 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00009418 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01009419
Chris Wilson24dbf512017-02-15 10:59:18 +00009420 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009421 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +01009422 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +02009423
9424 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01009425}
9426
9427static struct drm_framebuffer *
9428mode_fits_in_fbdev(struct drm_device *dev,
9429 struct drm_display_mode *mode)
9430{
Daniel Vetter06957262015-08-10 13:34:08 +02009431#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsonfac5e232016-07-04 11:34:36 +01009432 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01009433 struct drm_i915_gem_object *obj;
9434 struct drm_framebuffer *fb;
9435
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009436 if (!dev_priv->fbdev)
9437 return NULL;
9438
9439 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01009440 return NULL;
9441
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009442 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01009443 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01009444
Jesse Barnes8bcd4552014-02-07 12:10:38 -08009445 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009446 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
Ville Syrjälä272725c2016-12-14 23:32:20 +02009447 fb->format->cpp[0] * 8))
Chris Wilsond2dff872011-04-19 08:36:26 +01009448 return NULL;
9449
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009450 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01009451 return NULL;
9452
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009453 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +01009454 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02009455#else
9456 return NULL;
9457#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01009458}
9459
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009460static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9461 struct drm_crtc *crtc,
9462 struct drm_display_mode *mode,
9463 struct drm_framebuffer *fb,
9464 int x, int y)
9465{
9466 struct drm_plane_state *plane_state;
9467 int hdisplay, vdisplay;
9468 int ret;
9469
9470 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9471 if (IS_ERR(plane_state))
9472 return PTR_ERR(plane_state);
9473
9474 if (mode)
Daniel Vetter196cd5d2017-01-25 07:26:56 +01009475 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009476 else
9477 hdisplay = vdisplay = 0;
9478
9479 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9480 if (ret)
9481 return ret;
9482 drm_atomic_set_fb_for_plane(plane_state, fb);
9483 plane_state->crtc_x = 0;
9484 plane_state->crtc_y = 0;
9485 plane_state->crtc_w = hdisplay;
9486 plane_state->crtc_h = vdisplay;
9487 plane_state->src_x = x << 16;
9488 plane_state->src_y = y << 16;
9489 plane_state->src_w = hdisplay << 16;
9490 plane_state->src_h = vdisplay << 16;
9491
9492 return 0;
9493}
9494
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009495int intel_get_load_detect_pipe(struct drm_connector *connector,
9496 struct drm_display_mode *mode,
9497 struct intel_load_detect_pipe *old,
9498 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009499{
9500 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009501 struct intel_encoder *intel_encoder =
9502 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08009503 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009504 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009505 struct drm_crtc *crtc = NULL;
9506 struct drm_device *dev = encoder->dev;
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009507 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94352cf2012-07-05 22:51:56 +02009508 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05009509 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009510 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009511 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009512 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -05009513 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009514
Chris Wilsond2dff872011-04-19 08:36:26 +01009515 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009516 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009517 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009518
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009519 old->restore_state = NULL;
9520
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009521 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02009522
Jesse Barnes79e53942008-11-07 14:24:08 -08009523 /*
9524 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01009525 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009526 * - if the connector already has an assigned crtc, use it (but make
9527 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01009528 *
Jesse Barnes79e53942008-11-07 14:24:08 -08009529 * - try to find the first unused crtc that can drive this connector,
9530 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08009531 */
9532
9533 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009534 if (connector->state->crtc) {
9535 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01009536
Rob Clark51fd3712013-11-19 12:10:12 -05009537 ret = drm_modeset_lock(&crtc->mutex, ctx);
9538 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009539 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +01009540
9541 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009542 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -08009543 }
9544
9545 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009546 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009547 i++;
9548 if (!(encoder->possible_crtcs & (1 << i)))
9549 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009550
9551 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9552 if (ret)
9553 goto fail;
9554
9555 if (possible_crtc->state->enable) {
9556 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +03009557 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009558 }
Ville Syrjäläa4592492014-08-11 13:15:36 +03009559
9560 crtc = possible_crtc;
9561 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009562 }
9563
9564 /*
9565 * If we didn't find an unused CRTC, don't use any.
9566 */
9567 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01009568 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009569 ret = -ENODEV;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009570 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009571 }
9572
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009573found:
9574 intel_crtc = to_intel_crtc(crtc);
9575
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01009576 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9577 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009578 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009579
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009580 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009581 restore_state = drm_atomic_state_alloc(dev);
9582 if (!state || !restore_state) {
9583 ret = -ENOMEM;
9584 goto fail;
9585 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009586
9587 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009588 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009589
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009590 connector_state = drm_atomic_get_connector_state(state, connector);
9591 if (IS_ERR(connector_state)) {
9592 ret = PTR_ERR(connector_state);
9593 goto fail;
9594 }
9595
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009596 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9597 if (ret)
9598 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +02009599
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009600 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9601 if (IS_ERR(crtc_state)) {
9602 ret = PTR_ERR(crtc_state);
9603 goto fail;
9604 }
9605
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +02009606 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +03009607
Chris Wilson64927112011-04-20 07:25:26 +01009608 if (!mode)
9609 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08009610
Chris Wilsond2dff872011-04-19 08:36:26 +01009611 /* We need a framebuffer large enough to accommodate all accesses
9612 * that the plane may generate whilst we perform load detection.
9613 * We can not rely on the fbcon either being present (we get called
9614 * during its initialisation to detect all boot displays, or it may
9615 * not even exist) or that it is large enough to satisfy the
9616 * requested mode.
9617 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02009618 fb = mode_fits_in_fbdev(dev, mode);
9619 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009620 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009621 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +01009622 } else
9623 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02009624 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01009625 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Dan Carpenterf4bf77b2017-04-14 22:54:25 +03009626 ret = PTR_ERR(fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009627 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009628 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009629
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009630 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9631 if (ret)
9632 goto fail;
9633
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009634 drm_framebuffer_unreference(fb);
9635
9636 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9637 if (ret)
9638 goto fail;
9639
9640 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9641 if (!ret)
9642 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9643 if (!ret)
9644 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9645 if (ret) {
9646 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9647 goto fail;
9648 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +03009649
Maarten Lankhorst3ba86072016-02-29 09:18:57 +01009650 ret = drm_atomic_commit(state);
9651 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +01009652 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009653 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08009654 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009655
9656 old->restore_state = restore_state;
Chris Wilson7abbd112017-01-19 11:37:49 +00009657 drm_atomic_state_put(state);
Chris Wilson71731882011-04-19 23:10:58 +01009658
Jesse Barnes79e53942008-11-07 14:24:08 -08009659 /* let the connector get through one full cycle before testing */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02009660 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01009661 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009662
Maarten Lankhorstad3c5582015-07-13 16:30:26 +02009663fail:
Chris Wilson7fb71c82016-10-19 12:37:43 +01009664 if (state) {
9665 drm_atomic_state_put(state);
9666 state = NULL;
9667 }
9668 if (restore_state) {
9669 drm_atomic_state_put(restore_state);
9670 restore_state = NULL;
9671 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +02009672
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02009673 if (ret == -EDEADLK)
9674 return ret;
Rob Clark51fd3712013-11-19 12:10:12 -05009675
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009676 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009677}
9678
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009679void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02009680 struct intel_load_detect_pipe *old,
9681 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08009682{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02009683 struct intel_encoder *intel_encoder =
9684 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01009685 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009686 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +03009687 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009688
Chris Wilsond2dff872011-04-19 08:36:26 +01009689 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03009690 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03009691 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01009692
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009693 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +01009694 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009695
Maarten Lankhorst581e49f2017-01-16 10:37:38 +01009696 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
Chris Wilson08536952016-10-14 13:18:18 +01009697 if (ret)
Maarten Lankhorstedde3612016-02-17 09:18:35 +01009698 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
Chris Wilson08536952016-10-14 13:18:18 +01009699 drm_atomic_state_put(state);
Jesse Barnes79e53942008-11-07 14:24:08 -08009700}
9701
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009702static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009703 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009704{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009705 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009706 u32 dpll = pipe_config->dpll_hw_state.dpll;
9707
9708 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009709 return dev_priv->vbt.lvds_ssc_freq;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01009710 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009711 return 120000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009712 else if (!IS_GEN2(dev_priv))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009713 return 96000;
9714 else
9715 return 48000;
9716}
9717
Jesse Barnes79e53942008-11-07 14:24:08 -08009718/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009719static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009720 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009721{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009722 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009723 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009724 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009725 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009726 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009727 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +03009728 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009729 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009730
9731 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009732 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009733 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009734 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009735
9736 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009737 if (IS_PINEVIEW(dev_priv)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009738 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9739 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009740 } else {
9741 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9742 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9743 }
9744
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01009745 if (!IS_GEN2(dev_priv)) {
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009746 if (IS_PINEVIEW(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009747 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9748 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009749 else
9750 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009751 DPLL_FPA01_P1_POST_DIV_SHIFT);
9752
9753 switch (dpll & DPLL_MODE_MASK) {
9754 case DPLLB_MODE_DAC_SERIAL:
9755 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9756 5 : 10;
9757 break;
9758 case DPLLB_MODE_LVDS:
9759 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9760 7 : 14;
9761 break;
9762 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009763 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009764 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009765 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009766 }
9767
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02009768 if (IS_PINEVIEW(dev_priv))
Imre Deakdccbea32015-06-22 23:35:51 +03009769 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009770 else
Imre Deakdccbea32015-06-22 23:35:51 +03009771 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009772 } else {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01009773 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009774 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009775
9776 if (is_lvds) {
9777 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9778 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009779
9780 if (lvds & LVDS_CLKB_POWER_UP)
9781 clock.p2 = 7;
9782 else
9783 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009784 } else {
9785 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9786 clock.p1 = 2;
9787 else {
9788 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9789 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9790 }
9791 if (dpll & PLL_P2_DIVIDE_BY_4)
9792 clock.p2 = 4;
9793 else
9794 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009795 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009796
Imre Deakdccbea32015-06-22 23:35:51 +03009797 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009798 }
9799
Ville Syrjälä18442d02013-09-13 16:00:08 +03009800 /*
9801 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009802 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009803 * encoder's get_config() function.
9804 */
Imre Deakdccbea32015-06-22 23:35:51 +03009805 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009806}
9807
Ville Syrjälä6878da02013-09-13 15:59:11 +03009808int intel_dotclock_calculate(int link_freq,
9809 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009810{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009811 /*
9812 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009813 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009814 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009815 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009816 *
9817 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009818 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009819 */
9820
Ville Syrjälä6878da02013-09-13 15:59:11 +03009821 if (!m_n->link_n)
9822 return 0;
9823
9824 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9825}
9826
Ville Syrjälä18442d02013-09-13 16:00:08 +03009827static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009828 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009829{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009830 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009831
9832 /* read out port_clock from the DPLL */
9833 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009834
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009835 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02009836 * In case there is an active pipe without active ports,
9837 * we may need some idea for the dotclock anyway.
9838 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009839 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009840 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +02009841 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009842 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009843}
9844
9845/** Returns the currently programmed mode of the given pipe. */
9846struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9847 struct drm_crtc *crtc)
9848{
Chris Wilsonfac5e232016-07-04 11:34:36 +01009849 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009850 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009851 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009852 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009853 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009854 int htot = I915_READ(HTOTAL(cpu_transcoder));
9855 int hsync = I915_READ(HSYNC(cpu_transcoder));
9856 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9857 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009858 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009859
9860 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9861 if (!mode)
9862 return NULL;
9863
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009864 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9865 if (!pipe_config) {
9866 kfree(mode);
9867 return NULL;
9868 }
9869
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009870 /*
9871 * Construct a pipe_config sufficient for getting the clock info
9872 * back out of crtc_clock_get.
9873 *
9874 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9875 * to use a real value here instead.
9876 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009877 pipe_config->cpu_transcoder = (enum transcoder) pipe;
9878 pipe_config->pixel_multiplier = 1;
9879 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9880 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9881 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
9882 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009883
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009884 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009885 mode->hdisplay = (htot & 0xffff) + 1;
9886 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9887 mode->hsync_start = (hsync & 0xffff) + 1;
9888 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9889 mode->vdisplay = (vtot & 0xffff) + 1;
9890 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9891 mode->vsync_start = (vsync & 0xffff) + 1;
9892 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9893
9894 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009895
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00009896 kfree(pipe_config);
9897
Jesse Barnes79e53942008-11-07 14:24:08 -08009898 return mode;
9899}
9900
9901static void intel_crtc_destroy(struct drm_crtc *crtc)
9902{
9903 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009904 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009905 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009906
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009907 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009908 work = intel_crtc->flip_work;
9909 intel_crtc->flip_work = NULL;
9910 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009911
Daniel Vetter5a21b662016-05-24 17:13:53 +02009912 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009913 cancel_work_sync(&work->mmio_work);
9914 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009915 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009916 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009917
9918 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009919
Jesse Barnes79e53942008-11-07 14:24:08 -08009920 kfree(intel_crtc);
9921}
9922
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009923static void intel_unpin_work_fn(struct work_struct *__work)
9924{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009925 struct intel_flip_work *work =
9926 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009927 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
9928 struct drm_device *dev = crtc->base.dev;
9929 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009930
Daniel Vetter5a21b662016-05-24 17:13:53 +02009931 if (is_mmio_work(work))
9932 flush_work(&work->mmio_work);
9933
9934 mutex_lock(&dev->struct_mutex);
Chris Wilsonbe1e3412017-01-16 15:21:27 +00009935 intel_unpin_fb_vma(work->old_vma);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01009936 i915_gem_object_put(work->pending_flip_obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009937 mutex_unlock(&dev->struct_mutex);
9938
Chris Wilsone8a261e2016-07-20 13:31:49 +01009939 i915_gem_request_put(work->flip_queued_req);
9940
Chris Wilson5748b6a2016-08-04 16:32:38 +01009941 intel_frontbuffer_flip_complete(to_i915(dev),
9942 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009943 intel_fbc_post_update(crtc);
9944 drm_framebuffer_unreference(work->old_fb);
9945
9946 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
9947 atomic_dec(&crtc->unpin_work_count);
9948
9949 kfree(work);
9950}
9951
9952/* Is 'a' after or equal to 'b'? */
9953static bool g4x_flip_count_after_eq(u32 a, u32 b)
9954{
9955 return !((a - b) & 0x80000000);
9956}
9957
9958static bool __pageflip_finished_cs(struct intel_crtc *crtc,
9959 struct intel_flip_work *work)
9960{
9961 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01009962 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02009963
Chris Wilson8af29b02016-09-09 14:11:47 +01009964 if (abort_flip_on_reset(crtc))
Daniel Vetter5a21b662016-05-24 17:13:53 +02009965 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02009966
Maarten Lankhorst143f73b2016-05-17 15:07:54 +02009967 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +02009968 * The relevant registers doen't exist on pre-ctg.
9969 * As the flip done interrupt doesn't trigger for mmio
9970 * flips on gmch platforms, a flip count check isn't
9971 * really needed there. But since ctg has the registers,
9972 * include it in the check anyway.
Maarten Lankhorst143f73b2016-05-17 15:07:54 +02009973 */
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01009974 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +02009975 return true;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +02009976
Daniel Vetter5a21b662016-05-24 17:13:53 +02009977 /*
9978 * BDW signals flip done immediately if the plane
9979 * is disabled, even if the plane enable is already
9980 * armed to occur at the next vblank :(
9981 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +02009982
Daniel Vetter5a21b662016-05-24 17:13:53 +02009983 /*
9984 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9985 * used the same base address. In that case the mmio flip might
9986 * have completed, but the CS hasn't even executed the flip yet.
9987 *
9988 * A flip count check isn't enough as the CS might have updated
9989 * the base address just after start of vblank, but before we
9990 * managed to process the interrupt. This means we'd complete the
9991 * CS flip too soon.
9992 *
9993 * Combining both checks should get us a good enough result. It may
9994 * still happen that the CS flip has been executed, but has not
9995 * yet actually completed. But in case the base address is the same
9996 * anyway, we don't really care.
9997 */
9998 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9999 crtc->flip_work->gtt_offset &&
10000 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
10001 crtc->flip_work->flip_count);
10002}
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010003
Daniel Vetter5a21b662016-05-24 17:13:53 +020010004static bool
10005__pageflip_finished_mmio(struct intel_crtc *crtc,
10006 struct intel_flip_work *work)
10007{
10008 /*
10009 * MMIO work completes when vblank is different from
10010 * flip_queued_vblank.
10011 *
10012 * Reset counter value doesn't matter, this is handled by
10013 * i915_wait_request finishing early, so no need to handle
10014 * reset here.
10015 */
10016 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010017}
10018
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010019
10020static bool pageflip_finished(struct intel_crtc *crtc,
10021 struct intel_flip_work *work)
10022{
10023 if (!atomic_read(&work->pending))
10024 return false;
10025
10026 smp_rmb();
10027
Daniel Vetter5a21b662016-05-24 17:13:53 +020010028 if (is_mmio_work(work))
10029 return __pageflip_finished_mmio(crtc, work);
10030 else
10031 return __pageflip_finished_cs(crtc, work);
10032}
10033
10034void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
10035{
Chris Wilson91c8a322016-07-05 10:40:23 +010010036 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010037 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010038 struct intel_flip_work *work;
10039 unsigned long flags;
10040
10041 /* Ignore early vblank irqs */
10042 if (!crtc)
10043 return;
10044
Daniel Vetterf3260382014-09-15 14:55:23 +020010045 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010046 * This is called both by irq handlers and the reset code (to complete
10047 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000010048 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010049 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010050 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010051
10052 if (work != NULL &&
10053 !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010054 pageflip_finished(crtc, work))
10055 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010056
10057 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010058}
10059
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010060void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010061{
Chris Wilson91c8a322016-07-05 10:40:23 +010010062 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010063 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010064 struct intel_flip_work *work;
10065 unsigned long flags;
10066
10067 /* Ignore early vblank irqs */
10068 if (!crtc)
10069 return;
10070
10071 /*
10072 * This is called both by irq handlers and the reset code (to complete
10073 * lost pageflips) so needs the full irqsave spinlocks.
10074 */
10075 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010076 work = crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010077
Daniel Vetter5a21b662016-05-24 17:13:53 +020010078 if (work != NULL &&
10079 is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010080 pageflip_finished(crtc, work))
10081 page_flip_completed(crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020010082
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010083 spin_unlock_irqrestore(&dev->event_lock, flags);
10084}
10085
Daniel Vetter5a21b662016-05-24 17:13:53 +020010086static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
10087 struct intel_flip_work *work)
10088{
10089 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
10090
10091 /* Ensure that the work item is consistent when activating it ... */
10092 smp_mb__before_atomic();
10093 atomic_set(&work->pending, 1);
10094}
10095
10096static int intel_gen2_queue_flip(struct drm_device *dev,
10097 struct drm_crtc *crtc,
10098 struct drm_framebuffer *fb,
10099 struct drm_i915_gem_object *obj,
10100 struct drm_i915_gem_request *req,
10101 uint32_t flags)
10102{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010104 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010105
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010106 cs = intel_ring_begin(req, 6);
10107 if (IS_ERR(cs))
10108 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010109
10110 /* Can't queue multiple flips, so wait for the previous
10111 * one to finish before executing the next.
10112 */
10113 if (intel_crtc->plane)
10114 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10115 else
10116 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010117 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10118 *cs++ = MI_NOOP;
10119 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10120 *cs++ = fb->pitches[0];
10121 *cs++ = intel_crtc->flip_work->gtt_offset;
10122 *cs++ = 0; /* aux display base address, unused */
Daniel Vetter5a21b662016-05-24 17:13:53 +020010123
10124 return 0;
10125}
10126
10127static int intel_gen3_queue_flip(struct drm_device *dev,
10128 struct drm_crtc *crtc,
10129 struct drm_framebuffer *fb,
10130 struct drm_i915_gem_object *obj,
10131 struct drm_i915_gem_request *req,
10132 uint32_t flags)
10133{
Daniel Vetter5a21b662016-05-24 17:13:53 +020010134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010135 u32 flip_mask, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010136
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010137 cs = intel_ring_begin(req, 6);
10138 if (IS_ERR(cs))
10139 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010140
10141 if (intel_crtc->plane)
10142 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10143 else
10144 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010145 *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10146 *cs++ = MI_NOOP;
10147 *cs++ = MI_DISPLAY_FLIP_I915 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10148 *cs++ = fb->pitches[0];
10149 *cs++ = intel_crtc->flip_work->gtt_offset;
10150 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010151
10152 return 0;
10153}
10154
10155static int intel_gen4_queue_flip(struct drm_device *dev,
10156 struct drm_crtc *crtc,
10157 struct drm_framebuffer *fb,
10158 struct drm_i915_gem_object *obj,
10159 struct drm_i915_gem_request *req,
10160 uint32_t flags)
10161{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010162 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010164 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010165
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010166 cs = intel_ring_begin(req, 4);
10167 if (IS_ERR(cs))
10168 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010169
10170 /* i965+ uses the linear or tiled offsets from the
10171 * Display Registers (which do not change across a page-flip)
10172 * so we need only reprogram the base address.
10173 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010174 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10175 *cs++ = fb->pitches[0];
10176 *cs++ = intel_crtc->flip_work->gtt_offset |
10177 intel_fb_modifier_to_tiling(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010178
10179 /* XXX Enabling the panel-fitter across page-flip is so far
10180 * untested on non-native modes, so ignore it for now.
10181 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10182 */
10183 pf = 0;
10184 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010185 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010186
10187 return 0;
10188}
10189
10190static int intel_gen6_queue_flip(struct drm_device *dev,
10191 struct drm_crtc *crtc,
10192 struct drm_framebuffer *fb,
10193 struct drm_i915_gem_object *obj,
10194 struct drm_i915_gem_request *req,
10195 uint32_t flags)
10196{
Chris Wilsonfac5e232016-07-04 11:34:36 +010010197 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010199 u32 pf, pipesrc, *cs;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010200
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010201 cs = intel_ring_begin(req, 4);
10202 if (IS_ERR(cs))
10203 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010204
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010205 *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10206 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10207 *cs++ = intel_crtc->flip_work->gtt_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010208
10209 /* Contrary to the suggestions in the documentation,
10210 * "Enable Panel Fitter" does not seem to be required when page
10211 * flipping with a non-native mode, and worse causes a normal
10212 * modeset to fail.
10213 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10214 */
10215 pf = 0;
10216 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010217 *cs++ = pf | pipesrc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010218
10219 return 0;
10220}
10221
10222static int intel_gen7_queue_flip(struct drm_device *dev,
10223 struct drm_crtc *crtc,
10224 struct drm_framebuffer *fb,
10225 struct drm_i915_gem_object *obj,
10226 struct drm_i915_gem_request *req,
10227 uint32_t flags)
10228{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010229 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010231 u32 *cs, plane_bit = 0;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010232 int len, ret;
10233
10234 switch (intel_crtc->plane) {
10235 case PLANE_A:
10236 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10237 break;
10238 case PLANE_B:
10239 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10240 break;
10241 case PLANE_C:
10242 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10243 break;
10244 default:
10245 WARN_ONCE(1, "unknown plane in flip command\n");
10246 return -ENODEV;
10247 }
10248
10249 len = 4;
Chris Wilsonb5321f32016-08-02 22:50:18 +010010250 if (req->engine->id == RCS) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010251 len += 6;
10252 /*
10253 * On Gen 8, SRM is now taking an extra dword to accommodate
10254 * 48bits addresses, and we need a NOOP for the batch size to
10255 * stay even.
10256 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010257 if (IS_GEN8(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010258 len += 2;
10259 }
10260
10261 /*
10262 * BSpec MI_DISPLAY_FLIP for IVB:
10263 * "The full packet must be contained within the same cache line."
10264 *
10265 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10266 * cacheline, if we ever start emitting more commands before
10267 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10268 * then do the cacheline alignment, and finally emit the
10269 * MI_DISPLAY_FLIP.
10270 */
10271 ret = intel_ring_cacheline_align(req);
10272 if (ret)
10273 return ret;
10274
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010275 cs = intel_ring_begin(req, len);
10276 if (IS_ERR(cs))
10277 return PTR_ERR(cs);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010278
10279 /* Unmask the flip-done completion message. Note that the bspec says that
10280 * we should do this for both the BCS and RCS, and that we must not unmask
10281 * more than one flip event at any time (or ensure that one flip message
10282 * can be sent by waiting for flip-done prior to queueing new flips).
10283 * Experimentation says that BCS works despite DERRMR masking all
10284 * flip-done completion events and that unmasking all planes at once
10285 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10286 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10287 */
Chris Wilsonb5321f32016-08-02 22:50:18 +010010288 if (req->engine->id == RCS) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010289 *cs++ = MI_LOAD_REGISTER_IMM(1);
10290 *cs++ = i915_mmio_reg_offset(DERRMR);
10291 *cs++ = ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10292 DERRMR_PIPEB_PRI_FLIP_DONE |
10293 DERRMR_PIPEC_PRI_FLIP_DONE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010294 if (IS_GEN8(dev_priv))
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010295 *cs++ = MI_STORE_REGISTER_MEM_GEN8 |
10296 MI_SRM_LRM_GLOBAL_GTT;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010297 else
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010298 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
10299 *cs++ = i915_mmio_reg_offset(DERRMR);
10300 *cs++ = i915_ggtt_offset(req->engine->scratch) + 256;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010010301 if (IS_GEN8(dev_priv)) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010302 *cs++ = 0;
10303 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010304 }
10305 }
10306
Tvrtko Ursulin73dec952017-02-14 11:32:42 +000010307 *cs++ = MI_DISPLAY_FLIP_I915 | plane_bit;
10308 *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10309 *cs++ = intel_crtc->flip_work->gtt_offset;
10310 *cs++ = MI_NOOP;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010311
10312 return 0;
10313}
10314
10315static bool use_mmio_flip(struct intel_engine_cs *engine,
10316 struct drm_i915_gem_object *obj)
10317{
10318 /*
10319 * This is not being used for older platforms, because
10320 * non-availability of flip done interrupt forces us to use
10321 * CS flips. Older platforms derive flip done using some clever
10322 * tricks involving the flip_pending status bits and vblank irqs.
10323 * So using MMIO flips there would disrupt this mechanism.
10324 */
10325
10326 if (engine == NULL)
10327 return true;
10328
10329 if (INTEL_GEN(engine->i915) < 5)
10330 return false;
10331
10332 if (i915.use_mmio_flip < 0)
10333 return false;
10334 else if (i915.use_mmio_flip > 0)
10335 return true;
10336 else if (i915.enable_execlists)
10337 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010010338
Chris Wilsond07f0e52016-10-28 13:58:44 +010010339 return engine != i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010340}
10341
10342static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
10343 unsigned int rotation,
10344 struct intel_flip_work *work)
10345{
10346 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010347 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010348 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
10349 const enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +020010350 u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010351
10352 ctl = I915_READ(PLANE_CTL(pipe, 0));
10353 ctl &= ~PLANE_CTL_TILED_MASK;
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010354 switch (fb->modifier) {
Ben Widawsky2f075562017-03-24 14:29:48 -070010355 case DRM_FORMAT_MOD_LINEAR:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010356 break;
10357 case I915_FORMAT_MOD_X_TILED:
10358 ctl |= PLANE_CTL_TILED_X;
10359 break;
10360 case I915_FORMAT_MOD_Y_TILED:
10361 ctl |= PLANE_CTL_TILED_Y;
10362 break;
10363 case I915_FORMAT_MOD_Yf_TILED:
10364 ctl |= PLANE_CTL_TILED_YF;
10365 break;
10366 default:
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010367 MISSING_CASE(fb->modifier);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010368 }
10369
10370 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020010371 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10372 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10373 */
10374 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10375 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10376
10377 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
10378 POSTING_READ(PLANE_SURF(pipe, 0));
10379}
10380
10381static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
10382 struct intel_flip_work *work)
10383{
10384 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010385 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä72618eb2016-02-04 20:38:20 +020010386 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010387 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
10388 u32 dspcntr;
10389
10390 dspcntr = I915_READ(reg);
10391
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010392 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010393 dspcntr |= DISPPLANE_TILED;
10394 else
10395 dspcntr &= ~DISPPLANE_TILED;
10396
10397 I915_WRITE(reg, dspcntr);
10398
10399 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
10400 POSTING_READ(DSPSURF(intel_crtc->plane));
10401}
10402
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010403static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000010404{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020010405 struct intel_flip_work *work =
10406 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010407 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10408 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10409 struct intel_framebuffer *intel_fb =
10410 to_intel_framebuffer(crtc->base.primary->fb);
10411 struct drm_i915_gem_object *obj = intel_fb->obj;
10412
Chris Wilsond07f0e52016-10-28 13:58:44 +010010413 WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010414
10415 intel_pipe_update_start(crtc);
10416
10417 if (INTEL_GEN(dev_priv) >= 9)
10418 skl_do_mmio_flip(crtc, work->rotation, work);
10419 else
10420 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10421 ilk_do_mmio_flip(crtc, work);
10422
10423 intel_pipe_update_end(crtc, work);
10424}
10425
10426static int intel_default_queue_flip(struct drm_device *dev,
10427 struct drm_crtc *crtc,
10428 struct drm_framebuffer *fb,
10429 struct drm_i915_gem_object *obj,
10430 struct drm_i915_gem_request *req,
10431 uint32_t flags)
10432{
10433 return -ENODEV;
10434}
10435
10436static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
10437 struct intel_crtc *intel_crtc,
10438 struct intel_flip_work *work)
10439{
10440 u32 addr, vblank;
10441
10442 if (!atomic_read(&work->pending))
10443 return false;
10444
10445 smp_rmb();
10446
10447 vblank = intel_crtc_get_vblank_counter(intel_crtc);
10448 if (work->flip_ready_vblank == 0) {
10449 if (work->flip_queued_req &&
Chris Wilsonf69a02c2016-07-01 17:23:16 +010010450 !i915_gem_request_completed(work->flip_queued_req))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010451 return false;
10452
10453 work->flip_ready_vblank = vblank;
10454 }
10455
10456 if (vblank - work->flip_ready_vblank < 3)
10457 return false;
10458
10459 /* Potential stall - if we see that the flip has happened,
10460 * assume a missed interrupt. */
10461 if (INTEL_GEN(dev_priv) >= 4)
10462 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10463 else
10464 addr = I915_READ(DSPADDR(intel_crtc->plane));
10465
10466 /* There is a potential issue here with a false positive after a flip
10467 * to the same address. We could address this by checking for a
10468 * non-incrementing frame counter.
10469 */
10470 return addr == work->gtt_offset;
10471}
10472
10473void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
10474{
Chris Wilson91c8a322016-07-05 10:40:23 +010010475 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +020010476 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010477 struct intel_flip_work *work;
10478
10479 WARN_ON(!in_interrupt());
10480
10481 if (crtc == NULL)
10482 return;
10483
10484 spin_lock(&dev->event_lock);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010485 work = crtc->flip_work;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010486
10487 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010488 __pageflip_stall_check_cs(dev_priv, crtc, work)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010489 WARN_ONCE(1,
10490 "Kicking stuck page flip: queued at %d, now %d\n",
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010491 work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
10492 page_flip_completed(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010493 work = NULL;
10494 }
10495
10496 if (work != NULL && !is_mmio_work(work) &&
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020010497 intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010498 intel_queue_rps_boost_for_request(work->flip_queued_req);
10499 spin_unlock(&dev->event_lock);
10500}
10501
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010010502__maybe_unused
Daniel Vetter5a21b662016-05-24 17:13:53 +020010503static int intel_crtc_page_flip(struct drm_crtc *crtc,
10504 struct drm_framebuffer *fb,
10505 struct drm_pending_vblank_event *event,
10506 uint32_t page_flip_flags)
10507{
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010508 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010509 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010510 struct drm_framebuffer *old_fb = crtc->primary->fb;
10511 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
10512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10513 struct drm_plane *primary = crtc->primary;
10514 enum pipe pipe = intel_crtc->pipe;
10515 struct intel_flip_work *work;
10516 struct intel_engine_cs *engine;
10517 bool mmio_flip;
Chris Wilson8e637172016-08-02 22:50:26 +010010518 struct drm_i915_gem_request *request;
Chris Wilson058d88c2016-08-15 10:49:06 +010010519 struct i915_vma *vma;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010520 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053010521
Daniel Vetter5a21b662016-05-24 17:13:53 +020010522 /*
10523 * drm_mode_page_flip_ioctl() should already catch this, but double
10524 * check to be safe. In the future we may enable pageflipping from
10525 * a disabled primary plane.
10526 */
10527 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10528 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020010529
Daniel Vetter5a21b662016-05-24 17:13:53 +020010530 /* Can't change pixel format via MI display flips. */
Ville Syrjälädbd4d572016-11-18 21:53:10 +020010531 if (fb->format != crtc->primary->fb->format)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010532 return -EINVAL;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010533
Daniel Vetter5a21b662016-05-24 17:13:53 +020010534 /*
10535 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10536 * Note that pitch changes could also affect these register.
10537 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010538 if (INTEL_GEN(dev_priv) > 3 &&
Daniel Vetter5a21b662016-05-24 17:13:53 +020010539 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10540 fb->pitches[0] != crtc->primary->fb->pitches[0]))
10541 return -EINVAL;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010542
Daniel Vetter5a21b662016-05-24 17:13:53 +020010543 if (i915_terminally_wedged(&dev_priv->gpu_error))
10544 goto out_hang;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010545
Daniel Vetter5a21b662016-05-24 17:13:53 +020010546 work = kzalloc(sizeof(*work), GFP_KERNEL);
10547 if (work == NULL)
10548 return -ENOMEM;
10549
10550 work->event = event;
10551 work->crtc = crtc;
10552 work->old_fb = old_fb;
10553 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053010554
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010555 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010556 if (ret)
10557 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010558
Daniel Vetter5a21b662016-05-24 17:13:53 +020010559 /* We borrow the event spin lock for protecting flip_work */
10560 spin_lock_irq(&dev->event_lock);
10561 if (intel_crtc->flip_work) {
10562 /* Before declaring the flip queue wedged, check if
10563 * the hardware completed the operation behind our backs.
10564 */
10565 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
10566 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10567 page_flip_completed(intel_crtc);
10568 } else {
10569 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
10570 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020010571
Daniel Vetter5a21b662016-05-24 17:13:53 +020010572 drm_crtc_vblank_put(crtc);
10573 kfree(work);
10574 return -EBUSY;
10575 }
10576 }
10577 intel_crtc->flip_work = work;
10578 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080010579
Daniel Vetter5a21b662016-05-24 17:13:53 +020010580 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10581 flush_workqueue(dev_priv->wq);
10582
10583 /* Reference the objects for the scheduled work. */
10584 drm_framebuffer_reference(work->old_fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010585
10586 crtc->primary->fb = fb;
10587 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020010588
Chris Wilson25dc5562016-07-20 13:31:52 +010010589 work->pending_flip_obj = i915_gem_object_get(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010590
10591 ret = i915_mutex_lock_interruptible(dev);
10592 if (ret)
10593 goto cleanup;
10594
Chris Wilson8af29b02016-09-09 14:11:47 +010010595 intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
Chris Wilson8c185ec2017-03-16 17:13:02 +000010596 if (i915_reset_backoff_or_wedged(&dev_priv->gpu_error)) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020010597 ret = -EIO;
Matthew Auldddbb2712016-11-28 10:36:48 +000010598 goto unlock;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010599 }
10600
10601 atomic_inc(&intel_crtc->unpin_work_count);
10602
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010010603 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter5a21b662016-05-24 17:13:53 +020010604 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
10605
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010010606 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010607 engine = dev_priv->engine[BCS];
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010608 if (fb->modifier != old_fb->modifier)
Daniel Vetter5a21b662016-05-24 17:13:53 +020010609 /* vlv: DISPLAY_FLIP fails to change tiling */
10610 engine = NULL;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +010010611 } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
Akash Goel3b3f1652016-10-13 22:44:48 +053010612 engine = dev_priv->engine[BCS];
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010613 } else if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsond07f0e52016-10-28 13:58:44 +010010614 engine = i915_gem_object_last_write_engine(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010615 if (engine == NULL || engine->id != RCS)
Akash Goel3b3f1652016-10-13 22:44:48 +053010616 engine = dev_priv->engine[BCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010617 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +053010618 engine = dev_priv->engine[RCS];
Daniel Vetter5a21b662016-05-24 17:13:53 +020010619 }
10620
10621 mmio_flip = use_mmio_flip(engine, obj);
10622
Chris Wilson058d88c2016-08-15 10:49:06 +010010623 vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
10624 if (IS_ERR(vma)) {
10625 ret = PTR_ERR(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010626 goto cleanup_pending;
Chris Wilson058d88c2016-08-15 10:49:06 +010010627 }
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010628
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010629 work->old_vma = to_intel_plane_state(primary->state)->vma;
10630 to_intel_plane_state(primary->state)->vma = vma;
10631
10632 work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010633 work->rotation = crtc->primary->state->rotation;
10634
Paulo Zanoni1f0613162016-08-17 16:41:44 -030010635 /*
10636 * There's the potential that the next frame will not be compatible with
10637 * FBC, so we want to call pre_update() before the actual page flip.
10638 * The problem is that pre_update() caches some information about the fb
10639 * object, so we want to do this only after the object is pinned. Let's
10640 * be on the safe side and do this immediately before scheduling the
10641 * flip.
10642 */
10643 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
10644 to_intel_plane_state(primary->state));
10645
Daniel Vetter5a21b662016-05-24 17:13:53 +020010646 if (mmio_flip) {
10647 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
Imre Deak6277c8d2016-09-20 14:58:19 +030010648 queue_work(system_unbound_wq, &work->mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010649 } else {
Chris Wilsone8a9c582016-12-18 15:37:20 +000010650 request = i915_gem_request_alloc(engine,
10651 dev_priv->kernel_context);
Chris Wilson8e637172016-08-02 22:50:26 +010010652 if (IS_ERR(request)) {
10653 ret = PTR_ERR(request);
10654 goto cleanup_unpin;
10655 }
10656
Chris Wilsona2bc4692016-09-09 14:11:56 +010010657 ret = i915_gem_request_await_object(request, obj, false);
Chris Wilson8e637172016-08-02 22:50:26 +010010658 if (ret)
10659 goto cleanup_request;
10660
Daniel Vetter5a21b662016-05-24 17:13:53 +020010661 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
10662 page_flip_flags);
10663 if (ret)
Chris Wilson8e637172016-08-02 22:50:26 +010010664 goto cleanup_request;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010665
10666 intel_mark_page_flip_active(intel_crtc, work);
10667
Chris Wilson8e637172016-08-02 22:50:26 +010010668 work->flip_queued_req = i915_gem_request_get(request);
Chris Wilsone642c852017-03-17 11:47:09 +000010669 i915_add_request(request);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020010670 }
10671
Chris Wilson92117f02016-11-28 14:36:48 +000010672 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010673 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
10674 to_intel_plane(primary)->frontbuffer_bit);
10675 mutex_unlock(&dev->struct_mutex);
10676
Chris Wilson5748b6a2016-08-04 16:32:38 +010010677 intel_frontbuffer_flip_prepare(to_i915(dev),
Daniel Vetter5a21b662016-05-24 17:13:53 +020010678 to_intel_plane(primary)->frontbuffer_bit);
10679
10680 trace_i915_flip_request(intel_crtc->plane, obj);
10681
10682 return 0;
10683
Chris Wilson8e637172016-08-02 22:50:26 +010010684cleanup_request:
Chris Wilsone642c852017-03-17 11:47:09 +000010685 i915_add_request(request);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010686cleanup_unpin:
Chris Wilsonbe1e3412017-01-16 15:21:27 +000010687 to_intel_plane_state(primary->state)->vma = work->old_vma;
10688 intel_unpin_fb_vma(vma);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010689cleanup_pending:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010690 atomic_dec(&intel_crtc->unpin_work_count);
Matthew Auldddbb2712016-11-28 10:36:48 +000010691unlock:
Daniel Vetter5a21b662016-05-24 17:13:53 +020010692 mutex_unlock(&dev->struct_mutex);
10693cleanup:
10694 crtc->primary->fb = old_fb;
10695 update_state_fb(crtc->primary);
10696
Chris Wilsonf0cd5182016-10-28 13:58:43 +010010697 i915_gem_object_put(obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010698 drm_framebuffer_unreference(work->old_fb);
10699
10700 spin_lock_irq(&dev->event_lock);
10701 intel_crtc->flip_work = NULL;
10702 spin_unlock_irq(&dev->event_lock);
10703
10704 drm_crtc_vblank_put(crtc);
10705free_work:
10706 kfree(work);
10707
10708 if (ret == -EIO) {
10709 struct drm_atomic_state *state;
10710 struct drm_plane_state *plane_state;
10711
10712out_hang:
10713 state = drm_atomic_state_alloc(dev);
10714 if (!state)
10715 return -ENOMEM;
Daniel Vetterb260ac32017-04-03 10:32:52 +020010716 state->acquire_ctx = dev->mode_config.acquire_ctx;
Daniel Vetter5a21b662016-05-24 17:13:53 +020010717
10718retry:
10719 plane_state = drm_atomic_get_plane_state(state, primary);
10720 ret = PTR_ERR_OR_ZERO(plane_state);
10721 if (!ret) {
10722 drm_atomic_set_fb_for_plane(plane_state, fb);
10723
10724 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
10725 if (!ret)
10726 ret = drm_atomic_commit(state);
10727 }
10728
10729 if (ret == -EDEADLK) {
10730 drm_modeset_backoff(state->acquire_ctx);
10731 drm_atomic_state_clear(state);
10732 goto retry;
10733 }
10734
Chris Wilson08536952016-10-14 13:18:18 +010010735 drm_atomic_state_put(state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020010736
10737 if (ret == 0 && event) {
10738 spin_lock_irq(&dev->event_lock);
10739 drm_crtc_send_vblank_event(crtc, event);
10740 spin_unlock_irq(&dev->event_lock);
10741 }
10742 }
10743 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010744}
10745
Daniel Vetter5a21b662016-05-24 17:13:53 +020010746
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010747/**
10748 * intel_wm_need_update - Check whether watermarks need updating
10749 * @plane: drm plane
10750 * @state: new plane state
10751 *
10752 * Check current plane state versus the new one to determine whether
10753 * watermarks need to be recalculated.
10754 *
10755 * Returns true or false.
10756 */
10757static bool intel_wm_need_update(struct drm_plane *plane,
10758 struct drm_plane_state *state)
10759{
Matt Roperd21fbe82015-09-24 15:53:12 -070010760 struct intel_plane_state *new = to_intel_plane_state(state);
10761 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10762
10763 /* Update watermarks on tiling or size changes. */
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010764 if (new->base.visible != cur->base.visible)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010765 return true;
10766
10767 if (!cur->base.fb || !new->base.fb)
10768 return false;
10769
Ville Syrjäläbae781b2016-11-16 13:33:16 +020010770 if (cur->base.fb->modifier != new->base.fb->modifier ||
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010771 cur->base.rotation != new->base.rotation ||
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010772 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10773 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10774 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10775 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010776 return true;
10777
10778 return false;
10779}
10780
Matt Roperd21fbe82015-09-24 15:53:12 -070010781static bool needs_scaling(struct intel_plane_state *state)
10782{
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010783 int src_w = drm_rect_width(&state->base.src) >> 16;
10784 int src_h = drm_rect_height(&state->base.src) >> 16;
10785 int dst_w = drm_rect_width(&state->base.dst);
10786 int dst_h = drm_rect_height(&state->base.dst);
Matt Roperd21fbe82015-09-24 15:53:12 -070010787
10788 return (src_w != dst_w || src_h != dst_h);
10789}
10790
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010791int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
10792 struct drm_plane_state *plane_state)
10793{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010794 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010795 struct drm_crtc *crtc = crtc_state->crtc;
10796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010797 struct intel_plane *plane = to_intel_plane(plane_state->plane);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010798 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080010799 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010800 struct intel_plane_state *old_plane_state =
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010801 to_intel_plane_state(plane->base.state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010802 bool mode_changed = needs_modeset(crtc_state);
10803 bool was_crtc_enabled = crtc->state->active;
10804 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010805 bool turn_off, turn_on, visible, was_visible;
10806 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030010807 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010808
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010809 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010810 ret = skl_update_scaler_plane(
10811 to_intel_crtc_state(crtc_state),
10812 to_intel_plane_state(plane_state));
10813 if (ret)
10814 return ret;
10815 }
10816
Ville Syrjälä936e71e2016-07-26 19:06:59 +030010817 was_visible = old_plane_state->base.visible;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010818 visible = plane_state->visible;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010819
10820 if (!was_crtc_enabled && WARN_ON(was_visible))
10821 was_visible = false;
10822
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010823 /*
10824 * Visibility is calculated as if the crtc was on, but
10825 * after scaler setup everything depends on it being off
10826 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030010827 *
10828 * FIXME this is wrong for watermarks. Watermarks should also
10829 * be computed as if the pipe would be active. Perhaps move
10830 * per-plane wm computation to the .check_plane() hook, and
10831 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010010832 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010833 if (!is_crtc_enabled) {
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010010834 plane_state->visible = visible = false;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010835 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10836 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010837
10838 if (!was_visible && !visible)
10839 return 0;
10840
Maarten Lankhorste8861672016-02-24 11:24:26 +010010841 if (fb != old_plane_state->base.fb)
10842 pipe_config->fb_changed = true;
10843
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010844 turn_off = was_visible && (!visible || mode_changed);
10845 turn_on = visible && (!was_visible || mode_changed);
10846
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010847 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010848 intel_crtc->base.base.id, intel_crtc->base.name,
10849 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010850 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010851
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010852 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010853 plane->base.base.id, plane->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030010854 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010855 turn_off, turn_on, mode_changed);
10856
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010857 if (turn_on) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010858 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010859 pipe_config->update_wm_pre = true;
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010860
10861 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010862 if (plane->id != PLANE_CURSOR)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010863 pipe_config->disable_cxsr = true;
10864 } else if (turn_off) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010865 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010866 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010010867
Ville Syrjälä852eb002015-06-24 22:00:07 +030010868 /* must disable cxsr around plane enable/disable */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010869 if (plane->id != PLANE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010010870 pipe_config->disable_cxsr = true;
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010871 } else if (intel_wm_need_update(&plane->base, plane_state)) {
Ville Syrjälä04548cb2017-04-21 21:14:29 +030010872 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjäläb4ede6d2017-03-02 19:15:01 +020010873 /* FIXME bollocks */
10874 pipe_config->update_wm_pre = true;
10875 pipe_config->update_wm_post = true;
10876 }
Ville Syrjälä852eb002015-06-24 22:00:07 +030010877 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010878
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070010879 if (visible || was_visible)
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010880 pipe_config->fb_bits |= plane->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010881
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010882 /*
10883 * WaCxSRDisabledForSpriteScaling:ivb
10884 *
10885 * cstate->update_wm was already set above, so this flag will
10886 * take effect when we commit and program watermarks.
10887 */
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020010888 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010010889 needs_scaling(to_intel_plane_state(plane_state)) &&
10890 !needs_scaling(old_plane_state))
10891 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010892
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020010893 return 0;
10894}
10895
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010896static bool encoders_cloneable(const struct intel_encoder *a,
10897 const struct intel_encoder *b)
10898{
10899 /* masks could be asymmetric, so check both ways */
10900 return a == b || (a->cloneable & (1 << b->type) &&
10901 b->cloneable & (1 << a->type));
10902}
10903
10904static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10905 struct intel_crtc *crtc,
10906 struct intel_encoder *encoder)
10907{
10908 struct intel_encoder *source_encoder;
10909 struct drm_connector *connector;
10910 struct drm_connector_state *connector_state;
10911 int i;
10912
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010010913 for_each_new_connector_in_state(state, connector, connector_state, i) {
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010914 if (connector_state->crtc != &crtc->base)
10915 continue;
10916
10917 source_encoder =
10918 to_intel_encoder(connector_state->best_encoder);
10919 if (!encoders_cloneable(encoder, source_encoder))
10920 return false;
10921 }
10922
10923 return true;
10924}
10925
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010926static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10927 struct drm_crtc_state *crtc_state)
10928{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010929 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010010930 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010931 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020010932 struct intel_crtc_state *pipe_config =
10933 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010934 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020010935 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020010936 bool mode_changed = needs_modeset(crtc_state);
10937
Ville Syrjälä852eb002015-06-24 22:00:07 +030010938 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020010939 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020010940
Maarten Lankhorstad421372015-06-15 12:33:42 +020010941 if (mode_changed && crtc_state->enable &&
10942 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010943 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020010944 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10945 pipe_config);
10946 if (ret)
10947 return ret;
10948 }
10949
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010950 if (crtc_state->color_mgmt_changed) {
10951 ret = intel_color_check(crtc, crtc_state);
10952 if (ret)
10953 return ret;
Lionel Landwerline7852a42016-05-25 14:30:41 +010010954
10955 /*
10956 * Changing color management on Intel hardware is
10957 * handled as part of planes update.
10958 */
10959 crtc_state->planes_changed = true;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000010960 }
10961
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010962 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010963 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010010964 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080010965 if (ret) {
10966 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070010967 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080010968 }
10969 }
10970
10971 if (dev_priv->display.compute_intermediate_wm &&
10972 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10973 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10974 return 0;
10975
10976 /*
10977 * Calculate 'intermediate' watermarks that satisfy both the
10978 * old state and the new state. We can program these
10979 * immediately.
10980 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010981 ret = dev_priv->display.compute_intermediate_wm(dev,
Matt Ropered4a6a72016-02-23 17:20:13 -080010982 intel_crtc,
10983 pipe_config);
10984 if (ret) {
10985 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10986 return ret;
10987 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070010988 } else if (dev_priv->display.compute_intermediate_wm) {
10989 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10990 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070010991 }
10992
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000010993 if (INTEL_GEN(dev_priv) >= 9) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010994 if (mode_changed)
10995 ret = skl_update_scaler_crtc(pipe_config);
10996
10997 if (!ret)
Ander Conselvan de Oliveira6ebc6922017-02-23 09:15:59 +020010998 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020010999 pipe_config);
11000 }
11001
11002 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011003}
11004
Jani Nikula65b38e02015-04-13 11:26:56 +030011005static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Daniel Vetter5a21b662016-05-24 17:13:53 +020011006 .atomic_begin = intel_begin_crtc_commit,
11007 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011008 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011009};
11010
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011011static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11012{
11013 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011014 struct drm_connector_list_iter conn_iter;
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011015
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011016 drm_connector_list_iter_begin(dev, &conn_iter);
11017 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020011018 if (connector->base.state->crtc)
11019 drm_connector_unreference(&connector->base);
11020
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011021 if (connector->base.encoder) {
11022 connector->base.state->best_encoder =
11023 connector->base.encoder;
11024 connector->base.state->crtc =
11025 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020011026
11027 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011028 } else {
11029 connector->base.state->best_encoder = NULL;
11030 connector->base.state->crtc = NULL;
11031 }
11032 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010011033 drm_connector_list_iter_end(&conn_iter);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011034}
11035
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011036static void
Robin Schroereba905b2014-05-18 02:24:50 +020011037connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011038 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011039{
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011040 const struct drm_display_info *info = &connector->base.display_info;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011041 int bpp = pipe_config->pipe_bpp;
11042
11043 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011044 connector->base.base.id,
11045 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011046
11047 /* Don't use an invalid EDID bpc value */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011048 if (info->bpc != 0 && info->bpc * 3 < bpp) {
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011049 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011050 bpp, info->bpc * 3);
11051 pipe_config->pipe_bpp = info->bpc * 3;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011052 }
11053
Mario Kleiner196f9542016-07-06 12:05:45 +020011054 /* Clamp bpp to 8 on screens without EDID 1.4 */
Ville Syrjälä6a2a5c52016-09-28 16:51:42 +030011055 if (info->bpc == 0 && bpp > 24) {
Mario Kleiner196f9542016-07-06 12:05:45 +020011056 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11057 bpp);
11058 pipe_config->pipe_bpp = 24;
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011059 }
11060}
11061
11062static int
11063compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011064 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011065{
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011066 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011067 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011068 struct drm_connector *connector;
11069 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011070 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011071
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011072 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
11073 IS_CHERRYVIEW(dev_priv)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011074 bpp = 10*3;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011075 else if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011076 bpp = 12*3;
11077 else
11078 bpp = 8*3;
11079
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011080
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011081 pipe_config->pipe_bpp = bpp;
11082
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011083 state = pipe_config->base.state;
11084
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011085 /* Clamp display bpp to EDID value */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011086 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011087 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011088 continue;
11089
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011090 connected_sink_compute_bpp(to_intel_connector(connector),
11091 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011092 }
11093
11094 return bpp;
11095}
11096
Daniel Vetter644db712013-09-19 14:53:58 +020011097static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11098{
11099 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11100 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011101 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011102 mode->crtc_hdisplay, mode->crtc_hsync_start,
11103 mode->crtc_hsync_end, mode->crtc_htotal,
11104 mode->crtc_vdisplay, mode->crtc_vsync_start,
11105 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11106}
11107
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011108static inline void
11109intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011110 unsigned int lane_count, struct intel_link_m_n *m_n)
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011111{
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011112 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11113 id, lane_count,
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011114 m_n->gmch_m, m_n->gmch_n,
11115 m_n->link_m, m_n->link_n, m_n->tu);
11116}
11117
Daniel Vetterc0b03412013-05-28 12:05:54 +020011118static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011119 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011120 const char *context)
11121{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011122 struct drm_device *dev = crtc->base.dev;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011123 struct drm_i915_private *dev_priv = to_i915(dev);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011124 struct drm_plane *plane;
11125 struct intel_plane *intel_plane;
11126 struct intel_plane_state *state;
11127 struct drm_framebuffer *fb;
11128
Tvrtko Ursulin66766e42016-11-17 12:30:10 +000011129 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
11130 crtc->base.base.id, crtc->base.name, context);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011131
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011132 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
11133 transcoder_name(pipe_config->cpu_transcoder),
Daniel Vetterc0b03412013-05-28 12:05:54 +020011134 pipe_config->pipe_bpp, pipe_config->dither);
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011135
11136 if (pipe_config->has_pch_encoder)
11137 intel_dump_m_n_config(pipe_config, "fdi",
11138 pipe_config->fdi_lanes,
11139 &pipe_config->fdi_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011140
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011141 if (intel_crtc_has_dp_encoder(pipe_config)) {
Tvrtko Ursulina4309652016-11-17 12:30:09 +000011142 intel_dump_m_n_config(pipe_config, "dp m_n",
11143 pipe_config->lane_count, &pipe_config->dp_m_n);
Tvrtko Ursulind806e682016-11-17 15:44:09 +000011144 if (pipe_config->has_drrs)
11145 intel_dump_m_n_config(pipe_config, "dp m2_n2",
11146 pipe_config->lane_count,
11147 &pipe_config->dp_m2_n2);
Tvrtko Ursulinf6982332016-11-17 12:30:08 +000011148 }
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011149
Daniel Vetter55072d12014-11-20 16:10:28 +010011150 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011151 pipe_config->has_audio, pipe_config->has_infoframe);
Daniel Vetter55072d12014-11-20 16:10:28 +010011152
Daniel Vetterc0b03412013-05-28 12:05:54 +020011153 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011154 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011155 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011156 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11157 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011158 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011159 pipe_config->port_clock,
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011160 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11161 pipe_config->pixel_rate);
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011162
11163 if (INTEL_GEN(dev_priv) >= 9)
11164 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11165 crtc->num_scalers,
11166 pipe_config->scaler_state.scaler_users,
11167 pipe_config->scaler_state.scaler_id);
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011168
11169 if (HAS_GMCH_DISPLAY(dev_priv))
11170 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11171 pipe_config->gmch_pfit.control,
11172 pipe_config->gmch_pfit.pgm_ratios,
11173 pipe_config->gmch_pfit.lvds_border_bits);
11174 else
11175 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11176 pipe_config->pch_pfit.pos,
11177 pipe_config->pch_pfit.size,
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000011178 enableddisabled(pipe_config->pch_pfit.enabled));
Tvrtko Ursulina74f8372016-11-17 12:30:13 +000011179
Tvrtko Ursulin2c894292016-11-17 12:30:11 +000011180 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11181 pipe_config->ips_enabled, pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011182
Ander Conselvan de Oliveiraf50b79f2016-12-29 17:22:12 +020011183 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011184
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011185 DRM_DEBUG_KMS("planes on this crtc\n");
11186 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011187 struct drm_format_name_buf format_name;
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011188 intel_plane = to_intel_plane(plane);
11189 if (intel_plane->pipe != crtc->pipe)
11190 continue;
11191
11192 state = to_intel_plane_state(plane->state);
11193 fb = state->base.fb;
11194 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030011195 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11196 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011197 continue;
11198 }
11199
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011200 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11201 plane->base.id, plane->name,
Eric Engestromb3c11ac2016-11-12 01:12:56 +000011202 fb->base.id, fb->width, fb->height,
Ville Syrjälä438b74a2016-12-14 23:32:55 +020011203 drm_get_format_name(fb->format->format, &format_name));
Tvrtko Ursulindd2f6162016-11-17 12:30:12 +000011204 if (INTEL_GEN(dev_priv) >= 9)
11205 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11206 state->scaler_id,
11207 state->base.src.x1 >> 16,
11208 state->base.src.y1 >> 16,
11209 drm_rect_width(&state->base.src) >> 16,
11210 drm_rect_height(&state->base.src) >> 16,
11211 state->base.dst.x1, state->base.dst.y1,
11212 drm_rect_width(&state->base.dst),
11213 drm_rect_height(&state->base.dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011214 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011215}
11216
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011217static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011218{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011219 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011220 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011221 unsigned int used_ports = 0;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011222 unsigned int used_mst_ports = 0;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011223
11224 /*
11225 * Walk the connector list instead of the encoder
11226 * list to detect the problem on ddi platforms
11227 * where there's just one encoder per digital port.
11228 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020011229 drm_for_each_connector(connector, dev) {
11230 struct drm_connector_state *connector_state;
11231 struct intel_encoder *encoder;
11232
11233 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11234 if (!connector_state)
11235 connector_state = connector->state;
11236
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030011237 if (!connector_state->best_encoder)
11238 continue;
11239
11240 encoder = to_intel_encoder(connector_state->best_encoder);
11241
11242 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011243
11244 switch (encoder->type) {
11245 unsigned int port_mask;
11246 case INTEL_OUTPUT_UNKNOWN:
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010011247 if (WARN_ON(!HAS_DDI(to_i915(dev))))
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011248 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +030011249 case INTEL_OUTPUT_DP:
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011250 case INTEL_OUTPUT_HDMI:
11251 case INTEL_OUTPUT_EDP:
11252 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11253
11254 /* the same port mustn't appear more than once */
11255 if (used_ports & port_mask)
11256 return false;
11257
11258 used_ports |= port_mask;
Ville Syrjälä477321e2016-07-28 17:50:40 +030011259 break;
11260 case INTEL_OUTPUT_DP_MST:
11261 used_mst_ports |=
11262 1 << enc_to_mst(&encoder->base)->primary->port;
11263 break;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011264 default:
11265 break;
11266 }
11267 }
11268
Ville Syrjälä477321e2016-07-28 17:50:40 +030011269 /* can't mix MST and SST/HDMI on the same port */
11270 if (used_ports & used_mst_ports)
11271 return false;
11272
Ville Syrjälä00f0b372014-12-02 14:10:46 +020011273 return true;
11274}
11275
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011276static void
11277clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11278{
Ville Syrjäläff32c542017-03-02 19:14:57 +020011279 struct drm_i915_private *dev_priv =
11280 to_i915(crtc_state->base.crtc->dev);
Chandra Konduru663a3642015-04-07 15:28:41 -070011281 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011282 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011283 struct intel_shared_dpll *shared_dpll;
Ville Syrjäläff32c542017-03-02 19:14:57 +020011284 struct intel_crtc_wm_state wm_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011285 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011286
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030011287 /* FIXME: before the switch to atomic started, a new pipe_config was
11288 * kzalloc'd. Code that depends on any field being zero should be
11289 * fixed, so that the crtc_state can be safely duplicated. For now,
11290 * only fields that are know to not cause problems are preserved. */
11291
Chandra Konduru663a3642015-04-07 15:28:41 -070011292 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011293 shared_dpll = crtc_state->shared_dpll;
11294 dpll_hw_state = crtc_state->dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011295 force_thru = crtc_state->pch_pfit.force_thru;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011296 if (IS_G4X(dev_priv) ||
11297 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011298 wm_state = crtc_state->wm;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011299
Chris Wilsond2fa80a2017-03-03 15:46:44 +000011300 /* Keep base drm_crtc_state intact, only clear our extended struct */
11301 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
11302 memset(&crtc_state->base + 1, 0,
11303 sizeof(*crtc_state) - sizeof(crtc_state->base));
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011304
Chandra Konduru663a3642015-04-07 15:28:41 -070011305 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030011306 crtc_state->shared_dpll = shared_dpll;
11307 crtc_state->dpll_hw_state = dpll_hw_state;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020011308 crtc_state->pch_pfit.force_thru = force_thru;
Ville Syrjälä04548cb2017-04-21 21:14:29 +030011309 if (IS_G4X(dev_priv) ||
11310 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläff32c542017-03-02 19:14:57 +020011311 crtc_state->wm = wm_state;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011312}
11313
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011314static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011315intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011316 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020011317{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020011318 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020011319 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011320 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011321 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011322 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011323 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010011324 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020011325
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020011326 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020011327
Daniel Vettere143a212013-07-04 12:01:15 +020011328 pipe_config->cpu_transcoder =
11329 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011330
Imre Deak2960bc92013-07-30 13:36:32 +030011331 /*
11332 * Sanitize sync polarity flags based on requested ones. If neither
11333 * positive or negative polarity is requested, treat this as meaning
11334 * negative polarity.
11335 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011336 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011337 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011338 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011339
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011340 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030011341 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011342 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030011343
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011344 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11345 pipe_config);
11346 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011347 goto fail;
11348
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011349 /*
11350 * Determine the real pipe dimensions. Note that stereo modes can
11351 * increase the actual pipe size due to the frame doubling and
11352 * insertion of additional space for blanks between the frame. This
11353 * is stored in the crtc timings. We use the requested mode to do this
11354 * computation to clearly distinguish it from the adjusted mode, which
11355 * can be changed by the connectors in the below retry loop.
11356 */
Daniel Vetter196cd5d2017-01-25 07:26:56 +010011357 drm_mode_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080011358 &pipe_config->pipe_src_w,
11359 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030011360
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011361 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011362 if (connector_state->crtc != crtc)
11363 continue;
11364
11365 encoder = to_intel_encoder(connector_state->best_encoder);
11366
Ville Syrjäläe25148d2016-06-22 21:57:09 +030011367 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11368 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11369 goto fail;
11370 }
11371
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011372 /*
11373 * Determine output_types before calling the .compute_config()
11374 * hooks so that the hooks can use this information safely.
11375 */
11376 pipe_config->output_types |= 1 << encoder->type;
11377 }
11378
Daniel Vettere29c22c2013-02-21 00:00:16 +010011379encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020011380 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020011381 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020011382 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011383
Daniel Vetter135c81b2013-07-21 21:37:09 +020011384 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011385 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11386 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020011387
Daniel Vetter7758a112012-07-08 19:40:39 +020011388 /* Pass our mode to the connectors and the CRTC to give them a chance to
11389 * adjust it according to limitations or connector properties, and also
11390 * a chance to reject the mode entirely.
11391 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011392 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020011393 if (connector_state->crtc != crtc)
11394 continue;
11395
11396 encoder = to_intel_encoder(connector_state->best_encoder);
11397
Maarten Lankhorst0a478c22016-08-09 17:04:05 +020011398 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
Daniel Vetterefea6e82013-07-21 21:36:59 +020011399 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020011400 goto fail;
11401 }
11402 }
11403
Daniel Vetterff9a6752013-06-01 17:16:21 +020011404 /* Set default port clock if not overwritten by the encoder. Needs to be
11405 * done afterwards in case the encoder adjusts the mode. */
11406 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011407 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010011408 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020011409
Daniel Vettera43f6e02013-06-07 23:10:32 +020011410 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010011411 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020011412 DRM_DEBUG_KMS("CRTC fixup failed\n");
11413 goto fail;
11414 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010011415
11416 if (ret == RETRY) {
11417 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11418 ret = -EINVAL;
11419 goto fail;
11420 }
11421
11422 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11423 retry = false;
11424 goto encoder_retry;
11425 }
11426
Daniel Vettere8fa4272015-08-12 11:43:34 +020011427 /* Dithering seems to not pass-through bits correctly when it should, so
Manasi Navare611032b2017-01-24 08:21:49 -080011428 * only enable it on 6bpc panels and when its not a compliance
11429 * test requesting 6bpc video pattern.
11430 */
11431 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11432 !pipe_config->dither_force_disable;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020011433 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011434 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011435
Daniel Vetter7758a112012-07-08 19:40:39 +020011436fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030011437 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020011438}
11439
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011440static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020011441intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011442{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030011443 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011444 struct drm_crtc_state *new_crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020011445 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020011446
Ville Syrjälä76688512014-01-10 11:28:06 +020011447 /* Double check state. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011448 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
11449 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011450
11451 /* Update hwmode for vblank functions */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011452 if (new_crtc_state->active)
11453 crtc->hwmode = new_crtc_state->adjusted_mode;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020011454 else
11455 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020011456
11457 /*
11458 * Update legacy state to satisfy fbc code. This can
11459 * be removed when fbc uses the atomic state.
11460 */
11461 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11462 struct drm_plane_state *plane_state = crtc->primary->state;
11463
11464 crtc->primary->fb = plane_state->fb;
11465 crtc->x = plane_state->src_x >> 16;
11466 crtc->y = plane_state->src_y >> 16;
11467 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011468 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020011469}
11470
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011471static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011472{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030011473 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030011474
11475 if (clock1 == clock2)
11476 return true;
11477
11478 if (!clock1 || !clock2)
11479 return false;
11480
11481 diff = abs(clock1 - clock2);
11482
11483 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11484 return true;
11485
11486 return false;
11487}
11488
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011489static bool
11490intel_compare_m_n(unsigned int m, unsigned int n,
11491 unsigned int m2, unsigned int n2,
11492 bool exact)
11493{
11494 if (m == m2 && n == n2)
11495 return true;
11496
11497 if (exact || !m || !n || !m2 || !n2)
11498 return false;
11499
11500 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11501
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011502 if (n > n2) {
11503 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011504 m2 <<= 1;
11505 n2 <<= 1;
11506 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011507 } else if (n < n2) {
11508 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011509 m <<= 1;
11510 n <<= 1;
11511 }
11512 }
11513
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010011514 if (n != n2)
11515 return false;
11516
11517 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011518}
11519
11520static bool
11521intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11522 struct intel_link_m_n *m2_n2,
11523 bool adjust)
11524{
11525 if (m_n->tu == m2_n2->tu &&
11526 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11527 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11528 intel_compare_m_n(m_n->link_m, m_n->link_n,
11529 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11530 if (adjust)
11531 *m2_n2 = *m_n;
11532
11533 return true;
11534 }
11535
11536 return false;
11537}
11538
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011539static void __printf(3, 4)
11540pipe_config_err(bool adjust, const char *name, const char *format, ...)
11541{
11542 char *level;
11543 unsigned int category;
11544 struct va_format vaf;
11545 va_list args;
11546
11547 if (adjust) {
11548 level = KERN_DEBUG;
11549 category = DRM_UT_KMS;
11550 } else {
11551 level = KERN_ERR;
11552 category = DRM_UT_NONE;
11553 }
11554
11555 va_start(args, format);
11556 vaf.fmt = format;
11557 vaf.va = &args;
11558
11559 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11560
11561 va_end(args);
11562}
11563
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011564static bool
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011565intel_pipe_config_compare(struct drm_i915_private *dev_priv,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011566 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011567 struct intel_crtc_state *pipe_config,
11568 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011569{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011570 bool ret = true;
11571
Daniel Vetter66e985c2013-06-05 13:34:20 +020011572#define PIPE_CONF_CHECK_X(name) \
11573 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011574 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011575 "(expected 0x%08x, found 0x%08x)\n", \
11576 current_config->name, \
11577 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011578 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020011579 }
11580
Daniel Vetter08a24032013-04-19 11:25:34 +020011581#define PIPE_CONF_CHECK_I(name) \
11582 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011583 pipe_config_err(adjust, __stringify(name), \
Daniel Vetter08a24032013-04-19 11:25:34 +020011584 "(expected %i, found %i)\n", \
11585 current_config->name, \
11586 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011587 ret = false; \
11588 }
11589
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011590#define PIPE_CONF_CHECK_P(name) \
11591 if (current_config->name != pipe_config->name) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011592 pipe_config_err(adjust, __stringify(name), \
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011593 "(expected %p, found %p)\n", \
11594 current_config->name, \
11595 pipe_config->name); \
11596 ret = false; \
11597 }
11598
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011599#define PIPE_CONF_CHECK_M_N(name) \
11600 if (!intel_compare_link_m_n(&current_config->name, \
11601 &pipe_config->name,\
11602 adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011603 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011604 "(expected tu %i gmch %i/%i link %i/%i, " \
11605 "found tu %i, gmch %i/%i link %i/%i)\n", \
11606 current_config->name.tu, \
11607 current_config->name.gmch_m, \
11608 current_config->name.gmch_n, \
11609 current_config->name.link_m, \
11610 current_config->name.link_n, \
11611 pipe_config->name.tu, \
11612 pipe_config->name.gmch_m, \
11613 pipe_config->name.gmch_n, \
11614 pipe_config->name.link_m, \
11615 pipe_config->name.link_n); \
11616 ret = false; \
11617 }
11618
Daniel Vetter55c561a2016-03-30 11:34:36 +020011619/* This is required for BDW+ where there is only one set of registers for
11620 * switching between high and low RR.
11621 * This macro can be used whenever a comparison has to be made between one
11622 * hw state and multiple sw state variables.
11623 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011624#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11625 if (!intel_compare_link_m_n(&current_config->name, \
11626 &pipe_config->name, adjust) && \
11627 !intel_compare_link_m_n(&current_config->alt_name, \
11628 &pipe_config->name, adjust)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011629 pipe_config_err(adjust, __stringify(name), \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011630 "(expected tu %i gmch %i/%i link %i/%i, " \
11631 "or tu %i gmch %i/%i link %i/%i, " \
11632 "found tu %i, gmch %i/%i link %i/%i)\n", \
11633 current_config->name.tu, \
11634 current_config->name.gmch_m, \
11635 current_config->name.gmch_n, \
11636 current_config->name.link_m, \
11637 current_config->name.link_n, \
11638 current_config->alt_name.tu, \
11639 current_config->alt_name.gmch_m, \
11640 current_config->alt_name.gmch_n, \
11641 current_config->alt_name.link_m, \
11642 current_config->alt_name.link_n, \
11643 pipe_config->name.tu, \
11644 pipe_config->name.gmch_m, \
11645 pipe_config->name.gmch_n, \
11646 pipe_config->name.link_m, \
11647 pipe_config->name.link_n); \
11648 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010011649 }
11650
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011651#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11652 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011653 pipe_config_err(adjust, __stringify(name), \
11654 "(%x) (expected %i, found %i)\n", \
11655 (mask), \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011656 current_config->name & (mask), \
11657 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011658 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011659 }
11660
Ville Syrjälä5e550652013-09-06 23:29:07 +030011661#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11662 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Tvrtko Ursulin4e8048f2016-12-06 10:50:20 +000011663 pipe_config_err(adjust, __stringify(name), \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011664 "(expected %i, found %i)\n", \
11665 current_config->name, \
11666 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011667 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030011668 }
11669
Daniel Vetterbb760062013-06-06 14:55:52 +020011670#define PIPE_CONF_QUIRK(quirk) \
11671 ((current_config->quirks | pipe_config->quirks) & (quirk))
11672
Daniel Vettereccb1402013-05-22 00:50:22 +020011673 PIPE_CONF_CHECK_I(cpu_transcoder);
11674
Daniel Vetter08a24032013-04-19 11:25:34 +020011675 PIPE_CONF_CHECK_I(has_pch_encoder);
11676 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011677 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020011678
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011679 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030011680 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011681
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011682 if (INTEL_GEN(dev_priv) < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011683 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011684
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011685 if (current_config->has_drrs)
11686 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11687 } else
11688 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011689
Ville Syrjälä253c84c2016-06-22 21:57:01 +030011690 PIPE_CONF_CHECK_X(output_types);
Jani Nikulaa65347b2015-11-27 12:21:46 +020011691
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011692 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11693 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11694 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11695 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11696 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11697 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011698
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011699 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11700 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11701 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11702 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11703 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11704 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011705
Daniel Vetterc93f54c2013-06-27 19:47:19 +020011706 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020011707 PIPE_CONF_CHECK_I(has_hdmi_sink);
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011708 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010011709 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020011710 PIPE_CONF_CHECK_I(limited_color_range);
Shashank Sharma15953632017-03-13 16:54:03 +053011711
11712 PIPE_CONF_CHECK_I(hdmi_scrambling);
11713 PIPE_CONF_CHECK_I(hdmi_high_tmds_clock_ratio);
Jesse Barnese43823e2014-11-05 14:26:08 -080011714 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020011715
Daniel Vetter9ed109a2014-04-24 23:54:52 +020011716 PIPE_CONF_CHECK_I(has_audio);
11717
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011718 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011719 DRM_MODE_FLAG_INTERLACE);
11720
Daniel Vetterbb760062013-06-06 14:55:52 +020011721 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011722 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011723 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011724 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011725 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011726 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011727 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011728 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020011729 DRM_MODE_FLAG_NVSYNC);
11730 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011731
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011732 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020011733 /* pfit ratios are autocomputed by the hw on gen4+ */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011734 if (INTEL_GEN(dev_priv) < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020011735 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030011736 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020011737
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020011738 if (!adjust) {
11739 PIPE_CONF_CHECK_I(pipe_src_w);
11740 PIPE_CONF_CHECK_I(pipe_src_h);
11741
11742 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11743 if (current_config->pch_pfit.enabled) {
11744 PIPE_CONF_CHECK_X(pch_pfit.pos);
11745 PIPE_CONF_CHECK_X(pch_pfit.size);
11746 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020011747
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011748 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020011749 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020011750 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070011751
Jesse Barnese59150d2014-01-07 13:30:45 -080011752 /* BDW+ don't expose a synchronous way to read the state */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010011753 if (IS_HASWELL(dev_priv))
Jesse Barnese59150d2014-01-07 13:30:45 -080011754 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011755
Ville Syrjälä282740f2013-09-04 18:30:03 +030011756 PIPE_CONF_CHECK_I(double_wide);
11757
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011758 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011759 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020011760 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011761 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11762 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030011763 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010011764 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000011765 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11766 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11767 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020011768
Ville Syrjälä47eacba2016-04-12 22:14:35 +030011769 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11770 PIPE_CONF_CHECK_X(dsi_pll.div);
11771
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010011772 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
Ville Syrjälä42571ae2013-09-06 23:29:00 +030011773 PIPE_CONF_CHECK_I(pipe_bpp);
11774
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011775 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080011776 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030011777
Daniel Vetter66e985c2013-06-05 13:34:20 +020011778#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020011779#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011780#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020011781#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030011782#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020011783#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020011784
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020011785 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011786}
11787
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011788static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11789 const struct intel_crtc_state *pipe_config)
11790{
11791 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020011792 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020011793 &pipe_config->fdi_m_n);
11794 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11795
11796 /*
11797 * FDI already provided one idea for the dotclock.
11798 * Yell if the encoder disagrees.
11799 */
11800 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11801 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11802 fdi_dotclock, dotclock);
11803 }
11804}
11805
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011806static void verify_wm_state(struct drm_crtc *crtc,
11807 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000011808{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011809 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Damien Lespiau08db6652014-11-04 17:06:52 +000011810 struct skl_ddb_allocation hw_ddb, *sw_ddb;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011811 struct skl_pipe_wm hw_wm, *sw_wm;
11812 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11813 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11815 const enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011816 int plane, level, max_level = ilk_wm_max_level(dev_priv);
Damien Lespiau08db6652014-11-04 17:06:52 +000011817
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000011818 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000011819 return;
11820
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011821 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +020011822 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011823
Damien Lespiau08db6652014-11-04 17:06:52 +000011824 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11825 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11826
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011827 /* planes */
Matt Roper8b364b42016-10-26 15:51:28 -070011828 for_each_universal_plane(dev_priv, pipe, plane) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011829 hw_plane_wm = &hw_wm.planes[plane];
11830 sw_plane_wm = &sw_wm->planes[plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000011831
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011832 /* Watermarks */
11833 for (level = 0; level <= max_level; level++) {
11834 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11835 &sw_plane_wm->wm[level]))
11836 continue;
Damien Lespiau08db6652014-11-04 17:06:52 +000011837
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011838 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11839 pipe_name(pipe), plane + 1, level,
11840 sw_plane_wm->wm[level].plane_en,
11841 sw_plane_wm->wm[level].plane_res_b,
11842 sw_plane_wm->wm[level].plane_res_l,
11843 hw_plane_wm->wm[level].plane_en,
11844 hw_plane_wm->wm[level].plane_res_b,
11845 hw_plane_wm->wm[level].plane_res_l);
11846 }
11847
11848 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11849 &sw_plane_wm->trans_wm)) {
11850 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11851 pipe_name(pipe), plane + 1,
11852 sw_plane_wm->trans_wm.plane_en,
11853 sw_plane_wm->trans_wm.plane_res_b,
11854 sw_plane_wm->trans_wm.plane_res_l,
11855 hw_plane_wm->trans_wm.plane_en,
11856 hw_plane_wm->trans_wm.plane_res_b,
11857 hw_plane_wm->trans_wm.plane_res_l);
11858 }
11859
11860 /* DDB */
11861 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11862 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11863
11864 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011865 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011866 pipe_name(pipe), plane + 1,
11867 sw_ddb_entry->start, sw_ddb_entry->end,
11868 hw_ddb_entry->start, hw_ddb_entry->end);
11869 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011870 }
11871
Lyude27082492016-08-24 07:48:10 +020011872 /*
11873 * cursor
11874 * If the cursor plane isn't active, we may not have updated it's ddb
11875 * allocation. In that case since the ddb allocation will be updated
11876 * once the plane becomes visible, we can skip this check
11877 */
11878 if (intel_crtc->cursor_addr) {
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011879 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11880 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011881
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011882 /* Watermarks */
11883 for (level = 0; level <= max_level; level++) {
11884 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11885 &sw_plane_wm->wm[level]))
11886 continue;
11887
11888 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11889 pipe_name(pipe), level,
11890 sw_plane_wm->wm[level].plane_en,
11891 sw_plane_wm->wm[level].plane_res_b,
11892 sw_plane_wm->wm[level].plane_res_l,
11893 hw_plane_wm->wm[level].plane_en,
11894 hw_plane_wm->wm[level].plane_res_b,
11895 hw_plane_wm->wm[level].plane_res_l);
11896 }
11897
11898 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11899 &sw_plane_wm->trans_wm)) {
11900 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11901 pipe_name(pipe),
11902 sw_plane_wm->trans_wm.plane_en,
11903 sw_plane_wm->trans_wm.plane_res_b,
11904 sw_plane_wm->trans_wm.plane_res_l,
11905 hw_plane_wm->trans_wm.plane_en,
11906 hw_plane_wm->trans_wm.plane_res_b,
11907 hw_plane_wm->trans_wm.plane_res_l);
11908 }
11909
11910 /* DDB */
11911 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11912 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11913
11914 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
cpaul@redhat.comfaccd992016-10-14 17:31:58 -040011915 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
Lyude27082492016-08-24 07:48:10 +020011916 pipe_name(pipe),
cpaul@redhat.com3de8a142016-10-14 17:31:57 -040011917 sw_ddb_entry->start, sw_ddb_entry->end,
11918 hw_ddb_entry->start, hw_ddb_entry->end);
Lyude27082492016-08-24 07:48:10 +020011919 }
Damien Lespiau08db6652014-11-04 17:06:52 +000011920 }
11921}
11922
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011923static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011924verify_connector_state(struct drm_device *dev,
11925 struct drm_atomic_state *state,
11926 struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011927{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011928 struct drm_connector *connector;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011929 struct drm_connector_state *new_conn_state;
Maarten Lankhorst677100c2016-11-08 13:55:41 +010011930 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011931
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011932 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011933 struct drm_encoder *encoder = connector->encoder;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011934
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011935 if (new_conn_state->crtc != crtc)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011936 continue;
11937
Daniel Vetter5a21b662016-05-24 17:13:53 +020011938 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011939
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010011940 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020011941 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011942 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011943}
11944
11945static void
Daniel Vetter86b04262017-03-01 10:52:26 +010011946verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011947{
11948 struct intel_encoder *encoder;
Daniel Vetter86b04262017-03-01 10:52:26 +010011949 struct drm_connector *connector;
11950 struct drm_connector_state *old_conn_state, *new_conn_state;
11951 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011952
Damien Lespiaub2784e12014-08-05 11:29:37 +010011953 for_each_intel_encoder(dev, encoder) {
Daniel Vetter86b04262017-03-01 10:52:26 +010011954 bool enabled = false, found = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011955 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011956
11957 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11958 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030011959 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011960
Daniel Vetter86b04262017-03-01 10:52:26 +010011961 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11962 new_conn_state, i) {
11963 if (old_conn_state->best_encoder == &encoder->base)
11964 found = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011965
Daniel Vetter86b04262017-03-01 10:52:26 +010011966 if (new_conn_state->best_encoder != &encoder->base)
11967 continue;
11968 found = enabled = true;
11969
11970 I915_STATE_WARN(new_conn_state->crtc !=
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020011971 encoder->base.crtc,
11972 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011973 }
Daniel Vetter86b04262017-03-01 10:52:26 +010011974
11975 if (!found)
11976 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +100011977
Rob Clarke2c719b2014-12-15 13:56:32 -050011978 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011979 "encoder's enabled state mismatch "
11980 "(expected %i, found %i)\n",
11981 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011982
11983 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011984 bool active;
11985
11986 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011987 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011988 "encoder detached but still enabled on pipe %c.\n",
11989 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020011990 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011991 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011992}
11993
11994static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020011995verify_crtc_state(struct drm_crtc *crtc,
11996 struct drm_crtc_state *old_crtc_state,
11997 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011998{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010011999 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010012000 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012001 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12003 struct intel_crtc_state *pipe_config, *sw_config;
12004 struct drm_atomic_state *old_state;
12005 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012006
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012007 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020012008 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012009 pipe_config = to_intel_crtc_state(old_crtc_state);
12010 memset(pipe_config, 0, sizeof(*pipe_config));
12011 pipe_config->base.crtc = crtc;
12012 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012013
Ville Syrjälä78108b72016-05-27 20:59:19 +030012014 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012015
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012016 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012017
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012018 /* hw state is inconsistent with the pipe quirk */
12019 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12020 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12021 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012022
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012023 I915_STATE_WARN(new_crtc_state->active != active,
12024 "crtc active state doesn't match with hw state "
12025 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012026
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012027 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12028 "transitional active state does not match atomic hw state "
12029 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012030
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012031 for_each_encoder_on_crtc(dev, crtc, encoder) {
12032 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012033
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012034 active = encoder->get_hw_state(encoder, &pipe);
12035 I915_STATE_WARN(active != new_crtc_state->active,
12036 "[ENCODER:%i] active %i with crtc active %i\n",
12037 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012038
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012039 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12040 "Encoder connected to wrong pipe %c\n",
12041 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012042
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012043 if (active) {
12044 pipe_config->output_types |= 1 << encoder->type;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012045 encoder->get_config(encoder, pipe_config);
Ville Syrjälä253c84c2016-06-22 21:57:01 +030012046 }
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012047 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012048
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020012049 intel_crtc_compute_pixel_rate(pipe_config);
12050
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012051 if (!new_crtc_state->active)
12052 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012053
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012054 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012055
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012056 sw_config = to_intel_crtc_state(crtc->state);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012057 if (!intel_pipe_config_compare(dev_priv, sw_config,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012058 pipe_config, false)) {
12059 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12060 intel_dump_pipe_config(intel_crtc, pipe_config,
12061 "[hw state]");
12062 intel_dump_pipe_config(intel_crtc, sw_config,
12063 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012064 }
12065}
12066
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012067static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012068verify_single_dpll_state(struct drm_i915_private *dev_priv,
12069 struct intel_shared_dpll *pll,
12070 struct drm_crtc *crtc,
12071 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012072{
12073 struct intel_dpll_hw_state dpll_hw_state;
12074 unsigned crtc_mask;
12075 bool active;
12076
12077 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12078
12079 DRM_DEBUG_KMS("%s\n", pll->name);
12080
12081 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12082
12083 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12084 I915_STATE_WARN(!pll->on && pll->active_mask,
12085 "pll in active use but not on in sw tracking\n");
12086 I915_STATE_WARN(pll->on && !pll->active_mask,
12087 "pll is on but not used by any active crtc\n");
12088 I915_STATE_WARN(pll->on != active,
12089 "pll on state mismatch (expected %i, found %i)\n",
12090 pll->on, active);
12091 }
12092
12093 if (!crtc) {
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012094 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012095 "more active pll users than references: %x vs %x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012096 pll->active_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012097
12098 return;
12099 }
12100
12101 crtc_mask = 1 << drm_crtc_index(crtc);
12102
12103 if (new_state->active)
12104 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12105 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12106 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12107 else
12108 I915_STATE_WARN(pll->active_mask & crtc_mask,
12109 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12110 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12111
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012112 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012113 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012114 crtc_mask, pll->state.crtc_mask);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012115
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012116 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012117 &dpll_hw_state,
12118 sizeof(dpll_hw_state)),
12119 "pll hw state mismatch\n");
12120}
12121
12122static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012123verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12124 struct drm_crtc_state *old_crtc_state,
12125 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012126{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012127 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012128 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12129 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12130
12131 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012132 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012133
12134 if (old_state->shared_dpll &&
12135 old_state->shared_dpll != new_state->shared_dpll) {
12136 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12137 struct intel_shared_dpll *pll = old_state->shared_dpll;
12138
12139 I915_STATE_WARN(pll->active_mask & crtc_mask,
12140 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12141 pipe_name(drm_crtc_index(crtc)));
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020012142 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012143 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12144 pipe_name(drm_crtc_index(crtc)));
12145 }
12146}
12147
12148static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012149intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012150 struct drm_atomic_state *state,
12151 struct drm_crtc_state *old_state,
12152 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012153{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012154 if (!needs_modeset(new_state) &&
12155 !to_intel_crtc_state(new_state)->update_pipe)
12156 return;
12157
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012158 verify_wm_state(crtc, new_state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012159 verify_connector_state(crtc->dev, state, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012160 verify_crtc_state(crtc, old_state, new_state);
12161 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012162}
12163
12164static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012165verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012166{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012167 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012168 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012169
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012170 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012171 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012172}
Daniel Vetter53589012013-06-05 13:34:16 +020012173
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012174static void
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012175intel_modeset_verify_disabled(struct drm_device *dev,
12176 struct drm_atomic_state *state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012177{
Daniel Vetter86b04262017-03-01 10:52:26 +010012178 verify_encoder_state(dev, state);
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012179 verify_connector_state(dev, state, NULL);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012180 verify_disabled_dpll_state(dev);
Daniel Vetter25c5b262012-07-08 22:08:04 +020012181}
12182
Ville Syrjälä80715b22014-05-15 20:23:23 +030012183static void update_scanline_offset(struct intel_crtc *crtc)
12184{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012185 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä80715b22014-05-15 20:23:23 +030012186
12187 /*
12188 * The scanline counter increments at the leading edge of hsync.
12189 *
12190 * On most platforms it starts counting from vtotal-1 on the
12191 * first active line. That means the scanline counter value is
12192 * always one less than what we would expect. Ie. just after
12193 * start of vblank, which also occurs at start of hsync (on the
12194 * last active line), the scanline counter will read vblank_start-1.
12195 *
12196 * On gen2 the scanline counter starts counting from 1 instead
12197 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12198 * to keep the value positive), instead of adding one.
12199 *
12200 * On HSW+ the behaviour of the scanline counter depends on the output
12201 * type. For DP ports it behaves like most other platforms, but on HDMI
12202 * there's an extra 1 line difference. So we need to add two instead of
12203 * one to the value.
12204 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012205 if (IS_GEN2(dev_priv)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012206 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012207 int vtotal;
12208
Ville Syrjälä124abe02015-09-08 13:40:45 +030012209 vtotal = adjusted_mode->crtc_vtotal;
12210 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012211 vtotal /= 2;
12212
12213 crtc->scanline_offset = vtotal - 1;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010012214 } else if (HAS_DDI(dev_priv) &&
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +030012215 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012216 crtc->scanline_offset = 2;
12217 } else
12218 crtc->scanline_offset = 1;
12219}
12220
Maarten Lankhorstad421372015-06-15 12:33:42 +020012221static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012222{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012223 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012224 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012225 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012226 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012227 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012228
12229 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012230 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012231
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012232 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012234 struct intel_shared_dpll *old_dpll =
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012235 to_intel_crtc_state(old_crtc_state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012236
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012237 if (!needs_modeset(new_crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012238 continue;
12239
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012240 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012241
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012242 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010012243 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012244
Ander Conselvan de Oliveiraa1c414e2016-12-29 17:22:07 +020012245 intel_release_shared_dpll(old_dpll, intel_crtc, state);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012246 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012247}
12248
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012249/*
12250 * This implements the workaround described in the "notes" section of the mode
12251 * set sequence documentation. When going from no pipes or single pipe to
12252 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12253 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12254 */
12255static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12256{
12257 struct drm_crtc_state *crtc_state;
12258 struct intel_crtc *intel_crtc;
12259 struct drm_crtc *crtc;
12260 struct intel_crtc_state *first_crtc_state = NULL;
12261 struct intel_crtc_state *other_crtc_state = NULL;
12262 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12263 int i;
12264
12265 /* look at all crtc's that are going to be enabled in during modeset */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012266 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012267 intel_crtc = to_intel_crtc(crtc);
12268
12269 if (!crtc_state->active || !needs_modeset(crtc_state))
12270 continue;
12271
12272 if (first_crtc_state) {
12273 other_crtc_state = to_intel_crtc_state(crtc_state);
12274 break;
12275 } else {
12276 first_crtc_state = to_intel_crtc_state(crtc_state);
12277 first_pipe = intel_crtc->pipe;
12278 }
12279 }
12280
12281 /* No workaround needed? */
12282 if (!first_crtc_state)
12283 return 0;
12284
12285 /* w/a possibly needed, check how many crtc's are already enabled. */
12286 for_each_intel_crtc(state->dev, intel_crtc) {
12287 struct intel_crtc_state *pipe_config;
12288
12289 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12290 if (IS_ERR(pipe_config))
12291 return PTR_ERR(pipe_config);
12292
12293 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12294
12295 if (!pipe_config->base.active ||
12296 needs_modeset(&pipe_config->base))
12297 continue;
12298
12299 /* 2 or more enabled crtcs means no need for w/a */
12300 if (enabled_pipe != INVALID_PIPE)
12301 return 0;
12302
12303 enabled_pipe = intel_crtc->pipe;
12304 }
12305
12306 if (enabled_pipe != INVALID_PIPE)
12307 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12308 else if (other_crtc_state)
12309 other_crtc_state->hsw_workaround_pipe = first_pipe;
12310
12311 return 0;
12312}
12313
Ville Syrjälä8d965612016-11-14 18:35:10 +020012314static int intel_lock_all_pipes(struct drm_atomic_state *state)
12315{
12316 struct drm_crtc *crtc;
12317
12318 /* Add all pipes to the state */
12319 for_each_crtc(state->dev, crtc) {
12320 struct drm_crtc_state *crtc_state;
12321
12322 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12323 if (IS_ERR(crtc_state))
12324 return PTR_ERR(crtc_state);
12325 }
12326
12327 return 0;
12328}
12329
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012330static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12331{
12332 struct drm_crtc *crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012333
Ville Syrjälä8d965612016-11-14 18:35:10 +020012334 /*
12335 * Add all pipes to the state, and force
12336 * a modeset on all the active ones.
12337 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012338 for_each_crtc(state->dev, crtc) {
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012339 struct drm_crtc_state *crtc_state;
12340 int ret;
12341
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012342 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12343 if (IS_ERR(crtc_state))
12344 return PTR_ERR(crtc_state);
12345
12346 if (!crtc_state->active || needs_modeset(crtc_state))
12347 continue;
12348
12349 crtc_state->mode_changed = true;
12350
12351 ret = drm_atomic_add_affected_connectors(state, crtc);
12352 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012353 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012354
12355 ret = drm_atomic_add_affected_planes(state, crtc);
12356 if (ret)
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012357 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012358 }
12359
Ville Syrjälä9780aad2016-11-14 18:35:11 +020012360 return 0;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012361}
12362
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012363static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012364{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012365 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012366 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012367 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012368 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012369 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012370
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012371 if (!check_digital_port_conflicts(state)) {
12372 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12373 return -EINVAL;
12374 }
12375
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012376 intel_state->modeset = true;
12377 intel_state->active_crtcs = dev_priv->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012378 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12379 intel_state->cdclk.actual = dev_priv->cdclk.actual;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012380
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012381 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12382 if (new_crtc_state->active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012383 intel_state->active_crtcs |= 1 << i;
12384 else
12385 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070012386
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012387 if (old_crtc_state->active != new_crtc_state->active)
Matt Roper8b4a7d02016-05-12 07:06:00 -070012388 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012389 }
12390
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012391 /*
12392 * See if the config requires any additional preparation, e.g.
12393 * to adjust global state with pipes off. We need to do this
12394 * here so we can get the modeset_pipe updated config for the new
12395 * mode set on this crtc. For other crtcs we need to use the
12396 * adjusted_mode bits in the crtc directly.
12397 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012398 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030012399 ret = dev_priv->display.modeset_calc_cdclk(state);
12400 if (ret < 0)
12401 return ret;
12402
Ville Syrjälä8d965612016-11-14 18:35:10 +020012403 /*
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012404 * Writes to dev_priv->cdclk.logical must protected by
Ville Syrjälä8d965612016-11-14 18:35:10 +020012405 * holding all the crtc locks, even if we don't end up
12406 * touching the hardware
12407 */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012408 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
12409 &intel_state->cdclk.logical)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012410 ret = intel_lock_all_pipes(state);
12411 if (ret < 0)
12412 return ret;
12413 }
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012414
Ville Syrjälä8d965612016-11-14 18:35:10 +020012415 /* All pipes must be switched off while we change the cdclk. */
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012416 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
12417 &intel_state->cdclk.actual)) {
Ville Syrjälä8d965612016-11-14 18:35:10 +020012418 ret = intel_modeset_all_pipes(state);
12419 if (ret < 0)
12420 return ret;
12421 }
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010012422
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012423 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12424 intel_state->cdclk.logical.cdclk,
12425 intel_state->cdclk.actual.cdclk);
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012426 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012427 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012428 }
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012429
Maarten Lankhorstad421372015-06-15 12:33:42 +020012430 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012431
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012432 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012433 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012434
Maarten Lankhorstad421372015-06-15 12:33:42 +020012435 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012436}
12437
Matt Roperaa363132015-09-24 15:53:18 -070012438/*
12439 * Handle calculation of various watermark data at the end of the atomic check
12440 * phase. The code here should be run after the per-crtc and per-plane 'check'
12441 * handlers to ensure that all derived state has been updated.
12442 */
Matt Roper55994c22016-05-12 07:06:08 -070012443static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070012444{
12445 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070012446 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070012447
12448 /* Is there platform-specific watermark information to calculate? */
12449 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070012450 return dev_priv->display.compute_global_watermarks(state);
12451
12452 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070012453}
12454
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012455/**
12456 * intel_atomic_check - validate state object
12457 * @dev: drm device
12458 * @state: state to validate
12459 */
12460static int intel_atomic_check(struct drm_device *dev,
12461 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012462{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012463 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070012464 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012465 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012466 struct drm_crtc_state *old_crtc_state, *crtc_state;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012467 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012468 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012469
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012470 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012471 if (ret)
12472 return ret;
12473
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012474 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012475 struct intel_crtc_state *pipe_config =
12476 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012477
12478 /* Catch I915_MODE_FLAG_INHERITED */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012479 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012480 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012481
Daniel Vetter26495482015-07-15 14:15:52 +020012482 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012483 continue;
12484
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012485 if (!crtc_state->enable) {
12486 any_ms = true;
12487 continue;
12488 }
12489
Daniel Vetter26495482015-07-15 14:15:52 +020012490 /* FIXME: For only active_changed we shouldn't need to do any
12491 * state recomputation at all. */
12492
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012493 ret = drm_atomic_add_affected_connectors(state, crtc);
12494 if (ret)
12495 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012496
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012497 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012498 if (ret) {
12499 intel_dump_pipe_config(to_intel_crtc(crtc),
12500 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012501 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020012502 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012503
Jani Nikula73831232015-11-19 10:26:30 +020012504 if (i915.fastboot &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000012505 intel_pipe_config_compare(dev_priv,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012506 to_intel_crtc_state(old_crtc_state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020012507 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020012508 crtc_state->mode_changed = false;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012509 pipe_config->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020012510 }
12511
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012512 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020012513 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012514
Daniel Vetteraf4a8792016-05-09 09:31:25 +020012515 ret = drm_atomic_add_affected_planes(state, crtc);
12516 if (ret)
12517 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012518
Daniel Vetter26495482015-07-15 14:15:52 +020012519 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12520 needs_modeset(crtc_state) ?
12521 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012522 }
12523
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012524 if (any_ms) {
12525 ret = intel_modeset_checks(state);
12526
12527 if (ret)
12528 return ret;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012529 } else {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020012530 intel_state->cdclk.logical = dev_priv->cdclk.logical;
Ville Syrjäläe0ca7a62016-11-14 18:35:09 +020012531 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012532
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020012533 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070012534 if (ret)
12535 return ret;
12536
Paulo Zanonif51be2e2016-01-19 11:35:50 -020012537 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070012538 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012539}
12540
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012541static int intel_atomic_prepare_commit(struct drm_device *dev,
Chris Wilsond07f0e52016-10-28 13:58:44 +010012542 struct drm_atomic_state *state)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012543{
Chris Wilsonfac5e232016-07-04 11:34:36 +010012544 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012545 struct drm_crtc_state *crtc_state;
12546 struct drm_crtc *crtc;
12547 int i, ret;
12548
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012549 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012550 if (state->legacy_cursor_update)
12551 continue;
12552
12553 ret = intel_crtc_wait_for_pending_flips(crtc);
12554 if (ret)
12555 return ret;
12556
12557 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
12558 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012559 }
12560
Maarten Lankhorstf9356752015-08-18 13:40:05 +020012561 ret = mutex_lock_interruptible(&dev->struct_mutex);
12562 if (ret)
12563 return ret;
12564
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012565 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010012566 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012567
Maarten Lankhorst5008e872015-08-18 13:40:05 +020012568 return ret;
12569}
12570
Maarten Lankhorsta2991412016-05-17 15:07:48 +020012571u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12572{
12573 struct drm_device *dev = crtc->base.dev;
12574
12575 if (!dev->max_vblank_count)
12576 return drm_accurate_vblank_count(&crtc->base);
12577
12578 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12579}
12580
Daniel Vetter5a21b662016-05-24 17:13:53 +020012581static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
12582 struct drm_i915_private *dev_priv,
12583 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010012584{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012585 unsigned last_vblank_count[I915_MAX_PIPES];
12586 enum pipe pipe;
12587 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012588
Daniel Vetter5a21b662016-05-24 17:13:53 +020012589 if (!crtc_mask)
12590 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012591
Daniel Vetter5a21b662016-05-24 17:13:53 +020012592 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012593 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12594 pipe);
Maarten Lankhorste8861672016-02-24 11:24:26 +010012595
Daniel Vetter5a21b662016-05-24 17:13:53 +020012596 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010012597 continue;
12598
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012599 ret = drm_crtc_vblank_get(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012600 if (WARN_ON(ret != 0)) {
12601 crtc_mask &= ~(1 << pipe);
12602 continue;
12603 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012604
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012605 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012606 }
12607
12608 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020012609 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12610 pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012611 long lret;
12612
12613 if (!((1 << pipe) & crtc_mask))
12614 continue;
12615
12616 lret = wait_event_timeout(dev->vblank[pipe].queue,
12617 last_vblank_count[pipe] !=
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012618 drm_crtc_vblank_count(&crtc->base),
Daniel Vetter5a21b662016-05-24 17:13:53 +020012619 msecs_to_jiffies(50));
12620
12621 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
12622
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020012623 drm_crtc_vblank_put(&crtc->base);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020012624 }
12625}
12626
Daniel Vetter5a21b662016-05-24 17:13:53 +020012627static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012628{
Daniel Vetter5a21b662016-05-24 17:13:53 +020012629 /* fb updated, need to unpin old fb */
12630 if (crtc_state->fb_changed)
12631 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012632
Daniel Vetter5a21b662016-05-24 17:13:53 +020012633 /* wm changes, need vblank before final wm's */
12634 if (crtc_state->update_wm_post)
12635 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012636
Ville Syrjälä5eeb7982017-03-02 19:15:00 +020012637 if (crtc_state->wm.need_postvbl_update)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012638 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020012639
Daniel Vetter5a21b662016-05-24 17:13:53 +020012640 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010012641}
12642
Lyude896e5bb2016-08-24 07:48:09 +020012643static void intel_update_crtc(struct drm_crtc *crtc,
12644 struct drm_atomic_state *state,
12645 struct drm_crtc_state *old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012646 struct drm_crtc_state *new_crtc_state,
Lyude896e5bb2016-08-24 07:48:09 +020012647 unsigned int *crtc_vblank_mask)
12648{
12649 struct drm_device *dev = crtc->dev;
12650 struct drm_i915_private *dev_priv = to_i915(dev);
12651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012652 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12653 bool modeset = needs_modeset(new_crtc_state);
Lyude896e5bb2016-08-24 07:48:09 +020012654
12655 if (modeset) {
12656 update_scanline_offset(intel_crtc);
12657 dev_priv->display.crtc_enable(pipe_config, state);
12658 } else {
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012659 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12660 pipe_config);
Lyude896e5bb2016-08-24 07:48:09 +020012661 }
12662
12663 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12664 intel_fbc_enable(
12665 intel_crtc, pipe_config,
12666 to_intel_plane_state(crtc->primary->state));
12667 }
12668
12669 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
12670
12671 if (needs_vblank_wait(pipe_config))
12672 *crtc_vblank_mask |= drm_crtc_mask(crtc);
12673}
12674
12675static void intel_update_crtcs(struct drm_atomic_state *state,
12676 unsigned int *crtc_vblank_mask)
12677{
12678 struct drm_crtc *crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012679 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyude896e5bb2016-08-24 07:48:09 +020012680 int i;
12681
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012682 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12683 if (!new_crtc_state->active)
Lyude896e5bb2016-08-24 07:48:09 +020012684 continue;
12685
12686 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012687 new_crtc_state, crtc_vblank_mask);
Lyude896e5bb2016-08-24 07:48:09 +020012688 }
12689}
12690
Lyude27082492016-08-24 07:48:10 +020012691static void skl_update_crtcs(struct drm_atomic_state *state,
12692 unsigned int *crtc_vblank_mask)
12693{
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012694 struct drm_i915_private *dev_priv = to_i915(state->dev);
Lyude27082492016-08-24 07:48:10 +020012695 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12696 struct drm_crtc *crtc;
Lyudece0ba282016-09-15 10:46:35 -040012697 struct intel_crtc *intel_crtc;
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012698 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Lyudece0ba282016-09-15 10:46:35 -040012699 struct intel_crtc_state *cstate;
Lyude27082492016-08-24 07:48:10 +020012700 unsigned int updated = 0;
12701 bool progress;
12702 enum pipe pipe;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012703 int i;
12704
12705 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12706
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012707 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012708 /* ignore allocations for crtc's that have been turned off. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012709 if (new_crtc_state->active)
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012710 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012711
12712 /*
12713 * Whenever the number of active pipes changes, we need to make sure we
12714 * update the pipes in the right order so that their ddb allocations
12715 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12716 * cause pipe underruns and other bad stuff.
12717 */
12718 do {
Lyude27082492016-08-24 07:48:10 +020012719 progress = false;
12720
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012721 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Lyude27082492016-08-24 07:48:10 +020012722 bool vbl_wait = false;
12723 unsigned int cmask = drm_crtc_mask(crtc);
Lyudece0ba282016-09-15 10:46:35 -040012724
12725 intel_crtc = to_intel_crtc(crtc);
12726 cstate = to_intel_crtc_state(crtc->state);
12727 pipe = intel_crtc->pipe;
Lyude27082492016-08-24 07:48:10 +020012728
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012729 if (updated & cmask || !cstate->base.active)
Lyude27082492016-08-24 07:48:10 +020012730 continue;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012731
12732 if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
Lyude27082492016-08-24 07:48:10 +020012733 continue;
12734
12735 updated |= cmask;
Maarten Lankhorst5eff5032016-11-08 13:55:35 +010012736 entries[i] = &cstate->wm.skl.ddb;
Lyude27082492016-08-24 07:48:10 +020012737
12738 /*
12739 * If this is an already active pipe, it's DDB changed,
12740 * and this isn't the last pipe that needs updating
12741 * then we need to wait for a vblank to pass for the
12742 * new ddb allocation to take effect.
12743 */
Lyudece0ba282016-09-15 10:46:35 -040012744 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
Maarten Lankhorst512b5522016-11-08 13:55:34 +010012745 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012746 !new_crtc_state->active_changed &&
Lyude27082492016-08-24 07:48:10 +020012747 intel_state->wm_results.dirty_pipes != updated)
12748 vbl_wait = true;
12749
12750 intel_update_crtc(crtc, state, old_crtc_state,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012751 new_crtc_state, crtc_vblank_mask);
Lyude27082492016-08-24 07:48:10 +020012752
12753 if (vbl_wait)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +020012754 intel_wait_for_vblank(dev_priv, pipe);
Lyude27082492016-08-24 07:48:10 +020012755
12756 progress = true;
12757 }
12758 } while (progress);
12759}
12760
Chris Wilsonba318c62017-02-02 20:47:41 +000012761static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12762{
12763 struct intel_atomic_state *state, *next;
12764 struct llist_node *freed;
12765
12766 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12767 llist_for_each_entry_safe(state, next, freed, freed)
12768 drm_atomic_state_put(&state->base);
12769}
12770
12771static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12772{
12773 struct drm_i915_private *dev_priv =
12774 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12775
12776 intel_atomic_helper_free_state(dev_priv);
12777}
12778
Daniel Vetter94f05022016-06-14 18:01:00 +020012779static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012780{
Daniel Vetter94f05022016-06-14 18:01:00 +020012781 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012782 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010012783 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012784 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020012785 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012786 struct intel_crtc_state *intel_cstate;
Daniel Vetter5a21b662016-05-24 17:13:53 +020012787 bool hw_check = intel_state->modeset;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020012788 u64 put_domains[I915_MAX_PIPES] = {};
Daniel Vetter5a21b662016-05-24 17:13:53 +020012789 unsigned crtc_vblank_mask = 0;
Chris Wilsone95433c2016-10-28 13:58:27 +010012790 int i;
Daniel Vettera6778b32012-07-02 09:56:42 +020012791
Daniel Vetterea0000f2016-06-13 16:13:46 +020012792 drm_atomic_helper_wait_for_dependencies(state);
12793
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010012794 if (intel_state->modeset)
Daniel Vetter5a21b662016-05-24 17:13:53 +020012795 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012796
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012797 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12799
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012800 if (needs_modeset(new_crtc_state) ||
12801 to_intel_crtc_state(new_crtc_state)->update_pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012802 hw_check = true;
12803
12804 put_domains[to_intel_crtc(crtc)->pipe] =
12805 modeset_get_crtc_power_domains(crtc,
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012806 to_intel_crtc_state(new_crtc_state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020012807 }
12808
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012809 if (!needs_modeset(new_crtc_state))
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012810 continue;
12811
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012812 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12813 to_intel_crtc_state(new_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010012814
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020012815 if (old_crtc_state->active) {
12816 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorst4a806552016-08-09 17:04:01 +020012817 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012818 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020012819 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012820 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020012821
12822 /*
12823 * Underruns don't always raise
12824 * interrupts, so check manually.
12825 */
12826 intel_check_cpu_fifo_underruns(dev_priv);
12827 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010012828
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012829 if (!crtc->state->active) {
12830 /*
12831 * Make sure we don't call initial_watermarks
12832 * for ILK-style watermark updates.
Ville Syrjäläff32c542017-03-02 19:14:57 +020012833 *
12834 * No clue what this is supposed to achieve.
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012835 */
Ville Syrjäläff32c542017-03-02 19:14:57 +020012836 if (INTEL_GEN(dev_priv) >= 9)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012837 dev_priv->display.initial_watermarks(intel_state,
12838 to_intel_crtc_state(crtc->state));
Maarten Lankhorste62929b2016-11-08 13:55:33 +010012839 }
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012840 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012841 }
Daniel Vetter7758a112012-07-08 19:40:39 +020012842
Daniel Vetterea9d7582012-07-10 10:42:52 +020012843 /* Only after disabling all output pipelines that will be changed can we
12844 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012845 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012846
Maarten Lankhorst565602d2015-12-10 12:33:57 +010012847 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012848 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010012849
Ville Syrjäläb0587e42017-01-26 21:52:01 +020012850 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010012851
Lyude656d1b82016-08-17 15:55:54 -040012852 /*
12853 * SKL workaround: bspec recommends we disable the SAGV when we
12854 * have more then one pipe enabled
12855 */
Paulo Zanoni56feca92016-09-22 18:00:28 -030012856 if (!intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012857 intel_disable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012858
Maarten Lankhorst677100c2016-11-08 13:55:41 +010012859 intel_modeset_verify_disabled(dev, state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012860 }
Daniel Vetter47fab732012-10-26 10:58:18 +020012861
Lyude896e5bb2016-08-24 07:48:09 +020012862 /* Complete the events for pipes that have now been disabled */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012863 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12864 bool modeset = needs_modeset(new_crtc_state);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020012865
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012866 /* Complete events for now disable pipes here. */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012867 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012868 spin_lock_irq(&dev->event_lock);
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012869 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012870 spin_unlock_irq(&dev->event_lock);
12871
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012872 new_crtc_state->event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +020012873 }
Matt Ropered4a6a72016-02-23 17:20:13 -080012874 }
12875
Lyude896e5bb2016-08-24 07:48:09 +020012876 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
12877 dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
12878
Daniel Vetter94f05022016-06-14 18:01:00 +020012879 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12880 * already, but still need the state for the delayed optimization. To
12881 * fix this:
12882 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12883 * - schedule that vblank worker _before_ calling hw_done
12884 * - at the start of commit_tail, cancel it _synchrously
12885 * - switch over to the vblank wait helper in the core after that since
12886 * we don't need out special handling any more.
12887 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020012888 if (!state->legacy_cursor_update)
12889 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
12890
12891 /*
12892 * Now that the vblank has passed, we can go ahead and program the
12893 * optimal watermarks on platforms that need two-step watermark
12894 * programming.
12895 *
12896 * TODO: Move this (and other cleanup) to an async worker eventually.
12897 */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012898 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12899 intel_cstate = to_intel_crtc_state(new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012900
12901 if (dev_priv->display.optimize_watermarks)
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010012902 dev_priv->display.optimize_watermarks(intel_state,
12903 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012904 }
12905
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012906 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020012907 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12908
12909 if (put_domains[i])
12910 modeset_put_power_domains(dev_priv, put_domains[i]);
12911
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012912 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020012913 }
12914
Paulo Zanoni56feca92016-09-22 18:00:28 -030012915 if (intel_state->modeset && intel_can_enable_sagv(state))
Paulo Zanoni16dcdc42016-09-22 18:00:27 -030012916 intel_enable_sagv(dev_priv);
Lyude656d1b82016-08-17 15:55:54 -040012917
Daniel Vetter94f05022016-06-14 18:01:00 +020012918 drm_atomic_helper_commit_hw_done(state);
12919
Daniel Vetter5a21b662016-05-24 17:13:53 +020012920 if (intel_state->modeset)
12921 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
12922
12923 mutex_lock(&dev->struct_mutex);
12924 drm_atomic_helper_cleanup_planes(dev, state);
12925 mutex_unlock(&dev->struct_mutex);
12926
Daniel Vetterea0000f2016-06-13 16:13:46 +020012927 drm_atomic_helper_commit_cleanup_done(state);
12928
Chris Wilson08536952016-10-14 13:18:18 +010012929 drm_atomic_state_put(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080012930
Mika Kuoppala75714942015-12-16 09:26:48 +020012931 /* As one of the primary mmio accessors, KMS has a high likelihood
12932 * of triggering bugs in unclaimed access. After we finish
12933 * modesetting, see if an error has been flagged, and if so
12934 * enable debugging for the next modeset - and hope we catch
12935 * the culprit.
12936 *
12937 * XXX note that we assume display power is on at this point.
12938 * This might hold true now but we need to add pm helper to check
12939 * unclaimed only when the hardware is on, as atomic commits
12940 * can happen also when the device is completely off.
12941 */
12942 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Chris Wilsonba318c62017-02-02 20:47:41 +000012943
12944 intel_atomic_helper_free_state(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020012945}
12946
12947static void intel_atomic_commit_work(struct work_struct *work)
12948{
Chris Wilsonc004a902016-10-28 13:58:45 +010012949 struct drm_atomic_state *state =
12950 container_of(work, struct drm_atomic_state, commit_work);
12951
Daniel Vetter94f05022016-06-14 18:01:00 +020012952 intel_atomic_commit_tail(state);
12953}
12954
Chris Wilsonc004a902016-10-28 13:58:45 +010012955static int __i915_sw_fence_call
12956intel_atomic_commit_ready(struct i915_sw_fence *fence,
12957 enum i915_sw_fence_notify notify)
12958{
12959 struct intel_atomic_state *state =
12960 container_of(fence, struct intel_atomic_state, commit_ready);
12961
12962 switch (notify) {
12963 case FENCE_COMPLETE:
12964 if (state->base.commit_work.func)
12965 queue_work(system_unbound_wq, &state->base.commit_work);
12966 break;
12967
12968 case FENCE_FREE:
Chris Wilsoneb955ee2017-01-23 21:29:39 +000012969 {
12970 struct intel_atomic_helper *helper =
12971 &to_i915(state->base.dev)->atomic_helper;
12972
12973 if (llist_add(&state->freed, &helper->free_list))
12974 schedule_work(&helper->free_work);
12975 break;
12976 }
Chris Wilsonc004a902016-10-28 13:58:45 +010012977 }
12978
12979 return NOTIFY_DONE;
12980}
12981
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012982static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12983{
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012984 struct drm_plane_state *old_plane_state, *new_plane_state;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012985 struct drm_plane *plane;
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012986 int i;
12987
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012988 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012989 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010012990 intel_fb_obj(new_plane_state->fb),
Chris Wilsonfaf5bf02016-08-04 16:32:37 +010012991 to_intel_plane(plane)->frontbuffer_bit);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020012992}
12993
Daniel Vetter94f05022016-06-14 18:01:00 +020012994/**
12995 * intel_atomic_commit - commit validated state object
12996 * @dev: DRM device
12997 * @state: the top-level driver state object
12998 * @nonblock: nonblocking commit
12999 *
13000 * This function commits a top-level state object that has been validated
13001 * with drm_atomic_helper_check().
13002 *
Daniel Vetter94f05022016-06-14 18:01:00 +020013003 * RETURNS
13004 * Zero for success or -errno.
13005 */
13006static int intel_atomic_commit(struct drm_device *dev,
13007 struct drm_atomic_state *state,
13008 bool nonblock)
13009{
13010 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Chris Wilsonfac5e232016-07-04 11:34:36 +010013011 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter94f05022016-06-14 18:01:00 +020013012 int ret = 0;
13013
Daniel Vetter94f05022016-06-14 18:01:00 +020013014 ret = drm_atomic_helper_setup_commit(state, nonblock);
13015 if (ret)
13016 return ret;
13017
Chris Wilsonc004a902016-10-28 13:58:45 +010013018 drm_atomic_state_get(state);
13019 i915_sw_fence_init(&intel_state->commit_ready,
13020 intel_atomic_commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013021
Chris Wilsond07f0e52016-10-28 13:58:44 +010013022 ret = intel_atomic_prepare_commit(dev, state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013023 if (ret) {
13024 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Chris Wilsonc004a902016-10-28 13:58:45 +010013025 i915_sw_fence_commit(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013026 return ret;
13027 }
13028
Ville Syrjälä89520302017-03-29 17:21:23 +030013029 /*
13030 * The intel_legacy_cursor_update() fast path takes care
13031 * of avoiding the vblank waits for simple cursor
13032 * movement and flips. For cursor on/off and size changes,
13033 * we want to perform the vblank waits so that watermark
13034 * updates happen during the correct frames. Gen9+ have
13035 * double buffered watermarks and so shouldn't need this.
13036 *
13037 * Do this after drm_atomic_helper_setup_commit() and
13038 * intel_atomic_prepare_commit() because we still want
13039 * to skip the flip and fb cleanup waits. Although that
13040 * does risk yanking the mapping from under the display
13041 * engine.
13042 *
13043 * FIXME doing watermarks and fb cleanup from a vblank worker
13044 * (assuming we had any) would solve these problems.
13045 */
13046 if (INTEL_GEN(dev_priv) < 9)
13047 state->legacy_cursor_update = false;
13048
Daniel Vetter94f05022016-06-14 18:01:00 +020013049 drm_atomic_helper_swap_state(state, true);
13050 dev_priv->wm.distrust_bios_wm = false;
Ander Conselvan de Oliveira3c0fb582016-12-29 17:22:08 +020013051 intel_shared_dpll_swap_state(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013052 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013053
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013054 if (intel_state->modeset) {
13055 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13056 sizeof(intel_state->min_pixclk));
13057 dev_priv->active_crtcs = intel_state->active_crtcs;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020013058 dev_priv->cdclk.logical = intel_state->cdclk.logical;
13059 dev_priv->cdclk.actual = intel_state->cdclk.actual;
Maarten Lankhorstc3b32652016-11-08 13:55:40 +010013060 }
13061
Chris Wilson08536952016-10-14 13:18:18 +010013062 drm_atomic_state_get(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013063 INIT_WORK(&state->commit_work,
13064 nonblock ? intel_atomic_commit_work : NULL);
13065
13066 i915_sw_fence_commit(&intel_state->commit_ready);
13067 if (!nonblock) {
13068 i915_sw_fence_wait(&intel_state->commit_ready);
Daniel Vetter94f05022016-06-14 18:01:00 +020013069 intel_atomic_commit_tail(state);
Chris Wilsonc004a902016-10-28 13:58:45 +010013070 }
Mika Kuoppala75714942015-12-16 09:26:48 +020013071
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013072 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013073}
13074
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013075void intel_crtc_restore_mode(struct drm_crtc *crtc)
13076{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013077 struct drm_device *dev = crtc->dev;
13078 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013079 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013080 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013081
13082 state = drm_atomic_state_alloc(dev);
13083 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030013084 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13085 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013086 return;
13087 }
13088
Daniel Vetterb260ac32017-04-03 10:32:52 +020013089 state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013090
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013091retry:
13092 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13093 ret = PTR_ERR_OR_ZERO(crtc_state);
13094 if (!ret) {
13095 if (!crtc_state->active)
13096 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013097
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013098 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013099 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013100 }
13101
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013102 if (ret == -EDEADLK) {
13103 drm_atomic_state_clear(state);
13104 drm_modeset_backoff(state->acquire_ctx);
13105 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013106 }
13107
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013108out:
Chris Wilson08536952016-10-14 13:18:18 +010013109 drm_atomic_state_put(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013110}
13111
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013112static const struct drm_crtc_funcs intel_crtc_funcs = {
Daniel Vetter3fab2f02017-04-03 10:32:57 +020013113 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013114 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013115 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013116 .destroy = intel_crtc_destroy,
Maarten Lankhorst4c01ded2016-12-22 11:33:23 +010013117 .page_flip = drm_atomic_helper_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013118 .atomic_duplicate_state = intel_crtc_duplicate_state,
13119 .atomic_destroy_state = intel_crtc_destroy_state,
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +010013120 .set_crc_source = intel_crtc_set_crc_source,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013121};
13122
Matt Roper6beb8c232014-12-01 15:40:14 -080013123/**
13124 * intel_prepare_plane_fb - Prepare fb for usage on plane
13125 * @plane: drm plane to prepare for
13126 * @fb: framebuffer to prepare for presentation
13127 *
13128 * Prepares a framebuffer for usage on a display plane. Generally this
13129 * involves pinning the underlying object and updating the frontbuffer tracking
13130 * bits. Some older platforms need special physical address handling for
13131 * cursor planes.
13132 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013133 * Must be called with struct_mutex held.
13134 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013135 * Returns 0 on success, negative error code on failure.
13136 */
13137int
13138intel_prepare_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013139 struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013140{
Chris Wilsonc004a902016-10-28 13:58:45 +010013141 struct intel_atomic_state *intel_state =
13142 to_intel_atomic_state(new_state->state);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013143 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013144 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013145 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013146 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc004a902016-10-28 13:58:45 +010013147 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013148
Chris Wilson57822dc2017-02-22 11:40:48 +000013149 if (obj) {
13150 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13151 INTEL_INFO(dev_priv)->cursor_needs_physical) {
13152 const int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
13153
13154 ret = i915_gem_object_attach_phys(obj, align);
13155 if (ret) {
13156 DRM_DEBUG_KMS("failed to attach phys object\n");
13157 return ret;
13158 }
13159 } else {
13160 struct i915_vma *vma;
13161
13162 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
13163 if (IS_ERR(vma)) {
13164 DRM_DEBUG_KMS("failed to pin object\n");
13165 return PTR_ERR(vma);
13166 }
13167
13168 to_intel_plane_state(new_state)->vma = vma;
13169 }
13170 }
13171
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013172 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013173 return 0;
13174
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013175 if (old_obj) {
13176 struct drm_crtc_state *crtc_state =
Chris Wilsonc004a902016-10-28 13:58:45 +010013177 drm_atomic_get_existing_crtc_state(new_state->state,
13178 plane->state->crtc);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013179
13180 /* Big Hammer, we also need to ensure that any pending
13181 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13182 * current scanout is retired before unpinning the old
13183 * framebuffer. Note that we rely on userspace rendering
13184 * into the buffer attached to the pipe they are waiting
13185 * on. If not, userspace generates a GPU hang with IPEHR
13186 * point to the MI_WAIT_FOR_EVENT.
13187 *
13188 * This should only fail upon a hung GPU, in which case we
13189 * can safely continue.
13190 */
Chris Wilsonc004a902016-10-28 13:58:45 +010013191 if (needs_modeset(crtc_state)) {
13192 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13193 old_obj->resv, NULL,
13194 false, 0,
13195 GFP_KERNEL);
13196 if (ret < 0)
13197 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013198 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013199 }
13200
Chris Wilsonc004a902016-10-28 13:58:45 +010013201 if (new_state->fence) { /* explicit fencing */
13202 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13203 new_state->fence,
13204 I915_FENCE_TIMEOUT,
13205 GFP_KERNEL);
13206 if (ret < 0)
13207 return ret;
13208 }
13209
Chris Wilsonc37efb92016-06-17 08:28:47 +010013210 if (!obj)
13211 return 0;
13212
Chris Wilsonc004a902016-10-28 13:58:45 +010013213 if (!new_state->fence) { /* implicit fencing */
13214 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13215 obj->resv, NULL,
13216 false, I915_FENCE_TIMEOUT,
13217 GFP_KERNEL);
13218 if (ret < 0)
13219 return ret;
Chris Wilson6b5e90f2016-11-14 20:41:05 +000013220
13221 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
Chris Wilsonc004a902016-10-28 13:58:45 +010013222 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020013223
Chris Wilsond07f0e52016-10-28 13:58:44 +010013224 return 0;
Matt Roper6beb8c232014-12-01 15:40:14 -080013225}
13226
Matt Roper38f3ce32014-12-02 07:45:25 -080013227/**
13228 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13229 * @plane: drm plane to clean up for
13230 * @fb: old framebuffer that was on plane
13231 *
13232 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013233 *
13234 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013235 */
13236void
13237intel_cleanup_plane_fb(struct drm_plane *plane,
Chris Wilson18320402016-08-18 19:00:16 +010013238 struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013239{
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013240 struct i915_vma *vma;
Matt Roper38f3ce32014-12-02 07:45:25 -080013241
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013242 /* Should only be called after a successful intel_prepare_plane_fb()! */
13243 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
13244 if (vma)
13245 intel_unpin_fb_vma(vma);
Matt Roper465c1202014-05-29 08:06:54 -070013246}
13247
Chandra Konduru6156a452015-04-27 13:48:39 -070013248int
13249skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13250{
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013251 struct drm_i915_private *dev_priv;
Chandra Konduru6156a452015-04-27 13:48:39 -070013252 int max_scale;
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013253 int crtc_clock, max_dotclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013254
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013255 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013256 return DRM_PLANE_HELPER_NO_SCALING;
13257
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013258 dev_priv = to_i915(intel_crtc->base.dev);
Chandra Konduru6156a452015-04-27 13:48:39 -070013259
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013260 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13261 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13262
13263 if (IS_GEMINILAKE(dev_priv))
13264 max_dotclk *= 2;
13265
13266 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013267 return DRM_PLANE_HELPER_NO_SCALING;
13268
13269 /*
13270 * skl max scale is lower of:
13271 * close to 3 but not 3, -1 is for that purpose
13272 * or
13273 * cdclk/crtc_clock
13274 */
Ander Conselvan de Oliveira5b7280f2017-02-23 09:15:58 +020013275 max_scale = min((1 << 16) * 3 - 1,
13276 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
Chandra Konduru6156a452015-04-27 13:48:39 -070013277
13278 return max_scale;
13279}
13280
Matt Roper465c1202014-05-29 08:06:54 -070013281static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013282intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013283 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013284 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013285{
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013286 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013287 struct drm_crtc *crtc = state->base.crtc;
Chandra Konduru6156a452015-04-27 13:48:39 -070013288 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013289 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13290 bool can_position = false;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013291 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013292
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013293 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013294 /* use scaler when colorkey is not required */
13295 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13296 min_scale = 1;
13297 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13298 }
Sonika Jindald8106362015-04-10 14:37:28 +053013299 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013300 }
Sonika Jindald8106362015-04-10 14:37:28 +053013301
Daniel Vettercc926382016-08-15 10:41:47 +020013302 ret = drm_plane_helper_check_state(&state->base,
13303 &state->clip,
13304 min_scale, max_scale,
13305 can_position, true);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013306 if (ret)
13307 return ret;
13308
Daniel Vettercc926382016-08-15 10:41:47 +020013309 if (!state->base.fb)
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013310 return 0;
13311
13312 if (INTEL_GEN(dev_priv) >= 9) {
13313 ret = skl_check_plane_surface(state);
13314 if (ret)
13315 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013316
13317 state->ctl = skl_plane_ctl(crtc_state, state);
13318 } else {
Ville Syrjälä5b7fcc42017-03-23 21:27:10 +020013319 ret = i9xx_check_plane_surface(state);
13320 if (ret)
13321 return ret;
13322
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013323 state->ctl = i9xx_plane_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +020013324 }
13325
13326 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070013327}
13328
Daniel Vetter5a21b662016-05-24 17:13:53 +020013329static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13330 struct drm_crtc_state *old_crtc_state)
13331{
13332 struct drm_device *dev = crtc->dev;
Lyude62e0fb82016-08-22 12:50:08 -040013333 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Lyudeb707aa52016-09-15 10:56:06 -040013335 struct intel_crtc_state *intel_cstate =
13336 to_intel_crtc_state(crtc->state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013337 struct intel_crtc_state *old_intel_cstate =
Daniel Vetter5a21b662016-05-24 17:13:53 +020013338 to_intel_crtc_state(old_crtc_state);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013339 struct intel_atomic_state *old_intel_state =
13340 to_intel_atomic_state(old_crtc_state->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013341 bool modeset = needs_modeset(crtc->state);
13342
Maarten Lankhorst567f0792017-02-28 15:28:47 +010013343 if (!modeset &&
13344 (intel_cstate->base.color_mgmt_changed ||
13345 intel_cstate->update_pipe)) {
13346 intel_color_set_csc(crtc->state);
13347 intel_color_load_luts(crtc->state);
13348 }
13349
Daniel Vetter5a21b662016-05-24 17:13:53 +020013350 /* Perform vblank evasion around commit operation */
13351 intel_pipe_update_start(intel_crtc);
13352
13353 if (modeset)
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013354 goto out;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013355
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013356 if (intel_cstate->update_pipe)
13357 intel_update_pipe_config(intel_crtc, old_intel_cstate);
13358 else if (INTEL_GEN(dev_priv) >= 9)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013359 skl_detach_scalers(intel_crtc);
Lyude62e0fb82016-08-22 12:50:08 -040013360
Maarten Lankhorste62929b2016-11-08 13:55:33 +010013361out:
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010013362 if (dev_priv->display.atomic_update_watermarks)
13363 dev_priv->display.atomic_update_watermarks(old_intel_state,
13364 intel_cstate);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013365}
13366
13367static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13368 struct drm_crtc_state *old_crtc_state)
13369{
13370 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13371
13372 intel_pipe_update_end(intel_crtc, NULL);
13373}
13374
Matt Ropercf4c7c12014-12-04 10:27:42 -080013375/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013376 * intel_plane_destroy - destroy a plane
13377 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013378 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013379 * Common destruction function for all types of planes (primary, cursor,
13380 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013381 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013382void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013383{
Matt Roper465c1202014-05-29 08:06:54 -070013384 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030013385 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070013386}
13387
Matt Roper65a3fea2015-01-21 16:35:42 -080013388const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013389 .update_plane = drm_atomic_helper_update_plane,
13390 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013391 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013392 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013393 .atomic_get_property = intel_plane_atomic_get_property,
13394 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013395 .atomic_duplicate_state = intel_plane_duplicate_state,
13396 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper465c1202014-05-29 08:06:54 -070013397};
13398
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013399static int
13400intel_legacy_cursor_update(struct drm_plane *plane,
13401 struct drm_crtc *crtc,
13402 struct drm_framebuffer *fb,
13403 int crtc_x, int crtc_y,
13404 unsigned int crtc_w, unsigned int crtc_h,
13405 uint32_t src_x, uint32_t src_y,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013406 uint32_t src_w, uint32_t src_h,
13407 struct drm_modeset_acquire_ctx *ctx)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013408{
13409 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13410 int ret;
13411 struct drm_plane_state *old_plane_state, *new_plane_state;
13412 struct intel_plane *intel_plane = to_intel_plane(plane);
13413 struct drm_framebuffer *old_fb;
13414 struct drm_crtc_state *crtc_state = crtc->state;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013415 struct i915_vma *old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013416
13417 /*
13418 * When crtc is inactive or there is a modeset pending,
13419 * wait for it to complete in the slowpath
13420 */
13421 if (!crtc_state->active || needs_modeset(crtc_state) ||
13422 to_intel_crtc_state(crtc_state)->update_pipe)
13423 goto slow;
13424
13425 old_plane_state = plane->state;
13426
13427 /*
13428 * If any parameters change that may affect watermarks,
13429 * take the slowpath. Only changing fb or position should be
13430 * in the fastpath.
13431 */
13432 if (old_plane_state->crtc != crtc ||
13433 old_plane_state->src_w != src_w ||
13434 old_plane_state->src_h != src_h ||
13435 old_plane_state->crtc_w != crtc_w ||
13436 old_plane_state->crtc_h != crtc_h ||
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013437 !old_plane_state->fb != !fb)
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013438 goto slow;
13439
13440 new_plane_state = intel_plane_duplicate_state(plane);
13441 if (!new_plane_state)
13442 return -ENOMEM;
13443
13444 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13445
13446 new_plane_state->src_x = src_x;
13447 new_plane_state->src_y = src_y;
13448 new_plane_state->src_w = src_w;
13449 new_plane_state->src_h = src_h;
13450 new_plane_state->crtc_x = crtc_x;
13451 new_plane_state->crtc_y = crtc_y;
13452 new_plane_state->crtc_w = crtc_w;
13453 new_plane_state->crtc_h = crtc_h;
13454
13455 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
13456 to_intel_plane_state(new_plane_state));
13457 if (ret)
13458 goto out_free;
13459
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013460 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13461 if (ret)
13462 goto out_free;
13463
13464 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
13465 int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
13466
13467 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13468 if (ret) {
13469 DRM_DEBUG_KMS("failed to attach phys object\n");
13470 goto out_unlock;
13471 }
13472 } else {
13473 struct i915_vma *vma;
13474
13475 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13476 if (IS_ERR(vma)) {
13477 DRM_DEBUG_KMS("failed to pin object\n");
13478
13479 ret = PTR_ERR(vma);
13480 goto out_unlock;
13481 }
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013482
13483 to_intel_plane_state(new_plane_state)->vma = vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013484 }
13485
13486 old_fb = old_plane_state->fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013487 old_vma = to_intel_plane_state(old_plane_state)->vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013488
13489 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13490 intel_plane->frontbuffer_bit);
13491
13492 /* Swap plane state */
13493 new_plane_state->fence = old_plane_state->fence;
13494 *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
13495 new_plane_state->fence = NULL;
13496 new_plane_state->fb = old_fb;
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013497 to_intel_plane_state(new_plane_state)->vma = old_vma;
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013498
Ville Syrjälä72259532017-03-02 19:15:05 +020013499 if (plane->state->visible) {
13500 trace_intel_update_plane(plane, to_intel_crtc(crtc));
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013501 intel_plane->update_plane(plane,
13502 to_intel_crtc_state(crtc->state),
13503 to_intel_plane_state(plane->state));
Ville Syrjälä72259532017-03-02 19:15:05 +020013504 } else {
13505 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
Ville Syrjäläa5509ab2017-02-17 17:01:59 +020013506 intel_plane->disable_plane(plane, crtc);
Ville Syrjälä72259532017-03-02 19:15:05 +020013507 }
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013508
13509 intel_cleanup_plane_fb(plane, new_plane_state);
13510
13511out_unlock:
13512 mutex_unlock(&dev_priv->drm.struct_mutex);
13513out_free:
13514 intel_plane_destroy_state(plane, new_plane_state);
13515 return ret;
13516
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013517slow:
13518 return drm_atomic_helper_update_plane(plane, crtc, fb,
13519 crtc_x, crtc_y, crtc_w, crtc_h,
Daniel Vetter34a2ab52017-03-22 22:50:41 +010013520 src_x, src_y, src_w, src_h, ctx);
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013521}
13522
13523static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13524 .update_plane = intel_legacy_cursor_update,
13525 .disable_plane = drm_atomic_helper_disable_plane,
13526 .destroy = intel_plane_destroy,
13527 .set_property = drm_atomic_helper_plane_set_property,
13528 .atomic_get_property = intel_plane_atomic_get_property,
13529 .atomic_set_property = intel_plane_atomic_set_property,
13530 .atomic_duplicate_state = intel_plane_duplicate_state,
13531 .atomic_destroy_state = intel_plane_destroy_state,
13532};
13533
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013534static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013535intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper465c1202014-05-29 08:06:54 -070013536{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013537 struct intel_plane *primary = NULL;
13538 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013539 const uint32_t *intel_primary_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013540 unsigned int supported_rotations;
Thierry Reding45e37432015-08-12 16:54:28 +020013541 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013542 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070013543
13544 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013545 if (!primary) {
13546 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013547 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013548 }
Matt Roper465c1202014-05-29 08:06:54 -070013549
Matt Roper8e7d6882015-01-21 16:35:41 -080013550 state = intel_create_plane_state(&primary->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013551 if (!state) {
13552 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013553 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013554 }
13555
Matt Roper8e7d6882015-01-21 16:35:41 -080013556 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013557
Matt Roper465c1202014-05-29 08:06:54 -070013558 primary->can_scale = false;
13559 primary->max_downscale = 1;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013560 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru6156a452015-04-27 13:48:39 -070013561 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013562 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013563 }
Matt Roper465c1202014-05-29 08:06:54 -070013564 primary->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013565 /*
13566 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13567 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13568 */
13569 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13570 primary->plane = (enum plane) !pipe;
13571 else
13572 primary->plane = (enum plane) pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013573 primary->id = PLANE_PRIMARY;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013574 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013575 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013576
Ville Syrjälä580503c2016-10-31 22:37:00 +020013577 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013578 intel_primary_formats = skl_primary_formats;
13579 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013580
13581 primary->update_plane = skylake_update_primary_plane;
13582 primary->disable_plane = skylake_disable_primary_plane;
Ville Syrjälä580503c2016-10-31 22:37:00 +020013583 } else if (INTEL_GEN(dev_priv) >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013584 intel_primary_formats = i965_primary_formats;
13585 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013586
13587 primary->update_plane = i9xx_update_primary_plane;
13588 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013589 } else {
13590 intel_primary_formats = i8xx_primary_formats;
13591 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013592
13593 primary->update_plane = i9xx_update_primary_plane;
13594 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013595 }
13596
Ville Syrjälä580503c2016-10-31 22:37:00 +020013597 if (INTEL_GEN(dev_priv) >= 9)
13598 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13599 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013600 intel_primary_formats, num_formats,
13601 DRM_PLANE_TYPE_PRIMARY,
13602 "plane 1%c", pipe_name(pipe));
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010013603 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä580503c2016-10-31 22:37:00 +020013604 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13605 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013606 intel_primary_formats, num_formats,
13607 DRM_PLANE_TYPE_PRIMARY,
13608 "primary %c", pipe_name(pipe));
13609 else
Ville Syrjälä580503c2016-10-31 22:37:00 +020013610 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13611 0, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013612 intel_primary_formats, num_formats,
13613 DRM_PLANE_TYPE_PRIMARY,
13614 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013615 if (ret)
13616 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053013617
Dave Airlie5481e272016-10-25 16:36:13 +100013618 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013619 supported_rotations =
13620 DRM_ROTATE_0 | DRM_ROTATE_90 |
13621 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +020013622 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13623 supported_rotations =
13624 DRM_ROTATE_0 | DRM_ROTATE_180 |
13625 DRM_REFLECT_X;
Dave Airlie5481e272016-10-25 16:36:13 +100013626 } else if (INTEL_GEN(dev_priv) >= 4) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013627 supported_rotations =
13628 DRM_ROTATE_0 | DRM_ROTATE_180;
13629 } else {
13630 supported_rotations = DRM_ROTATE_0;
13631 }
13632
Dave Airlie5481e272016-10-25 16:36:13 +100013633 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013634 drm_plane_create_rotation_property(&primary->base,
13635 DRM_ROTATE_0,
13636 supported_rotations);
Sonika Jindal48404c12014-08-22 14:06:04 +053013637
Matt Roperea2c67b2014-12-23 10:41:52 -080013638 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13639
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013640 return primary;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013641
13642fail:
13643 kfree(state);
13644 kfree(primary);
13645
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013646 return ERR_PTR(ret);
Matt Roper465c1202014-05-29 08:06:54 -070013647}
13648
Matt Roper3d7d6512014-06-10 08:28:13 -070013649static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013650intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013651 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013652 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013653{
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013654 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013655 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013656 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013657 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013658 unsigned stride;
13659 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013660
Ville Syrjäläf8856a42016-07-26 19:07:00 +030013661 ret = drm_plane_helper_check_state(&state->base,
13662 &state->clip,
13663 DRM_PLANE_HELPER_NO_SCALING,
13664 DRM_PLANE_HELPER_NO_SCALING,
13665 true, true);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013666 if (ret)
13667 return ret;
13668
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013669 /* if we want to turn off the cursor ignore width and height */
13670 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013671 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013672
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013673 /* Check for which cursor types we support */
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013674 if (!cursor_size_ok(dev_priv, state->base.crtc_w,
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013675 state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013676 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13677 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013678 return -EINVAL;
13679 }
13680
Matt Roperea2c67b2014-12-23 10:41:52 -080013681 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13682 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013683 DRM_DEBUG_KMS("buffer is too small\n");
13684 return -ENOMEM;
13685 }
13686
Ben Widawsky2f075562017-03-24 14:29:48 -070013687 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013688 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013689 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013690 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013691
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013692 /*
13693 * There's something wrong with the cursor on CHV pipe C.
13694 * If it straddles the left edge of the screen then
13695 * moving it away from the edge or disabling it often
13696 * results in a pipe underrun, and often that can lead to
13697 * dead pipe (constant underrun reported, and it scans
13698 * out just a solid color). To recover from that, the
13699 * display power well must be turned off and on again.
13700 * Refuse the put the cursor into that compromised position.
13701 */
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013702 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
Ville Syrjälä936e71e2016-07-26 19:06:59 +030013703 state->base.visible && state->base.crtc_x < 0) {
Ville Syrjäläb29ec922015-12-18 19:24:39 +020013704 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
13705 return -EINVAL;
13706 }
13707
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013708 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
13709 state->ctl = i845_cursor_ctl(crtc_state, state);
13710 else
13711 state->ctl = i9xx_cursor_ctl(crtc_state, state);
13712
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013713 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013714}
13715
Matt Roperf4a2cf22014-12-01 15:40:12 -080013716static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013717intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013718 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013719{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010013720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13721
13722 intel_crtc->cursor_addr = 0;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013723 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013724}
13725
13726static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013727intel_update_cursor_plane(struct drm_plane *plane,
13728 const struct intel_crtc_state *crtc_state,
13729 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013730{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013731 struct drm_crtc *crtc = crtc_state->base.crtc;
13732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013733 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Matt Roper2b875c22014-12-01 15:40:13 -080013734 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013735 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013736
Matt Roperf4a2cf22014-12-01 15:40:12 -080013737 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013738 addr = 0;
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000013739 else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
Chris Wilsonbe1e3412017-01-16 15:21:27 +000013740 addr = intel_plane_ggtt_offset(state);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013741 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013742 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013743
Gustavo Padovana912f122014-12-01 15:40:10 -080013744 intel_crtc->cursor_addr = addr;
Ville Syrjäläa0864d52017-03-23 21:27:09 +020013745 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013746}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013747
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013748static struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +020013749intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
Matt Roper3d7d6512014-06-10 08:28:13 -070013750{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013751 struct intel_plane *cursor = NULL;
13752 struct intel_plane_state *state = NULL;
13753 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070013754
13755 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013756 if (!cursor) {
13757 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013758 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013759 }
Matt Roper3d7d6512014-06-10 08:28:13 -070013760
Matt Roper8e7d6882015-01-21 16:35:41 -080013761 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013762 if (!state) {
13763 ret = -ENOMEM;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013764 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013765 }
13766
Matt Roper8e7d6882015-01-21 16:35:41 -080013767 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013768
Matt Roper3d7d6512014-06-10 08:28:13 -070013769 cursor->can_scale = false;
13770 cursor->max_downscale = 1;
13771 cursor->pipe = pipe;
13772 cursor->plane = pipe;
Ville Syrjäläb14e5842016-11-22 18:01:56 +020013773 cursor->id = PLANE_CURSOR;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013774 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013775 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010013776 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013777 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013778
Ville Syrjälä580503c2016-10-31 22:37:00 +020013779 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
Maarten Lankhorstf79f2692016-12-12 11:34:55 +010013780 0, &intel_cursor_plane_funcs,
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013781 intel_cursor_formats,
13782 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030013783 DRM_PLANE_TYPE_CURSOR,
13784 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013785 if (ret)
13786 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013787
Dave Airlie5481e272016-10-25 16:36:13 +100013788 if (INTEL_GEN(dev_priv) >= 4)
Ville Syrjälä93ca7e02016-09-26 19:30:56 +030013789 drm_plane_create_rotation_property(&cursor->base,
13790 DRM_ROTATE_0,
13791 DRM_ROTATE_0 |
13792 DRM_ROTATE_180);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013793
Ville Syrjälä580503c2016-10-31 22:37:00 +020013794 if (INTEL_GEN(dev_priv) >= 9)
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013795 state->scaler_id = -1;
13796
Matt Roperea2c67b2014-12-23 10:41:52 -080013797 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13798
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013799 return cursor;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000013800
13801fail:
13802 kfree(state);
13803 kfree(cursor);
13804
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013805 return ERR_PTR(ret);
Matt Roper3d7d6512014-06-10 08:28:13 -070013806}
13807
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013808static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13809 struct intel_crtc_state *crtc_state)
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013810{
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013811 struct intel_crtc_scaler_state *scaler_state =
13812 &crtc_state->scaler_state;
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013813 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013814 int i;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013815
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013816 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13817 if (!crtc->num_scalers)
13818 return;
13819
Ville Syrjälä65edccc2016-10-31 22:37:01 +020013820 for (i = 0; i < crtc->num_scalers; i++) {
13821 struct intel_scaler *scaler = &scaler_state->scalers[i];
13822
13823 scaler->in_use = 0;
13824 scaler->mode = PS_SCALER_MODE_DYN;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013825 }
13826
13827 scaler_state->scaler_id = -1;
13828}
13829
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013830static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013831{
13832 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013833 struct intel_crtc_state *crtc_state = NULL;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013834 struct intel_plane *primary = NULL;
13835 struct intel_plane *cursor = NULL;
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013836 int sprite, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013837
Daniel Vetter955382f2013-09-19 14:05:45 +020013838 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013839 if (!intel_crtc)
13840 return -ENOMEM;
Jesse Barnes79e53942008-11-07 14:24:08 -080013841
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013842 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013843 if (!crtc_state) {
13844 ret = -ENOMEM;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013845 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013846 }
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013847 intel_crtc->config = crtc_state;
13848 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013849 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013850
Ville Syrjälä580503c2016-10-31 22:37:00 +020013851 primary = intel_primary_plane_create(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013852 if (IS_ERR(primary)) {
13853 ret = PTR_ERR(primary);
Matt Roper3d7d6512014-06-10 08:28:13 -070013854 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013855 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013856 intel_crtc->plane_ids_mask |= BIT(primary->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013857
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013858 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013859 struct intel_plane *plane;
13860
Ville Syrjälä580503c2016-10-31 22:37:00 +020013861 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013862 if (IS_ERR(plane)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013863 ret = PTR_ERR(plane);
13864 goto fail;
13865 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013866 intel_crtc->plane_ids_mask |= BIT(plane->id);
Ville Syrjäläa81d6fa2016-10-25 18:58:01 +030013867 }
13868
Ville Syrjälä580503c2016-10-31 22:37:00 +020013869 cursor = intel_cursor_plane_create(dev_priv, pipe);
Ville Syrjäläd2b2cbc2016-11-07 22:20:56 +020013870 if (IS_ERR(cursor)) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013871 ret = PTR_ERR(cursor);
Matt Roper3d7d6512014-06-10 08:28:13 -070013872 goto fail;
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013873 }
Ville Syrjäläd97d7b42016-11-22 18:01:57 +020013874 intel_crtc->plane_ids_mask |= BIT(cursor->id);
Matt Roper3d7d6512014-06-10 08:28:13 -070013875
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020013876 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013877 &primary->base, &cursor->base,
13878 &intel_crtc_funcs,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030013879 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070013880 if (ret)
13881 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013882
Jesse Barnes80824002009-09-10 15:28:06 -070013883 intel_crtc->pipe = pipe;
Ville Syrjäläe3c566d2016-11-08 16:47:11 +020013884 intel_crtc->plane = primary->plane;
Jesse Barnes80824002009-09-10 15:28:06 -070013885
Chris Wilson4b0e3332014-05-30 16:35:26 +030013886 intel_crtc->cursor_base = ~0;
13887 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013888 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013889
Nabendu Maiti1c74eea2016-11-29 11:23:14 +053013890 /* initialize shared scalers */
13891 intel_crtc_init_scalers(intel_crtc, crtc_state);
13892
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013893 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13894 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020013895 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13896 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013897
Jesse Barnes79e53942008-11-07 14:24:08 -080013898 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013899
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000013900 intel_color_init(&intel_crtc->base);
13901
Daniel Vetter87b6b102014-05-15 15:33:46 +020013902 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013903
13904 return 0;
Matt Roper3d7d6512014-06-10 08:28:13 -070013905
13906fail:
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013907 /*
13908 * drm_mode_config_cleanup() will free up any
13909 * crtcs/planes already initialized.
13910 */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013911 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013912 kfree(intel_crtc);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030013913
13914 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013915}
13916
Jesse Barnes752aa882013-10-31 18:55:49 +020013917enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13918{
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013919 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013920
Rob Clark51fd3712013-11-19 12:10:12 -050013921 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013922
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013923 if (!connector->base.state->crtc)
Jesse Barnes752aa882013-10-31 18:55:49 +020013924 return INVALID_PIPE;
13925
Daniel Vetter51ec53d2017-03-01 10:52:24 +010013926 return to_intel_crtc(connector->base.state->crtc)->pipe;
Jesse Barnes752aa882013-10-31 18:55:49 +020013927}
13928
Carl Worth08d7b3d2009-04-29 14:43:54 -070013929int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013930 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013931{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013932 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013933 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013934 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013935
Rob Clark7707e652014-07-17 23:30:04 -040013936 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010013937 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013938 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013939
Rob Clark7707e652014-07-17 23:30:04 -040013940 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013941 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013942
Daniel Vetterc05422d2009-08-11 16:05:30 +020013943 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013944}
13945
Daniel Vetter66a92782012-07-12 20:08:18 +020013946static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013947{
Daniel Vetter66a92782012-07-12 20:08:18 +020013948 struct drm_device *dev = encoder->base.dev;
13949 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013950 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013951 int entry = 0;
13952
Damien Lespiaub2784e12014-08-05 11:29:37 +010013953 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013954 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013955 index_mask |= (1 << entry);
13956
Jesse Barnes79e53942008-11-07 14:24:08 -080013957 entry++;
13958 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013959
Jesse Barnes79e53942008-11-07 14:24:08 -080013960 return index_mask;
13961}
13962
Ville Syrjälä646d5772016-10-31 22:37:14 +020013963static bool has_edp_a(struct drm_i915_private *dev_priv)
Chris Wilson4d302442010-12-14 19:21:29 +000013964{
Ville Syrjälä646d5772016-10-31 22:37:14 +020013965 if (!IS_MOBILE(dev_priv))
Chris Wilson4d302442010-12-14 19:21:29 +000013966 return false;
13967
13968 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13969 return false;
13970
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010013971 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013972 return false;
13973
13974 return true;
13975}
13976
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013977static bool intel_crt_present(struct drm_i915_private *dev_priv)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013978{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000013979 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau884497e2013-12-03 13:56:23 +000013980 return false;
13981
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +010013982 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013983 return false;
13984
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010013985 if (IS_CHERRYVIEW(dev_priv))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013986 return false;
13987
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013988 if (HAS_PCH_LPT_H(dev_priv) &&
13989 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
Ville Syrjälä65e472e2015-12-01 23:28:55 +020013990 return false;
13991
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013992 /* DDI E can't be used if DDI A requires 4 lanes */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010013993 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020013994 return false;
13995
Ville Syrjäläe4abb732015-12-01 23:31:33 +020013996 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070013997 return false;
13998
13999 return true;
14000}
14001
Imre Deak8090ba82016-08-10 14:07:33 +030014002void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14003{
14004 int pps_num;
14005 int pps_idx;
14006
14007 if (HAS_DDI(dev_priv))
14008 return;
14009 /*
14010 * This w/a is needed at least on CPT/PPT, but to be sure apply it
14011 * everywhere where registers can be write protected.
14012 */
14013 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14014 pps_num = 2;
14015 else
14016 pps_num = 1;
14017
14018 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14019 u32 val = I915_READ(PP_CONTROL(pps_idx));
14020
14021 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14022 I915_WRITE(PP_CONTROL(pps_idx), val);
14023 }
14024}
14025
Imre Deak44cb7342016-08-10 14:07:29 +030014026static void intel_pps_init(struct drm_i915_private *dev_priv)
14027{
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014028 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +030014029 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14030 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14031 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14032 else
14033 dev_priv->pps_mmio_base = PPS_BASE;
Imre Deak8090ba82016-08-10 14:07:33 +030014034
14035 intel_pps_unlock_regs_wa(dev_priv);
Imre Deak44cb7342016-08-10 14:07:29 +030014036}
14037
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014038static void intel_setup_outputs(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -080014039{
Chris Wilson4ef69c72010-09-09 15:14:28 +010014040 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014041 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014042
Imre Deak44cb7342016-08-10 14:07:29 +030014043 intel_pps_init(dev_priv);
14044
Imre Deak97a824e12016-06-21 11:51:47 +030014045 /*
14046 * intel_edp_init_connector() depends on this completing first, to
14047 * prevent the registeration of both eDP and LVDS and the incorrect
14048 * sharing of the PPS.
14049 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014050 intel_lvds_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014051
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014052 if (intel_crt_present(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014053 intel_crt_init(dev_priv);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014054
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +020014055 if (IS_GEN9_LP(dev_priv)) {
Vandana Kannanc776eb22014-08-19 12:05:01 +053014056 /*
14057 * FIXME: Broxton doesn't support port detection via the
14058 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14059 * detect the ports.
14060 */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014061 intel_ddi_init(dev_priv, PORT_A);
14062 intel_ddi_init(dev_priv, PORT_B);
14063 intel_ddi_init(dev_priv, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014064
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014065 intel_dsi_init(dev_priv);
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +010014066 } else if (HAS_DDI(dev_priv)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014067 int found;
14068
Jesse Barnesde31fac2015-03-06 15:53:32 -080014069 /*
14070 * Haswell uses DDI functions to detect digital outputs.
14071 * On SKL pre-D0 the strap isn't connected, so we assume
14072 * it's there.
14073 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014074 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014075 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014076 if (found || IS_GEN9_BC(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014077 intel_ddi_init(dev_priv, PORT_A);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014078
14079 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14080 * register */
14081 found = I915_READ(SFUSE_STRAP);
14082
14083 if (found & SFUSE_STRAP_DDIB_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014084 intel_ddi_init(dev_priv, PORT_B);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014085 if (found & SFUSE_STRAP_DDIC_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014086 intel_ddi_init(dev_priv, PORT_C);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014087 if (found & SFUSE_STRAP_DDID_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014088 intel_ddi_init(dev_priv, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014089 /*
14090 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14091 */
Rodrigo Vivib976dc52017-01-23 10:32:37 -080014092 if (IS_GEN9_BC(dev_priv) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014093 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14094 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14095 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014096 intel_ddi_init(dev_priv, PORT_E);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014097
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014098 } else if (HAS_PCH_SPLIT(dev_priv)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014099 int found;
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014100 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014101
Ville Syrjälä646d5772016-10-31 22:37:14 +020014102 if (has_edp_a(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014103 intel_dp_init(dev_priv, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014104
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014105 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014106 /* PCH SDVOB multiplex with HDMIB */
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014107 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014108 if (!found)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014109 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014110 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014111 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014112 }
14113
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014114 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014115 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014116
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014117 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014118 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014119
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014120 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014121 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014122
Daniel Vetter270b3042012-10-27 15:52:05 +020014123 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014124 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014125 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014126 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014127
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014128 /*
14129 * The DP_DETECTED bit is the latched state of the DDC
14130 * SDA pin at boot. However since eDP doesn't require DDC
14131 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14132 * eDP ports may have been muxed to an alternate function.
14133 * Thus we can't rely on the DP_DETECTED bit alone to detect
14134 * eDP ports. Consult the VBT as well as DP_DETECTED to
14135 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014136 *
14137 * Sadly the straps seem to be missing sometimes even for HDMI
14138 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14139 * and VBT for the presence of the port. Additionally we can't
14140 * trust the port type the VBT declares as we've seen at least
14141 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014142 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014143 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014144 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14145 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014146 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014147 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014148 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014149
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +000014150 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014151 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14152 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014153 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014154 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014155 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014156
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014157 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014158 /*
14159 * eDP not supported on port D,
14160 * so no need to worry about it
14161 */
14162 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14163 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014164 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014165 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014166 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014167 }
14168
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014169 intel_dsi_init(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014170 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014171 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014172
Paulo Zanonie2debe92013-02-18 19:00:27 -030014173 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014174 DRM_DEBUG_KMS("probing SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014175 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014176 if (!found && IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014177 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014178 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014179 }
Ma Ling27185ae2009-08-24 13:50:23 +080014180
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014181 if (!found && IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014182 intel_dp_init(dev_priv, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014183 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014184
14185 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014186
Paulo Zanonie2debe92013-02-18 19:00:27 -030014187 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014188 DRM_DEBUG_KMS("probing SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014189 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014190 }
Ma Ling27185ae2009-08-24 13:50:23 +080014191
Paulo Zanonie2debe92013-02-18 19:00:27 -030014192 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014193
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014194 if (IS_G4X(dev_priv)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014195 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014196 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014197 }
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014198 if (IS_G4X(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014199 intel_dp_init(dev_priv, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014200 }
Ma Ling27185ae2009-08-24 13:50:23 +080014201
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +010014202 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014203 intel_dp_init(dev_priv, DP_D, PORT_D);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014204 } else if (IS_GEN2(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014205 intel_dvo_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014206
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +000014207 if (SUPPORTS_TV(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014208 intel_tv_init(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080014209
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014210 intel_psr_init(dev_priv);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014211
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014212 for_each_intel_encoder(&dev_priv->drm, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014213 encoder->base.possible_crtcs = encoder->crtc_mask;
14214 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014215 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014216 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014217
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014218 intel_init_pch_refclk(dev_priv);
Daniel Vetter270b3042012-10-27 15:52:05 +020014219
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020014220 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
Jesse Barnes79e53942008-11-07 14:24:08 -080014221}
14222
14223static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14224{
14225 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014226
Daniel Vetteref2d6332014-02-10 18:00:38 +010014227 drm_framebuffer_cleanup(fb);
Chris Wilson70001cd2017-02-16 09:46:21 +000014228
Chris Wilsondd689282017-03-01 15:41:28 +000014229 i915_gem_object_lock(intel_fb->obj);
14230 WARN_ON(!intel_fb->obj->framebuffer_references--);
14231 i915_gem_object_unlock(intel_fb->obj);
14232
Chris Wilsonf8c417c2016-07-20 13:31:53 +010014233 i915_gem_object_put(intel_fb->obj);
Chris Wilson70001cd2017-02-16 09:46:21 +000014234
Jesse Barnes79e53942008-11-07 14:24:08 -080014235 kfree(intel_fb);
14236}
14237
14238static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014239 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014240 unsigned int *handle)
14241{
14242 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014243 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014244
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014245 if (obj->userptr.mm) {
14246 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14247 return -EINVAL;
14248 }
14249
Chris Wilson05394f32010-11-08 19:18:58 +000014250 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014251}
14252
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014253static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14254 struct drm_file *file,
14255 unsigned flags, unsigned color,
14256 struct drm_clip_rect *clips,
14257 unsigned num_clips)
14258{
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014259 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014260
Chris Wilson5a97bcc2017-02-22 11:40:46 +000014261 i915_gem_object_flush_if_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +000014262 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014263
14264 return 0;
14265}
14266
Jesse Barnes79e53942008-11-07 14:24:08 -080014267static const struct drm_framebuffer_funcs intel_fb_funcs = {
14268 .destroy = intel_user_framebuffer_destroy,
14269 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014270 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014271};
14272
Damien Lespiaub3218032015-02-27 11:15:18 +000014273static
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014274u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14275 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +000014276{
Chris Wilson24dbf512017-02-15 10:59:18 +000014277 u32 gen = INTEL_GEN(dev_priv);
Damien Lespiaub3218032015-02-27 11:15:18 +000014278
14279 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014280 int cpp = drm_format_plane_cpp(pixel_format, 0);
14281
Damien Lespiaub3218032015-02-27 11:15:18 +000014282 /* "The stride in bytes must not exceed the of the size of 8K
14283 * pixels and 32K bytes."
14284 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014285 return min(8192 * cpp, 32768);
Ville Syrjälä6401c372017-02-08 19:53:28 +020014286 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014287 return 32*1024;
14288 } else if (gen >= 4) {
14289 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14290 return 16*1024;
14291 else
14292 return 32*1024;
14293 } else if (gen >= 3) {
14294 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14295 return 8*1024;
14296 else
14297 return 16*1024;
14298 } else {
14299 /* XXX DSPC is limited to 4k tiled */
14300 return 8*1024;
14301 }
14302}
14303
Chris Wilson24dbf512017-02-15 10:59:18 +000014304static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14305 struct drm_i915_gem_object *obj,
14306 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014307{
Chris Wilson24dbf512017-02-15 10:59:18 +000014308 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Engestromb3c11ac2016-11-12 01:12:56 +000014309 struct drm_format_name_buf format_name;
Chris Wilsondd689282017-03-01 15:41:28 +000014310 u32 pitch_limit, stride_alignment;
14311 unsigned int tiling, stride;
Chris Wilson24dbf512017-02-15 10:59:18 +000014312 int ret = -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -080014313
Chris Wilsondd689282017-03-01 15:41:28 +000014314 i915_gem_object_lock(obj);
14315 obj->framebuffer_references++;
14316 tiling = i915_gem_object_get_tiling(obj);
14317 stride = i915_gem_object_get_stride(obj);
14318 i915_gem_object_unlock(obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014319
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014320 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014321 /*
14322 * If there's a fence, enforce that
14323 * the fb modifier and tiling mode match.
14324 */
14325 if (tiling != I915_TILING_NONE &&
14326 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014327 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014328 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014329 }
14330 } else {
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014331 if (tiling == I915_TILING_X) {
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014332 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014333 } else if (tiling == I915_TILING_Y) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014334 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
Chris Wilson24dbf512017-02-15 10:59:18 +000014335 goto err;
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014336 }
14337 }
14338
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014339 /* Passed in modifier sanity checking. */
14340 switch (mode_cmd->modifier[0]) {
14341 case I915_FORMAT_MOD_Y_TILED:
14342 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014343 if (INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014344 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
14345 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014346 goto err;
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014347 }
Ben Widawsky2f075562017-03-24 14:29:48 -070014348 case DRM_FORMAT_MOD_LINEAR:
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014349 case I915_FORMAT_MOD_X_TILED:
14350 break;
14351 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014352 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14353 mode_cmd->modifier[0]);
Chris Wilson24dbf512017-02-15 10:59:18 +000014354 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014355 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014356
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014357 /*
14358 * gen2/3 display engine uses the fence if present,
14359 * so the tiling mode must match the fb modifier exactly.
14360 */
14361 if (INTEL_INFO(dev_priv)->gen < 4 &&
14362 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014363 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014364 goto err;
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014365 }
14366
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014367 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014368 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014369 if (mode_cmd->pitches[0] > pitch_limit) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014370 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
Ben Widawsky2f075562017-03-24 14:29:48 -070014371 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014372 "tiled" : "linear",
14373 mode_cmd->pitches[0], pitch_limit);
Chris Wilson24dbf512017-02-15 10:59:18 +000014374 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014375 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014376
Ville Syrjäläc2ff7372016-02-11 19:16:37 +020014377 /*
14378 * If there's a fence, enforce that
14379 * the fb pitch and fence stride match.
14380 */
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014381 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14382 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14383 mode_cmd->pitches[0], stride);
Chris Wilson24dbf512017-02-15 10:59:18 +000014384 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014385 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014386
Ville Syrjälä57779d02012-10-31 17:50:14 +020014387 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014388 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014389 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014390 case DRM_FORMAT_RGB565:
14391 case DRM_FORMAT_XRGB8888:
14392 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014393 break;
14394 case DRM_FORMAT_XRGB1555:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014395 if (INTEL_GEN(dev_priv) > 3) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014396 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14397 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014398 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014399 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014400 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014401 case DRM_FORMAT_ABGR8888:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014402 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014403 INTEL_GEN(dev_priv) < 9) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014404 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14405 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014406 goto err;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014407 }
14408 break;
14409 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014410 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014411 case DRM_FORMAT_XBGR2101010:
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000014412 if (INTEL_GEN(dev_priv) < 4) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014413 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14414 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014415 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014416 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014417 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014418 case DRM_FORMAT_ABGR2101010:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014419 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014420 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14421 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014422 goto err;
Damien Lespiau75312082015-05-15 19:06:01 +010014423 }
14424 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014425 case DRM_FORMAT_YUYV:
14426 case DRM_FORMAT_UYVY:
14427 case DRM_FORMAT_YVYU:
14428 case DRM_FORMAT_VYUY:
Ville Syrjäläab330812017-04-21 21:14:32 +030014429 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014430 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14431 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014432 goto err;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014433 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014434 break;
14435 default:
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014436 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14437 drm_get_format_name(mode_cmd->pixel_format, &format_name));
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014438 goto err;
Chris Wilson57cd6502010-08-08 12:34:44 +010014439 }
14440
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014441 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14442 if (mode_cmd->offsets[0] != 0)
Chris Wilson24dbf512017-02-15 10:59:18 +000014443 goto err;
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014444
Chris Wilson24dbf512017-02-15 10:59:18 +000014445 drm_helper_mode_fill_fb_struct(&dev_priv->drm,
14446 &intel_fb->base, mode_cmd);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014447
14448 stride_alignment = intel_fb_stride_alignment(&intel_fb->base, 0);
14449 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
Ville Syrjälä144cc1432017-03-07 21:42:10 +020014450 DRM_DEBUG_KMS("pitch (%d) must be at least %u byte aligned\n",
14451 mode_cmd->pitches[0], stride_alignment);
Ville Syrjäläd88c4af2017-03-07 21:42:06 +020014452 goto err;
14453 }
14454
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014455 intel_fb->obj = obj;
14456
Ville Syrjälä6687c902015-09-15 13:16:41 +030014457 ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
14458 if (ret)
Chris Wilson9aceb5c12017-03-01 15:41:27 +000014459 goto err;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014460
Chris Wilson24dbf512017-02-15 10:59:18 +000014461 ret = drm_framebuffer_init(obj->base.dev,
14462 &intel_fb->base,
14463 &intel_fb_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080014464 if (ret) {
14465 DRM_ERROR("framebuffer init failed %d\n", ret);
Chris Wilson24dbf512017-02-15 10:59:18 +000014466 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -080014467 }
14468
Jesse Barnes79e53942008-11-07 14:24:08 -080014469 return 0;
Chris Wilson24dbf512017-02-15 10:59:18 +000014470
14471err:
Chris Wilsondd689282017-03-01 15:41:28 +000014472 i915_gem_object_lock(obj);
14473 obj->framebuffer_references--;
14474 i915_gem_object_unlock(obj);
Chris Wilson24dbf512017-02-15 10:59:18 +000014475 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014476}
14477
Jesse Barnes79e53942008-11-07 14:24:08 -080014478static struct drm_framebuffer *
14479intel_user_framebuffer_create(struct drm_device *dev,
14480 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014481 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014482{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014483 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014484 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014485 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014486
Chris Wilson03ac0642016-07-20 13:31:51 +010014487 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14488 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014489 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014490
Chris Wilson24dbf512017-02-15 10:59:18 +000014491 fb = intel_framebuffer_create(obj, &mode_cmd);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014492 if (IS_ERR(fb))
Chris Wilsonf0cd5182016-10-28 13:58:43 +010014493 i915_gem_object_put(obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014494
14495 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014496}
14497
Chris Wilson778e23a2016-12-05 14:29:39 +000014498static void intel_atomic_state_free(struct drm_atomic_state *state)
14499{
14500 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14501
14502 drm_atomic_state_default_release(state);
14503
14504 i915_sw_fence_fini(&intel_state->commit_ready);
14505
14506 kfree(state);
14507}
14508
Jesse Barnes79e53942008-11-07 14:24:08 -080014509static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014510 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014511 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014512 .atomic_check = intel_atomic_check,
14513 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014514 .atomic_state_alloc = intel_atomic_state_alloc,
14515 .atomic_state_clear = intel_atomic_state_clear,
Chris Wilson778e23a2016-12-05 14:29:39 +000014516 .atomic_state_free = intel_atomic_state_free,
Jesse Barnes79e53942008-11-07 14:24:08 -080014517};
14518
Imre Deak88212942016-03-16 13:38:53 +020014519/**
14520 * intel_init_display_hooks - initialize the display modesetting hooks
14521 * @dev_priv: device private
14522 */
14523void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014524{
Ville Syrjälä7ff89ca2017-02-07 20:33:05 +020014525 intel_init_cdclk_hooks(dev_priv);
14526
Imre Deak88212942016-03-16 13:38:53 +020014527 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014528 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014529 dev_priv->display.get_initial_plane_config =
14530 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014531 dev_priv->display.crtc_compute_clock =
14532 haswell_crtc_compute_clock;
14533 dev_priv->display.crtc_enable = haswell_crtc_enable;
14534 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014535 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014536 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014537 dev_priv->display.get_initial_plane_config =
14538 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014539 dev_priv->display.crtc_compute_clock =
14540 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014541 dev_priv->display.crtc_enable = haswell_crtc_enable;
14542 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014543 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014544 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014545 dev_priv->display.get_initial_plane_config =
14546 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014547 dev_priv->display.crtc_compute_clock =
14548 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014549 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14550 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014551 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014552 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014553 dev_priv->display.get_initial_plane_config =
14554 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014555 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14556 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14557 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14558 } else if (IS_VALLEYVIEW(dev_priv)) {
14559 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14560 dev_priv->display.get_initial_plane_config =
14561 i9xx_get_initial_plane_config;
14562 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014563 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14564 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014565 } else if (IS_G4X(dev_priv)) {
14566 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14567 dev_priv->display.get_initial_plane_config =
14568 i9xx_get_initial_plane_config;
14569 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14570 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14571 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014572 } else if (IS_PINEVIEW(dev_priv)) {
14573 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14574 dev_priv->display.get_initial_plane_config =
14575 i9xx_get_initial_plane_config;
14576 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14577 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14578 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014579 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014580 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014581 dev_priv->display.get_initial_plane_config =
14582 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014583 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014584 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14585 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014586 } else {
14587 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14588 dev_priv->display.get_initial_plane_config =
14589 i9xx_get_initial_plane_config;
14590 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14591 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14592 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014593 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014594
Imre Deak88212942016-03-16 13:38:53 +020014595 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014596 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014597 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014598 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014599 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014600 /* FIXME: detect B0+ stepping and use auto training */
14601 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014602 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014603 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030014604 }
14605
Lyude27082492016-08-24 07:48:10 +020014606 if (dev_priv->info.gen >= 9)
14607 dev_priv->display.update_crtcs = skl_update_crtcs;
14608 else
14609 dev_priv->display.update_crtcs = intel_update_crtcs;
14610
Daniel Vetter5a21b662016-05-24 17:13:53 +020014611 switch (INTEL_INFO(dev_priv)->gen) {
14612 case 2:
14613 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14614 break;
14615
14616 case 3:
14617 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14618 break;
14619
14620 case 4:
14621 case 5:
14622 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14623 break;
14624
14625 case 6:
14626 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14627 break;
14628 case 7:
14629 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
14630 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14631 break;
14632 case 9:
14633 /* Drop through - unsupported since execlist only. */
14634 default:
14635 /* Default just returns -ENODEV to indicate unsupported */
14636 dev_priv->display.queue_flip = intel_default_queue_flip;
14637 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014638}
14639
Jesse Barnesb690e962010-07-19 13:53:12 -070014640/*
14641 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14642 * resume, or other times. This quirk makes sure that's the case for
14643 * affected systems.
14644 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014645static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014646{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014647 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb690e962010-07-19 13:53:12 -070014648
14649 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014650 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014651}
14652
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014653static void quirk_pipeb_force(struct drm_device *dev)
14654{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014655 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014656
14657 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14658 DRM_INFO("applying pipe b force quirk\n");
14659}
14660
Keith Packard435793d2011-07-12 14:56:22 -070014661/*
14662 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14663 */
14664static void quirk_ssc_force_disable(struct drm_device *dev)
14665{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014666 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard435793d2011-07-12 14:56:22 -070014667 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014668 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014669}
14670
Carsten Emde4dca20e2012-03-15 15:56:26 +010014671/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014672 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14673 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014674 */
14675static void quirk_invert_brightness(struct drm_device *dev)
14676{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014677 struct drm_i915_private *dev_priv = to_i915(dev);
Carsten Emde4dca20e2012-03-15 15:56:26 +010014678 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014679 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014680}
14681
Scot Doyle9c72cc62014-07-03 23:27:50 +000014682/* Some VBT's incorrectly indicate no backlight is present */
14683static void quirk_backlight_present(struct drm_device *dev)
14684{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014685 struct drm_i915_private *dev_priv = to_i915(dev);
Scot Doyle9c72cc62014-07-03 23:27:50 +000014686 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14687 DRM_INFO("applying backlight present quirk\n");
14688}
14689
Jesse Barnesb690e962010-07-19 13:53:12 -070014690struct intel_quirk {
14691 int device;
14692 int subsystem_vendor;
14693 int subsystem_device;
14694 void (*hook)(struct drm_device *dev);
14695};
14696
Egbert Eich5f85f172012-10-14 15:46:38 +020014697/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14698struct intel_dmi_quirk {
14699 void (*hook)(struct drm_device *dev);
14700 const struct dmi_system_id (*dmi_id_list)[];
14701};
14702
14703static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14704{
14705 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14706 return 1;
14707}
14708
14709static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14710 {
14711 .dmi_id_list = &(const struct dmi_system_id[]) {
14712 {
14713 .callback = intel_dmi_reverse_brightness,
14714 .ident = "NCR Corporation",
14715 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14716 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14717 },
14718 },
14719 { } /* terminating entry */
14720 },
14721 .hook = quirk_invert_brightness,
14722 },
14723};
14724
Ben Widawskyc43b5632012-04-16 14:07:40 -070014725static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014726 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14727 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14728
Jesse Barnesb690e962010-07-19 13:53:12 -070014729 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14730 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14731
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014732 /* 830 needs to leave pipe A & dpll A up */
14733 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14734
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014735 /* 830 needs to leave pipe B & dpll B up */
14736 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14737
Keith Packard435793d2011-07-12 14:56:22 -070014738 /* Lenovo U160 cannot use SSC on LVDS */
14739 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014740
14741 /* Sony Vaio Y cannot use SSC on LVDS */
14742 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014743
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014744 /* Acer Aspire 5734Z must invert backlight brightness */
14745 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14746
14747 /* Acer/eMachines G725 */
14748 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14749
14750 /* Acer/eMachines e725 */
14751 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14752
14753 /* Acer/Packard Bell NCL20 */
14754 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14755
14756 /* Acer Aspire 4736Z */
14757 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014758
14759 /* Acer Aspire 5336 */
14760 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014761
14762 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14763 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014764
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014765 /* Acer C720 Chromebook (Core i3 4005U) */
14766 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14767
jens steinb2a96012014-10-28 20:25:53 +010014768 /* Apple Macbook 2,1 (Core 2 T7400) */
14769 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14770
Jani Nikula1b9448b2015-11-05 11:49:59 +020014771 /* Apple Macbook 4,1 */
14772 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14773
Scot Doyled4967d82014-07-03 23:27:52 +000014774 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14775 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014776
14777 /* HP Chromebook 14 (Celeron 2955U) */
14778 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014779
14780 /* Dell Chromebook 11 */
14781 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014782
14783 /* Dell Chromebook 11 (2015 version) */
14784 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014785};
14786
14787static void intel_init_quirks(struct drm_device *dev)
14788{
14789 struct pci_dev *d = dev->pdev;
14790 int i;
14791
14792 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14793 struct intel_quirk *q = &intel_quirks[i];
14794
14795 if (d->device == q->device &&
14796 (d->subsystem_vendor == q->subsystem_vendor ||
14797 q->subsystem_vendor == PCI_ANY_ID) &&
14798 (d->subsystem_device == q->subsystem_device ||
14799 q->subsystem_device == PCI_ANY_ID))
14800 q->hook(dev);
14801 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014802 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14803 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14804 intel_dmi_quirks[i].hook(dev);
14805 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014806}
14807
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014808/* Disable the VGA plane that we never use */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000014809static void i915_disable_vga(struct drm_i915_private *dev_priv)
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014810{
David Weinehall52a05c32016-08-22 13:32:44 +030014811 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014812 u8 sr1;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010014813 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014814
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014815 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
David Weinehall52a05c32016-08-22 13:32:44 +030014816 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014817 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014818 sr1 = inb(VGA_SR_DATA);
14819 outb(sr1 | 1<<5, VGA_SR_DATA);
David Weinehall52a05c32016-08-22 13:32:44 +030014820 vga_put(pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014821 udelay(300);
14822
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014823 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014824 POSTING_READ(vga_reg);
14825}
14826
Daniel Vetterf8175862012-04-10 15:50:11 +020014827void intel_modeset_init_hw(struct drm_device *dev)
14828{
Chris Wilsonfac5e232016-07-04 11:34:36 +010014829 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014830
Ville Syrjälä4c75b942016-10-31 22:37:12 +020014831 intel_update_cdclk(dev_priv);
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +020014832 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010014833
Ville Syrjälä46f16e62016-10-31 22:37:22 +020014834 intel_init_clock_gating(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020014835}
14836
Matt Roperd93c0372015-12-03 11:37:41 -080014837/*
14838 * Calculate what we think the watermarks should be for the state we've read
14839 * out of the hardware and then immediately program those watermarks so that
14840 * we ensure the hardware settings match our internal state.
14841 *
14842 * We can calculate what we think WM's should be by creating a duplicate of the
14843 * current state (which was constructed during hardware readout) and running it
14844 * through the atomic check code to calculate new watermark values in the
14845 * state object.
14846 */
14847static void sanitize_watermarks(struct drm_device *dev)
14848{
14849 struct drm_i915_private *dev_priv = to_i915(dev);
14850 struct drm_atomic_state *state;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014851 struct intel_atomic_state *intel_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014852 struct drm_crtc *crtc;
14853 struct drm_crtc_state *cstate;
14854 struct drm_modeset_acquire_ctx ctx;
14855 int ret;
14856 int i;
14857
14858 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080014859 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080014860 return;
14861
14862 /*
14863 * We need to hold connection_mutex before calling duplicate_state so
14864 * that the connector loop is protected.
14865 */
14866 drm_modeset_acquire_init(&ctx, 0);
14867retry:
Matt Roper0cd12622016-01-12 07:13:37 -080014868 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080014869 if (ret == -EDEADLK) {
14870 drm_modeset_backoff(&ctx);
14871 goto retry;
14872 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080014873 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014874 }
14875
14876 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14877 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080014878 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080014879
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014880 intel_state = to_intel_atomic_state(state);
14881
Matt Ropered4a6a72016-02-23 17:20:13 -080014882 /*
14883 * Hardware readout is the only time we don't want to calculate
14884 * intermediate watermarks (since we don't trust the current
14885 * watermarks).
14886 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020014887 if (!HAS_GMCH_DISPLAY(dev_priv))
14888 intel_state->skip_intermediate_wm = true;
Matt Ropered4a6a72016-02-23 17:20:13 -080014889
Matt Roperd93c0372015-12-03 11:37:41 -080014890 ret = intel_atomic_check(dev, state);
14891 if (ret) {
14892 /*
14893 * If we fail here, it means that the hardware appears to be
14894 * programmed in a way that shouldn't be possible, given our
14895 * understanding of watermark requirements. This might mean a
14896 * mistake in the hardware readout code or a mistake in the
14897 * watermark calculations for a given platform. Raise a WARN
14898 * so that this is noticeable.
14899 *
14900 * If this actually happens, we'll have to just leave the
14901 * BIOS-programmed watermarks untouched and hope for the best.
14902 */
14903 WARN(true, "Could not determine valid watermarks for inherited state\n");
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014904 goto put_state;
Matt Roperd93c0372015-12-03 11:37:41 -080014905 }
14906
14907 /* Write calculated watermark values back */
Maarten Lankhorstaa5e9b42017-03-09 15:52:04 +010014908 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roperd93c0372015-12-03 11:37:41 -080014909 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14910
Matt Ropered4a6a72016-02-23 17:20:13 -080014911 cs->wm.need_postvbl_update = true;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +010014912 dev_priv->display.optimize_watermarks(intel_state, cs);
Matt Roperd93c0372015-12-03 11:37:41 -080014913 }
14914
Arnd Bergmannb9a1b712016-10-18 17:16:23 +020014915put_state:
Chris Wilson08536952016-10-14 13:18:18 +010014916 drm_atomic_state_put(state);
Matt Roper0cd12622016-01-12 07:13:37 -080014917fail:
Matt Roperd93c0372015-12-03 11:37:41 -080014918 drm_modeset_drop_locks(&ctx);
14919 drm_modeset_acquire_fini(&ctx);
14920}
14921
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014922int intel_modeset_init(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -080014923{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014924 struct drm_i915_private *dev_priv = to_i915(dev);
14925 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014926 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014927 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014928
14929 drm_mode_config_init(dev);
14930
14931 dev->mode_config.min_width = 0;
14932 dev->mode_config.min_height = 0;
14933
Dave Airlie019d96c2011-09-29 16:20:42 +010014934 dev->mode_config.preferred_depth = 24;
14935 dev->mode_config.prefer_shadow = 1;
14936
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014937 dev->mode_config.allow_fb_modifiers = true;
14938
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014939 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014940
Andrea Arcangeli400c19d2017-04-07 01:23:45 +020014941 init_llist_head(&dev_priv->atomic_helper.free_list);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014942 INIT_WORK(&dev_priv->atomic_helper.free_work,
Chris Wilsonba318c62017-02-02 20:47:41 +000014943 intel_atomic_helper_free_state_worker);
Chris Wilsoneb955ee2017-01-23 21:29:39 +000014944
Jesse Barnesb690e962010-07-19 13:53:12 -070014945 intel_init_quirks(dev);
14946
Ville Syrjälä62d75df2016-10-31 22:37:25 +020014947 intel_init_pm(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014948
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014949 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014950 return 0;
Ben Widawskye3c74752013-04-05 13:12:39 -070014951
Lukas Wunner69f92f62015-07-15 13:57:35 +020014952 /*
14953 * There may be no VBT; and if the BIOS enabled SSC we can
14954 * just keep using it to avoid unnecessary flicker. Whereas if the
14955 * BIOS isn't using it, don't assume it will work even if the VBT
14956 * indicates as much.
14957 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010014958 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Lukas Wunner69f92f62015-07-15 13:57:35 +020014959 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14960 DREF_SSC1_ENABLE);
14961
14962 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14963 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14964 bios_lvds_use_ssc ? "en" : "dis",
14965 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14966 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14967 }
14968 }
14969
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014970 if (IS_GEN2(dev_priv)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014971 dev->mode_config.max_width = 2048;
14972 dev->mode_config.max_height = 2048;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014973 } else if (IS_GEN3(dev_priv)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014974 dev->mode_config.max_width = 4096;
14975 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014976 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014977 dev->mode_config.max_width = 8192;
14978 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014979 }
Damien Lespiau068be562014-03-28 14:17:49 +000014980
Jani Nikula2a307c22016-11-30 17:43:04 +020014981 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14982 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014983 dev->mode_config.cursor_height = 1023;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +010014984 } else if (IS_GEN2(dev_priv)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014985 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14986 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14987 } else {
14988 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14989 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14990 }
14991
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030014992 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014993
Zhao Yakui28c97732009-10-09 11:39:41 +080014994 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000014995 INTEL_INFO(dev_priv)->num_pipes,
14996 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014997
Damien Lespiau055e3932014-08-18 13:49:10 +010014998 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläb079bd172016-10-25 18:58:02 +030014999 int ret;
15000
Ville Syrjälä5ab0d852016-10-31 22:37:11 +020015001 ret = intel_crtc_init(dev_priv, pipe);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015002 if (ret) {
15003 drm_mode_config_cleanup(dev);
15004 return ret;
15005 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015006 }
15007
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015008 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015009
Ville Syrjälä5be6e332017-02-20 16:04:43 +020015010 intel_update_czclk(dev_priv);
15011 intel_modeset_init_hw(dev);
15012
Ville Syrjäläb2045352016-05-13 23:41:27 +030015013 if (dev_priv->max_cdclk_freq == 0)
Ville Syrjälä4c75b942016-10-31 22:37:12 +020015014 intel_update_max_cdclk(dev_priv);
Ville Syrjäläb2045352016-05-13 23:41:27 +030015015
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015016 /* Just disable it once at startup */
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015017 i915_disable_vga(dev_priv);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +020015018 intel_setup_outputs(dev_priv);
Chris Wilson11be49e2012-11-15 11:32:20 +000015019
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015020 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015021 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015022 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015023
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015024 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015025 struct intel_initial_plane_config plane_config = {};
15026
Jesse Barnes46f297f2014-03-07 08:57:48 -080015027 if (!crtc->active)
15028 continue;
15029
Jesse Barnes46f297f2014-03-07 08:57:48 -080015030 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015031 * Note that reserving the BIOS fb up front prevents us
15032 * from stuffing other stolen allocations like the ring
15033 * on top. This prevents some ugliness at boot time, and
15034 * can even allow for smooth boot transitions if the BIOS
15035 * fb is large enough for the active pipe configuration.
15036 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015037 dev_priv->display.get_initial_plane_config(crtc,
15038 &plane_config);
15039
15040 /*
15041 * If the fb is shared between multiple heads, we'll
15042 * just get the first one.
15043 */
15044 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015045 }
Matt Roperd93c0372015-12-03 11:37:41 -080015046
15047 /*
15048 * Make sure hardware watermarks really match the state we read out.
15049 * Note that we need to do this after reconstructing the BIOS fb's
15050 * since the watermark calculation done here will use pstate->fb.
15051 */
Ville Syrjälä602ae832017-03-02 19:15:02 +020015052 if (!HAS_GMCH_DISPLAY(dev_priv))
15053 sanitize_watermarks(dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +030015054
15055 return 0;
Chris Wilson2c7111d2011-03-29 10:40:27 +010015056}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015057
Daniel Vetter7fad7982012-07-04 17:51:47 +020015058static void intel_enable_pipe_a(struct drm_device *dev)
15059{
15060 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015061 struct drm_connector_list_iter conn_iter;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015062 struct drm_connector *crt = NULL;
15063 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015064 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020015065 int ret;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015066
15067 /* We can't just switch on the pipe A, we need to set things up with a
15068 * proper mode and output configuration. As a gross hack, enable pipe A
15069 * by enabling the load detect pipe once. */
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015070 drm_connector_list_iter_begin(dev, &conn_iter);
15071 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015072 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15073 crt = &connector->base;
15074 break;
15075 }
15076 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015077 drm_connector_list_iter_end(&conn_iter);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015078
15079 if (!crt)
15080 return;
15081
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +020015082 ret = intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx);
15083 WARN(ret < 0, "All modeset mutexes are locked, but intel_get_load_detect_pipe failed\n");
15084
15085 if (ret > 0)
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015086 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015087}
15088
Daniel Vetterfa555832012-10-10 23:14:00 +020015089static bool
15090intel_check_plane_mapping(struct intel_crtc *crtc)
15091{
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015092 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä649636e2015-09-22 19:50:01 +030015093 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015094
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015095 if (INTEL_INFO(dev_priv)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015096 return true;
15097
Ville Syrjälä649636e2015-09-22 19:50:01 +030015098 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015099
15100 if ((val & DISPLAY_PLANE_ENABLE) &&
15101 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15102 return false;
15103
15104 return true;
15105}
15106
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015107static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15108{
15109 struct drm_device *dev = crtc->base.dev;
15110 struct intel_encoder *encoder;
15111
15112 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15113 return true;
15114
15115 return false;
15116}
15117
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015118static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15119{
15120 struct drm_device *dev = encoder->base.dev;
15121 struct intel_connector *connector;
15122
15123 for_each_connector_on_encoder(dev, &encoder->base, connector)
15124 return connector;
15125
15126 return NULL;
15127}
15128
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015129static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
15130 enum transcoder pch_transcoder)
15131{
15132 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
15133 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
15134}
15135
Daniel Vetter24929352012-07-02 20:28:59 +020015136static void intel_sanitize_crtc(struct intel_crtc *crtc)
15137{
15138 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010015139 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4d1de972016-03-18 17:05:42 +020015140 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015141
Daniel Vetter24929352012-07-02 20:28:59 +020015142 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015143 if (!transcoder_is_dsi(cpu_transcoder)) {
15144 i915_reg_t reg = PIPECONF(cpu_transcoder);
15145
15146 I915_WRITE(reg,
15147 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15148 }
Daniel Vetter24929352012-07-02 20:28:59 +020015149
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015150 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015151 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015152 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015153 struct intel_plane *plane;
15154
Daniel Vetter96256042015-02-13 21:03:42 +010015155 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015156
15157 /* Disable everything but the primary plane */
15158 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15159 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15160 continue;
15161
Ville Syrjälä72259532017-03-02 19:15:05 +020015162 trace_intel_disable_plane(&plane->base, crtc);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015163 plane->disable_plane(&plane->base, &crtc->base);
15164 }
Daniel Vetter96256042015-02-13 21:03:42 +010015165 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015166
Daniel Vetter24929352012-07-02 20:28:59 +020015167 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015168 * disable the crtc (and hence change the state) if it is wrong. Note
15169 * that gen4+ has a fixed plane -> pipe mapping. */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015170 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015171 bool plane;
15172
Ville Syrjälä78108b72016-05-27 20:59:19 +030015173 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15174 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015175
15176 /* Pipe has the wrong plane attached and the plane is active.
15177 * Temporarily change the plane mapping and disable everything
15178 * ... */
15179 plane = crtc->plane;
Maarten Lankhorst1d4258d2017-01-12 10:43:45 +010015180 crtc->base.primary->state->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015181 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015182 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015183 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015184 }
Daniel Vetter24929352012-07-02 20:28:59 +020015185
Daniel Vetter7fad7982012-07-04 17:51:47 +020015186 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15187 crtc->pipe == PIPE_A && !crtc->active) {
15188 /* BIOS forgot to enable pipe A, this mostly happens after
15189 * resume. Force-enable the pipe to fix this, the update_dpms
15190 * call below we restore the pipe to the right state, but leave
15191 * the required bits on. */
15192 intel_enable_pipe_a(dev);
15193 }
15194
Daniel Vetter24929352012-07-02 20:28:59 +020015195 /* Adjust the state of the output pipe according to whether we
15196 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015197 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015198 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015199
Tvrtko Ursulin49cff962016-10-13 11:02:54 +010015200 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015201 /*
15202 * We start out with underrun reporting disabled to avoid races.
15203 * For correct bookkeeping mark this on active crtcs.
15204 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015205 * Also on gmch platforms we dont have any hardware bits to
15206 * disable the underrun reporting. Which means we need to start
15207 * out with underrun reporting disabled also on inactive pipes,
15208 * since otherwise we'll complain about the garbage we read when
15209 * e.g. coming up after runtime pm.
15210 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015211 * No protection against concurrent access is required - at
15212 * worst a fifo underrun happens which also sets this to false.
15213 */
15214 crtc->cpu_fifo_underrun_disabled = true;
Ville Syrjäläa168f5b2016-08-05 20:00:17 +030015215 /*
15216 * We track the PCH trancoder underrun reporting state
15217 * within the crtc. With crtc for pipe A housing the underrun
15218 * reporting state for PCH transcoder A, crtc for pipe B housing
15219 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15220 * and marking underrun reporting as disabled for the non-existing
15221 * PCH transcoders B and C would prevent enabling the south
15222 * error interrupt (see cpt_can_enable_serr_int()).
15223 */
15224 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
15225 crtc->pch_fifo_underrun_disabled = true;
Daniel Vetter4cc31482014-03-24 00:01:41 +010015226 }
Daniel Vetter24929352012-07-02 20:28:59 +020015227}
15228
15229static void intel_sanitize_encoder(struct intel_encoder *encoder)
15230{
15231 struct intel_connector *connector;
Daniel Vetter24929352012-07-02 20:28:59 +020015232
15233 /* We need to check both for a crtc link (meaning that the
15234 * encoder is active and trying to read from a pipe) and the
15235 * pipe itself being active. */
15236 bool has_active_crtc = encoder->base.crtc &&
15237 to_intel_crtc(encoder->base.crtc)->active;
15238
Maarten Lankhorst496b0fc2016-08-23 16:18:07 +020015239 connector = intel_encoder_find_connector(encoder);
15240 if (connector && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015241 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15242 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015243 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015244
15245 /* Connector is active, but has no active pipe. This is
15246 * fallout from our resume register restoring. Disable
15247 * the encoder manually again. */
15248 if (encoder->base.crtc) {
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015249 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15250
Daniel Vetter24929352012-07-02 20:28:59 +020015251 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15252 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015253 encoder->base.name);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015254 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015255 if (encoder->post_disable)
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015256 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
Daniel Vetter24929352012-07-02 20:28:59 +020015257 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015258 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015259
15260 /* Inconsistent output/port/pipe state happens presumably due to
15261 * a bug in one of the get_hw_state functions. Or someplace else
15262 * in our code, like the register restore mess on resume. Clamp
15263 * things to off as a safer default. */
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +020015264
15265 connector->base.dpms = DRM_MODE_DPMS_OFF;
15266 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015267 }
15268 /* Enabled encoders without active connectors will be fixed in
15269 * the crtc fixup. */
15270}
15271
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015272void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015273{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +010015274 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015275
Imre Deak04098752014-02-18 00:02:16 +020015276 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15277 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015278 i915_disable_vga(dev_priv);
Imre Deak04098752014-02-18 00:02:16 +020015279 }
15280}
15281
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015282void i915_redisable_vga(struct drm_i915_private *dev_priv)
Imre Deak04098752014-02-18 00:02:16 +020015283{
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015284 /* This function can be called both from intel_modeset_setup_hw_state or
15285 * at a very early point in our resume sequence, where the power well
15286 * structures are not yet restored. Since this function is at a very
15287 * paranoid "someone might have enabled VGA while we were not looking"
15288 * level, just check if the power well is enabled instead of trying to
15289 * follow the "don't touch the power well if we don't need it" policy
15290 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015291 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015292 return;
15293
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +000015294 i915_redisable_vga_power_on(dev_priv);
Imre Deak6392f842016-02-12 18:55:13 +020015295
15296 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015297}
15298
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015299static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015300{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015301 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015302
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015303 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015304}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015305
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015306/* FIXME read out full plane state for all planes */
15307static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015308{
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015309 struct intel_plane *primary = to_intel_plane(crtc->base.primary);
15310 bool visible;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015311
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015312 visible = crtc->active && primary_get_hw_state(primary);
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015313
Ville Syrjäläe9728bd2017-03-02 19:14:51 +020015314 intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
15315 to_intel_plane_state(primary->base.state),
15316 visible);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015317}
15318
Daniel Vetter30e984d2013-06-05 13:34:17 +020015319static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015320{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015321 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015322 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015323 struct intel_crtc *crtc;
15324 struct intel_encoder *encoder;
15325 struct intel_connector *connector;
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015326 struct drm_connector_list_iter conn_iter;
Daniel Vetter53589012013-06-05 13:34:16 +020015327 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015328
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015329 dev_priv->active_crtcs = 0;
15330
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015331 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015332 struct intel_crtc_state *crtc_state =
15333 to_intel_crtc_state(crtc->base.state);
Daniel Vetter3b117c82013-04-17 20:15:07 +020015334
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020015335 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015336 memset(crtc_state, 0, sizeof(*crtc_state));
15337 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015338
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015339 crtc_state->base.active = crtc_state->base.enable =
15340 dev_priv->display.get_pipe_config(crtc, crtc_state);
15341
15342 crtc->base.enabled = crtc_state->base.enable;
15343 crtc->active = crtc_state->base.active;
15344
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015345 if (crtc_state->base.active)
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015346 dev_priv->active_crtcs |= 1 << crtc->pipe;
15347
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015348 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015349
Ville Syrjälä78108b72016-05-27 20:59:19 +030015350 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15351 crtc->base.base.id, crtc->base.name,
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015352 enableddisabled(crtc_state->base.active));
Daniel Vetter24929352012-07-02 20:28:59 +020015353 }
15354
Daniel Vetter53589012013-06-05 13:34:16 +020015355 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15356 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15357
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015358 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015359 &pll->state.hw_state);
15360 pll->state.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015361 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015362 struct intel_crtc_state *crtc_state =
15363 to_intel_crtc_state(crtc->base.state);
15364
15365 if (crtc_state->base.active &&
15366 crtc_state->shared_dpll == pll)
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015367 pll->state.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015368 }
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015369 pll->active_mask = pll->state.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015370
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015371 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +020015372 pll->name, pll->state.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015373 }
15374
Damien Lespiaub2784e12014-08-05 11:29:37 +010015375 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015376 pipe = 0;
15377
15378 if (encoder->get_hw_state(encoder, &pipe)) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015379 struct intel_crtc_state *crtc_state;
15380
Ville Syrjälä98187832016-10-31 22:37:10 +020015381 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015382 crtc_state = to_intel_crtc_state(crtc->base.state);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015383
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015384 encoder->base.crtc = &crtc->base;
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015385 crtc_state->output_types |= 1 << encoder->type;
15386 encoder->get_config(encoder, crtc_state);
Daniel Vetter24929352012-07-02 20:28:59 +020015387 } else {
15388 encoder->base.crtc = NULL;
15389 }
15390
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015391 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015392 encoder->base.base.id, encoder->base.name,
15393 enableddisabled(encoder->base.crtc),
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015394 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015395 }
15396
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015397 drm_connector_list_iter_begin(dev, &conn_iter);
15398 for_each_intel_connector_iter(connector, &conn_iter) {
Daniel Vetter24929352012-07-02 20:28:59 +020015399 if (connector->get_hw_state(connector)) {
15400 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015401
15402 encoder = connector->encoder;
15403 connector->base.encoder = &encoder->base;
15404
15405 if (encoder->base.crtc &&
15406 encoder->base.crtc->state->active) {
15407 /*
15408 * This has to be done during hardware readout
15409 * because anything calling .crtc_disable may
15410 * rely on the connector_mask being accurate.
15411 */
15412 encoder->base.crtc->state->connector_mask |=
15413 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015414 encoder->base.crtc->state->encoder_mask |=
15415 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015416 }
15417
Daniel Vetter24929352012-07-02 20:28:59 +020015418 } else {
15419 connector->base.dpms = DRM_MODE_DPMS_OFF;
15420 connector->base.encoder = NULL;
15421 }
15422 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +000015423 connector->base.base.id, connector->base.name,
15424 enableddisabled(connector->base.encoder));
Daniel Vetter24929352012-07-02 20:28:59 +020015425 }
Daniel Vetterf9e905c2017-03-01 10:52:25 +010015426 drm_connector_list_iter_end(&conn_iter);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015427
15428 for_each_intel_crtc(dev, crtc) {
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015429 struct intel_crtc_state *crtc_state =
15430 to_intel_crtc_state(crtc->base.state);
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015431 int pixclk = 0;
15432
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015433 crtc->base.hwmode = crtc_state->base.adjusted_mode;
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015434
15435 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015436 if (crtc_state->base.active) {
15437 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15438 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015439 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15440
15441 /*
15442 * The initial mode needs to be set in order to keep
15443 * the atomic core happy. It wants a valid mode if the
15444 * crtc's enabled, so we do the above call.
15445 *
Daniel Vetter7800fb62016-12-19 09:24:23 +010015446 * But we don't set all the derived state fully, hence
15447 * set a flag to indicate that a full recalculation is
15448 * needed on the next commit.
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015449 */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015450 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015451
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +020015452 intel_crtc_compute_pixel_rate(crtc_state);
15453
15454 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) ||
15455 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15456 pixclk = crtc_state->pixel_rate;
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015457 else
15458 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15459
15460 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015461 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015462 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15463
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015464 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15465 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015466 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015467
Ville Syrjäläaca1ebf2016-12-20 17:39:02 +020015468 dev_priv->min_pixclk[crtc->pipe] = pixclk;
15469
Ville Syrjäläa8cd6da2016-12-22 16:04:41 +020015470 intel_pipe_config_sanity_check(dev_priv, crtc_state);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015471 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015472}
15473
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015474static void
15475get_encoder_power_domains(struct drm_i915_private *dev_priv)
15476{
15477 struct intel_encoder *encoder;
15478
15479 for_each_intel_encoder(&dev_priv->drm, encoder) {
15480 u64 get_domains;
15481 enum intel_display_power_domain domain;
15482
15483 if (!encoder->get_power_domains)
15484 continue;
15485
15486 get_domains = encoder->get_power_domains(encoder);
15487 for_each_power_domain(domain, get_domains)
15488 intel_display_power_get(dev_priv, domain);
15489 }
15490}
15491
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015492/* Scan out the current hw modeset state,
15493 * and sanitizes it to the current state
15494 */
15495static void
15496intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015497{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015498 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter30e984d2013-06-05 13:34:17 +020015499 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015500 struct intel_crtc *crtc;
15501 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015502 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015503
15504 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015505
15506 /* HW state is read out, now we need to sanitize this mess. */
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020015507 get_encoder_power_domains(dev_priv);
15508
Damien Lespiaub2784e12014-08-05 11:29:37 +010015509 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015510 intel_sanitize_encoder(encoder);
15511 }
15512
Damien Lespiau055e3932014-08-18 13:49:10 +010015513 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä98187832016-10-31 22:37:10 +020015514 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +020015515
Daniel Vetter24929352012-07-02 20:28:59 +020015516 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015517 intel_dump_pipe_config(crtc, crtc->config,
15518 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015519 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015520
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015521 intel_modeset_update_connector_atomic_state(dev);
15522
Daniel Vetter35c95372013-07-17 06:55:04 +020015523 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15524 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15525
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015526 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015527 continue;
15528
15529 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15530
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015531 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015532 pll->on = false;
15533 }
15534
Ville Syrjälä04548cb2017-04-21 21:14:29 +030015535 if (IS_G4X(dev_priv)) {
15536 g4x_wm_get_hw_state(dev);
15537 g4x_wm_sanitize(dev_priv);
15538 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015539 vlv_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015540 vlv_wm_sanitize(dev_priv);
15541 } else if (IS_GEN9(dev_priv)) {
Pradeep Bhat30789992014-11-04 17:06:45 +000015542 skl_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015543 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015544 ilk_wm_get_hw_state(dev);
Ville Syrjälä602ae832017-03-02 19:15:02 +020015545 }
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015546
15547 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +020015548 u64 put_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015549
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015550 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015551 if (WARN_ON(put_domains))
15552 modeset_put_power_domains(dev_priv, put_domains);
15553 }
15554 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015555
Imre Deak8d8c3862017-02-17 17:39:46 +020015556 intel_power_domains_verify_state(dev_priv);
15557
Paulo Zanoni010cf732016-01-19 11:35:48 -020015558 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015559}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015560
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015561void intel_display_resume(struct drm_device *dev)
15562{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015563 struct drm_i915_private *dev_priv = to_i915(dev);
15564 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15565 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015566 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015567
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015568 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst73974892016-08-05 23:28:27 +030015569 if (state)
15570 state->acquire_ctx = &ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015571
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015572 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015573
Maarten Lankhorst73974892016-08-05 23:28:27 +030015574 while (1) {
15575 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15576 if (ret != -EDEADLK)
15577 break;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015578
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015579 drm_modeset_backoff(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015580 }
15581
Maarten Lankhorst73974892016-08-05 23:28:27 +030015582 if (!ret)
Maarten Lankhorst581e49f2017-01-16 10:37:38 +010015583 ret = __intel_display_resume(dev, state, &ctx);
Maarten Lankhorst73974892016-08-05 23:28:27 +030015584
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015585 drm_modeset_drop_locks(&ctx);
15586 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015587
Chris Wilson08536952016-10-14 13:18:18 +010015588 if (ret)
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015589 DRM_ERROR("Restoring old state failed with %i\n", ret);
Chris Wilson3c5e37f2017-01-15 12:58:25 +000015590 if (state)
15591 drm_atomic_state_put(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015592}
15593
15594void intel_modeset_gem_init(struct drm_device *dev)
15595{
Chris Wilsondc979972016-05-10 14:10:04 +010015596 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015597
Chris Wilsondc979972016-05-10 14:10:04 +010015598 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015599
Chris Wilson1ee8da62016-05-12 12:43:23 +010015600 intel_setup_overlay(dev_priv);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015601}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015602
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010015603int intel_connector_register(struct drm_connector *connector)
15604{
15605 struct intel_connector *intel_connector = to_intel_connector(connector);
15606 int ret;
15607
15608 ret = intel_backlight_device_register(intel_connector);
15609 if (ret)
15610 goto err;
15611
15612 return 0;
15613
15614err:
15615 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080015616}
15617
Chris Wilsonc191eca2016-06-17 11:40:33 +010015618void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020015619{
Chris Wilsone63d87c2016-06-17 11:40:34 +010015620 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015621
Chris Wilsone63d87c2016-06-17 11:40:34 +010015622 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015623 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015624}
15625
Jesse Barnes79e53942008-11-07 14:24:08 -080015626void intel_modeset_cleanup(struct drm_device *dev)
15627{
Chris Wilsonfac5e232016-07-04 11:34:36 +010015628 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070015629
Chris Wilsoneb955ee2017-01-23 21:29:39 +000015630 flush_work(&dev_priv->atomic_helper.free_work);
15631 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15632
Chris Wilsondc979972016-05-10 14:10:04 +010015633 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020015634
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015635 /*
15636 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015637 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015638 * experience fancy races otherwise.
15639 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015640 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015641
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015642 /*
15643 * Due to the hpd irq storm handling the hotplug work can re-arm the
15644 * poll handlers. Hence disable polling after hpd handling is shut down.
15645 */
Keith Packardf87ea762010-10-03 19:36:26 -070015646 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015647
Jesse Barnes723bfd72010-10-07 16:01:13 -070015648 intel_unregister_dsm_handler();
15649
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015650 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015651
Chris Wilson1630fe72011-07-08 12:22:42 +010015652 /* flush any delayed tasks or pending work */
15653 flush_scheduled_work();
15654
Jesse Barnes79e53942008-11-07 14:24:08 -080015655 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015656
Chris Wilson1ee8da62016-05-12 12:43:23 +010015657 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030015658
Chris Wilsondc979972016-05-10 14:10:04 +010015659 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010015660
Tvrtko Ursulin40196442016-12-01 14:16:42 +000015661 intel_teardown_gmbus(dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -080015662}
15663
Chris Wilsondf0e9242010-09-09 16:20:55 +010015664void intel_connector_attach_encoder(struct intel_connector *connector,
15665 struct intel_encoder *encoder)
15666{
15667 connector->encoder = encoder;
15668 drm_mode_connector_attach_encoder(&connector->base,
15669 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015670}
Dave Airlie28d52042009-09-21 14:33:58 +100015671
15672/*
15673 * set vga decode state - true == enable VGA decode
15674 */
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015675int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
Dave Airlie28d52042009-09-21 14:33:58 +100015676{
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +000015677 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015678 u16 gmch_ctrl;
15679
Chris Wilson75fa0412014-02-07 18:37:02 -020015680 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15681 DRM_ERROR("failed to read control word\n");
15682 return -EIO;
15683 }
15684
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015685 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15686 return 0;
15687
Dave Airlie28d52042009-09-21 14:33:58 +100015688 if (state)
15689 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15690 else
15691 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015692
15693 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15694 DRM_ERROR("failed to write control word\n");
15695 return -EIO;
15696 }
15697
Dave Airlie28d52042009-09-21 14:33:58 +100015698 return 0;
15699}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015700
Chris Wilson98a2f412016-10-12 10:05:18 +010015701#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15702
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015703struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015704
15705 u32 power_well_driver;
15706
Chris Wilson63b66e52013-08-08 15:12:06 +020015707 int num_transcoders;
15708
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015709 struct intel_cursor_error_state {
15710 u32 control;
15711 u32 position;
15712 u32 base;
15713 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015714 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015715
15716 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015717 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015718 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015719 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015720 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015721
15722 struct intel_plane_error_state {
15723 u32 control;
15724 u32 stride;
15725 u32 size;
15726 u32 pos;
15727 u32 addr;
15728 u32 surface;
15729 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015730 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015731
15732 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015733 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015734 enum transcoder cpu_transcoder;
15735
15736 u32 conf;
15737
15738 u32 htotal;
15739 u32 hblank;
15740 u32 hsync;
15741 u32 vtotal;
15742 u32 vblank;
15743 u32 vsync;
15744 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015745};
15746
15747struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010015748intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015749{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015750 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015751 int transcoders[] = {
15752 TRANSCODER_A,
15753 TRANSCODER_B,
15754 TRANSCODER_C,
15755 TRANSCODER_EDP,
15756 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015757 int i;
15758
Chris Wilsonc0336662016-05-06 15:40:21 +010015759 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020015760 return NULL;
15761
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015762 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015763 if (error == NULL)
15764 return NULL;
15765
Chris Wilsonc0336662016-05-06 15:40:21 +010015766 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015767 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15768
Damien Lespiau055e3932014-08-18 13:49:10 +010015769 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015770 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015771 __intel_display_power_is_enabled(dev_priv,
15772 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015773 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015774 continue;
15775
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015776 error->cursor[i].control = I915_READ(CURCNTR(i));
15777 error->cursor[i].position = I915_READ(CURPOS(i));
15778 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015779
15780 error->plane[i].control = I915_READ(DSPCNTR(i));
15781 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015782 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015783 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015784 error->plane[i].pos = I915_READ(DSPPOS(i));
15785 }
Chris Wilsonc0336662016-05-06 15:40:21 +010015786 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030015787 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010015788 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015789 error->plane[i].surface = I915_READ(DSPSURF(i));
15790 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15791 }
15792
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015793 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015794
Chris Wilsonc0336662016-05-06 15:40:21 +010015795 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030015796 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015797 }
15798
Jani Nikula4d1de972016-03-18 17:05:42 +020015799 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010015800 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030015801 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020015802 error->num_transcoders++; /* Account for eDP. */
15803
15804 for (i = 0; i < error->num_transcoders; i++) {
15805 enum transcoder cpu_transcoder = transcoders[i];
15806
Imre Deakddf9c532013-11-27 22:02:02 +020015807 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015808 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015809 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015810 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015811 continue;
15812
Chris Wilson63b66e52013-08-08 15:12:06 +020015813 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15814
15815 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15816 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15817 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15818 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15819 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15820 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15821 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015822 }
15823
15824 return error;
15825}
15826
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015827#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15828
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015829void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015830intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015831 struct intel_display_error_state *error)
15832{
Chris Wilson5a4c6f12017-02-14 16:46:11 +000015833 struct drm_i915_private *dev_priv = m->i915;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015834 int i;
15835
Chris Wilson63b66e52013-08-08 15:12:06 +020015836 if (!error)
15837 return;
15838
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +000015839 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
Tvrtko Ursulin86527442016-10-13 11:03:00 +010015840 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015841 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015842 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015843 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015844 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015845 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015846 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015847 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015848 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015849
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015850 err_printf(m, "Plane [%d]:\n", i);
15851 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15852 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015853 if (INTEL_GEN(dev_priv) <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015854 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15855 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015856 }
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +010015857 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015858 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Tvrtko Ursulin5f56d5f2016-11-16 08:55:37 +000015859 if (INTEL_GEN(dev_priv) >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015860 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15861 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015862 }
15863
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015864 err_printf(m, "Cursor [%d]:\n", i);
15865 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15866 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15867 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015868 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015869
15870 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020015871 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015872 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015873 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020015874 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020015875 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15876 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15877 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15878 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15879 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15880 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15881 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15882 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015883}
Chris Wilson98a2f412016-10-12 10:05:18 +010015884
15885#endif