blob: ed650a4f67b6b208670461536e218592b7b58a9f [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200119static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200172static int
173intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200174{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200175 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200176}
177
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200178static int
179intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300180{
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200181 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
182 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183}
184
185static int
186intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
187{
Jani Nikula79e50a42015-08-26 10:58:20 +0300188 uint32_t clkcfg;
189
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200190 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200194 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300195 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200196 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300197 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200198 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300199 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200200 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300201 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200204 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 }
212}
213
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214static void intel_update_rawclk(struct drm_i915_private *dev_priv)
215{
216 if (HAS_PCH_SPLIT(dev_priv))
217 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
218 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
219 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
220 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
221 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
222 else
223 return; /* no rawclk on other platforms, or no need to know it */
224
225 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
226}
227
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300228static void intel_update_czclk(struct drm_i915_private *dev_priv)
229{
Wayne Boyer666a4532015-12-09 12:29:35 -0800230 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300231 return;
232
233 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
234 CCK_CZ_CLOCK_CONTROL);
235
236 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
237}
238
Chris Wilson021357a2010-09-07 20:54:59 +0100239static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200240intel_fdi_link_freq(struct drm_i915_private *dev_priv,
241 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100242{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200243 if (HAS_DDI(dev_priv))
244 return pipe_config->port_clock; /* SPLL */
245 else if (IS_GEN5(dev_priv))
246 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200247 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200248 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100249}
250
Daniel Vetter5d536e22013-07-06 12:52:06 +0200251static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400252 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200253 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200254 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400255 .m = { .min = 96, .max = 140 },
256 .m1 = { .min = 18, .max = 26 },
257 .m2 = { .min = 6, .max = 16 },
258 .p = { .min = 4, .max = 128 },
259 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .p2 = { .dot_limit = 165000,
261 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700262};
263
Daniel Vetter5d536e22013-07-06 12:52:06 +0200264static const intel_limit_t intel_limits_i8xx_dvo = {
265 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200266 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200267 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200268 .m = { .min = 96, .max = 140 },
269 .m1 = { .min = 18, .max = 26 },
270 .m2 = { .min = 6, .max = 16 },
271 .p = { .min = 4, .max = 128 },
272 .p1 = { .min = 2, .max = 33 },
273 .p2 = { .dot_limit = 165000,
274 .p2_slow = 4, .p2_fast = 4 },
275};
276
Keith Packarde4b36692009-06-05 19:22:17 -0700277static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400278 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200279 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200280 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .m = { .min = 96, .max = 140 },
282 .m1 = { .min = 18, .max = 26 },
283 .m2 = { .min = 6, .max = 16 },
284 .p = { .min = 4, .max = 128 },
285 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700286 .p2 = { .dot_limit = 165000,
287 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700288};
Eric Anholt273e27c2011-03-30 13:01:10 -0700289
Keith Packarde4b36692009-06-05 19:22:17 -0700290static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400291 .dot = { .min = 20000, .max = 400000 },
292 .vco = { .min = 1400000, .max = 2800000 },
293 .n = { .min = 1, .max = 6 },
294 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100295 .m1 = { .min = 8, .max = 18 },
296 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .p = { .min = 5, .max = 80 },
298 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700299 .p2 = { .dot_limit = 200000,
300 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700301};
302
303static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400304 .dot = { .min = 20000, .max = 400000 },
305 .vco = { .min = 1400000, .max = 2800000 },
306 .n = { .min = 1, .max = 6 },
307 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100308 .m1 = { .min = 8, .max = 18 },
309 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p = { .min = 7, .max = 98 },
311 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .p2 = { .dot_limit = 112000,
313 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Eric Anholt273e27c2011-03-30 13:01:10 -0700316
Keith Packarde4b36692009-06-05 19:22:17 -0700317static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 25000, .max = 270000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 17, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 10, .max = 30 },
325 .p1 = { .min = 1, .max = 3},
326 .p2 = { .dot_limit = 270000,
327 .p2_slow = 10,
328 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800329 },
Keith Packarde4b36692009-06-05 19:22:17 -0700330};
331
332static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700333 .dot = { .min = 22000, .max = 400000 },
334 .vco = { .min = 1750000, .max = 3500000},
335 .n = { .min = 1, .max = 4 },
336 .m = { .min = 104, .max = 138 },
337 .m1 = { .min = 16, .max = 23 },
338 .m2 = { .min = 5, .max = 11 },
339 .p = { .min = 5, .max = 80 },
340 .p1 = { .min = 1, .max = 8},
341 .p2 = { .dot_limit = 165000,
342 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700343};
344
345static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700346 .dot = { .min = 20000, .max = 115000 },
347 .vco = { .min = 1750000, .max = 3500000 },
348 .n = { .min = 1, .max = 3 },
349 .m = { .min = 104, .max = 138 },
350 .m1 = { .min = 17, .max = 23 },
351 .m2 = { .min = 5, .max = 11 },
352 .p = { .min = 28, .max = 112 },
353 .p1 = { .min = 2, .max = 8 },
354 .p2 = { .dot_limit = 0,
355 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800356 },
Keith Packarde4b36692009-06-05 19:22:17 -0700357};
358
359static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 .dot = { .min = 80000, .max = 224000 },
361 .vco = { .min = 1750000, .max = 3500000 },
362 .n = { .min = 1, .max = 3 },
363 .m = { .min = 104, .max = 138 },
364 .m1 = { .min = 17, .max = 23 },
365 .m2 = { .min = 5, .max = 11 },
366 .p = { .min = 14, .max = 42 },
367 .p1 = { .min = 2, .max = 6 },
368 .p2 = { .dot_limit = 0,
369 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800370 },
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500373static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .dot = { .min = 20000, .max = 400000},
375 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700376 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400377 .n = { .min = 3, .max = 6 },
378 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700379 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400380 .m1 = { .min = 0, .max = 0 },
381 .m2 = { .min = 0, .max = 254 },
382 .p = { .min = 5, .max = 80 },
383 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700384 .p2 = { .dot_limit = 200000,
385 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700386};
387
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500388static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 .dot = { .min = 20000, .max = 400000 },
390 .vco = { .min = 1700000, .max = 3500000 },
391 .n = { .min = 3, .max = 6 },
392 .m = { .min = 2, .max = 256 },
393 .m1 = { .min = 0, .max = 0 },
394 .m2 = { .min = 0, .max = 254 },
395 .p = { .min = 7, .max = 112 },
396 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700397 .p2 = { .dot_limit = 112000,
398 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700399};
400
Eric Anholt273e27c2011-03-30 13:01:10 -0700401/* Ironlake / Sandybridge
402 *
403 * We calculate clock using (register_value + 2) for N/M1/M2, so here
404 * the range value for them is (actual_value - 2).
405 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800406static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700407 .dot = { .min = 25000, .max = 350000 },
408 .vco = { .min = 1760000, .max = 3510000 },
409 .n = { .min = 1, .max = 5 },
410 .m = { .min = 79, .max = 127 },
411 .m1 = { .min = 12, .max = 22 },
412 .m2 = { .min = 5, .max = 9 },
413 .p = { .min = 5, .max = 80 },
414 .p1 = { .min = 1, .max = 8 },
415 .p2 = { .dot_limit = 225000,
416 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700417};
418
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800419static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700420 .dot = { .min = 25000, .max = 350000 },
421 .vco = { .min = 1760000, .max = 3510000 },
422 .n = { .min = 1, .max = 3 },
423 .m = { .min = 79, .max = 118 },
424 .m1 = { .min = 12, .max = 22 },
425 .m2 = { .min = 5, .max = 9 },
426 .p = { .min = 28, .max = 112 },
427 .p1 = { .min = 2, .max = 8 },
428 .p2 = { .dot_limit = 225000,
429 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430};
431
432static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700433 .dot = { .min = 25000, .max = 350000 },
434 .vco = { .min = 1760000, .max = 3510000 },
435 .n = { .min = 1, .max = 3 },
436 .m = { .min = 79, .max = 127 },
437 .m1 = { .min = 12, .max = 22 },
438 .m2 = { .min = 5, .max = 9 },
439 .p = { .min = 14, .max = 56 },
440 .p1 = { .min = 2, .max = 8 },
441 .p2 = { .dot_limit = 225000,
442 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800443};
444
Eric Anholt273e27c2011-03-30 13:01:10 -0700445/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800446static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700447 .dot = { .min = 25000, .max = 350000 },
448 .vco = { .min = 1760000, .max = 3510000 },
449 .n = { .min = 1, .max = 2 },
450 .m = { .min = 79, .max = 126 },
451 .m1 = { .min = 12, .max = 22 },
452 .m2 = { .min = 5, .max = 9 },
453 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400454 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700455 .p2 = { .dot_limit = 225000,
456 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800457};
458
459static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700460 .dot = { .min = 25000, .max = 350000 },
461 .vco = { .min = 1760000, .max = 3510000 },
462 .n = { .min = 1, .max = 3 },
463 .m = { .min = 79, .max = 126 },
464 .m1 = { .min = 12, .max = 22 },
465 .m2 = { .min = 5, .max = 9 },
466 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400467 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700468 .p2 = { .dot_limit = 225000,
469 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800470};
471
Ville Syrjälädc730512013-09-24 21:26:30 +0300472static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200480 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700481 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700482 .m1 = { .min = 2, .max = 3 },
483 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300484 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300485 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700486};
487
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300488static const intel_limit_t intel_limits_chv = {
489 /*
490 * These are the data rate limits (measured in fast clocks)
491 * since those are the strictest limits we have. The fast
492 * clock and actual rate limits are more relaxed, so checking
493 * them would make no difference.
494 */
495 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200496 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300497 .n = { .min = 1, .max = 1 },
498 .m1 = { .min = 2, .max = 2 },
499 .m2 = { .min = 24 << 22, .max = 175 << 22 },
500 .p1 = { .min = 2, .max = 4 },
501 .p2 = { .p2_slow = 1, .p2_fast = 14 },
502};
503
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200504static const intel_limit_t intel_limits_bxt = {
505 /* FIXME: find real dot limits */
506 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530507 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200508 .n = { .min = 1, .max = 1 },
509 .m1 = { .min = 2, .max = 2 },
510 /* FIXME: find real m2 limits */
511 .m2 = { .min = 2 << 22, .max = 255 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 20 },
514};
515
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200516static bool
517needs_modeset(struct drm_crtc_state *state)
518{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200519 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200520}
521
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300522/**
523 * Returns whether any output on the specified pipe is of the specified type
524 */
Damien Lespiau40935612014-10-29 11:16:59 +0000525bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300526{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300527 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300528 struct intel_encoder *encoder;
529
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300530 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300531 if (encoder->type == type)
532 return true;
533
534 return false;
535}
536
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200537/**
538 * Returns whether any output on the specified pipe will have the specified
539 * type after a staged modeset is complete, i.e., the same as
540 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
541 * encoder->crtc.
542 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200543static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
544 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300547 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200548 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200549 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200550 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200551
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300552 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553 if (connector_state->crtc != crtc_state->base.crtc)
554 continue;
555
556 num_connectors++;
557
558 encoder = to_intel_encoder(connector_state->best_encoder);
559 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200560 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200561 }
562
563 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200564
565 return false;
566}
567
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200568static const intel_limit_t *
569intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800570{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200571 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800572 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800573
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200574 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100575 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000576 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800577 limit = &intel_limits_ironlake_dual_lvds_100m;
578 else
579 limit = &intel_limits_ironlake_dual_lvds;
580 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000581 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800582 limit = &intel_limits_ironlake_single_lvds_100m;
583 else
584 limit = &intel_limits_ironlake_single_lvds;
585 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200586 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800587 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800588
589 return limit;
590}
591
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200592static const intel_limit_t *
593intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800594{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200595 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800596 const intel_limit_t *limit;
597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200598 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100599 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700600 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800601 else
Keith Packarde4b36692009-06-05 19:22:17 -0700602 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200603 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
604 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700605 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200606 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700607 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800608 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700609 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800610
611 return limit;
612}
613
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200614static const intel_limit_t *
615intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800616{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200617 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 const intel_limit_t *limit;
619
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200620 if (IS_BROXTON(dev))
621 limit = &intel_limits_bxt;
622 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200623 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800624 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200625 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500626 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500628 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800629 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500630 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300631 } else if (IS_CHERRYVIEW(dev)) {
632 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700633 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300634 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100635 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200636 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100637 limit = &intel_limits_i9xx_lvds;
638 else
639 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800640 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200641 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700642 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200643 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700644 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200645 else
646 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647 }
648 return limit;
649}
650
Imre Deakdccbea32015-06-22 23:35:51 +0300651/*
652 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
653 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
654 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
655 * The helpers' return value is the rate of the clock that is fed to the
656 * display engine's pipe which can be the above fast dot clock rate or a
657 * divided-down version of it.
658 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500659/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300660static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800661{
Shaohua Li21778322009-02-23 15:19:16 +0800662 clock->m = clock->m2 + 2;
663 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200664 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300665 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300666 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
667 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300668
669 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800670}
671
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200672static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
673{
674 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
675}
676
Imre Deakdccbea32015-06-22 23:35:51 +0300677static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800678{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200679 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800680 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200681 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300682 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300683 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
684 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300685
686 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800687}
688
Imre Deakdccbea32015-06-22 23:35:51 +0300689static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300690{
691 clock->m = clock->m1 * clock->m2;
692 clock->p = clock->p1 * clock->p2;
693 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300694 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300695 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
696 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300697
698 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300699}
700
Imre Deakdccbea32015-06-22 23:35:51 +0300701int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300702{
703 clock->m = clock->m1 * clock->m2;
704 clock->p = clock->p1 * clock->p2;
705 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300706 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300707 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
708 clock->n << 22);
709 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300710
711 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300712}
713
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800714#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800715/**
716 * Returns whether the given set of divisors are valid for a given refclk with
717 * the given connectors.
718 */
719
Chris Wilson1b894b52010-12-14 20:04:54 +0000720static bool intel_PLL_is_valid(struct drm_device *dev,
721 const intel_limit_t *limit,
722 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800723{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->n < limit->n.min || limit->n.max < clock->n)
725 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400727 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300732
Wayne Boyer666a4532015-12-09 12:29:35 -0800733 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
734 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300735 if (clock->m1 <= clock->m2)
736 INTELPllInvalid("m1 <= m2\n");
737
Wayne Boyer666a4532015-12-09 12:29:35 -0800738 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300739 if (clock->p < limit->p.min || limit->p.max < clock->p)
740 INTELPllInvalid("p out of range\n");
741 if (clock->m < limit->m.min || limit->m.max < clock->m)
742 INTELPllInvalid("m out of range\n");
743 }
744
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400746 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
748 * connector, etc., rather than just a single range.
749 */
750 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400751 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800752
753 return true;
754}
755
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300756static int
757i9xx_select_p2_div(const intel_limit_t *limit,
758 const struct intel_crtc_state *crtc_state,
759 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800760{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300761 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800762
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200763 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800764 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100765 * For LVDS just rely on its current settings for dual-channel.
766 * We haven't figured out how to reliably set up different
767 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800768 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100769 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300770 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800771 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300772 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800773 } else {
774 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300775 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800776 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300777 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800778 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300779}
780
781static bool
782i9xx_find_best_dpll(const intel_limit_t *limit,
783 struct intel_crtc_state *crtc_state,
784 int target, int refclk, intel_clock_t *match_clock,
785 intel_clock_t *best_clock)
786{
787 struct drm_device *dev = crtc_state->base.crtc->dev;
788 intel_clock_t clock;
789 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800790
Akshay Joshi0206e352011-08-16 15:34:10 -0400791 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800792
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300793 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
794
Zhao Yakui42158662009-11-20 11:24:18 +0800795 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
796 clock.m1++) {
797 for (clock.m2 = limit->m2.min;
798 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200799 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800800 break;
801 for (clock.n = limit->n.min;
802 clock.n <= limit->n.max; clock.n++) {
803 for (clock.p1 = limit->p1.min;
804 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800805 int this_err;
806
Imre Deakdccbea32015-06-22 23:35:51 +0300807 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000808 if (!intel_PLL_is_valid(dev, limit,
809 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800810 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800811 if (match_clock &&
812 clock.p != match_clock->p)
813 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800814
815 this_err = abs(clock.dot - target);
816 if (this_err < err) {
817 *best_clock = clock;
818 err = this_err;
819 }
820 }
821 }
822 }
823 }
824
825 return (err != target);
826}
827
Ma Lingd4906092009-03-18 20:13:27 +0800828static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200829pnv_find_best_dpll(const intel_limit_t *limit,
830 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200831 int target, int refclk, intel_clock_t *match_clock,
832 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200833{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300834 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200835 intel_clock_t clock;
836 int err = target;
837
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200838 memset(best_clock, 0, sizeof(*best_clock));
839
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300840 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
841
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200842 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
843 clock.m1++) {
844 for (clock.m2 = limit->m2.min;
845 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200846 for (clock.n = limit->n.min;
847 clock.n <= limit->n.max; clock.n++) {
848 for (clock.p1 = limit->p1.min;
849 clock.p1 <= limit->p1.max; clock.p1++) {
850 int this_err;
851
Imre Deakdccbea32015-06-22 23:35:51 +0300852 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800853 if (!intel_PLL_is_valid(dev, limit,
854 &clock))
855 continue;
856 if (match_clock &&
857 clock.p != match_clock->p)
858 continue;
859
860 this_err = abs(clock.dot - target);
861 if (this_err < err) {
862 *best_clock = clock;
863 err = this_err;
864 }
865 }
866 }
867 }
868 }
869
870 return (err != target);
871}
872
Ma Lingd4906092009-03-18 20:13:27 +0800873static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200874g4x_find_best_dpll(const intel_limit_t *limit,
875 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200876 int target, int refclk, intel_clock_t *match_clock,
877 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800878{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300879 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800880 intel_clock_t clock;
881 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300882 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400883 /* approximately equals target * 0.00585 */
884 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800885
886 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300887
888 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
889
Ma Lingd4906092009-03-18 20:13:27 +0800890 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200891 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800892 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200893 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800894 for (clock.m1 = limit->m1.max;
895 clock.m1 >= limit->m1.min; clock.m1--) {
896 for (clock.m2 = limit->m2.max;
897 clock.m2 >= limit->m2.min; clock.m2--) {
898 for (clock.p1 = limit->p1.max;
899 clock.p1 >= limit->p1.min; clock.p1--) {
900 int this_err;
901
Imre Deakdccbea32015-06-22 23:35:51 +0300902 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000903 if (!intel_PLL_is_valid(dev, limit,
904 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800905 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000906
907 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800908 if (this_err < err_most) {
909 *best_clock = clock;
910 err_most = this_err;
911 max_n = clock.n;
912 found = true;
913 }
914 }
915 }
916 }
917 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800918 return found;
919}
Ma Lingd4906092009-03-18 20:13:27 +0800920
Imre Deakd5dd62b2015-03-17 11:40:03 +0200921/*
922 * Check if the calculated PLL configuration is more optimal compared to the
923 * best configuration and error found so far. Return the calculated error.
924 */
925static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
926 const intel_clock_t *calculated_clock,
927 const intel_clock_t *best_clock,
928 unsigned int best_error_ppm,
929 unsigned int *error_ppm)
930{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200931 /*
932 * For CHV ignore the error and consider only the P value.
933 * Prefer a bigger P value based on HW requirements.
934 */
935 if (IS_CHERRYVIEW(dev)) {
936 *error_ppm = 0;
937
938 return calculated_clock->p > best_clock->p;
939 }
940
Imre Deak24be4e42015-03-17 11:40:04 +0200941 if (WARN_ON_ONCE(!target_freq))
942 return false;
943
Imre Deakd5dd62b2015-03-17 11:40:03 +0200944 *error_ppm = div_u64(1000000ULL *
945 abs(target_freq - calculated_clock->dot),
946 target_freq);
947 /*
948 * Prefer a better P value over a better (smaller) error if the error
949 * is small. Ensure this preference for future configurations too by
950 * setting the error to 0.
951 */
952 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
953 *error_ppm = 0;
954
955 return true;
956 }
957
958 return *error_ppm + 10 < best_error_ppm;
959}
960
Zhenyu Wang2c072452009-06-05 15:38:42 +0800961static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200962vlv_find_best_dpll(const intel_limit_t *limit,
963 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200964 int target, int refclk, intel_clock_t *match_clock,
965 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700966{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200967 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300968 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300970 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300971 /* min update 19.2 MHz */
972 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300973 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700974
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300975 target *= 5; /* fast clock */
976
977 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700978
979 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300980 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300981 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300982 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300983 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300984 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700985 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300986 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200987 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300988
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300989 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
990 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300991
Imre Deakdccbea32015-06-22 23:35:51 +0300992 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300993
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300994 if (!intel_PLL_is_valid(dev, limit,
995 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300996 continue;
997
Imre Deakd5dd62b2015-03-17 11:40:03 +0200998 if (!vlv_PLL_is_optimal(dev, target,
999 &clock,
1000 best_clock,
1001 bestppm, &ppm))
1002 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +03001003
Imre Deakd5dd62b2015-03-17 11:40:03 +02001004 *best_clock = clock;
1005 bestppm = ppm;
1006 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001007 }
1008 }
1009 }
1010 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001011
Ville Syrjälä49e497e2013-09-24 21:26:31 +03001012 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001013}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001014
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001016chv_find_best_dpll(const intel_limit_t *limit,
1017 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001018 int target, int refclk, intel_clock_t *match_clock,
1019 intel_clock_t *best_clock)
1020{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001021 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001022 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001023 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001024 intel_clock_t clock;
1025 uint64_t m2;
1026 int found = false;
1027
1028 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001029 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001030
1031 /*
1032 * Based on hardware doc, the n always set to 1, and m1 always
1033 * set to 2. If requires to support 200Mhz refclk, we need to
1034 * revisit this because n may not 1 anymore.
1035 */
1036 clock.n = 1, clock.m1 = 2;
1037 target *= 5; /* fast clock */
1038
1039 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1040 for (clock.p2 = limit->p2.p2_fast;
1041 clock.p2 >= limit->p2.p2_slow;
1042 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001043 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001044
1045 clock.p = clock.p1 * clock.p2;
1046
1047 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1048 clock.n) << 22, refclk * clock.m1);
1049
1050 if (m2 > INT_MAX/clock.m1)
1051 continue;
1052
1053 clock.m2 = m2;
1054
Imre Deakdccbea32015-06-22 23:35:51 +03001055 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001056
1057 if (!intel_PLL_is_valid(dev, limit, &clock))
1058 continue;
1059
Imre Deak9ca3ba02015-03-17 11:40:05 +02001060 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1061 best_error_ppm, &error_ppm))
1062 continue;
1063
1064 *best_clock = clock;
1065 best_error_ppm = error_ppm;
1066 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001067 }
1068 }
1069
1070 return found;
1071}
1072
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001073bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1074 intel_clock_t *best_clock)
1075{
1076 int refclk = i9xx_get_refclk(crtc_state, 0);
1077
1078 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1079 target_clock, refclk, NULL, best_clock);
1080}
1081
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001082bool intel_crtc_active(struct drm_crtc *crtc)
1083{
1084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1085
1086 /* Be paranoid as we can arrive here with only partial
1087 * state retrieved from the hardware during setup.
1088 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001089 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001090 * as Haswell has gained clock readout/fastboot support.
1091 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001092 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001093 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001094 *
1095 * FIXME: The intel_crtc->active here should be switched to
1096 * crtc->state->active once we have proper CRTC states wired up
1097 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001098 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001099 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001100 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001101}
1102
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001103enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1104 enum pipe pipe)
1105{
1106 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1108
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001109 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001110}
1111
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001112static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1113{
1114 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001115 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001116 u32 line1, line2;
1117 u32 line_mask;
1118
1119 if (IS_GEN2(dev))
1120 line_mask = DSL_LINEMASK_GEN2;
1121 else
1122 line_mask = DSL_LINEMASK_GEN3;
1123
1124 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001125 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001126 line2 = I915_READ(reg) & line_mask;
1127
1128 return line1 == line2;
1129}
1130
Keith Packardab7ad7f2010-10-03 00:33:06 -07001131/*
1132 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001133 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001134 *
1135 * After disabling a pipe, we can't wait for vblank in the usual way,
1136 * spinning on the vblank interrupt status bit, since we won't actually
1137 * see an interrupt when the pipe is disabled.
1138 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 * On Gen4 and above:
1140 * wait for the pipe register state bit to turn off
1141 *
1142 * Otherwise:
1143 * wait for the display line value to settle (it usually
1144 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001145 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001146 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001147static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001148{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001149 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001150 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001151 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001152 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001153
Keith Packardab7ad7f2010-10-03 00:33:06 -07001154 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001155 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001156
Keith Packardab7ad7f2010-10-03 00:33:06 -07001157 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001158 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1159 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001160 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001161 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001162 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001163 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001164 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001165 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001166}
1167
Jesse Barnesb24e7172011-01-04 15:09:30 -08001168/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001169void assert_pll(struct drm_i915_private *dev_priv,
1170 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001172 u32 val;
1173 bool cur_state;
1174
Ville Syrjälä649636e2015-09-22 19:50:01 +03001175 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001176 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001177 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001178 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001179 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001180}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001181
Jani Nikula23538ef2013-08-27 15:12:22 +03001182/* XXX: the dsi pll is shared between MIPI DSI ports */
1183static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1184{
1185 u32 val;
1186 bool cur_state;
1187
Ville Syrjäläa5805162015-05-26 20:42:30 +03001188 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001189 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001190 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001191
1192 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001193 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001194 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001195 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001196}
1197#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1198#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1199
Jesse Barnes040484a2011-01-03 12:14:26 -08001200static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1201 enum pipe pipe, bool state)
1202{
Jesse Barnes040484a2011-01-03 12:14:26 -08001203 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001204 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1205 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001206
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001207 if (HAS_DDI(dev_priv->dev)) {
1208 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001209 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001210 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001211 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001212 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001213 cur_state = !!(val & FDI_TX_ENABLE);
1214 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001215 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001216 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001217 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001218}
1219#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1220#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1221
1222static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1223 enum pipe pipe, bool state)
1224{
Jesse Barnes040484a2011-01-03 12:14:26 -08001225 u32 val;
1226 bool cur_state;
1227
Ville Syrjälä649636e2015-09-22 19:50:01 +03001228 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001229 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001230 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001231 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001232 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001233}
1234#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1235#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1236
1237static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1238 enum pipe pipe)
1239{
Jesse Barnes040484a2011-01-03 12:14:26 -08001240 u32 val;
1241
1242 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001243 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 return;
1245
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001246 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001247 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001248 return;
1249
Ville Syrjälä649636e2015-09-22 19:50:01 +03001250 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001251 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001252}
1253
Daniel Vetter55607e82013-06-16 21:42:39 +02001254void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1255 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001256{
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001258 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001259
Ville Syrjälä649636e2015-09-22 19:50:01 +03001260 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001261 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001262 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001263 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001264 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001265}
1266
Daniel Vetterb680c372014-09-19 18:27:27 +02001267void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1268 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001270 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001271 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001272 u32 val;
1273 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001274 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001275
Jani Nikulabedd4db2014-08-22 15:04:13 +03001276 if (WARN_ON(HAS_DDI(dev)))
1277 return;
1278
1279 if (HAS_PCH_SPLIT(dev)) {
1280 u32 port_sel;
1281
Jesse Barnesea0760c2011-01-04 15:09:32 -08001282 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001283 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1284
1285 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1286 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1287 panel_pipe = PIPE_B;
1288 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001289 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001290 /* presumably write lock depends on pipe, not port select */
1291 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1292 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001293 } else {
1294 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001295 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1296 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001297 }
1298
1299 val = I915_READ(pp_reg);
1300 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001301 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001302 locked = false;
1303
Rob Clarke2c719b2014-12-15 13:56:32 -05001304 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001305 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001306 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001307}
1308
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001309static void assert_cursor(struct drm_i915_private *dev_priv,
1310 enum pipe pipe, bool state)
1311{
1312 struct drm_device *dev = dev_priv->dev;
1313 bool cur_state;
1314
Paulo Zanonid9d82082014-02-27 16:30:56 -03001315 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001316 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001317 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001318 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001319
Rob Clarke2c719b2014-12-15 13:56:32 -05001320 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001321 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001322 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001323}
1324#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1325#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1326
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001327void assert_pipe(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001329{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001330 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001331 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1332 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001333 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001334
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001335 /* if we need the pipe quirk it must be always on */
1336 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1337 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001338 state = true;
1339
Imre Deak4feed0e2016-02-12 18:55:14 +02001340 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1341 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001342 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001343 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001344
1345 intel_display_power_put(dev_priv, power_domain);
1346 } else {
1347 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001348 }
1349
Rob Clarke2c719b2014-12-15 13:56:32 -05001350 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001351 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001352 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001353}
1354
Chris Wilson931872f2012-01-16 23:01:13 +00001355static void assert_plane(struct drm_i915_private *dev_priv,
1356 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001357{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001358 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001359 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001360
Ville Syrjälä649636e2015-09-22 19:50:01 +03001361 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001362 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001363 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001364 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001365 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001366}
1367
Chris Wilson931872f2012-01-16 23:01:13 +00001368#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1369#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1370
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1372 enum pipe pipe)
1373{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001374 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001375 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376
Ville Syrjälä653e1022013-06-04 13:49:05 +03001377 /* Primary planes are fixed to pipes on gen4+ */
1378 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001379 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001380 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001381 "plane %c assertion failure, should be disabled but not\n",
1382 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001383 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001384 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001385
Jesse Barnesb24e7172011-01-04 15:09:30 -08001386 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001387 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001388 u32 val = I915_READ(DSPCNTR(i));
1389 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001391 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001392 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1393 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001394 }
1395}
1396
Jesse Barnes19332d72013-03-28 09:55:38 -07001397static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1398 enum pipe pipe)
1399{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001400 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001401 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001402
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001403 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001404 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001405 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001406 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001407 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1408 sprite, pipe_name(pipe));
1409 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001410 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001411 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001412 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001413 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001415 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001416 }
1417 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001420 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001421 plane_name(pipe), pipe_name(pipe));
1422 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001423 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001424 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001425 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1426 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001427 }
1428}
1429
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001430static void assert_vblank_disabled(struct drm_crtc *crtc)
1431{
Rob Clarke2c719b2014-12-15 13:56:32 -05001432 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001433 drm_crtc_vblank_put(crtc);
1434}
1435
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001436void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1437 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001438{
Jesse Barnes92f25842011-01-04 15:09:34 -08001439 u32 val;
1440 bool enabled;
1441
Ville Syrjälä649636e2015-09-22 19:50:01 +03001442 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001443 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001444 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001445 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1446 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001447}
1448
Keith Packard4e634382011-08-06 10:39:45 -07001449static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1450 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001451{
1452 if ((val & DP_PORT_EN) == 0)
1453 return false;
1454
1455 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001456 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001457 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1458 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001459 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1460 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1461 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001462 } else {
1463 if ((val & DP_PIPE_MASK) != (pipe << 30))
1464 return false;
1465 }
1466 return true;
1467}
1468
Keith Packard1519b992011-08-06 10:35:34 -07001469static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1470 enum pipe pipe, u32 val)
1471{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001472 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001473 return false;
1474
1475 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001476 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001477 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001478 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1479 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1480 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001481 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001482 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001483 return false;
1484 }
1485 return true;
1486}
1487
1488static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1489 enum pipe pipe, u32 val)
1490{
1491 if ((val & LVDS_PORT_EN) == 0)
1492 return false;
1493
1494 if (HAS_PCH_CPT(dev_priv->dev)) {
1495 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1496 return false;
1497 } else {
1498 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1499 return false;
1500 }
1501 return true;
1502}
1503
1504static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1505 enum pipe pipe, u32 val)
1506{
1507 if ((val & ADPA_DAC_ENABLE) == 0)
1508 return false;
1509 if (HAS_PCH_CPT(dev_priv->dev)) {
1510 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1511 return false;
1512 } else {
1513 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1514 return false;
1515 }
1516 return true;
1517}
1518
Jesse Barnes291906f2011-02-02 12:28:03 -08001519static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001520 enum pipe pipe, i915_reg_t reg,
1521 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001522{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001523 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001524 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001525 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001526 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001527
Rob Clarke2c719b2014-12-15 13:56:32 -05001528 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001529 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001530 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001531}
1532
1533static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001534 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001535{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001536 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001537 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001538 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001539 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001540
Rob Clarke2c719b2014-12-15 13:56:32 -05001541 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001542 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001543 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001544}
1545
1546static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1547 enum pipe pipe)
1548{
Jesse Barnes291906f2011-02-02 12:28:03 -08001549 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001550
Keith Packardf0575e92011-07-25 22:12:43 -07001551 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1552 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1553 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001554
Ville Syrjälä649636e2015-09-22 19:50:01 +03001555 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001556 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001557 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001558 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001559
Ville Syrjälä649636e2015-09-22 19:50:01 +03001560 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001561 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001562 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001563 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001564
Paulo Zanonie2debe92013-02-18 19:00:27 -03001565 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1566 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1567 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001568}
1569
Ville Syrjäläd288f652014-10-28 13:20:22 +02001570static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001571 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001572{
Daniel Vetter426115c2013-07-11 22:13:42 +02001573 struct drm_device *dev = crtc->base.dev;
1574 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001575 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001576 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001577
Daniel Vetter426115c2013-07-11 22:13:42 +02001578 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001579
Daniel Vetter87442f72013-06-06 00:52:17 +02001580 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001581 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001582 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001583
Daniel Vetter426115c2013-07-11 22:13:42 +02001584 I915_WRITE(reg, dpll);
1585 POSTING_READ(reg);
1586 udelay(150);
1587
1588 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1589 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1590
Ville Syrjäläd288f652014-10-28 13:20:22 +02001591 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001592 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001593
1594 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001595 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001596 POSTING_READ(reg);
1597 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001598 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001599 POSTING_READ(reg);
1600 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001601 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001602 POSTING_READ(reg);
1603 udelay(150); /* wait for warmup */
1604}
1605
Ville Syrjäläd288f652014-10-28 13:20:22 +02001606static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001607 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001608{
1609 struct drm_device *dev = crtc->base.dev;
1610 struct drm_i915_private *dev_priv = dev->dev_private;
1611 int pipe = crtc->pipe;
1612 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001613 u32 tmp;
1614
1615 assert_pipe_disabled(dev_priv, crtc->pipe);
1616
Ville Syrjäläa5805162015-05-26 20:42:30 +03001617 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001618
1619 /* Enable back the 10bit clock to display controller */
1620 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1621 tmp |= DPIO_DCLKP_EN;
1622 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1623
Ville Syrjälä54433e92015-05-26 20:42:31 +03001624 mutex_unlock(&dev_priv->sb_lock);
1625
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001626 /*
1627 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1628 */
1629 udelay(1);
1630
1631 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001632 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001633
1634 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001635 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001636 DRM_ERROR("PLL %d failed to lock\n", pipe);
1637
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001638 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001639 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001640 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001641}
1642
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001643static int intel_num_dvo_pipes(struct drm_device *dev)
1644{
1645 struct intel_crtc *crtc;
1646 int count = 0;
1647
1648 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001649 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001650 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001651
1652 return count;
1653}
1654
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001655static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001656{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001657 struct drm_device *dev = crtc->base.dev;
1658 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001659 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001660 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001661
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001662 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001663
1664 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001665 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001666
1667 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001668 if (IS_MOBILE(dev) && !IS_I830(dev))
1669 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001670
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001671 /* Enable DVO 2x clock on both PLLs if necessary */
1672 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1673 /*
1674 * It appears to be important that we don't enable this
1675 * for the current pipe before otherwise configuring the
1676 * PLL. No idea how this should be handled if multiple
1677 * DVO outputs are enabled simultaneosly.
1678 */
1679 dpll |= DPLL_DVO_2X_MODE;
1680 I915_WRITE(DPLL(!crtc->pipe),
1681 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1682 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001683
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001684 /*
1685 * Apparently we need to have VGA mode enabled prior to changing
1686 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1687 * dividers, even though the register value does change.
1688 */
1689 I915_WRITE(reg, 0);
1690
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001691 I915_WRITE(reg, dpll);
1692
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001693 /* Wait for the clocks to stabilize. */
1694 POSTING_READ(reg);
1695 udelay(150);
1696
1697 if (INTEL_INFO(dev)->gen >= 4) {
1698 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001699 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 } else {
1701 /* The pixel multiplier can only be updated once the
1702 * DPLL is enabled and the clocks are stable.
1703 *
1704 * So write it again.
1705 */
1706 I915_WRITE(reg, dpll);
1707 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001708
1709 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001710 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001711 POSTING_READ(reg);
1712 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001713 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001714 POSTING_READ(reg);
1715 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001716 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001717 POSTING_READ(reg);
1718 udelay(150); /* wait for warmup */
1719}
1720
1721/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001722 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001723 * @dev_priv: i915 private structure
1724 * @pipe: pipe PLL to disable
1725 *
1726 * Disable the PLL for @pipe, making sure the pipe is off first.
1727 *
1728 * Note! This is for pre-ILK only.
1729 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001730static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001732 struct drm_device *dev = crtc->base.dev;
1733 struct drm_i915_private *dev_priv = dev->dev_private;
1734 enum pipe pipe = crtc->pipe;
1735
1736 /* Disable DVO 2x clock on both PLLs if necessary */
1737 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001738 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001739 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001740 I915_WRITE(DPLL(PIPE_B),
1741 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1742 I915_WRITE(DPLL(PIPE_A),
1743 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1744 }
1745
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001746 /* Don't disable pipe or pipe PLLs if needed */
1747 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1748 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001749 return;
1750
1751 /* Make sure the pipe isn't still relying on us */
1752 assert_pipe_disabled(dev_priv, pipe);
1753
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001754 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001755 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001756}
1757
Jesse Barnesf6071162013-10-01 10:41:38 -07001758static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1759{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001760 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001761
1762 /* Make sure the pipe isn't still relying on us */
1763 assert_pipe_disabled(dev_priv, pipe);
1764
Imre Deake5cbfbf2014-01-09 17:08:16 +02001765 /*
1766 * Leave integrated clock source and reference clock enabled for pipe B.
1767 * The latter is needed for VGA hotplug / manual detection.
1768 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001769 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001770 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001771 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001772 I915_WRITE(DPLL(pipe), val);
1773 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001774
1775}
1776
1777static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1778{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001779 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001780 u32 val;
1781
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001782 /* Make sure the pipe isn't still relying on us */
1783 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001784
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001785 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001786 val = DPLL_SSC_REF_CLK_CHV |
1787 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001788 if (pipe != PIPE_A)
1789 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1790 I915_WRITE(DPLL(pipe), val);
1791 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001792
Ville Syrjäläa5805162015-05-26 20:42:30 +03001793 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001794
1795 /* Disable 10bit clock to display controller */
1796 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1797 val &= ~DPIO_DCLKP_EN;
1798 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1799
Ville Syrjäläa5805162015-05-26 20:42:30 +03001800 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001801}
1802
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001803void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001804 struct intel_digital_port *dport,
1805 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001806{
1807 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001808 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001809
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001810 switch (dport->port) {
1811 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001812 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001813 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001814 break;
1815 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001816 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001817 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001818 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001819 break;
1820 case PORT_D:
1821 port_mask = DPLL_PORTD_READY_MASK;
1822 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001823 break;
1824 default:
1825 BUG();
1826 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001827
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001828 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1829 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1830 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001831}
1832
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001833static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1834 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001835{
Daniel Vetter23670b322012-11-01 09:15:30 +01001836 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001837 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001839 i915_reg_t reg;
1840 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001841
1842 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001843 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001844
1845 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001846 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001847
1848 /* FDI must be feeding us bits for PCH ports */
1849 assert_fdi_tx_enabled(dev_priv, pipe);
1850 assert_fdi_rx_enabled(dev_priv, pipe);
1851
Daniel Vetter23670b322012-11-01 09:15:30 +01001852 if (HAS_PCH_CPT(dev)) {
1853 /* Workaround: Set the timing override bit before enabling the
1854 * pch transcoder. */
1855 reg = TRANS_CHICKEN2(pipe);
1856 val = I915_READ(reg);
1857 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1858 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001859 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001860
Daniel Vetterab9412b2013-05-03 11:49:46 +02001861 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001862 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001863 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001864
1865 if (HAS_PCH_IBX(dev_priv->dev)) {
1866 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001867 * Make the BPC in transcoder be consistent with
1868 * that in pipeconf reg. For HDMI we must use 8bpc
1869 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001870 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001871 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001872 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1873 val |= PIPECONF_8BPC;
1874 else
1875 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001876 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001877
1878 val &= ~TRANS_INTERLACE_MASK;
1879 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001880 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001881 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001882 val |= TRANS_LEGACY_INTERLACED_ILK;
1883 else
1884 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001885 else
1886 val |= TRANS_PROGRESSIVE;
1887
Jesse Barnes040484a2011-01-03 12:14:26 -08001888 I915_WRITE(reg, val | TRANS_ENABLE);
1889 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001890 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001891}
1892
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001893static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001894 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001895{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001896 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001897
1898 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001899 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001900
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001901 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001902 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001903 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001904
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001905 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001906 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001907 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001908 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001909
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001910 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001911 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001912
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001913 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1914 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001915 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001916 else
1917 val |= TRANS_PROGRESSIVE;
1918
Daniel Vetterab9412b2013-05-03 11:49:46 +02001919 I915_WRITE(LPT_TRANSCONF, val);
1920 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001921 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922}
1923
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001924static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1925 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001926{
Daniel Vetter23670b322012-11-01 09:15:30 +01001927 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001928 i915_reg_t reg;
1929 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001930
1931 /* FDI relies on the transcoder */
1932 assert_fdi_tx_disabled(dev_priv, pipe);
1933 assert_fdi_rx_disabled(dev_priv, pipe);
1934
Jesse Barnes291906f2011-02-02 12:28:03 -08001935 /* Ports must be off as well */
1936 assert_pch_ports_disabled(dev_priv, pipe);
1937
Daniel Vetterab9412b2013-05-03 11:49:46 +02001938 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001939 val = I915_READ(reg);
1940 val &= ~TRANS_ENABLE;
1941 I915_WRITE(reg, val);
1942 /* wait for PCH transcoder off, transcoder state */
1943 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001944 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001945
Ville Syrjäläc4656132015-10-29 21:25:56 +02001946 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001947 /* Workaround: Clear the timing override chicken bit again. */
1948 reg = TRANS_CHICKEN2(pipe);
1949 val = I915_READ(reg);
1950 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1951 I915_WRITE(reg, val);
1952 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001953}
1954
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001955static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001956{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001957 u32 val;
1958
Daniel Vetterab9412b2013-05-03 11:49:46 +02001959 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001960 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001961 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001962 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001963 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001964 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001965
1966 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001967 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001968 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001969 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001970}
1971
1972/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001973 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001974 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001975 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001976 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001977 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001978 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001979static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001980{
Paulo Zanoni03722642014-01-17 13:51:09 -02001981 struct drm_device *dev = crtc->base.dev;
1982 struct drm_i915_private *dev_priv = dev->dev_private;
1983 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001984 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001985 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001986 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001987 u32 val;
1988
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001989 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1990
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001991 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001992 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001993 assert_sprites_disabled(dev_priv, pipe);
1994
Paulo Zanoni681e5812012-12-06 11:12:38 -02001995 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001996 pch_transcoder = TRANSCODER_A;
1997 else
1998 pch_transcoder = pipe;
1999
Jesse Barnesb24e7172011-01-04 15:09:30 -08002000 /*
2001 * A pipe without a PLL won't actually be able to drive bits from
2002 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2003 * need the check.
2004 */
Imre Deak50360402015-01-16 00:55:16 -08002005 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002006 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002007 assert_dsi_pll_enabled(dev_priv);
2008 else
2009 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002010 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002011 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002012 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002013 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002014 assert_fdi_tx_pll_enabled(dev_priv,
2015 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002016 }
2017 /* FIXME: assert CPU port conditions for SNB+ */
2018 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002019
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002020 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002021 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002022 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002023 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2024 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002025 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002026 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002027
2028 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002029 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002030
2031 /*
2032 * Until the pipe starts DSL will read as 0, which would cause
2033 * an apparent vblank timestamp jump, which messes up also the
2034 * frame count when it's derived from the timestamps. So let's
2035 * wait for the pipe to start properly before we call
2036 * drm_crtc_vblank_on()
2037 */
2038 if (dev->max_vblank_count == 0 &&
2039 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2040 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002041}
2042
2043/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002044 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002045 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002046 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002047 * Disable the pipe of @crtc, making sure that various hardware
2048 * specific requirements are met, if applicable, e.g. plane
2049 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002050 *
2051 * Will wait until the pipe has shut down before returning.
2052 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002053static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002055 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002056 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002057 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002058 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002059 u32 val;
2060
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002061 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2062
Jesse Barnesb24e7172011-01-04 15:09:30 -08002063 /*
2064 * Make sure planes won't keep trying to pump pixels to us,
2065 * or we might hang the display.
2066 */
2067 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002068 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002069 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002070
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002071 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002072 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002073 if ((val & PIPECONF_ENABLE) == 0)
2074 return;
2075
Ville Syrjälä67adc642014-08-15 01:21:57 +03002076 /*
2077 * Double wide has implications for planes
2078 * so best keep it disabled when not needed.
2079 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002080 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002081 val &= ~PIPECONF_DOUBLE_WIDE;
2082
2083 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002084 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2085 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002086 val &= ~PIPECONF_ENABLE;
2087
2088 I915_WRITE(reg, val);
2089 if ((val & PIPECONF_ENABLE) == 0)
2090 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002091}
2092
Chris Wilson693db182013-03-05 14:52:39 +00002093static bool need_vtd_wa(struct drm_device *dev)
2094{
2095#ifdef CONFIG_INTEL_IOMMU
2096 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2097 return true;
2098#endif
2099 return false;
2100}
2101
Ville Syrjälä832be822016-01-12 21:08:33 +02002102static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2103{
2104 return IS_GEN2(dev_priv) ? 2048 : 4096;
2105}
2106
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002107static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2108 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002109{
2110 switch (fb_modifier) {
2111 case DRM_FORMAT_MOD_NONE:
2112 return cpp;
2113 case I915_FORMAT_MOD_X_TILED:
2114 if (IS_GEN2(dev_priv))
2115 return 128;
2116 else
2117 return 512;
2118 case I915_FORMAT_MOD_Y_TILED:
2119 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2120 return 128;
2121 else
2122 return 512;
2123 case I915_FORMAT_MOD_Yf_TILED:
2124 switch (cpp) {
2125 case 1:
2126 return 64;
2127 case 2:
2128 case 4:
2129 return 128;
2130 case 8:
2131 case 16:
2132 return 256;
2133 default:
2134 MISSING_CASE(cpp);
2135 return cpp;
2136 }
2137 break;
2138 default:
2139 MISSING_CASE(fb_modifier);
2140 return cpp;
2141 }
2142}
2143
Ville Syrjälä832be822016-01-12 21:08:33 +02002144unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2145 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002146{
Ville Syrjälä832be822016-01-12 21:08:33 +02002147 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2148 return 1;
2149 else
2150 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002151 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002152}
2153
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002154/* Return the tile dimensions in pixel units */
2155static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2156 unsigned int *tile_width,
2157 unsigned int *tile_height,
2158 uint64_t fb_modifier,
2159 unsigned int cpp)
2160{
2161 unsigned int tile_width_bytes =
2162 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2163
2164 *tile_width = tile_width_bytes / cpp;
2165 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2166}
2167
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002168unsigned int
2169intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002170 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002171{
Ville Syrjälä832be822016-01-12 21:08:33 +02002172 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2173 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2174
2175 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002176}
2177
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002178unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2179{
2180 unsigned int size = 0;
2181 int i;
2182
2183 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2184 size += rot_info->plane[i].width * rot_info->plane[i].height;
2185
2186 return size;
2187}
2188
Daniel Vetter75c82a52015-10-14 16:51:04 +02002189static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002190intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2191 const struct drm_framebuffer *fb,
2192 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002193{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002194 if (intel_rotation_90_or_270(rotation)) {
2195 *view = i915_ggtt_view_rotated;
2196 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2197 } else {
2198 *view = i915_ggtt_view_normal;
2199 }
2200}
2201
2202static void
2203intel_fill_fb_info(struct drm_i915_private *dev_priv,
2204 struct drm_framebuffer *fb)
2205{
2206 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002207 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002208
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002209 tile_size = intel_tile_size(dev_priv);
2210
2211 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002212 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2213 fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002214
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002215 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2216 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002217
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002218 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002219 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002220 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2221 fb->modifier[1], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002222
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002223 info->uv_offset = fb->offsets[1];
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002224 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2225 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002226 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002227}
2228
Ville Syrjälä603525d2016-01-12 21:08:37 +02002229static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002230{
2231 if (INTEL_INFO(dev_priv)->gen >= 9)
2232 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002233 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002234 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002235 return 128 * 1024;
2236 else if (INTEL_INFO(dev_priv)->gen >= 4)
2237 return 4 * 1024;
2238 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002239 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002240}
2241
Ville Syrjälä603525d2016-01-12 21:08:37 +02002242static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2243 uint64_t fb_modifier)
2244{
2245 switch (fb_modifier) {
2246 case DRM_FORMAT_MOD_NONE:
2247 return intel_linear_alignment(dev_priv);
2248 case I915_FORMAT_MOD_X_TILED:
2249 if (INTEL_INFO(dev_priv)->gen >= 9)
2250 return 256 * 1024;
2251 return 0;
2252 case I915_FORMAT_MOD_Y_TILED:
2253 case I915_FORMAT_MOD_Yf_TILED:
2254 return 1 * 1024 * 1024;
2255 default:
2256 MISSING_CASE(fb_modifier);
2257 return 0;
2258 }
2259}
2260
Chris Wilson127bd2a2010-07-23 23:32:05 +01002261int
Ville Syrjälä3465c582016-02-15 22:54:43 +02002262intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2263 unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002264{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002265 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002266 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002267 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002268 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002269 u32 alignment;
2270 int ret;
2271
Matt Roperebcdd392014-07-09 16:22:11 -07002272 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2273
Ville Syrjälä603525d2016-01-12 21:08:37 +02002274 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002275
Ville Syrjälä3465c582016-02-15 22:54:43 +02002276 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002277
Chris Wilson693db182013-03-05 14:52:39 +00002278 /* Note that the w/a also requires 64 PTE of padding following the
2279 * bo. We currently fill all unused PTE with the shadow page and so
2280 * we should always have valid PTE following the scanout preventing
2281 * the VT-d warning.
2282 */
2283 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2284 alignment = 256 * 1024;
2285
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002286 /*
2287 * Global gtt pte registers are special registers which actually forward
2288 * writes to a chunk of system memory. Which means that there is no risk
2289 * that the register values disappear as soon as we call
2290 * intel_runtime_pm_put(), so it is correct to wrap only the
2291 * pin/unpin/fence and not more.
2292 */
2293 intel_runtime_pm_get(dev_priv);
2294
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002295 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2296 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002297 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002298 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002299
2300 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2301 * fence, whereas 965+ only requires a fence if using
2302 * framebuffer compression. For simplicity, we always install
2303 * a fence as the cost is not that onerous.
2304 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002305 if (view.type == I915_GGTT_VIEW_NORMAL) {
2306 ret = i915_gem_object_get_fence(obj);
2307 if (ret == -EDEADLK) {
2308 /*
2309 * -EDEADLK means there are no free fences
2310 * no pending flips.
2311 *
2312 * This is propagated to atomic, but it uses
2313 * -EDEADLK to force a locking recovery, so
2314 * change the returned error to -EBUSY.
2315 */
2316 ret = -EBUSY;
2317 goto err_unpin;
2318 } else if (ret)
2319 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002320
Vivek Kasireddy98072162015-10-29 18:54:38 -07002321 i915_gem_object_pin_fence(obj);
2322 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002323
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002324 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002325 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002326
2327err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002328 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002329err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002330 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002331 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002332}
2333
Ville Syrjälä3465c582016-02-15 22:54:43 +02002334static void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002335{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002336 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002337 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002338
Matt Roperebcdd392014-07-09 16:22:11 -07002339 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2340
Ville Syrjälä3465c582016-02-15 22:54:43 +02002341 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002342
Vivek Kasireddy98072162015-10-29 18:54:38 -07002343 if (view.type == I915_GGTT_VIEW_NORMAL)
2344 i915_gem_object_unpin_fence(obj);
2345
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002346 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002347}
2348
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002349/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002350 * Adjust the tile offset by moving the difference into
2351 * the x/y offsets.
2352 *
2353 * Input tile dimensions and pitch must already be
2354 * rotated to match x and y, and in pixel units.
2355 */
2356static u32 intel_adjust_tile_offset(int *x, int *y,
2357 unsigned int tile_width,
2358 unsigned int tile_height,
2359 unsigned int tile_size,
2360 unsigned int pitch_tiles,
2361 u32 old_offset,
2362 u32 new_offset)
2363{
2364 unsigned int tiles;
2365
2366 WARN_ON(old_offset & (tile_size - 1));
2367 WARN_ON(new_offset & (tile_size - 1));
2368 WARN_ON(new_offset > old_offset);
2369
2370 tiles = (old_offset - new_offset) / tile_size;
2371
2372 *y += tiles / pitch_tiles * tile_height;
2373 *x += tiles % pitch_tiles * tile_width;
2374
2375 return new_offset;
2376}
2377
2378/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002379 * Computes the linear offset to the base tile and adjusts
2380 * x, y. bytes per pixel is assumed to be a power-of-two.
2381 *
2382 * In the 90/270 rotated case, x and y are assumed
2383 * to be already rotated to match the rotated GTT view, and
2384 * pitch is the tile_height aligned framebuffer height.
2385 */
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002386u32 intel_compute_tile_offset(int *x, int *y,
2387 const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002388 unsigned int pitch,
2389 unsigned int rotation)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002390{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002391 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2392 uint64_t fb_modifier = fb->modifier[plane];
2393 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002394 u32 offset, offset_aligned, alignment;
2395
2396 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2397 if (alignment)
2398 alignment--;
2399
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002400 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002401 unsigned int tile_size, tile_width, tile_height;
2402 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002403
Ville Syrjäläd8433102016-01-12 21:08:35 +02002404 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002405 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2406 fb_modifier, cpp);
2407
2408 if (intel_rotation_90_or_270(rotation)) {
2409 pitch_tiles = pitch / tile_height;
2410 swap(tile_width, tile_height);
2411 } else {
2412 pitch_tiles = pitch / (tile_width * cpp);
2413 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002414
Ville Syrjäläd8433102016-01-12 21:08:35 +02002415 tile_rows = *y / tile_height;
2416 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002417
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002418 tiles = *x / tile_width;
2419 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002420
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002421 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2422 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002423
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002424 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2425 tile_size, pitch_tiles,
2426 offset, offset_aligned);
2427 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002428 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002429 offset_aligned = offset & ~alignment;
2430
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002431 *y = (offset & alignment) / pitch;
2432 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002433 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002434
2435 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002436}
2437
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002438static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002439{
2440 switch (format) {
2441 case DISPPLANE_8BPP:
2442 return DRM_FORMAT_C8;
2443 case DISPPLANE_BGRX555:
2444 return DRM_FORMAT_XRGB1555;
2445 case DISPPLANE_BGRX565:
2446 return DRM_FORMAT_RGB565;
2447 default:
2448 case DISPPLANE_BGRX888:
2449 return DRM_FORMAT_XRGB8888;
2450 case DISPPLANE_RGBX888:
2451 return DRM_FORMAT_XBGR8888;
2452 case DISPPLANE_BGRX101010:
2453 return DRM_FORMAT_XRGB2101010;
2454 case DISPPLANE_RGBX101010:
2455 return DRM_FORMAT_XBGR2101010;
2456 }
2457}
2458
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002459static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2460{
2461 switch (format) {
2462 case PLANE_CTL_FORMAT_RGB_565:
2463 return DRM_FORMAT_RGB565;
2464 default:
2465 case PLANE_CTL_FORMAT_XRGB_8888:
2466 if (rgb_order) {
2467 if (alpha)
2468 return DRM_FORMAT_ABGR8888;
2469 else
2470 return DRM_FORMAT_XBGR8888;
2471 } else {
2472 if (alpha)
2473 return DRM_FORMAT_ARGB8888;
2474 else
2475 return DRM_FORMAT_XRGB8888;
2476 }
2477 case PLANE_CTL_FORMAT_XRGB_2101010:
2478 if (rgb_order)
2479 return DRM_FORMAT_XBGR2101010;
2480 else
2481 return DRM_FORMAT_XRGB2101010;
2482 }
2483}
2484
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002485static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002486intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2487 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002488{
2489 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002490 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002491 struct drm_i915_gem_object *obj = NULL;
2492 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002493 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002494 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2495 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2496 PAGE_SIZE);
2497
2498 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002499
Chris Wilsonff2652e2014-03-10 08:07:02 +00002500 if (plane_config->size == 0)
2501 return false;
2502
Paulo Zanoni3badb492015-09-23 12:52:23 -03002503 /* If the FB is too big, just don't use it since fbdev is not very
2504 * important and we should probably use that space with FBC or other
2505 * features. */
2506 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2507 return false;
2508
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002509 mutex_lock(&dev->struct_mutex);
2510
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002511 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2512 base_aligned,
2513 base_aligned,
2514 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002515 if (!obj) {
2516 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002517 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002518 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002519
Damien Lespiau49af4492015-01-20 12:51:44 +00002520 obj->tiling_mode = plane_config->tiling;
2521 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002522 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002523
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002524 mode_cmd.pixel_format = fb->pixel_format;
2525 mode_cmd.width = fb->width;
2526 mode_cmd.height = fb->height;
2527 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002528 mode_cmd.modifier[0] = fb->modifier[0];
2529 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002530
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002531 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002532 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002533 DRM_DEBUG_KMS("intel fb init failed\n");
2534 goto out_unref_obj;
2535 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002536
Jesse Barnes46f297f2014-03-07 08:57:48 -08002537 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002538
Daniel Vetterf6936e22015-03-26 12:17:05 +01002539 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002540 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002541
2542out_unref_obj:
2543 drm_gem_object_unreference(&obj->base);
2544 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002545 return false;
2546}
2547
Matt Roperafd65eb2015-02-03 13:10:04 -08002548/* Update plane->state->fb to match plane->fb after driver-internal updates */
2549static void
2550update_state_fb(struct drm_plane *plane)
2551{
2552 if (plane->fb == plane->state->fb)
2553 return;
2554
2555 if (plane->state->fb)
2556 drm_framebuffer_unreference(plane->state->fb);
2557 plane->state->fb = plane->fb;
2558 if (plane->state->fb)
2559 drm_framebuffer_reference(plane->state->fb);
2560}
2561
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002562static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002563intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2564 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002565{
2566 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002567 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002568 struct drm_crtc *c;
2569 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002570 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002571 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002572 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002573 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2574 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002575 struct intel_plane_state *intel_state =
2576 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002577 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002578
Damien Lespiau2d140302015-02-05 17:22:18 +00002579 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002580 return;
2581
Daniel Vetterf6936e22015-03-26 12:17:05 +01002582 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002583 fb = &plane_config->fb->base;
2584 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002585 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586
Damien Lespiau2d140302015-02-05 17:22:18 +00002587 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002588
2589 /*
2590 * Failed to alloc the obj, check to see if we should share
2591 * an fb with another CRTC instead
2592 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002593 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002594 i = to_intel_crtc(c);
2595
2596 if (c == &intel_crtc->base)
2597 continue;
2598
Matt Roper2ff8fde2014-07-08 07:50:07 -07002599 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002600 continue;
2601
Daniel Vetter88595ac2015-03-26 12:42:24 +01002602 fb = c->primary->fb;
2603 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002604 continue;
2605
Daniel Vetter88595ac2015-03-26 12:42:24 +01002606 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002607 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608 drm_framebuffer_reference(fb);
2609 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002610 }
2611 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002612
Matt Roper200757f2015-12-03 11:37:36 -08002613 /*
2614 * We've failed to reconstruct the BIOS FB. Current display state
2615 * indicates that the primary plane is visible, but has a NULL FB,
2616 * which will lead to problems later if we don't fix it up. The
2617 * simplest solution is to just disable the primary plane now and
2618 * pretend the BIOS never had it enabled.
2619 */
2620 to_intel_plane_state(plane_state)->visible = false;
2621 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002622 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002623 intel_plane->disable_plane(primary, &intel_crtc->base);
2624
Daniel Vetter88595ac2015-03-26 12:42:24 +01002625 return;
2626
2627valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002628 plane_state->src_x = 0;
2629 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002630 plane_state->src_w = fb->width << 16;
2631 plane_state->src_h = fb->height << 16;
2632
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002633 plane_state->crtc_x = 0;
2634 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002635 plane_state->crtc_w = fb->width;
2636 plane_state->crtc_h = fb->height;
2637
Matt Roper0a8d8a82015-12-03 11:37:38 -08002638 intel_state->src.x1 = plane_state->src_x;
2639 intel_state->src.y1 = plane_state->src_y;
2640 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2641 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2642 intel_state->dst.x1 = plane_state->crtc_x;
2643 intel_state->dst.y1 = plane_state->crtc_y;
2644 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2645 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2646
Daniel Vetter88595ac2015-03-26 12:42:24 +01002647 obj = intel_fb_obj(fb);
2648 if (obj->tiling_mode != I915_TILING_NONE)
2649 dev_priv->preserve_bios_swizzle = true;
2650
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002651 drm_framebuffer_reference(fb);
2652 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002653 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002654 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002655 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002656}
2657
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002658static void i9xx_update_primary_plane(struct drm_plane *primary,
2659 const struct intel_crtc_state *crtc_state,
2660 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002661{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002662 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002663 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2665 struct drm_framebuffer *fb = plane_state->base.fb;
2666 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002667 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002668 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002669 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002670 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002671 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002672 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002673 int x = plane_state->src.x1 >> 16;
2674 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002675
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002676 dspcntr = DISPPLANE_GAMMA_ENABLE;
2677
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002678 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002679
2680 if (INTEL_INFO(dev)->gen < 4) {
2681 if (intel_crtc->pipe == PIPE_B)
2682 dspcntr |= DISPPLANE_SEL_PIPE_B;
2683
2684 /* pipesrc and dspsize control the size that is scaled from,
2685 * which should always be the user's requested size.
2686 */
2687 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002688 ((crtc_state->pipe_src_h - 1) << 16) |
2689 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002690 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002691 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2692 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002693 ((crtc_state->pipe_src_h - 1) << 16) |
2694 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002695 I915_WRITE(PRIMPOS(plane), 0);
2696 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002697 }
2698
Ville Syrjälä57779d02012-10-31 17:50:14 +02002699 switch (fb->pixel_format) {
2700 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002701 dspcntr |= DISPPLANE_8BPP;
2702 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002703 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002704 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002705 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002706 case DRM_FORMAT_RGB565:
2707 dspcntr |= DISPPLANE_BGRX565;
2708 break;
2709 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002710 dspcntr |= DISPPLANE_BGRX888;
2711 break;
2712 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002713 dspcntr |= DISPPLANE_RGBX888;
2714 break;
2715 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002716 dspcntr |= DISPPLANE_BGRX101010;
2717 break;
2718 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002719 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002720 break;
2721 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002722 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002723 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002725 if (INTEL_INFO(dev)->gen >= 4 &&
2726 obj->tiling_mode != I915_TILING_NONE)
2727 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002728
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002729 if (IS_G4X(dev))
2730 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2731
Ville Syrjäläac484962016-01-20 21:05:26 +02002732 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002733
Daniel Vetterc2c75132012-07-05 12:17:30 +02002734 if (INTEL_INFO(dev)->gen >= 4) {
2735 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002736 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002737 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002738 linear_offset -= intel_crtc->dspaddr_offset;
2739 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002740 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002741 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002742
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002743 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302744 dspcntr |= DISPPLANE_ROTATE_180;
2745
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002746 x += (crtc_state->pipe_src_w - 1);
2747 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302748
2749 /* Finding the last pixel of the last line of the display
2750 data and adding to linear_offset*/
2751 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002752 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002753 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302754 }
2755
Paulo Zanoni2db33662015-09-14 15:20:03 -03002756 intel_crtc->adjusted_x = x;
2757 intel_crtc->adjusted_y = y;
2758
Sonika Jindal48404c12014-08-22 14:06:04 +05302759 I915_WRITE(reg, dspcntr);
2760
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002761 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002762 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002763 I915_WRITE(DSPSURF(plane),
2764 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002765 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002766 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002767 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002768 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002769 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002770}
2771
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002772static void i9xx_disable_primary_plane(struct drm_plane *primary,
2773 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002774{
2775 struct drm_device *dev = crtc->dev;
2776 struct drm_i915_private *dev_priv = dev->dev_private;
2777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002778 int plane = intel_crtc->plane;
2779
2780 I915_WRITE(DSPCNTR(plane), 0);
2781 if (INTEL_INFO(dev_priv)->gen >= 4)
2782 I915_WRITE(DSPSURF(plane), 0);
2783 else
2784 I915_WRITE(DSPADDR(plane), 0);
2785 POSTING_READ(DSPCNTR(plane));
2786}
2787
2788static void ironlake_update_primary_plane(struct drm_plane *primary,
2789 const struct intel_crtc_state *crtc_state,
2790 const struct intel_plane_state *plane_state)
2791{
2792 struct drm_device *dev = primary->dev;
2793 struct drm_i915_private *dev_priv = dev->dev_private;
2794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2795 struct drm_framebuffer *fb = plane_state->base.fb;
2796 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002797 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002798 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002799 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002800 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002801 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002802 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002803 int x = plane_state->src.x1 >> 16;
2804 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002805
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002806 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002807 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002808
2809 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2810 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2811
Ville Syrjälä57779d02012-10-31 17:50:14 +02002812 switch (fb->pixel_format) {
2813 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002814 dspcntr |= DISPPLANE_8BPP;
2815 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002816 case DRM_FORMAT_RGB565:
2817 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002818 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002819 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002820 dspcntr |= DISPPLANE_BGRX888;
2821 break;
2822 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002823 dspcntr |= DISPPLANE_RGBX888;
2824 break;
2825 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002826 dspcntr |= DISPPLANE_BGRX101010;
2827 break;
2828 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002829 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002830 break;
2831 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002832 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002833 }
2834
2835 if (obj->tiling_mode != I915_TILING_NONE)
2836 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002837
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002838 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002839 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002840
Ville Syrjäläac484962016-01-20 21:05:26 +02002841 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002842 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002843 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002844 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002845 linear_offset -= intel_crtc->dspaddr_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002846 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302847 dspcntr |= DISPPLANE_ROTATE_180;
2848
2849 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002850 x += (crtc_state->pipe_src_w - 1);
2851 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302852
2853 /* Finding the last pixel of the last line of the display
2854 data and adding to linear_offset*/
2855 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002856 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002857 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302858 }
2859 }
2860
Paulo Zanoni2db33662015-09-14 15:20:03 -03002861 intel_crtc->adjusted_x = x;
2862 intel_crtc->adjusted_y = y;
2863
Sonika Jindal48404c12014-08-22 14:06:04 +05302864 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002865
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002866 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002867 I915_WRITE(DSPSURF(plane),
2868 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002869 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002870 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2871 } else {
2872 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2873 I915_WRITE(DSPLINOFF(plane), linear_offset);
2874 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002875 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002876}
2877
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002878u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2879 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002880{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002881 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2882 return 64;
2883 } else {
2884 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002885
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002886 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002887 }
2888}
2889
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002890u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2891 struct drm_i915_gem_object *obj,
2892 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002893{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002894 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002895 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002896 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002897
Ville Syrjäläe7941292016-01-19 18:23:17 +02002898 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +02002899 intel_plane->base.state->rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002900
Daniel Vetterce7f1722015-10-14 16:51:06 +02002901 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002902 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002903 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002904 return -1;
2905
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002906 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002907
2908 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002909 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002910 PAGE_SIZE;
2911 }
2912
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002913 WARN_ON(upper_32_bits(offset));
2914
2915 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002916}
2917
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002918static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2919{
2920 struct drm_device *dev = intel_crtc->base.dev;
2921 struct drm_i915_private *dev_priv = dev->dev_private;
2922
2923 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2924 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2925 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002926}
2927
Chandra Kondurua1b22782015-04-07 15:28:45 -07002928/*
2929 * This function detaches (aka. unbinds) unused scalers in hardware
2930 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002931static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002932{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002933 struct intel_crtc_scaler_state *scaler_state;
2934 int i;
2935
Chandra Kondurua1b22782015-04-07 15:28:45 -07002936 scaler_state = &intel_crtc->config->scaler_state;
2937
2938 /* loop through and disable scalers that aren't in use */
2939 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002940 if (!scaler_state->scalers[i].in_use)
2941 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002942 }
2943}
2944
Chandra Konduru6156a452015-04-27 13:48:39 -07002945u32 skl_plane_ctl_format(uint32_t pixel_format)
2946{
Chandra Konduru6156a452015-04-27 13:48:39 -07002947 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002948 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002949 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002950 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002951 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002952 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002953 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002954 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002955 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 /*
2957 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2958 * to be already pre-multiplied. We need to add a knob (or a different
2959 * DRM_FORMAT) for user-space to configure that.
2960 */
2961 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002962 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002963 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002964 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002965 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002966 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002967 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002968 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002969 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002970 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002972 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002973 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002974 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002976 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002977 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002980 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002982
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002983 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002984}
2985
2986u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2987{
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 switch (fb_modifier) {
2989 case DRM_FORMAT_MOD_NONE:
2990 break;
2991 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002992 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002993 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002994 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 default:
2998 MISSING_CASE(fb_modifier);
2999 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003000
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003001 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002}
3003
3004u32 skl_plane_ctl_rotation(unsigned int rotation)
3005{
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 switch (rotation) {
3007 case BIT(DRM_ROTATE_0):
3008 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303009 /*
3010 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3011 * while i915 HW rotation is clockwise, thats why this swapping.
3012 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003013 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303014 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303018 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 default:
3020 MISSING_CASE(rotation);
3021 }
3022
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003023 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024}
3025
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003026static void skylake_update_primary_plane(struct drm_plane *plane,
3027 const struct intel_crtc_state *crtc_state,
3028 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003029{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003030 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003031 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3033 struct drm_framebuffer *fb = plane_state->base.fb;
3034 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003035 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303036 u32 plane_ctl, stride_div, stride;
3037 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003038 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303039 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003040 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003041 int scaler_id = plane_state->scaler_id;
3042 int src_x = plane_state->src.x1 >> 16;
3043 int src_y = plane_state->src.y1 >> 16;
3044 int src_w = drm_rect_width(&plane_state->src) >> 16;
3045 int src_h = drm_rect_height(&plane_state->src) >> 16;
3046 int dst_x = plane_state->dst.x1;
3047 int dst_y = plane_state->dst.y1;
3048 int dst_w = drm_rect_width(&plane_state->dst);
3049 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003050
3051 plane_ctl = PLANE_CTL_ENABLE |
3052 PLANE_CTL_PIPE_GAMMA_ENABLE |
3053 PLANE_CTL_PIPE_CSC_ENABLE;
3054
Chandra Konduru6156a452015-04-27 13:48:39 -07003055 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3056 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003057 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003058 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003059
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003060 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003061 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003062 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303063
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003064 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003065
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303066 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003067 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3068
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303069 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003070 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303071 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003072 x_offset = stride * tile_height - src_y - src_h;
3073 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003074 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303075 } else {
3076 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003077 x_offset = src_x;
3078 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003079 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303080 }
3081 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003082
Paulo Zanoni2db33662015-09-14 15:20:03 -03003083 intel_crtc->adjusted_x = x_offset;
3084 intel_crtc->adjusted_y = y_offset;
3085
Damien Lespiau70d21f02013-07-03 21:06:04 +01003086 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303087 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3088 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3089 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003090
3091 if (scaler_id >= 0) {
3092 uint32_t ps_ctrl = 0;
3093
3094 WARN_ON(!dst_w || !dst_h);
3095 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3096 crtc_state->scaler_state.scalers[scaler_id].mode;
3097 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3098 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3099 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3100 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3101 I915_WRITE(PLANE_POS(pipe, 0), 0);
3102 } else {
3103 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3104 }
3105
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003106 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003107
3108 POSTING_READ(PLANE_SURF(pipe, 0));
3109}
3110
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003111static void skylake_disable_primary_plane(struct drm_plane *primary,
3112 struct drm_crtc *crtc)
3113{
3114 struct drm_device *dev = crtc->dev;
3115 struct drm_i915_private *dev_priv = dev->dev_private;
3116 int pipe = to_intel_crtc(crtc)->pipe;
3117
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003118 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3119 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3120 POSTING_READ(PLANE_SURF(pipe, 0));
3121}
3122
Jesse Barnes17638cd2011-06-24 12:19:23 -07003123/* Assume fb object is pinned & idle & fenced and just update base pointers */
3124static int
3125intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3126 int x, int y, enum mode_set_atomic state)
3127{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003128 /* Support for kgdboc is disabled, this needs a major rework. */
3129 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003130
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003131 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003132}
3133
Ville Syrjälä75147472014-11-24 18:28:11 +02003134static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003135{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003136 struct drm_crtc *crtc;
3137
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003138 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3140 enum plane plane = intel_crtc->plane;
3141
3142 intel_prepare_page_flip(dev, plane);
3143 intel_finish_page_flip_plane(dev, plane);
3144 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003145}
3146
3147static void intel_update_primary_planes(struct drm_device *dev)
3148{
Ville Syrjälä75147472014-11-24 18:28:11 +02003149 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003150
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003151 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003152 struct intel_plane *plane = to_intel_plane(crtc->primary);
3153 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003154
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003155 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003156 plane_state = to_intel_plane_state(plane->base.state);
3157
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003158 if (plane_state->visible)
3159 plane->update_plane(&plane->base,
3160 to_intel_crtc_state(crtc->state),
3161 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003162
3163 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003164 }
3165}
3166
Ville Syrjälä75147472014-11-24 18:28:11 +02003167void intel_prepare_reset(struct drm_device *dev)
3168{
3169 /* no reset support for gen2 */
3170 if (IS_GEN2(dev))
3171 return;
3172
3173 /* reset doesn't touch the display */
3174 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3175 return;
3176
3177 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003178 /*
3179 * Disabling the crtcs gracefully seems nicer. Also the
3180 * g33 docs say we should at least disable all the planes.
3181 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003182 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003183}
3184
3185void intel_finish_reset(struct drm_device *dev)
3186{
3187 struct drm_i915_private *dev_priv = to_i915(dev);
3188
3189 /*
3190 * Flips in the rings will be nuked by the reset,
3191 * so complete all pending flips so that user space
3192 * will get its events and not get stuck.
3193 */
3194 intel_complete_page_flips(dev);
3195
3196 /* no reset support for gen2 */
3197 if (IS_GEN2(dev))
3198 return;
3199
3200 /* reset doesn't touch the display */
3201 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3202 /*
3203 * Flips in the rings have been nuked by the reset,
3204 * so update the base address of all primary
3205 * planes to the the last fb to make sure we're
3206 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003207 *
3208 * FIXME: Atomic will make this obsolete since we won't schedule
3209 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003210 */
3211 intel_update_primary_planes(dev);
3212 return;
3213 }
3214
3215 /*
3216 * The display has been reset as well,
3217 * so need a full re-initialization.
3218 */
3219 intel_runtime_pm_disable_interrupts(dev_priv);
3220 intel_runtime_pm_enable_interrupts(dev_priv);
3221
3222 intel_modeset_init_hw(dev);
3223
3224 spin_lock_irq(&dev_priv->irq_lock);
3225 if (dev_priv->display.hpd_irq_setup)
3226 dev_priv->display.hpd_irq_setup(dev);
3227 spin_unlock_irq(&dev_priv->irq_lock);
3228
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003229 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003230
3231 intel_hpd_init(dev_priv);
3232
3233 drm_modeset_unlock_all(dev);
3234}
3235
Chris Wilson7d5e3792014-03-04 13:15:08 +00003236static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3237{
3238 struct drm_device *dev = crtc->dev;
3239 struct drm_i915_private *dev_priv = dev->dev_private;
3240 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003241 bool pending;
3242
3243 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3244 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3245 return false;
3246
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003247 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003248 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003249 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003250
3251 return pending;
3252}
3253
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003254static void intel_update_pipe_config(struct intel_crtc *crtc,
3255 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003256{
3257 struct drm_device *dev = crtc->base.dev;
3258 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003259 struct intel_crtc_state *pipe_config =
3260 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003261
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003262 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3263 crtc->base.mode = crtc->base.state->mode;
3264
3265 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3266 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3267 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003268
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003269 if (HAS_DDI(dev))
3270 intel_set_pipe_csc(&crtc->base);
3271
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003272 /*
3273 * Update pipe size and adjust fitter if needed: the reason for this is
3274 * that in compute_mode_changes we check the native mode (not the pfit
3275 * mode) to see if we can flip rather than do a full mode set. In the
3276 * fastboot case, we'll flip, but if we don't update the pipesrc and
3277 * pfit state, we'll end up with a big fb scanned out into the wrong
3278 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003279 */
3280
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003281 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003282 ((pipe_config->pipe_src_w - 1) << 16) |
3283 (pipe_config->pipe_src_h - 1));
3284
3285 /* on skylake this is done by detaching scalers */
3286 if (INTEL_INFO(dev)->gen >= 9) {
3287 skl_detach_scalers(crtc);
3288
3289 if (pipe_config->pch_pfit.enabled)
3290 skylake_pfit_enable(crtc);
3291 } else if (HAS_PCH_SPLIT(dev)) {
3292 if (pipe_config->pch_pfit.enabled)
3293 ironlake_pfit_enable(crtc);
3294 else if (old_crtc_state->pch_pfit.enabled)
3295 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003296 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003297}
3298
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003299static void intel_fdi_normal_train(struct drm_crtc *crtc)
3300{
3301 struct drm_device *dev = crtc->dev;
3302 struct drm_i915_private *dev_priv = dev->dev_private;
3303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3304 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003305 i915_reg_t reg;
3306 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003307
3308 /* enable normal train */
3309 reg = FDI_TX_CTL(pipe);
3310 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003311 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003312 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3313 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003314 } else {
3315 temp &= ~FDI_LINK_TRAIN_NONE;
3316 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003317 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003318 I915_WRITE(reg, temp);
3319
3320 reg = FDI_RX_CTL(pipe);
3321 temp = I915_READ(reg);
3322 if (HAS_PCH_CPT(dev)) {
3323 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3324 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3325 } else {
3326 temp &= ~FDI_LINK_TRAIN_NONE;
3327 temp |= FDI_LINK_TRAIN_NONE;
3328 }
3329 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3330
3331 /* wait one idle pattern time */
3332 POSTING_READ(reg);
3333 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003334
3335 /* IVB wants error correction enabled */
3336 if (IS_IVYBRIDGE(dev))
3337 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3338 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003339}
3340
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003341/* The FDI link training functions for ILK/Ibexpeak. */
3342static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3343{
3344 struct drm_device *dev = crtc->dev;
3345 struct drm_i915_private *dev_priv = dev->dev_private;
3346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3347 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003348 i915_reg_t reg;
3349 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003350
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003351 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003352 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003353
Adam Jacksone1a44742010-06-25 15:32:14 -04003354 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3355 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003356 reg = FDI_RX_IMR(pipe);
3357 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003358 temp &= ~FDI_RX_SYMBOL_LOCK;
3359 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003360 I915_WRITE(reg, temp);
3361 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003362 udelay(150);
3363
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003364 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003365 reg = FDI_TX_CTL(pipe);
3366 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003367 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003368 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003369 temp &= ~FDI_LINK_TRAIN_NONE;
3370 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003371 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003372
Chris Wilson5eddb702010-09-11 13:48:45 +01003373 reg = FDI_RX_CTL(pipe);
3374 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003375 temp &= ~FDI_LINK_TRAIN_NONE;
3376 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003377 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3378
3379 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003380 udelay(150);
3381
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003382 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003383 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3384 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3385 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003386
Chris Wilson5eddb702010-09-11 13:48:45 +01003387 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003388 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003389 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003390 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3391
3392 if ((temp & FDI_RX_BIT_LOCK)) {
3393 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003394 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003395 break;
3396 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003397 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003398 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003399 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003400
3401 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 reg = FDI_TX_CTL(pipe);
3403 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003404 temp &= ~FDI_LINK_TRAIN_NONE;
3405 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003406 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003407
Chris Wilson5eddb702010-09-11 13:48:45 +01003408 reg = FDI_RX_CTL(pipe);
3409 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003410 temp &= ~FDI_LINK_TRAIN_NONE;
3411 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003412 I915_WRITE(reg, temp);
3413
3414 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003415 udelay(150);
3416
Chris Wilson5eddb702010-09-11 13:48:45 +01003417 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003418 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003419 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3421
3422 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003423 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003424 DRM_DEBUG_KMS("FDI train 2 done.\n");
3425 break;
3426 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003427 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003428 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003429 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003430
3431 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003432
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003433}
3434
Akshay Joshi0206e352011-08-16 15:34:10 -04003435static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003436 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3437 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3438 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3439 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3440};
3441
3442/* The FDI link training functions for SNB/Cougarpoint. */
3443static void gen6_fdi_link_train(struct drm_crtc *crtc)
3444{
3445 struct drm_device *dev = crtc->dev;
3446 struct drm_i915_private *dev_priv = dev->dev_private;
3447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3448 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003449 i915_reg_t reg;
3450 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451
Adam Jacksone1a44742010-06-25 15:32:14 -04003452 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3453 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 reg = FDI_RX_IMR(pipe);
3455 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003456 temp &= ~FDI_RX_SYMBOL_LOCK;
3457 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003458 I915_WRITE(reg, temp);
3459
3460 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003461 udelay(150);
3462
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003464 reg = FDI_TX_CTL(pipe);
3465 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003466 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003467 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 temp &= ~FDI_LINK_TRAIN_NONE;
3469 temp |= FDI_LINK_TRAIN_PATTERN_1;
3470 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3471 /* SNB-B */
3472 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003473 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003474
Daniel Vetterd74cf322012-10-26 10:58:13 +02003475 I915_WRITE(FDI_RX_MISC(pipe),
3476 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3477
Chris Wilson5eddb702010-09-11 13:48:45 +01003478 reg = FDI_RX_CTL(pipe);
3479 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003480 if (HAS_PCH_CPT(dev)) {
3481 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3482 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3483 } else {
3484 temp &= ~FDI_LINK_TRAIN_NONE;
3485 temp |= FDI_LINK_TRAIN_PATTERN_1;
3486 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003487 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3488
3489 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003490 udelay(150);
3491
Akshay Joshi0206e352011-08-16 15:34:10 -04003492 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003493 reg = FDI_TX_CTL(pipe);
3494 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003495 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3496 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003497 I915_WRITE(reg, temp);
3498
3499 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003500 udelay(500);
3501
Sean Paulfa37d392012-03-02 12:53:39 -05003502 for (retry = 0; retry < 5; retry++) {
3503 reg = FDI_RX_IIR(pipe);
3504 temp = I915_READ(reg);
3505 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3506 if (temp & FDI_RX_BIT_LOCK) {
3507 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3508 DRM_DEBUG_KMS("FDI train 1 done.\n");
3509 break;
3510 }
3511 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003512 }
Sean Paulfa37d392012-03-02 12:53:39 -05003513 if (retry < 5)
3514 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003515 }
3516 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003517 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003518
3519 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003520 reg = FDI_TX_CTL(pipe);
3521 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003522 temp &= ~FDI_LINK_TRAIN_NONE;
3523 temp |= FDI_LINK_TRAIN_PATTERN_2;
3524 if (IS_GEN6(dev)) {
3525 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3526 /* SNB-B */
3527 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3528 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003529 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530
Chris Wilson5eddb702010-09-11 13:48:45 +01003531 reg = FDI_RX_CTL(pipe);
3532 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003533 if (HAS_PCH_CPT(dev)) {
3534 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3535 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3536 } else {
3537 temp &= ~FDI_LINK_TRAIN_NONE;
3538 temp |= FDI_LINK_TRAIN_PATTERN_2;
3539 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003540 I915_WRITE(reg, temp);
3541
3542 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003543 udelay(150);
3544
Akshay Joshi0206e352011-08-16 15:34:10 -04003545 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003546 reg = FDI_TX_CTL(pipe);
3547 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003548 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3549 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003550 I915_WRITE(reg, temp);
3551
3552 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003553 udelay(500);
3554
Sean Paulfa37d392012-03-02 12:53:39 -05003555 for (retry = 0; retry < 5; retry++) {
3556 reg = FDI_RX_IIR(pipe);
3557 temp = I915_READ(reg);
3558 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3559 if (temp & FDI_RX_SYMBOL_LOCK) {
3560 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3561 DRM_DEBUG_KMS("FDI train 2 done.\n");
3562 break;
3563 }
3564 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003565 }
Sean Paulfa37d392012-03-02 12:53:39 -05003566 if (retry < 5)
3567 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003568 }
3569 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003570 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003571
3572 DRM_DEBUG_KMS("FDI train done.\n");
3573}
3574
Jesse Barnes357555c2011-04-28 15:09:55 -07003575/* Manual link training for Ivy Bridge A0 parts */
3576static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3577{
3578 struct drm_device *dev = crtc->dev;
3579 struct drm_i915_private *dev_priv = dev->dev_private;
3580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3581 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003582 i915_reg_t reg;
3583 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003584
3585 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3586 for train result */
3587 reg = FDI_RX_IMR(pipe);
3588 temp = I915_READ(reg);
3589 temp &= ~FDI_RX_SYMBOL_LOCK;
3590 temp &= ~FDI_RX_BIT_LOCK;
3591 I915_WRITE(reg, temp);
3592
3593 POSTING_READ(reg);
3594 udelay(150);
3595
Daniel Vetter01a415f2012-10-27 15:58:40 +02003596 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3597 I915_READ(FDI_RX_IIR(pipe)));
3598
Jesse Barnes139ccd32013-08-19 11:04:55 -07003599 /* Try each vswing and preemphasis setting twice before moving on */
3600 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3601 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003602 reg = FDI_TX_CTL(pipe);
3603 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003604 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3605 temp &= ~FDI_TX_ENABLE;
3606 I915_WRITE(reg, temp);
3607
3608 reg = FDI_RX_CTL(pipe);
3609 temp = I915_READ(reg);
3610 temp &= ~FDI_LINK_TRAIN_AUTO;
3611 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3612 temp &= ~FDI_RX_ENABLE;
3613 I915_WRITE(reg, temp);
3614
3615 /* enable CPU FDI TX and PCH FDI RX */
3616 reg = FDI_TX_CTL(pipe);
3617 temp = I915_READ(reg);
3618 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003619 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003620 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003621 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003622 temp |= snb_b_fdi_train_param[j/2];
3623 temp |= FDI_COMPOSITE_SYNC;
3624 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3625
3626 I915_WRITE(FDI_RX_MISC(pipe),
3627 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3628
3629 reg = FDI_RX_CTL(pipe);
3630 temp = I915_READ(reg);
3631 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3632 temp |= FDI_COMPOSITE_SYNC;
3633 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3634
3635 POSTING_READ(reg);
3636 udelay(1); /* should be 0.5us */
3637
3638 for (i = 0; i < 4; i++) {
3639 reg = FDI_RX_IIR(pipe);
3640 temp = I915_READ(reg);
3641 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3642
3643 if (temp & FDI_RX_BIT_LOCK ||
3644 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3645 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3646 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3647 i);
3648 break;
3649 }
3650 udelay(1); /* should be 0.5us */
3651 }
3652 if (i == 4) {
3653 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3654 continue;
3655 }
3656
3657 /* Train 2 */
3658 reg = FDI_TX_CTL(pipe);
3659 temp = I915_READ(reg);
3660 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3661 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3662 I915_WRITE(reg, temp);
3663
3664 reg = FDI_RX_CTL(pipe);
3665 temp = I915_READ(reg);
3666 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3667 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003668 I915_WRITE(reg, temp);
3669
3670 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003671 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003672
Jesse Barnes139ccd32013-08-19 11:04:55 -07003673 for (i = 0; i < 4; i++) {
3674 reg = FDI_RX_IIR(pipe);
3675 temp = I915_READ(reg);
3676 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003677
Jesse Barnes139ccd32013-08-19 11:04:55 -07003678 if (temp & FDI_RX_SYMBOL_LOCK ||
3679 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3680 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3681 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3682 i);
3683 goto train_done;
3684 }
3685 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003686 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003687 if (i == 4)
3688 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003689 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003690
Jesse Barnes139ccd32013-08-19 11:04:55 -07003691train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003692 DRM_DEBUG_KMS("FDI train done.\n");
3693}
3694
Daniel Vetter88cefb62012-08-12 19:27:14 +02003695static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003696{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003697 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003698 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003699 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003700 i915_reg_t reg;
3701 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003702
Jesse Barnes0e23b992010-09-10 11:10:00 -07003703 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003704 reg = FDI_RX_CTL(pipe);
3705 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003706 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003707 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003708 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003709 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3710
3711 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003712 udelay(200);
3713
3714 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003715 temp = I915_READ(reg);
3716 I915_WRITE(reg, temp | FDI_PCDCLK);
3717
3718 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003719 udelay(200);
3720
Paulo Zanoni20749732012-11-23 15:30:38 -02003721 /* Enable CPU FDI TX PLL, always on for Ironlake */
3722 reg = FDI_TX_CTL(pipe);
3723 temp = I915_READ(reg);
3724 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3725 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003726
Paulo Zanoni20749732012-11-23 15:30:38 -02003727 POSTING_READ(reg);
3728 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003729 }
3730}
3731
Daniel Vetter88cefb62012-08-12 19:27:14 +02003732static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3733{
3734 struct drm_device *dev = intel_crtc->base.dev;
3735 struct drm_i915_private *dev_priv = dev->dev_private;
3736 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003737 i915_reg_t reg;
3738 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003739
3740 /* Switch from PCDclk to Rawclk */
3741 reg = FDI_RX_CTL(pipe);
3742 temp = I915_READ(reg);
3743 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3744
3745 /* Disable CPU FDI TX PLL */
3746 reg = FDI_TX_CTL(pipe);
3747 temp = I915_READ(reg);
3748 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3749
3750 POSTING_READ(reg);
3751 udelay(100);
3752
3753 reg = FDI_RX_CTL(pipe);
3754 temp = I915_READ(reg);
3755 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3756
3757 /* Wait for the clocks to turn off. */
3758 POSTING_READ(reg);
3759 udelay(100);
3760}
3761
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003762static void ironlake_fdi_disable(struct drm_crtc *crtc)
3763{
3764 struct drm_device *dev = crtc->dev;
3765 struct drm_i915_private *dev_priv = dev->dev_private;
3766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3767 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003768 i915_reg_t reg;
3769 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003770
3771 /* disable CPU FDI tx and PCH FDI rx */
3772 reg = FDI_TX_CTL(pipe);
3773 temp = I915_READ(reg);
3774 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3775 POSTING_READ(reg);
3776
3777 reg = FDI_RX_CTL(pipe);
3778 temp = I915_READ(reg);
3779 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003780 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003781 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3782
3783 POSTING_READ(reg);
3784 udelay(100);
3785
3786 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003787 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003788 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003789
3790 /* still set train pattern 1 */
3791 reg = FDI_TX_CTL(pipe);
3792 temp = I915_READ(reg);
3793 temp &= ~FDI_LINK_TRAIN_NONE;
3794 temp |= FDI_LINK_TRAIN_PATTERN_1;
3795 I915_WRITE(reg, temp);
3796
3797 reg = FDI_RX_CTL(pipe);
3798 temp = I915_READ(reg);
3799 if (HAS_PCH_CPT(dev)) {
3800 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3801 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3802 } else {
3803 temp &= ~FDI_LINK_TRAIN_NONE;
3804 temp |= FDI_LINK_TRAIN_PATTERN_1;
3805 }
3806 /* BPC in FDI rx is consistent with that in PIPECONF */
3807 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003808 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003809 I915_WRITE(reg, temp);
3810
3811 POSTING_READ(reg);
3812 udelay(100);
3813}
3814
Chris Wilson5dce5b932014-01-20 10:17:36 +00003815bool intel_has_pending_fb_unpin(struct drm_device *dev)
3816{
3817 struct intel_crtc *crtc;
3818
3819 /* Note that we don't need to be called with mode_config.lock here
3820 * as our list of CRTC objects is static for the lifetime of the
3821 * device and so cannot disappear as we iterate. Similarly, we can
3822 * happily treat the predicates as racy, atomic checks as userspace
3823 * cannot claim and pin a new fb without at least acquring the
3824 * struct_mutex and so serialising with us.
3825 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003826 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003827 if (atomic_read(&crtc->unpin_work_count) == 0)
3828 continue;
3829
3830 if (crtc->unpin_work)
3831 intel_wait_for_vblank(dev, crtc->pipe);
3832
3833 return true;
3834 }
3835
3836 return false;
3837}
3838
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003839static void page_flip_completed(struct intel_crtc *intel_crtc)
3840{
3841 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3842 struct intel_unpin_work *work = intel_crtc->unpin_work;
3843
3844 /* ensure that the unpin work is consistent wrt ->pending. */
3845 smp_rmb();
3846 intel_crtc->unpin_work = NULL;
3847
3848 if (work->event)
3849 drm_send_vblank_event(intel_crtc->base.dev,
3850 intel_crtc->pipe,
3851 work->event);
3852
3853 drm_crtc_vblank_put(&intel_crtc->base);
3854
3855 wake_up_all(&dev_priv->pending_flip_queue);
3856 queue_work(dev_priv->wq, &work->work);
3857
3858 trace_i915_flip_complete(intel_crtc->plane,
3859 work->pending_flip_obj);
3860}
3861
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003862static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003863{
Chris Wilson0f911282012-04-17 10:05:38 +01003864 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003865 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003866 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003867
Daniel Vetter2c10d572012-12-20 21:24:07 +01003868 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003869
3870 ret = wait_event_interruptible_timeout(
3871 dev_priv->pending_flip_queue,
3872 !intel_crtc_has_pending_flip(crtc),
3873 60*HZ);
3874
3875 if (ret < 0)
3876 return ret;
3877
3878 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003880
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003881 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003882 if (intel_crtc->unpin_work) {
3883 WARN_ONCE(1, "Removing stuck page flip\n");
3884 page_flip_completed(intel_crtc);
3885 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003886 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003887 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003888
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003889 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003890}
3891
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003892static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3893{
3894 u32 temp;
3895
3896 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3897
3898 mutex_lock(&dev_priv->sb_lock);
3899
3900 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3901 temp |= SBI_SSCCTL_DISABLE;
3902 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3903
3904 mutex_unlock(&dev_priv->sb_lock);
3905}
3906
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003907/* Program iCLKIP clock to the desired frequency */
3908static void lpt_program_iclkip(struct drm_crtc *crtc)
3909{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003910 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003911 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003912 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3913 u32 temp;
3914
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003915 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003916
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003917 /* The iCLK virtual clock root frequency is in MHz,
3918 * but the adjusted_mode->crtc_clock in in KHz. To get the
3919 * divisors, it is necessary to divide one by another, so we
3920 * convert the virtual clock precision to KHz here for higher
3921 * precision.
3922 */
3923 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003924 u32 iclk_virtual_root_freq = 172800 * 1000;
3925 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003926 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003927
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003928 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3929 clock << auxdiv);
3930 divsel = (desired_divisor / iclk_pi_range) - 2;
3931 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003932
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003933 /*
3934 * Near 20MHz is a corner case which is
3935 * out of range for the 7-bit divisor
3936 */
3937 if (divsel <= 0x7f)
3938 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003939 }
3940
3941 /* This should not happen with any sane values */
3942 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3943 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3944 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3945 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3946
3947 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003948 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003949 auxdiv,
3950 divsel,
3951 phasedir,
3952 phaseinc);
3953
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003954 mutex_lock(&dev_priv->sb_lock);
3955
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003956 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003957 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003958 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3959 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3960 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3961 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3962 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3963 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003964 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003965
3966 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003967 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3969 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003970 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003971
3972 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003973 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003974 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003975 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003976
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003977 mutex_unlock(&dev_priv->sb_lock);
3978
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003979 /* Wait for initialization time */
3980 udelay(24);
3981
3982 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3983}
3984
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02003985int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3986{
3987 u32 divsel, phaseinc, auxdiv;
3988 u32 iclk_virtual_root_freq = 172800 * 1000;
3989 u32 iclk_pi_range = 64;
3990 u32 desired_divisor;
3991 u32 temp;
3992
3993 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3994 return 0;
3995
3996 mutex_lock(&dev_priv->sb_lock);
3997
3998 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3999 if (temp & SBI_SSCCTL_DISABLE) {
4000 mutex_unlock(&dev_priv->sb_lock);
4001 return 0;
4002 }
4003
4004 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4005 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4006 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4007 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4008 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4009
4010 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4011 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4012 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4013
4014 mutex_unlock(&dev_priv->sb_lock);
4015
4016 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4017
4018 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4019 desired_divisor << auxdiv);
4020}
4021
Daniel Vetter275f01b22013-05-03 11:49:47 +02004022static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4023 enum pipe pch_transcoder)
4024{
4025 struct drm_device *dev = crtc->base.dev;
4026 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004027 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004028
4029 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4030 I915_READ(HTOTAL(cpu_transcoder)));
4031 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4032 I915_READ(HBLANK(cpu_transcoder)));
4033 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4034 I915_READ(HSYNC(cpu_transcoder)));
4035
4036 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4037 I915_READ(VTOTAL(cpu_transcoder)));
4038 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4039 I915_READ(VBLANK(cpu_transcoder)));
4040 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4041 I915_READ(VSYNC(cpu_transcoder)));
4042 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4043 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4044}
4045
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004046static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004047{
4048 struct drm_i915_private *dev_priv = dev->dev_private;
4049 uint32_t temp;
4050
4051 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004052 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004053 return;
4054
4055 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4056 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4057
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004058 temp &= ~FDI_BC_BIFURCATION_SELECT;
4059 if (enable)
4060 temp |= FDI_BC_BIFURCATION_SELECT;
4061
4062 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004063 I915_WRITE(SOUTH_CHICKEN1, temp);
4064 POSTING_READ(SOUTH_CHICKEN1);
4065}
4066
4067static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4068{
4069 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004070
4071 switch (intel_crtc->pipe) {
4072 case PIPE_A:
4073 break;
4074 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004075 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004076 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004077 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004078 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004079
4080 break;
4081 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004082 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004083
4084 break;
4085 default:
4086 BUG();
4087 }
4088}
4089
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004090/* Return which DP Port should be selected for Transcoder DP control */
4091static enum port
4092intel_trans_dp_port_sel(struct drm_crtc *crtc)
4093{
4094 struct drm_device *dev = crtc->dev;
4095 struct intel_encoder *encoder;
4096
4097 for_each_encoder_on_crtc(dev, crtc, encoder) {
4098 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4099 encoder->type == INTEL_OUTPUT_EDP)
4100 return enc_to_dig_port(&encoder->base)->port;
4101 }
4102
4103 return -1;
4104}
4105
Jesse Barnesf67a5592011-01-05 10:31:48 -08004106/*
4107 * Enable PCH resources required for PCH ports:
4108 * - PCH PLLs
4109 * - FDI training & RX/TX
4110 * - update transcoder timings
4111 * - DP transcoding bits
4112 * - transcoder
4113 */
4114static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004115{
4116 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004117 struct drm_i915_private *dev_priv = dev->dev_private;
4118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4119 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004120 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004121
Daniel Vetterab9412b2013-05-03 11:49:46 +02004122 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004123
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004124 if (IS_IVYBRIDGE(dev))
4125 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4126
Daniel Vettercd986ab2012-10-26 10:58:12 +02004127 /* Write the TU size bits before fdi link training, so that error
4128 * detection works. */
4129 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4130 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4131
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004132 /*
4133 * Sometimes spurious CPU pipe underruns happen during FDI
4134 * training, at least with VGA+HDMI cloning. Suppress them.
4135 */
4136 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4137
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004138 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004139 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004140
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004141 /* We need to program the right clock selection before writing the pixel
4142 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004143 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004144 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004145
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004147 temp |= TRANS_DPLL_ENABLE(pipe);
4148 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004149 if (intel_crtc->config->shared_dpll ==
4150 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004151 temp |= sel;
4152 else
4153 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004154 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004155 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004157 /* XXX: pch pll's can be enabled any time before we enable the PCH
4158 * transcoder, and we actually should do this to not upset any PCH
4159 * transcoder that already use the clock when we share it.
4160 *
4161 * Note that enable_shared_dpll tries to do the right thing, but
4162 * get_shared_dpll unconditionally resets the pll - we need that to have
4163 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004164 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004165
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004166 /* set transcoder timing, panel must allow it */
4167 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004168 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004169
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004170 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004171
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004172 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4173
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004174 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004175 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004176 const struct drm_display_mode *adjusted_mode =
4177 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004178 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004179 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004180 temp = I915_READ(reg);
4181 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004182 TRANS_DP_SYNC_MASK |
4183 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004184 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004185 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004186
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004187 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004188 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004189 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004190 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004191
4192 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004193 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004194 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004195 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004196 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004197 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004198 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004199 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004200 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004201 break;
4202 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004203 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004204 }
4205
Chris Wilson5eddb702010-09-11 13:48:45 +01004206 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004207 }
4208
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004209 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004210}
4211
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004212static void lpt_pch_enable(struct drm_crtc *crtc)
4213{
4214 struct drm_device *dev = crtc->dev;
4215 struct drm_i915_private *dev_priv = dev->dev_private;
4216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004217 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004218
Daniel Vetterab9412b2013-05-03 11:49:46 +02004219 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004220
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004221 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004222
Paulo Zanoni0540e482012-10-31 18:12:40 -02004223 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004224 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004225
Paulo Zanoni937bb612012-10-31 18:12:47 -02004226 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004227}
4228
Daniel Vettera1520312013-05-03 11:49:50 +02004229static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004230{
4231 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004232 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004233 u32 temp;
4234
4235 temp = I915_READ(dslreg);
4236 udelay(500);
4237 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004238 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004239 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004240 }
4241}
4242
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004243static int
4244skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4245 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4246 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004247{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004248 struct intel_crtc_scaler_state *scaler_state =
4249 &crtc_state->scaler_state;
4250 struct intel_crtc *intel_crtc =
4251 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004252 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004253
4254 need_scaling = intel_rotation_90_or_270(rotation) ?
4255 (src_h != dst_w || src_w != dst_h):
4256 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004257
4258 /*
4259 * if plane is being disabled or scaler is no more required or force detach
4260 * - free scaler binded to this plane/crtc
4261 * - in order to do this, update crtc->scaler_usage
4262 *
4263 * Here scaler state in crtc_state is set free so that
4264 * scaler can be assigned to other user. Actual register
4265 * update to free the scaler is done in plane/panel-fit programming.
4266 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4267 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004268 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004269 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004270 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004271 scaler_state->scalers[*scaler_id].in_use = 0;
4272
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004273 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4274 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4275 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004276 scaler_state->scaler_users);
4277 *scaler_id = -1;
4278 }
4279 return 0;
4280 }
4281
4282 /* range checks */
4283 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4284 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4285
4286 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4287 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004288 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004289 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004290 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004291 return -EINVAL;
4292 }
4293
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004294 /* mark this plane as a scaler user in crtc_state */
4295 scaler_state->scaler_users |= (1 << scaler_user);
4296 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4297 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4298 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4299 scaler_state->scaler_users);
4300
4301 return 0;
4302}
4303
4304/**
4305 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4306 *
4307 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004308 *
4309 * Return
4310 * 0 - scaler_usage updated successfully
4311 * error - requested scaling cannot be supported or other error condition
4312 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004313int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004314{
4315 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004316 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004317
4318 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4319 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4320
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004321 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004322 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004323 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004324 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004325}
4326
4327/**
4328 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4329 *
4330 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004331 * @plane_state: atomic plane state to update
4332 *
4333 * Return
4334 * 0 - scaler_usage updated successfully
4335 * error - requested scaling cannot be supported or other error condition
4336 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004337static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4338 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004339{
4340
4341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004342 struct intel_plane *intel_plane =
4343 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004344 struct drm_framebuffer *fb = plane_state->base.fb;
4345 int ret;
4346
4347 bool force_detach = !fb || !plane_state->visible;
4348
4349 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4350 intel_plane->base.base.id, intel_crtc->pipe,
4351 drm_plane_index(&intel_plane->base));
4352
4353 ret = skl_update_scaler(crtc_state, force_detach,
4354 drm_plane_index(&intel_plane->base),
4355 &plane_state->scaler_id,
4356 plane_state->base.rotation,
4357 drm_rect_width(&plane_state->src) >> 16,
4358 drm_rect_height(&plane_state->src) >> 16,
4359 drm_rect_width(&plane_state->dst),
4360 drm_rect_height(&plane_state->dst));
4361
4362 if (ret || plane_state->scaler_id < 0)
4363 return ret;
4364
Chandra Kondurua1b22782015-04-07 15:28:45 -07004365 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004366 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004367 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004368 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004369 return -EINVAL;
4370 }
4371
4372 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004373 switch (fb->pixel_format) {
4374 case DRM_FORMAT_RGB565:
4375 case DRM_FORMAT_XBGR8888:
4376 case DRM_FORMAT_XRGB8888:
4377 case DRM_FORMAT_ABGR8888:
4378 case DRM_FORMAT_ARGB8888:
4379 case DRM_FORMAT_XRGB2101010:
4380 case DRM_FORMAT_XBGR2101010:
4381 case DRM_FORMAT_YUYV:
4382 case DRM_FORMAT_YVYU:
4383 case DRM_FORMAT_UYVY:
4384 case DRM_FORMAT_VYUY:
4385 break;
4386 default:
4387 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4388 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4389 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004390 }
4391
Chandra Kondurua1b22782015-04-07 15:28:45 -07004392 return 0;
4393}
4394
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004395static void skylake_scaler_disable(struct intel_crtc *crtc)
4396{
4397 int i;
4398
4399 for (i = 0; i < crtc->num_scalers; i++)
4400 skl_detach_scaler(crtc, i);
4401}
4402
4403static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004404{
4405 struct drm_device *dev = crtc->base.dev;
4406 struct drm_i915_private *dev_priv = dev->dev_private;
4407 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004408 struct intel_crtc_scaler_state *scaler_state =
4409 &crtc->config->scaler_state;
4410
4411 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4412
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004413 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004414 int id;
4415
4416 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4417 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4418 return;
4419 }
4420
4421 id = scaler_state->scaler_id;
4422 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4423 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4424 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4425 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4426
4427 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004428 }
4429}
4430
Jesse Barnesb074cec2013-04-25 12:55:02 -07004431static void ironlake_pfit_enable(struct intel_crtc *crtc)
4432{
4433 struct drm_device *dev = crtc->base.dev;
4434 struct drm_i915_private *dev_priv = dev->dev_private;
4435 int pipe = crtc->pipe;
4436
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004437 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004438 /* Force use of hard-coded filter coefficients
4439 * as some pre-programmed values are broken,
4440 * e.g. x201.
4441 */
4442 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4443 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4444 PF_PIPE_SEL_IVB(pipe));
4445 else
4446 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004447 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4448 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004449 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004450}
4451
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004452void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004453{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004454 struct drm_device *dev = crtc->base.dev;
4455 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004456
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004457 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004458 return;
4459
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004460 /* We can only enable IPS after we enable a plane and wait for a vblank */
4461 intel_wait_for_vblank(dev, crtc->pipe);
4462
Paulo Zanonid77e4532013-09-24 13:52:55 -03004463 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004464 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004465 mutex_lock(&dev_priv->rps.hw_lock);
4466 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4467 mutex_unlock(&dev_priv->rps.hw_lock);
4468 /* Quoting Art Runyan: "its not safe to expect any particular
4469 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004470 * mailbox." Moreover, the mailbox may return a bogus state,
4471 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004472 */
4473 } else {
4474 I915_WRITE(IPS_CTL, IPS_ENABLE);
4475 /* The bit only becomes 1 in the next vblank, so this wait here
4476 * is essentially intel_wait_for_vblank. If we don't have this
4477 * and don't wait for vblanks until the end of crtc_enable, then
4478 * the HW state readout code will complain that the expected
4479 * IPS_CTL value is not the one we read. */
4480 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4481 DRM_ERROR("Timed out waiting for IPS enable\n");
4482 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004483}
4484
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004485void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004486{
4487 struct drm_device *dev = crtc->base.dev;
4488 struct drm_i915_private *dev_priv = dev->dev_private;
4489
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004490 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004491 return;
4492
4493 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004494 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004495 mutex_lock(&dev_priv->rps.hw_lock);
4496 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4497 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004498 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4499 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4500 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004501 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004502 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004503 POSTING_READ(IPS_CTL);
4504 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004505
4506 /* We need to wait for a vblank before we can disable the plane. */
4507 intel_wait_for_vblank(dev, crtc->pipe);
4508}
4509
4510/** Loads the palette/gamma unit for the CRTC with the prepared values */
4511static void intel_crtc_load_lut(struct drm_crtc *crtc)
4512{
4513 struct drm_device *dev = crtc->dev;
4514 struct drm_i915_private *dev_priv = dev->dev_private;
4515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4516 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004517 int i;
4518 bool reenable_ips = false;
4519
4520 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004521 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004522 return;
4523
Imre Deak50360402015-01-16 00:55:16 -08004524 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004525 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004526 assert_dsi_pll_enabled(dev_priv);
4527 else
4528 assert_pll_enabled(dev_priv, pipe);
4529 }
4530
Paulo Zanonid77e4532013-09-24 13:52:55 -03004531 /* Workaround : Do not read or write the pipe palette/gamma data while
4532 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4533 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004534 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004535 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4536 GAMMA_MODE_MODE_SPLIT)) {
4537 hsw_disable_ips(intel_crtc);
4538 reenable_ips = true;
4539 }
4540
4541 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004542 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004543
4544 if (HAS_GMCH_DISPLAY(dev))
4545 palreg = PALETTE(pipe, i);
4546 else
4547 palreg = LGC_PALETTE(pipe, i);
4548
4549 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004550 (intel_crtc->lut_r[i] << 16) |
4551 (intel_crtc->lut_g[i] << 8) |
4552 intel_crtc->lut_b[i]);
4553 }
4554
4555 if (reenable_ips)
4556 hsw_enable_ips(intel_crtc);
4557}
4558
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004559static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004560{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004561 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004562 struct drm_device *dev = intel_crtc->base.dev;
4563 struct drm_i915_private *dev_priv = dev->dev_private;
4564
4565 mutex_lock(&dev->struct_mutex);
4566 dev_priv->mm.interruptible = false;
4567 (void) intel_overlay_switch_off(intel_crtc->overlay);
4568 dev_priv->mm.interruptible = true;
4569 mutex_unlock(&dev->struct_mutex);
4570 }
4571
4572 /* Let userspace switch the overlay on again. In most cases userspace
4573 * has to recompute where to put it anyway.
4574 */
4575}
4576
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004577/**
4578 * intel_post_enable_primary - Perform operations after enabling primary plane
4579 * @crtc: the CRTC whose primary plane was just enabled
4580 *
4581 * Performs potentially sleeping operations that must be done after the primary
4582 * plane is enabled, such as updating FBC and IPS. Note that this may be
4583 * called due to an explicit primary plane update, or due to an implicit
4584 * re-enable that is caused when a sprite plane is updated to no longer
4585 * completely hide the primary plane.
4586 */
4587static void
4588intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004589{
4590 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004591 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4593 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004594
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004595 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004596 * FIXME IPS should be fine as long as one plane is
4597 * enabled, but in practice it seems to have problems
4598 * when going from primary only to sprite only and vice
4599 * versa.
4600 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004601 hsw_enable_ips(intel_crtc);
4602
Daniel Vetterf99d7062014-06-19 16:01:59 +02004603 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004604 * Gen2 reports pipe underruns whenever all planes are disabled.
4605 * So don't enable underrun reporting before at least some planes
4606 * are enabled.
4607 * FIXME: Need to fix the logic to work when we turn off all planes
4608 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004609 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004610 if (IS_GEN2(dev))
4611 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4612
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004613 /* Underruns don't always raise interrupts, so check manually. */
4614 intel_check_cpu_fifo_underruns(dev_priv);
4615 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004616}
4617
Ville Syrjälä2622a082016-03-09 19:07:26 +02004618/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004619static void
4620intel_pre_disable_primary(struct drm_crtc *crtc)
4621{
4622 struct drm_device *dev = crtc->dev;
4623 struct drm_i915_private *dev_priv = dev->dev_private;
4624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4625 int pipe = intel_crtc->pipe;
4626
4627 /*
4628 * Gen2 reports pipe underruns whenever all planes are disabled.
4629 * So diasble underrun reporting before all the planes get disabled.
4630 * FIXME: Need to fix the logic to work when we turn off all planes
4631 * but leave the pipe running.
4632 */
4633 if (IS_GEN2(dev))
4634 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4635
4636 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004637 * FIXME IPS should be fine as long as one plane is
4638 * enabled, but in practice it seems to have problems
4639 * when going from primary only to sprite only and vice
4640 * versa.
4641 */
4642 hsw_disable_ips(intel_crtc);
4643}
4644
4645/* FIXME get rid of this and use pre_plane_update */
4646static void
4647intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4648{
4649 struct drm_device *dev = crtc->dev;
4650 struct drm_i915_private *dev_priv = dev->dev_private;
4651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4652 int pipe = intel_crtc->pipe;
4653
4654 intel_pre_disable_primary(crtc);
4655
4656 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004657 * Vblank time updates from the shadow to live plane control register
4658 * are blocked if the memory self-refresh mode is active at that
4659 * moment. So to make sure the plane gets truly disabled, disable
4660 * first the self-refresh mode. The self-refresh enable bit in turn
4661 * will be checked/applied by the HW only at the next frame start
4662 * event which is after the vblank start event, so we need to have a
4663 * wait-for-vblank between disabling the plane and the pipe.
4664 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004665 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004666 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004667 dev_priv->wm.vlv.cxsr = false;
4668 intel_wait_for_vblank(dev, pipe);
4669 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004670}
4671
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004672static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004673{
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004674 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4675 struct drm_atomic_state *old_state = old_crtc_state->base.state;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004676 struct intel_crtc_state *pipe_config =
4677 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004678 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004679 struct drm_plane *primary = crtc->base.primary;
4680 struct drm_plane_state *old_pri_state =
4681 drm_atomic_get_existing_plane_state(old_state, primary);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004682
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004683 intel_frontbuffer_flip(dev, pipe_config->fb_bits);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004684
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004685 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004686
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004687 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004688 intel_update_watermarks(&crtc->base);
4689
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004690 if (old_pri_state) {
4691 struct intel_plane_state *primary_state =
4692 to_intel_plane_state(primary->state);
4693 struct intel_plane_state *old_primary_state =
4694 to_intel_plane_state(old_pri_state);
4695
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004696 intel_fbc_post_update(crtc);
4697
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004698 if (primary_state->visible &&
4699 (needs_modeset(&pipe_config->base) ||
4700 !old_primary_state->visible))
4701 intel_post_enable_primary(&crtc->base);
4702 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004703}
4704
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004705static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004706{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004707 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004708 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004709 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004710 struct intel_crtc_state *pipe_config =
4711 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004712 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4713 struct drm_plane *primary = crtc->base.primary;
4714 struct drm_plane_state *old_pri_state =
4715 drm_atomic_get_existing_plane_state(old_state, primary);
4716 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004717
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004718 if (old_pri_state) {
4719 struct intel_plane_state *primary_state =
4720 to_intel_plane_state(primary->state);
4721 struct intel_plane_state *old_primary_state =
4722 to_intel_plane_state(old_pri_state);
4723
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004724 intel_fbc_pre_update(crtc);
4725
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004726 if (old_primary_state->visible &&
4727 (modeset || !primary_state->visible))
4728 intel_pre_disable_primary(&crtc->base);
4729 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004730
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004731 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004732 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004733
Ville Syrjälä2622a082016-03-09 19:07:26 +02004734 /*
4735 * Vblank time updates from the shadow to live plane control register
4736 * are blocked if the memory self-refresh mode is active at that
4737 * moment. So to make sure the plane gets truly disabled, disable
4738 * first the self-refresh mode. The self-refresh enable bit in turn
4739 * will be checked/applied by the HW only at the next frame start
4740 * event which is after the vblank start event, so we need to have a
4741 * wait-for-vblank between disabling the plane and the pipe.
4742 */
4743 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004744 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004745 dev_priv->wm.vlv.cxsr = false;
4746 intel_wait_for_vblank(dev, crtc->pipe);
4747 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004748 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004749
Matt Ropered4a6a72016-02-23 17:20:13 -08004750 /*
4751 * IVB workaround: must disable low power watermarks for at least
4752 * one frame before enabling scaling. LP watermarks can be re-enabled
4753 * when scaling is disabled.
4754 *
4755 * WaCxSRDisabledForSpriteScaling:ivb
4756 */
4757 if (pipe_config->disable_lp_wm) {
4758 ilk_disable_lp_wm(dev);
4759 intel_wait_for_vblank(dev, crtc->pipe);
4760 }
4761
4762 /*
4763 * If we're doing a modeset, we're done. No need to do any pre-vblank
4764 * watermark programming here.
4765 */
4766 if (needs_modeset(&pipe_config->base))
4767 return;
4768
4769 /*
4770 * For platforms that support atomic watermarks, program the
4771 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4772 * will be the intermediate values that are safe for both pre- and
4773 * post- vblank; when vblank happens, the 'active' values will be set
4774 * to the final 'target' values and we'll do this again to get the
4775 * optimal watermarks. For gen9+ platforms, the values we program here
4776 * will be the final target values which will get automatically latched
4777 * at vblank time; no further programming will be necessary.
4778 *
4779 * If a platform hasn't been transitioned to atomic watermarks yet,
4780 * we'll continue to update watermarks the old way, if flags tell
4781 * us to.
4782 */
4783 if (dev_priv->display.initial_watermarks != NULL)
4784 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004785 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004786 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004787}
4788
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004789static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004790{
4791 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004793 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004794 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004795
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004796 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004797
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004798 drm_for_each_plane_mask(p, dev, plane_mask)
4799 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004800
Daniel Vetterf99d7062014-06-19 16:01:59 +02004801 /*
4802 * FIXME: Once we grow proper nuclear flip support out of this we need
4803 * to compute the mask of flip planes precisely. For the time being
4804 * consider this a flip to a NULL plane.
4805 */
4806 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004807}
4808
Jesse Barnesf67a5592011-01-05 10:31:48 -08004809static void ironlake_crtc_enable(struct drm_crtc *crtc)
4810{
4811 struct drm_device *dev = crtc->dev;
4812 struct drm_i915_private *dev_priv = dev->dev_private;
4813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004814 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004815 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004816
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004817 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004818 return;
4819
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004820 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004821 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4822
4823 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004824 intel_prepare_shared_dpll(intel_crtc);
4825
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004826 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304827 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004828
4829 intel_set_pipe_timings(intel_crtc);
4830
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004831 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004832 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004833 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004834 }
4835
4836 ironlake_set_pipeconf(crtc);
4837
Jesse Barnesf67a5592011-01-05 10:31:48 -08004838 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004839
Daniel Vettera72e4c92014-09-30 10:56:47 +02004840 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004841
Daniel Vetterf6736a12013-06-05 13:34:30 +02004842 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004843 if (encoder->pre_enable)
4844 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004845
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004846 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004847 /* Note: FDI PLL enabling _must_ be done before we enable the
4848 * cpu pipes, hence this is separate from all the other fdi/pch
4849 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004850 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004851 } else {
4852 assert_fdi_tx_disabled(dev_priv, pipe);
4853 assert_fdi_rx_disabled(dev_priv, pipe);
4854 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004855
Jesse Barnesb074cec2013-04-25 12:55:02 -07004856 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004857
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004858 /*
4859 * On ILK+ LUT must be loaded before the pipe is running but with
4860 * clocks enabled
4861 */
4862 intel_crtc_load_lut(crtc);
4863
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004864 if (dev_priv->display.initial_watermarks != NULL)
4865 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004866 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004867
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004868 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004869 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004870
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004871 assert_vblank_disabled(crtc);
4872 drm_crtc_vblank_on(crtc);
4873
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004874 for_each_encoder_on_crtc(dev, crtc, encoder)
4875 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004876
4877 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004878 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004879
4880 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4881 if (intel_crtc->config->has_pch_encoder)
4882 intel_wait_for_vblank(dev, pipe);
4883 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004884}
4885
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004886/* IPS only exists on ULT machines and is tied to pipe A. */
4887static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4888{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004889 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004890}
4891
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004892static void haswell_crtc_enable(struct drm_crtc *crtc)
4893{
4894 struct drm_device *dev = crtc->dev;
4895 struct drm_i915_private *dev_priv = dev->dev_private;
4896 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4897 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004898 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4899 struct intel_crtc_state *pipe_config =
4900 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004901
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004902 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004903 return;
4904
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004905 if (intel_crtc->config->has_pch_encoder)
4906 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4907 false);
4908
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004909 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004910 intel_enable_shared_dpll(intel_crtc);
4911
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004912 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304913 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004914
4915 intel_set_pipe_timings(intel_crtc);
4916
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004917 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4918 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4919 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004920 }
4921
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004922 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004923 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004924 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004925 }
4926
4927 haswell_set_pipeconf(crtc);
4928
4929 intel_set_pipe_csc(crtc);
4930
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004931 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004932
Daniel Vetter6b698512015-11-28 11:05:39 +01004933 if (intel_crtc->config->has_pch_encoder)
4934 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4935 else
4936 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4937
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304938 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004939 if (encoder->pre_enable)
4940 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304941 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004942
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004943 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004944 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004945
Jani Nikulaa65347b2015-11-27 12:21:46 +02004946 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304947 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004948
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004949 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004950 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004951 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004952 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004953
4954 /*
4955 * On ILK+ LUT must be loaded before the pipe is running but with
4956 * clocks enabled
4957 */
4958 intel_crtc_load_lut(crtc);
4959
Paulo Zanoni1f544382012-10-24 11:32:00 -02004960 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02004961 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304962 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004963
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004964 if (dev_priv->display.initial_watermarks != NULL)
4965 dev_priv->display.initial_watermarks(pipe_config);
4966 else
4967 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004968 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004969
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004970 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004971 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004972
Jani Nikulaa65347b2015-11-27 12:21:46 +02004973 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004974 intel_ddi_set_vc_payload_alloc(crtc, true);
4975
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004976 assert_vblank_disabled(crtc);
4977 drm_crtc_vblank_on(crtc);
4978
Jani Nikula8807e552013-08-30 19:40:32 +03004979 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004980 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004981 intel_opregion_notify_encoder(encoder, true);
4982 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004983
Daniel Vetter6b698512015-11-28 11:05:39 +01004984 if (intel_crtc->config->has_pch_encoder) {
4985 intel_wait_for_vblank(dev, pipe);
4986 intel_wait_for_vblank(dev, pipe);
4987 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004988 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4989 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01004990 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004991
Paulo Zanonie4916942013-09-20 16:21:19 -03004992 /* If we change the relative order between pipe/planes enabling, we need
4993 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004994 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4995 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4996 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4997 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4998 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004999}
5000
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005001static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005002{
5003 struct drm_device *dev = crtc->base.dev;
5004 struct drm_i915_private *dev_priv = dev->dev_private;
5005 int pipe = crtc->pipe;
5006
5007 /* To avoid upsetting the power well on haswell only disable the pfit if
5008 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005009 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005010 I915_WRITE(PF_CTL(pipe), 0);
5011 I915_WRITE(PF_WIN_POS(pipe), 0);
5012 I915_WRITE(PF_WIN_SZ(pipe), 0);
5013 }
5014}
5015
Jesse Barnes6be4a602010-09-10 10:26:01 -07005016static void ironlake_crtc_disable(struct drm_crtc *crtc)
5017{
5018 struct drm_device *dev = crtc->dev;
5019 struct drm_i915_private *dev_priv = dev->dev_private;
5020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005021 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005022 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005023
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005024 if (intel_crtc->config->has_pch_encoder)
5025 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5026
Daniel Vetterea9d7582012-07-10 10:42:52 +02005027 for_each_encoder_on_crtc(dev, crtc, encoder)
5028 encoder->disable(encoder);
5029
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005030 drm_crtc_vblank_off(crtc);
5031 assert_vblank_disabled(crtc);
5032
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005033 /*
5034 * Sometimes spurious CPU pipe underruns happen when the
5035 * pipe is already disabled, but FDI RX/TX is still enabled.
5036 * Happens at least with VGA+HDMI cloning. Suppress them.
5037 */
5038 if (intel_crtc->config->has_pch_encoder)
5039 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5040
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005041 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005042
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005043 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005044
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005045 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005046 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005047 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5048 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005049
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005050 for_each_encoder_on_crtc(dev, crtc, encoder)
5051 if (encoder->post_disable)
5052 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005053
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005054 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005055 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005056
Daniel Vetterd925c592013-06-05 13:34:04 +02005057 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005058 i915_reg_t reg;
5059 u32 temp;
5060
Daniel Vetterd925c592013-06-05 13:34:04 +02005061 /* disable TRANS_DP_CTL */
5062 reg = TRANS_DP_CTL(pipe);
5063 temp = I915_READ(reg);
5064 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5065 TRANS_DP_PORT_SEL_MASK);
5066 temp |= TRANS_DP_PORT_SEL_NONE;
5067 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005068
Daniel Vetterd925c592013-06-05 13:34:04 +02005069 /* disable DPLL_SEL */
5070 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005071 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005072 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005073 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005074
Daniel Vetterd925c592013-06-05 13:34:04 +02005075 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005076 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005077
5078 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005079}
5080
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005081static void haswell_crtc_disable(struct drm_crtc *crtc)
5082{
5083 struct drm_device *dev = crtc->dev;
5084 struct drm_i915_private *dev_priv = dev->dev_private;
5085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5086 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005087 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005088
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005089 if (intel_crtc->config->has_pch_encoder)
5090 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5091 false);
5092
Jani Nikula8807e552013-08-30 19:40:32 +03005093 for_each_encoder_on_crtc(dev, crtc, encoder) {
5094 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005095 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005096 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005097
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005098 drm_crtc_vblank_off(crtc);
5099 assert_vblank_disabled(crtc);
5100
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005101 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005102
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005103 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005104 intel_ddi_set_vc_payload_alloc(crtc, false);
5105
Jani Nikulaa65347b2015-11-27 12:21:46 +02005106 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305107 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005108
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005109 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005110 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005111 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005112 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005113
Jani Nikulaa65347b2015-11-27 12:21:46 +02005114 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305115 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005116
Imre Deak97b040a2014-06-25 22:01:50 +03005117 for_each_encoder_on_crtc(dev, crtc, encoder)
5118 if (encoder->post_disable)
5119 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005120
Ville Syrjälä92966a32015-12-08 16:05:48 +02005121 if (intel_crtc->config->has_pch_encoder) {
5122 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005123 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005124 intel_ddi_fdi_disable(crtc);
5125
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005126 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5127 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005128 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005129}
5130
Jesse Barnes2dd24552013-04-25 12:55:01 -07005131static void i9xx_pfit_enable(struct intel_crtc *crtc)
5132{
5133 struct drm_device *dev = crtc->base.dev;
5134 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005135 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005136
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005137 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005138 return;
5139
Daniel Vetterc0b03412013-05-28 12:05:54 +02005140 /*
5141 * The panel fitter should only be adjusted whilst the pipe is disabled,
5142 * according to register description and PRM.
5143 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005144 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5145 assert_pipe_disabled(dev_priv, crtc->pipe);
5146
Jesse Barnesb074cec2013-04-25 12:55:02 -07005147 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5148 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005149
5150 /* Border color in case we don't scale up to the full screen. Black by
5151 * default, change to something else for debugging. */
5152 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005153}
5154
Dave Airlied05410f2014-06-05 13:22:59 +10005155static enum intel_display_power_domain port_to_power_domain(enum port port)
5156{
5157 switch (port) {
5158 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005159 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005160 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005161 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005162 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005163 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005164 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005165 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005166 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005167 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005168 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005169 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005170 return POWER_DOMAIN_PORT_OTHER;
5171 }
5172}
5173
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005174static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5175{
5176 switch (port) {
5177 case PORT_A:
5178 return POWER_DOMAIN_AUX_A;
5179 case PORT_B:
5180 return POWER_DOMAIN_AUX_B;
5181 case PORT_C:
5182 return POWER_DOMAIN_AUX_C;
5183 case PORT_D:
5184 return POWER_DOMAIN_AUX_D;
5185 case PORT_E:
5186 /* FIXME: Check VBT for actual wiring of PORT E */
5187 return POWER_DOMAIN_AUX_D;
5188 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005189 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005190 return POWER_DOMAIN_AUX_A;
5191 }
5192}
5193
Imre Deak319be8a2014-03-04 19:22:57 +02005194enum intel_display_power_domain
5195intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005196{
Imre Deak319be8a2014-03-04 19:22:57 +02005197 struct drm_device *dev = intel_encoder->base.dev;
5198 struct intel_digital_port *intel_dig_port;
5199
5200 switch (intel_encoder->type) {
5201 case INTEL_OUTPUT_UNKNOWN:
5202 /* Only DDI platforms should ever use this output type */
5203 WARN_ON_ONCE(!HAS_DDI(dev));
5204 case INTEL_OUTPUT_DISPLAYPORT:
5205 case INTEL_OUTPUT_HDMI:
5206 case INTEL_OUTPUT_EDP:
5207 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005208 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005209 case INTEL_OUTPUT_DP_MST:
5210 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5211 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005212 case INTEL_OUTPUT_ANALOG:
5213 return POWER_DOMAIN_PORT_CRT;
5214 case INTEL_OUTPUT_DSI:
5215 return POWER_DOMAIN_PORT_DSI;
5216 default:
5217 return POWER_DOMAIN_PORT_OTHER;
5218 }
5219}
5220
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005221enum intel_display_power_domain
5222intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5223{
5224 struct drm_device *dev = intel_encoder->base.dev;
5225 struct intel_digital_port *intel_dig_port;
5226
5227 switch (intel_encoder->type) {
5228 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005229 case INTEL_OUTPUT_HDMI:
5230 /*
5231 * Only DDI platforms should ever use these output types.
5232 * We can get here after the HDMI detect code has already set
5233 * the type of the shared encoder. Since we can't be sure
5234 * what's the status of the given connectors, play safe and
5235 * run the DP detection too.
5236 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005237 WARN_ON_ONCE(!HAS_DDI(dev));
5238 case INTEL_OUTPUT_DISPLAYPORT:
5239 case INTEL_OUTPUT_EDP:
5240 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5241 return port_to_aux_power_domain(intel_dig_port->port);
5242 case INTEL_OUTPUT_DP_MST:
5243 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5244 return port_to_aux_power_domain(intel_dig_port->port);
5245 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005246 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005247 return POWER_DOMAIN_AUX_A;
5248 }
5249}
5250
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005251static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5252 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005253{
5254 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005255 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5257 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005258 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005259 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005260
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005261 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005262 return 0;
5263
Imre Deak77d22dc2014-03-05 16:20:52 +02005264 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5265 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005266 if (crtc_state->pch_pfit.enabled ||
5267 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005268 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5269
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005270 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5271 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5272
Imre Deak319be8a2014-03-04 19:22:57 +02005273 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005274 }
Imre Deak319be8a2014-03-04 19:22:57 +02005275
Imre Deak77d22dc2014-03-05 16:20:52 +02005276 return mask;
5277}
5278
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005279static unsigned long
5280modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5281 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005282{
5283 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5285 enum intel_display_power_domain domain;
5286 unsigned long domains, new_domains, old_domains;
5287
5288 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005289 intel_crtc->enabled_power_domains = new_domains =
5290 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005291
5292 domains = new_domains & ~old_domains;
5293
5294 for_each_power_domain(domain, domains)
5295 intel_display_power_get(dev_priv, domain);
5296
5297 return old_domains & ~new_domains;
5298}
5299
5300static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5301 unsigned long domains)
5302{
5303 enum intel_display_power_domain domain;
5304
5305 for_each_power_domain(domain, domains)
5306 intel_display_power_put(dev_priv, domain);
5307}
5308
Mika Kaholaadafdc62015-08-18 14:36:59 +03005309static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5310{
5311 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5312
5313 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5314 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5315 return max_cdclk_freq;
5316 else if (IS_CHERRYVIEW(dev_priv))
5317 return max_cdclk_freq*95/100;
5318 else if (INTEL_INFO(dev_priv)->gen < 4)
5319 return 2*max_cdclk_freq*90/100;
5320 else
5321 return max_cdclk_freq*90/100;
5322}
5323
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005324static void intel_update_max_cdclk(struct drm_device *dev)
5325{
5326 struct drm_i915_private *dev_priv = dev->dev_private;
5327
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005328 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005329 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5330
5331 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5332 dev_priv->max_cdclk_freq = 675000;
5333 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5334 dev_priv->max_cdclk_freq = 540000;
5335 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5336 dev_priv->max_cdclk_freq = 450000;
5337 else
5338 dev_priv->max_cdclk_freq = 337500;
5339 } else if (IS_BROADWELL(dev)) {
5340 /*
5341 * FIXME with extra cooling we can allow
5342 * 540 MHz for ULX and 675 Mhz for ULT.
5343 * How can we know if extra cooling is
5344 * available? PCI ID, VTB, something else?
5345 */
5346 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5347 dev_priv->max_cdclk_freq = 450000;
5348 else if (IS_BDW_ULX(dev))
5349 dev_priv->max_cdclk_freq = 450000;
5350 else if (IS_BDW_ULT(dev))
5351 dev_priv->max_cdclk_freq = 540000;
5352 else
5353 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005354 } else if (IS_CHERRYVIEW(dev)) {
5355 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005356 } else if (IS_VALLEYVIEW(dev)) {
5357 dev_priv->max_cdclk_freq = 400000;
5358 } else {
5359 /* otherwise assume cdclk is fixed */
5360 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5361 }
5362
Mika Kaholaadafdc62015-08-18 14:36:59 +03005363 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5364
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005365 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5366 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005367
5368 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5369 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005370}
5371
5372static void intel_update_cdclk(struct drm_device *dev)
5373{
5374 struct drm_i915_private *dev_priv = dev->dev_private;
5375
5376 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5377 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5378 dev_priv->cdclk_freq);
5379
5380 /*
5381 * Program the gmbus_freq based on the cdclk frequency.
5382 * BSpec erroneously claims we should aim for 4MHz, but
5383 * in fact 1MHz is the correct frequency.
5384 */
Wayne Boyer666a4532015-12-09 12:29:35 -08005385 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005386 /*
5387 * Program the gmbus_freq based on the cdclk frequency.
5388 * BSpec erroneously claims we should aim for 4MHz, but
5389 * in fact 1MHz is the correct frequency.
5390 */
5391 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5392 }
5393
5394 if (dev_priv->max_cdclk_freq == 0)
5395 intel_update_max_cdclk(dev);
5396}
5397
Damien Lespiau70d0c572015-06-04 18:21:29 +01005398static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305399{
5400 struct drm_i915_private *dev_priv = dev->dev_private;
5401 uint32_t divider;
5402 uint32_t ratio;
5403 uint32_t current_freq;
5404 int ret;
5405
5406 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5407 switch (frequency) {
5408 case 144000:
5409 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5410 ratio = BXT_DE_PLL_RATIO(60);
5411 break;
5412 case 288000:
5413 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5414 ratio = BXT_DE_PLL_RATIO(60);
5415 break;
5416 case 384000:
5417 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5418 ratio = BXT_DE_PLL_RATIO(60);
5419 break;
5420 case 576000:
5421 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5422 ratio = BXT_DE_PLL_RATIO(60);
5423 break;
5424 case 624000:
5425 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5426 ratio = BXT_DE_PLL_RATIO(65);
5427 break;
5428 case 19200:
5429 /*
5430 * Bypass frequency with DE PLL disabled. Init ratio, divider
5431 * to suppress GCC warning.
5432 */
5433 ratio = 0;
5434 divider = 0;
5435 break;
5436 default:
5437 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5438
5439 return;
5440 }
5441
5442 mutex_lock(&dev_priv->rps.hw_lock);
5443 /* Inform power controller of upcoming frequency change */
5444 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5445 0x80000000);
5446 mutex_unlock(&dev_priv->rps.hw_lock);
5447
5448 if (ret) {
5449 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5450 ret, frequency);
5451 return;
5452 }
5453
5454 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5455 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5456 current_freq = current_freq * 500 + 1000;
5457
5458 /*
5459 * DE PLL has to be disabled when
5460 * - setting to 19.2MHz (bypass, PLL isn't used)
5461 * - before setting to 624MHz (PLL needs toggling)
5462 * - before setting to any frequency from 624MHz (PLL needs toggling)
5463 */
5464 if (frequency == 19200 || frequency == 624000 ||
5465 current_freq == 624000) {
5466 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5467 /* Timeout 200us */
5468 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5469 1))
5470 DRM_ERROR("timout waiting for DE PLL unlock\n");
5471 }
5472
5473 if (frequency != 19200) {
5474 uint32_t val;
5475
5476 val = I915_READ(BXT_DE_PLL_CTL);
5477 val &= ~BXT_DE_PLL_RATIO_MASK;
5478 val |= ratio;
5479 I915_WRITE(BXT_DE_PLL_CTL, val);
5480
5481 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5482 /* Timeout 200us */
5483 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5484 DRM_ERROR("timeout waiting for DE PLL lock\n");
5485
5486 val = I915_READ(CDCLK_CTL);
5487 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5488 val |= divider;
5489 /*
5490 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5491 * enable otherwise.
5492 */
5493 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5494 if (frequency >= 500000)
5495 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5496
5497 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5498 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5499 val |= (frequency - 1000) / 500;
5500 I915_WRITE(CDCLK_CTL, val);
5501 }
5502
5503 mutex_lock(&dev_priv->rps.hw_lock);
5504 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5505 DIV_ROUND_UP(frequency, 25000));
5506 mutex_unlock(&dev_priv->rps.hw_lock);
5507
5508 if (ret) {
5509 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5510 ret, frequency);
5511 return;
5512 }
5513
Damien Lespiaua47871b2015-06-04 18:21:34 +01005514 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305515}
5516
5517void broxton_init_cdclk(struct drm_device *dev)
5518{
5519 struct drm_i915_private *dev_priv = dev->dev_private;
5520 uint32_t val;
5521
5522 /*
5523 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5524 * or else the reset will hang because there is no PCH to respond.
5525 * Move the handshake programming to initialization sequence.
5526 * Previously was left up to BIOS.
5527 */
5528 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5529 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5530 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5531
5532 /* Enable PG1 for cdclk */
5533 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5534
5535 /* check if cd clock is enabled */
5536 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5537 DRM_DEBUG_KMS("Display already initialized\n");
5538 return;
5539 }
5540
5541 /*
5542 * FIXME:
5543 * - The initial CDCLK needs to be read from VBT.
5544 * Need to make this change after VBT has changes for BXT.
5545 * - check if setting the max (or any) cdclk freq is really necessary
5546 * here, it belongs to modeset time
5547 */
5548 broxton_set_cdclk(dev, 624000);
5549
5550 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005551 POSTING_READ(DBUF_CTL);
5552
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305553 udelay(10);
5554
5555 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5556 DRM_ERROR("DBuf power enable timeout!\n");
5557}
5558
5559void broxton_uninit_cdclk(struct drm_device *dev)
5560{
5561 struct drm_i915_private *dev_priv = dev->dev_private;
5562
5563 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005564 POSTING_READ(DBUF_CTL);
5565
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305566 udelay(10);
5567
5568 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5569 DRM_ERROR("DBuf power disable timeout!\n");
5570
5571 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5572 broxton_set_cdclk(dev, 19200);
5573
5574 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5575}
5576
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005577static const struct skl_cdclk_entry {
5578 unsigned int freq;
5579 unsigned int vco;
5580} skl_cdclk_frequencies[] = {
5581 { .freq = 308570, .vco = 8640 },
5582 { .freq = 337500, .vco = 8100 },
5583 { .freq = 432000, .vco = 8640 },
5584 { .freq = 450000, .vco = 8100 },
5585 { .freq = 540000, .vco = 8100 },
5586 { .freq = 617140, .vco = 8640 },
5587 { .freq = 675000, .vco = 8100 },
5588};
5589
5590static unsigned int skl_cdclk_decimal(unsigned int freq)
5591{
5592 return (freq - 1000) / 500;
5593}
5594
5595static unsigned int skl_cdclk_get_vco(unsigned int freq)
5596{
5597 unsigned int i;
5598
5599 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5600 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5601
5602 if (e->freq == freq)
5603 return e->vco;
5604 }
5605
5606 return 8100;
5607}
5608
5609static void
5610skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5611{
5612 unsigned int min_freq;
5613 u32 val;
5614
5615 /* select the minimum CDCLK before enabling DPLL 0 */
5616 val = I915_READ(CDCLK_CTL);
5617 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5618 val |= CDCLK_FREQ_337_308;
5619
5620 if (required_vco == 8640)
5621 min_freq = 308570;
5622 else
5623 min_freq = 337500;
5624
5625 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5626
5627 I915_WRITE(CDCLK_CTL, val);
5628 POSTING_READ(CDCLK_CTL);
5629
5630 /*
5631 * We always enable DPLL0 with the lowest link rate possible, but still
5632 * taking into account the VCO required to operate the eDP panel at the
5633 * desired frequency. The usual DP link rates operate with a VCO of
5634 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5635 * The modeset code is responsible for the selection of the exact link
5636 * rate later on, with the constraint of choosing a frequency that
5637 * works with required_vco.
5638 */
5639 val = I915_READ(DPLL_CTRL1);
5640
5641 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5642 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5643 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5644 if (required_vco == 8640)
5645 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5646 SKL_DPLL0);
5647 else
5648 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5649 SKL_DPLL0);
5650
5651 I915_WRITE(DPLL_CTRL1, val);
5652 POSTING_READ(DPLL_CTRL1);
5653
5654 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5655
5656 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5657 DRM_ERROR("DPLL0 not locked\n");
5658}
5659
5660static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5661{
5662 int ret;
5663 u32 val;
5664
5665 /* inform PCU we want to change CDCLK */
5666 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5667 mutex_lock(&dev_priv->rps.hw_lock);
5668 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5669 mutex_unlock(&dev_priv->rps.hw_lock);
5670
5671 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5672}
5673
5674static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5675{
5676 unsigned int i;
5677
5678 for (i = 0; i < 15; i++) {
5679 if (skl_cdclk_pcu_ready(dev_priv))
5680 return true;
5681 udelay(10);
5682 }
5683
5684 return false;
5685}
5686
5687static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5688{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005689 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005690 u32 freq_select, pcu_ack;
5691
5692 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5693
5694 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5695 DRM_ERROR("failed to inform PCU about cdclk change\n");
5696 return;
5697 }
5698
5699 /* set CDCLK_CTL */
5700 switch(freq) {
5701 case 450000:
5702 case 432000:
5703 freq_select = CDCLK_FREQ_450_432;
5704 pcu_ack = 1;
5705 break;
5706 case 540000:
5707 freq_select = CDCLK_FREQ_540;
5708 pcu_ack = 2;
5709 break;
5710 case 308570:
5711 case 337500:
5712 default:
5713 freq_select = CDCLK_FREQ_337_308;
5714 pcu_ack = 0;
5715 break;
5716 case 617140:
5717 case 675000:
5718 freq_select = CDCLK_FREQ_675_617;
5719 pcu_ack = 3;
5720 break;
5721 }
5722
5723 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5724 POSTING_READ(CDCLK_CTL);
5725
5726 /* inform PCU of the change */
5727 mutex_lock(&dev_priv->rps.hw_lock);
5728 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5729 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005730
5731 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005732}
5733
5734void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5735{
5736 /* disable DBUF power */
5737 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5738 POSTING_READ(DBUF_CTL);
5739
5740 udelay(10);
5741
5742 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5743 DRM_ERROR("DBuf power disable timeout\n");
5744
Imre Deakab96c1ee2015-11-04 19:24:18 +02005745 /* disable DPLL0 */
5746 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5747 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5748 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005749}
5750
5751void skl_init_cdclk(struct drm_i915_private *dev_priv)
5752{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005753 unsigned int required_vco;
5754
Gary Wang39d9b852015-08-28 16:40:34 +08005755 /* DPLL0 not enabled (happens on early BIOS versions) */
5756 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5757 /* enable DPLL0 */
5758 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5759 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005760 }
5761
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005762 /* set CDCLK to the frequency the BIOS chose */
5763 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5764
5765 /* enable DBUF power */
5766 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5767 POSTING_READ(DBUF_CTL);
5768
5769 udelay(10);
5770
5771 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5772 DRM_ERROR("DBuf power enable timeout\n");
5773}
5774
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305775int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5776{
5777 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5778 uint32_t cdctl = I915_READ(CDCLK_CTL);
5779 int freq = dev_priv->skl_boot_cdclk;
5780
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305781 /*
5782 * check if the pre-os intialized the display
5783 * There is SWF18 scratchpad register defined which is set by the
5784 * pre-os which can be used by the OS drivers to check the status
5785 */
5786 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5787 goto sanitize;
5788
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305789 /* Is PLL enabled and locked ? */
5790 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5791 goto sanitize;
5792
5793 /* DPLL okay; verify the cdclock
5794 *
5795 * Noticed in some instances that the freq selection is correct but
5796 * decimal part is programmed wrong from BIOS where pre-os does not
5797 * enable display. Verify the same as well.
5798 */
5799 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5800 /* All well; nothing to sanitize */
5801 return false;
5802sanitize:
5803 /*
5804 * As of now initialize with max cdclk till
5805 * we get dynamic cdclk support
5806 * */
5807 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5808 skl_init_cdclk(dev_priv);
5809
5810 /* we did have to sanitize */
5811 return true;
5812}
5813
Jesse Barnes30a970c2013-11-04 13:48:12 -08005814/* Adjust CDclk dividers to allow high res or save power if possible */
5815static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5816{
5817 struct drm_i915_private *dev_priv = dev->dev_private;
5818 u32 val, cmd;
5819
Vandana Kannan164dfd22014-11-24 13:37:41 +05305820 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5821 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005822
Ville Syrjälädfcab172014-06-13 13:37:47 +03005823 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005824 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005825 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005826 cmd = 1;
5827 else
5828 cmd = 0;
5829
5830 mutex_lock(&dev_priv->rps.hw_lock);
5831 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5832 val &= ~DSPFREQGUAR_MASK;
5833 val |= (cmd << DSPFREQGUAR_SHIFT);
5834 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5835 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5836 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5837 50)) {
5838 DRM_ERROR("timed out waiting for CDclk change\n");
5839 }
5840 mutex_unlock(&dev_priv->rps.hw_lock);
5841
Ville Syrjälä54433e92015-05-26 20:42:31 +03005842 mutex_lock(&dev_priv->sb_lock);
5843
Ville Syrjälädfcab172014-06-13 13:37:47 +03005844 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005845 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005846
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005847 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005848
Jesse Barnes30a970c2013-11-04 13:48:12 -08005849 /* adjust cdclk divider */
5850 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005851 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005852 val |= divider;
5853 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005854
5855 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005856 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005857 50))
5858 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005859 }
5860
Jesse Barnes30a970c2013-11-04 13:48:12 -08005861 /* adjust self-refresh exit latency value */
5862 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5863 val &= ~0x7f;
5864
5865 /*
5866 * For high bandwidth configs, we set a higher latency in the bunit
5867 * so that the core display fetch happens in time to avoid underruns.
5868 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005869 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005870 val |= 4500 / 250; /* 4.5 usec */
5871 else
5872 val |= 3000 / 250; /* 3.0 usec */
5873 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005874
Ville Syrjäläa5805162015-05-26 20:42:30 +03005875 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005876
Ville Syrjäläb6283052015-06-03 15:45:07 +03005877 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005878}
5879
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005880static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5881{
5882 struct drm_i915_private *dev_priv = dev->dev_private;
5883 u32 val, cmd;
5884
Vandana Kannan164dfd22014-11-24 13:37:41 +05305885 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5886 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005887
5888 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005889 case 333333:
5890 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005891 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005892 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005893 break;
5894 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005895 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005896 return;
5897 }
5898
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005899 /*
5900 * Specs are full of misinformation, but testing on actual
5901 * hardware has shown that we just need to write the desired
5902 * CCK divider into the Punit register.
5903 */
5904 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5905
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005906 mutex_lock(&dev_priv->rps.hw_lock);
5907 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5908 val &= ~DSPFREQGUAR_MASK_CHV;
5909 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5910 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5911 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5912 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5913 50)) {
5914 DRM_ERROR("timed out waiting for CDclk change\n");
5915 }
5916 mutex_unlock(&dev_priv->rps.hw_lock);
5917
Ville Syrjäläb6283052015-06-03 15:45:07 +03005918 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005919}
5920
Jesse Barnes30a970c2013-11-04 13:48:12 -08005921static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5922 int max_pixclk)
5923{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005924 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005925 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005926
Jesse Barnes30a970c2013-11-04 13:48:12 -08005927 /*
5928 * Really only a few cases to deal with, as only 4 CDclks are supported:
5929 * 200MHz
5930 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005931 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005932 * 400MHz (VLV only)
5933 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5934 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005935 *
5936 * We seem to get an unstable or solid color picture at 200MHz.
5937 * Not sure what's wrong. For now use 200MHz only when all pipes
5938 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005939 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005940 if (!IS_CHERRYVIEW(dev_priv) &&
5941 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005942 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005943 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005944 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005945 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005946 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005947 else
5948 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005949}
5950
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305951static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5952 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005953{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305954 /*
5955 * FIXME:
5956 * - remove the guardband, it's not needed on BXT
5957 * - set 19.2MHz bypass frequency if there are no active pipes
5958 */
5959 if (max_pixclk > 576000*9/10)
5960 return 624000;
5961 else if (max_pixclk > 384000*9/10)
5962 return 576000;
5963 else if (max_pixclk > 288000*9/10)
5964 return 384000;
5965 else if (max_pixclk > 144000*9/10)
5966 return 288000;
5967 else
5968 return 144000;
5969}
5970
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01005971/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005972static int intel_mode_max_pixclk(struct drm_device *dev,
5973 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005974{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005975 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5976 struct drm_i915_private *dev_priv = dev->dev_private;
5977 struct drm_crtc *crtc;
5978 struct drm_crtc_state *crtc_state;
5979 unsigned max_pixclk = 0, i;
5980 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005981
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005982 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
5983 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005984
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005985 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5986 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005987
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005988 if (crtc_state->enable)
5989 pixclk = crtc_state->adjusted_mode.crtc_clock;
5990
5991 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005992 }
5993
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005994 for_each_pipe(dev_priv, pipe)
5995 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
5996
Jesse Barnes30a970c2013-11-04 13:48:12 -08005997 return max_pixclk;
5998}
5999
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006000static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006001{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006002 struct drm_device *dev = state->dev;
6003 struct drm_i915_private *dev_priv = dev->dev_private;
6004 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006005 struct intel_atomic_state *intel_state =
6006 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006007
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006008 if (max_pixclk < 0)
6009 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006010
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006011 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006012 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306013
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006014 if (!intel_state->active_crtcs)
6015 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6016
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006017 return 0;
6018}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006019
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006020static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6021{
6022 struct drm_device *dev = state->dev;
6023 struct drm_i915_private *dev_priv = dev->dev_private;
6024 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006025 struct intel_atomic_state *intel_state =
6026 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006027
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006028 if (max_pixclk < 0)
6029 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006030
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006031 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006032 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006033
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006034 if (!intel_state->active_crtcs)
6035 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6036
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006037 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006038}
6039
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006040static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6041{
6042 unsigned int credits, default_credits;
6043
6044 if (IS_CHERRYVIEW(dev_priv))
6045 default_credits = PFI_CREDIT(12);
6046 else
6047 default_credits = PFI_CREDIT(8);
6048
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006049 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006050 /* CHV suggested value is 31 or 63 */
6051 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006052 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006053 else
6054 credits = PFI_CREDIT(15);
6055 } else {
6056 credits = default_credits;
6057 }
6058
6059 /*
6060 * WA - write default credits before re-programming
6061 * FIXME: should we also set the resend bit here?
6062 */
6063 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6064 default_credits);
6065
6066 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6067 credits | PFI_CREDIT_RESEND);
6068
6069 /*
6070 * FIXME is this guaranteed to clear
6071 * immediately or should we poll for it?
6072 */
6073 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6074}
6075
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006076static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006077{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006078 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006079 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006080 struct intel_atomic_state *old_intel_state =
6081 to_intel_atomic_state(old_state);
6082 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006083
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006084 /*
6085 * FIXME: We can end up here with all power domains off, yet
6086 * with a CDCLK frequency other than the minimum. To account
6087 * for this take the PIPE-A power domain, which covers the HW
6088 * blocks needed for the following programming. This can be
6089 * removed once it's guaranteed that we get here either with
6090 * the minimum CDCLK set, or the required power domains
6091 * enabled.
6092 */
6093 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006094
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006095 if (IS_CHERRYVIEW(dev))
6096 cherryview_set_cdclk(dev, req_cdclk);
6097 else
6098 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006099
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006100 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006101
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006102 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006103}
6104
Jesse Barnes89b667f2013-04-18 14:51:36 -07006105static void valleyview_crtc_enable(struct drm_crtc *crtc)
6106{
6107 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006108 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006109 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6110 struct intel_encoder *encoder;
6111 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006112
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006113 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006114 return;
6115
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006116 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306117 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006118
6119 intel_set_pipe_timings(intel_crtc);
6120
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006121 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6122 struct drm_i915_private *dev_priv = dev->dev_private;
6123
6124 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6125 I915_WRITE(CHV_CANVAS(pipe), 0);
6126 }
6127
Daniel Vetter5b18e572014-04-24 23:55:06 +02006128 i9xx_set_pipeconf(intel_crtc);
6129
Jesse Barnes89b667f2013-04-18 14:51:36 -07006130 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006131
Daniel Vettera72e4c92014-09-30 10:56:47 +02006132 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006133
Jesse Barnes89b667f2013-04-18 14:51:36 -07006134 for_each_encoder_on_crtc(dev, crtc, encoder)
6135 if (encoder->pre_pll_enable)
6136 encoder->pre_pll_enable(encoder);
6137
Jani Nikulaa65347b2015-11-27 12:21:46 +02006138 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006139 if (IS_CHERRYVIEW(dev)) {
6140 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006141 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006142 } else {
6143 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006144 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006145 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006146 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006147
6148 for_each_encoder_on_crtc(dev, crtc, encoder)
6149 if (encoder->pre_enable)
6150 encoder->pre_enable(encoder);
6151
Jesse Barnes2dd24552013-04-25 12:55:01 -07006152 i9xx_pfit_enable(intel_crtc);
6153
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006154 intel_crtc_load_lut(crtc);
6155
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006156 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006157 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006158
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006159 assert_vblank_disabled(crtc);
6160 drm_crtc_vblank_on(crtc);
6161
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006162 for_each_encoder_on_crtc(dev, crtc, encoder)
6163 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006164}
6165
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006166static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6167{
6168 struct drm_device *dev = crtc->base.dev;
6169 struct drm_i915_private *dev_priv = dev->dev_private;
6170
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006171 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6172 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006173}
6174
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006175static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006176{
6177 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006178 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006180 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006181 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006182
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006183 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006184 return;
6185
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006186 i9xx_set_pll_dividers(intel_crtc);
6187
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006188 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306189 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006190
6191 intel_set_pipe_timings(intel_crtc);
6192
Daniel Vetter5b18e572014-04-24 23:55:06 +02006193 i9xx_set_pipeconf(intel_crtc);
6194
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006195 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006196
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006197 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006198 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006199
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006200 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006201 if (encoder->pre_enable)
6202 encoder->pre_enable(encoder);
6203
Daniel Vetterf6736a12013-06-05 13:34:30 +02006204 i9xx_enable_pll(intel_crtc);
6205
Jesse Barnes2dd24552013-04-25 12:55:01 -07006206 i9xx_pfit_enable(intel_crtc);
6207
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006208 intel_crtc_load_lut(crtc);
6209
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006210 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006211 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006212
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006213 assert_vblank_disabled(crtc);
6214 drm_crtc_vblank_on(crtc);
6215
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006216 for_each_encoder_on_crtc(dev, crtc, encoder)
6217 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006218}
6219
Daniel Vetter87476d62013-04-11 16:29:06 +02006220static void i9xx_pfit_disable(struct intel_crtc *crtc)
6221{
6222 struct drm_device *dev = crtc->base.dev;
6223 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006224
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006225 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006226 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006227
6228 assert_pipe_disabled(dev_priv, crtc->pipe);
6229
Daniel Vetter328d8e82013-05-08 10:36:31 +02006230 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6231 I915_READ(PFIT_CONTROL));
6232 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006233}
6234
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006235static void i9xx_crtc_disable(struct drm_crtc *crtc)
6236{
6237 struct drm_device *dev = crtc->dev;
6238 struct drm_i915_private *dev_priv = dev->dev_private;
6239 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006240 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006241 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006242
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006243 /*
6244 * On gen2 planes are double buffered but the pipe isn't, so we must
6245 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006246 * We also need to wait on all gmch platforms because of the
6247 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006248 */
Imre Deak564ed192014-06-13 14:54:21 +03006249 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006250
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006251 for_each_encoder_on_crtc(dev, crtc, encoder)
6252 encoder->disable(encoder);
6253
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006254 drm_crtc_vblank_off(crtc);
6255 assert_vblank_disabled(crtc);
6256
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006257 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006258
Daniel Vetter87476d62013-04-11 16:29:06 +02006259 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006260
Jesse Barnes89b667f2013-04-18 14:51:36 -07006261 for_each_encoder_on_crtc(dev, crtc, encoder)
6262 if (encoder->post_disable)
6263 encoder->post_disable(encoder);
6264
Jani Nikulaa65347b2015-11-27 12:21:46 +02006265 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006266 if (IS_CHERRYVIEW(dev))
6267 chv_disable_pll(dev_priv, pipe);
6268 else if (IS_VALLEYVIEW(dev))
6269 vlv_disable_pll(dev_priv, pipe);
6270 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006271 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006272 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006273
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006274 for_each_encoder_on_crtc(dev, crtc, encoder)
6275 if (encoder->post_pll_disable)
6276 encoder->post_pll_disable(encoder);
6277
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006278 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006279 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006280}
6281
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006282static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006283{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006284 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006286 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006287 enum intel_display_power_domain domain;
6288 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006289
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006290 if (!intel_crtc->active)
6291 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006292
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006293 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006294 WARN_ON(intel_crtc->unpin_work);
6295
Ville Syrjälä2622a082016-03-09 19:07:26 +02006296 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006297
6298 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6299 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006300 }
6301
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006302 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006303
6304 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was enabled, now disabled\n",
6305 crtc->base.id);
6306
6307 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6308 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006309 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006310 crtc->enabled = false;
6311 crtc->state->connector_mask = 0;
6312 crtc->state->encoder_mask = 0;
6313
6314 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6315 encoder->base.crtc = NULL;
6316
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006317 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006318 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006319 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006320
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006321 domains = intel_crtc->enabled_power_domains;
6322 for_each_power_domain(domain, domains)
6323 intel_display_power_put(dev_priv, domain);
6324 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006325
6326 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6327 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006328}
6329
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006330/*
6331 * turn all crtc's off, but do not adjust state
6332 * This has to be paired with a call to intel_modeset_setup_hw_state.
6333 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006334int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006335{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006336 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006337 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006338 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006339
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006340 state = drm_atomic_helper_suspend(dev);
6341 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006342 if (ret)
6343 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006344 else
6345 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006346 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006347}
6348
Chris Wilsonea5b2132010-08-04 13:50:23 +01006349void intel_encoder_destroy(struct drm_encoder *encoder)
6350{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006351 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006352
Chris Wilsonea5b2132010-08-04 13:50:23 +01006353 drm_encoder_cleanup(encoder);
6354 kfree(intel_encoder);
6355}
6356
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006357/* Cross check the actual hw state with our own modeset state tracking (and it's
6358 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006359static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006360{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006361 struct drm_crtc *crtc = connector->base.state->crtc;
6362
6363 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6364 connector->base.base.id,
6365 connector->base.name);
6366
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006367 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006368 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006369 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006370
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006371 I915_STATE_WARN(!crtc,
6372 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006373
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006374 if (!crtc)
6375 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006376
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006377 I915_STATE_WARN(!crtc->state->active,
6378 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006379
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006380 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006381 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006382
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006383 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006384 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006385
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006386 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006387 "attached encoder crtc differs from connector crtc\n");
6388 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006389 I915_STATE_WARN(crtc && crtc->state->active,
6390 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006391 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6392 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006393 }
6394}
6395
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006396int intel_connector_init(struct intel_connector *connector)
6397{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006398 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006399
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006400 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006401 return -ENOMEM;
6402
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006403 return 0;
6404}
6405
6406struct intel_connector *intel_connector_alloc(void)
6407{
6408 struct intel_connector *connector;
6409
6410 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6411 if (!connector)
6412 return NULL;
6413
6414 if (intel_connector_init(connector) < 0) {
6415 kfree(connector);
6416 return NULL;
6417 }
6418
6419 return connector;
6420}
6421
Daniel Vetterf0947c32012-07-02 13:10:34 +02006422/* Simple connector->get_hw_state implementation for encoders that support only
6423 * one connector and no cloning and hence the encoder state determines the state
6424 * of the connector. */
6425bool intel_connector_get_hw_state(struct intel_connector *connector)
6426{
Daniel Vetter24929352012-07-02 20:28:59 +02006427 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006428 struct intel_encoder *encoder = connector->encoder;
6429
6430 return encoder->get_hw_state(encoder, &pipe);
6431}
6432
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006433static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006434{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006435 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6436 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006437
6438 return 0;
6439}
6440
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006441static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006442 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006443{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006444 struct drm_atomic_state *state = pipe_config->base.state;
6445 struct intel_crtc *other_crtc;
6446 struct intel_crtc_state *other_crtc_state;
6447
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006448 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6449 pipe_name(pipe), pipe_config->fdi_lanes);
6450 if (pipe_config->fdi_lanes > 4) {
6451 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6452 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006453 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006454 }
6455
Paulo Zanonibafb6552013-11-02 21:07:44 -07006456 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006457 if (pipe_config->fdi_lanes > 2) {
6458 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6459 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006460 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006461 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006462 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006463 }
6464 }
6465
6466 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006467 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006468
6469 /* Ivybridge 3 pipe is really complicated */
6470 switch (pipe) {
6471 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006472 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006473 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006474 if (pipe_config->fdi_lanes <= 2)
6475 return 0;
6476
6477 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6478 other_crtc_state =
6479 intel_atomic_get_crtc_state(state, other_crtc);
6480 if (IS_ERR(other_crtc_state))
6481 return PTR_ERR(other_crtc_state);
6482
6483 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006484 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6485 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006486 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006487 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006488 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006489 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006490 if (pipe_config->fdi_lanes > 2) {
6491 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6492 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006493 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006494 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006495
6496 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6497 other_crtc_state =
6498 intel_atomic_get_crtc_state(state, other_crtc);
6499 if (IS_ERR(other_crtc_state))
6500 return PTR_ERR(other_crtc_state);
6501
6502 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006503 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006504 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006505 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006506 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006507 default:
6508 BUG();
6509 }
6510}
6511
Daniel Vettere29c22c2013-02-21 00:00:16 +01006512#define RETRY 1
6513static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006514 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006515{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006516 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006517 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006518 int lane, link_bw, fdi_dotclock, ret;
6519 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006520
Daniel Vettere29c22c2013-02-21 00:00:16 +01006521retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006522 /* FDI is a binary signal running at ~2.7GHz, encoding
6523 * each output octet as 10 bits. The actual frequency
6524 * is stored as a divider into a 100MHz clock, and the
6525 * mode pixel clock is stored in units of 1KHz.
6526 * Hence the bw of each lane in terms of the mode signal
6527 * is:
6528 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006529 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006530
Damien Lespiau241bfc32013-09-25 16:45:37 +01006531 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006532
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006533 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006534 pipe_config->pipe_bpp);
6535
6536 pipe_config->fdi_lanes = lane;
6537
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006538 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006539 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006540
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006541 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006542 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006543 pipe_config->pipe_bpp -= 2*3;
6544 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6545 pipe_config->pipe_bpp);
6546 needs_recompute = true;
6547 pipe_config->bw_constrained = true;
6548
6549 goto retry;
6550 }
6551
6552 if (needs_recompute)
6553 return RETRY;
6554
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006555 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006556}
6557
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006558static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6559 struct intel_crtc_state *pipe_config)
6560{
6561 if (pipe_config->pipe_bpp > 24)
6562 return false;
6563
6564 /* HSW can handle pixel rate up to cdclk? */
6565 if (IS_HASWELL(dev_priv->dev))
6566 return true;
6567
6568 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006569 * We compare against max which means we must take
6570 * the increased cdclk requirement into account when
6571 * calculating the new cdclk.
6572 *
6573 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006574 */
6575 return ilk_pipe_pixel_rate(pipe_config) <=
6576 dev_priv->max_cdclk_freq * 95 / 100;
6577}
6578
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006579static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006580 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006581{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006582 struct drm_device *dev = crtc->base.dev;
6583 struct drm_i915_private *dev_priv = dev->dev_private;
6584
Jani Nikulad330a952014-01-21 11:24:25 +02006585 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006586 hsw_crtc_supports_ips(crtc) &&
6587 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006588}
6589
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006590static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6591{
6592 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6593
6594 /* GDG double wide on either pipe, otherwise pipe A only */
6595 return INTEL_INFO(dev_priv)->gen < 4 &&
6596 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6597}
6598
Daniel Vettera43f6e02013-06-07 23:10:32 +02006599static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006600 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006601{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006602 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006603 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006604 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006605
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006606 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006607 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006608 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006609
6610 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006611 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006612 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006613 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006614 if (intel_crtc_supports_double_wide(crtc) &&
6615 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006616 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006617 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006618 }
6619
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006620 if (adjusted_mode->crtc_clock > clock_limit) {
6621 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6622 adjusted_mode->crtc_clock, clock_limit,
6623 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006624 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006625 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006626 }
Chris Wilson89749352010-09-12 18:25:19 +01006627
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006628 /*
6629 * Pipe horizontal size must be even in:
6630 * - DVO ganged mode
6631 * - LVDS dual channel mode
6632 * - Double wide pipe
6633 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006634 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006635 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6636 pipe_config->pipe_src_w &= ~1;
6637
Damien Lespiau8693a822013-05-03 18:48:11 +01006638 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6639 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006640 */
6641 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006642 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006643 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006644
Damien Lespiauf5adf942013-06-24 18:29:34 +01006645 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006646 hsw_compute_ips_config(crtc, pipe_config);
6647
Daniel Vetter877d48d2013-04-19 11:24:43 +02006648 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006649 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006650
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006651 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006652}
6653
Ville Syrjälä1652d192015-03-31 14:12:01 +03006654static int skylake_get_display_clock_speed(struct drm_device *dev)
6655{
6656 struct drm_i915_private *dev_priv = to_i915(dev);
6657 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6658 uint32_t cdctl = I915_READ(CDCLK_CTL);
6659 uint32_t linkrate;
6660
Damien Lespiau414355a2015-06-04 18:21:31 +01006661 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006662 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006663
6664 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6665 return 540000;
6666
6667 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006668 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006669
Damien Lespiau71cd8422015-04-30 16:39:17 +01006670 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6671 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006672 /* vco 8640 */
6673 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6674 case CDCLK_FREQ_450_432:
6675 return 432000;
6676 case CDCLK_FREQ_337_308:
6677 return 308570;
6678 case CDCLK_FREQ_675_617:
6679 return 617140;
6680 default:
6681 WARN(1, "Unknown cd freq selection\n");
6682 }
6683 } else {
6684 /* vco 8100 */
6685 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6686 case CDCLK_FREQ_450_432:
6687 return 450000;
6688 case CDCLK_FREQ_337_308:
6689 return 337500;
6690 case CDCLK_FREQ_675_617:
6691 return 675000;
6692 default:
6693 WARN(1, "Unknown cd freq selection\n");
6694 }
6695 }
6696
6697 /* error case, do as if DPLL0 isn't enabled */
6698 return 24000;
6699}
6700
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006701static int broxton_get_display_clock_speed(struct drm_device *dev)
6702{
6703 struct drm_i915_private *dev_priv = to_i915(dev);
6704 uint32_t cdctl = I915_READ(CDCLK_CTL);
6705 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6706 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6707 int cdclk;
6708
6709 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6710 return 19200;
6711
6712 cdclk = 19200 * pll_ratio / 2;
6713
6714 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6715 case BXT_CDCLK_CD2X_DIV_SEL_1:
6716 return cdclk; /* 576MHz or 624MHz */
6717 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6718 return cdclk * 2 / 3; /* 384MHz */
6719 case BXT_CDCLK_CD2X_DIV_SEL_2:
6720 return cdclk / 2; /* 288MHz */
6721 case BXT_CDCLK_CD2X_DIV_SEL_4:
6722 return cdclk / 4; /* 144MHz */
6723 }
6724
6725 /* error case, do as if DE PLL isn't enabled */
6726 return 19200;
6727}
6728
Ville Syrjälä1652d192015-03-31 14:12:01 +03006729static int broadwell_get_display_clock_speed(struct drm_device *dev)
6730{
6731 struct drm_i915_private *dev_priv = dev->dev_private;
6732 uint32_t lcpll = I915_READ(LCPLL_CTL);
6733 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6734
6735 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6736 return 800000;
6737 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6738 return 450000;
6739 else if (freq == LCPLL_CLK_FREQ_450)
6740 return 450000;
6741 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6742 return 540000;
6743 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6744 return 337500;
6745 else
6746 return 675000;
6747}
6748
6749static int haswell_get_display_clock_speed(struct drm_device *dev)
6750{
6751 struct drm_i915_private *dev_priv = dev->dev_private;
6752 uint32_t lcpll = I915_READ(LCPLL_CTL);
6753 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6754
6755 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6756 return 800000;
6757 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6758 return 450000;
6759 else if (freq == LCPLL_CLK_FREQ_450)
6760 return 450000;
6761 else if (IS_HSW_ULT(dev))
6762 return 337500;
6763 else
6764 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006765}
6766
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006767static int valleyview_get_display_clock_speed(struct drm_device *dev)
6768{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006769 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6770 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006771}
6772
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006773static int ilk_get_display_clock_speed(struct drm_device *dev)
6774{
6775 return 450000;
6776}
6777
Jesse Barnese70236a2009-09-21 10:42:27 -07006778static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006779{
Jesse Barnese70236a2009-09-21 10:42:27 -07006780 return 400000;
6781}
Jesse Barnes79e53942008-11-07 14:24:08 -08006782
Jesse Barnese70236a2009-09-21 10:42:27 -07006783static int i915_get_display_clock_speed(struct drm_device *dev)
6784{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006785 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006786}
Jesse Barnes79e53942008-11-07 14:24:08 -08006787
Jesse Barnese70236a2009-09-21 10:42:27 -07006788static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6789{
6790 return 200000;
6791}
Jesse Barnes79e53942008-11-07 14:24:08 -08006792
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006793static int pnv_get_display_clock_speed(struct drm_device *dev)
6794{
6795 u16 gcfgc = 0;
6796
6797 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6798
6799 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6800 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006801 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006802 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006803 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006804 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006805 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006806 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6807 return 200000;
6808 default:
6809 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6810 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006811 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006812 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006813 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006814 }
6815}
6816
Jesse Barnese70236a2009-09-21 10:42:27 -07006817static int i915gm_get_display_clock_speed(struct drm_device *dev)
6818{
6819 u16 gcfgc = 0;
6820
6821 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6822
6823 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006824 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006825 else {
6826 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6827 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006828 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006829 default:
6830 case GC_DISPLAY_CLOCK_190_200_MHZ:
6831 return 190000;
6832 }
6833 }
6834}
Jesse Barnes79e53942008-11-07 14:24:08 -08006835
Jesse Barnese70236a2009-09-21 10:42:27 -07006836static int i865_get_display_clock_speed(struct drm_device *dev)
6837{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006838 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006839}
6840
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006841static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006842{
6843 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006844
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006845 /*
6846 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6847 * encoding is different :(
6848 * FIXME is this the right way to detect 852GM/852GMV?
6849 */
6850 if (dev->pdev->revision == 0x1)
6851 return 133333;
6852
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006853 pci_bus_read_config_word(dev->pdev->bus,
6854 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6855
Jesse Barnese70236a2009-09-21 10:42:27 -07006856 /* Assume that the hardware is in the high speed state. This
6857 * should be the default.
6858 */
6859 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6860 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006861 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006862 case GC_CLOCK_100_200:
6863 return 200000;
6864 case GC_CLOCK_166_250:
6865 return 250000;
6866 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006867 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006868 case GC_CLOCK_133_266:
6869 case GC_CLOCK_133_266_2:
6870 case GC_CLOCK_166_266:
6871 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006872 }
6873
6874 /* Shouldn't happen */
6875 return 0;
6876}
6877
6878static int i830_get_display_clock_speed(struct drm_device *dev)
6879{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006880 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006881}
6882
Ville Syrjälä34edce22015-05-22 11:22:33 +03006883static unsigned int intel_hpll_vco(struct drm_device *dev)
6884{
6885 struct drm_i915_private *dev_priv = dev->dev_private;
6886 static const unsigned int blb_vco[8] = {
6887 [0] = 3200000,
6888 [1] = 4000000,
6889 [2] = 5333333,
6890 [3] = 4800000,
6891 [4] = 6400000,
6892 };
6893 static const unsigned int pnv_vco[8] = {
6894 [0] = 3200000,
6895 [1] = 4000000,
6896 [2] = 5333333,
6897 [3] = 4800000,
6898 [4] = 2666667,
6899 };
6900 static const unsigned int cl_vco[8] = {
6901 [0] = 3200000,
6902 [1] = 4000000,
6903 [2] = 5333333,
6904 [3] = 6400000,
6905 [4] = 3333333,
6906 [5] = 3566667,
6907 [6] = 4266667,
6908 };
6909 static const unsigned int elk_vco[8] = {
6910 [0] = 3200000,
6911 [1] = 4000000,
6912 [2] = 5333333,
6913 [3] = 4800000,
6914 };
6915 static const unsigned int ctg_vco[8] = {
6916 [0] = 3200000,
6917 [1] = 4000000,
6918 [2] = 5333333,
6919 [3] = 6400000,
6920 [4] = 2666667,
6921 [5] = 4266667,
6922 };
6923 const unsigned int *vco_table;
6924 unsigned int vco;
6925 uint8_t tmp = 0;
6926
6927 /* FIXME other chipsets? */
6928 if (IS_GM45(dev))
6929 vco_table = ctg_vco;
6930 else if (IS_G4X(dev))
6931 vco_table = elk_vco;
6932 else if (IS_CRESTLINE(dev))
6933 vco_table = cl_vco;
6934 else if (IS_PINEVIEW(dev))
6935 vco_table = pnv_vco;
6936 else if (IS_G33(dev))
6937 vco_table = blb_vco;
6938 else
6939 return 0;
6940
6941 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6942
6943 vco = vco_table[tmp & 0x7];
6944 if (vco == 0)
6945 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6946 else
6947 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6948
6949 return vco;
6950}
6951
6952static int gm45_get_display_clock_speed(struct drm_device *dev)
6953{
6954 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6955 uint16_t tmp = 0;
6956
6957 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6958
6959 cdclk_sel = (tmp >> 12) & 0x1;
6960
6961 switch (vco) {
6962 case 2666667:
6963 case 4000000:
6964 case 5333333:
6965 return cdclk_sel ? 333333 : 222222;
6966 case 3200000:
6967 return cdclk_sel ? 320000 : 228571;
6968 default:
6969 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6970 return 222222;
6971 }
6972}
6973
6974static int i965gm_get_display_clock_speed(struct drm_device *dev)
6975{
6976 static const uint8_t div_3200[] = { 16, 10, 8 };
6977 static const uint8_t div_4000[] = { 20, 12, 10 };
6978 static const uint8_t div_5333[] = { 24, 16, 14 };
6979 const uint8_t *div_table;
6980 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6981 uint16_t tmp = 0;
6982
6983 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6984
6985 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6986
6987 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6988 goto fail;
6989
6990 switch (vco) {
6991 case 3200000:
6992 div_table = div_3200;
6993 break;
6994 case 4000000:
6995 div_table = div_4000;
6996 break;
6997 case 5333333:
6998 div_table = div_5333;
6999 break;
7000 default:
7001 goto fail;
7002 }
7003
7004 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7005
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007006fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007007 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7008 return 200000;
7009}
7010
7011static int g33_get_display_clock_speed(struct drm_device *dev)
7012{
7013 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7014 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7015 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7016 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7017 const uint8_t *div_table;
7018 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7019 uint16_t tmp = 0;
7020
7021 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7022
7023 cdclk_sel = (tmp >> 4) & 0x7;
7024
7025 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7026 goto fail;
7027
7028 switch (vco) {
7029 case 3200000:
7030 div_table = div_3200;
7031 break;
7032 case 4000000:
7033 div_table = div_4000;
7034 break;
7035 case 4800000:
7036 div_table = div_4800;
7037 break;
7038 case 5333333:
7039 div_table = div_5333;
7040 break;
7041 default:
7042 goto fail;
7043 }
7044
7045 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7046
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007047fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007048 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7049 return 190476;
7050}
7051
Zhenyu Wang2c072452009-06-05 15:38:42 +08007052static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007053intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007054{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007055 while (*num > DATA_LINK_M_N_MASK ||
7056 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007057 *num >>= 1;
7058 *den >>= 1;
7059 }
7060}
7061
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007062static void compute_m_n(unsigned int m, unsigned int n,
7063 uint32_t *ret_m, uint32_t *ret_n)
7064{
7065 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7066 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7067 intel_reduce_m_n_ratio(ret_m, ret_n);
7068}
7069
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007070void
7071intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7072 int pixel_clock, int link_clock,
7073 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007074{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007075 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007076
7077 compute_m_n(bits_per_pixel * pixel_clock,
7078 link_clock * nlanes * 8,
7079 &m_n->gmch_m, &m_n->gmch_n);
7080
7081 compute_m_n(pixel_clock, link_clock,
7082 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007083}
7084
Chris Wilsona7615032011-01-12 17:04:08 +00007085static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7086{
Jani Nikulad330a952014-01-21 11:24:25 +02007087 if (i915.panel_use_ssc >= 0)
7088 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007089 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007090 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007091}
7092
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007093static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7094 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007095{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007096 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007097 struct drm_i915_private *dev_priv = dev->dev_private;
7098 int refclk;
7099
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007100 WARN_ON(!crtc_state->base.state);
7101
Wayne Boyer666a4532015-12-09 12:29:35 -08007102 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007103 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007104 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007105 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007106 refclk = dev_priv->vbt.lvds_ssc_freq;
7107 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007108 } else if (!IS_GEN2(dev)) {
7109 refclk = 96000;
7110 } else {
7111 refclk = 48000;
7112 }
7113
7114 return refclk;
7115}
7116
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007117static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007118{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007119 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007120}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007121
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007122static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7123{
7124 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007125}
7126
Daniel Vetterf47709a2013-03-28 10:42:02 +01007127static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007128 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007129 intel_clock_t *reduced_clock)
7130{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007131 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007132 u32 fp, fp2 = 0;
7133
7134 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007135 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007136 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007137 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007138 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007139 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007140 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007141 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007142 }
7143
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007144 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007145
Daniel Vetterf47709a2013-03-28 10:42:02 +01007146 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007147 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007148 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007149 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007150 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007151 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007152 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007153 }
7154}
7155
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007156static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7157 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007158{
7159 u32 reg_val;
7160
7161 /*
7162 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7163 * and set it to a reasonable value instead.
7164 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007165 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007166 reg_val &= 0xffffff00;
7167 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007168 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007169
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007170 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007171 reg_val &= 0x8cffffff;
7172 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007173 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007174
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007175 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007176 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007177 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007178
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007179 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007180 reg_val &= 0x00ffffff;
7181 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007182 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007183}
7184
Daniel Vetterb5518422013-05-03 11:49:48 +02007185static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7186 struct intel_link_m_n *m_n)
7187{
7188 struct drm_device *dev = crtc->base.dev;
7189 struct drm_i915_private *dev_priv = dev->dev_private;
7190 int pipe = crtc->pipe;
7191
Daniel Vettere3b95f12013-05-03 11:49:49 +02007192 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7193 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7194 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7195 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007196}
7197
7198static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007199 struct intel_link_m_n *m_n,
7200 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007201{
7202 struct drm_device *dev = crtc->base.dev;
7203 struct drm_i915_private *dev_priv = dev->dev_private;
7204 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007205 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007206
7207 if (INTEL_INFO(dev)->gen >= 5) {
7208 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7209 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7210 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7211 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007212 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7213 * for gen < 8) and if DRRS is supported (to make sure the
7214 * registers are not unnecessarily accessed).
7215 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307216 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007217 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007218 I915_WRITE(PIPE_DATA_M2(transcoder),
7219 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7220 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7221 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7222 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7223 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007224 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007225 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7226 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7227 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7228 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007229 }
7230}
7231
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307232void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007233{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307234 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7235
7236 if (m_n == M1_N1) {
7237 dp_m_n = &crtc->config->dp_m_n;
7238 dp_m2_n2 = &crtc->config->dp_m2_n2;
7239 } else if (m_n == M2_N2) {
7240
7241 /*
7242 * M2_N2 registers are not supported. Hence m2_n2 divider value
7243 * needs to be programmed into M1_N1.
7244 */
7245 dp_m_n = &crtc->config->dp_m2_n2;
7246 } else {
7247 DRM_ERROR("Unsupported divider value\n");
7248 return;
7249 }
7250
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007251 if (crtc->config->has_pch_encoder)
7252 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007253 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307254 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007255}
7256
Daniel Vetter251ac862015-06-18 10:30:24 +02007257static void vlv_compute_dpll(struct intel_crtc *crtc,
7258 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007259{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007260 u32 dpll, dpll_md;
7261
7262 /*
7263 * Enable DPIO clock input. We should never disable the reference
7264 * clock for pipe B, since VGA hotplug / manual detection depends
7265 * on it.
7266 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007267 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7268 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007269 /* We should never disable this, set it here for state tracking */
7270 if (crtc->pipe == PIPE_B)
7271 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7272 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007273 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007274
Ville Syrjäläd288f652014-10-28 13:20:22 +02007275 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007276 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007277 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007278}
7279
Ville Syrjäläd288f652014-10-28 13:20:22 +02007280static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007281 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007282{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007283 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007284 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007285 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007286 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007287 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007288 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007289
Ville Syrjäläa5805162015-05-26 20:42:30 +03007290 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007291
Ville Syrjäläd288f652014-10-28 13:20:22 +02007292 bestn = pipe_config->dpll.n;
7293 bestm1 = pipe_config->dpll.m1;
7294 bestm2 = pipe_config->dpll.m2;
7295 bestp1 = pipe_config->dpll.p1;
7296 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007297
Jesse Barnes89b667f2013-04-18 14:51:36 -07007298 /* See eDP HDMI DPIO driver vbios notes doc */
7299
7300 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007301 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007302 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007303
7304 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007305 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007306
7307 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007308 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007309 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007310 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007311
7312 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007313 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007314
7315 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007316 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7317 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7318 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007319 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007320
7321 /*
7322 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7323 * but we don't support that).
7324 * Note: don't use the DAC post divider as it seems unstable.
7325 */
7326 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007327 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007328
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007329 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007330 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007331
Jesse Barnes89b667f2013-04-18 14:51:36 -07007332 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007333 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007334 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7335 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007336 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007337 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007338 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007339 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007340 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007341
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007342 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007343 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007344 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007345 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007346 0x0df40000);
7347 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007348 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007349 0x0df70000);
7350 } else { /* HDMI or VGA */
7351 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007352 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007353 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007354 0x0df70000);
7355 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007356 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007357 0x0df40000);
7358 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007359
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007360 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007361 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7363 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007364 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007365 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007366
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007367 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007368 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007369}
7370
Daniel Vetter251ac862015-06-18 10:30:24 +02007371static void chv_compute_dpll(struct intel_crtc *crtc,
7372 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007373{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007374 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7375 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007376 DPLL_VCO_ENABLE;
7377 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007378 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007379
Ville Syrjäläd288f652014-10-28 13:20:22 +02007380 pipe_config->dpll_hw_state.dpll_md =
7381 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007382}
7383
Ville Syrjäläd288f652014-10-28 13:20:22 +02007384static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007385 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007386{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007387 struct drm_device *dev = crtc->base.dev;
7388 struct drm_i915_private *dev_priv = dev->dev_private;
7389 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007390 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007391 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307392 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007393 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307394 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307395 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007396
Ville Syrjäläd288f652014-10-28 13:20:22 +02007397 bestn = pipe_config->dpll.n;
7398 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7399 bestm1 = pipe_config->dpll.m1;
7400 bestm2 = pipe_config->dpll.m2 >> 22;
7401 bestp1 = pipe_config->dpll.p1;
7402 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307403 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307404 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307405 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007406
7407 /*
7408 * Enable Refclk and SSC
7409 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007410 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007411 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007412
Ville Syrjäläa5805162015-05-26 20:42:30 +03007413 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007414
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007415 /* p1 and p2 divider */
7416 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7417 5 << DPIO_CHV_S1_DIV_SHIFT |
7418 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7419 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7420 1 << DPIO_CHV_K_DIV_SHIFT);
7421
7422 /* Feedback post-divider - m2 */
7423 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7424
7425 /* Feedback refclk divider - n and m1 */
7426 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7427 DPIO_CHV_M1_DIV_BY_2 |
7428 1 << DPIO_CHV_N_DIV_SHIFT);
7429
7430 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007431 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007432
7433 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307434 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7435 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7436 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7437 if (bestm2_frac)
7438 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7439 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007440
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307441 /* Program digital lock detect threshold */
7442 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7443 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7444 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7445 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7446 if (!bestm2_frac)
7447 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7448 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7449
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007450 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307451 if (vco == 5400000) {
7452 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7453 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7454 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7455 tribuf_calcntr = 0x9;
7456 } else if (vco <= 6200000) {
7457 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7458 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7459 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7460 tribuf_calcntr = 0x9;
7461 } else if (vco <= 6480000) {
7462 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7463 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7464 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7465 tribuf_calcntr = 0x8;
7466 } else {
7467 /* Not supported. Apply the same limits as in the max case */
7468 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7469 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7470 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7471 tribuf_calcntr = 0;
7472 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007473 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7474
Ville Syrjälä968040b2015-03-11 22:52:08 +02007475 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307476 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7477 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7478 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7479
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007480 /* AFC Recal */
7481 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7482 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7483 DPIO_AFC_RECAL);
7484
Ville Syrjäläa5805162015-05-26 20:42:30 +03007485 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007486}
7487
Ville Syrjäläd288f652014-10-28 13:20:22 +02007488/**
7489 * vlv_force_pll_on - forcibly enable just the PLL
7490 * @dev_priv: i915 private structure
7491 * @pipe: pipe PLL to enable
7492 * @dpll: PLL configuration
7493 *
7494 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7495 * in cases where we need the PLL enabled even when @pipe is not going to
7496 * be enabled.
7497 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007498int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7499 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007500{
7501 struct intel_crtc *crtc =
7502 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007503 struct intel_crtc_state *pipe_config;
7504
7505 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7506 if (!pipe_config)
7507 return -ENOMEM;
7508
7509 pipe_config->base.crtc = &crtc->base;
7510 pipe_config->pixel_multiplier = 1;
7511 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007512
7513 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007514 chv_compute_dpll(crtc, pipe_config);
7515 chv_prepare_pll(crtc, pipe_config);
7516 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007517 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007518 vlv_compute_dpll(crtc, pipe_config);
7519 vlv_prepare_pll(crtc, pipe_config);
7520 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007521 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007522
7523 kfree(pipe_config);
7524
7525 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007526}
7527
7528/**
7529 * vlv_force_pll_off - forcibly disable just the PLL
7530 * @dev_priv: i915 private structure
7531 * @pipe: pipe PLL to disable
7532 *
7533 * Disable the PLL for @pipe. To be used in cases where we need
7534 * the PLL enabled even when @pipe is not going to be enabled.
7535 */
7536void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7537{
7538 if (IS_CHERRYVIEW(dev))
7539 chv_disable_pll(to_i915(dev), pipe);
7540 else
7541 vlv_disable_pll(to_i915(dev), pipe);
7542}
7543
Daniel Vetter251ac862015-06-18 10:30:24 +02007544static void i9xx_compute_dpll(struct intel_crtc *crtc,
7545 struct intel_crtc_state *crtc_state,
7546 intel_clock_t *reduced_clock,
7547 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007548{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007549 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007550 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007551 u32 dpll;
7552 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007553 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007554
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007555 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307556
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007557 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7558 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007559
7560 dpll = DPLL_VGA_MODE_DIS;
7561
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007562 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007563 dpll |= DPLLB_MODE_LVDS;
7564 else
7565 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007566
Daniel Vetteref1b4602013-06-01 17:17:04 +02007567 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007568 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007569 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007570 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007571
7572 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007573 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007574
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007575 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007576 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007577
7578 /* compute bitmask from p1 value */
7579 if (IS_PINEVIEW(dev))
7580 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7581 else {
7582 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7583 if (IS_G4X(dev) && reduced_clock)
7584 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7585 }
7586 switch (clock->p2) {
7587 case 5:
7588 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7589 break;
7590 case 7:
7591 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7592 break;
7593 case 10:
7594 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7595 break;
7596 case 14:
7597 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7598 break;
7599 }
7600 if (INTEL_INFO(dev)->gen >= 4)
7601 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7602
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007603 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007604 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007605 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007606 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7607 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7608 else
7609 dpll |= PLL_REF_INPUT_DREFCLK;
7610
7611 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007612 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007613
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007614 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007615 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007616 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007617 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007618 }
7619}
7620
Daniel Vetter251ac862015-06-18 10:30:24 +02007621static void i8xx_compute_dpll(struct intel_crtc *crtc,
7622 struct intel_crtc_state *crtc_state,
7623 intel_clock_t *reduced_clock,
7624 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007625{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007626 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007627 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007628 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007629 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007630
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007631 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307632
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007633 dpll = DPLL_VGA_MODE_DIS;
7634
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007635 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007636 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7637 } else {
7638 if (clock->p1 == 2)
7639 dpll |= PLL_P1_DIVIDE_BY_TWO;
7640 else
7641 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7642 if (clock->p2 == 4)
7643 dpll |= PLL_P2_DIVIDE_BY_4;
7644 }
7645
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007646 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007647 dpll |= DPLL_DVO_2X_MODE;
7648
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007649 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007650 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7651 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7652 else
7653 dpll |= PLL_REF_INPUT_DREFCLK;
7654
7655 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007656 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007657}
7658
Daniel Vetter8a654f32013-06-01 17:16:22 +02007659static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007660{
7661 struct drm_device *dev = intel_crtc->base.dev;
7662 struct drm_i915_private *dev_priv = dev->dev_private;
7663 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007664 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007665 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007666 uint32_t crtc_vtotal, crtc_vblank_end;
7667 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007668
7669 /* We need to be careful not to changed the adjusted mode, for otherwise
7670 * the hw state checker will get angry at the mismatch. */
7671 crtc_vtotal = adjusted_mode->crtc_vtotal;
7672 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007673
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007674 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007675 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007676 crtc_vtotal -= 1;
7677 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007678
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007679 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007680 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7681 else
7682 vsyncshift = adjusted_mode->crtc_hsync_start -
7683 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007684 if (vsyncshift < 0)
7685 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007686 }
7687
7688 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007689 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007690
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007691 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007692 (adjusted_mode->crtc_hdisplay - 1) |
7693 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007694 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007695 (adjusted_mode->crtc_hblank_start - 1) |
7696 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007697 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007698 (adjusted_mode->crtc_hsync_start - 1) |
7699 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7700
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007701 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007702 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007703 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007704 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007705 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007706 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007707 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007708 (adjusted_mode->crtc_vsync_start - 1) |
7709 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7710
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007711 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7712 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7713 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7714 * bits. */
7715 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7716 (pipe == PIPE_B || pipe == PIPE_C))
7717 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7718
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007719 /* pipesrc controls the size that is scaled from, which should
7720 * always be the user's requested size.
7721 */
7722 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007723 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7724 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007725}
7726
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007727static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007728 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007729{
7730 struct drm_device *dev = crtc->base.dev;
7731 struct drm_i915_private *dev_priv = dev->dev_private;
7732 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7733 uint32_t tmp;
7734
7735 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007736 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7737 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007738 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007739 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7740 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007741 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007742 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7743 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007744
7745 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007746 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7747 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007748 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007749 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7750 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007751 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007752 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7753 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007754
7755 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007756 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7757 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7758 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007759 }
7760
7761 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007762 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7763 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7764
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007765 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7766 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007767}
7768
Daniel Vetterf6a83282014-02-11 15:28:57 -08007769void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007770 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007771{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007772 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7773 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7774 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7775 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007776
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007777 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7778 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7779 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7780 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007781
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007782 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007783 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007784
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007785 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7786 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007787
7788 mode->hsync = drm_mode_hsync(mode);
7789 mode->vrefresh = drm_mode_vrefresh(mode);
7790 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007791}
7792
Daniel Vetter84b046f2013-02-19 18:48:54 +01007793static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7794{
7795 struct drm_device *dev = intel_crtc->base.dev;
7796 struct drm_i915_private *dev_priv = dev->dev_private;
7797 uint32_t pipeconf;
7798
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007799 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007800
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007801 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7802 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7803 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007804
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007805 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007806 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007807
Daniel Vetterff9ce462013-04-24 14:57:17 +02007808 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007809 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007810 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007811 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007812 pipeconf |= PIPECONF_DITHER_EN |
7813 PIPECONF_DITHER_TYPE_SP;
7814
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007815 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007816 case 18:
7817 pipeconf |= PIPECONF_6BPC;
7818 break;
7819 case 24:
7820 pipeconf |= PIPECONF_8BPC;
7821 break;
7822 case 30:
7823 pipeconf |= PIPECONF_10BPC;
7824 break;
7825 default:
7826 /* Case prevented by intel_choose_pipe_bpp_dither. */
7827 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007828 }
7829 }
7830
7831 if (HAS_PIPE_CXSR(dev)) {
7832 if (intel_crtc->lowfreq_avail) {
7833 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7834 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7835 } else {
7836 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007837 }
7838 }
7839
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007840 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007841 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007842 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007843 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7844 else
7845 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7846 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007847 pipeconf |= PIPECONF_PROGRESSIVE;
7848
Wayne Boyer666a4532015-12-09 12:29:35 -08007849 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7850 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007851 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007852
Daniel Vetter84b046f2013-02-19 18:48:54 +01007853 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7854 POSTING_READ(PIPECONF(intel_crtc->pipe));
7855}
7856
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007857static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7858 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007859{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007860 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007861 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007862 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007863 intel_clock_t clock;
7864 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08007865 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007866 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007867 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007868 struct drm_connector_state *connector_state;
7869 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007870
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007871 memset(&crtc_state->dpll_hw_state, 0,
7872 sizeof(crtc_state->dpll_hw_state));
7873
Jani Nikulaa65347b2015-11-27 12:21:46 +02007874 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007875 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007876
Jani Nikulaa65347b2015-11-27 12:21:46 +02007877 for_each_connector_in_state(state, connector, connector_state, i) {
7878 if (connector_state->crtc == &crtc->base)
7879 num_connectors++;
7880 }
7881
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007882 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007883 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007884
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007885 /*
7886 * Returns a set of divisors for the desired target clock with
7887 * the given refclk, or FALSE. The returned values represent
7888 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7889 * 2) / p1 / p2.
7890 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007891 limit = intel_limit(crtc_state, refclk);
7892 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007893 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007894 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007895 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007896 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7897 return -EINVAL;
7898 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007899
Jani Nikulaf2335332013-09-13 11:03:09 +03007900 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007901 crtc_state->dpll.n = clock.n;
7902 crtc_state->dpll.m1 = clock.m1;
7903 crtc_state->dpll.m2 = clock.m2;
7904 crtc_state->dpll.p1 = clock.p1;
7905 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007906 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007907
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007908 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007909 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007910 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007911 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007912 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007913 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007914 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007915 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007916 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007917 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007918 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007919
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007920 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007921}
7922
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007923static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007924 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007925{
7926 struct drm_device *dev = crtc->base.dev;
7927 struct drm_i915_private *dev_priv = dev->dev_private;
7928 uint32_t tmp;
7929
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007930 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7931 return;
7932
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007933 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007934 if (!(tmp & PFIT_ENABLE))
7935 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007936
Daniel Vetter06922822013-07-11 13:35:40 +02007937 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007938 if (INTEL_INFO(dev)->gen < 4) {
7939 if (crtc->pipe != PIPE_B)
7940 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007941 } else {
7942 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7943 return;
7944 }
7945
Daniel Vetter06922822013-07-11 13:35:40 +02007946 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007947 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7948 if (INTEL_INFO(dev)->gen < 5)
7949 pipe_config->gmch_pfit.lvds_border_bits =
7950 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7951}
7952
Jesse Barnesacbec812013-09-20 11:29:32 -07007953static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007954 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007955{
7956 struct drm_device *dev = crtc->base.dev;
7957 struct drm_i915_private *dev_priv = dev->dev_private;
7958 int pipe = pipe_config->cpu_transcoder;
7959 intel_clock_t clock;
7960 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007961 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007962
Shobhit Kumarf573de52014-07-30 20:32:37 +05307963 /* In case of MIPI DPLL will not even be used */
7964 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7965 return;
7966
Ville Syrjäläa5805162015-05-26 20:42:30 +03007967 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007968 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007969 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007970
7971 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7972 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7973 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7974 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7975 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7976
Imre Deakdccbea32015-06-22 23:35:51 +03007977 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007978}
7979
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007980static void
7981i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7982 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007983{
7984 struct drm_device *dev = crtc->base.dev;
7985 struct drm_i915_private *dev_priv = dev->dev_private;
7986 u32 val, base, offset;
7987 int pipe = crtc->pipe, plane = crtc->plane;
7988 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007989 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007990 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007991 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007992
Damien Lespiau42a7b082015-02-05 19:35:13 +00007993 val = I915_READ(DSPCNTR(plane));
7994 if (!(val & DISPLAY_PLANE_ENABLE))
7995 return;
7996
Damien Lespiaud9806c92015-01-21 14:07:19 +00007997 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007998 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007999 DRM_DEBUG_KMS("failed to alloc fb\n");
8000 return;
8001 }
8002
Damien Lespiau1b842c82015-01-21 13:50:54 +00008003 fb = &intel_fb->base;
8004
Daniel Vetter18c52472015-02-10 17:16:09 +00008005 if (INTEL_INFO(dev)->gen >= 4) {
8006 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008007 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008008 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8009 }
8010 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008011
8012 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008013 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008014 fb->pixel_format = fourcc;
8015 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008016
8017 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008018 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008019 offset = I915_READ(DSPTILEOFF(plane));
8020 else
8021 offset = I915_READ(DSPLINOFF(plane));
8022 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8023 } else {
8024 base = I915_READ(DSPADDR(plane));
8025 }
8026 plane_config->base = base;
8027
8028 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008029 fb->width = ((val >> 16) & 0xfff) + 1;
8030 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008031
8032 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008033 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008034
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008035 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008036 fb->pixel_format,
8037 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008038
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008039 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008040
Damien Lespiau2844a922015-01-20 12:51:48 +00008041 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8042 pipe_name(pipe), plane, fb->width, fb->height,
8043 fb->bits_per_pixel, base, fb->pitches[0],
8044 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008045
Damien Lespiau2d140302015-02-05 17:22:18 +00008046 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008047}
8048
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008049static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008050 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008051{
8052 struct drm_device *dev = crtc->base.dev;
8053 struct drm_i915_private *dev_priv = dev->dev_private;
8054 int pipe = pipe_config->cpu_transcoder;
8055 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8056 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008057 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008058 int refclk = 100000;
8059
Ville Syrjäläa5805162015-05-26 20:42:30 +03008060 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008061 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8062 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8063 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8064 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008065 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008066 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008067
8068 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008069 clock.m2 = (pll_dw0 & 0xff) << 22;
8070 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8071 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008072 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8073 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8074 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8075
Imre Deakdccbea32015-06-22 23:35:51 +03008076 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008077}
8078
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008079static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008080 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008081{
8082 struct drm_device *dev = crtc->base.dev;
8083 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008084 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008085 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008086 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008087
Imre Deak17290502016-02-12 18:55:11 +02008088 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8089 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008090 return false;
8091
Daniel Vettere143a212013-07-04 12:01:15 +02008092 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008093 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008094
Imre Deak17290502016-02-12 18:55:11 +02008095 ret = false;
8096
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008097 tmp = I915_READ(PIPECONF(crtc->pipe));
8098 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008099 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008100
Wayne Boyer666a4532015-12-09 12:29:35 -08008101 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008102 switch (tmp & PIPECONF_BPC_MASK) {
8103 case PIPECONF_6BPC:
8104 pipe_config->pipe_bpp = 18;
8105 break;
8106 case PIPECONF_8BPC:
8107 pipe_config->pipe_bpp = 24;
8108 break;
8109 case PIPECONF_10BPC:
8110 pipe_config->pipe_bpp = 30;
8111 break;
8112 default:
8113 break;
8114 }
8115 }
8116
Wayne Boyer666a4532015-12-09 12:29:35 -08008117 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8118 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008119 pipe_config->limited_color_range = true;
8120
Ville Syrjälä282740f2013-09-04 18:30:03 +03008121 if (INTEL_INFO(dev)->gen < 4)
8122 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8123
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008124 intel_get_pipe_timings(crtc, pipe_config);
8125
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008126 i9xx_get_pfit_config(crtc, pipe_config);
8127
Daniel Vetter6c49f242013-06-06 12:45:25 +02008128 if (INTEL_INFO(dev)->gen >= 4) {
8129 tmp = I915_READ(DPLL_MD(crtc->pipe));
8130 pipe_config->pixel_multiplier =
8131 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8132 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008133 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008134 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8135 tmp = I915_READ(DPLL(crtc->pipe));
8136 pipe_config->pixel_multiplier =
8137 ((tmp & SDVO_MULTIPLIER_MASK)
8138 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8139 } else {
8140 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8141 * port and will be fixed up in the encoder->get_config
8142 * function. */
8143 pipe_config->pixel_multiplier = 1;
8144 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008145 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008146 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008147 /*
8148 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8149 * on 830. Filter it out here so that we don't
8150 * report errors due to that.
8151 */
8152 if (IS_I830(dev))
8153 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8154
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008155 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8156 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008157 } else {
8158 /* Mask out read-only status bits. */
8159 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8160 DPLL_PORTC_READY_MASK |
8161 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008162 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008163
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008164 if (IS_CHERRYVIEW(dev))
8165 chv_crtc_clock_get(crtc, pipe_config);
8166 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008167 vlv_crtc_clock_get(crtc, pipe_config);
8168 else
8169 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008170
Ville Syrjälä0f646142015-08-26 19:39:18 +03008171 /*
8172 * Normally the dotclock is filled in by the encoder .get_config()
8173 * but in case the pipe is enabled w/o any ports we need a sane
8174 * default.
8175 */
8176 pipe_config->base.adjusted_mode.crtc_clock =
8177 pipe_config->port_clock / pipe_config->pixel_multiplier;
8178
Imre Deak17290502016-02-12 18:55:11 +02008179 ret = true;
8180
8181out:
8182 intel_display_power_put(dev_priv, power_domain);
8183
8184 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008185}
8186
Paulo Zanonidde86e22012-12-01 12:04:25 -02008187static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008188{
8189 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008190 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008191 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008192 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008193 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008194 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008195 bool has_ck505 = false;
8196 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008197
8198 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008199 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008200 switch (encoder->type) {
8201 case INTEL_OUTPUT_LVDS:
8202 has_panel = true;
8203 has_lvds = true;
8204 break;
8205 case INTEL_OUTPUT_EDP:
8206 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008207 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008208 has_cpu_edp = true;
8209 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008210 default:
8211 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008212 }
8213 }
8214
Keith Packard99eb6a02011-09-26 14:29:12 -07008215 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008216 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008217 can_ssc = has_ck505;
8218 } else {
8219 has_ck505 = false;
8220 can_ssc = true;
8221 }
8222
Imre Deak2de69052013-05-08 13:14:04 +03008223 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8224 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008225
8226 /* Ironlake: try to setup display ref clock before DPLL
8227 * enabling. This is only under driver's control after
8228 * PCH B stepping, previous chipset stepping should be
8229 * ignoring this setting.
8230 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008231 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008232
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008233 /* As we must carefully and slowly disable/enable each source in turn,
8234 * compute the final state we want first and check if we need to
8235 * make any changes at all.
8236 */
8237 final = val;
8238 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008239 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008240 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008241 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008242 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8243
8244 final &= ~DREF_SSC_SOURCE_MASK;
8245 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8246 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008247
Keith Packard199e5d72011-09-22 12:01:57 -07008248 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008249 final |= DREF_SSC_SOURCE_ENABLE;
8250
8251 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8252 final |= DREF_SSC1_ENABLE;
8253
8254 if (has_cpu_edp) {
8255 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8256 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8257 else
8258 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8259 } else
8260 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8261 } else {
8262 final |= DREF_SSC_SOURCE_DISABLE;
8263 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8264 }
8265
8266 if (final == val)
8267 return;
8268
8269 /* Always enable nonspread source */
8270 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8271
8272 if (has_ck505)
8273 val |= DREF_NONSPREAD_CK505_ENABLE;
8274 else
8275 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8276
8277 if (has_panel) {
8278 val &= ~DREF_SSC_SOURCE_MASK;
8279 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008280
Keith Packard199e5d72011-09-22 12:01:57 -07008281 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008282 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008283 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008284 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008285 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008286 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008287
8288 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008289 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008290 POSTING_READ(PCH_DREF_CONTROL);
8291 udelay(200);
8292
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008293 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008294
8295 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008296 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008297 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008298 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008299 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008300 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008301 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008302 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008303 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008304
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008305 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008306 POSTING_READ(PCH_DREF_CONTROL);
8307 udelay(200);
8308 } else {
8309 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8310
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008311 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008312
8313 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008314 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008315
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008316 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008317 POSTING_READ(PCH_DREF_CONTROL);
8318 udelay(200);
8319
8320 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008321 val &= ~DREF_SSC_SOURCE_MASK;
8322 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008323
8324 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008325 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008326
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008327 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008328 POSTING_READ(PCH_DREF_CONTROL);
8329 udelay(200);
8330 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008331
8332 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008333}
8334
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008335static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008336{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008337 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008338
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008339 tmp = I915_READ(SOUTH_CHICKEN2);
8340 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8341 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008342
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008343 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8344 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8345 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008346
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008347 tmp = I915_READ(SOUTH_CHICKEN2);
8348 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8349 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008350
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008351 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8352 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8353 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008354}
8355
8356/* WaMPhyProgramming:hsw */
8357static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8358{
8359 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008360
8361 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8362 tmp &= ~(0xFF << 24);
8363 tmp |= (0x12 << 24);
8364 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8365
Paulo Zanonidde86e22012-12-01 12:04:25 -02008366 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8367 tmp |= (1 << 11);
8368 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8369
8370 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8371 tmp |= (1 << 11);
8372 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8373
Paulo Zanonidde86e22012-12-01 12:04:25 -02008374 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8375 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8376 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8377
8378 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8379 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8380 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8381
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008382 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8383 tmp &= ~(7 << 13);
8384 tmp |= (5 << 13);
8385 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008386
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008387 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8388 tmp &= ~(7 << 13);
8389 tmp |= (5 << 13);
8390 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008391
8392 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8393 tmp &= ~0xFF;
8394 tmp |= 0x1C;
8395 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8396
8397 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8398 tmp &= ~0xFF;
8399 tmp |= 0x1C;
8400 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8401
8402 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8403 tmp &= ~(0xFF << 16);
8404 tmp |= (0x1C << 16);
8405 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8406
8407 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8408 tmp &= ~(0xFF << 16);
8409 tmp |= (0x1C << 16);
8410 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8411
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008412 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8413 tmp |= (1 << 27);
8414 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008415
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008416 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8417 tmp |= (1 << 27);
8418 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008419
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008420 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8421 tmp &= ~(0xF << 28);
8422 tmp |= (4 << 28);
8423 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008424
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008425 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8426 tmp &= ~(0xF << 28);
8427 tmp |= (4 << 28);
8428 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008429}
8430
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008431/* Implements 3 different sequences from BSpec chapter "Display iCLK
8432 * Programming" based on the parameters passed:
8433 * - Sequence to enable CLKOUT_DP
8434 * - Sequence to enable CLKOUT_DP without spread
8435 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8436 */
8437static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8438 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008439{
8440 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008441 uint32_t reg, tmp;
8442
8443 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8444 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008445 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008446 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008447
Ville Syrjäläa5805162015-05-26 20:42:30 +03008448 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008449
8450 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8451 tmp &= ~SBI_SSCCTL_DISABLE;
8452 tmp |= SBI_SSCCTL_PATHALT;
8453 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8454
8455 udelay(24);
8456
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008457 if (with_spread) {
8458 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8459 tmp &= ~SBI_SSCCTL_PATHALT;
8460 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008461
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008462 if (with_fdi) {
8463 lpt_reset_fdi_mphy(dev_priv);
8464 lpt_program_fdi_mphy(dev_priv);
8465 }
8466 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008467
Ville Syrjäläc2699522015-08-27 23:55:59 +03008468 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008469 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8470 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8471 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008472
Ville Syrjäläa5805162015-05-26 20:42:30 +03008473 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008474}
8475
Paulo Zanoni47701c32013-07-23 11:19:25 -03008476/* Sequence to disable CLKOUT_DP */
8477static void lpt_disable_clkout_dp(struct drm_device *dev)
8478{
8479 struct drm_i915_private *dev_priv = dev->dev_private;
8480 uint32_t reg, tmp;
8481
Ville Syrjäläa5805162015-05-26 20:42:30 +03008482 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008483
Ville Syrjäläc2699522015-08-27 23:55:59 +03008484 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008485 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8486 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8487 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8488
8489 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8490 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8491 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8492 tmp |= SBI_SSCCTL_PATHALT;
8493 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8494 udelay(32);
8495 }
8496 tmp |= SBI_SSCCTL_DISABLE;
8497 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8498 }
8499
Ville Syrjäläa5805162015-05-26 20:42:30 +03008500 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008501}
8502
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008503#define BEND_IDX(steps) ((50 + (steps)) / 5)
8504
8505static const uint16_t sscdivintphase[] = {
8506 [BEND_IDX( 50)] = 0x3B23,
8507 [BEND_IDX( 45)] = 0x3B23,
8508 [BEND_IDX( 40)] = 0x3C23,
8509 [BEND_IDX( 35)] = 0x3C23,
8510 [BEND_IDX( 30)] = 0x3D23,
8511 [BEND_IDX( 25)] = 0x3D23,
8512 [BEND_IDX( 20)] = 0x3E23,
8513 [BEND_IDX( 15)] = 0x3E23,
8514 [BEND_IDX( 10)] = 0x3F23,
8515 [BEND_IDX( 5)] = 0x3F23,
8516 [BEND_IDX( 0)] = 0x0025,
8517 [BEND_IDX( -5)] = 0x0025,
8518 [BEND_IDX(-10)] = 0x0125,
8519 [BEND_IDX(-15)] = 0x0125,
8520 [BEND_IDX(-20)] = 0x0225,
8521 [BEND_IDX(-25)] = 0x0225,
8522 [BEND_IDX(-30)] = 0x0325,
8523 [BEND_IDX(-35)] = 0x0325,
8524 [BEND_IDX(-40)] = 0x0425,
8525 [BEND_IDX(-45)] = 0x0425,
8526 [BEND_IDX(-50)] = 0x0525,
8527};
8528
8529/*
8530 * Bend CLKOUT_DP
8531 * steps -50 to 50 inclusive, in steps of 5
8532 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8533 * change in clock period = -(steps / 10) * 5.787 ps
8534 */
8535static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8536{
8537 uint32_t tmp;
8538 int idx = BEND_IDX(steps);
8539
8540 if (WARN_ON(steps % 5 != 0))
8541 return;
8542
8543 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8544 return;
8545
8546 mutex_lock(&dev_priv->sb_lock);
8547
8548 if (steps % 10 != 0)
8549 tmp = 0xAAAAAAAB;
8550 else
8551 tmp = 0x00000000;
8552 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8553
8554 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8555 tmp &= 0xffff0000;
8556 tmp |= sscdivintphase[idx];
8557 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8558
8559 mutex_unlock(&dev_priv->sb_lock);
8560}
8561
8562#undef BEND_IDX
8563
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008564static void lpt_init_pch_refclk(struct drm_device *dev)
8565{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008566 struct intel_encoder *encoder;
8567 bool has_vga = false;
8568
Damien Lespiaub2784e12014-08-05 11:29:37 +01008569 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008570 switch (encoder->type) {
8571 case INTEL_OUTPUT_ANALOG:
8572 has_vga = true;
8573 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008574 default:
8575 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008576 }
8577 }
8578
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008579 if (has_vga) {
8580 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008581 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008582 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008583 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008584 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008585}
8586
Paulo Zanonidde86e22012-12-01 12:04:25 -02008587/*
8588 * Initialize reference clocks when the driver loads
8589 */
8590void intel_init_pch_refclk(struct drm_device *dev)
8591{
8592 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8593 ironlake_init_pch_refclk(dev);
8594 else if (HAS_PCH_LPT(dev))
8595 lpt_init_pch_refclk(dev);
8596}
8597
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008598static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008599{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008600 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008601 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008602 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008603 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008604 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008605 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008606 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008607 bool is_lvds = false;
8608
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008609 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008610 if (connector_state->crtc != crtc_state->base.crtc)
8611 continue;
8612
8613 encoder = to_intel_encoder(connector_state->best_encoder);
8614
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008615 switch (encoder->type) {
8616 case INTEL_OUTPUT_LVDS:
8617 is_lvds = true;
8618 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008619 default:
8620 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008621 }
8622 num_connectors++;
8623 }
8624
8625 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008626 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008627 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008628 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008629 }
8630
8631 return 120000;
8632}
8633
Daniel Vetter6ff93602013-04-19 11:24:36 +02008634static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008635{
8636 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8638 int pipe = intel_crtc->pipe;
8639 uint32_t val;
8640
Daniel Vetter78114072013-06-13 00:54:57 +02008641 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008642
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008643 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008644 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008645 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008646 break;
8647 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008648 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008649 break;
8650 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008651 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008652 break;
8653 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008654 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008655 break;
8656 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008657 /* Case prevented by intel_choose_pipe_bpp_dither. */
8658 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008659 }
8660
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008661 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008662 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8663
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008664 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008665 val |= PIPECONF_INTERLACED_ILK;
8666 else
8667 val |= PIPECONF_PROGRESSIVE;
8668
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008669 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008670 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008671
Paulo Zanonic8203562012-09-12 10:06:29 -03008672 I915_WRITE(PIPECONF(pipe), val);
8673 POSTING_READ(PIPECONF(pipe));
8674}
8675
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008676/*
8677 * Set up the pipe CSC unit.
8678 *
8679 * Currently only full range RGB to limited range RGB conversion
8680 * is supported, but eventually this should handle various
8681 * RGB<->YCbCr scenarios as well.
8682 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008683static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008684{
8685 struct drm_device *dev = crtc->dev;
8686 struct drm_i915_private *dev_priv = dev->dev_private;
8687 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8688 int pipe = intel_crtc->pipe;
8689 uint16_t coeff = 0x7800; /* 1.0 */
8690
8691 /*
8692 * TODO: Check what kind of values actually come out of the pipe
8693 * with these coeff/postoff values and adjust to get the best
8694 * accuracy. Perhaps we even need to take the bpc value into
8695 * consideration.
8696 */
8697
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008698 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008699 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8700
8701 /*
8702 * GY/GU and RY/RU should be the other way around according
8703 * to BSpec, but reality doesn't agree. Just set them up in
8704 * a way that results in the correct picture.
8705 */
8706 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8707 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8708
8709 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8710 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8711
8712 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8713 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8714
8715 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8716 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8717 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8718
8719 if (INTEL_INFO(dev)->gen > 6) {
8720 uint16_t postoff = 0;
8721
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008722 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008723 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008724
8725 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8726 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8727 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8728
8729 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8730 } else {
8731 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8732
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008733 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008734 mode |= CSC_BLACK_SCREEN_OFFSET;
8735
8736 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8737 }
8738}
8739
Daniel Vetter6ff93602013-04-19 11:24:36 +02008740static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008741{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008742 struct drm_device *dev = crtc->dev;
8743 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008744 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008745 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008746 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008747 uint32_t val;
8748
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008749 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008750
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008751 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008752 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8753
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008754 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008755 val |= PIPECONF_INTERLACED_ILK;
8756 else
8757 val |= PIPECONF_PROGRESSIVE;
8758
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008759 I915_WRITE(PIPECONF(cpu_transcoder), val);
8760 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008761
8762 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8763 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008764
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308765 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008766 val = 0;
8767
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008768 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008769 case 18:
8770 val |= PIPEMISC_DITHER_6_BPC;
8771 break;
8772 case 24:
8773 val |= PIPEMISC_DITHER_8_BPC;
8774 break;
8775 case 30:
8776 val |= PIPEMISC_DITHER_10_BPC;
8777 break;
8778 case 36:
8779 val |= PIPEMISC_DITHER_12_BPC;
8780 break;
8781 default:
8782 /* Case prevented by pipe_config_set_bpp. */
8783 BUG();
8784 }
8785
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008786 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008787 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8788
8789 I915_WRITE(PIPEMISC(pipe), val);
8790 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008791}
8792
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008793static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008794 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008795 intel_clock_t *clock,
8796 bool *has_reduced_clock,
8797 intel_clock_t *reduced_clock)
8798{
8799 struct drm_device *dev = crtc->dev;
8800 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008801 int refclk;
8802 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008803 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008804
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008805 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008806
8807 /*
8808 * Returns a set of divisors for the desired target clock with the given
8809 * refclk, or FALSE. The returned values represent the clock equation:
8810 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8811 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008812 limit = intel_limit(crtc_state, refclk);
8813 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008814 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008815 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008816 if (!ret)
8817 return false;
8818
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008819 return true;
8820}
8821
Paulo Zanonid4b19312012-11-29 11:29:32 -02008822int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8823{
8824 /*
8825 * Account for spread spectrum to avoid
8826 * oversubscribing the link. Max center spread
8827 * is 2.5%; use 5% for safety's sake.
8828 */
8829 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008830 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008831}
8832
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008833static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008834{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008835 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008836}
8837
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008838static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008839 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008840 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008841 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008842{
8843 struct drm_crtc *crtc = &intel_crtc->base;
8844 struct drm_device *dev = crtc->dev;
8845 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008846 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008847 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008848 struct drm_connector_state *connector_state;
8849 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008850 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008851 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008852 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008853
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008854 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008855 if (connector_state->crtc != crtc_state->base.crtc)
8856 continue;
8857
8858 encoder = to_intel_encoder(connector_state->best_encoder);
8859
8860 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008861 case INTEL_OUTPUT_LVDS:
8862 is_lvds = true;
8863 break;
8864 case INTEL_OUTPUT_SDVO:
8865 case INTEL_OUTPUT_HDMI:
8866 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008867 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008868 default:
8869 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008870 }
8871
8872 num_connectors++;
8873 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008874
Chris Wilsonc1858122010-12-03 21:35:48 +00008875 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008876 factor = 21;
8877 if (is_lvds) {
8878 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008879 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008880 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008881 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008882 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008883 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008884
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008885 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008886 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008887
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008888 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8889 *fp2 |= FP_CB_TUNE;
8890
Chris Wilson5eddb702010-09-11 13:48:45 +01008891 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008892
Eric Anholta07d6782011-03-30 13:01:08 -07008893 if (is_lvds)
8894 dpll |= DPLLB_MODE_LVDS;
8895 else
8896 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008897
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008898 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008899 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008900
8901 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008902 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008903 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008904 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008905
Eric Anholta07d6782011-03-30 13:01:08 -07008906 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008907 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008908 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008909 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008910
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008911 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008912 case 5:
8913 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8914 break;
8915 case 7:
8916 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8917 break;
8918 case 10:
8919 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8920 break;
8921 case 14:
8922 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8923 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008924 }
8925
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008926 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008927 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008928 else
8929 dpll |= PLL_REF_INPUT_DREFCLK;
8930
Daniel Vetter959e16d2013-06-05 13:34:21 +02008931 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008932}
8933
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008934static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8935 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008936{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008937 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008938 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008939 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008940 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008941 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008942 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008943
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008944 memset(&crtc_state->dpll_hw_state, 0,
8945 sizeof(crtc_state->dpll_hw_state));
8946
Ville Syrjälä7905df22015-11-25 16:35:30 +02008947 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008948
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008949 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8950 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8951
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008952 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008953 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008954 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008955 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8956 return -EINVAL;
8957 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008958 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008959 if (!crtc_state->clock_set) {
8960 crtc_state->dpll.n = clock.n;
8961 crtc_state->dpll.m1 = clock.m1;
8962 crtc_state->dpll.m2 = clock.m2;
8963 crtc_state->dpll.p1 = clock.p1;
8964 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008965 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008966
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008967 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008968 if (crtc_state->has_pch_encoder) {
8969 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008970 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008971 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008972
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008973 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008974 &fp, &reduced_clock,
8975 has_reduced_clock ? &fp2 : NULL);
8976
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008977 crtc_state->dpll_hw_state.dpll = dpll;
8978 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008979 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008980 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008981 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008982 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008983
Ander Conselvan de Oliveiradaedf202016-03-08 17:46:23 +02008984 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008985 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008986 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008987 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008988 return -EINVAL;
8989 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008990 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008991
Rodrigo Viviab585de2015-03-24 12:40:09 -07008992 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008993 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008994 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008995 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008996
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008997 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008998}
8999
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009000static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9001 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009002{
9003 struct drm_device *dev = crtc->base.dev;
9004 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009005 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009006
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009007 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9008 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9009 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9010 & ~TU_SIZE_MASK;
9011 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9012 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9013 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9014}
9015
9016static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9017 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009018 struct intel_link_m_n *m_n,
9019 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009020{
9021 struct drm_device *dev = crtc->base.dev;
9022 struct drm_i915_private *dev_priv = dev->dev_private;
9023 enum pipe pipe = crtc->pipe;
9024
9025 if (INTEL_INFO(dev)->gen >= 5) {
9026 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9027 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9028 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9029 & ~TU_SIZE_MASK;
9030 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9031 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9032 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009033 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9034 * gen < 8) and if DRRS is supported (to make sure the
9035 * registers are not unnecessarily read).
9036 */
9037 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009038 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009039 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9040 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9041 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9042 & ~TU_SIZE_MASK;
9043 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9044 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9045 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9046 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009047 } else {
9048 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9049 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9050 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9051 & ~TU_SIZE_MASK;
9052 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9053 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9054 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9055 }
9056}
9057
9058void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009059 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009060{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009061 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009062 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9063 else
9064 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009065 &pipe_config->dp_m_n,
9066 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009067}
9068
Daniel Vetter72419202013-04-04 13:28:53 +02009069static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009070 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009071{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009072 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009073 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009074}
9075
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009076static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009077 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009078{
9079 struct drm_device *dev = crtc->base.dev;
9080 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009081 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9082 uint32_t ps_ctrl = 0;
9083 int id = -1;
9084 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009085
Chandra Kondurua1b22782015-04-07 15:28:45 -07009086 /* find scaler attached to this pipe */
9087 for (i = 0; i < crtc->num_scalers; i++) {
9088 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9089 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9090 id = i;
9091 pipe_config->pch_pfit.enabled = true;
9092 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9093 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9094 break;
9095 }
9096 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009097
Chandra Kondurua1b22782015-04-07 15:28:45 -07009098 scaler_state->scaler_id = id;
9099 if (id >= 0) {
9100 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9101 } else {
9102 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009103 }
9104}
9105
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009106static void
9107skylake_get_initial_plane_config(struct intel_crtc *crtc,
9108 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009109{
9110 struct drm_device *dev = crtc->base.dev;
9111 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009112 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009113 int pipe = crtc->pipe;
9114 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009115 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009116 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009117 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009118
Damien Lespiaud9806c92015-01-21 14:07:19 +00009119 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009120 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009121 DRM_DEBUG_KMS("failed to alloc fb\n");
9122 return;
9123 }
9124
Damien Lespiau1b842c82015-01-21 13:50:54 +00009125 fb = &intel_fb->base;
9126
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009127 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009128 if (!(val & PLANE_CTL_ENABLE))
9129 goto error;
9130
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009131 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9132 fourcc = skl_format_to_fourcc(pixel_format,
9133 val & PLANE_CTL_ORDER_RGBX,
9134 val & PLANE_CTL_ALPHA_MASK);
9135 fb->pixel_format = fourcc;
9136 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9137
Damien Lespiau40f46282015-02-27 11:15:21 +00009138 tiling = val & PLANE_CTL_TILED_MASK;
9139 switch (tiling) {
9140 case PLANE_CTL_TILED_LINEAR:
9141 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9142 break;
9143 case PLANE_CTL_TILED_X:
9144 plane_config->tiling = I915_TILING_X;
9145 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9146 break;
9147 case PLANE_CTL_TILED_Y:
9148 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9149 break;
9150 case PLANE_CTL_TILED_YF:
9151 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9152 break;
9153 default:
9154 MISSING_CASE(tiling);
9155 goto error;
9156 }
9157
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009158 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9159 plane_config->base = base;
9160
9161 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9162
9163 val = I915_READ(PLANE_SIZE(pipe, 0));
9164 fb->height = ((val >> 16) & 0xfff) + 1;
9165 fb->width = ((val >> 0) & 0x1fff) + 1;
9166
9167 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009168 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009169 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009170 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9171
9172 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009173 fb->pixel_format,
9174 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009175
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009176 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009177
9178 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9179 pipe_name(pipe), fb->width, fb->height,
9180 fb->bits_per_pixel, base, fb->pitches[0],
9181 plane_config->size);
9182
Damien Lespiau2d140302015-02-05 17:22:18 +00009183 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009184 return;
9185
9186error:
9187 kfree(fb);
9188}
9189
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009190static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009191 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009192{
9193 struct drm_device *dev = crtc->base.dev;
9194 struct drm_i915_private *dev_priv = dev->dev_private;
9195 uint32_t tmp;
9196
9197 tmp = I915_READ(PF_CTL(crtc->pipe));
9198
9199 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009200 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009201 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9202 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009203
9204 /* We currently do not free assignements of panel fitters on
9205 * ivb/hsw (since we don't use the higher upscaling modes which
9206 * differentiates them) so just WARN about this case for now. */
9207 if (IS_GEN7(dev)) {
9208 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9209 PF_PIPE_SEL_IVB(crtc->pipe));
9210 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009211 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009212}
9213
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009214static void
9215ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9216 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009217{
9218 struct drm_device *dev = crtc->base.dev;
9219 struct drm_i915_private *dev_priv = dev->dev_private;
9220 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009221 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009222 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009223 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009224 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009225 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009226
Damien Lespiau42a7b082015-02-05 19:35:13 +00009227 val = I915_READ(DSPCNTR(pipe));
9228 if (!(val & DISPLAY_PLANE_ENABLE))
9229 return;
9230
Damien Lespiaud9806c92015-01-21 14:07:19 +00009231 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009232 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009233 DRM_DEBUG_KMS("failed to alloc fb\n");
9234 return;
9235 }
9236
Damien Lespiau1b842c82015-01-21 13:50:54 +00009237 fb = &intel_fb->base;
9238
Daniel Vetter18c52472015-02-10 17:16:09 +00009239 if (INTEL_INFO(dev)->gen >= 4) {
9240 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009241 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009242 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9243 }
9244 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009245
9246 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009247 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009248 fb->pixel_format = fourcc;
9249 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009250
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009251 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009252 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009253 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009254 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009255 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009256 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009257 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009258 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009259 }
9260 plane_config->base = base;
9261
9262 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009263 fb->width = ((val >> 16) & 0xfff) + 1;
9264 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009265
9266 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009267 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009268
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009269 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009270 fb->pixel_format,
9271 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009272
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009273 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009274
Damien Lespiau2844a922015-01-20 12:51:48 +00009275 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9276 pipe_name(pipe), fb->width, fb->height,
9277 fb->bits_per_pixel, base, fb->pitches[0],
9278 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009279
Damien Lespiau2d140302015-02-05 17:22:18 +00009280 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009281}
9282
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009283static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009284 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009285{
9286 struct drm_device *dev = crtc->base.dev;
9287 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009288 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009289 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009290 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009291
Imre Deak17290502016-02-12 18:55:11 +02009292 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9293 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009294 return false;
9295
Daniel Vettere143a212013-07-04 12:01:15 +02009296 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009297 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009298
Imre Deak17290502016-02-12 18:55:11 +02009299 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009300 tmp = I915_READ(PIPECONF(crtc->pipe));
9301 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009302 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009303
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009304 switch (tmp & PIPECONF_BPC_MASK) {
9305 case PIPECONF_6BPC:
9306 pipe_config->pipe_bpp = 18;
9307 break;
9308 case PIPECONF_8BPC:
9309 pipe_config->pipe_bpp = 24;
9310 break;
9311 case PIPECONF_10BPC:
9312 pipe_config->pipe_bpp = 30;
9313 break;
9314 case PIPECONF_12BPC:
9315 pipe_config->pipe_bpp = 36;
9316 break;
9317 default:
9318 break;
9319 }
9320
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009321 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9322 pipe_config->limited_color_range = true;
9323
Daniel Vetterab9412b2013-05-03 11:49:46 +02009324 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009325 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009326 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009327
Daniel Vetter88adfff2013-03-28 10:42:01 +01009328 pipe_config->has_pch_encoder = true;
9329
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009330 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9331 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9332 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009333
9334 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009335
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009336 if (HAS_PCH_IBX(dev_priv->dev)) {
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009337 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009338 } else {
9339 tmp = I915_READ(PCH_DPLL_SEL);
9340 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009341 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009342 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009343 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009344 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009345
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009346 pipe_config->shared_dpll =
9347 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9348 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009349
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009350 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9351 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009352
9353 tmp = pipe_config->dpll_hw_state.dpll;
9354 pipe_config->pixel_multiplier =
9355 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9356 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009357
9358 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009359 } else {
9360 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009361 }
9362
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009363 intel_get_pipe_timings(crtc, pipe_config);
9364
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009365 ironlake_get_pfit_config(crtc, pipe_config);
9366
Imre Deak17290502016-02-12 18:55:11 +02009367 ret = true;
9368
9369out:
9370 intel_display_power_put(dev_priv, power_domain);
9371
9372 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009373}
9374
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009375static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9376{
9377 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009378 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009379
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009380 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009381 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009382 pipe_name(crtc->pipe));
9383
Rob Clarke2c719b2014-12-15 13:56:32 -05009384 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9385 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009386 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9387 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009388 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9389 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009390 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009391 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009392 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009393 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009394 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009395 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009396 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009397 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009398 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009399
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009400 /*
9401 * In theory we can still leave IRQs enabled, as long as only the HPD
9402 * interrupts remain enabled. We used to check for that, but since it's
9403 * gen-specific and since we only disable LCPLL after we fully disable
9404 * the interrupts, the check below should be enough.
9405 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009406 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009407}
9408
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009409static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9410{
9411 struct drm_device *dev = dev_priv->dev;
9412
9413 if (IS_HASWELL(dev))
9414 return I915_READ(D_COMP_HSW);
9415 else
9416 return I915_READ(D_COMP_BDW);
9417}
9418
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009419static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9420{
9421 struct drm_device *dev = dev_priv->dev;
9422
9423 if (IS_HASWELL(dev)) {
9424 mutex_lock(&dev_priv->rps.hw_lock);
9425 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9426 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009427 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009428 mutex_unlock(&dev_priv->rps.hw_lock);
9429 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009430 I915_WRITE(D_COMP_BDW, val);
9431 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009432 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009433}
9434
9435/*
9436 * This function implements pieces of two sequences from BSpec:
9437 * - Sequence for display software to disable LCPLL
9438 * - Sequence for display software to allow package C8+
9439 * The steps implemented here are just the steps that actually touch the LCPLL
9440 * register. Callers should take care of disabling all the display engine
9441 * functions, doing the mode unset, fixing interrupts, etc.
9442 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009443static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9444 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009445{
9446 uint32_t val;
9447
9448 assert_can_disable_lcpll(dev_priv);
9449
9450 val = I915_READ(LCPLL_CTL);
9451
9452 if (switch_to_fclk) {
9453 val |= LCPLL_CD_SOURCE_FCLK;
9454 I915_WRITE(LCPLL_CTL, val);
9455
9456 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9457 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9458 DRM_ERROR("Switching to FCLK failed\n");
9459
9460 val = I915_READ(LCPLL_CTL);
9461 }
9462
9463 val |= LCPLL_PLL_DISABLE;
9464 I915_WRITE(LCPLL_CTL, val);
9465 POSTING_READ(LCPLL_CTL);
9466
9467 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9468 DRM_ERROR("LCPLL still locked\n");
9469
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009470 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009471 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009472 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009473 ndelay(100);
9474
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009475 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9476 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009477 DRM_ERROR("D_COMP RCOMP still in progress\n");
9478
9479 if (allow_power_down) {
9480 val = I915_READ(LCPLL_CTL);
9481 val |= LCPLL_POWER_DOWN_ALLOW;
9482 I915_WRITE(LCPLL_CTL, val);
9483 POSTING_READ(LCPLL_CTL);
9484 }
9485}
9486
9487/*
9488 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9489 * source.
9490 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009491static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009492{
9493 uint32_t val;
9494
9495 val = I915_READ(LCPLL_CTL);
9496
9497 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9498 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9499 return;
9500
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009501 /*
9502 * Make sure we're not on PC8 state before disabling PC8, otherwise
9503 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009504 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009505 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009506
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009507 if (val & LCPLL_POWER_DOWN_ALLOW) {
9508 val &= ~LCPLL_POWER_DOWN_ALLOW;
9509 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009510 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009511 }
9512
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009513 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009514 val |= D_COMP_COMP_FORCE;
9515 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009516 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009517
9518 val = I915_READ(LCPLL_CTL);
9519 val &= ~LCPLL_PLL_DISABLE;
9520 I915_WRITE(LCPLL_CTL, val);
9521
9522 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9523 DRM_ERROR("LCPLL not locked yet\n");
9524
9525 if (val & LCPLL_CD_SOURCE_FCLK) {
9526 val = I915_READ(LCPLL_CTL);
9527 val &= ~LCPLL_CD_SOURCE_FCLK;
9528 I915_WRITE(LCPLL_CTL, val);
9529
9530 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9531 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9532 DRM_ERROR("Switching back to LCPLL failed\n");
9533 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009534
Mika Kuoppala59bad942015-01-16 11:34:40 +02009535 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009536 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009537}
9538
Paulo Zanoni765dab672014-03-07 20:08:18 -03009539/*
9540 * Package states C8 and deeper are really deep PC states that can only be
9541 * reached when all the devices on the system allow it, so even if the graphics
9542 * device allows PC8+, it doesn't mean the system will actually get to these
9543 * states. Our driver only allows PC8+ when going into runtime PM.
9544 *
9545 * The requirements for PC8+ are that all the outputs are disabled, the power
9546 * well is disabled and most interrupts are disabled, and these are also
9547 * requirements for runtime PM. When these conditions are met, we manually do
9548 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9549 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9550 * hang the machine.
9551 *
9552 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9553 * the state of some registers, so when we come back from PC8+ we need to
9554 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9555 * need to take care of the registers kept by RC6. Notice that this happens even
9556 * if we don't put the device in PCI D3 state (which is what currently happens
9557 * because of the runtime PM support).
9558 *
9559 * For more, read "Display Sequences for Package C8" on the hardware
9560 * documentation.
9561 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009562void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009563{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009564 struct drm_device *dev = dev_priv->dev;
9565 uint32_t val;
9566
Paulo Zanonic67a4702013-08-19 13:18:09 -03009567 DRM_DEBUG_KMS("Enabling package C8+\n");
9568
Ville Syrjäläc2699522015-08-27 23:55:59 +03009569 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009570 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9571 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9572 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9573 }
9574
9575 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009576 hsw_disable_lcpll(dev_priv, true, true);
9577}
9578
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009579void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009580{
9581 struct drm_device *dev = dev_priv->dev;
9582 uint32_t val;
9583
Paulo Zanonic67a4702013-08-19 13:18:09 -03009584 DRM_DEBUG_KMS("Disabling package C8+\n");
9585
9586 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009587 lpt_init_pch_refclk(dev);
9588
Ville Syrjäläc2699522015-08-27 23:55:59 +03009589 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009590 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9591 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9592 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9593 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009594}
9595
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009596static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309597{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009598 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009599 struct intel_atomic_state *old_intel_state =
9600 to_intel_atomic_state(old_state);
9601 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309602
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009603 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309604}
9605
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009606/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009607static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009608{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009609 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9610 struct drm_i915_private *dev_priv = state->dev->dev_private;
9611 struct drm_crtc *crtc;
9612 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009613 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009614 unsigned max_pixel_rate = 0, i;
9615 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009616
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009617 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9618 sizeof(intel_state->min_pixclk));
9619
9620 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009621 int pixel_rate;
9622
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009623 crtc_state = to_intel_crtc_state(cstate);
9624 if (!crtc_state->base.enable) {
9625 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009626 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009627 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009628
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009629 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009630
9631 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009632 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009633 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9634
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009635 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009636 }
9637
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009638 for_each_pipe(dev_priv, pipe)
9639 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9640
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009641 return max_pixel_rate;
9642}
9643
9644static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9645{
9646 struct drm_i915_private *dev_priv = dev->dev_private;
9647 uint32_t val, data;
9648 int ret;
9649
9650 if (WARN((I915_READ(LCPLL_CTL) &
9651 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9652 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9653 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9654 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9655 "trying to change cdclk frequency with cdclk not enabled\n"))
9656 return;
9657
9658 mutex_lock(&dev_priv->rps.hw_lock);
9659 ret = sandybridge_pcode_write(dev_priv,
9660 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9661 mutex_unlock(&dev_priv->rps.hw_lock);
9662 if (ret) {
9663 DRM_ERROR("failed to inform pcode about cdclk change\n");
9664 return;
9665 }
9666
9667 val = I915_READ(LCPLL_CTL);
9668 val |= LCPLL_CD_SOURCE_FCLK;
9669 I915_WRITE(LCPLL_CTL, val);
9670
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009671 if (wait_for_us(I915_READ(LCPLL_CTL) &
9672 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009673 DRM_ERROR("Switching to FCLK failed\n");
9674
9675 val = I915_READ(LCPLL_CTL);
9676 val &= ~LCPLL_CLK_FREQ_MASK;
9677
9678 switch (cdclk) {
9679 case 450000:
9680 val |= LCPLL_CLK_FREQ_450;
9681 data = 0;
9682 break;
9683 case 540000:
9684 val |= LCPLL_CLK_FREQ_54O_BDW;
9685 data = 1;
9686 break;
9687 case 337500:
9688 val |= LCPLL_CLK_FREQ_337_5_BDW;
9689 data = 2;
9690 break;
9691 case 675000:
9692 val |= LCPLL_CLK_FREQ_675_BDW;
9693 data = 3;
9694 break;
9695 default:
9696 WARN(1, "invalid cdclk frequency\n");
9697 return;
9698 }
9699
9700 I915_WRITE(LCPLL_CTL, val);
9701
9702 val = I915_READ(LCPLL_CTL);
9703 val &= ~LCPLL_CD_SOURCE_FCLK;
9704 I915_WRITE(LCPLL_CTL, val);
9705
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009706 if (wait_for_us((I915_READ(LCPLL_CTL) &
9707 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009708 DRM_ERROR("Switching back to LCPLL failed\n");
9709
9710 mutex_lock(&dev_priv->rps.hw_lock);
9711 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9712 mutex_unlock(&dev_priv->rps.hw_lock);
9713
9714 intel_update_cdclk(dev);
9715
9716 WARN(cdclk != dev_priv->cdclk_freq,
9717 "cdclk requested %d kHz but got %d kHz\n",
9718 cdclk, dev_priv->cdclk_freq);
9719}
9720
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009721static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009722{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009723 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009724 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009725 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009726 int cdclk;
9727
9728 /*
9729 * FIXME should also account for plane ratio
9730 * once 64bpp pixel formats are supported.
9731 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009732 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009733 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009734 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009735 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009736 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009737 cdclk = 450000;
9738 else
9739 cdclk = 337500;
9740
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009741 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009742 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9743 cdclk, dev_priv->max_cdclk_freq);
9744 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009745 }
9746
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009747 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9748 if (!intel_state->active_crtcs)
9749 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009750
9751 return 0;
9752}
9753
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009754static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009755{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009756 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009757 struct intel_atomic_state *old_intel_state =
9758 to_intel_atomic_state(old_state);
9759 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009760
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009761 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009762}
9763
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009764static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9765 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009766{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009767 struct intel_encoder *intel_encoder =
9768 intel_ddi_get_crtc_new_encoder(crtc_state);
9769
9770 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9771 if (!intel_ddi_pll_select(crtc, crtc_state))
9772 return -EINVAL;
9773 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009774
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009775 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009776
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009777 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009778}
9779
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309780static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9781 enum port port,
9782 struct intel_crtc_state *pipe_config)
9783{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009784 enum intel_dpll_id id;
9785
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309786 switch (port) {
9787 case PORT_A:
9788 pipe_config->ddi_pll_sel = SKL_DPLL0;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009789 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309790 break;
9791 case PORT_B:
9792 pipe_config->ddi_pll_sel = SKL_DPLL1;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009793 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309794 break;
9795 case PORT_C:
9796 pipe_config->ddi_pll_sel = SKL_DPLL2;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009797 id = DPLL_ID_SKL_DPLL3;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309798 break;
9799 default:
9800 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009801 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309802 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009803
9804 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309805}
9806
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009807static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9808 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009809 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009810{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009811 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009812 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009813
9814 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9815 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9816
9817 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009818 case SKL_DPLL0:
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009819 id = DPLL_ID_SKL_DPLL0;
9820 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009821 case SKL_DPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009822 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009823 break;
9824 case SKL_DPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009825 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009826 break;
9827 case SKL_DPLL3:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009828 id = DPLL_ID_SKL_DPLL3;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009829 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009830 default:
9831 MISSING_CASE(pipe_config->ddi_pll_sel);
9832 return;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009833 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009834
9835 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009836}
9837
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009838static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9839 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009840 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009841{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009842 enum intel_dpll_id id;
9843
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009844 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9845
9846 switch (pipe_config->ddi_pll_sel) {
9847 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009848 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009849 break;
9850 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009851 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009852 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009853 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009854 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009855 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009856 case PORT_CLK_SEL_LCPLL_810:
9857 id = DPLL_ID_LCPLL_810;
9858 break;
9859 case PORT_CLK_SEL_LCPLL_1350:
9860 id = DPLL_ID_LCPLL_1350;
9861 break;
9862 case PORT_CLK_SEL_LCPLL_2700:
9863 id = DPLL_ID_LCPLL_2700;
9864 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009865 default:
9866 MISSING_CASE(pipe_config->ddi_pll_sel);
9867 /* fall through */
9868 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009869 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009870 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009871
9872 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009873}
9874
Daniel Vetter26804af2014-06-25 22:01:55 +03009875static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009876 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009877{
9878 struct drm_device *dev = crtc->base.dev;
9879 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009880 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009881 enum port port;
9882 uint32_t tmp;
9883
9884 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9885
9886 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9887
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009888 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009889 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309890 else if (IS_BROXTON(dev))
9891 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009892 else
9893 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009894
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009895 pll = pipe_config->shared_dpll;
9896 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009897 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9898 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009899 }
9900
Daniel Vetter26804af2014-06-25 22:01:55 +03009901 /*
9902 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9903 * DDI E. So just check whether this pipe is wired to DDI E and whether
9904 * the PCH transcoder is on.
9905 */
Damien Lespiauca370452013-12-03 13:56:24 +00009906 if (INTEL_INFO(dev)->gen < 9 &&
9907 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009908 pipe_config->has_pch_encoder = true;
9909
9910 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9911 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9912 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9913
9914 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9915 }
9916}
9917
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009918static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009919 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009920{
9921 struct drm_device *dev = crtc->base.dev;
9922 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009923 enum intel_display_power_domain power_domain;
9924 unsigned long power_domain_mask;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009925 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009926 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009927
Imre Deak17290502016-02-12 18:55:11 +02009928 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9929 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009930 return false;
Imre Deak17290502016-02-12 18:55:11 +02009931 power_domain_mask = BIT(power_domain);
9932
9933 ret = false;
Imre Deakb5482bd2014-03-05 16:20:55 +02009934
Daniel Vettere143a212013-07-04 12:01:15 +02009935 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009936 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009937
Daniel Vettereccb1402013-05-22 00:50:22 +02009938 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9939 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9940 enum pipe trans_edp_pipe;
9941 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9942 default:
9943 WARN(1, "unknown pipe linked to edp transcoder\n");
9944 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9945 case TRANS_DDI_EDP_INPUT_A_ON:
9946 trans_edp_pipe = PIPE_A;
9947 break;
9948 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9949 trans_edp_pipe = PIPE_B;
9950 break;
9951 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9952 trans_edp_pipe = PIPE_C;
9953 break;
9954 }
9955
9956 if (trans_edp_pipe == crtc->pipe)
9957 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9958 }
9959
Imre Deak17290502016-02-12 18:55:11 +02009960 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9961 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9962 goto out;
9963 power_domain_mask |= BIT(power_domain);
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009964
Daniel Vettereccb1402013-05-22 00:50:22 +02009965 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009966 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009967 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009968
Daniel Vetter26804af2014-06-25 22:01:55 +03009969 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009970
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009971 intel_get_pipe_timings(crtc, pipe_config);
9972
Chandra Kondurua1b22782015-04-07 15:28:45 -07009973 if (INTEL_INFO(dev)->gen >= 9) {
9974 skl_init_scalers(dev, crtc, pipe_config);
9975 }
9976
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009977 if (INTEL_INFO(dev)->gen >= 9) {
9978 pipe_config->scaler_state.scaler_id = -1;
9979 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9980 }
9981
Imre Deak17290502016-02-12 18:55:11 +02009982 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9983 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9984 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009985 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009986 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009987 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009988 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009989 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009990
Jesse Barnese59150d2014-01-07 13:30:45 -08009991 if (IS_HASWELL(dev))
9992 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9993 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009994
Clint Taylorebb69c92014-09-30 10:30:22 -07009995 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9996 pipe_config->pixel_multiplier =
9997 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9998 } else {
9999 pipe_config->pixel_multiplier = 1;
10000 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010001
Imre Deak17290502016-02-12 18:55:11 +020010002 ret = true;
10003
10004out:
10005 for_each_power_domain(power_domain, power_domain_mask)
10006 intel_display_power_put(dev_priv, power_domain);
10007
10008 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010009}
10010
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010011static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10012 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010013{
10014 struct drm_device *dev = crtc->dev;
10015 struct drm_i915_private *dev_priv = dev->dev_private;
10016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010017 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010018
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010019 if (plane_state && plane_state->visible) {
10020 unsigned int width = plane_state->base.crtc_w;
10021 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010022 unsigned int stride = roundup_pow_of_two(width) * 4;
10023
10024 switch (stride) {
10025 default:
10026 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10027 width, stride);
10028 stride = 256;
10029 /* fallthrough */
10030 case 256:
10031 case 512:
10032 case 1024:
10033 case 2048:
10034 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010035 }
10036
Ville Syrjälädc41c152014-08-13 11:57:05 +030010037 cntl |= CURSOR_ENABLE |
10038 CURSOR_GAMMA_ENABLE |
10039 CURSOR_FORMAT_ARGB |
10040 CURSOR_STRIDE(stride);
10041
10042 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010043 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010044
Ville Syrjälädc41c152014-08-13 11:57:05 +030010045 if (intel_crtc->cursor_cntl != 0 &&
10046 (intel_crtc->cursor_base != base ||
10047 intel_crtc->cursor_size != size ||
10048 intel_crtc->cursor_cntl != cntl)) {
10049 /* On these chipsets we can only modify the base/size/stride
10050 * whilst the cursor is disabled.
10051 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010052 I915_WRITE(CURCNTR(PIPE_A), 0);
10053 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010054 intel_crtc->cursor_cntl = 0;
10055 }
10056
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010057 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010058 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010059 intel_crtc->cursor_base = base;
10060 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010061
10062 if (intel_crtc->cursor_size != size) {
10063 I915_WRITE(CURSIZE, size);
10064 intel_crtc->cursor_size = size;
10065 }
10066
Chris Wilson4b0e3332014-05-30 16:35:26 +030010067 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010068 I915_WRITE(CURCNTR(PIPE_A), cntl);
10069 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010070 intel_crtc->cursor_cntl = cntl;
10071 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010072}
10073
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010074static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10075 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010076{
10077 struct drm_device *dev = crtc->dev;
10078 struct drm_i915_private *dev_priv = dev->dev_private;
10079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10080 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010081 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010082
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010083 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010084 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010085 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010086 case 64:
10087 cntl |= CURSOR_MODE_64_ARGB_AX;
10088 break;
10089 case 128:
10090 cntl |= CURSOR_MODE_128_ARGB_AX;
10091 break;
10092 case 256:
10093 cntl |= CURSOR_MODE_256_ARGB_AX;
10094 break;
10095 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010096 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010097 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010098 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010099 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010100
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010101 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010102 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010103
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010104 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10105 cntl |= CURSOR_ROTATE_180;
10106 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010107
Chris Wilson4b0e3332014-05-30 16:35:26 +030010108 if (intel_crtc->cursor_cntl != cntl) {
10109 I915_WRITE(CURCNTR(pipe), cntl);
10110 POSTING_READ(CURCNTR(pipe));
10111 intel_crtc->cursor_cntl = cntl;
10112 }
10113
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010114 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010115 I915_WRITE(CURBASE(pipe), base);
10116 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010117
10118 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010119}
10120
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010121/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010122static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010123 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010124{
10125 struct drm_device *dev = crtc->dev;
10126 struct drm_i915_private *dev_priv = dev->dev_private;
10127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10128 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010129 u32 base = intel_crtc->cursor_addr;
10130 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010131
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010132 if (plane_state) {
10133 int x = plane_state->base.crtc_x;
10134 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010135
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010136 if (x < 0) {
10137 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10138 x = -x;
10139 }
10140 pos |= x << CURSOR_X_SHIFT;
10141
10142 if (y < 0) {
10143 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10144 y = -y;
10145 }
10146 pos |= y << CURSOR_Y_SHIFT;
10147
10148 /* ILK+ do this automagically */
10149 if (HAS_GMCH_DISPLAY(dev) &&
10150 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10151 base += (plane_state->base.crtc_h *
10152 plane_state->base.crtc_w - 1) * 4;
10153 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010154 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010155
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010156 I915_WRITE(CURPOS(pipe), pos);
10157
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010158 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010159 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010160 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010161 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010162}
10163
Ville Syrjälädc41c152014-08-13 11:57:05 +030010164static bool cursor_size_ok(struct drm_device *dev,
10165 uint32_t width, uint32_t height)
10166{
10167 if (width == 0 || height == 0)
10168 return false;
10169
10170 /*
10171 * 845g/865g are special in that they are only limited by
10172 * the width of their cursors, the height is arbitrary up to
10173 * the precision of the register. Everything else requires
10174 * square cursors, limited to a few power-of-two sizes.
10175 */
10176 if (IS_845G(dev) || IS_I865G(dev)) {
10177 if ((width & 63) != 0)
10178 return false;
10179
10180 if (width > (IS_845G(dev) ? 64 : 512))
10181 return false;
10182
10183 if (height > 1023)
10184 return false;
10185 } else {
10186 switch (width | height) {
10187 case 256:
10188 case 128:
10189 if (IS_GEN2(dev))
10190 return false;
10191 case 64:
10192 break;
10193 default:
10194 return false;
10195 }
10196 }
10197
10198 return true;
10199}
10200
Jesse Barnes79e53942008-11-07 14:24:08 -080010201static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010202 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010203{
James Simmons72034252010-08-03 01:33:19 +010010204 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010206
James Simmons72034252010-08-03 01:33:19 +010010207 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010208 intel_crtc->lut_r[i] = red[i] >> 8;
10209 intel_crtc->lut_g[i] = green[i] >> 8;
10210 intel_crtc->lut_b[i] = blue[i] >> 8;
10211 }
10212
10213 intel_crtc_load_lut(crtc);
10214}
10215
Jesse Barnes79e53942008-11-07 14:24:08 -080010216/* VESA 640x480x72Hz mode to set on the pipe */
10217static struct drm_display_mode load_detect_mode = {
10218 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10219 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10220};
10221
Daniel Vettera8bb6812014-02-10 18:00:39 +010010222struct drm_framebuffer *
10223__intel_framebuffer_create(struct drm_device *dev,
10224 struct drm_mode_fb_cmd2 *mode_cmd,
10225 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010226{
10227 struct intel_framebuffer *intel_fb;
10228 int ret;
10229
10230 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010231 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010232 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010233
10234 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010235 if (ret)
10236 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010237
10238 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010239
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010240err:
10241 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010242 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010243}
10244
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010245static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010246intel_framebuffer_create(struct drm_device *dev,
10247 struct drm_mode_fb_cmd2 *mode_cmd,
10248 struct drm_i915_gem_object *obj)
10249{
10250 struct drm_framebuffer *fb;
10251 int ret;
10252
10253 ret = i915_mutex_lock_interruptible(dev);
10254 if (ret)
10255 return ERR_PTR(ret);
10256 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10257 mutex_unlock(&dev->struct_mutex);
10258
10259 return fb;
10260}
10261
Chris Wilsond2dff872011-04-19 08:36:26 +010010262static u32
10263intel_framebuffer_pitch_for_width(int width, int bpp)
10264{
10265 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10266 return ALIGN(pitch, 64);
10267}
10268
10269static u32
10270intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10271{
10272 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010273 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010274}
10275
10276static struct drm_framebuffer *
10277intel_framebuffer_create_for_mode(struct drm_device *dev,
10278 struct drm_display_mode *mode,
10279 int depth, int bpp)
10280{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010281 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010282 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010283 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010284
10285 obj = i915_gem_alloc_object(dev,
10286 intel_framebuffer_size_for_mode(mode, bpp));
10287 if (obj == NULL)
10288 return ERR_PTR(-ENOMEM);
10289
10290 mode_cmd.width = mode->hdisplay;
10291 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010292 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10293 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010294 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010295
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010296 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10297 if (IS_ERR(fb))
10298 drm_gem_object_unreference_unlocked(&obj->base);
10299
10300 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010301}
10302
10303static struct drm_framebuffer *
10304mode_fits_in_fbdev(struct drm_device *dev,
10305 struct drm_display_mode *mode)
10306{
Daniel Vetter06957262015-08-10 13:34:08 +020010307#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010308 struct drm_i915_private *dev_priv = dev->dev_private;
10309 struct drm_i915_gem_object *obj;
10310 struct drm_framebuffer *fb;
10311
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010312 if (!dev_priv->fbdev)
10313 return NULL;
10314
10315 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010316 return NULL;
10317
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010318 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010319 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010320
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010321 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010322 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10323 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010324 return NULL;
10325
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010326 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010327 return NULL;
10328
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010329 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010010330 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010331#else
10332 return NULL;
10333#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010334}
10335
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010336static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10337 struct drm_crtc *crtc,
10338 struct drm_display_mode *mode,
10339 struct drm_framebuffer *fb,
10340 int x, int y)
10341{
10342 struct drm_plane_state *plane_state;
10343 int hdisplay, vdisplay;
10344 int ret;
10345
10346 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10347 if (IS_ERR(plane_state))
10348 return PTR_ERR(plane_state);
10349
10350 if (mode)
10351 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10352 else
10353 hdisplay = vdisplay = 0;
10354
10355 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10356 if (ret)
10357 return ret;
10358 drm_atomic_set_fb_for_plane(plane_state, fb);
10359 plane_state->crtc_x = 0;
10360 plane_state->crtc_y = 0;
10361 plane_state->crtc_w = hdisplay;
10362 plane_state->crtc_h = vdisplay;
10363 plane_state->src_x = x << 16;
10364 plane_state->src_y = y << 16;
10365 plane_state->src_w = hdisplay << 16;
10366 plane_state->src_h = vdisplay << 16;
10367
10368 return 0;
10369}
10370
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010371bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010372 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010373 struct intel_load_detect_pipe *old,
10374 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010375{
10376 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010377 struct intel_encoder *intel_encoder =
10378 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010379 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010380 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010381 struct drm_crtc *crtc = NULL;
10382 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010383 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010384 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010385 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010386 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010387 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010388 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010389
Chris Wilsond2dff872011-04-19 08:36:26 +010010390 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010391 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010392 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010393
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010394 old->restore_state = NULL;
10395
Rob Clark51fd3712013-11-19 12:10:12 -050010396retry:
10397 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10398 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010399 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010400
Jesse Barnes79e53942008-11-07 14:24:08 -080010401 /*
10402 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010403 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010404 * - if the connector already has an assigned crtc, use it (but make
10405 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010406 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010407 * - try to find the first unused crtc that can drive this connector,
10408 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010409 */
10410
10411 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010412 if (connector->state->crtc) {
10413 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010414
Rob Clark51fd3712013-11-19 12:10:12 -050010415 ret = drm_modeset_lock(&crtc->mutex, ctx);
10416 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010417 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010418
10419 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010420 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010421 }
10422
10423 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010424 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010425 i++;
10426 if (!(encoder->possible_crtcs & (1 << i)))
10427 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010428
10429 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10430 if (ret)
10431 goto fail;
10432
10433 if (possible_crtc->state->enable) {
10434 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010435 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010436 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010437
10438 crtc = possible_crtc;
10439 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010440 }
10441
10442 /*
10443 * If we didn't find an unused CRTC, don't use any.
10444 */
10445 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010446 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010447 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010448 }
10449
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010450found:
10451 intel_crtc = to_intel_crtc(crtc);
10452
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010453 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10454 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010455 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010456
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010457 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010458 restore_state = drm_atomic_state_alloc(dev);
10459 if (!state || !restore_state) {
10460 ret = -ENOMEM;
10461 goto fail;
10462 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010463
10464 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010465 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010466
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010467 connector_state = drm_atomic_get_connector_state(state, connector);
10468 if (IS_ERR(connector_state)) {
10469 ret = PTR_ERR(connector_state);
10470 goto fail;
10471 }
10472
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010473 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10474 if (ret)
10475 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010476
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010477 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10478 if (IS_ERR(crtc_state)) {
10479 ret = PTR_ERR(crtc_state);
10480 goto fail;
10481 }
10482
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010483 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010484
Chris Wilson64927112011-04-20 07:25:26 +010010485 if (!mode)
10486 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010487
Chris Wilsond2dff872011-04-19 08:36:26 +010010488 /* We need a framebuffer large enough to accommodate all accesses
10489 * that the plane may generate whilst we perform load detection.
10490 * We can not rely on the fbcon either being present (we get called
10491 * during its initialisation to detect all boot displays, or it may
10492 * not even exist) or that it is large enough to satisfy the
10493 * requested mode.
10494 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010495 fb = mode_fits_in_fbdev(dev, mode);
10496 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010497 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010498 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010499 } else
10500 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010501 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010502 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010503 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010504 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010505
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010506 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10507 if (ret)
10508 goto fail;
10509
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010510 drm_framebuffer_unreference(fb);
10511
10512 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10513 if (ret)
10514 goto fail;
10515
10516 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10517 if (!ret)
10518 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10519 if (!ret)
10520 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10521 if (ret) {
10522 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10523 goto fail;
10524 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010525
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010526 ret = drm_atomic_commit(state);
10527 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010528 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010529 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010530 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010531
10532 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010010533
Jesse Barnes79e53942008-11-07 14:24:08 -080010534 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010535 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010536 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010537
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010538fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010539 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010540 drm_atomic_state_free(restore_state);
10541 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010542
Rob Clark51fd3712013-11-19 12:10:12 -050010543 if (ret == -EDEADLK) {
10544 drm_modeset_backoff(ctx);
10545 goto retry;
10546 }
10547
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010548 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010549}
10550
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010551void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010552 struct intel_load_detect_pipe *old,
10553 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010554{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010555 struct intel_encoder *intel_encoder =
10556 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010557 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010558 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010559 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010560
Chris Wilsond2dff872011-04-19 08:36:26 +010010561 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010562 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010563 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010564
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010565 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010566 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010567
10568 ret = drm_atomic_commit(state);
10569 if (ret) {
10570 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10571 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010572 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010573}
10574
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010575static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010576 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010577{
10578 struct drm_i915_private *dev_priv = dev->dev_private;
10579 u32 dpll = pipe_config->dpll_hw_state.dpll;
10580
10581 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010582 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010583 else if (HAS_PCH_SPLIT(dev))
10584 return 120000;
10585 else if (!IS_GEN2(dev))
10586 return 96000;
10587 else
10588 return 48000;
10589}
10590
Jesse Barnes79e53942008-11-07 14:24:08 -080010591/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010592static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010593 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010594{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010595 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010596 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010597 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010598 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010599 u32 fp;
10600 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010601 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010602 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010603
10604 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010605 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010606 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010607 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010608
10609 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010610 if (IS_PINEVIEW(dev)) {
10611 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10612 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010613 } else {
10614 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10615 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10616 }
10617
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010618 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010619 if (IS_PINEVIEW(dev))
10620 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10621 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010622 else
10623 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010624 DPLL_FPA01_P1_POST_DIV_SHIFT);
10625
10626 switch (dpll & DPLL_MODE_MASK) {
10627 case DPLLB_MODE_DAC_SERIAL:
10628 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10629 5 : 10;
10630 break;
10631 case DPLLB_MODE_LVDS:
10632 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10633 7 : 14;
10634 break;
10635 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010636 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010637 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010638 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010639 }
10640
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010641 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010642 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010643 else
Imre Deakdccbea32015-06-22 23:35:51 +030010644 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010645 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010646 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010647 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010648
10649 if (is_lvds) {
10650 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10651 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010652
10653 if (lvds & LVDS_CLKB_POWER_UP)
10654 clock.p2 = 7;
10655 else
10656 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010657 } else {
10658 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10659 clock.p1 = 2;
10660 else {
10661 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10662 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10663 }
10664 if (dpll & PLL_P2_DIVIDE_BY_4)
10665 clock.p2 = 4;
10666 else
10667 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010668 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010669
Imre Deakdccbea32015-06-22 23:35:51 +030010670 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010671 }
10672
Ville Syrjälä18442d02013-09-13 16:00:08 +030010673 /*
10674 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010675 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010676 * encoder's get_config() function.
10677 */
Imre Deakdccbea32015-06-22 23:35:51 +030010678 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010679}
10680
Ville Syrjälä6878da02013-09-13 15:59:11 +030010681int intel_dotclock_calculate(int link_freq,
10682 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010683{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010684 /*
10685 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010686 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010687 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010688 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010689 *
10690 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010691 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010692 */
10693
Ville Syrjälä6878da02013-09-13 15:59:11 +030010694 if (!m_n->link_n)
10695 return 0;
10696
10697 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10698}
10699
Ville Syrjälä18442d02013-09-13 16:00:08 +030010700static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010701 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010702{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010703 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010704
10705 /* read out port_clock from the DPLL */
10706 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010707
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010708 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010709 * In case there is an active pipe without active ports,
10710 * we may need some idea for the dotclock anyway.
10711 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010712 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010713 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010714 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010715 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010716}
10717
10718/** Returns the currently programmed mode of the given pipe. */
10719struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10720 struct drm_crtc *crtc)
10721{
Jesse Barnes548f2452011-02-17 10:40:53 -080010722 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010723 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010724 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010725 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010726 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010727 int htot = I915_READ(HTOTAL(cpu_transcoder));
10728 int hsync = I915_READ(HSYNC(cpu_transcoder));
10729 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10730 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010731 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010732
10733 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10734 if (!mode)
10735 return NULL;
10736
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010737 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10738 if (!pipe_config) {
10739 kfree(mode);
10740 return NULL;
10741 }
10742
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010743 /*
10744 * Construct a pipe_config sufficient for getting the clock info
10745 * back out of crtc_clock_get.
10746 *
10747 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10748 * to use a real value here instead.
10749 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010750 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10751 pipe_config->pixel_multiplier = 1;
10752 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10753 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10754 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10755 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010756
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010757 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010758 mode->hdisplay = (htot & 0xffff) + 1;
10759 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10760 mode->hsync_start = (hsync & 0xffff) + 1;
10761 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10762 mode->vdisplay = (vtot & 0xffff) + 1;
10763 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10764 mode->vsync_start = (vsync & 0xffff) + 1;
10765 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10766
10767 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010768
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010769 kfree(pipe_config);
10770
Jesse Barnes79e53942008-11-07 14:24:08 -080010771 return mode;
10772}
10773
Chris Wilsonf047e392012-07-21 12:31:41 +010010774void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010775{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010776 struct drm_i915_private *dev_priv = dev->dev_private;
10777
Chris Wilsonf62a0072014-02-21 17:55:39 +000010778 if (dev_priv->mm.busy)
10779 return;
10780
Paulo Zanoni43694d62014-03-07 20:08:08 -030010781 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010782 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010783 if (INTEL_INFO(dev)->gen >= 6)
10784 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010785 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010786}
10787
10788void intel_mark_idle(struct drm_device *dev)
10789{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010790 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010791
Chris Wilsonf62a0072014-02-21 17:55:39 +000010792 if (!dev_priv->mm.busy)
10793 return;
10794
10795 dev_priv->mm.busy = false;
10796
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010797 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010798 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010799
Paulo Zanoni43694d62014-03-07 20:08:08 -030010800 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010801}
10802
Jesse Barnes79e53942008-11-07 14:24:08 -080010803static void intel_crtc_destroy(struct drm_crtc *crtc)
10804{
10805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010806 struct drm_device *dev = crtc->dev;
10807 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010808
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010809 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010810 work = intel_crtc->unpin_work;
10811 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010812 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010813
10814 if (work) {
10815 cancel_work_sync(&work->work);
10816 kfree(work);
10817 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010818
10819 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010820
Jesse Barnes79e53942008-11-07 14:24:08 -080010821 kfree(intel_crtc);
10822}
10823
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010824static void intel_unpin_work_fn(struct work_struct *__work)
10825{
10826 struct intel_unpin_work *work =
10827 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010828 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10829 struct drm_device *dev = crtc->base.dev;
10830 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010831
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010832 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020010833 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilson05394f32010-11-08 19:18:58 +000010834 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010835
John Harrisonf06cc1b2014-11-24 18:49:37 +000010836 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010837 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010838 mutex_unlock(&dev->struct_mutex);
10839
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010840 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanoni1eb52232016-01-19 11:35:44 -020010841 intel_fbc_post_update(crtc);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010842 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010843
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010844 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10845 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010846
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010847 kfree(work);
10848}
10849
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010850static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010851 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010852{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010853 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10854 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010855 unsigned long flags;
10856
10857 /* Ignore early vblank irqs */
10858 if (intel_crtc == NULL)
10859 return;
10860
Daniel Vetterf3260382014-09-15 14:55:23 +020010861 /*
10862 * This is called both by irq handlers and the reset code (to complete
10863 * lost pageflips) so needs the full irqsave spinlocks.
10864 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010865 spin_lock_irqsave(&dev->event_lock, flags);
10866 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010867
10868 /* Ensure we don't miss a work->pending update ... */
10869 smp_rmb();
10870
10871 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010872 spin_unlock_irqrestore(&dev->event_lock, flags);
10873 return;
10874 }
10875
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010876 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010877
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010878 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010879}
10880
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010881void intel_finish_page_flip(struct drm_device *dev, int pipe)
10882{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010883 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010884 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10885
Mario Kleiner49b14a52010-12-09 07:00:07 +010010886 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010887}
10888
10889void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10890{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010891 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010892 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10893
Mario Kleiner49b14a52010-12-09 07:00:07 +010010894 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010895}
10896
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010897/* Is 'a' after or equal to 'b'? */
10898static bool g4x_flip_count_after_eq(u32 a, u32 b)
10899{
10900 return !((a - b) & 0x80000000);
10901}
10902
10903static bool page_flip_finished(struct intel_crtc *crtc)
10904{
10905 struct drm_device *dev = crtc->base.dev;
10906 struct drm_i915_private *dev_priv = dev->dev_private;
10907
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010908 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10909 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10910 return true;
10911
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010912 /*
10913 * The relevant registers doen't exist on pre-ctg.
10914 * As the flip done interrupt doesn't trigger for mmio
10915 * flips on gmch platforms, a flip count check isn't
10916 * really needed there. But since ctg has the registers,
10917 * include it in the check anyway.
10918 */
10919 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10920 return true;
10921
10922 /*
Maarten Lankhorste8861672016-02-24 11:24:26 +010010923 * BDW signals flip done immediately if the plane
10924 * is disabled, even if the plane enable is already
10925 * armed to occur at the next vblank :(
10926 */
10927
10928 /*
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010929 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10930 * used the same base address. In that case the mmio flip might
10931 * have completed, but the CS hasn't even executed the flip yet.
10932 *
10933 * A flip count check isn't enough as the CS might have updated
10934 * the base address just after start of vblank, but before we
10935 * managed to process the interrupt. This means we'd complete the
10936 * CS flip too soon.
10937 *
10938 * Combining both checks should get us a good enough result. It may
10939 * still happen that the CS flip has been executed, but has not
10940 * yet actually completed. But in case the base address is the same
10941 * anyway, we don't really care.
10942 */
10943 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10944 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010945 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010946 crtc->unpin_work->flip_count);
10947}
10948
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010949void intel_prepare_page_flip(struct drm_device *dev, int plane)
10950{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010951 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010952 struct intel_crtc *intel_crtc =
10953 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10954 unsigned long flags;
10955
Daniel Vetterf3260382014-09-15 14:55:23 +020010956
10957 /*
10958 * This is called both by irq handlers and the reset code (to complete
10959 * lost pageflips) so needs the full irqsave spinlocks.
10960 *
10961 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010962 * generate a page-flip completion irq, i.e. every modeset
10963 * is also accompanied by a spurious intel_prepare_page_flip().
10964 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010965 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010966 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010967 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010968 spin_unlock_irqrestore(&dev->event_lock, flags);
10969}
10970
Chris Wilson60426392015-10-10 10:44:32 +010010971static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010972{
10973 /* Ensure that the work item is consistent when activating it ... */
10974 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010975 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010976 /* and that it is marked active as soon as the irq could fire. */
10977 smp_wmb();
10978}
10979
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010980static int intel_gen2_queue_flip(struct drm_device *dev,
10981 struct drm_crtc *crtc,
10982 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010983 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010984 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010985 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010986{
John Harrison6258fbe2015-05-29 17:43:48 +010010987 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010989 u32 flip_mask;
10990 int ret;
10991
John Harrison5fb9de12015-05-29 17:44:07 +010010992 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010993 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010994 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010995
10996 /* Can't queue multiple flips, so wait for the previous
10997 * one to finish before executing the next.
10998 */
10999 if (intel_crtc->plane)
11000 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11001 else
11002 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011003 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11004 intel_ring_emit(ring, MI_NOOP);
11005 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11006 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11007 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011008 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011009 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011010
Chris Wilson60426392015-10-10 10:44:32 +010011011 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011012 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011013}
11014
11015static int intel_gen3_queue_flip(struct drm_device *dev,
11016 struct drm_crtc *crtc,
11017 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011018 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011019 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011020 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011021{
John Harrison6258fbe2015-05-29 17:43:48 +010011022 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011024 u32 flip_mask;
11025 int ret;
11026
John Harrison5fb9de12015-05-29 17:44:07 +010011027 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011028 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011029 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011030
11031 if (intel_crtc->plane)
11032 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11033 else
11034 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011035 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11036 intel_ring_emit(ring, MI_NOOP);
11037 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11038 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11039 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011040 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011041 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011042
Chris Wilson60426392015-10-10 10:44:32 +010011043 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011044 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011045}
11046
11047static int intel_gen4_queue_flip(struct drm_device *dev,
11048 struct drm_crtc *crtc,
11049 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011050 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011051 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011052 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011053{
John Harrison6258fbe2015-05-29 17:43:48 +010011054 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011055 struct drm_i915_private *dev_priv = dev->dev_private;
11056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11057 uint32_t pf, pipesrc;
11058 int ret;
11059
John Harrison5fb9de12015-05-29 17:44:07 +010011060 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011061 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011062 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011063
11064 /* i965+ uses the linear or tiled offsets from the
11065 * Display Registers (which do not change across a page-flip)
11066 * so we need only reprogram the base address.
11067 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011068 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11069 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11070 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011071 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011072 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011073
11074 /* XXX Enabling the panel-fitter across page-flip is so far
11075 * untested on non-native modes, so ignore it for now.
11076 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11077 */
11078 pf = 0;
11079 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011080 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011081
Chris Wilson60426392015-10-10 10:44:32 +010011082 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011083 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011084}
11085
11086static int intel_gen6_queue_flip(struct drm_device *dev,
11087 struct drm_crtc *crtc,
11088 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011089 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011090 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011091 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011092{
John Harrison6258fbe2015-05-29 17:43:48 +010011093 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011094 struct drm_i915_private *dev_priv = dev->dev_private;
11095 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11096 uint32_t pf, pipesrc;
11097 int ret;
11098
John Harrison5fb9de12015-05-29 17:44:07 +010011099 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011100 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011101 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011102
Daniel Vetter6d90c952012-04-26 23:28:05 +020011103 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11104 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11105 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011106 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011107
Chris Wilson99d9acd2012-04-17 20:37:00 +010011108 /* Contrary to the suggestions in the documentation,
11109 * "Enable Panel Fitter" does not seem to be required when page
11110 * flipping with a non-native mode, and worse causes a normal
11111 * modeset to fail.
11112 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11113 */
11114 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011115 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011116 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011117
Chris Wilson60426392015-10-10 10:44:32 +010011118 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011119 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011120}
11121
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011122static int intel_gen7_queue_flip(struct drm_device *dev,
11123 struct drm_crtc *crtc,
11124 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011125 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011126 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011127 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011128{
John Harrison6258fbe2015-05-29 17:43:48 +010011129 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011131 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011132 int len, ret;
11133
Robin Schroereba905b2014-05-18 02:24:50 +020011134 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011135 case PLANE_A:
11136 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11137 break;
11138 case PLANE_B:
11139 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11140 break;
11141 case PLANE_C:
11142 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11143 break;
11144 default:
11145 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011146 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011147 }
11148
Chris Wilsonffe74d72013-08-26 20:58:12 +010011149 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011150 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011151 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011152 /*
11153 * On Gen 8, SRM is now taking an extra dword to accommodate
11154 * 48bits addresses, and we need a NOOP for the batch size to
11155 * stay even.
11156 */
11157 if (IS_GEN8(dev))
11158 len += 2;
11159 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011160
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011161 /*
11162 * BSpec MI_DISPLAY_FLIP for IVB:
11163 * "The full packet must be contained within the same cache line."
11164 *
11165 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11166 * cacheline, if we ever start emitting more commands before
11167 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11168 * then do the cacheline alignment, and finally emit the
11169 * MI_DISPLAY_FLIP.
11170 */
John Harrisonbba09b12015-05-29 17:44:06 +010011171 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011172 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011173 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011174
John Harrison5fb9de12015-05-29 17:44:07 +010011175 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011176 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011177 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011178
Chris Wilsonffe74d72013-08-26 20:58:12 +010011179 /* Unmask the flip-done completion message. Note that the bspec says that
11180 * we should do this for both the BCS and RCS, and that we must not unmask
11181 * more than one flip event at any time (or ensure that one flip message
11182 * can be sent by waiting for flip-done prior to queueing new flips).
11183 * Experimentation says that BCS works despite DERRMR masking all
11184 * flip-done completion events and that unmasking all planes at once
11185 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11186 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11187 */
11188 if (ring->id == RCS) {
11189 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011190 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011191 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11192 DERRMR_PIPEB_PRI_FLIP_DONE |
11193 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011194 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011195 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011196 MI_SRM_LRM_GLOBAL_GTT);
11197 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011198 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011199 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011200 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011201 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011202 if (IS_GEN8(dev)) {
11203 intel_ring_emit(ring, 0);
11204 intel_ring_emit(ring, MI_NOOP);
11205 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011206 }
11207
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011208 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011209 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011210 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011211 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011212
Chris Wilson60426392015-10-10 10:44:32 +010011213 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011214 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011215}
11216
Sourab Gupta84c33a62014-06-02 16:47:17 +053011217static bool use_mmio_flip(struct intel_engine_cs *ring,
11218 struct drm_i915_gem_object *obj)
11219{
11220 /*
11221 * This is not being used for older platforms, because
11222 * non-availability of flip done interrupt forces us to use
11223 * CS flips. Older platforms derive flip done using some clever
11224 * tricks involving the flip_pending status bits and vblank irqs.
11225 * So using MMIO flips there would disrupt this mechanism.
11226 */
11227
Chris Wilson8e09bf82014-07-08 10:40:30 +010011228 if (ring == NULL)
11229 return true;
11230
Sourab Gupta84c33a62014-06-02 16:47:17 +053011231 if (INTEL_INFO(ring->dev)->gen < 5)
11232 return false;
11233
11234 if (i915.use_mmio_flip < 0)
11235 return false;
11236 else if (i915.use_mmio_flip > 0)
11237 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011238 else if (i915.enable_execlists)
11239 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011240 else if (obj->base.dma_buf &&
11241 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11242 false))
11243 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011244 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011245 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011246}
11247
Chris Wilson60426392015-10-10 10:44:32 +010011248static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011249 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011250 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011251{
11252 struct drm_device *dev = intel_crtc->base.dev;
11253 struct drm_i915_private *dev_priv = dev->dev_private;
11254 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011255 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011256 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011257
11258 ctl = I915_READ(PLANE_CTL(pipe, 0));
11259 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011260 switch (fb->modifier[0]) {
11261 case DRM_FORMAT_MOD_NONE:
11262 break;
11263 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011264 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011265 break;
11266 case I915_FORMAT_MOD_Y_TILED:
11267 ctl |= PLANE_CTL_TILED_Y;
11268 break;
11269 case I915_FORMAT_MOD_Yf_TILED:
11270 ctl |= PLANE_CTL_TILED_YF;
11271 break;
11272 default:
11273 MISSING_CASE(fb->modifier[0]);
11274 }
Damien Lespiauff944562014-11-20 14:58:16 +000011275
11276 /*
11277 * The stride is either expressed as a multiple of 64 bytes chunks for
11278 * linear buffers or in number of tiles for tiled buffers.
11279 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011280 if (intel_rotation_90_or_270(rotation)) {
11281 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +020011282 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011283 stride = DIV_ROUND_UP(fb->height, tile_height);
11284 } else {
11285 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011286 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11287 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011288 }
Damien Lespiauff944562014-11-20 14:58:16 +000011289
11290 /*
11291 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11292 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11293 */
11294 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11295 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11296
Chris Wilson60426392015-10-10 10:44:32 +010011297 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011298 POSTING_READ(PLANE_SURF(pipe, 0));
11299}
11300
Chris Wilson60426392015-10-10 10:44:32 +010011301static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11302 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011303{
11304 struct drm_device *dev = intel_crtc->base.dev;
11305 struct drm_i915_private *dev_priv = dev->dev_private;
11306 struct intel_framebuffer *intel_fb =
11307 to_intel_framebuffer(intel_crtc->base.primary->fb);
11308 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011309 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011310 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011311
Sourab Gupta84c33a62014-06-02 16:47:17 +053011312 dspcntr = I915_READ(reg);
11313
Damien Lespiauc5d97472014-10-25 00:11:11 +010011314 if (obj->tiling_mode != I915_TILING_NONE)
11315 dspcntr |= DISPPLANE_TILED;
11316 else
11317 dspcntr &= ~DISPPLANE_TILED;
11318
Sourab Gupta84c33a62014-06-02 16:47:17 +053011319 I915_WRITE(reg, dspcntr);
11320
Chris Wilson60426392015-10-10 10:44:32 +010011321 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011322 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011323}
11324
11325/*
11326 * XXX: This is the temporary way to update the plane registers until we get
11327 * around to using the usual plane update functions for MMIO flips
11328 */
Chris Wilson60426392015-10-10 10:44:32 +010011329static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011330{
Chris Wilson60426392015-10-10 10:44:32 +010011331 struct intel_crtc *crtc = mmio_flip->crtc;
11332 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011333
Chris Wilson60426392015-10-10 10:44:32 +010011334 spin_lock_irq(&crtc->base.dev->event_lock);
11335 work = crtc->unpin_work;
11336 spin_unlock_irq(&crtc->base.dev->event_lock);
11337 if (work == NULL)
11338 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011339
Chris Wilson60426392015-10-10 10:44:32 +010011340 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011341
Chris Wilson60426392015-10-10 10:44:32 +010011342 intel_pipe_update_start(crtc);
11343
11344 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011345 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011346 else
11347 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011348 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011349
Chris Wilson60426392015-10-10 10:44:32 +010011350 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011351}
11352
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011353static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011354{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011355 struct intel_mmio_flip *mmio_flip =
11356 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011357 struct intel_framebuffer *intel_fb =
11358 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11359 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011360
Chris Wilson60426392015-10-10 10:44:32 +010011361 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011362 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011363 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011364 false, NULL,
11365 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011366 i915_gem_request_unreference__unlocked(mmio_flip->req);
11367 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011368
Alex Goinsfd8e0582015-11-25 18:43:38 -080011369 /* For framebuffer backed by dmabuf, wait for fence */
11370 if (obj->base.dma_buf)
11371 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11372 false, false,
11373 MAX_SCHEDULE_TIMEOUT) < 0);
11374
Chris Wilson60426392015-10-10 10:44:32 +010011375 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011376 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011377}
11378
11379static int intel_queue_mmio_flip(struct drm_device *dev,
11380 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011381 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011382{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011383 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011384
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011385 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11386 if (mmio_flip == NULL)
11387 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011388
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011389 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011390 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011391 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011392 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011393
11394 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11395 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011396
Sourab Gupta84c33a62014-06-02 16:47:17 +053011397 return 0;
11398}
11399
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011400static int intel_default_queue_flip(struct drm_device *dev,
11401 struct drm_crtc *crtc,
11402 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011403 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011404 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011405 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011406{
11407 return -ENODEV;
11408}
11409
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011410static bool __intel_pageflip_stall_check(struct drm_device *dev,
11411 struct drm_crtc *crtc)
11412{
11413 struct drm_i915_private *dev_priv = dev->dev_private;
11414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11415 struct intel_unpin_work *work = intel_crtc->unpin_work;
11416 u32 addr;
11417
11418 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11419 return true;
11420
Chris Wilson908565c2015-08-12 13:08:22 +010011421 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11422 return false;
11423
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011424 if (!work->enable_stall_check)
11425 return false;
11426
11427 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011428 if (work->flip_queued_req &&
11429 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011430 return false;
11431
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011432 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011433 }
11434
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011435 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011436 return false;
11437
11438 /* Potential stall - if we see that the flip has happened,
11439 * assume a missed interrupt. */
11440 if (INTEL_INFO(dev)->gen >= 4)
11441 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11442 else
11443 addr = I915_READ(DSPADDR(intel_crtc->plane));
11444
11445 /* There is a potential issue here with a false positive after a flip
11446 * to the same address. We could address this by checking for a
11447 * non-incrementing frame counter.
11448 */
11449 return addr == work->gtt_offset;
11450}
11451
11452void intel_check_page_flip(struct drm_device *dev, int pipe)
11453{
11454 struct drm_i915_private *dev_priv = dev->dev_private;
11455 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011457 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011458
Dave Gordon6c51d462015-03-06 15:34:26 +000011459 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011460
11461 if (crtc == NULL)
11462 return;
11463
Daniel Vetterf3260382014-09-15 14:55:23 +020011464 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011465 work = intel_crtc->unpin_work;
11466 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011467 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011468 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011469 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011470 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011471 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011472 if (work != NULL &&
11473 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11474 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011475 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011476}
11477
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011478static int intel_crtc_page_flip(struct drm_crtc *crtc,
11479 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011480 struct drm_pending_vblank_event *event,
11481 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011482{
11483 struct drm_device *dev = crtc->dev;
11484 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011485 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011486 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011487 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011488 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011489 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011490 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011491 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011492 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011493 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011494 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011495
Matt Roper2ff8fde2014-07-08 07:50:07 -070011496 /*
11497 * drm_mode_page_flip_ioctl() should already catch this, but double
11498 * check to be safe. In the future we may enable pageflipping from
11499 * a disabled primary plane.
11500 */
11501 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11502 return -EBUSY;
11503
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011504 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011505 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011506 return -EINVAL;
11507
11508 /*
11509 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11510 * Note that pitch changes could also affect these register.
11511 */
11512 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011513 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11514 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011515 return -EINVAL;
11516
Chris Wilsonf900db42014-02-20 09:26:13 +000011517 if (i915_terminally_wedged(&dev_priv->gpu_error))
11518 goto out_hang;
11519
Daniel Vetterb14c5672013-09-19 12:18:32 +020011520 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011521 if (work == NULL)
11522 return -ENOMEM;
11523
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011524 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011525 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011526 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011527 INIT_WORK(&work->work, intel_unpin_work_fn);
11528
Daniel Vetter87b6b102014-05-15 15:33:46 +020011529 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011530 if (ret)
11531 goto free_work;
11532
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011533 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011534 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011535 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011536 /* Before declaring the flip queue wedged, check if
11537 * the hardware completed the operation behind our backs.
11538 */
11539 if (__intel_pageflip_stall_check(dev, crtc)) {
11540 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11541 page_flip_completed(intel_crtc);
11542 } else {
11543 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011544 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011545
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011546 drm_crtc_vblank_put(crtc);
11547 kfree(work);
11548 return -EBUSY;
11549 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011550 }
11551 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011552 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011553
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011554 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11555 flush_workqueue(dev_priv->wq);
11556
Jesse Barnes75dfca82010-02-10 15:09:44 -080011557 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011558 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011559 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011560
Matt Roperf4510a22014-04-01 15:22:40 -070011561 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011562 update_state_fb(crtc->primary);
Paulo Zanonie8216e52016-01-19 11:35:56 -020011563 intel_fbc_pre_update(intel_crtc);
Matt Roper1ed1f962015-01-30 16:22:36 -080011564
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011565 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011566
Chris Wilson89ed88b2015-02-16 14:31:49 +000011567 ret = i915_mutex_lock_interruptible(dev);
11568 if (ret)
11569 goto cleanup;
11570
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011571 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011572 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011573
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011574 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011575 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011576
Wayne Boyer666a4532015-12-09 12:29:35 -080011577 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011578 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011579 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011580 /* vlv: DISPLAY_FLIP fails to change tiling */
11581 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011582 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011583 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011584 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011585 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011586 if (ring == NULL || ring->id != RCS)
11587 ring = &dev_priv->ring[BCS];
11588 } else {
11589 ring = &dev_priv->ring[RCS];
11590 }
11591
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011592 mmio_flip = use_mmio_flip(ring, obj);
11593
11594 /* When using CS flips, we want to emit semaphores between rings.
11595 * However, when using mmio flips we will create a task to do the
11596 * synchronisation, so all we want here is to pin the framebuffer
11597 * into the display plane and skip any waits.
11598 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011599 if (!mmio_flip) {
11600 ret = i915_gem_object_sync(obj, ring, &request);
11601 if (ret)
11602 goto cleanup_pending;
11603 }
11604
Ville Syrjälä3465c582016-02-15 22:54:43 +020011605 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011606 if (ret)
11607 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011608
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011609 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11610 obj, 0);
11611 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011612
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011613 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011614 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011615 if (ret)
11616 goto cleanup_unpin;
11617
John Harrisonf06cc1b2014-11-24 18:49:37 +000011618 i915_gem_request_assign(&work->flip_queued_req,
11619 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011620 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011621 if (!request) {
Dave Gordon26827082016-01-19 19:02:53 +000011622 request = i915_gem_request_alloc(ring, NULL);
11623 if (IS_ERR(request)) {
11624 ret = PTR_ERR(request);
John Harrison6258fbe2015-05-29 17:43:48 +010011625 goto cleanup_unpin;
Dave Gordon26827082016-01-19 19:02:53 +000011626 }
John Harrison6258fbe2015-05-29 17:43:48 +010011627 }
11628
11629 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011630 page_flip_flags);
11631 if (ret)
11632 goto cleanup_unpin;
11633
John Harrison6258fbe2015-05-29 17:43:48 +010011634 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011635 }
11636
John Harrison91af1272015-06-18 13:14:56 +010011637 if (request)
John Harrison75289872015-05-29 17:43:49 +010011638 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011639
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011640 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011641 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011642
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011643 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011644 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011645 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011646
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011647 intel_frontbuffer_flip_prepare(dev,
11648 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011649
Jesse Barnese5510fa2010-07-01 16:48:37 -070011650 trace_i915_flip_request(intel_crtc->plane, obj);
11651
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011652 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011653
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011654cleanup_unpin:
Ville Syrjälä3465c582016-02-15 22:54:43 +020011655 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011656cleanup_pending:
Dave Gordon0aa498d2016-01-28 10:48:09 +000011657 if (!IS_ERR_OR_NULL(request))
John Harrison91af1272015-06-18 13:14:56 +010011658 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011659 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011660 mutex_unlock(&dev->struct_mutex);
11661cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011662 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011663 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011664
Chris Wilson89ed88b2015-02-16 14:31:49 +000011665 drm_gem_object_unreference_unlocked(&obj->base);
11666 drm_framebuffer_unreference(work->old_fb);
11667
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011668 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011669 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011670 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011671
Daniel Vetter87b6b102014-05-15 15:33:46 +020011672 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011673free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011674 kfree(work);
11675
Chris Wilsonf900db42014-02-20 09:26:13 +000011676 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011677 struct drm_atomic_state *state;
11678 struct drm_plane_state *plane_state;
11679
Chris Wilsonf900db42014-02-20 09:26:13 +000011680out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011681 state = drm_atomic_state_alloc(dev);
11682 if (!state)
11683 return -ENOMEM;
11684 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11685
11686retry:
11687 plane_state = drm_atomic_get_plane_state(state, primary);
11688 ret = PTR_ERR_OR_ZERO(plane_state);
11689 if (!ret) {
11690 drm_atomic_set_fb_for_plane(plane_state, fb);
11691
11692 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11693 if (!ret)
11694 ret = drm_atomic_commit(state);
11695 }
11696
11697 if (ret == -EDEADLK) {
11698 drm_modeset_backoff(state->acquire_ctx);
11699 drm_atomic_state_clear(state);
11700 goto retry;
11701 }
11702
11703 if (ret)
11704 drm_atomic_state_free(state);
11705
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011706 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011707 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011708 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011709 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011710 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011711 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011712 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011713}
11714
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011715
11716/**
11717 * intel_wm_need_update - Check whether watermarks need updating
11718 * @plane: drm plane
11719 * @state: new plane state
11720 *
11721 * Check current plane state versus the new one to determine whether
11722 * watermarks need to be recalculated.
11723 *
11724 * Returns true or false.
11725 */
11726static bool intel_wm_need_update(struct drm_plane *plane,
11727 struct drm_plane_state *state)
11728{
Matt Roperd21fbe82015-09-24 15:53:12 -070011729 struct intel_plane_state *new = to_intel_plane_state(state);
11730 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11731
11732 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011733 if (new->visible != cur->visible)
11734 return true;
11735
11736 if (!cur->base.fb || !new->base.fb)
11737 return false;
11738
11739 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11740 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011741 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11742 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11743 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11744 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011745 return true;
11746
11747 return false;
11748}
11749
Matt Roperd21fbe82015-09-24 15:53:12 -070011750static bool needs_scaling(struct intel_plane_state *state)
11751{
11752 int src_w = drm_rect_width(&state->src) >> 16;
11753 int src_h = drm_rect_height(&state->src) >> 16;
11754 int dst_w = drm_rect_width(&state->dst);
11755 int dst_h = drm_rect_height(&state->dst);
11756
11757 return (src_w != dst_w || src_h != dst_h);
11758}
11759
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011760int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11761 struct drm_plane_state *plane_state)
11762{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011763 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011764 struct drm_crtc *crtc = crtc_state->crtc;
11765 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11766 struct drm_plane *plane = plane_state->plane;
11767 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080011768 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011769 struct intel_plane_state *old_plane_state =
11770 to_intel_plane_state(plane->state);
11771 int idx = intel_crtc->base.base.id, ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011772 bool mode_changed = needs_modeset(crtc_state);
11773 bool was_crtc_enabled = crtc->state->active;
11774 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011775 bool turn_off, turn_on, visible, was_visible;
11776 struct drm_framebuffer *fb = plane_state->fb;
11777
11778 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11779 plane->type != DRM_PLANE_TYPE_CURSOR) {
11780 ret = skl_update_scaler_plane(
11781 to_intel_crtc_state(crtc_state),
11782 to_intel_plane_state(plane_state));
11783 if (ret)
11784 return ret;
11785 }
11786
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011787 was_visible = old_plane_state->visible;
11788 visible = to_intel_plane_state(plane_state)->visible;
11789
11790 if (!was_crtc_enabled && WARN_ON(was_visible))
11791 was_visible = false;
11792
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011793 /*
11794 * Visibility is calculated as if the crtc was on, but
11795 * after scaler setup everything depends on it being off
11796 * when the crtc isn't active.
11797 */
11798 if (!is_crtc_enabled)
11799 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011800
11801 if (!was_visible && !visible)
11802 return 0;
11803
Maarten Lankhorste8861672016-02-24 11:24:26 +010011804 if (fb != old_plane_state->base.fb)
11805 pipe_config->fb_changed = true;
11806
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011807 turn_off = was_visible && (!visible || mode_changed);
11808 turn_on = visible && (!was_visible || mode_changed);
11809
11810 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11811 plane->base.id, fb ? fb->base.id : -1);
11812
11813 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11814 plane->base.id, was_visible, visible,
11815 turn_off, turn_on, mode_changed);
11816
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011817 if (turn_on) {
11818 pipe_config->update_wm_pre = true;
11819
11820 /* must disable cxsr around plane enable/disable */
11821 if (plane->type != DRM_PLANE_TYPE_CURSOR)
11822 pipe_config->disable_cxsr = true;
11823 } else if (turn_off) {
11824 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011825
Ville Syrjälä852eb002015-06-24 22:00:07 +030011826 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010011827 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011828 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011829 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011830 /* FIXME bollocks */
11831 pipe_config->update_wm_pre = true;
11832 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011833 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011834
Matt Ropered4a6a72016-02-23 17:20:13 -080011835 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011836 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
11837 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080011838 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11839
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011840 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010011841 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011842
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010011843 /*
11844 * WaCxSRDisabledForSpriteScaling:ivb
11845 *
11846 * cstate->update_wm was already set above, so this flag will
11847 * take effect when we commit and program watermarks.
11848 */
11849 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
11850 needs_scaling(to_intel_plane_state(plane_state)) &&
11851 !needs_scaling(old_plane_state))
11852 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011853
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011854 return 0;
11855}
11856
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011857static bool encoders_cloneable(const struct intel_encoder *a,
11858 const struct intel_encoder *b)
11859{
11860 /* masks could be asymmetric, so check both ways */
11861 return a == b || (a->cloneable & (1 << b->type) &&
11862 b->cloneable & (1 << a->type));
11863}
11864
11865static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11866 struct intel_crtc *crtc,
11867 struct intel_encoder *encoder)
11868{
11869 struct intel_encoder *source_encoder;
11870 struct drm_connector *connector;
11871 struct drm_connector_state *connector_state;
11872 int i;
11873
11874 for_each_connector_in_state(state, connector, connector_state, i) {
11875 if (connector_state->crtc != &crtc->base)
11876 continue;
11877
11878 source_encoder =
11879 to_intel_encoder(connector_state->best_encoder);
11880 if (!encoders_cloneable(encoder, source_encoder))
11881 return false;
11882 }
11883
11884 return true;
11885}
11886
11887static bool check_encoder_cloning(struct drm_atomic_state *state,
11888 struct intel_crtc *crtc)
11889{
11890 struct intel_encoder *encoder;
11891 struct drm_connector *connector;
11892 struct drm_connector_state *connector_state;
11893 int i;
11894
11895 for_each_connector_in_state(state, connector, connector_state, i) {
11896 if (connector_state->crtc != &crtc->base)
11897 continue;
11898
11899 encoder = to_intel_encoder(connector_state->best_encoder);
11900 if (!check_single_encoder_cloning(state, crtc, encoder))
11901 return false;
11902 }
11903
11904 return true;
11905}
11906
11907static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11908 struct drm_crtc_state *crtc_state)
11909{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011910 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011911 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011913 struct intel_crtc_state *pipe_config =
11914 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011915 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011916 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011917 bool mode_changed = needs_modeset(crtc_state);
11918
11919 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11920 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11921 return -EINVAL;
11922 }
11923
Ville Syrjälä852eb002015-06-24 22:00:07 +030011924 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011925 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011926
Maarten Lankhorstad421372015-06-15 12:33:42 +020011927 if (mode_changed && crtc_state->enable &&
11928 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011929 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020011930 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11931 pipe_config);
11932 if (ret)
11933 return ret;
11934 }
11935
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011936 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011937 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010011938 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011939 if (ret) {
11940 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070011941 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080011942 }
11943 }
11944
11945 if (dev_priv->display.compute_intermediate_wm &&
11946 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11947 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11948 return 0;
11949
11950 /*
11951 * Calculate 'intermediate' watermarks that satisfy both the
11952 * old state and the new state. We can program these
11953 * immediately.
11954 */
11955 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
11956 intel_crtc,
11957 pipe_config);
11958 if (ret) {
11959 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
11960 return ret;
11961 }
Matt Roper86c8bbb2015-09-24 15:53:16 -070011962 }
11963
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011964 if (INTEL_INFO(dev)->gen >= 9) {
11965 if (mode_changed)
11966 ret = skl_update_scaler_crtc(pipe_config);
11967
11968 if (!ret)
11969 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11970 pipe_config);
11971 }
11972
11973 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011974}
11975
Jani Nikula65b38e02015-04-13 11:26:56 +030011976static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011977 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11978 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011979 .atomic_begin = intel_begin_crtc_commit,
11980 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011981 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011982};
11983
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011984static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11985{
11986 struct intel_connector *connector;
11987
11988 for_each_intel_connector(dev, connector) {
11989 if (connector->base.encoder) {
11990 connector->base.state->best_encoder =
11991 connector->base.encoder;
11992 connector->base.state->crtc =
11993 connector->base.encoder->crtc;
11994 } else {
11995 connector->base.state->best_encoder = NULL;
11996 connector->base.state->crtc = NULL;
11997 }
11998 }
11999}
12000
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012001static void
Robin Schroereba905b2014-05-18 02:24:50 +020012002connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012003 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012004{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012005 int bpp = pipe_config->pipe_bpp;
12006
12007 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12008 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012009 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012010
12011 /* Don't use an invalid EDID bpc value */
12012 if (connector->base.display_info.bpc &&
12013 connector->base.display_info.bpc * 3 < bpp) {
12014 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12015 bpp, connector->base.display_info.bpc*3);
12016 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12017 }
12018
Jani Nikula013dd9e2016-01-13 16:35:20 +020012019 /* Clamp bpp to default limit on screens without EDID 1.4 */
12020 if (connector->base.display_info.bpc == 0) {
12021 int type = connector->base.connector_type;
12022 int clamp_bpp = 24;
12023
12024 /* Fall back to 18 bpp when DP sink capability is unknown. */
12025 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12026 type == DRM_MODE_CONNECTOR_eDP)
12027 clamp_bpp = 18;
12028
12029 if (bpp > clamp_bpp) {
12030 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12031 bpp, clamp_bpp);
12032 pipe_config->pipe_bpp = clamp_bpp;
12033 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012034 }
12035}
12036
12037static int
12038compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012039 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012040{
12041 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012042 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012043 struct drm_connector *connector;
12044 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012045 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012046
Wayne Boyer666a4532015-12-09 12:29:35 -080012047 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012048 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012049 else if (INTEL_INFO(dev)->gen >= 5)
12050 bpp = 12*3;
12051 else
12052 bpp = 8*3;
12053
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012054
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012055 pipe_config->pipe_bpp = bpp;
12056
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012057 state = pipe_config->base.state;
12058
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012059 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012060 for_each_connector_in_state(state, connector, connector_state, i) {
12061 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012062 continue;
12063
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012064 connected_sink_compute_bpp(to_intel_connector(connector),
12065 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012066 }
12067
12068 return bpp;
12069}
12070
Daniel Vetter644db712013-09-19 14:53:58 +020012071static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12072{
12073 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12074 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012075 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012076 mode->crtc_hdisplay, mode->crtc_hsync_start,
12077 mode->crtc_hsync_end, mode->crtc_htotal,
12078 mode->crtc_vdisplay, mode->crtc_vsync_start,
12079 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12080}
12081
Daniel Vetterc0b03412013-05-28 12:05:54 +020012082static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012083 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012084 const char *context)
12085{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012086 struct drm_device *dev = crtc->base.dev;
12087 struct drm_plane *plane;
12088 struct intel_plane *intel_plane;
12089 struct intel_plane_state *state;
12090 struct drm_framebuffer *fb;
12091
12092 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12093 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012094
12095 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12096 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12097 pipe_config->pipe_bpp, pipe_config->dither);
12098 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12099 pipe_config->has_pch_encoder,
12100 pipe_config->fdi_lanes,
12101 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12102 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12103 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012104 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012105 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012106 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012107 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12108 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12109 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012110
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012111 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012112 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012113 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012114 pipe_config->dp_m2_n2.gmch_m,
12115 pipe_config->dp_m2_n2.gmch_n,
12116 pipe_config->dp_m2_n2.link_m,
12117 pipe_config->dp_m2_n2.link_n,
12118 pipe_config->dp_m2_n2.tu);
12119
Daniel Vetter55072d12014-11-20 16:10:28 +010012120 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12121 pipe_config->has_audio,
12122 pipe_config->has_infoframe);
12123
Daniel Vetterc0b03412013-05-28 12:05:54 +020012124 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012125 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012126 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012127 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12128 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012129 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012130 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12131 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012132 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12133 crtc->num_scalers,
12134 pipe_config->scaler_state.scaler_users,
12135 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012136 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12137 pipe_config->gmch_pfit.control,
12138 pipe_config->gmch_pfit.pgm_ratios,
12139 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012140 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012141 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012142 pipe_config->pch_pfit.size,
12143 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012144 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012145 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012146
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012147 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012148 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012149 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012150 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012151 pipe_config->ddi_pll_sel,
12152 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012153 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012154 pipe_config->dpll_hw_state.pll0,
12155 pipe_config->dpll_hw_state.pll1,
12156 pipe_config->dpll_hw_state.pll2,
12157 pipe_config->dpll_hw_state.pll3,
12158 pipe_config->dpll_hw_state.pll6,
12159 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012160 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012161 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012162 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012163 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012164 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12165 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12166 pipe_config->ddi_pll_sel,
12167 pipe_config->dpll_hw_state.ctrl1,
12168 pipe_config->dpll_hw_state.cfgcr1,
12169 pipe_config->dpll_hw_state.cfgcr2);
12170 } else if (HAS_DDI(dev)) {
Ville Syrjälä1260f072016-02-17 21:41:08 +020012171 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012172 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012173 pipe_config->dpll_hw_state.wrpll,
12174 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012175 } else {
12176 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12177 "fp0: 0x%x, fp1: 0x%x\n",
12178 pipe_config->dpll_hw_state.dpll,
12179 pipe_config->dpll_hw_state.dpll_md,
12180 pipe_config->dpll_hw_state.fp0,
12181 pipe_config->dpll_hw_state.fp1);
12182 }
12183
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012184 DRM_DEBUG_KMS("planes on this crtc\n");
12185 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12186 intel_plane = to_intel_plane(plane);
12187 if (intel_plane->pipe != crtc->pipe)
12188 continue;
12189
12190 state = to_intel_plane_state(plane->state);
12191 fb = state->base.fb;
12192 if (!fb) {
12193 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12194 "disabled, scaler_id = %d\n",
12195 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12196 plane->base.id, intel_plane->pipe,
12197 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12198 drm_plane_index(plane), state->scaler_id);
12199 continue;
12200 }
12201
12202 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12203 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12204 plane->base.id, intel_plane->pipe,
12205 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12206 drm_plane_index(plane));
12207 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12208 fb->base.id, fb->width, fb->height, fb->pixel_format);
12209 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12210 state->scaler_id,
12211 state->src.x1 >> 16, state->src.y1 >> 16,
12212 drm_rect_width(&state->src) >> 16,
12213 drm_rect_height(&state->src) >> 16,
12214 state->dst.x1, state->dst.y1,
12215 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12216 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012217}
12218
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012219static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012220{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012221 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012222 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012223 unsigned int used_ports = 0;
12224
12225 /*
12226 * Walk the connector list instead of the encoder
12227 * list to detect the problem on ddi platforms
12228 * where there's just one encoder per digital port.
12229 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012230 drm_for_each_connector(connector, dev) {
12231 struct drm_connector_state *connector_state;
12232 struct intel_encoder *encoder;
12233
12234 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12235 if (!connector_state)
12236 connector_state = connector->state;
12237
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012238 if (!connector_state->best_encoder)
12239 continue;
12240
12241 encoder = to_intel_encoder(connector_state->best_encoder);
12242
12243 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012244
12245 switch (encoder->type) {
12246 unsigned int port_mask;
12247 case INTEL_OUTPUT_UNKNOWN:
12248 if (WARN_ON(!HAS_DDI(dev)))
12249 break;
12250 case INTEL_OUTPUT_DISPLAYPORT:
12251 case INTEL_OUTPUT_HDMI:
12252 case INTEL_OUTPUT_EDP:
12253 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12254
12255 /* the same port mustn't appear more than once */
12256 if (used_ports & port_mask)
12257 return false;
12258
12259 used_ports |= port_mask;
12260 default:
12261 break;
12262 }
12263 }
12264
12265 return true;
12266}
12267
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012268static void
12269clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12270{
12271 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012272 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012273 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012274 struct intel_shared_dpll *shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012275 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012276 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012277
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012278 /* FIXME: before the switch to atomic started, a new pipe_config was
12279 * kzalloc'd. Code that depends on any field being zero should be
12280 * fixed, so that the crtc_state can be safely duplicated. For now,
12281 * only fields that are know to not cause problems are preserved. */
12282
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012283 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012284 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012285 shared_dpll = crtc_state->shared_dpll;
12286 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012287 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012288 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012289
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012290 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012291
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012292 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012293 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012294 crtc_state->shared_dpll = shared_dpll;
12295 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012296 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012297 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012298}
12299
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012300static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012301intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012302 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012303{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012304 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012305 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012306 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012307 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012308 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012309 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012310 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012311
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012312 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012313
Daniel Vettere143a212013-07-04 12:01:15 +020012314 pipe_config->cpu_transcoder =
12315 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012316
Imre Deak2960bc92013-07-30 13:36:32 +030012317 /*
12318 * Sanitize sync polarity flags based on requested ones. If neither
12319 * positive or negative polarity is requested, treat this as meaning
12320 * negative polarity.
12321 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012322 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012323 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012324 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012325
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012326 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012327 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012328 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012329
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012330 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12331 pipe_config);
12332 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012333 goto fail;
12334
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012335 /*
12336 * Determine the real pipe dimensions. Note that stereo modes can
12337 * increase the actual pipe size due to the frame doubling and
12338 * insertion of additional space for blanks between the frame. This
12339 * is stored in the crtc timings. We use the requested mode to do this
12340 * computation to clearly distinguish it from the adjusted mode, which
12341 * can be changed by the connectors in the below retry loop.
12342 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012343 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012344 &pipe_config->pipe_src_w,
12345 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012346
Daniel Vettere29c22c2013-02-21 00:00:16 +010012347encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012348 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012349 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012350 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012351
Daniel Vetter135c81b2013-07-21 21:37:09 +020012352 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012353 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12354 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012355
Daniel Vetter7758a112012-07-08 19:40:39 +020012356 /* Pass our mode to the connectors and the CRTC to give them a chance to
12357 * adjust it according to limitations or connector properties, and also
12358 * a chance to reject the mode entirely.
12359 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012360 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012361 if (connector_state->crtc != crtc)
12362 continue;
12363
12364 encoder = to_intel_encoder(connector_state->best_encoder);
12365
Daniel Vetterefea6e82013-07-21 21:36:59 +020012366 if (!(encoder->compute_config(encoder, pipe_config))) {
12367 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012368 goto fail;
12369 }
12370 }
12371
Daniel Vetterff9a6752013-06-01 17:16:21 +020012372 /* Set default port clock if not overwritten by the encoder. Needs to be
12373 * done afterwards in case the encoder adjusts the mode. */
12374 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012375 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012376 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012377
Daniel Vettera43f6e02013-06-07 23:10:32 +020012378 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012379 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012380 DRM_DEBUG_KMS("CRTC fixup failed\n");
12381 goto fail;
12382 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012383
12384 if (ret == RETRY) {
12385 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12386 ret = -EINVAL;
12387 goto fail;
12388 }
12389
12390 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12391 retry = false;
12392 goto encoder_retry;
12393 }
12394
Daniel Vettere8fa4272015-08-12 11:43:34 +020012395 /* Dithering seems to not pass-through bits correctly when it should, so
12396 * only enable it on 6bpc panels. */
12397 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012398 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012399 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012400
Daniel Vetter7758a112012-07-08 19:40:39 +020012401fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012402 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012403}
12404
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012405static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012406intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012407{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012408 struct drm_crtc *crtc;
12409 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012410 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012411
Ville Syrjälä76688512014-01-10 11:28:06 +020012412 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012413 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012414 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012415
12416 /* Update hwmode for vblank functions */
12417 if (crtc->state->active)
12418 crtc->hwmode = crtc->state->adjusted_mode;
12419 else
12420 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012421
12422 /*
12423 * Update legacy state to satisfy fbc code. This can
12424 * be removed when fbc uses the atomic state.
12425 */
12426 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12427 struct drm_plane_state *plane_state = crtc->primary->state;
12428
12429 crtc->primary->fb = plane_state->fb;
12430 crtc->x = plane_state->src_x >> 16;
12431 crtc->y = plane_state->src_y >> 16;
12432 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012433 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012434}
12435
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012436static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012437{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012438 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012439
12440 if (clock1 == clock2)
12441 return true;
12442
12443 if (!clock1 || !clock2)
12444 return false;
12445
12446 diff = abs(clock1 - clock2);
12447
12448 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12449 return true;
12450
12451 return false;
12452}
12453
Daniel Vetter25c5b262012-07-08 22:08:04 +020012454#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12455 list_for_each_entry((intel_crtc), \
12456 &(dev)->mode_config.crtc_list, \
12457 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012458 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012459
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012460static bool
12461intel_compare_m_n(unsigned int m, unsigned int n,
12462 unsigned int m2, unsigned int n2,
12463 bool exact)
12464{
12465 if (m == m2 && n == n2)
12466 return true;
12467
12468 if (exact || !m || !n || !m2 || !n2)
12469 return false;
12470
12471 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12472
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012473 if (n > n2) {
12474 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012475 m2 <<= 1;
12476 n2 <<= 1;
12477 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012478 } else if (n < n2) {
12479 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012480 m <<= 1;
12481 n <<= 1;
12482 }
12483 }
12484
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012485 if (n != n2)
12486 return false;
12487
12488 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012489}
12490
12491static bool
12492intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12493 struct intel_link_m_n *m2_n2,
12494 bool adjust)
12495{
12496 if (m_n->tu == m2_n2->tu &&
12497 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12498 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12499 intel_compare_m_n(m_n->link_m, m_n->link_n,
12500 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12501 if (adjust)
12502 *m2_n2 = *m_n;
12503
12504 return true;
12505 }
12506
12507 return false;
12508}
12509
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012510static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012511intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012512 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012513 struct intel_crtc_state *pipe_config,
12514 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012515{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012516 bool ret = true;
12517
12518#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12519 do { \
12520 if (!adjust) \
12521 DRM_ERROR(fmt, ##__VA_ARGS__); \
12522 else \
12523 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12524 } while (0)
12525
Daniel Vetter66e985c2013-06-05 13:34:20 +020012526#define PIPE_CONF_CHECK_X(name) \
12527 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012528 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012529 "(expected 0x%08x, found 0x%08x)\n", \
12530 current_config->name, \
12531 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012532 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012533 }
12534
Daniel Vetter08a24032013-04-19 11:25:34 +020012535#define PIPE_CONF_CHECK_I(name) \
12536 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012537 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012538 "(expected %i, found %i)\n", \
12539 current_config->name, \
12540 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012541 ret = false; \
12542 }
12543
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012544#define PIPE_CONF_CHECK_P(name) \
12545 if (current_config->name != pipe_config->name) { \
12546 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12547 "(expected %p, found %p)\n", \
12548 current_config->name, \
12549 pipe_config->name); \
12550 ret = false; \
12551 }
12552
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012553#define PIPE_CONF_CHECK_M_N(name) \
12554 if (!intel_compare_link_m_n(&current_config->name, \
12555 &pipe_config->name,\
12556 adjust)) { \
12557 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12558 "(expected tu %i gmch %i/%i link %i/%i, " \
12559 "found tu %i, gmch %i/%i link %i/%i)\n", \
12560 current_config->name.tu, \
12561 current_config->name.gmch_m, \
12562 current_config->name.gmch_n, \
12563 current_config->name.link_m, \
12564 current_config->name.link_n, \
12565 pipe_config->name.tu, \
12566 pipe_config->name.gmch_m, \
12567 pipe_config->name.gmch_n, \
12568 pipe_config->name.link_m, \
12569 pipe_config->name.link_n); \
12570 ret = false; \
12571 }
12572
12573#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12574 if (!intel_compare_link_m_n(&current_config->name, \
12575 &pipe_config->name, adjust) && \
12576 !intel_compare_link_m_n(&current_config->alt_name, \
12577 &pipe_config->name, adjust)) { \
12578 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12579 "(expected tu %i gmch %i/%i link %i/%i, " \
12580 "or tu %i gmch %i/%i link %i/%i, " \
12581 "found tu %i, gmch %i/%i link %i/%i)\n", \
12582 current_config->name.tu, \
12583 current_config->name.gmch_m, \
12584 current_config->name.gmch_n, \
12585 current_config->name.link_m, \
12586 current_config->name.link_n, \
12587 current_config->alt_name.tu, \
12588 current_config->alt_name.gmch_m, \
12589 current_config->alt_name.gmch_n, \
12590 current_config->alt_name.link_m, \
12591 current_config->alt_name.link_n, \
12592 pipe_config->name.tu, \
12593 pipe_config->name.gmch_m, \
12594 pipe_config->name.gmch_n, \
12595 pipe_config->name.link_m, \
12596 pipe_config->name.link_n); \
12597 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012598 }
12599
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012600/* This is required for BDW+ where there is only one set of registers for
12601 * switching between high and low RR.
12602 * This macro can be used whenever a comparison has to be made between one
12603 * hw state and multiple sw state variables.
12604 */
12605#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12606 if ((current_config->name != pipe_config->name) && \
12607 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012608 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012609 "(expected %i or %i, found %i)\n", \
12610 current_config->name, \
12611 current_config->alt_name, \
12612 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012613 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012614 }
12615
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012616#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12617 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012618 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012619 "(expected %i, found %i)\n", \
12620 current_config->name & (mask), \
12621 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012622 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012623 }
12624
Ville Syrjälä5e550652013-09-06 23:29:07 +030012625#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12626 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012627 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012628 "(expected %i, found %i)\n", \
12629 current_config->name, \
12630 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012631 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012632 }
12633
Daniel Vetterbb760062013-06-06 14:55:52 +020012634#define PIPE_CONF_QUIRK(quirk) \
12635 ((current_config->quirks | pipe_config->quirks) & (quirk))
12636
Daniel Vettereccb1402013-05-22 00:50:22 +020012637 PIPE_CONF_CHECK_I(cpu_transcoder);
12638
Daniel Vetter08a24032013-04-19 11:25:34 +020012639 PIPE_CONF_CHECK_I(has_pch_encoder);
12640 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012641 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012642
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012643 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012644 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012645
12646 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012647 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012648
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012649 if (current_config->has_drrs)
12650 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12651 } else
12652 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012653
Jani Nikulaa65347b2015-11-27 12:21:46 +020012654 PIPE_CONF_CHECK_I(has_dsi_encoder);
12655
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012656 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12657 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12658 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12659 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12660 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12661 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012662
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012663 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12664 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12665 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12666 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12667 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12668 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012669
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012670 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012671 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012672 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012673 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012674 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012675 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012676
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012677 PIPE_CONF_CHECK_I(has_audio);
12678
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012679 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012680 DRM_MODE_FLAG_INTERLACE);
12681
Daniel Vetterbb760062013-06-06 14:55:52 +020012682 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012683 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012684 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012685 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012686 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012687 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012688 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012689 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012690 DRM_MODE_FLAG_NVSYNC);
12691 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012692
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012693 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012694 /* pfit ratios are autocomputed by the hw on gen4+ */
12695 if (INTEL_INFO(dev)->gen < 4)
12696 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012697 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012698
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012699 if (!adjust) {
12700 PIPE_CONF_CHECK_I(pipe_src_w);
12701 PIPE_CONF_CHECK_I(pipe_src_h);
12702
12703 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12704 if (current_config->pch_pfit.enabled) {
12705 PIPE_CONF_CHECK_X(pch_pfit.pos);
12706 PIPE_CONF_CHECK_X(pch_pfit.size);
12707 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012708
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012709 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12710 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012711
Jesse Barnese59150d2014-01-07 13:30:45 -080012712 /* BDW+ don't expose a synchronous way to read the state */
12713 if (IS_HASWELL(dev))
12714 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012715
Ville Syrjälä282740f2013-09-04 18:30:03 +030012716 PIPE_CONF_CHECK_I(double_wide);
12717
Daniel Vetter26804af2014-06-25 22:01:55 +030012718 PIPE_CONF_CHECK_X(ddi_pll_sel);
12719
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012720 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012721 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012722 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012723 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12724 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012725 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012726 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012727 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12728 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12729 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012730
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012731 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12732 PIPE_CONF_CHECK_I(pipe_bpp);
12733
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012734 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012735 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012736
Daniel Vetter66e985c2013-06-05 13:34:20 +020012737#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012738#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012739#undef PIPE_CONF_CHECK_P
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012740#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012741#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012742#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012743#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012744#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012745
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012746 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012747}
12748
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012749static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12750 const struct intel_crtc_state *pipe_config)
12751{
12752 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020012753 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012754 &pipe_config->fdi_m_n);
12755 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12756
12757 /*
12758 * FDI already provided one idea for the dotclock.
12759 * Yell if the encoder disagrees.
12760 */
12761 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12762 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12763 fdi_dotclock, dotclock);
12764 }
12765}
12766
Damien Lespiau08db6652014-11-04 17:06:52 +000012767static void check_wm_state(struct drm_device *dev)
12768{
12769 struct drm_i915_private *dev_priv = dev->dev_private;
12770 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12771 struct intel_crtc *intel_crtc;
12772 int plane;
12773
12774 if (INTEL_INFO(dev)->gen < 9)
12775 return;
12776
12777 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12778 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12779
12780 for_each_intel_crtc(dev, intel_crtc) {
12781 struct skl_ddb_entry *hw_entry, *sw_entry;
12782 const enum pipe pipe = intel_crtc->pipe;
12783
12784 if (!intel_crtc->active)
12785 continue;
12786
12787 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012788 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012789 hw_entry = &hw_ddb.plane[pipe][plane];
12790 sw_entry = &sw_ddb->plane[pipe][plane];
12791
12792 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12793 continue;
12794
12795 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12796 "(expected (%u,%u), found (%u,%u))\n",
12797 pipe_name(pipe), plane + 1,
12798 sw_entry->start, sw_entry->end,
12799 hw_entry->start, hw_entry->end);
12800 }
12801
12802 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012803 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12804 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012805
12806 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12807 continue;
12808
12809 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12810 "(expected (%u,%u), found (%u,%u))\n",
12811 pipe_name(pipe),
12812 sw_entry->start, sw_entry->end,
12813 hw_entry->start, hw_entry->end);
12814 }
12815}
12816
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012817static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012818check_connector_state(struct drm_device *dev,
12819 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012820{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012821 struct drm_connector_state *old_conn_state;
12822 struct drm_connector *connector;
12823 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012824
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012825 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12826 struct drm_encoder *encoder = connector->encoder;
12827 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012828
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012829 /* This also checks the encoder/connector hw state with the
12830 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012831 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012832
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012833 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012834 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012835 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012836}
12837
12838static void
12839check_encoder_state(struct drm_device *dev)
12840{
12841 struct intel_encoder *encoder;
12842 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012843
Damien Lespiaub2784e12014-08-05 11:29:37 +010012844 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012845 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012846 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012847
12848 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12849 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012850 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012851
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012852 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012853 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012854 continue;
12855 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012856
12857 I915_STATE_WARN(connector->base.state->crtc !=
12858 encoder->base.crtc,
12859 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012860 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012861
Rob Clarke2c719b2014-12-15 13:56:32 -050012862 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012863 "encoder's enabled state mismatch "
12864 "(expected %i, found %i)\n",
12865 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012866
12867 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012868 bool active;
12869
12870 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012871 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012872 "encoder detached but still enabled on pipe %c.\n",
12873 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012874 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012875 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012876}
12877
12878static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012879check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012880{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012881 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012882 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012883 struct drm_crtc_state *old_crtc_state;
12884 struct drm_crtc *crtc;
12885 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012886
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012887 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12889 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012890 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012891
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012892 if (!needs_modeset(crtc->state) &&
12893 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012894 continue;
12895
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012896 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12897 pipe_config = to_intel_crtc_state(old_crtc_state);
12898 memset(pipe_config, 0, sizeof(*pipe_config));
12899 pipe_config->base.crtc = crtc;
12900 pipe_config->base.state = old_state;
12901
12902 DRM_DEBUG_KMS("[CRTC:%d]\n",
12903 crtc->base.id);
12904
12905 active = dev_priv->display.get_pipe_config(intel_crtc,
12906 pipe_config);
12907
12908 /* hw state is inconsistent with the pipe quirk */
12909 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12910 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12911 active = crtc->state->active;
12912
12913 I915_STATE_WARN(crtc->state->active != active,
12914 "crtc active state doesn't match with hw state "
12915 "(expected %i, found %i)\n", crtc->state->active, active);
12916
12917 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12918 "transitional active state does not match atomic hw state "
12919 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12920
12921 for_each_encoder_on_crtc(dev, crtc, encoder) {
12922 enum pipe pipe;
12923
12924 active = encoder->get_hw_state(encoder, &pipe);
12925 I915_STATE_WARN(active != crtc->state->active,
12926 "[ENCODER:%i] active %i with crtc active %i\n",
12927 encoder->base.base.id, active, crtc->state->active);
12928
12929 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12930 "Encoder connected to wrong pipe %c\n",
12931 pipe_name(pipe));
12932
12933 if (active)
12934 encoder->get_config(encoder, pipe_config);
12935 }
12936
12937 if (!crtc->state->active)
12938 continue;
12939
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012940 intel_pipe_config_sanity_check(dev_priv, pipe_config);
12941
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012942 sw_config = to_intel_crtc_state(crtc->state);
12943 if (!intel_pipe_config_compare(dev, sw_config,
12944 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012945 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012946 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012947 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012948 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012949 "[sw state]");
12950 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012951 }
12952}
12953
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012954static void
12955check_shared_dpll_state(struct drm_device *dev)
12956{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012957 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012958 struct intel_crtc *crtc;
12959 struct intel_dpll_hw_state dpll_hw_state;
12960 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012961
12962 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012963 struct intel_shared_dpll *pll =
12964 intel_get_shared_dpll_by_id(dev_priv, i);
Daniel Vetter53589012013-06-05 13:34:16 +020012965 int enabled_crtcs = 0, active_crtcs = 0;
12966 bool active;
12967
12968 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12969
12970 DRM_DEBUG_KMS("%s\n", pll->name);
12971
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020012972 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020012973
Rob Clarke2c719b2014-12-15 13:56:32 -050012974 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012975 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012976 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012977 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012978 "pll in active use but not on in sw tracking\n");
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020012979
12980 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12981 I915_STATE_WARN(pll->on && !pll->active,
12982 "pll in on but not on in use in sw tracking\n");
12983 I915_STATE_WARN(pll->on != active,
12984 "pll on state mismatch (expected %i, found %i)\n",
12985 pll->on, active);
12986 }
Daniel Vetter53589012013-06-05 13:34:16 +020012987
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012988 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012989 if (crtc->base.state->enable && crtc->config->shared_dpll == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012990 enabled_crtcs++;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012991 if (crtc->active && crtc->config->shared_dpll == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012992 active_crtcs++;
12993 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012994 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012995 "pll active crtcs mismatch (expected %i, found %i)\n",
12996 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012997 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012998 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012999 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013000
Rob Clarke2c719b2014-12-15 13:56:32 -050013001 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020013002 sizeof(dpll_hw_state)),
13003 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020013004 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013005}
13006
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013007static void
13008intel_modeset_check_state(struct drm_device *dev,
13009 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013010{
Damien Lespiau08db6652014-11-04 17:06:52 +000013011 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013012 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013013 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013014 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013015 check_shared_dpll_state(dev);
13016}
13017
Ville Syrjälä80715b22014-05-15 20:23:23 +030013018static void update_scanline_offset(struct intel_crtc *crtc)
13019{
13020 struct drm_device *dev = crtc->base.dev;
13021
13022 /*
13023 * The scanline counter increments at the leading edge of hsync.
13024 *
13025 * On most platforms it starts counting from vtotal-1 on the
13026 * first active line. That means the scanline counter value is
13027 * always one less than what we would expect. Ie. just after
13028 * start of vblank, which also occurs at start of hsync (on the
13029 * last active line), the scanline counter will read vblank_start-1.
13030 *
13031 * On gen2 the scanline counter starts counting from 1 instead
13032 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13033 * to keep the value positive), instead of adding one.
13034 *
13035 * On HSW+ the behaviour of the scanline counter depends on the output
13036 * type. For DP ports it behaves like most other platforms, but on HDMI
13037 * there's an extra 1 line difference. So we need to add two instead of
13038 * one to the value.
13039 */
13040 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013041 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013042 int vtotal;
13043
Ville Syrjälä124abe02015-09-08 13:40:45 +030013044 vtotal = adjusted_mode->crtc_vtotal;
13045 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013046 vtotal /= 2;
13047
13048 crtc->scanline_offset = vtotal - 1;
13049 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013050 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013051 crtc->scanline_offset = 2;
13052 } else
13053 crtc->scanline_offset = 1;
13054}
13055
Maarten Lankhorstad421372015-06-15 12:33:42 +020013056static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013057{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013058 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013059 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013060 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013061 struct drm_crtc *crtc;
13062 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013063 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013064
13065 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013066 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013067
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013068 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013070 struct intel_shared_dpll *old_dpll =
13071 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013072
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013073 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013074 continue;
13075
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013076 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013077
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013078 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013079 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013080
Maarten Lankhorstad421372015-06-15 12:33:42 +020013081 if (!shared_dpll)
13082 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13083
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013084 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013085 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013086}
13087
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013088/*
13089 * This implements the workaround described in the "notes" section of the mode
13090 * set sequence documentation. When going from no pipes or single pipe to
13091 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13092 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13093 */
13094static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13095{
13096 struct drm_crtc_state *crtc_state;
13097 struct intel_crtc *intel_crtc;
13098 struct drm_crtc *crtc;
13099 struct intel_crtc_state *first_crtc_state = NULL;
13100 struct intel_crtc_state *other_crtc_state = NULL;
13101 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13102 int i;
13103
13104 /* look at all crtc's that are going to be enabled in during modeset */
13105 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13106 intel_crtc = to_intel_crtc(crtc);
13107
13108 if (!crtc_state->active || !needs_modeset(crtc_state))
13109 continue;
13110
13111 if (first_crtc_state) {
13112 other_crtc_state = to_intel_crtc_state(crtc_state);
13113 break;
13114 } else {
13115 first_crtc_state = to_intel_crtc_state(crtc_state);
13116 first_pipe = intel_crtc->pipe;
13117 }
13118 }
13119
13120 /* No workaround needed? */
13121 if (!first_crtc_state)
13122 return 0;
13123
13124 /* w/a possibly needed, check how many crtc's are already enabled. */
13125 for_each_intel_crtc(state->dev, intel_crtc) {
13126 struct intel_crtc_state *pipe_config;
13127
13128 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13129 if (IS_ERR(pipe_config))
13130 return PTR_ERR(pipe_config);
13131
13132 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13133
13134 if (!pipe_config->base.active ||
13135 needs_modeset(&pipe_config->base))
13136 continue;
13137
13138 /* 2 or more enabled crtcs means no need for w/a */
13139 if (enabled_pipe != INVALID_PIPE)
13140 return 0;
13141
13142 enabled_pipe = intel_crtc->pipe;
13143 }
13144
13145 if (enabled_pipe != INVALID_PIPE)
13146 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13147 else if (other_crtc_state)
13148 other_crtc_state->hsw_workaround_pipe = first_pipe;
13149
13150 return 0;
13151}
13152
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013153static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13154{
13155 struct drm_crtc *crtc;
13156 struct drm_crtc_state *crtc_state;
13157 int ret = 0;
13158
13159 /* add all active pipes to the state */
13160 for_each_crtc(state->dev, crtc) {
13161 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13162 if (IS_ERR(crtc_state))
13163 return PTR_ERR(crtc_state);
13164
13165 if (!crtc_state->active || needs_modeset(crtc_state))
13166 continue;
13167
13168 crtc_state->mode_changed = true;
13169
13170 ret = drm_atomic_add_affected_connectors(state, crtc);
13171 if (ret)
13172 break;
13173
13174 ret = drm_atomic_add_affected_planes(state, crtc);
13175 if (ret)
13176 break;
13177 }
13178
13179 return ret;
13180}
13181
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013182static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013183{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013184 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13185 struct drm_i915_private *dev_priv = state->dev->dev_private;
13186 struct drm_crtc *crtc;
13187 struct drm_crtc_state *crtc_state;
13188 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013189
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013190 if (!check_digital_port_conflicts(state)) {
13191 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13192 return -EINVAL;
13193 }
13194
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013195 intel_state->modeset = true;
13196 intel_state->active_crtcs = dev_priv->active_crtcs;
13197
13198 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13199 if (crtc_state->active)
13200 intel_state->active_crtcs |= 1 << i;
13201 else
13202 intel_state->active_crtcs &= ~(1 << i);
13203 }
13204
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013205 /*
13206 * See if the config requires any additional preparation, e.g.
13207 * to adjust global state with pipes off. We need to do this
13208 * here so we can get the modeset_pipe updated config for the new
13209 * mode set on this crtc. For other crtcs we need to use the
13210 * adjusted_mode bits in the crtc directly.
13211 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013212 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013213 ret = dev_priv->display.modeset_calc_cdclk(state);
13214
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013215 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013216 ret = intel_modeset_all_pipes(state);
13217
13218 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013219 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013220
13221 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13222 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013223 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013224 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013225
Maarten Lankhorstad421372015-06-15 12:33:42 +020013226 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013227
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013228 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013229 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013230
Maarten Lankhorstad421372015-06-15 12:33:42 +020013231 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013232}
13233
Matt Roperaa363132015-09-24 15:53:18 -070013234/*
13235 * Handle calculation of various watermark data at the end of the atomic check
13236 * phase. The code here should be run after the per-crtc and per-plane 'check'
13237 * handlers to ensure that all derived state has been updated.
13238 */
13239static void calc_watermark_data(struct drm_atomic_state *state)
13240{
13241 struct drm_device *dev = state->dev;
13242 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13243 struct drm_crtc *crtc;
13244 struct drm_crtc_state *cstate;
13245 struct drm_plane *plane;
13246 struct drm_plane_state *pstate;
13247
13248 /*
13249 * Calculate watermark configuration details now that derived
13250 * plane/crtc state is all properly updated.
13251 */
13252 drm_for_each_crtc(crtc, dev) {
13253 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13254 crtc->state;
13255
13256 if (cstate->active)
13257 intel_state->wm_config.num_pipes_active++;
13258 }
13259 drm_for_each_legacy_plane(plane, dev) {
13260 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13261 plane->state;
13262
13263 if (!to_intel_plane_state(pstate)->visible)
13264 continue;
13265
13266 intel_state->wm_config.sprites_enabled = true;
13267 if (pstate->crtc_w != pstate->src_w >> 16 ||
13268 pstate->crtc_h != pstate->src_h >> 16)
13269 intel_state->wm_config.sprites_scaled = true;
13270 }
13271}
13272
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013273/**
13274 * intel_atomic_check - validate state object
13275 * @dev: drm device
13276 * @state: state to validate
13277 */
13278static int intel_atomic_check(struct drm_device *dev,
13279 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013280{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013281 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013282 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013283 struct drm_crtc *crtc;
13284 struct drm_crtc_state *crtc_state;
13285 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013286 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013287
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013288 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013289 if (ret)
13290 return ret;
13291
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013292 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013293 struct intel_crtc_state *pipe_config =
13294 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013295
13296 /* Catch I915_MODE_FLAG_INHERITED */
13297 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13298 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013299
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013300 if (!crtc_state->enable) {
13301 if (needs_modeset(crtc_state))
13302 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013303 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013304 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013305
Daniel Vetter26495482015-07-15 14:15:52 +020013306 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013307 continue;
13308
Daniel Vetter26495482015-07-15 14:15:52 +020013309 /* FIXME: For only active_changed we shouldn't need to do any
13310 * state recomputation at all. */
13311
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013312 ret = drm_atomic_add_affected_connectors(state, crtc);
13313 if (ret)
13314 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013315
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013316 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013317 if (ret)
13318 return ret;
13319
Jani Nikula73831232015-11-19 10:26:30 +020013320 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013321 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013322 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013323 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013324 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013325 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013326 }
13327
13328 if (needs_modeset(crtc_state)) {
13329 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013330
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013331 ret = drm_atomic_add_affected_planes(state, crtc);
13332 if (ret)
13333 return ret;
13334 }
13335
Daniel Vetter26495482015-07-15 14:15:52 +020013336 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13337 needs_modeset(crtc_state) ?
13338 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013339 }
13340
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013341 if (any_ms) {
13342 ret = intel_modeset_checks(state);
13343
13344 if (ret)
13345 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013346 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013347 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013348
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013349 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013350 if (ret)
13351 return ret;
13352
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013353 intel_fbc_choose_crtc(dev_priv, state);
Matt Roperaa363132015-09-24 15:53:18 -070013354 calc_watermark_data(state);
13355
13356 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013357}
13358
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013359static int intel_atomic_prepare_commit(struct drm_device *dev,
13360 struct drm_atomic_state *state,
13361 bool async)
13362{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013363 struct drm_i915_private *dev_priv = dev->dev_private;
13364 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013365 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013366 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013367 struct drm_crtc *crtc;
13368 int i, ret;
13369
13370 if (async) {
13371 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13372 return -EINVAL;
13373 }
13374
13375 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13376 ret = intel_crtc_wait_for_pending_flips(crtc);
13377 if (ret)
13378 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013379
13380 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13381 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013382 }
13383
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013384 ret = mutex_lock_interruptible(&dev->struct_mutex);
13385 if (ret)
13386 return ret;
13387
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013388 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013389 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13390 u32 reset_counter;
13391
13392 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13393 mutex_unlock(&dev->struct_mutex);
13394
13395 for_each_plane_in_state(state, plane, plane_state, i) {
13396 struct intel_plane_state *intel_plane_state =
13397 to_intel_plane_state(plane_state);
13398
13399 if (!intel_plane_state->wait_req)
13400 continue;
13401
13402 ret = __i915_wait_request(intel_plane_state->wait_req,
13403 reset_counter, true,
13404 NULL, NULL);
13405
13406 /* Swallow -EIO errors to allow updates during hw lockup. */
13407 if (ret == -EIO)
13408 ret = 0;
13409
13410 if (ret)
13411 break;
13412 }
13413
13414 if (!ret)
13415 return 0;
13416
13417 mutex_lock(&dev->struct_mutex);
13418 drm_atomic_helper_cleanup_planes(dev, state);
13419 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013420
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013421 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013422 return ret;
13423}
13424
Maarten Lankhorste8861672016-02-24 11:24:26 +010013425static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13426 struct drm_i915_private *dev_priv,
13427 unsigned crtc_mask)
13428{
13429 unsigned last_vblank_count[I915_MAX_PIPES];
13430 enum pipe pipe;
13431 int ret;
13432
13433 if (!crtc_mask)
13434 return;
13435
13436 for_each_pipe(dev_priv, pipe) {
13437 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13438
13439 if (!((1 << pipe) & crtc_mask))
13440 continue;
13441
13442 ret = drm_crtc_vblank_get(crtc);
13443 if (WARN_ON(ret != 0)) {
13444 crtc_mask &= ~(1 << pipe);
13445 continue;
13446 }
13447
13448 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13449 }
13450
13451 for_each_pipe(dev_priv, pipe) {
13452 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13453 long lret;
13454
13455 if (!((1 << pipe) & crtc_mask))
13456 continue;
13457
13458 lret = wait_event_timeout(dev->vblank[pipe].queue,
13459 last_vblank_count[pipe] !=
13460 drm_crtc_vblank_count(crtc),
13461 msecs_to_jiffies(50));
13462
13463 WARN_ON(!lret);
13464
13465 drm_crtc_vblank_put(crtc);
13466 }
13467}
13468
13469static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13470{
13471 /* fb updated, need to unpin old fb */
13472 if (crtc_state->fb_changed)
13473 return true;
13474
13475 /* wm changes, need vblank before final wm's */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020013476 if (crtc_state->update_wm_post)
Maarten Lankhorste8861672016-02-24 11:24:26 +010013477 return true;
13478
13479 /*
13480 * cxsr is re-enabled after vblank.
Ville Syrjäläcaed3612016-03-09 19:07:25 +020013481 * This is already handled by crtc_state->update_wm_post,
Maarten Lankhorste8861672016-02-24 11:24:26 +010013482 * but added for clarity.
13483 */
13484 if (crtc_state->disable_cxsr)
13485 return true;
13486
13487 return false;
13488}
13489
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013490/**
13491 * intel_atomic_commit - commit validated state object
13492 * @dev: DRM device
13493 * @state: the top-level driver state object
13494 * @async: asynchronous commit
13495 *
13496 * This function commits a top-level state object that has been validated
13497 * with drm_atomic_helper_check().
13498 *
13499 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13500 * we can only handle plane-related operations and do not yet support
13501 * asynchronous commit.
13502 *
13503 * RETURNS
13504 * Zero for success or -errno.
13505 */
13506static int intel_atomic_commit(struct drm_device *dev,
13507 struct drm_atomic_state *state,
13508 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013509{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013510 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013511 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013512 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013513 struct drm_crtc *crtc;
Matt Ropered4a6a72016-02-23 17:20:13 -080013514 struct intel_crtc_state *intel_cstate;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013515 int ret = 0, i;
13516 bool hw_check = intel_state->modeset;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013517 unsigned long put_domains[I915_MAX_PIPES] = {};
Maarten Lankhorste8861672016-02-24 11:24:26 +010013518 unsigned crtc_vblank_mask = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013519
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013520 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013521 if (ret) {
13522 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013523 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013524 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013525
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013526 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013527 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013528
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013529 if (intel_state->modeset) {
13530 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13531 sizeof(intel_state->min_pixclk));
13532 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013533 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013534
13535 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013536 }
13537
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013538 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013539 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13540
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013541 if (needs_modeset(crtc->state) ||
13542 to_intel_crtc_state(crtc->state)->update_pipe) {
13543 hw_check = true;
13544
13545 put_domains[to_intel_crtc(crtc)->pipe] =
13546 modeset_get_crtc_power_domains(crtc,
13547 to_intel_crtc_state(crtc->state));
13548 }
13549
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013550 if (!needs_modeset(crtc->state))
13551 continue;
13552
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013553 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013554
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013555 if (old_crtc_state->active) {
13556 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013557 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013558 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013559 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013560 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013561
13562 /*
13563 * Underruns don't always raise
13564 * interrupts, so check manually.
13565 */
13566 intel_check_cpu_fifo_underruns(dev_priv);
13567 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013568
13569 if (!crtc->state->active)
13570 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013571 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013572 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013573
Daniel Vetterea9d7582012-07-10 10:42:52 +020013574 /* Only after disabling all output pipelines that will be changed can we
13575 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013576 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013577
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013578 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013579 intel_shared_dpll_commit(state);
13580
13581 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013582
13583 if (dev_priv->display.modeset_commit_cdclk &&
13584 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13585 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013586 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013587
Daniel Vettera6778b32012-07-02 09:56:42 +020013588 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013589 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13591 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorste8861672016-02-24 11:24:26 +010013592 struct intel_crtc_state *pipe_config =
13593 to_intel_crtc_state(crtc->state);
13594 bool update_pipe = !modeset && pipe_config->update_pipe;
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013595
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013596 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013597 update_scanline_offset(to_intel_crtc(crtc));
13598 dev_priv->display.crtc_enable(crtc);
13599 }
13600
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013601 if (!modeset)
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013602 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013603
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010013604 if (crtc->state->active &&
13605 drm_atomic_get_existing_plane_state(state, crtc->primary))
Paulo Zanoni49227c42016-01-19 11:35:52 -020013606 intel_fbc_enable(intel_crtc);
13607
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013608 if (crtc->state->active &&
13609 (crtc->state->planes_changed || update_pipe))
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013610 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013611
Maarten Lankhorste8861672016-02-24 11:24:26 +010013612 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13613 crtc_vblank_mask |= 1 << i;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013614 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013615
Daniel Vettera6778b32012-07-02 09:56:42 +020013616 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013617
Maarten Lankhorste8861672016-02-24 11:24:26 +010013618 if (!state->legacy_cursor_update)
13619 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013620
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013621 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010013622 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
Maarten Lankhorste8861672016-02-24 11:24:26 +010013623
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013624 if (put_domains[i])
13625 modeset_put_power_domains(dev_priv, put_domains[i]);
13626 }
13627
13628 if (intel_state->modeset)
13629 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13630
Matt Ropered4a6a72016-02-23 17:20:13 -080013631 /*
13632 * Now that the vblank has passed, we can go ahead and program the
13633 * optimal watermarks on platforms that need two-step watermark
13634 * programming.
13635 *
13636 * TODO: Move this (and other cleanup) to an async worker eventually.
13637 */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013638 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Matt Ropered4a6a72016-02-23 17:20:13 -080013639 intel_cstate = to_intel_crtc_state(crtc->state);
13640
13641 if (dev_priv->display.optimize_watermarks)
13642 dev_priv->display.optimize_watermarks(intel_cstate);
13643 }
13644
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013645 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013646 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013647 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013648
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013649 if (hw_check)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013650 intel_modeset_check_state(dev, state);
13651
13652 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013653
Mika Kuoppala75714942015-12-16 09:26:48 +020013654 /* As one of the primary mmio accessors, KMS has a high likelihood
13655 * of triggering bugs in unclaimed access. After we finish
13656 * modesetting, see if an error has been flagged, and if so
13657 * enable debugging for the next modeset - and hope we catch
13658 * the culprit.
13659 *
13660 * XXX note that we assume display power is on at this point.
13661 * This might hold true now but we need to add pm helper to check
13662 * unclaimed only when the hardware is on, as atomic commits
13663 * can happen also when the device is completely off.
13664 */
13665 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13666
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013667 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013668}
13669
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013670void intel_crtc_restore_mode(struct drm_crtc *crtc)
13671{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013672 struct drm_device *dev = crtc->dev;
13673 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013674 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013675 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013676
13677 state = drm_atomic_state_alloc(dev);
13678 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013679 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013680 crtc->base.id);
13681 return;
13682 }
13683
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013684 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013685
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013686retry:
13687 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13688 ret = PTR_ERR_OR_ZERO(crtc_state);
13689 if (!ret) {
13690 if (!crtc_state->active)
13691 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013692
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013693 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013694 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013695 }
13696
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013697 if (ret == -EDEADLK) {
13698 drm_atomic_state_clear(state);
13699 drm_modeset_backoff(state->acquire_ctx);
13700 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013701 }
13702
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013703 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013704out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013705 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013706}
13707
Daniel Vetter25c5b262012-07-08 22:08:04 +020013708#undef for_each_intel_crtc_masked
13709
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013710static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013711 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013712 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013713 .destroy = intel_crtc_destroy,
13714 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013715 .atomic_duplicate_state = intel_crtc_duplicate_state,
13716 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013717};
13718
Matt Roper6beb8c232014-12-01 15:40:14 -080013719/**
13720 * intel_prepare_plane_fb - Prepare fb for usage on plane
13721 * @plane: drm plane to prepare for
13722 * @fb: framebuffer to prepare for presentation
13723 *
13724 * Prepares a framebuffer for usage on a display plane. Generally this
13725 * involves pinning the underlying object and updating the frontbuffer tracking
13726 * bits. Some older platforms need special physical address handling for
13727 * cursor planes.
13728 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013729 * Must be called with struct_mutex held.
13730 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013731 * Returns 0 on success, negative error code on failure.
13732 */
13733int
13734intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013735 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013736{
13737 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013738 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013739 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013740 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013741 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013742 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013743
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013744 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013745 return 0;
13746
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013747 if (old_obj) {
13748 struct drm_crtc_state *crtc_state =
13749 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13750
13751 /* Big Hammer, we also need to ensure that any pending
13752 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13753 * current scanout is retired before unpinning the old
13754 * framebuffer. Note that we rely on userspace rendering
13755 * into the buffer attached to the pipe they are waiting
13756 * on. If not, userspace generates a GPU hang with IPEHR
13757 * point to the MI_WAIT_FOR_EVENT.
13758 *
13759 * This should only fail upon a hung GPU, in which case we
13760 * can safely continue.
13761 */
13762 if (needs_modeset(crtc_state))
13763 ret = i915_gem_object_wait_rendering(old_obj, true);
13764
13765 /* Swallow -EIO errors to allow updates during hw lockup. */
13766 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013767 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013768 }
13769
Alex Goins3c28ff22015-11-25 18:43:39 -080013770 /* For framebuffer backed by dmabuf, wait for fence */
13771 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013772 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013773
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013774 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13775 false, true,
13776 MAX_SCHEDULE_TIMEOUT);
13777 if (lret == -ERESTARTSYS)
13778 return lret;
13779
13780 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013781 }
13782
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013783 if (!obj) {
13784 ret = 0;
13785 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013786 INTEL_INFO(dev)->cursor_needs_physical) {
13787 int align = IS_I830(dev) ? 16 * 1024 : 256;
13788 ret = i915_gem_object_attach_phys(obj, align);
13789 if (ret)
13790 DRM_DEBUG_KMS("failed to attach phys object\n");
13791 } else {
Ville Syrjälä3465c582016-02-15 22:54:43 +020013792 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Matt Roper6beb8c232014-12-01 15:40:14 -080013793 }
13794
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013795 if (ret == 0) {
13796 if (obj) {
13797 struct intel_plane_state *plane_state =
13798 to_intel_plane_state(new_state);
13799
13800 i915_gem_request_assign(&plane_state->wait_req,
13801 obj->last_write_req);
13802 }
13803
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013804 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013805 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013806
Matt Roper6beb8c232014-12-01 15:40:14 -080013807 return ret;
13808}
13809
Matt Roper38f3ce32014-12-02 07:45:25 -080013810/**
13811 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13812 * @plane: drm plane to clean up for
13813 * @fb: old framebuffer that was on plane
13814 *
13815 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013816 *
13817 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013818 */
13819void
13820intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013821 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013822{
13823 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013824 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013825 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013826 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13827 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013828
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013829 old_intel_state = to_intel_plane_state(old_state);
13830
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013831 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013832 return;
13833
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013834 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13835 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020013836 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013837
13838 /* prepare_fb aborted? */
13839 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13840 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13841 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013842
13843 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070013844}
13845
Chandra Konduru6156a452015-04-27 13:48:39 -070013846int
13847skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13848{
13849 int max_scale;
13850 struct drm_device *dev;
13851 struct drm_i915_private *dev_priv;
13852 int crtc_clock, cdclk;
13853
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013854 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013855 return DRM_PLANE_HELPER_NO_SCALING;
13856
13857 dev = intel_crtc->base.dev;
13858 dev_priv = dev->dev_private;
13859 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013860 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013861
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013862 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013863 return DRM_PLANE_HELPER_NO_SCALING;
13864
13865 /*
13866 * skl max scale is lower of:
13867 * close to 3 but not 3, -1 is for that purpose
13868 * or
13869 * cdclk/crtc_clock
13870 */
13871 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13872
13873 return max_scale;
13874}
13875
Matt Roper465c1202014-05-29 08:06:54 -070013876static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013877intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013878 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013879 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013880{
Matt Roper2b875c22014-12-01 15:40:13 -080013881 struct drm_crtc *crtc = state->base.crtc;
13882 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013883 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013884 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13885 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013886
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013887 if (INTEL_INFO(plane->dev)->gen >= 9) {
13888 /* use scaler when colorkey is not required */
13889 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13890 min_scale = 1;
13891 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13892 }
Sonika Jindald8106362015-04-10 14:37:28 +053013893 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013894 }
Sonika Jindald8106362015-04-10 14:37:28 +053013895
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013896 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13897 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013898 min_scale, max_scale,
13899 can_position, true,
13900 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013901}
13902
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013903static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13904 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013905{
13906 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013908 struct intel_crtc_state *old_intel_state =
13909 to_intel_crtc_state(old_crtc_state);
13910 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013911
Matt Roperc34c9ee2014-12-23 10:41:50 -080013912 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013913 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013914
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013915 if (modeset)
13916 return;
13917
13918 if (to_intel_crtc_state(crtc->state)->update_pipe)
13919 intel_update_pipe_config(intel_crtc, old_intel_state);
13920 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013921 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013922}
13923
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013924static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13925 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013926{
Matt Roper32b7eee2014-12-24 07:59:06 -080013927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013928
Maarten Lankhorst62852622015-09-23 16:29:38 +020013929 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013930}
13931
Matt Ropercf4c7c12014-12-04 10:27:42 -080013932/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013933 * intel_plane_destroy - destroy a plane
13934 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013935 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013936 * Common destruction function for all types of planes (primary, cursor,
13937 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013938 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013939void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013940{
13941 struct intel_plane *intel_plane = to_intel_plane(plane);
13942 drm_plane_cleanup(plane);
13943 kfree(intel_plane);
13944}
13945
Matt Roper65a3fea2015-01-21 16:35:42 -080013946const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013947 .update_plane = drm_atomic_helper_update_plane,
13948 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013949 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013950 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013951 .atomic_get_property = intel_plane_atomic_get_property,
13952 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013953 .atomic_duplicate_state = intel_plane_duplicate_state,
13954 .atomic_destroy_state = intel_plane_destroy_state,
13955
Matt Roper465c1202014-05-29 08:06:54 -070013956};
13957
13958static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13959 int pipe)
13960{
13961 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013962 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013963 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013964 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013965
13966 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13967 if (primary == NULL)
13968 return NULL;
13969
Matt Roper8e7d6882015-01-21 16:35:41 -080013970 state = intel_create_plane_state(&primary->base);
13971 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013972 kfree(primary);
13973 return NULL;
13974 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013975 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013976
Matt Roper465c1202014-05-29 08:06:54 -070013977 primary->can_scale = false;
13978 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013979 if (INTEL_INFO(dev)->gen >= 9) {
13980 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013981 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013982 }
Matt Roper465c1202014-05-29 08:06:54 -070013983 primary->pipe = pipe;
13984 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013985 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013986 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013987 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13988 primary->plane = !pipe;
13989
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013990 if (INTEL_INFO(dev)->gen >= 9) {
13991 intel_primary_formats = skl_primary_formats;
13992 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013993
13994 primary->update_plane = skylake_update_primary_plane;
13995 primary->disable_plane = skylake_disable_primary_plane;
13996 } else if (HAS_PCH_SPLIT(dev)) {
13997 intel_primary_formats = i965_primary_formats;
13998 num_formats = ARRAY_SIZE(i965_primary_formats);
13999
14000 primary->update_plane = ironlake_update_primary_plane;
14001 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014002 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014003 intel_primary_formats = i965_primary_formats;
14004 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014005
14006 primary->update_plane = i9xx_update_primary_plane;
14007 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014008 } else {
14009 intel_primary_formats = i8xx_primary_formats;
14010 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014011
14012 primary->update_plane = i9xx_update_primary_plane;
14013 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014014 }
14015
14016 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014017 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070014018 intel_primary_formats, num_formats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014019 DRM_PLANE_TYPE_PRIMARY, NULL);
Sonika Jindal48404c12014-08-22 14:06:04 +053014020
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014021 if (INTEL_INFO(dev)->gen >= 4)
14022 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014023
Matt Roperea2c67b2014-12-23 10:41:52 -080014024 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14025
Matt Roper465c1202014-05-29 08:06:54 -070014026 return &primary->base;
14027}
14028
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014029void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14030{
14031 if (!dev->mode_config.rotation_property) {
14032 unsigned long flags = BIT(DRM_ROTATE_0) |
14033 BIT(DRM_ROTATE_180);
14034
14035 if (INTEL_INFO(dev)->gen >= 9)
14036 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14037
14038 dev->mode_config.rotation_property =
14039 drm_mode_create_rotation_property(dev, flags);
14040 }
14041 if (dev->mode_config.rotation_property)
14042 drm_object_attach_property(&plane->base.base,
14043 dev->mode_config.rotation_property,
14044 plane->base.state->rotation);
14045}
14046
Matt Roper3d7d6512014-06-10 08:28:13 -070014047static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014048intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014049 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014050 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014051{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014052 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014053 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014054 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014055 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014056 unsigned stride;
14057 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014058
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014059 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14060 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014061 DRM_PLANE_HELPER_NO_SCALING,
14062 DRM_PLANE_HELPER_NO_SCALING,
14063 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014064 if (ret)
14065 return ret;
14066
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014067 /* if we want to turn off the cursor ignore width and height */
14068 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014069 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014070
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014071 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014072 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014073 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14074 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014075 return -EINVAL;
14076 }
14077
Matt Roperea2c67b2014-12-23 10:41:52 -080014078 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14079 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014080 DRM_DEBUG_KMS("buffer is too small\n");
14081 return -ENOMEM;
14082 }
14083
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014084 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014085 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014086 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014087 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014088
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014089 /*
14090 * There's something wrong with the cursor on CHV pipe C.
14091 * If it straddles the left edge of the screen then
14092 * moving it away from the edge or disabling it often
14093 * results in a pipe underrun, and often that can lead to
14094 * dead pipe (constant underrun reported, and it scans
14095 * out just a solid color). To recover from that, the
14096 * display power well must be turned off and on again.
14097 * Refuse the put the cursor into that compromised position.
14098 */
14099 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14100 state->visible && state->base.crtc_x < 0) {
14101 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14102 return -EINVAL;
14103 }
14104
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014105 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014106}
14107
Matt Roperf4a2cf22014-12-01 15:40:12 -080014108static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014109intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014110 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014111{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14113
14114 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014115 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014116}
14117
14118static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014119intel_update_cursor_plane(struct drm_plane *plane,
14120 const struct intel_crtc_state *crtc_state,
14121 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014122{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014123 struct drm_crtc *crtc = crtc_state->base.crtc;
14124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014125 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014126 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014127 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014128
Matt Roperf4a2cf22014-12-01 15:40:12 -080014129 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014130 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014131 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014132 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014133 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014134 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014135
Gustavo Padovana912f122014-12-01 15:40:10 -080014136 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014137 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014138}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014139
Matt Roper3d7d6512014-06-10 08:28:13 -070014140static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14141 int pipe)
14142{
14143 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014144 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014145
14146 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14147 if (cursor == NULL)
14148 return NULL;
14149
Matt Roper8e7d6882015-01-21 16:35:41 -080014150 state = intel_create_plane_state(&cursor->base);
14151 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014152 kfree(cursor);
14153 return NULL;
14154 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014155 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014156
Matt Roper3d7d6512014-06-10 08:28:13 -070014157 cursor->can_scale = false;
14158 cursor->max_downscale = 1;
14159 cursor->pipe = pipe;
14160 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014161 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014162 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014163 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014164 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014165
14166 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014167 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014168 intel_cursor_formats,
14169 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014170 DRM_PLANE_TYPE_CURSOR, NULL);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014171
14172 if (INTEL_INFO(dev)->gen >= 4) {
14173 if (!dev->mode_config.rotation_property)
14174 dev->mode_config.rotation_property =
14175 drm_mode_create_rotation_property(dev,
14176 BIT(DRM_ROTATE_0) |
14177 BIT(DRM_ROTATE_180));
14178 if (dev->mode_config.rotation_property)
14179 drm_object_attach_property(&cursor->base.base,
14180 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014181 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014182 }
14183
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014184 if (INTEL_INFO(dev)->gen >=9)
14185 state->scaler_id = -1;
14186
Matt Roperea2c67b2014-12-23 10:41:52 -080014187 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14188
Matt Roper3d7d6512014-06-10 08:28:13 -070014189 return &cursor->base;
14190}
14191
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014192static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14193 struct intel_crtc_state *crtc_state)
14194{
14195 int i;
14196 struct intel_scaler *intel_scaler;
14197 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14198
14199 for (i = 0; i < intel_crtc->num_scalers; i++) {
14200 intel_scaler = &scaler_state->scalers[i];
14201 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014202 intel_scaler->mode = PS_SCALER_MODE_DYN;
14203 }
14204
14205 scaler_state->scaler_id = -1;
14206}
14207
Hannes Ederb358d0a2008-12-18 21:18:47 +010014208static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014209{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014210 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014211 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014212 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014213 struct drm_plane *primary = NULL;
14214 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014215 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014216
Daniel Vetter955382f2013-09-19 14:05:45 +020014217 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014218 if (intel_crtc == NULL)
14219 return;
14220
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014221 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14222 if (!crtc_state)
14223 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014224 intel_crtc->config = crtc_state;
14225 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014226 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014227
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014228 /* initialize shared scalers */
14229 if (INTEL_INFO(dev)->gen >= 9) {
14230 if (pipe == PIPE_C)
14231 intel_crtc->num_scalers = 1;
14232 else
14233 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14234
14235 skl_init_scalers(dev, intel_crtc, crtc_state);
14236 }
14237
Matt Roper465c1202014-05-29 08:06:54 -070014238 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014239 if (!primary)
14240 goto fail;
14241
14242 cursor = intel_cursor_plane_create(dev, pipe);
14243 if (!cursor)
14244 goto fail;
14245
Matt Roper465c1202014-05-29 08:06:54 -070014246 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020014247 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070014248 if (ret)
14249 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014250
14251 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014252 for (i = 0; i < 256; i++) {
14253 intel_crtc->lut_r[i] = i;
14254 intel_crtc->lut_g[i] = i;
14255 intel_crtc->lut_b[i] = i;
14256 }
14257
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014258 /*
14259 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014260 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014261 */
Jesse Barnes80824002009-09-10 15:28:06 -070014262 intel_crtc->pipe = pipe;
14263 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014264 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014265 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014266 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014267 }
14268
Chris Wilson4b0e3332014-05-30 16:35:26 +030014269 intel_crtc->cursor_base = ~0;
14270 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014271 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014272
Ville Syrjälä852eb002015-06-24 22:00:07 +030014273 intel_crtc->wm.cxsr_allowed = true;
14274
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014275 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14276 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14277 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14278 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14279
Jesse Barnes79e53942008-11-07 14:24:08 -080014280 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014281
14282 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014283 return;
14284
14285fail:
14286 if (primary)
14287 drm_plane_cleanup(primary);
14288 if (cursor)
14289 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014290 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014291 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014292}
14293
Jesse Barnes752aa882013-10-31 18:55:49 +020014294enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14295{
14296 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014297 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014298
Rob Clark51fd3712013-11-19 12:10:12 -050014299 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014300
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014301 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014302 return INVALID_PIPE;
14303
14304 return to_intel_crtc(encoder->crtc)->pipe;
14305}
14306
Carl Worth08d7b3d2009-04-29 14:43:54 -070014307int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014308 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014309{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014310 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014311 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014312 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014313
Rob Clark7707e652014-07-17 23:30:04 -040014314 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014315
Rob Clark7707e652014-07-17 23:30:04 -040014316 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014317 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014318 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014319 }
14320
Rob Clark7707e652014-07-17 23:30:04 -040014321 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014322 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014323
Daniel Vetterc05422d2009-08-11 16:05:30 +020014324 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014325}
14326
Daniel Vetter66a92782012-07-12 20:08:18 +020014327static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014328{
Daniel Vetter66a92782012-07-12 20:08:18 +020014329 struct drm_device *dev = encoder->base.dev;
14330 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014331 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014332 int entry = 0;
14333
Damien Lespiaub2784e12014-08-05 11:29:37 +010014334 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014335 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014336 index_mask |= (1 << entry);
14337
Jesse Barnes79e53942008-11-07 14:24:08 -080014338 entry++;
14339 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014340
Jesse Barnes79e53942008-11-07 14:24:08 -080014341 return index_mask;
14342}
14343
Chris Wilson4d302442010-12-14 19:21:29 +000014344static bool has_edp_a(struct drm_device *dev)
14345{
14346 struct drm_i915_private *dev_priv = dev->dev_private;
14347
14348 if (!IS_MOBILE(dev))
14349 return false;
14350
14351 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14352 return false;
14353
Damien Lespiaue3589902014-02-07 19:12:50 +000014354 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014355 return false;
14356
14357 return true;
14358}
14359
Jesse Barnes84b4e042014-06-25 08:24:29 -070014360static bool intel_crt_present(struct drm_device *dev)
14361{
14362 struct drm_i915_private *dev_priv = dev->dev_private;
14363
Damien Lespiau884497e2013-12-03 13:56:23 +000014364 if (INTEL_INFO(dev)->gen >= 9)
14365 return false;
14366
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014367 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014368 return false;
14369
14370 if (IS_CHERRYVIEW(dev))
14371 return false;
14372
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014373 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14374 return false;
14375
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014376 /* DDI E can't be used if DDI A requires 4 lanes */
14377 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14378 return false;
14379
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014380 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014381 return false;
14382
14383 return true;
14384}
14385
Jesse Barnes79e53942008-11-07 14:24:08 -080014386static void intel_setup_outputs(struct drm_device *dev)
14387{
Eric Anholt725e30a2009-01-22 13:01:02 -080014388 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014389 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014390 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014391
Daniel Vetterc9093352013-06-06 22:22:47 +020014392 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014393
Jesse Barnes84b4e042014-06-25 08:24:29 -070014394 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014395 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014396
Vandana Kannanc776eb22014-08-19 12:05:01 +053014397 if (IS_BROXTON(dev)) {
14398 /*
14399 * FIXME: Broxton doesn't support port detection via the
14400 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14401 * detect the ports.
14402 */
14403 intel_ddi_init(dev, PORT_A);
14404 intel_ddi_init(dev, PORT_B);
14405 intel_ddi_init(dev, PORT_C);
14406 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014407 int found;
14408
Jesse Barnesde31fac2015-03-06 15:53:32 -080014409 /*
14410 * Haswell uses DDI functions to detect digital outputs.
14411 * On SKL pre-D0 the strap isn't connected, so we assume
14412 * it's there.
14413 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014414 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014415 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014416 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014417 intel_ddi_init(dev, PORT_A);
14418
14419 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14420 * register */
14421 found = I915_READ(SFUSE_STRAP);
14422
14423 if (found & SFUSE_STRAP_DDIB_DETECTED)
14424 intel_ddi_init(dev, PORT_B);
14425 if (found & SFUSE_STRAP_DDIC_DETECTED)
14426 intel_ddi_init(dev, PORT_C);
14427 if (found & SFUSE_STRAP_DDID_DETECTED)
14428 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014429 /*
14430 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14431 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014432 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014433 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14434 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14435 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14436 intel_ddi_init(dev, PORT_E);
14437
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014438 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014439 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014440 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014441
14442 if (has_edp_a(dev))
14443 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014444
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014445 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014446 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014447 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014448 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014449 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014450 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014451 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014452 }
14453
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014454 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014455 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014456
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014457 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014458 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014459
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014460 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014461 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014462
Daniel Vetter270b3042012-10-27 15:52:05 +020014463 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014464 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014465 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014466 /*
14467 * The DP_DETECTED bit is the latched state of the DDC
14468 * SDA pin at boot. However since eDP doesn't require DDC
14469 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14470 * eDP ports may have been muxed to an alternate function.
14471 * Thus we can't rely on the DP_DETECTED bit alone to detect
14472 * eDP ports. Consult the VBT as well as DP_DETECTED to
14473 * detect eDP ports.
14474 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014475 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014476 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014477 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14478 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014479 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014480 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014481
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014482 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014483 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014484 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14485 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014486 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014487 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014488
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014489 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014490 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014491 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14492 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14493 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14494 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014495 }
14496
Jani Nikula3cfca972013-08-27 15:12:26 +030014497 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014498 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014499 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014500
Paulo Zanonie2debe92013-02-18 19:00:27 -030014501 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014502 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014503 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014504 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014505 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014506 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014507 }
Ma Ling27185ae2009-08-24 13:50:23 +080014508
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014509 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014510 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014511 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014512
14513 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014514
Paulo Zanonie2debe92013-02-18 19:00:27 -030014515 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014516 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014517 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014518 }
Ma Ling27185ae2009-08-24 13:50:23 +080014519
Paulo Zanonie2debe92013-02-18 19:00:27 -030014520 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014521
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014522 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014523 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014524 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014525 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014526 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014527 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014528 }
Ma Ling27185ae2009-08-24 13:50:23 +080014529
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014530 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014531 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014532 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014533 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014534 intel_dvo_init(dev);
14535
Zhenyu Wang103a1962009-11-27 11:44:36 +080014536 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014537 intel_tv_init(dev);
14538
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014539 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014540
Damien Lespiaub2784e12014-08-05 11:29:37 +010014541 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014542 encoder->base.possible_crtcs = encoder->crtc_mask;
14543 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014544 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014545 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014546
Paulo Zanonidde86e22012-12-01 12:04:25 -020014547 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014548
14549 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014550}
14551
14552static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14553{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014554 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014555 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014556
Daniel Vetteref2d6332014-02-10 18:00:38 +010014557 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014558 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014559 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014560 drm_gem_object_unreference(&intel_fb->obj->base);
14561 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014562 kfree(intel_fb);
14563}
14564
14565static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014566 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014567 unsigned int *handle)
14568{
14569 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014570 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014571
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014572 if (obj->userptr.mm) {
14573 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14574 return -EINVAL;
14575 }
14576
Chris Wilson05394f32010-11-08 19:18:58 +000014577 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014578}
14579
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014580static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14581 struct drm_file *file,
14582 unsigned flags, unsigned color,
14583 struct drm_clip_rect *clips,
14584 unsigned num_clips)
14585{
14586 struct drm_device *dev = fb->dev;
14587 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14588 struct drm_i915_gem_object *obj = intel_fb->obj;
14589
14590 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014591 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014592 mutex_unlock(&dev->struct_mutex);
14593
14594 return 0;
14595}
14596
Jesse Barnes79e53942008-11-07 14:24:08 -080014597static const struct drm_framebuffer_funcs intel_fb_funcs = {
14598 .destroy = intel_user_framebuffer_destroy,
14599 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014600 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014601};
14602
Damien Lespiaub3218032015-02-27 11:15:18 +000014603static
14604u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14605 uint32_t pixel_format)
14606{
14607 u32 gen = INTEL_INFO(dev)->gen;
14608
14609 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014610 int cpp = drm_format_plane_cpp(pixel_format, 0);
14611
Damien Lespiaub3218032015-02-27 11:15:18 +000014612 /* "The stride in bytes must not exceed the of the size of 8K
14613 * pixels and 32K bytes."
14614 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014615 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014616 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014617 return 32*1024;
14618 } else if (gen >= 4) {
14619 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14620 return 16*1024;
14621 else
14622 return 32*1024;
14623 } else if (gen >= 3) {
14624 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14625 return 8*1024;
14626 else
14627 return 16*1024;
14628 } else {
14629 /* XXX DSPC is limited to 4k tiled */
14630 return 8*1024;
14631 }
14632}
14633
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014634static int intel_framebuffer_init(struct drm_device *dev,
14635 struct intel_framebuffer *intel_fb,
14636 struct drm_mode_fb_cmd2 *mode_cmd,
14637 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014638{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014639 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014640 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014641 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014642 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014643
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014644 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14645
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014646 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14647 /* Enforce that fb modifier and tiling mode match, but only for
14648 * X-tiled. This is needed for FBC. */
14649 if (!!(obj->tiling_mode == I915_TILING_X) !=
14650 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14651 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14652 return -EINVAL;
14653 }
14654 } else {
14655 if (obj->tiling_mode == I915_TILING_X)
14656 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14657 else if (obj->tiling_mode == I915_TILING_Y) {
14658 DRM_DEBUG("No Y tiling for legacy addfb\n");
14659 return -EINVAL;
14660 }
14661 }
14662
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014663 /* Passed in modifier sanity checking. */
14664 switch (mode_cmd->modifier[0]) {
14665 case I915_FORMAT_MOD_Y_TILED:
14666 case I915_FORMAT_MOD_Yf_TILED:
14667 if (INTEL_INFO(dev)->gen < 9) {
14668 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14669 mode_cmd->modifier[0]);
14670 return -EINVAL;
14671 }
14672 case DRM_FORMAT_MOD_NONE:
14673 case I915_FORMAT_MOD_X_TILED:
14674 break;
14675 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014676 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14677 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014678 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014679 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014680
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014681 stride_alignment = intel_fb_stride_alignment(dev_priv,
14682 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014683 mode_cmd->pixel_format);
14684 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14685 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14686 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014687 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014688 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014689
Damien Lespiaub3218032015-02-27 11:15:18 +000014690 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14691 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014692 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014693 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14694 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014695 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014696 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014697 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014698 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014699
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014700 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014701 mode_cmd->pitches[0] != obj->stride) {
14702 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14703 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014704 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014705 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014706
Ville Syrjälä57779d02012-10-31 17:50:14 +020014707 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014708 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014709 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014710 case DRM_FORMAT_RGB565:
14711 case DRM_FORMAT_XRGB8888:
14712 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014713 break;
14714 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014715 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014716 DRM_DEBUG("unsupported pixel format: %s\n",
14717 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014718 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014719 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014720 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014721 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014722 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14723 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014724 DRM_DEBUG("unsupported pixel format: %s\n",
14725 drm_get_format_name(mode_cmd->pixel_format));
14726 return -EINVAL;
14727 }
14728 break;
14729 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014730 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014731 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014732 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014733 DRM_DEBUG("unsupported pixel format: %s\n",
14734 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014735 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014736 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014737 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014738 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014739 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014740 DRM_DEBUG("unsupported pixel format: %s\n",
14741 drm_get_format_name(mode_cmd->pixel_format));
14742 return -EINVAL;
14743 }
14744 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014745 case DRM_FORMAT_YUYV:
14746 case DRM_FORMAT_UYVY:
14747 case DRM_FORMAT_YVYU:
14748 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014749 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014750 DRM_DEBUG("unsupported pixel format: %s\n",
14751 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014752 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014753 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014754 break;
14755 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014756 DRM_DEBUG("unsupported pixel format: %s\n",
14757 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014758 return -EINVAL;
14759 }
14760
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014761 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14762 if (mode_cmd->offsets[0] != 0)
14763 return -EINVAL;
14764
Damien Lespiauec2c9812015-01-20 12:51:45 +000014765 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014766 mode_cmd->pixel_format,
14767 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014768 /* FIXME drm helper for size checks (especially planar formats)? */
14769 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14770 return -EINVAL;
14771
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014772 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14773 intel_fb->obj = obj;
14774
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014775 intel_fill_fb_info(dev_priv, &intel_fb->base);
14776
Jesse Barnes79e53942008-11-07 14:24:08 -080014777 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14778 if (ret) {
14779 DRM_ERROR("framebuffer init failed %d\n", ret);
14780 return ret;
14781 }
14782
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014783 intel_fb->obj->framebuffer_references++;
14784
Jesse Barnes79e53942008-11-07 14:24:08 -080014785 return 0;
14786}
14787
Jesse Barnes79e53942008-11-07 14:24:08 -080014788static struct drm_framebuffer *
14789intel_user_framebuffer_create(struct drm_device *dev,
14790 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014791 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014792{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014793 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014794 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014795 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014796
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014797 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014798 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014799 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014800 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014801
Daniel Vetter92907cb2015-11-23 09:04:05 +010014802 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014803 if (IS_ERR(fb))
14804 drm_gem_object_unreference_unlocked(&obj->base);
14805
14806 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014807}
14808
Daniel Vetter06957262015-08-10 13:34:08 +020014809#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014810static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014811{
14812}
14813#endif
14814
Jesse Barnes79e53942008-11-07 14:24:08 -080014815static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014816 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014817 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014818 .atomic_check = intel_atomic_check,
14819 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014820 .atomic_state_alloc = intel_atomic_state_alloc,
14821 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014822};
14823
Jesse Barnese70236a2009-09-21 10:42:27 -070014824/* Set up chip specific display functions */
14825static void intel_init_display(struct drm_device *dev)
14826{
14827 struct drm_i915_private *dev_priv = dev->dev_private;
14828
Daniel Vetteree9300b2013-06-03 22:40:22 +020014829 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14830 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014831 else if (IS_CHERRYVIEW(dev))
14832 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014833 else if (IS_VALLEYVIEW(dev))
14834 dev_priv->display.find_dpll = vlv_find_best_dpll;
14835 else if (IS_PINEVIEW(dev))
14836 dev_priv->display.find_dpll = pnv_find_best_dpll;
14837 else
14838 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14839
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014840 if (INTEL_INFO(dev)->gen >= 9) {
14841 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014842 dev_priv->display.get_initial_plane_config =
14843 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014844 dev_priv->display.crtc_compute_clock =
14845 haswell_crtc_compute_clock;
14846 dev_priv->display.crtc_enable = haswell_crtc_enable;
14847 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014848 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014849 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014850 dev_priv->display.get_initial_plane_config =
14851 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014852 dev_priv->display.crtc_compute_clock =
14853 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014854 dev_priv->display.crtc_enable = haswell_crtc_enable;
14855 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014856 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014857 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014858 dev_priv->display.get_initial_plane_config =
14859 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014860 dev_priv->display.crtc_compute_clock =
14861 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014862 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14863 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Wayne Boyer666a4532015-12-09 12:29:35 -080014864 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014865 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014866 dev_priv->display.get_initial_plane_config =
14867 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014868 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014869 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14870 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014871 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014872 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014873 dev_priv->display.get_initial_plane_config =
14874 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014875 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014876 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14877 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014878 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014879
Jesse Barnese70236a2009-09-21 10:42:27 -070014880 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014881 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014882 dev_priv->display.get_display_clock_speed =
14883 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014884 else if (IS_BROXTON(dev))
14885 dev_priv->display.get_display_clock_speed =
14886 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014887 else if (IS_BROADWELL(dev))
14888 dev_priv->display.get_display_clock_speed =
14889 broadwell_get_display_clock_speed;
14890 else if (IS_HASWELL(dev))
14891 dev_priv->display.get_display_clock_speed =
14892 haswell_get_display_clock_speed;
Wayne Boyer666a4532015-12-09 12:29:35 -080014893 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014894 dev_priv->display.get_display_clock_speed =
14895 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014896 else if (IS_GEN5(dev))
14897 dev_priv->display.get_display_clock_speed =
14898 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014899 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014900 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014901 dev_priv->display.get_display_clock_speed =
14902 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014903 else if (IS_GM45(dev))
14904 dev_priv->display.get_display_clock_speed =
14905 gm45_get_display_clock_speed;
14906 else if (IS_CRESTLINE(dev))
14907 dev_priv->display.get_display_clock_speed =
14908 i965gm_get_display_clock_speed;
14909 else if (IS_PINEVIEW(dev))
14910 dev_priv->display.get_display_clock_speed =
14911 pnv_get_display_clock_speed;
14912 else if (IS_G33(dev) || IS_G4X(dev))
14913 dev_priv->display.get_display_clock_speed =
14914 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014915 else if (IS_I915G(dev))
14916 dev_priv->display.get_display_clock_speed =
14917 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014918 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014919 dev_priv->display.get_display_clock_speed =
14920 i9xx_misc_get_display_clock_speed;
14921 else if (IS_I915GM(dev))
14922 dev_priv->display.get_display_clock_speed =
14923 i915gm_get_display_clock_speed;
14924 else if (IS_I865G(dev))
14925 dev_priv->display.get_display_clock_speed =
14926 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014927 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014928 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014929 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014930 else { /* 830 */
14931 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014932 dev_priv->display.get_display_clock_speed =
14933 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014934 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014935
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014936 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014937 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014938 } else if (IS_GEN6(dev)) {
14939 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014940 } else if (IS_IVYBRIDGE(dev)) {
14941 /* FIXME: detect B0+ stepping and use auto training */
14942 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014943 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014944 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014945 if (IS_BROADWELL(dev)) {
14946 dev_priv->display.modeset_commit_cdclk =
14947 broadwell_modeset_commit_cdclk;
14948 dev_priv->display.modeset_calc_cdclk =
14949 broadwell_modeset_calc_cdclk;
14950 }
Wayne Boyer666a4532015-12-09 12:29:35 -080014951 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014952 dev_priv->display.modeset_commit_cdclk =
14953 valleyview_modeset_commit_cdclk;
14954 dev_priv->display.modeset_calc_cdclk =
14955 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014956 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014957 dev_priv->display.modeset_commit_cdclk =
14958 broxton_modeset_commit_cdclk;
14959 dev_priv->display.modeset_calc_cdclk =
14960 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014961 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014962
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014963 switch (INTEL_INFO(dev)->gen) {
14964 case 2:
14965 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14966 break;
14967
14968 case 3:
14969 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14970 break;
14971
14972 case 4:
14973 case 5:
14974 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14975 break;
14976
14977 case 6:
14978 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14979 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014980 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014981 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014982 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14983 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014984 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014985 /* Drop through - unsupported since execlist only. */
14986 default:
14987 /* Default just returns -ENODEV to indicate unsupported */
14988 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014989 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014990
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014991 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014992}
14993
Jesse Barnesb690e962010-07-19 13:53:12 -070014994/*
14995 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14996 * resume, or other times. This quirk makes sure that's the case for
14997 * affected systems.
14998 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014999static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015000{
15001 struct drm_i915_private *dev_priv = dev->dev_private;
15002
15003 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015004 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015005}
15006
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015007static void quirk_pipeb_force(struct drm_device *dev)
15008{
15009 struct drm_i915_private *dev_priv = dev->dev_private;
15010
15011 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15012 DRM_INFO("applying pipe b force quirk\n");
15013}
15014
Keith Packard435793d2011-07-12 14:56:22 -070015015/*
15016 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15017 */
15018static void quirk_ssc_force_disable(struct drm_device *dev)
15019{
15020 struct drm_i915_private *dev_priv = dev->dev_private;
15021 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015022 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015023}
15024
Carsten Emde4dca20e2012-03-15 15:56:26 +010015025/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015026 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15027 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015028 */
15029static void quirk_invert_brightness(struct drm_device *dev)
15030{
15031 struct drm_i915_private *dev_priv = dev->dev_private;
15032 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015033 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015034}
15035
Scot Doyle9c72cc62014-07-03 23:27:50 +000015036/* Some VBT's incorrectly indicate no backlight is present */
15037static void quirk_backlight_present(struct drm_device *dev)
15038{
15039 struct drm_i915_private *dev_priv = dev->dev_private;
15040 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15041 DRM_INFO("applying backlight present quirk\n");
15042}
15043
Jesse Barnesb690e962010-07-19 13:53:12 -070015044struct intel_quirk {
15045 int device;
15046 int subsystem_vendor;
15047 int subsystem_device;
15048 void (*hook)(struct drm_device *dev);
15049};
15050
Egbert Eich5f85f172012-10-14 15:46:38 +020015051/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15052struct intel_dmi_quirk {
15053 void (*hook)(struct drm_device *dev);
15054 const struct dmi_system_id (*dmi_id_list)[];
15055};
15056
15057static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15058{
15059 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15060 return 1;
15061}
15062
15063static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15064 {
15065 .dmi_id_list = &(const struct dmi_system_id[]) {
15066 {
15067 .callback = intel_dmi_reverse_brightness,
15068 .ident = "NCR Corporation",
15069 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15070 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15071 },
15072 },
15073 { } /* terminating entry */
15074 },
15075 .hook = quirk_invert_brightness,
15076 },
15077};
15078
Ben Widawskyc43b5632012-04-16 14:07:40 -070015079static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015080 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15081 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15082
Jesse Barnesb690e962010-07-19 13:53:12 -070015083 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15084 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15085
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015086 /* 830 needs to leave pipe A & dpll A up */
15087 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15088
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015089 /* 830 needs to leave pipe B & dpll B up */
15090 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15091
Keith Packard435793d2011-07-12 14:56:22 -070015092 /* Lenovo U160 cannot use SSC on LVDS */
15093 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015094
15095 /* Sony Vaio Y cannot use SSC on LVDS */
15096 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015097
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015098 /* Acer Aspire 5734Z must invert backlight brightness */
15099 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15100
15101 /* Acer/eMachines G725 */
15102 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15103
15104 /* Acer/eMachines e725 */
15105 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15106
15107 /* Acer/Packard Bell NCL20 */
15108 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15109
15110 /* Acer Aspire 4736Z */
15111 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015112
15113 /* Acer Aspire 5336 */
15114 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015115
15116 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15117 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015118
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015119 /* Acer C720 Chromebook (Core i3 4005U) */
15120 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15121
jens steinb2a96012014-10-28 20:25:53 +010015122 /* Apple Macbook 2,1 (Core 2 T7400) */
15123 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15124
Jani Nikula1b9448b2015-11-05 11:49:59 +020015125 /* Apple Macbook 4,1 */
15126 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15127
Scot Doyled4967d82014-07-03 23:27:52 +000015128 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15129 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015130
15131 /* HP Chromebook 14 (Celeron 2955U) */
15132 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015133
15134 /* Dell Chromebook 11 */
15135 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015136
15137 /* Dell Chromebook 11 (2015 version) */
15138 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015139};
15140
15141static void intel_init_quirks(struct drm_device *dev)
15142{
15143 struct pci_dev *d = dev->pdev;
15144 int i;
15145
15146 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15147 struct intel_quirk *q = &intel_quirks[i];
15148
15149 if (d->device == q->device &&
15150 (d->subsystem_vendor == q->subsystem_vendor ||
15151 q->subsystem_vendor == PCI_ANY_ID) &&
15152 (d->subsystem_device == q->subsystem_device ||
15153 q->subsystem_device == PCI_ANY_ID))
15154 q->hook(dev);
15155 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015156 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15157 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15158 intel_dmi_quirks[i].hook(dev);
15159 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015160}
15161
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015162/* Disable the VGA plane that we never use */
15163static void i915_disable_vga(struct drm_device *dev)
15164{
15165 struct drm_i915_private *dev_priv = dev->dev_private;
15166 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015167 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015168
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015169 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015170 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015171 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015172 sr1 = inb(VGA_SR_DATA);
15173 outb(sr1 | 1<<5, VGA_SR_DATA);
15174 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15175 udelay(300);
15176
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015177 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015178 POSTING_READ(vga_reg);
15179}
15180
Daniel Vetterf8175862012-04-10 15:50:11 +020015181void intel_modeset_init_hw(struct drm_device *dev)
15182{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015183 struct drm_i915_private *dev_priv = dev->dev_private;
15184
Ville Syrjäläb6283052015-06-03 15:45:07 +030015185 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015186
15187 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15188
Daniel Vetterf8175862012-04-10 15:50:11 +020015189 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015190 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015191}
15192
Matt Roperd93c0372015-12-03 11:37:41 -080015193/*
15194 * Calculate what we think the watermarks should be for the state we've read
15195 * out of the hardware and then immediately program those watermarks so that
15196 * we ensure the hardware settings match our internal state.
15197 *
15198 * We can calculate what we think WM's should be by creating a duplicate of the
15199 * current state (which was constructed during hardware readout) and running it
15200 * through the atomic check code to calculate new watermark values in the
15201 * state object.
15202 */
15203static void sanitize_watermarks(struct drm_device *dev)
15204{
15205 struct drm_i915_private *dev_priv = to_i915(dev);
15206 struct drm_atomic_state *state;
15207 struct drm_crtc *crtc;
15208 struct drm_crtc_state *cstate;
15209 struct drm_modeset_acquire_ctx ctx;
15210 int ret;
15211 int i;
15212
15213 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080015214 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015215 return;
15216
15217 /*
15218 * We need to hold connection_mutex before calling duplicate_state so
15219 * that the connector loop is protected.
15220 */
15221 drm_modeset_acquire_init(&ctx, 0);
15222retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015223 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015224 if (ret == -EDEADLK) {
15225 drm_modeset_backoff(&ctx);
15226 goto retry;
15227 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015228 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015229 }
15230
15231 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15232 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015233 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015234
Matt Ropered4a6a72016-02-23 17:20:13 -080015235 /*
15236 * Hardware readout is the only time we don't want to calculate
15237 * intermediate watermarks (since we don't trust the current
15238 * watermarks).
15239 */
15240 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15241
Matt Roperd93c0372015-12-03 11:37:41 -080015242 ret = intel_atomic_check(dev, state);
15243 if (ret) {
15244 /*
15245 * If we fail here, it means that the hardware appears to be
15246 * programmed in a way that shouldn't be possible, given our
15247 * understanding of watermark requirements. This might mean a
15248 * mistake in the hardware readout code or a mistake in the
15249 * watermark calculations for a given platform. Raise a WARN
15250 * so that this is noticeable.
15251 *
15252 * If this actually happens, we'll have to just leave the
15253 * BIOS-programmed watermarks untouched and hope for the best.
15254 */
15255 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015256 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015257 }
15258
15259 /* Write calculated watermark values back */
15260 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15261 for_each_crtc_in_state(state, crtc, cstate, i) {
15262 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15263
Matt Ropered4a6a72016-02-23 17:20:13 -080015264 cs->wm.need_postvbl_update = true;
15265 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015266 }
15267
15268 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015269fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015270 drm_modeset_drop_locks(&ctx);
15271 drm_modeset_acquire_fini(&ctx);
15272}
15273
Jesse Barnes79e53942008-11-07 14:24:08 -080015274void intel_modeset_init(struct drm_device *dev)
15275{
Jesse Barnes652c3932009-08-17 13:31:43 -070015276 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015277 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015278 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015279 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015280
15281 drm_mode_config_init(dev);
15282
15283 dev->mode_config.min_width = 0;
15284 dev->mode_config.min_height = 0;
15285
Dave Airlie019d96c2011-09-29 16:20:42 +010015286 dev->mode_config.preferred_depth = 24;
15287 dev->mode_config.prefer_shadow = 1;
15288
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015289 dev->mode_config.allow_fb_modifiers = true;
15290
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015291 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015292
Jesse Barnesb690e962010-07-19 13:53:12 -070015293 intel_init_quirks(dev);
15294
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015295 intel_init_pm(dev);
15296
Ben Widawskye3c74752013-04-05 13:12:39 -070015297 if (INTEL_INFO(dev)->num_pipes == 0)
15298 return;
15299
Lukas Wunner69f92f62015-07-15 13:57:35 +020015300 /*
15301 * There may be no VBT; and if the BIOS enabled SSC we can
15302 * just keep using it to avoid unnecessary flicker. Whereas if the
15303 * BIOS isn't using it, don't assume it will work even if the VBT
15304 * indicates as much.
15305 */
15306 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15307 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15308 DREF_SSC1_ENABLE);
15309
15310 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15311 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15312 bios_lvds_use_ssc ? "en" : "dis",
15313 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15314 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15315 }
15316 }
15317
Jesse Barnese70236a2009-09-21 10:42:27 -070015318 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015319 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015320
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015321 if (IS_GEN2(dev)) {
15322 dev->mode_config.max_width = 2048;
15323 dev->mode_config.max_height = 2048;
15324 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015325 dev->mode_config.max_width = 4096;
15326 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015327 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015328 dev->mode_config.max_width = 8192;
15329 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015330 }
Damien Lespiau068be562014-03-28 14:17:49 +000015331
Ville Syrjälädc41c152014-08-13 11:57:05 +030015332 if (IS_845G(dev) || IS_I865G(dev)) {
15333 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15334 dev->mode_config.cursor_height = 1023;
15335 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015336 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15337 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15338 } else {
15339 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15340 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15341 }
15342
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015343 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015344
Zhao Yakui28c97732009-10-09 11:39:41 +080015345 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015346 INTEL_INFO(dev)->num_pipes,
15347 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015348
Damien Lespiau055e3932014-08-18 13:49:10 +010015349 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015350 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015351 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015352 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015353 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015354 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015355 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015356 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015357 }
15358
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015359 intel_update_czclk(dev_priv);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +020015360 intel_update_rawclk(dev_priv);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015361 intel_update_cdclk(dev);
15362
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015363 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015364
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015365 /* Just disable it once at startup */
15366 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015367 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015368
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015369 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015370 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015371 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015372
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015373 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015374 struct intel_initial_plane_config plane_config = {};
15375
Jesse Barnes46f297f2014-03-07 08:57:48 -080015376 if (!crtc->active)
15377 continue;
15378
Jesse Barnes46f297f2014-03-07 08:57:48 -080015379 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015380 * Note that reserving the BIOS fb up front prevents us
15381 * from stuffing other stolen allocations like the ring
15382 * on top. This prevents some ugliness at boot time, and
15383 * can even allow for smooth boot transitions if the BIOS
15384 * fb is large enough for the active pipe configuration.
15385 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015386 dev_priv->display.get_initial_plane_config(crtc,
15387 &plane_config);
15388
15389 /*
15390 * If the fb is shared between multiple heads, we'll
15391 * just get the first one.
15392 */
15393 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015394 }
Matt Roperd93c0372015-12-03 11:37:41 -080015395
15396 /*
15397 * Make sure hardware watermarks really match the state we read out.
15398 * Note that we need to do this after reconstructing the BIOS fb's
15399 * since the watermark calculation done here will use pstate->fb.
15400 */
15401 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015402}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015403
Daniel Vetter7fad7982012-07-04 17:51:47 +020015404static void intel_enable_pipe_a(struct drm_device *dev)
15405{
15406 struct intel_connector *connector;
15407 struct drm_connector *crt = NULL;
15408 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015409 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015410
15411 /* We can't just switch on the pipe A, we need to set things up with a
15412 * proper mode and output configuration. As a gross hack, enable pipe A
15413 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015414 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015415 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15416 crt = &connector->base;
15417 break;
15418 }
15419 }
15420
15421 if (!crt)
15422 return;
15423
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015424 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015425 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015426}
15427
Daniel Vetterfa555832012-10-10 23:14:00 +020015428static bool
15429intel_check_plane_mapping(struct intel_crtc *crtc)
15430{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015431 struct drm_device *dev = crtc->base.dev;
15432 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015433 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015434
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015435 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015436 return true;
15437
Ville Syrjälä649636e2015-09-22 19:50:01 +030015438 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015439
15440 if ((val & DISPLAY_PLANE_ENABLE) &&
15441 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15442 return false;
15443
15444 return true;
15445}
15446
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015447static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15448{
15449 struct drm_device *dev = crtc->base.dev;
15450 struct intel_encoder *encoder;
15451
15452 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15453 return true;
15454
15455 return false;
15456}
15457
Ville Syrjälädd756192016-02-17 21:28:45 +020015458static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15459{
15460 struct drm_device *dev = encoder->base.dev;
15461 struct intel_connector *connector;
15462
15463 for_each_connector_on_encoder(dev, &encoder->base, connector)
15464 return true;
15465
15466 return false;
15467}
15468
Daniel Vetter24929352012-07-02 20:28:59 +020015469static void intel_sanitize_crtc(struct intel_crtc *crtc)
15470{
15471 struct drm_device *dev = crtc->base.dev;
15472 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015473 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015474
Daniel Vetter24929352012-07-02 20:28:59 +020015475 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015476 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15477
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015478 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015479 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015480 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015481 struct intel_plane *plane;
15482
Daniel Vetter96256042015-02-13 21:03:42 +010015483 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015484
15485 /* Disable everything but the primary plane */
15486 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15487 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15488 continue;
15489
15490 plane->disable_plane(&plane->base, &crtc->base);
15491 }
Daniel Vetter96256042015-02-13 21:03:42 +010015492 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015493
Daniel Vetter24929352012-07-02 20:28:59 +020015494 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015495 * disable the crtc (and hence change the state) if it is wrong. Note
15496 * that gen4+ has a fixed plane -> pipe mapping. */
15497 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015498 bool plane;
15499
Daniel Vetter24929352012-07-02 20:28:59 +020015500 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15501 crtc->base.base.id);
15502
15503 /* Pipe has the wrong plane attached and the plane is active.
15504 * Temporarily change the plane mapping and disable everything
15505 * ... */
15506 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015507 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015508 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015509 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015510 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015511 }
Daniel Vetter24929352012-07-02 20:28:59 +020015512
Daniel Vetter7fad7982012-07-04 17:51:47 +020015513 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15514 crtc->pipe == PIPE_A && !crtc->active) {
15515 /* BIOS forgot to enable pipe A, this mostly happens after
15516 * resume. Force-enable the pipe to fix this, the update_dpms
15517 * call below we restore the pipe to the right state, but leave
15518 * the required bits on. */
15519 intel_enable_pipe_a(dev);
15520 }
15521
Daniel Vetter24929352012-07-02 20:28:59 +020015522 /* Adjust the state of the output pipe according to whether we
15523 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015524 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015525 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015526
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015527 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015528 /*
15529 * We start out with underrun reporting disabled to avoid races.
15530 * For correct bookkeeping mark this on active crtcs.
15531 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015532 * Also on gmch platforms we dont have any hardware bits to
15533 * disable the underrun reporting. Which means we need to start
15534 * out with underrun reporting disabled also on inactive pipes,
15535 * since otherwise we'll complain about the garbage we read when
15536 * e.g. coming up after runtime pm.
15537 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015538 * No protection against concurrent access is required - at
15539 * worst a fifo underrun happens which also sets this to false.
15540 */
15541 crtc->cpu_fifo_underrun_disabled = true;
15542 crtc->pch_fifo_underrun_disabled = true;
15543 }
Daniel Vetter24929352012-07-02 20:28:59 +020015544}
15545
15546static void intel_sanitize_encoder(struct intel_encoder *encoder)
15547{
15548 struct intel_connector *connector;
15549 struct drm_device *dev = encoder->base.dev;
15550
15551 /* We need to check both for a crtc link (meaning that the
15552 * encoder is active and trying to read from a pipe) and the
15553 * pipe itself being active. */
15554 bool has_active_crtc = encoder->base.crtc &&
15555 to_intel_crtc(encoder->base.crtc)->active;
15556
Ville Syrjälädd756192016-02-17 21:28:45 +020015557 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015558 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15559 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015560 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015561
15562 /* Connector is active, but has no active pipe. This is
15563 * fallout from our resume register restoring. Disable
15564 * the encoder manually again. */
15565 if (encoder->base.crtc) {
15566 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15567 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015568 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015569 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015570 if (encoder->post_disable)
15571 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015572 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015573 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015574
15575 /* Inconsistent output/port/pipe state happens presumably due to
15576 * a bug in one of the get_hw_state functions. Or someplace else
15577 * in our code, like the register restore mess on resume. Clamp
15578 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015579 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015580 if (connector->encoder != encoder)
15581 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015582 connector->base.dpms = DRM_MODE_DPMS_OFF;
15583 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015584 }
15585 }
15586 /* Enabled encoders without active connectors will be fixed in
15587 * the crtc fixup. */
15588}
15589
Imre Deak04098752014-02-18 00:02:16 +020015590void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015591{
15592 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015593 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015594
Imre Deak04098752014-02-18 00:02:16 +020015595 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15596 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15597 i915_disable_vga(dev);
15598 }
15599}
15600
15601void i915_redisable_vga(struct drm_device *dev)
15602{
15603 struct drm_i915_private *dev_priv = dev->dev_private;
15604
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015605 /* This function can be called both from intel_modeset_setup_hw_state or
15606 * at a very early point in our resume sequence, where the power well
15607 * structures are not yet restored. Since this function is at a very
15608 * paranoid "someone might have enabled VGA while we were not looking"
15609 * level, just check if the power well is enabled instead of trying to
15610 * follow the "don't touch the power well if we don't need it" policy
15611 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015612 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015613 return;
15614
Imre Deak04098752014-02-18 00:02:16 +020015615 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020015616
15617 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015618}
15619
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015620static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015621{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015622 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015623
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015624 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015625}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015626
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015627/* FIXME read out full plane state for all planes */
15628static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015629{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015630 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015631 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015632 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015633
Matt Roper19b8d382015-09-24 15:53:17 -070015634 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015635 primary_get_hw_state(to_intel_plane(primary));
15636
15637 if (plane_state->visible)
15638 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015639}
15640
Daniel Vetter30e984d2013-06-05 13:34:17 +020015641static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015642{
15643 struct drm_i915_private *dev_priv = dev->dev_private;
15644 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015645 struct intel_crtc *crtc;
15646 struct intel_encoder *encoder;
15647 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015648 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015649
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015650 dev_priv->active_crtcs = 0;
15651
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015652 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015653 struct intel_crtc_state *crtc_state = crtc->config;
15654 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015655
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015656 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15657 memset(crtc_state, 0, sizeof(*crtc_state));
15658 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015659
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015660 crtc_state->base.active = crtc_state->base.enable =
15661 dev_priv->display.get_pipe_config(crtc, crtc_state);
15662
15663 crtc->base.enabled = crtc_state->base.enable;
15664 crtc->active = crtc_state->base.active;
15665
15666 if (crtc_state->base.active) {
15667 dev_priv->active_crtcs |= 1 << crtc->pipe;
15668
15669 if (IS_BROADWELL(dev_priv)) {
15670 pixclk = ilk_pipe_pixel_rate(crtc_state);
15671
15672 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15673 if (crtc_state->ips_enabled)
15674 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15675 } else if (IS_VALLEYVIEW(dev_priv) ||
15676 IS_CHERRYVIEW(dev_priv) ||
15677 IS_BROXTON(dev_priv))
15678 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15679 else
15680 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15681 }
15682
15683 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015684
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015685 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015686
15687 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15688 crtc->base.base.id,
15689 crtc->active ? "enabled" : "disabled");
15690 }
15691
Daniel Vetter53589012013-06-05 13:34:16 +020015692 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15693 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15694
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015695 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15696 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015697 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015698 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015699 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020015700 if (crtc->active && crtc->config->shared_dpll == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015701 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015702 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015703 }
Daniel Vetter53589012013-06-05 13:34:16 +020015704 }
Daniel Vetter53589012013-06-05 13:34:16 +020015705
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015706 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015707 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015708
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015709 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015710 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015711 }
15712
Damien Lespiaub2784e12014-08-05 11:29:37 +010015713 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015714 pipe = 0;
15715
15716 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015717 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15718 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015719 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015720 } else {
15721 encoder->base.crtc = NULL;
15722 }
15723
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015724 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015725 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015726 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015727 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015728 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015729 }
15730
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015731 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015732 if (connector->get_hw_state(connector)) {
15733 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015734
15735 encoder = connector->encoder;
15736 connector->base.encoder = &encoder->base;
15737
15738 if (encoder->base.crtc &&
15739 encoder->base.crtc->state->active) {
15740 /*
15741 * This has to be done during hardware readout
15742 * because anything calling .crtc_disable may
15743 * rely on the connector_mask being accurate.
15744 */
15745 encoder->base.crtc->state->connector_mask |=
15746 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015747 encoder->base.crtc->state->encoder_mask |=
15748 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015749 }
15750
Daniel Vetter24929352012-07-02 20:28:59 +020015751 } else {
15752 connector->base.dpms = DRM_MODE_DPMS_OFF;
15753 connector->base.encoder = NULL;
15754 }
15755 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15756 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015757 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015758 connector->base.encoder ? "enabled" : "disabled");
15759 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015760
15761 for_each_intel_crtc(dev, crtc) {
15762 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15763
15764 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15765 if (crtc->base.state->active) {
15766 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15767 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15768 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15769
15770 /*
15771 * The initial mode needs to be set in order to keep
15772 * the atomic core happy. It wants a valid mode if the
15773 * crtc's enabled, so we do the above call.
15774 *
15775 * At this point some state updated by the connectors
15776 * in their ->detect() callback has not run yet, so
15777 * no recalculation can be done yet.
15778 *
15779 * Even if we could do a recalculation and modeset
15780 * right now it would cause a double modeset if
15781 * fbdev or userspace chooses a different initial mode.
15782 *
15783 * If that happens, someone indicated they wanted a
15784 * mode change, which means it's safe to do a full
15785 * recalculation.
15786 */
15787 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015788
15789 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15790 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015791 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015792
15793 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015794 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015795}
15796
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015797/* Scan out the current hw modeset state,
15798 * and sanitizes it to the current state
15799 */
15800static void
15801intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015802{
15803 struct drm_i915_private *dev_priv = dev->dev_private;
15804 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015805 struct intel_crtc *crtc;
15806 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015807 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015808
15809 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015810
15811 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015812 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015813 intel_sanitize_encoder(encoder);
15814 }
15815
Damien Lespiau055e3932014-08-18 13:49:10 +010015816 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015817 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15818 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015819 intel_dump_pipe_config(crtc, crtc->config,
15820 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015821 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015822
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015823 intel_modeset_update_connector_atomic_state(dev);
15824
Daniel Vetter35c95372013-07-17 06:55:04 +020015825 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15826 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15827
15828 if (!pll->on || pll->active)
15829 continue;
15830
15831 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15832
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015833 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015834 pll->on = false;
15835 }
15836
Wayne Boyer666a4532015-12-09 12:29:35 -080015837 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015838 vlv_wm_get_hw_state(dev);
15839 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015840 skl_wm_get_hw_state(dev);
15841 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015842 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015843
15844 for_each_intel_crtc(dev, crtc) {
15845 unsigned long put_domains;
15846
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015847 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015848 if (WARN_ON(put_domains))
15849 modeset_put_power_domains(dev_priv, put_domains);
15850 }
15851 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015852
15853 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015854}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015855
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015856void intel_display_resume(struct drm_device *dev)
15857{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015858 struct drm_i915_private *dev_priv = to_i915(dev);
15859 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15860 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015861 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015862 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020015863
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015864 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015865
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015866 /*
15867 * This is a cludge because with real atomic modeset mode_config.mutex
15868 * won't be taken. Unfortunately some probed state like
15869 * audio_codec_enable is still protected by mode_config.mutex, so lock
15870 * it here for now.
15871 */
15872 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015873 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015874
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015875retry:
15876 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015877
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015878 if (ret == 0 && !setup) {
15879 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015880
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015881 intel_modeset_setup_hw_state(dev);
15882 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015883 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015884
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015885 if (ret == 0 && state) {
15886 struct drm_crtc_state *crtc_state;
15887 struct drm_crtc *crtc;
15888 int i;
15889
15890 state->acquire_ctx = &ctx;
15891
15892 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15893 /*
15894 * Force recalculation even if we restore
15895 * current state. With fast modeset this may not result
15896 * in a modeset when the state is compatible.
15897 */
15898 crtc_state->mode_changed = true;
15899 }
15900
15901 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015902 }
15903
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015904 if (ret == -EDEADLK) {
15905 drm_modeset_backoff(&ctx);
15906 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015907 }
15908
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015909 drm_modeset_drop_locks(&ctx);
15910 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015911 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015912
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015913 if (ret) {
15914 DRM_ERROR("Restoring old state failed with %i\n", ret);
15915 drm_atomic_state_free(state);
15916 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015917}
15918
15919void intel_modeset_gem_init(struct drm_device *dev)
15920{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015921 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015922 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015923 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015924
Imre Deakae484342014-03-31 15:10:44 +030015925 intel_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +030015926
Chris Wilson1833b132012-05-09 11:56:28 +010015927 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015928
15929 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015930
15931 /*
15932 * Make sure any fbs we allocated at startup are properly
15933 * pinned & fenced. When we do the allocation it's too early
15934 * for this.
15935 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015936 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015937 obj = intel_fb_obj(c->primary->fb);
15938 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015939 continue;
15940
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015941 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020015942 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
15943 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015944 mutex_unlock(&dev->struct_mutex);
15945 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015946 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15947 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015948 drm_framebuffer_unreference(c->primary->fb);
15949 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015950 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015951 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015952 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015953 }
15954 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015955
15956 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015957}
15958
Imre Deak4932e2c2014-02-11 17:12:48 +020015959void intel_connector_unregister(struct intel_connector *intel_connector)
15960{
15961 struct drm_connector *connector = &intel_connector->base;
15962
15963 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015964 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015965}
15966
Jesse Barnes79e53942008-11-07 14:24:08 -080015967void intel_modeset_cleanup(struct drm_device *dev)
15968{
Jesse Barnes652c3932009-08-17 13:31:43 -070015969 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020015970 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015971
Imre Deak2eb52522014-11-19 15:30:05 +020015972 intel_disable_gt_powersave(dev);
15973
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015974 intel_backlight_unregister(dev);
15975
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015976 /*
15977 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015978 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015979 * experience fancy races otherwise.
15980 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015981 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015982
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015983 /*
15984 * Due to the hpd irq storm handling the hotplug work can re-arm the
15985 * poll handlers. Hence disable polling after hpd handling is shut down.
15986 */
Keith Packardf87ea762010-10-03 19:36:26 -070015987 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015988
Jesse Barnes723bfd72010-10-07 16:01:13 -070015989 intel_unregister_dsm_handler();
15990
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015991 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015992
Chris Wilson1630fe72011-07-08 12:22:42 +010015993 /* flush any delayed tasks or pending work */
15994 flush_scheduled_work();
15995
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015996 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020015997 for_each_intel_connector(dev, connector)
15998 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030015999
Jesse Barnes79e53942008-11-07 14:24:08 -080016000 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016001
16002 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030016003
Imre Deakae484342014-03-31 15:10:44 +030016004 intel_cleanup_gt_powersave(dev);
Daniel Vetterf5949142016-01-13 11:55:28 +010016005
16006 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016007}
16008
Dave Airlie28d52042009-09-21 14:33:58 +100016009/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016010 * Return which encoder is currently attached for connector.
16011 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016012struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016013{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016014 return &intel_attached_encoder(connector)->base;
16015}
Jesse Barnes79e53942008-11-07 14:24:08 -080016016
Chris Wilsondf0e9242010-09-09 16:20:55 +010016017void intel_connector_attach_encoder(struct intel_connector *connector,
16018 struct intel_encoder *encoder)
16019{
16020 connector->encoder = encoder;
16021 drm_mode_connector_attach_encoder(&connector->base,
16022 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016023}
Dave Airlie28d52042009-09-21 14:33:58 +100016024
16025/*
16026 * set vga decode state - true == enable VGA decode
16027 */
16028int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16029{
16030 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016031 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016032 u16 gmch_ctrl;
16033
Chris Wilson75fa0412014-02-07 18:37:02 -020016034 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16035 DRM_ERROR("failed to read control word\n");
16036 return -EIO;
16037 }
16038
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016039 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16040 return 0;
16041
Dave Airlie28d52042009-09-21 14:33:58 +100016042 if (state)
16043 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16044 else
16045 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016046
16047 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16048 DRM_ERROR("failed to write control word\n");
16049 return -EIO;
16050 }
16051
Dave Airlie28d52042009-09-21 14:33:58 +100016052 return 0;
16053}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016054
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016055struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016056
16057 u32 power_well_driver;
16058
Chris Wilson63b66e52013-08-08 15:12:06 +020016059 int num_transcoders;
16060
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016061 struct intel_cursor_error_state {
16062 u32 control;
16063 u32 position;
16064 u32 base;
16065 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016066 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016067
16068 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016069 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016070 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016071 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016072 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016073
16074 struct intel_plane_error_state {
16075 u32 control;
16076 u32 stride;
16077 u32 size;
16078 u32 pos;
16079 u32 addr;
16080 u32 surface;
16081 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016082 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016083
16084 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016085 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016086 enum transcoder cpu_transcoder;
16087
16088 u32 conf;
16089
16090 u32 htotal;
16091 u32 hblank;
16092 u32 hsync;
16093 u32 vtotal;
16094 u32 vblank;
16095 u32 vsync;
16096 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016097};
16098
16099struct intel_display_error_state *
16100intel_display_capture_error_state(struct drm_device *dev)
16101{
Jani Nikulafbee40d2014-03-31 14:27:18 +030016102 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016103 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016104 int transcoders[] = {
16105 TRANSCODER_A,
16106 TRANSCODER_B,
16107 TRANSCODER_C,
16108 TRANSCODER_EDP,
16109 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016110 int i;
16111
Chris Wilson63b66e52013-08-08 15:12:06 +020016112 if (INTEL_INFO(dev)->num_pipes == 0)
16113 return NULL;
16114
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016115 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016116 if (error == NULL)
16117 return NULL;
16118
Imre Deak190be112013-11-25 17:15:31 +020016119 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016120 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16121
Damien Lespiau055e3932014-08-18 13:49:10 +010016122 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016123 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016124 __intel_display_power_is_enabled(dev_priv,
16125 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016126 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016127 continue;
16128
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016129 error->cursor[i].control = I915_READ(CURCNTR(i));
16130 error->cursor[i].position = I915_READ(CURPOS(i));
16131 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016132
16133 error->plane[i].control = I915_READ(DSPCNTR(i));
16134 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016135 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016136 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016137 error->plane[i].pos = I915_READ(DSPPOS(i));
16138 }
Paulo Zanonica291362013-03-06 20:03:14 -030016139 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16140 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016141 if (INTEL_INFO(dev)->gen >= 4) {
16142 error->plane[i].surface = I915_READ(DSPSURF(i));
16143 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16144 }
16145
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016146 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016147
Sonika Jindal3abfce72014-07-21 15:23:43 +053016148 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030016149 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016150 }
16151
16152 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16153 if (HAS_DDI(dev_priv->dev))
16154 error->num_transcoders++; /* Account for eDP. */
16155
16156 for (i = 0; i < error->num_transcoders; i++) {
16157 enum transcoder cpu_transcoder = transcoders[i];
16158
Imre Deakddf9c532013-11-27 22:02:02 +020016159 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016160 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016161 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016162 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016163 continue;
16164
Chris Wilson63b66e52013-08-08 15:12:06 +020016165 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16166
16167 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16168 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16169 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16170 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16171 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16172 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16173 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016174 }
16175
16176 return error;
16177}
16178
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016179#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16180
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016181void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016182intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016183 struct drm_device *dev,
16184 struct intel_display_error_state *error)
16185{
Damien Lespiau055e3932014-08-18 13:49:10 +010016186 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016187 int i;
16188
Chris Wilson63b66e52013-08-08 15:12:06 +020016189 if (!error)
16190 return;
16191
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016192 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016193 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016194 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016195 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016196 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016197 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016198 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016199 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016200 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016201 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016202
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016203 err_printf(m, "Plane [%d]:\n", i);
16204 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16205 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016206 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016207 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16208 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016209 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016210 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016211 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016212 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016213 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16214 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016215 }
16216
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016217 err_printf(m, "Cursor [%d]:\n", i);
16218 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16219 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16220 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016221 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016222
16223 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016224 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016225 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016226 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016227 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016228 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16229 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16230 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16231 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16232 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16233 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16234 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16235 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016236}